blob: 774b6575d7d61df595526411abaac487fa5af6db [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00003def simm4 : Operand<i32>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +00004def simm7 : Operand<i32>;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00005
Jack Carter97700972013-08-13 20:19:16 +00006def simm12 : Operand<i32> {
7 let DecoderMethod = "DecodeSimm12";
8}
9
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000010def uimm5_lsl2 : Operand<OtherVT> {
11 let EncoderMethod = "getUImm5Lsl2Encoding";
12}
13
Zoran Jovanovic42b84442014-10-23 11:13:59 +000014def uimm6_lsl2 : Operand<i32> {
15 let EncoderMethod = "getUImm6Lsl2Encoding";
16}
17
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000018def simm9_addiusp : Operand<i32> {
19 let EncoderMethod = "getSImm9AddiuspValue";
20}
21
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000022def uimm3_shift : Operand<i32> {
23 let EncoderMethod = "getUImm3Mod8Encoding";
24}
25
Zoran Jovanovicbac36192014-10-23 11:06:34 +000026def simm3_lsa2 : Operand<i32> {
27 let EncoderMethod = "getSImm3Lsa2Value";
28}
29
Zoran Jovanovic88531712014-11-05 17:31:00 +000030def uimm4_andi : Operand<i32> {
31 let EncoderMethod = "getUImm4AndValue";
32}
33
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000034def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
35 ((Imm % 4 == 0) &&
36 Imm < 28 && Imm > 0);}]>;
37
Jozef Kolek73f64ea2014-11-19 13:11:09 +000038def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
39
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000040def immZExtAndi16 : ImmLeaf<i32,
41 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
42 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
43 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
44
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000045def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
46
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000047def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
48
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000049def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
50 let Name = "MicroMipsMem";
51 let RenderMethod = "addMicroMipsMemOperands";
52 let ParserMethod = "parseMemOperand";
53 let PredicateMethod = "isMemWithGRPMM16Base";
54}
55
56class mem_mm_4_generic : Operand<i32> {
57 let PrintMethod = "printMemOperand";
58 let MIOperandInfo = (ops ptr_rc, simm4);
59 let OperandType = "OPERAND_MEMORY";
60 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
61}
62
63def mem_mm_4 : mem_mm_4_generic {
64 let EncoderMethod = "getMemEncodingMMImm4";
65}
66
67def mem_mm_4_lsl1 : mem_mm_4_generic {
68 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
69}
70
71def mem_mm_4_lsl2 : mem_mm_4_generic {
72 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
73}
74
Jack Carter97700972013-08-13 20:19:16 +000075def mem_mm_12 : Operand<i32> {
76 let PrintMethod = "printMemOperand";
77 let MIOperandInfo = (ops GPR32, simm12);
78 let EncoderMethod = "getMemEncodingMMImm12";
79 let ParserMatchClass = MipsMemAsmOperand;
80 let OperandType = "OPERAND_MEMORY";
81}
82
Zoran Jovanovic507e0842013-10-29 16:38:59 +000083def jmptarget_mm : Operand<OtherVT> {
84 let EncoderMethod = "getJumpTargetOpValueMM";
85}
86
87def calltarget_mm : Operand<iPTR> {
88 let EncoderMethod = "getJumpTargetOpValueMM";
89}
90
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000091def brtarget_mm : Operand<OtherVT> {
92 let EncoderMethod = "getBranchTargetOpValueMM";
93 let OperandType = "OPERAND_PCREL";
94 let DecoderMethod = "DecodeBranchTargetMM";
95}
96
Zoran Jovanovic73ff9482014-08-14 12:09:10 +000097class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
98 RegisterOperand RO> :
99 InstSE<(outs), (ins RO:$rs, opnd:$offset),
100 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
101 let isBranch = 1;
102 let isTerminator = 1;
103 let hasDelaySlot = 0;
104 let Defs = [AT];
105}
106
Jack Carter97700972013-08-13 20:19:16 +0000107let canFoldAsLoad = 1 in
108class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
109 Operand MemOpnd> :
110 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
111 !strconcat(opstr, "\t$rt, $addr"),
112 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
113 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000114 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000115 string Constraints = "$src = $rt";
116}
117
118class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
119 Operand MemOpnd>:
120 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
121 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000122 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
123 let DecoderMethod = "DecodeMemMMImm12";
124}
Jack Carter97700972013-08-13 20:19:16 +0000125
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000126class LLBaseMM<string opstr, RegisterOperand RO> :
127 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
128 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000129 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000130 let mayLoad = 1;
131}
132
133class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000134 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000135 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000136 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000137 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000138 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000139}
140
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000141class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
142 InstrItinClass Itin = NoItinerary> :
143 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
144 !strconcat(opstr, "\t$rt, $addr"),
145 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
146 let DecoderMethod = "DecodeMemMMImm12";
147 let canFoldAsLoad = 1;
148 let mayLoad = 1;
149}
150
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000151class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
152 InstrItinClass Itin = NoItinerary,
153 SDPatternOperator OpNode = null_frag> :
154 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
155 !strconcat(opstr, "\t$rd, $rs, $rt"),
156 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
157 let isCommutable = isComm;
158}
159
Zoran Jovanovic88531712014-11-05 17:31:00 +0000160class AndImmMM16<string opstr, RegisterOperand RO,
161 InstrItinClass Itin = NoItinerary> :
162 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
163 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
164
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000165class LogicRMM16<string opstr, RegisterOperand RO,
166 InstrItinClass Itin = NoItinerary,
167 SDPatternOperator OpNode = null_frag> :
168 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
169 !strconcat(opstr, "\t$rt, $rs"),
170 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
171 let isCommutable = 1;
172 let Constraints = "$rt = $dst";
173}
174
175class NotMM16<string opstr, RegisterOperand RO> :
176 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
177 !strconcat(opstr, "\t$rt, $rs"),
178 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
179
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000180class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000181 InstrItinClass Itin = NoItinerary> :
182 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000183 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000184
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000185class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
186 InstrItinClass Itin, Operand MemOpnd> :
187 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
188 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
189 let canFoldAsLoad = 1;
190 let mayLoad = 1;
191}
192
193class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
194 SDPatternOperator OpNode, InstrItinClass Itin,
195 Operand MemOpnd> :
196 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
197 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
198 let mayStore = 1;
199}
200
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000201class AddImmUR2<string opstr, RegisterOperand RO> :
202 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
203 !strconcat(opstr, "\t$rd, $rs, $imm"),
204 [], NoItinerary, FrmR> {
205 let isCommutable = 1;
206}
207
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000208class AddImmUS5<string opstr, RegisterOperand RO> :
209 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
210 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
211 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000212}
213
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000214class AddImmUR1SP<string opstr, RegisterOperand RO> :
215 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
216 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
217
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000218class AddImmUSP<string opstr> :
219 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
220 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
221
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000222class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
223 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
224 [], II_MFHI_MFLO, FrmR> {
225 let Uses = [UseReg];
226 let hasSideEffects = 0;
227}
228
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000229class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
230 InstrItinClass Itin = NoItinerary> :
231 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
232 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
233 let isCommutable = isComm;
234 let isReMaterializable = 1;
235}
236
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000237class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO,
238 SDPatternOperator imm_type = null_frag> :
239 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
240 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
241 let isReMaterializable = 1;
242}
243
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000244// 16-bit Jump and Link (Call)
245class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
246 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000247 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000248 let isCall = 1;
249 let hasDelaySlot = 1;
250 let Defs = [RA];
251}
252
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000253// 16-bit Jump Reg
254class JumpRegMM16<string opstr, RegisterOperand RO> :
255 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
256 [], IIBranch, FrmR> {
257 let hasDelaySlot = 1;
258 let isBranch = 1;
259 let isIndirectBranch = 1;
260}
261
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000262// Base class for JRADDIUSP instruction.
263class JumpRAddiuStackMM16 :
264 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
265 [], IIBranch, FrmR> {
266 let isTerminator = 1;
267 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000268 let isBranch = 1;
269 let isIndirectBranch = 1;
270}
271
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000272// 16-bit Jump and Link (Call) - Short Delay Slot
273class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
274 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
275 [], IIBranch, FrmR> {
276 let isCall = 1;
277 let hasDelaySlot = 1;
278 let Defs = [RA];
279}
280
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000281// 16-bit Jump Register Compact - No delay slot
282class JumpRegCMM16<string opstr, RegisterOperand RO> :
283 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
284 [], IIBranch, FrmR> {
285 let isTerminator = 1;
286 let isBarrier = 1;
287 let isBranch = 1;
288 let isIndirectBranch = 1;
289}
290
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000291// MicroMIPS Jump and Link (Call) - Short Delay Slot
292let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
293 class JumpLinkMM<string opstr, DAGOperand opnd> :
294 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
295 [], IIBranch, FrmJ, opstr> {
296 let DecoderMethod = "DecodeJumpTargetMM";
297 }
298
299 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
300 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
301 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000302
303 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
304 RegisterOperand RO> :
305 InstSE<(outs), (ins RO:$rs, opnd:$offset),
306 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000307}
308
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000309class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
310 InstrItinClass Itin = NoItinerary,
311 SDPatternOperator OpNode = null_frag> :
312 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
313 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
314
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000315/// A list of registers used by load/store multiple instructions.
316def RegListAsmOperand : AsmOperandClass {
317 let Name = "RegList";
318 let ParserMethod = "parseRegisterList";
319}
320
321def reglist : Operand<i32> {
322 let EncoderMethod = "getRegisterListOpValue";
323 let ParserMatchClass = RegListAsmOperand;
324 let PrintMethod = "printRegisterList";
325 let DecoderMethod = "DecodeRegListOperand";
326}
327
328class StoreMultMM<string opstr,
329 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
330 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
331 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
332 let DecoderMethod = "DecodeMemMMImm12";
333 let mayStore = 1;
334}
335
336class LoadMultMM<string opstr,
337 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
338 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
339 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
340 let DecoderMethod = "DecodeMemMMImm12";
341 let mayLoad = 1;
342}
343
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000344def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
345 ARITH_FM_MM16<0>;
346def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
347 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000348def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000349def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
350 LOGIC_FM_MM16<0x2>;
351def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
352 LOGIC_FM_MM16<0x3>;
353def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
354 LOGIC_FM_MM16<0x1>;
355def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000356def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
357 SHIFT_FM_MM16<0>;
358def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
359 SHIFT_FM_MM16<1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000360def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
361 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
362def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
363 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
364def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
365 LOAD_STORE_FM_MM16<0x1a>;
366def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
367 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
368def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
369 II_SH, mem_mm_4_lsl1>,
370 LOAD_STORE_FM_MM16<0x2a>;
371def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
372 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000373def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000374def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000375def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000376def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000377def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
378def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000379def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000380def LI16_MM : LoadImmMM16<"li16", simm7, GPRMM16Opnd, immLi16>,
381 LI_FM_MM16, IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000382def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000383def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000384def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000385def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000386def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000387
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000388class WaitMM<string opstr> :
389 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
390 NoItinerary, FrmOther, opstr>;
391
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000392let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000393 /// Compact Branch Instructions
394 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
395 COMPACT_BRANCH_FM_MM<0x7>;
396 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
397 COMPACT_BRANCH_FM_MM<0x5>;
398
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000399 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000400 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000401 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000402 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000403 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000404 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000405 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000406 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000407 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000408 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000409 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000410 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000411 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000412 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000413 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000414 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000415
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000416 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
417 LW_FM_MM<0xc>;
418
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000419 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000420 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
421 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
422 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
423 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
424 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
425 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
426 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000427 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000428 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000429 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000430 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000431 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000432 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000433 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000434 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000435 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000436 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000437 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000438 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000439 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000440 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000441 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000442 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000443
444 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000445 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000446 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000447 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000448 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000449 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000450 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000451 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000452 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000453 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000454 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000455 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000456 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000457 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000458 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000459 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000460 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000461
462 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000463 let DecoderMethod = "DecodeMemMMImm16" in {
464 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
465 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
466 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
467 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
468 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
469 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
470 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
471 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
472 }
Jack Carter97700972013-08-13 20:19:16 +0000473
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000474 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
475
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000476 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000477
Jack Carter97700972013-08-13 20:19:16 +0000478 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000479 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
480 LWL_FM_MM<0x0>;
481 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
482 LWL_FM_MM<0x1>;
483 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
484 LWL_FM_MM<0x8>;
485 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
486 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000487
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000488 /// Load and Store Instructions - multiple
489 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
490 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
491
Vladimir Medice0fbb442013-09-06 12:41:17 +0000492 /// Move Conditional
493 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
494 NoItinerary>, ADD_FM_MM<0, 0x58>;
495 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
496 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000497 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000498 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000499 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000500 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000501
502 /// Move to/from HI/LO
503 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
504 MTLO_FM_MM<0x0b5>;
505 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
506 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000507 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000508 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000509 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000510 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000511
512 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000513 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
514 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
515 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
516 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000517
518 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000519 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
520 ISA_MIPS32;
521 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
522 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000523
524 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000525 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
526 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
527 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
528 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000529
530 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000531 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
532 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000533
534 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
535 EXT_FM_MM<0x2c>;
536 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
537 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000538
539 /// Jump Instructions
540 let DecoderMethod = "DecodeJumpTargetMM" in {
541 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
542 J_FM_MM<0x35>;
543 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000544 }
545 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000546 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000547
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000548 /// Jump Instructions - Short Delay Slot
549 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
550 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
551
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000552 /// Branch Instructions
553 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
554 BEQ_FM_MM<0x25>;
555 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
556 BEQ_FM_MM<0x2d>;
557 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
558 BGEZ_FM_MM<0x2>;
559 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
560 BGEZ_FM_MM<0x6>;
561 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
562 BGEZ_FM_MM<0x4>;
563 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
564 BGEZ_FM_MM<0x0>;
565 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
566 BGEZAL_FM_MM<0x03>;
567 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
568 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000569
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000570 /// Branch Instructions - Short Delay Slot
571 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
572 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
573 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
574 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
575
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000576 /// Control Instructions
577 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
578 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
579 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000580 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000581 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
582 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000583 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
584 ISA_MIPS32R2;
585 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
586 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000587
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000588 /// Trap Instructions
589 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
590 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
591 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
592 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
593 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
594 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000595
596 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
597 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
598 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
599 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
600 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
601 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000602
603 /// Load-linked, Store-conditional
604 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
605 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000606
607 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
608 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
609 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
610 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000611
612 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
613 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000614}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000615
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000616let Predicates = [InMicroMips] in {
617
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000618//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000619// MicroMips arbitrary patterns that map to one or more instructions
620//===----------------------------------------------------------------------===//
621
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000622def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
623 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000624def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
625 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
626def : MipsPat<(add GPR32:$src, immSExt16:$imm),
627 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
628
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000629def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
630 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
631def : MipsPat<(and GPR32:$src, immZExt16:$imm),
632 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
633
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000634def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
635 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
636def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
637 (SLL_MM GPR32:$src, immZExt5:$imm)>;
638
639def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
640 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
641def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
642 (SRL_MM GPR32:$src, immZExt5:$imm)>;
643
644//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000645// MicroMips instruction aliases
646//===----------------------------------------------------------------------===//
647
Daniel Sanders7d290b02014-05-08 16:12:31 +0000648 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000649}