blob: 77786e53f006dc5da2fb2c36d1e0d70c620b5614 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/X86ATTInstPrinter.h"
Gadi Haber19c4fc52016-12-28 10:12:48 +000016#include "InstPrinter/X86InstComments.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000017#include "MCTargetDesc/X86BaseInfo.h"
Reid Kleckner9cdd4df2017-10-11 21:24:33 +000018#include "MCTargetDesc/X86TargetStreamer.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000019#include "Utils/X86ShuffleDecode.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "X86AsmPrinter.h"
21#include "X86RegisterInfo.h"
22#include "X86ShuffleDecodeConstantPool.h"
Sanjoy Das2d869b22015-06-15 18:44:01 +000023#include "llvm/ADT/Optional.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/SmallString.h"
Sanjoy Dasc0441c22016-04-19 05:24:47 +000025#include "llvm/ADT/iterator_range.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000027#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner05f40392009-09-16 06:25:03 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000029#include "llvm/CodeGen/MachineOperand.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000030#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000031#include "llvm/IR/DataLayout.h"
32#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000034#include "llvm/MC/MCAsmInfo.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000035#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000036#include "llvm/MC/MCContext.h"
37#include "llvm/MC/MCExpr.h"
Pete Cooper81902a32015-05-15 22:19:42 +000038#include "llvm/MC/MCFixup.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Dean Michael Berris52735fc2016-07-14 04:06:33 +000041#include "llvm/MC/MCSection.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000042#include "llvm/MC/MCSectionELF.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000044#include "llvm/MC/MCSymbol.h"
Dean Michael Berris52735fc2016-07-14 04:06:33 +000045#include "llvm/MC/MCSymbolELF.h"
David Blaikie6054e652018-03-23 23:58:19 +000046#include "llvm/Target/TargetLoweringObjectFile.h"
Dean Michael Berris52735fc2016-07-14 04:06:33 +000047
Chris Lattner74f4ca72009-09-02 17:35:12 +000048using namespace llvm;
49
Craig Topper2a3f7752012-10-16 06:01:50 +000050namespace {
51
52/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
53class X86MCInstLower {
54 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000055 const MachineFunction &MF;
56 const TargetMachine &TM;
57 const MCAsmInfo &MAI;
58 X86AsmPrinter &AsmPrinter;
59public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000060 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000061
Sanjoy Das2d869b22015-06-15 18:44:01 +000062 Optional<MCOperand> LowerMachineOperand(const MachineInstr *MI,
63 const MachineOperand &MO) const;
Craig Topper2a3f7752012-10-16 06:01:50 +000064 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
65
66 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
67 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
68
69private:
70 MachineModuleInfoMachO &getMachOMMI() const;
71};
72
73} // end anonymous namespace
74
Lang Hamesf49bc3f2014-07-24 20:40:55 +000075// Emit a minimal sequence of nops spanning NumBytes bytes.
76static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
Sanjoy Das6ecfae62016-04-19 18:48:13 +000077 const MCSubtargetInfo &STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000078
Sanjoy Das2effffd2016-04-19 18:48:16 +000079void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst,
80 const MCSubtargetInfo &STI,
81 MCCodeEmitter *CodeEmitter) {
82 if (InShadow) {
83 SmallString<256> Code;
84 SmallVector<MCFixup, 4> Fixups;
85 raw_svector_ostream VecOS(Code);
86 CodeEmitter->encodeInstruction(Inst, VecOS, Fixups, STI);
87 CurrentShadowSize += Code.size();
88 if (CurrentShadowSize >= RequiredShadowSize)
89 InShadow = false; // The shadow is big enough. Stop counting.
Lang Hamesf49bc3f2014-07-24 20:40:55 +000090 }
Sanjoy Das2effffd2016-04-19 18:48:16 +000091}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000092
Sanjoy Das2effffd2016-04-19 18:48:16 +000093void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding(
Lang Hamesf49bc3f2014-07-24 20:40:55 +000094 MCStreamer &OutStreamer, const MCSubtargetInfo &STI) {
Sanjoy Das2effffd2016-04-19 18:48:16 +000095 if (InShadow && CurrentShadowSize < RequiredShadowSize) {
96 InShadow = false;
97 EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize,
98 MF->getSubtarget<X86Subtarget>().is64Bit(), STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000099 }
Sanjoy Das2effffd2016-04-19 18:48:16 +0000100}
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000101
Sanjoy Das2effffd2016-04-19 18:48:16 +0000102void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) {
Andrew V. Tischenko22f07422017-12-15 18:13:05 +0000103 OutStreamer->EmitInstruction(Inst, getSubtargetInfo(),
104 EnablePrintSchedInfo &&
105 !(Inst.getFlags() & X86::NO_SCHED_INFO));
Sanjoy Das2effffd2016-04-19 18:48:16 +0000106 SMShadowTracker.count(Inst, getSubtargetInfo(), CodeEmitter.get());
107}
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000108
Rafael Espindola38c2e652013-10-29 16:11:22 +0000109X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000110 X86AsmPrinter &asmprinter)
Eric Christopher05b81972015-02-02 17:38:43 +0000111 : Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()), MAI(*TM.getMCAsmInfo()),
112 AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +0000113
Chris Lattner05f40392009-09-16 06:25:03 +0000114MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +0000115 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +0000116}
117
Chris Lattner31722082009-09-12 20:34:57 +0000118
Chris Lattnerd9d71862010-02-08 23:03:41 +0000119/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
120/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +0000121MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +0000122GetSymbolFromOperand(const MachineOperand &MO) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000123 const DataLayout &DL = MF.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +0000124 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +0000125
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000126 MCSymbol *Sym = nullptr;
Chris Lattner35ed98a2009-09-11 05:58:44 +0000127 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000128 StringRef Suffix;
129
130 switch (MO.getTargetFlags()) {
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000131 case X86II::MO_DLLIMPORT:
132 // Handle dllimport linkage.
133 Name += "__imp_";
134 break;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000135 case X86II::MO_DARWIN_NONLAZY:
136 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000137 Suffix = "$non_lazy_ptr";
138 break;
139 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000140
Rafael Espindola01d19d022013-12-05 05:19:12 +0000141 if (!Suffix.empty())
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000142 Name += DL.getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +0000143
Michael Liao6f720612012-10-17 02:22:27 +0000144 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000145 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000146 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000147 } else if (MO.isSymbol()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000148 Mangler::getNameWithPrefix(Name, MO.getSymbolName(), DL);
Michael Liao6f720612012-10-17 02:22:27 +0000149 } else if (MO.isMBB()) {
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000150 assert(Suffix.empty());
151 Sym = MO.getMBB()->getSymbol();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000152 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000153
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000154 Name += Suffix;
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000155 if (!Sym)
156 Sym = Ctx.getOrCreateSymbol(Name);
Rafael Espindola01d19d022013-12-05 05:19:12 +0000157
Chris Lattnerd9d71862010-02-08 23:03:41 +0000158 // If the target flags on the operand changes the name of the symbol, do that
159 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000160 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000161 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000162 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000163 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000164 MachineModuleInfoImpl::StubValueTy &StubSym =
165 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000166 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000167 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000168 StubSym =
169 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000170 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000171 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000172 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000173 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000174 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000175 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000176
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000177 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000178}
179
Chris Lattner31722082009-09-12 20:34:57 +0000180MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
181 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000182 // FIXME: We would like an efficient form for this, so we don't have to do a
183 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000184 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000185 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000186
Chris Lattner6370d562009-09-03 04:56:20 +0000187 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000188 default: llvm_unreachable("Unknown target flag on GV operand");
189 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000190 // These affect the name of the symbol, not any suffix.
191 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000192 case X86II::MO_DLLIMPORT:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000193 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000194
Eric Christopherb0e1a452010-06-03 04:07:48 +0000195 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
196 case X86II::MO_TLVP_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000197 Expr = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
Chris Lattner769aedd2010-07-14 23:04:59 +0000198 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000199 Expr = MCBinaryExpr::createSub(Expr,
200 MCSymbolRefExpr::create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000201 Ctx),
202 Ctx);
203 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000204 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000205 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000206 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
207 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000208 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
209 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
210 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000211 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000212 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000213 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000214 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
215 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
216 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
217 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Peter Collingbournedc5e5832017-02-02 00:32:03 +0000218 case X86II::MO_ABS8: RefKind = MCSymbolRefExpr::VK_X86_ABS8; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000219 case X86II::MO_PIC_BASE_OFFSET:
220 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000221 Expr = MCSymbolRefExpr::create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000222 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000223 Expr = MCBinaryExpr::createSub(Expr,
224 MCSymbolRefExpr::create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000225 Ctx);
Rafael Espindolac606bfe2014-10-21 01:17:30 +0000226 if (MO.isJTI()) {
Joerg Sonnenberger22982032016-06-18 23:25:37 +0000227 assert(MAI.doesSetDirectiveSuppressReloc());
Evan Chengd0d8e332010-04-12 23:07:17 +0000228 // If .set directive is supported, use it to reduce the number of
229 // relocations the assembler will generate for differences between
230 // local labels. This is only safe when the symbols are in the same
231 // section so we are restricting it to jumptable references.
Jim Grosbach6f482002015-05-18 18:43:14 +0000232 MCSymbol *Label = Ctx.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000233 AsmPrinter.OutStreamer->EmitAssignment(Label, Expr);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000234 Expr = MCSymbolRefExpr::create(Label, Ctx);
Evan Chengd0d8e332010-04-12 23:07:17 +0000235 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000236 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000237 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000238
Craig Topper062a2ba2014-04-25 05:30:21 +0000239 if (!Expr)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000240 Expr = MCSymbolRefExpr::create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000241
Michael Liao6f720612012-10-17 02:22:27 +0000242 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000243 Expr = MCBinaryExpr::createAdd(Expr,
244 MCConstantExpr::create(MO.getOffset(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000245 Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000246 return MCOperand::createExpr(Expr);
Chris Lattner5daf6192009-09-03 04:44:53 +0000247}
248
Chris Lattner482c5df2009-09-11 04:28:13 +0000249
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000250/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
251/// a short fixed-register form.
252static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
253 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000254 assert(Inst.getOperand(0).isReg() &&
255 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000256 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
257 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
258 Inst.getNumOperands() == 2) && "Unexpected instruction!");
259
260 // Check whether the destination register can be fixed.
261 unsigned Reg = Inst.getOperand(0).getReg();
262 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
263 return;
264
265 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000266 MCOperand Saved = Inst.getOperand(ImmOp);
267 Inst = MCInst();
268 Inst.setOpcode(Opcode);
269 Inst.addOperand(Saved);
270}
271
Benjamin Kramer068a2252013-07-12 18:06:44 +0000272/// \brief If a movsx instruction has a shorter encoding for the used register
273/// simplify the instruction to use it instead.
274static void SimplifyMOVSX(MCInst &Inst) {
275 unsigned NewOpcode = 0;
276 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
277 switch (Inst.getOpcode()) {
278 default:
279 llvm_unreachable("Unexpected instruction!");
280 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
281 if (Op0 == X86::AX && Op1 == X86::AL)
282 NewOpcode = X86::CBW;
283 break;
284 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
285 if (Op0 == X86::EAX && Op1 == X86::AX)
286 NewOpcode = X86::CWDE;
287 break;
288 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
289 if (Op0 == X86::RAX && Op1 == X86::EAX)
290 NewOpcode = X86::CDQE;
291 break;
292 }
293
294 if (NewOpcode != 0) {
295 Inst = MCInst();
296 Inst.setOpcode(NewOpcode);
297 }
298}
299
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000300/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000301static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
302 unsigned Opcode) {
303 // Don't make these simplifications in 64-bit mode; other assemblers don't
304 // perform them because they make the code larger.
305 if (Printer.getSubtarget().is64Bit())
306 return;
307
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000308 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
309 unsigned AddrBase = IsStore;
310 unsigned RegOp = IsStore ? 0 : 5;
311 unsigned AddrOp = AddrBase + 3;
312 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000313 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
314 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
315 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
316 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
317 (Inst.getOperand(AddrOp).isExpr() ||
318 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000319 "Unexpected instruction!");
320
321 // Check whether the destination register can be fixed.
322 unsigned Reg = Inst.getOperand(RegOp).getReg();
323 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
324 return;
325
326 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000327 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000328 // to do this here.
329 bool Absolute = true;
330 if (Inst.getOperand(AddrOp).isExpr()) {
331 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
332 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
333 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
334 Absolute = false;
335 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000336
Eric Christopher29b58af2010-06-17 00:51:48 +0000337 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000338 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
339 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
340 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000341 return;
342
343 // If so, rewrite the instruction.
344 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000345 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000346 Inst = MCInst();
347 Inst.setOpcode(Opcode);
348 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000349 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000350}
Chris Lattner31722082009-09-12 20:34:57 +0000351
Michael Liao5bf95782014-12-04 05:20:33 +0000352static unsigned getRetOpcode(const X86Subtarget &Subtarget) {
353 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
David Woodhouse79dd5052014-01-08 12:58:07 +0000354}
355
Sanjoy Das2d869b22015-06-15 18:44:01 +0000356Optional<MCOperand>
357X86MCInstLower::LowerMachineOperand(const MachineInstr *MI,
358 const MachineOperand &MO) const {
359 switch (MO.getType()) {
360 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +0000361 MI->print(errs());
Sanjoy Das2d869b22015-06-15 18:44:01 +0000362 llvm_unreachable("unknown operand type");
363 case MachineOperand::MO_Register:
364 // Ignore all implicit register operands.
365 if (MO.isImplicit())
366 return None;
367 return MCOperand::createReg(MO.getReg());
368 case MachineOperand::MO_Immediate:
369 return MCOperand::createImm(MO.getImm());
370 case MachineOperand::MO_MachineBasicBlock:
371 case MachineOperand::MO_GlobalAddress:
372 case MachineOperand::MO_ExternalSymbol:
373 return LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Rafael Espindola36b718f2015-06-22 17:46:53 +0000374 case MachineOperand::MO_MCSymbol:
375 return LowerSymbolOperand(MO, MO.getMCSymbol());
Sanjoy Das2d869b22015-06-15 18:44:01 +0000376 case MachineOperand::MO_JumpTableIndex:
377 return LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
378 case MachineOperand::MO_ConstantPoolIndex:
379 return LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
380 case MachineOperand::MO_BlockAddress:
381 return LowerSymbolOperand(
382 MO, AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
383 case MachineOperand::MO_RegisterMask:
384 // Ignore call clobbers.
385 return None;
386 }
387}
388
Chris Lattner31722082009-09-12 20:34:57 +0000389void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
390 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000391
Sanjoy Das2d869b22015-06-15 18:44:01 +0000392 for (const MachineOperand &MO : MI->operands())
393 if (auto MaybeMCOp = LowerMachineOperand(MI, MO))
394 OutMI.addOperand(MaybeMCOp.getValue());
Chad Rosier24c19d22012-08-01 18:39:17 +0000395
Chris Lattner31722082009-09-12 20:34:57 +0000396 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000397ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000398 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000399 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000400 case X86::LEA64r:
401 case X86::LEA16r:
402 case X86::LEA32r:
403 // LEA should have a segment register, but it must be empty.
404 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
405 "Unexpected # of LEA operands");
406 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
407 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000408 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000409
Craig Toppera66d81d2013-03-14 07:09:57 +0000410 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
411 // if one of the registers is extended, but other isn't.
Craig Topperd6b661d2015-10-12 04:57:59 +0000412 case X86::VMOVZPQILo2PQIrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000413 case X86::VMOVAPDrr:
414 case X86::VMOVAPDYrr:
415 case X86::VMOVAPSrr:
416 case X86::VMOVAPSYrr:
417 case X86::VMOVDQArr:
418 case X86::VMOVDQAYrr:
419 case X86::VMOVDQUrr:
420 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000421 case X86::VMOVUPDrr:
422 case X86::VMOVUPDYrr:
423 case X86::VMOVUPSrr:
424 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000425 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
426 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
427 unsigned NewOpc;
428 switch (OutMI.getOpcode()) {
429 default: llvm_unreachable("Invalid opcode");
Craig Topperd6b661d2015-10-12 04:57:59 +0000430 case X86::VMOVZPQILo2PQIrr: NewOpc = X86::VMOVPQI2QIrr; break;
431 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
432 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
433 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
434 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
435 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
436 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
437 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
438 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
439 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
440 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
441 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
442 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
Craig Topper612f7bf2013-03-16 03:44:31 +0000443 }
444 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000445 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000446 break;
447 }
448 case X86::VMOVSDrr:
449 case X86::VMOVSSrr: {
450 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
451 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
452 unsigned NewOpc;
453 switch (OutMI.getOpcode()) {
454 default: llvm_unreachable("Invalid opcode");
455 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
456 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
457 }
458 OutMI.setOpcode(NewOpc);
459 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000460 break;
461 }
462
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000463 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
464 // inputs modeled as normal uses instead of implicit uses. As such, truncate
465 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000466 case X86::TAILJMPr64:
Reid Klecknera580b6e2015-01-30 21:03:31 +0000467 case X86::TAILJMPr64_REX:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000468 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000469 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000470 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000471 MCOperand Saved = OutMI.getOperand(0);
472 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000473 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000474 OutMI.addOperand(Saved);
475 break;
476 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000477
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000478 case X86::EH_RETURN:
479 case X86::EH_RETURN64: {
480 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000481 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000482 break;
483 }
484
David Majnemerf828a0c2015-10-01 18:44:59 +0000485 case X86::CLEANUPRET: {
486 // Replace CATCHRET with the appropriate RET.
487 OutMI = MCInst();
488 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
489 break;
490 }
491
492 case X86::CATCHRET: {
493 // Replace CATCHRET with the appropriate RET.
494 const X86Subtarget &Subtarget = AsmPrinter.getSubtarget();
495 unsigned ReturnReg = Subtarget.is64Bit() ? X86::RAX : X86::EAX;
496 OutMI = MCInst();
497 OutMI.setOpcode(getRetOpcode(Subtarget));
498 OutMI.addOperand(MCOperand::createReg(ReturnReg));
499 break;
500 }
501
Hans Wennborga4686012017-02-16 00:04:05 +0000502 // TAILJMPd, TAILJMPd64, TailJMPd_cc - Lower to the correct jump instruction.
Hans Wennborg75e25f62016-09-07 17:52:14 +0000503 { unsigned Opcode;
504 case X86::TAILJMPr: Opcode = X86::JMP32r; goto SetTailJmpOpcode;
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000505 case X86::TAILJMPd:
Hans Wennborg75e25f62016-09-07 17:52:14 +0000506 case X86::TAILJMPd64: Opcode = X86::JMP_1; goto SetTailJmpOpcode;
Hans Wennborga4686012017-02-16 00:04:05 +0000507 case X86::TAILJMPd_CC:
508 case X86::TAILJMPd64_CC:
509 Opcode = X86::GetCondBranchFromCond(
510 static_cast<X86::CondCode>(MI->getOperand(1).getImm()));
511 goto SetTailJmpOpcode;
Chad Rosier24c19d22012-08-01 18:39:17 +0000512
Hans Wennborg75e25f62016-09-07 17:52:14 +0000513 SetTailJmpOpcode:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000514 MCOperand Saved = OutMI.getOperand(0);
515 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000516 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000517 OutMI.addOperand(Saved);
518 break;
519 }
520
Craig Topperddbf51f2015-01-06 07:35:50 +0000521 case X86::DEC16r:
522 case X86::DEC32r:
523 case X86::INC16r:
524 case X86::INC32r:
525 // If we aren't in 64-bit mode we can use the 1-byte inc/dec instructions.
526 if (!AsmPrinter.getSubtarget().is64Bit()) {
527 unsigned Opcode;
528 switch (OutMI.getOpcode()) {
529 default: llvm_unreachable("Invalid opcode");
530 case X86::DEC16r: Opcode = X86::DEC16r_alt; break;
531 case X86::DEC32r: Opcode = X86::DEC32r_alt; break;
532 case X86::INC16r: Opcode = X86::INC16r_alt; break;
533 case X86::INC32r: Opcode = X86::INC32r_alt; break;
534 }
535 OutMI.setOpcode(Opcode);
536 }
537 break;
538
Chris Lattner626656a2010-10-08 03:54:52 +0000539 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
540 // this with an ugly goto in case the resultant OR uses EAX and needs the
541 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000542 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
543 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
544 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
545 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
546 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
547 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
548 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
549 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
550 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000551
Eli Friedman02f2f892011-09-07 18:48:32 +0000552 // Atomic load and store require a separate pseudo-inst because Acquire
553 // implies mayStore and Release implies mayLoad; fix these to regular MOV
554 // instructions here
Robin Morissetdf205862014-09-02 22:16:29 +0000555 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
556 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
557 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
558 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
559 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
560 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
561 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
562 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
563 case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify;
564 case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify;
565 case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify;
566 case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify;
567 case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000568 case X86::RELEASE_ADD8mr: OutMI.setOpcode(X86::ADD8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000569 case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000570 case X86::RELEASE_ADD32mr: OutMI.setOpcode(X86::ADD32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000571 case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000572 case X86::RELEASE_ADD64mr: OutMI.setOpcode(X86::ADD64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000573 case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000574 case X86::RELEASE_AND8mr: OutMI.setOpcode(X86::AND8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000575 case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000576 case X86::RELEASE_AND32mr: OutMI.setOpcode(X86::AND32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000577 case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000578 case X86::RELEASE_AND64mr: OutMI.setOpcode(X86::AND64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000579 case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000580 case X86::RELEASE_OR8mr: OutMI.setOpcode(X86::OR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000581 case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000582 case X86::RELEASE_OR32mr: OutMI.setOpcode(X86::OR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000583 case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000584 case X86::RELEASE_OR64mr: OutMI.setOpcode(X86::OR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000585 case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000586 case X86::RELEASE_XOR8mr: OutMI.setOpcode(X86::XOR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000587 case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000588 case X86::RELEASE_XOR32mr: OutMI.setOpcode(X86::XOR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000589 case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000590 case X86::RELEASE_XOR64mr: OutMI.setOpcode(X86::XOR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000591 case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify;
592 case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify;
593 case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify;
594 case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify;
595 case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify;
596 case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify;
597 case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify;
598 case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify;
Eli Friedman02f2f892011-09-07 18:48:32 +0000599
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000600 // We don't currently select the correct instruction form for instructions
601 // which have a short %eax, etc. form. Handle this by custom lowering, for
602 // now.
603 //
604 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000605 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000606 // XCHG16ar, XCHG32ar, XCHG64ar
Craig Topperc16a47292017-09-27 20:34:17 +0000607 case X86::MOV8mr_NOREX:
Craig Topper184310d2016-04-29 00:51:30 +0000608 case X86::MOV8mr:
Craig Topperc16a47292017-09-27 20:34:17 +0000609 case X86::MOV8rm_NOREX:
Craig Topper184310d2016-04-29 00:51:30 +0000610 case X86::MOV8rm:
611 case X86::MOV16mr:
612 case X86::MOV16rm:
613 case X86::MOV32mr:
614 case X86::MOV32rm: {
615 unsigned NewOpc;
616 switch (OutMI.getOpcode()) {
617 default: llvm_unreachable("Invalid opcode");
Craig Topperc16a47292017-09-27 20:34:17 +0000618 case X86::MOV8mr_NOREX:
Craig Topper184310d2016-04-29 00:51:30 +0000619 case X86::MOV8mr: NewOpc = X86::MOV8o32a; break;
Craig Topperc16a47292017-09-27 20:34:17 +0000620 case X86::MOV8rm_NOREX:
Craig Topper184310d2016-04-29 00:51:30 +0000621 case X86::MOV8rm: NewOpc = X86::MOV8ao32; break;
622 case X86::MOV16mr: NewOpc = X86::MOV16o32a; break;
623 case X86::MOV16rm: NewOpc = X86::MOV16ao32; break;
624 case X86::MOV32mr: NewOpc = X86::MOV32o32a; break;
625 case X86::MOV32rm: NewOpc = X86::MOV32ao32; break;
626 }
627 SimplifyShortMoveForm(AsmPrinter, OutMI, NewOpc);
628 break;
629 }
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000630
Craig Topper184310d2016-04-29 00:51:30 +0000631 case X86::ADC8ri: case X86::ADC16ri: case X86::ADC32ri: case X86::ADC64ri32:
632 case X86::ADD8ri: case X86::ADD16ri: case X86::ADD32ri: case X86::ADD64ri32:
633 case X86::AND8ri: case X86::AND16ri: case X86::AND32ri: case X86::AND64ri32:
634 case X86::CMP8ri: case X86::CMP16ri: case X86::CMP32ri: case X86::CMP64ri32:
635 case X86::OR8ri: case X86::OR16ri: case X86::OR32ri: case X86::OR64ri32:
636 case X86::SBB8ri: case X86::SBB16ri: case X86::SBB32ri: case X86::SBB64ri32:
637 case X86::SUB8ri: case X86::SUB16ri: case X86::SUB32ri: case X86::SUB64ri32:
638 case X86::TEST8ri:case X86::TEST16ri:case X86::TEST32ri:case X86::TEST64ri32:
639 case X86::XOR8ri: case X86::XOR16ri: case X86::XOR32ri: case X86::XOR64ri32: {
640 unsigned NewOpc;
641 switch (OutMI.getOpcode()) {
642 default: llvm_unreachable("Invalid opcode");
643 case X86::ADC8ri: NewOpc = X86::ADC8i8; break;
644 case X86::ADC16ri: NewOpc = X86::ADC16i16; break;
645 case X86::ADC32ri: NewOpc = X86::ADC32i32; break;
646 case X86::ADC64ri32: NewOpc = X86::ADC64i32; break;
647 case X86::ADD8ri: NewOpc = X86::ADD8i8; break;
648 case X86::ADD16ri: NewOpc = X86::ADD16i16; break;
649 case X86::ADD32ri: NewOpc = X86::ADD32i32; break;
650 case X86::ADD64ri32: NewOpc = X86::ADD64i32; break;
651 case X86::AND8ri: NewOpc = X86::AND8i8; break;
652 case X86::AND16ri: NewOpc = X86::AND16i16; break;
653 case X86::AND32ri: NewOpc = X86::AND32i32; break;
654 case X86::AND64ri32: NewOpc = X86::AND64i32; break;
655 case X86::CMP8ri: NewOpc = X86::CMP8i8; break;
656 case X86::CMP16ri: NewOpc = X86::CMP16i16; break;
657 case X86::CMP32ri: NewOpc = X86::CMP32i32; break;
658 case X86::CMP64ri32: NewOpc = X86::CMP64i32; break;
659 case X86::OR8ri: NewOpc = X86::OR8i8; break;
660 case X86::OR16ri: NewOpc = X86::OR16i16; break;
661 case X86::OR32ri: NewOpc = X86::OR32i32; break;
662 case X86::OR64ri32: NewOpc = X86::OR64i32; break;
663 case X86::SBB8ri: NewOpc = X86::SBB8i8; break;
664 case X86::SBB16ri: NewOpc = X86::SBB16i16; break;
665 case X86::SBB32ri: NewOpc = X86::SBB32i32; break;
666 case X86::SBB64ri32: NewOpc = X86::SBB64i32; break;
667 case X86::SUB8ri: NewOpc = X86::SUB8i8; break;
668 case X86::SUB16ri: NewOpc = X86::SUB16i16; break;
669 case X86::SUB32ri: NewOpc = X86::SUB32i32; break;
670 case X86::SUB64ri32: NewOpc = X86::SUB64i32; break;
671 case X86::TEST8ri: NewOpc = X86::TEST8i8; break;
672 case X86::TEST16ri: NewOpc = X86::TEST16i16; break;
673 case X86::TEST32ri: NewOpc = X86::TEST32i32; break;
674 case X86::TEST64ri32: NewOpc = X86::TEST64i32; break;
675 case X86::XOR8ri: NewOpc = X86::XOR8i8; break;
676 case X86::XOR16ri: NewOpc = X86::XOR16i16; break;
677 case X86::XOR32ri: NewOpc = X86::XOR32i32; break;
678 case X86::XOR64ri32: NewOpc = X86::XOR64i32; break;
679 }
680 SimplifyShortImmForm(OutMI, NewOpc);
681 break;
682 }
Rafael Espindola66393c12011-10-26 21:12:27 +0000683
Benjamin Kramer068a2252013-07-12 18:06:44 +0000684 // Try to shrink some forms of movsx.
685 case X86::MOVSX16rr8:
686 case X86::MOVSX32rr16:
687 case X86::MOVSX64rr32:
688 SimplifyMOVSX(OutMI);
689 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000690 }
Chris Lattner31722082009-09-12 20:34:57 +0000691}
692
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000693void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering,
694 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000695
696 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
697 MI.getOpcode() == X86::TLS_base_addr64;
698
699 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
700
Lang Hames9ff69c82015-04-24 19:11:51 +0000701 MCContext &context = OutStreamer->getContext();
Rafael Espindolac4774792010-11-28 21:16:39 +0000702
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000703 if (needsPadding)
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000704 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000705
706 MCSymbolRefExpr::VariantKind SRVK;
707 switch (MI.getOpcode()) {
708 case X86::TLS_addr32:
709 case X86::TLS_addr64:
710 SRVK = MCSymbolRefExpr::VK_TLSGD;
711 break;
712 case X86::TLS_base_addr32:
713 SRVK = MCSymbolRefExpr::VK_TLSLDM;
714 break;
715 case X86::TLS_base_addr64:
716 SRVK = MCSymbolRefExpr::VK_TLSLD;
717 break;
718 default:
719 llvm_unreachable("unexpected opcode");
720 }
721
Rafael Espindolac4774792010-11-28 21:16:39 +0000722 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000723 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000724
725 MCInst LEA;
726 if (is64Bits) {
727 LEA.setOpcode(X86::LEA64r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000728 LEA.addOperand(MCOperand::createReg(X86::RDI)); // dest
729 LEA.addOperand(MCOperand::createReg(X86::RIP)); // base
730 LEA.addOperand(MCOperand::createImm(1)); // scale
731 LEA.addOperand(MCOperand::createReg(0)); // index
732 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
733 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000734 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
735 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000736 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
737 LEA.addOperand(MCOperand::createReg(X86::EBX)); // base
738 LEA.addOperand(MCOperand::createImm(1)); // scale
739 LEA.addOperand(MCOperand::createReg(0)); // index
740 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
741 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000742 } else {
743 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000744 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
745 LEA.addOperand(MCOperand::createReg(0)); // base
746 LEA.addOperand(MCOperand::createImm(1)); // scale
747 LEA.addOperand(MCOperand::createReg(X86::EBX)); // index
748 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
749 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000750 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000751 EmitAndCountInstruction(LEA);
Rafael Espindolac4774792010-11-28 21:16:39 +0000752
Hans Wennborg789acfb2012-06-01 16:27:21 +0000753 if (needsPadding) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000754 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
755 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
756 EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000757 }
758
Rafael Espindolac4774792010-11-28 21:16:39 +0000759 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
Jim Grosbach6f482002015-05-18 18:43:14 +0000760 MCSymbol *tlsGetAddr = context.getOrCreateSymbol(name);
Rafael Espindolac4774792010-11-28 21:16:39 +0000761 const MCSymbolRefExpr *tlsRef =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000762 MCSymbolRefExpr::create(tlsGetAddr,
Rafael Espindolac4774792010-11-28 21:16:39 +0000763 MCSymbolRefExpr::VK_PLT,
764 context);
765
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000766 EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
767 : X86::CALLpcrel32)
768 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000769}
Devang Patel50c94312010-04-28 01:39:28 +0000770
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000771/// \brief Emit the largest nop instruction smaller than or equal to \p NumBytes
772/// bytes. Return the size of nop emitted.
773static unsigned EmitNop(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
774 const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000775 // This works only for 64bit. For 32bit we have to do additional checking if
776 // the CPU supports multi-byte nops.
777 assert(Is64Bit && "EmitNops only supports X86-64");
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000778
779 unsigned NopSize;
780 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
781 Opc = IndexReg = Displacement = SegmentReg = 0;
782 BaseReg = X86::RAX;
783 ScaleVal = 1;
784 switch (NumBytes) {
785 case 0: llvm_unreachable("Zero nops?"); break;
786 case 1: NopSize = 1; Opc = X86::NOOP; break;
787 case 2: NopSize = 2; Opc = X86::XCHG16ar; break;
788 case 3: NopSize = 3; Opc = X86::NOOPL; break;
789 case 4: NopSize = 4; Opc = X86::NOOPL; Displacement = 8; break;
790 case 5: NopSize = 5; Opc = X86::NOOPL; Displacement = 8;
791 IndexReg = X86::RAX; break;
792 case 6: NopSize = 6; Opc = X86::NOOPW; Displacement = 8;
793 IndexReg = X86::RAX; break;
794 case 7: NopSize = 7; Opc = X86::NOOPL; Displacement = 512; break;
795 case 8: NopSize = 8; Opc = X86::NOOPL; Displacement = 512;
796 IndexReg = X86::RAX; break;
797 case 9: NopSize = 9; Opc = X86::NOOPW; Displacement = 512;
798 IndexReg = X86::RAX; break;
799 default: NopSize = 10; Opc = X86::NOOPW; Displacement = 512;
800 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
801 }
802
803 unsigned NumPrefixes = std::min(NumBytes - NopSize, 5U);
804 NopSize += NumPrefixes;
805 for (unsigned i = 0; i != NumPrefixes; ++i)
806 OS.EmitBytes("\x66");
807
808 switch (Opc) {
809 default:
810 llvm_unreachable("Unexpected opcode");
811 break;
812 case X86::NOOP:
813 OS.EmitInstruction(MCInstBuilder(Opc), STI);
814 break;
815 case X86::XCHG16ar:
816 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
817 break;
818 case X86::NOOPL:
819 case X86::NOOPW:
820 OS.EmitInstruction(MCInstBuilder(Opc)
821 .addReg(BaseReg)
822 .addImm(ScaleVal)
823 .addReg(IndexReg)
824 .addImm(Displacement)
825 .addReg(SegmentReg),
826 STI);
827 break;
828 }
829 assert(NopSize <= NumBytes && "We overemitted?");
830 return NopSize;
831}
832
833/// \brief Emit the optimal amount of multi-byte nops on X86.
834static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
835 const MCSubtargetInfo &STI) {
Davide Italiano8a8f24b2016-04-20 17:53:21 +0000836 unsigned NopsToEmit = NumBytes;
Davide Italianobf4df852016-04-20 18:45:31 +0000837 (void)NopsToEmit;
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000838 while (NumBytes) {
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000839 NumBytes -= EmitNop(OS, NumBytes, Is64Bit, STI);
Davide Italiano8a8f24b2016-04-20 17:53:21 +0000840 assert(NopsToEmit >= NumBytes && "Emitted more than I asked for!");
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000841 }
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000842}
843
Sanjoy Das2e0d29f2015-05-06 23:53:26 +0000844void X86AsmPrinter::LowerSTATEPOINT(const MachineInstr &MI,
845 X86MCInstLower &MCIL) {
846 assert(Subtarget->is64Bit() && "Statepoint currently only supports X86-64");
Philip Reames0365f1a2014-12-01 22:52:56 +0000847
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000848 StatepointOpers SOpers(&MI);
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000849 if (unsigned PatchBytes = SOpers.getNumPatchBytes()) {
850 EmitNops(*OutStreamer, PatchBytes, Subtarget->is64Bit(),
851 getSubtargetInfo());
852 } else {
853 // Lower call target and choose correct opcode
854 const MachineOperand &CallTarget = SOpers.getCallTarget();
855 MCOperand CallTargetMCOp;
856 unsigned CallOpcode;
857 switch (CallTarget.getType()) {
858 case MachineOperand::MO_GlobalAddress:
859 case MachineOperand::MO_ExternalSymbol:
860 CallTargetMCOp = MCIL.LowerSymbolOperand(
861 CallTarget, MCIL.GetSymbolFromOperand(CallTarget));
862 CallOpcode = X86::CALL64pcrel32;
863 // Currently, we only support relative addressing with statepoints.
864 // Otherwise, we'll need a scratch register to hold the target
865 // address. You'll fail asserts during load & relocation if this
866 // symbol is to far away. (TODO: support non-relative addressing)
867 break;
868 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000869 CallTargetMCOp = MCOperand::createImm(CallTarget.getImm());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000870 CallOpcode = X86::CALL64pcrel32;
871 // Currently, we only support relative addressing with statepoints.
872 // Otherwise, we'll need a scratch register to hold the target
873 // immediate. You'll fail asserts during load & relocation if this
874 // address is to far away. (TODO: support non-relative addressing)
875 break;
876 case MachineOperand::MO_Register:
Chandler Carruthc58f2162018-01-22 22:05:25 +0000877 // FIXME: Add retpoline support and remove this.
878 if (Subtarget->useRetpoline())
879 report_fatal_error("Lowering register statepoints with retpoline not "
880 "yet implemented.");
Jim Grosbache9119e42015-05-13 18:37:00 +0000881 CallTargetMCOp = MCOperand::createReg(CallTarget.getReg());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000882 CallOpcode = X86::CALL64r;
883 break;
884 default:
885 llvm_unreachable("Unsupported operand type in statepoint call target");
886 break;
887 }
888
889 // Emit call
890 MCInst CallInst;
891 CallInst.setOpcode(CallOpcode);
892 CallInst.addOperand(CallTargetMCOp);
893 OutStreamer->EmitInstruction(CallInst, getSubtargetInfo());
894 }
Philip Reames0365f1a2014-12-01 22:52:56 +0000895
896 // Record our statepoint node in the same section used by STACKMAP
897 // and PATCHPOINT
Michael Liao5bf95782014-12-04 05:20:33 +0000898 SM.recordStatepoint(MI);
Philip Reames0365f1a2014-12-01 22:52:56 +0000899}
900
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000901void X86AsmPrinter::LowerFAULTING_OP(const MachineInstr &FaultingMI,
902 X86MCInstLower &MCIL) {
903 // FAULTING_LOAD_OP <def>, <faltinf type>, <MBB handler>,
904 // <opcode>, <operands>
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000905
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000906 unsigned DefRegister = FaultingMI.getOperand(0).getReg();
907 FaultMaps::FaultKind FK =
908 static_cast<FaultMaps::FaultKind>(FaultingMI.getOperand(1).getImm());
909 MCSymbol *HandlerLabel = FaultingMI.getOperand(2).getMBB()->getSymbol();
910 unsigned Opcode = FaultingMI.getOperand(3).getImm();
911 unsigned OperandsBeginIdx = 4;
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000912
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000913 assert(FK < FaultMaps::FaultKindMax && "Invalid Faulting Kind!");
914 FM.recordFaultingOp(FK, HandlerLabel);
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000915
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000916 MCInst MI;
917 MI.setOpcode(Opcode);
Sanjoy Das93d608c2015-07-20 20:31:39 +0000918
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000919 if (DefRegister != X86::NoRegister)
920 MI.addOperand(MCOperand::createReg(DefRegister));
Sanjoy Das93d608c2015-07-20 20:31:39 +0000921
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000922 for (auto I = FaultingMI.operands_begin() + OperandsBeginIdx,
923 E = FaultingMI.operands_end();
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000924 I != E; ++I)
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000925 if (auto MaybeOperand = MCIL.LowerMachineOperand(&FaultingMI, *I))
926 MI.addOperand(MaybeOperand.getValue());
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000927
Sanjoy Das2f63cbc2017-02-07 19:19:49 +0000928 OutStreamer->EmitInstruction(MI, getSubtargetInfo());
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000929}
Philip Reames0365f1a2014-12-01 22:52:56 +0000930
Nirav Davea7c041d2017-01-31 17:00:27 +0000931void X86AsmPrinter::LowerFENTRY_CALL(const MachineInstr &MI,
932 X86MCInstLower &MCIL) {
933 bool Is64Bits = Subtarget->is64Bit();
934 MCContext &Ctx = OutStreamer->getContext();
935 MCSymbol *fentry = Ctx.getOrCreateSymbol("__fentry__");
936 const MCSymbolRefExpr *Op =
937 MCSymbolRefExpr::create(fentry, MCSymbolRefExpr::VK_None, Ctx);
938
939 EmitAndCountInstruction(
940 MCInstBuilder(Is64Bits ? X86::CALL64pcrel32 : X86::CALLpcrel32)
941 .addExpr(Op));
942}
943
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000944void X86AsmPrinter::LowerPATCHABLE_OP(const MachineInstr &MI,
945 X86MCInstLower &MCIL) {
946 // PATCHABLE_OP minsize, opcode, operands
947
948 unsigned MinSize = MI.getOperand(0).getImm();
949 unsigned Opcode = MI.getOperand(1).getImm();
950
951 MCInst MCI;
952 MCI.setOpcode(Opcode);
953 for (auto &MO : make_range(MI.operands_begin() + 2, MI.operands_end()))
954 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, MO))
955 MCI.addOperand(MaybeOperand.getValue());
956
957 SmallString<256> Code;
958 SmallVector<MCFixup, 4> Fixups;
959 raw_svector_ostream VecOS(Code);
960 CodeEmitter->encodeInstruction(MCI, VecOS, Fixups, getSubtargetInfo());
961
962 if (Code.size() < MinSize) {
963 if (MinSize == 2 && Opcode == X86::PUSH64r) {
964 // This is an optimization that lets us get away without emitting a nop in
965 // many cases.
966 //
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +0000967 // NB! In some cases the encoding for PUSH64r (e.g. PUSH64r %r9) takes two
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000968 // bytes too, so the check on MinSize is important.
969 MCI.setOpcode(X86::PUSH64rmr);
970 } else {
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000971 unsigned NopSize = EmitNop(*OutStreamer, MinSize, Subtarget->is64Bit(),
972 getSubtargetInfo());
973 assert(NopSize == MinSize && "Could not implement MinSize!");
974 (void) NopSize;
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000975 }
976 }
977
978 OutStreamer->EmitInstruction(MCI, getSubtargetInfo());
979}
980
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000981// Lower a stackmap of the form:
982// <id>, <shadowBytes>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000983void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000984 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000985 SM.recordStackMap(MI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000986 unsigned NumShadowBytes = MI.getOperand(1).getImm();
987 SMShadowTracker.reset(NumShadowBytes);
Andrew Trick153ebe62013-10-31 22:11:56 +0000988}
989
Andrew Trick561f2212013-11-14 06:54:10 +0000990// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000991// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Lang Hames65613a62015-04-22 06:02:31 +0000992void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI,
993 X86MCInstLower &MCIL) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000994 assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64");
995
Lang Hames9ff69c82015-04-24 19:11:51 +0000996 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000997
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000998 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000999
Andrew Trickd4e3dc62013-11-19 03:29:56 +00001000 PatchPointOpers opers(&MI);
1001 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +00001002 unsigned EncodedBytes = 0;
Philip Reamese83c4b32016-08-23 23:33:29 +00001003 const MachineOperand &CalleeMO = opers.getCallTarget();
Lang Hames65613a62015-04-22 06:02:31 +00001004
1005 // Check for null target. If target is non-null (i.e. is non-zero or is
1006 // symbolic) then emit a call.
1007 if (!(CalleeMO.isImm() && !CalleeMO.getImm())) {
1008 MCOperand CalleeMCOp;
1009 switch (CalleeMO.getType()) {
1010 default:
1011 /// FIXME: Add a verifier check for bad callee types.
1012 llvm_unreachable("Unrecognized callee operand type.");
1013 case MachineOperand::MO_Immediate:
1014 if (CalleeMO.getImm())
Jim Grosbache9119e42015-05-13 18:37:00 +00001015 CalleeMCOp = MCOperand::createImm(CalleeMO.getImm());
Lang Hames65613a62015-04-22 06:02:31 +00001016 break;
1017 case MachineOperand::MO_ExternalSymbol:
1018 case MachineOperand::MO_GlobalAddress:
1019 CalleeMCOp =
1020 MCIL.LowerSymbolOperand(CalleeMO,
1021 MCIL.GetSymbolFromOperand(CalleeMO));
1022 break;
1023 }
1024
Andrew Trick561f2212013-11-14 06:54:10 +00001025 // Emit MOV to materialize the target address and the CALL to target.
1026 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +00001027 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
1028 if (X86II::isX86_64ExtendedReg(ScratchReg))
1029 EncodedBytes = 13;
1030 else
1031 EncodedBytes = 12;
Lang Hames65613a62015-04-22 06:02:31 +00001032
1033 EmitAndCountInstruction(
1034 MCInstBuilder(X86::MOV64ri).addReg(ScratchReg).addOperand(CalleeMCOp));
Chandler Carruthc58f2162018-01-22 22:05:25 +00001035 // FIXME: Add retpoline support and remove this.
1036 if (Subtarget->useRetpoline())
1037 report_fatal_error(
1038 "Lowering patchpoint with retpoline not yet implemented.");
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001039 EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +00001040 }
Lang Hames65613a62015-04-22 06:02:31 +00001041
Andrew Trick153ebe62013-10-31 22:11:56 +00001042 // Emit padding.
Philip Reamese83c4b32016-08-23 23:33:29 +00001043 unsigned NumBytes = opers.getNumPatchBytes();
Andrew Trickd4e3dc62013-11-19 03:29:56 +00001044 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +00001045 "Patchpoint can't request size less than the length of a call.");
1046
Lang Hames9ff69c82015-04-24 19:11:51 +00001047 EmitNops(*OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(),
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001048 getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +00001049}
1050
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001051void X86AsmPrinter::LowerPATCHABLE_EVENT_CALL(const MachineInstr &MI,
1052 X86MCInstLower &MCIL) {
Hiroshi Inouebb703e82017-07-02 03:24:54 +00001053 assert(Subtarget->is64Bit() && "XRay custom events only supports X86-64");
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001054
1055 // We want to emit the following pattern, which follows the x86 calling
1056 // convention to prepare for the trampoline call to be patched in.
1057 //
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001058 // .p2align 1, ...
1059 // .Lxray_event_sled_N:
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001060 // jmp +N // jump across the instrumentation sled
1061 // ... // set up arguments in register
1062 // callq __xray_CustomEvent@plt // force dependency to symbol
1063 // ...
1064 // <jump here>
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001065 //
1066 // After patching, it would look something like:
1067 //
1068 // nopw (2-byte nop)
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001069 // ...
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001070 // callq __xrayCustomEvent // already lowered
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001071 // ...
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001072 //
1073 // ---
1074 // First we emit the label and the jump.
1075 auto CurSled = OutContext.createTempSymbol("xray_event_sled_", true);
1076 OutStreamer->AddComment("# XRay Custom Event Log");
1077 OutStreamer->EmitCodeAlignment(2);
1078 OutStreamer->EmitLabel(CurSled);
1079
1080 // Use a two-byte `jmp`. This version of JMP takes an 8-bit relative offset as
1081 // an operand (computed as an offset from the jmp instruction).
1082 // FIXME: Find another less hacky way do force the relative jump.
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001083 OutStreamer->EmitBinaryData("\xeb\x0f");
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001084
1085 // The default C calling convention will place two arguments into %rcx and
1086 // %rdx -- so we only work with those.
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001087 unsigned UsedRegs[] = {X86::RDI, X86::RSI};
1088 bool UsedMask[] = {false, false};
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001089
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001090 // Then we put the operands in the %rdi and %rsi registers. We spill the
1091 // values in the register before we clobber them, and mark them as used in
1092 // UsedMask. In case the arguments are already in the correct register, we use
1093 // emit nops appropriately sized to keep the sled the same size in every
1094 // situation.
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001095 for (unsigned I = 0; I < MI.getNumOperands(); ++I)
1096 if (auto Op = MCIL.LowerMachineOperand(&MI, MI.getOperand(I))) {
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001097 assert(Op->isReg() && "Only support arguments in registers");
1098 if (Op->getReg() != UsedRegs[I]) {
1099 UsedMask[I] = true;
1100 EmitAndCountInstruction(
1101 MCInstBuilder(X86::PUSH64r).addReg(UsedRegs[I]));
1102 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001103 .addReg(UsedRegs[I])
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001104 .addReg(Op->getReg()));
1105 } else {
1106 EmitNops(*OutStreamer, 4, Subtarget->is64Bit(), getSubtargetInfo());
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001107 }
1108 }
1109
1110 // We emit a hard dependency on the __xray_CustomEvent symbol, which is the
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001111 // name of the trampoline to be implemented by the XRay runtime.
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001112 auto TSym = OutContext.getOrCreateSymbol("__xray_CustomEvent");
1113 MachineOperand TOp = MachineOperand::CreateMCSymbol(TSym);
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001114 if (isPositionIndependent())
1115 TOp.setTargetFlags(X86II::MO_PLT);
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001116
Daniel Jasperc0a976d2017-08-31 15:17:17 +00001117 // Emit the call instruction.
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001118 EmitAndCountInstruction(MCInstBuilder(X86::CALL64pcrel32)
1119 .addOperand(MCIL.LowerSymbolOperand(TOp, TSym)));
Daniel Jasperc0a976d2017-08-31 15:17:17 +00001120
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001121 // Restore caller-saved and used registers.
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001122 for (unsigned I = sizeof UsedMask; I-- > 0;)
1123 if (UsedMask[I])
1124 EmitAndCountInstruction(MCInstBuilder(X86::POP64r).addReg(UsedRegs[I]));
1125 else
1126 EmitNops(*OutStreamer, 1, Subtarget->is64Bit(), getSubtargetInfo());
Dean Michael Berris0884b732017-08-23 04:49:41 +00001127
Dean Michael Berrisebc16592017-09-04 05:34:58 +00001128 OutStreamer->AddComment("xray custom event end.");
1129
1130 // Record the sled version. Older versions of this sled were spelled
1131 // differently, so we let the runtime handle the different offsets we're
1132 // using.
1133 recordSled(CurSled, MI, SledKind::CUSTOM_EVENT, 1);
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001134}
1135
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001136void X86AsmPrinter::LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI,
1137 X86MCInstLower &MCIL) {
1138 // We want to emit the following pattern:
1139 //
Dean Michael Berris7e9abea2016-08-04 07:37:28 +00001140 // .p2align 1, ...
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001141 // .Lxray_sled_N:
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001142 // jmp .tmpN
1143 // # 9 bytes worth of noops
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001144 //
1145 // We need the 9 bytes because at runtime, we'd be patching over the full 11
1146 // bytes with the following pattern:
1147 //
1148 // mov %r10, <function id, 32-bit> // 6 bytes
1149 // call <relative offset, 32-bits> // 5 bytes
1150 //
1151 auto CurSled = OutContext.createTempSymbol("xray_sled_", true);
Dean Michael Berris7e9abea2016-08-04 07:37:28 +00001152 OutStreamer->EmitCodeAlignment(2);
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001153 OutStreamer->EmitLabel(CurSled);
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001154
1155 // Use a two-byte `jmp`. This version of JMP takes an 8-bit relative offset as
1156 // an operand (computed as an offset from the jmp instruction).
1157 // FIXME: Find another less hacky way do force the relative jump.
1158 OutStreamer->EmitBytes("\xeb\x09");
1159 EmitNops(*OutStreamer, 9, Subtarget->is64Bit(), getSubtargetInfo());
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001160 recordSled(CurSled, MI, SledKind::FUNCTION_ENTER);
1161}
1162
1163void X86AsmPrinter::LowerPATCHABLE_RET(const MachineInstr &MI,
1164 X86MCInstLower &MCIL) {
1165 // Since PATCHABLE_RET takes the opcode of the return statement as an
1166 // argument, we use that to emit the correct form of the RET that we want.
1167 // i.e. when we see this:
1168 //
1169 // PATCHABLE_RET X86::RET ...
1170 //
1171 // We should emit the RET followed by sleds.
1172 //
Dean Michael Berris7e9abea2016-08-04 07:37:28 +00001173 // .p2align 1, ...
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001174 // .Lxray_sled_N:
1175 // ret # or equivalent instruction
1176 // # 10 bytes worth of noops
1177 //
1178 // This just makes sure that the alignment for the next instruction is 2.
1179 auto CurSled = OutContext.createTempSymbol("xray_sled_", true);
Dean Michael Berris7e9abea2016-08-04 07:37:28 +00001180 OutStreamer->EmitCodeAlignment(2);
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001181 OutStreamer->EmitLabel(CurSled);
1182 unsigned OpCode = MI.getOperand(0).getImm();
1183 MCInst Ret;
1184 Ret.setOpcode(OpCode);
1185 for (auto &MO : make_range(MI.operands_begin() + 1, MI.operands_end()))
1186 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, MO))
1187 Ret.addOperand(MaybeOperand.getValue());
1188 OutStreamer->EmitInstruction(Ret, getSubtargetInfo());
1189 EmitNops(*OutStreamer, 10, Subtarget->is64Bit(), getSubtargetInfo());
1190 recordSled(CurSled, MI, SledKind::FUNCTION_EXIT);
1191}
1192
Dean Michael Berrise8ae5ba2016-09-01 01:29:13 +00001193void X86AsmPrinter::LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI, X86MCInstLower &MCIL) {
1194 // Like PATCHABLE_RET, we have the actual instruction in the operands to this
1195 // instruction so we lower that particular instruction and its operands.
1196 // Unlike PATCHABLE_RET though, we put the sled before the JMP, much like how
1197 // we do it for PATCHABLE_FUNCTION_ENTER. The sled should be very similar to
1198 // the PATCHABLE_FUNCTION_ENTER case, followed by the lowering of the actual
1199 // tail call much like how we have it in PATCHABLE_RET.
1200 auto CurSled = OutContext.createTempSymbol("xray_sled_", true);
1201 OutStreamer->EmitCodeAlignment(2);
1202 OutStreamer->EmitLabel(CurSled);
1203 auto Target = OutContext.createTempSymbol();
1204
1205 // Use a two-byte `jmp`. This version of JMP takes an 8-bit relative offset as
1206 // an operand (computed as an offset from the jmp instruction).
1207 // FIXME: Find another less hacky way do force the relative jump.
1208 OutStreamer->EmitBytes("\xeb\x09");
1209 EmitNops(*OutStreamer, 9, Subtarget->is64Bit(), getSubtargetInfo());
1210 OutStreamer->EmitLabel(Target);
1211 recordSled(CurSled, MI, SledKind::TAIL_CALL);
1212
1213 unsigned OpCode = MI.getOperand(0).getImm();
1214 MCInst TC;
1215 TC.setOpcode(OpCode);
1216
1217 // Before emitting the instruction, add a comment to indicate that this is
1218 // indeed a tail call.
1219 OutStreamer->AddComment("TAILCALL");
1220 for (auto &MO : make_range(MI.operands_begin() + 1, MI.operands_end()))
1221 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, MO))
1222 TC.addOperand(MaybeOperand.getValue());
1223 OutStreamer->EmitInstruction(TC, getSubtargetInfo());
1224}
1225
Reid Klecknere7040102014-08-04 21:05:27 +00001226// Returns instruction preceding MBBI in MachineFunction.
1227// If MBBI is the first instruction of the first basic block, returns null.
1228static MachineBasicBlock::const_iterator
1229PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) {
1230 const MachineBasicBlock *MBB = MBBI->getParent();
1231 while (MBBI == MBB->begin()) {
Duncan P. N. Exon Smithe9bc5792016-02-21 20:39:50 +00001232 if (MBB == &MBB->getParent()->front())
Duncan P. N. Exon Smith7b4c18e2016-07-12 03:18:50 +00001233 return MachineBasicBlock::const_iterator();
Reid Klecknere7040102014-08-04 21:05:27 +00001234 MBB = MBB->getPrevNode();
1235 MBBI = MBB->end();
1236 }
1237 return --MBBI;
1238}
1239
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001240static const Constant *getConstantFromPool(const MachineInstr &MI,
1241 const MachineOperand &Op) {
1242 if (!Op.isCPI())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001243 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001244
Chandler Carruth7b688c62014-09-24 03:06:37 +00001245 ArrayRef<MachineConstantPoolEntry> Constants =
1246 MI.getParent()->getParent()->getConstantPool()->getConstants();
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001247 const MachineConstantPoolEntry &ConstantEntry =
1248 Constants[Op.getIndex()];
Chandler Carruth0b682d42014-09-24 02:16:12 +00001249
1250 // Bail if this is a machine constant pool entry, we won't be able to dig out
1251 // anything useful.
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001252 if (ConstantEntry.isMachineConstantPoolEntry())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001253 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001254
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001255 auto *C = dyn_cast<Constant>(ConstantEntry.Val.ConstVal);
1256 assert((!C || ConstantEntry.getType() == C->getType()) &&
Chandler Carruth0b682d42014-09-24 02:16:12 +00001257 "Expected a constant of the same type!");
Chandler Carruth7b688c62014-09-24 03:06:37 +00001258 return C;
1259}
Chandler Carruth0b682d42014-09-24 02:16:12 +00001260
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001261static std::string getShuffleComment(const MachineInstr *MI,
1262 unsigned SrcOp1Idx,
1263 unsigned SrcOp2Idx,
Chandler Carruth7b688c62014-09-24 03:06:37 +00001264 ArrayRef<int> Mask) {
1265 std::string Comment;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001266
1267 // Compute the name for a register. This is really goofy because we have
1268 // multiple instruction printers that could (in theory) use different
1269 // names. Fortunately most people use the ATT style (outside of Windows)
1270 // and they actually agree on register naming here. Ultimately, this is
1271 // a comment, and so its OK if it isn't perfect.
1272 auto GetRegisterName = [](unsigned RegNum) -> StringRef {
1273 return X86ATTInstPrinter::getRegisterName(RegNum);
1274 };
1275
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001276 const MachineOperand &DstOp = MI->getOperand(0);
1277 const MachineOperand &SrcOp1 = MI->getOperand(SrcOp1Idx);
1278 const MachineOperand &SrcOp2 = MI->getOperand(SrcOp2Idx);
1279
Chandler Carruth0b682d42014-09-24 02:16:12 +00001280 StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001281 StringRef Src1Name =
1282 SrcOp1.isReg() ? GetRegisterName(SrcOp1.getReg()) : "mem";
1283 StringRef Src2Name =
1284 SrcOp2.isReg() ? GetRegisterName(SrcOp2.getReg()) : "mem";
1285
1286 // One source operand, fix the mask to print all elements in one span.
1287 SmallVector<int, 8> ShuffleMask(Mask.begin(), Mask.end());
1288 if (Src1Name == Src2Name)
1289 for (int i = 0, e = ShuffleMask.size(); i != e; ++i)
1290 if (ShuffleMask[i] >= e)
1291 ShuffleMask[i] -= e;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001292
1293 raw_string_ostream CS(Comment);
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001294 CS << DstName;
1295
1296 // Handle AVX512 MASK/MASXZ write mask comments.
1297 // MASK: zmmX {%kY}
1298 // MASKZ: zmmX {%kY} {z}
1299 if (SrcOp1Idx > 1) {
1300 assert((SrcOp1Idx == 2 || SrcOp1Idx == 3) && "Unexpected writemask");
1301
1302 const MachineOperand &WriteMaskOp = MI->getOperand(SrcOp1Idx - 1);
1303 if (WriteMaskOp.isReg()) {
1304 CS << " {%" << GetRegisterName(WriteMaskOp.getReg()) << "}";
1305
1306 if (SrcOp1Idx == 2) {
1307 CS << " {z}";
1308 }
1309 }
1310 }
1311
1312 CS << " = ";
1313
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001314 for (int i = 0, e = ShuffleMask.size(); i != e; ++i) {
1315 if (i != 0)
Chandler Carruth0b682d42014-09-24 02:16:12 +00001316 CS << ",";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001317 if (ShuffleMask[i] == SM_SentinelZero) {
Chandler Carruth0b682d42014-09-24 02:16:12 +00001318 CS << "zero";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001319 continue;
1320 }
1321
1322 // Otherwise, it must come from src1 or src2. Print the span of elements
1323 // that comes from this src.
1324 bool isSrc1 = ShuffleMask[i] < (int)e;
1325 CS << (isSrc1 ? Src1Name : Src2Name) << '[';
1326
1327 bool IsFirst = true;
1328 while (i != e && ShuffleMask[i] != SM_SentinelZero &&
1329 (ShuffleMask[i] < (int)e) == isSrc1) {
1330 if (!IsFirst)
1331 CS << ',';
1332 else
1333 IsFirst = false;
1334 if (ShuffleMask[i] == SM_SentinelUndef)
Chandler Carruth0b682d42014-09-24 02:16:12 +00001335 CS << "u";
1336 else
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001337 CS << ShuffleMask[i] % (int)e;
1338 ++i;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001339 }
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001340 CS << ']';
1341 --i; // For loop increments element #.
Chandler Carruth0b682d42014-09-24 02:16:12 +00001342 }
Chandler Carruth0b682d42014-09-24 02:16:12 +00001343 CS.flush();
1344
1345 return Comment;
1346}
1347
Craig Topperad140cf2017-07-04 05:46:11 +00001348static void printConstant(const Constant *COp, raw_ostream &CS) {
1349 if (isa<UndefValue>(COp)) {
1350 CS << "u";
1351 } else if (auto *CI = dyn_cast<ConstantInt>(COp)) {
1352 if (CI->getBitWidth() <= 64) {
1353 CS << CI->getZExtValue();
1354 } else {
1355 // print multi-word constant as (w0,w1)
1356 const auto &Val = CI->getValue();
1357 CS << "(";
1358 for (int i = 0, N = Val.getNumWords(); i < N; ++i) {
1359 if (i > 0)
1360 CS << ",";
1361 CS << Val.getRawData()[i];
1362 }
1363 CS << ")";
1364 }
1365 } else if (auto *CF = dyn_cast<ConstantFP>(COp)) {
1366 SmallString<32> Str;
1367 CF->getValueAPF().toString(Str);
1368 CS << Str;
1369 } else {
1370 CS << "?";
1371 }
1372}
1373
Reid Kleckner9cdd4df2017-10-11 21:24:33 +00001374void X86AsmPrinter::EmitSEHInstruction(const MachineInstr *MI) {
1375 assert(MF->hasWinCFI() && "SEH_ instruction in function without WinCFI?");
1376 assert(getSubtarget().isOSWindows() && "SEH_ instruction Windows only");
1377 const X86RegisterInfo *RI =
1378 MF->getSubtarget<X86Subtarget>().getRegisterInfo();
1379
1380 // Use the .cv_fpo directives if we're emitting CodeView on 32-bit x86.
1381 if (EmitFPOData) {
1382 X86TargetStreamer *XTS =
1383 static_cast<X86TargetStreamer *>(OutStreamer->getTargetStreamer());
1384 switch (MI->getOpcode()) {
1385 case X86::SEH_PushReg:
1386 XTS->emitFPOPushReg(MI->getOperand(0).getImm());
1387 break;
1388 case X86::SEH_StackAlloc:
1389 XTS->emitFPOStackAlloc(MI->getOperand(0).getImm());
1390 break;
1391 case X86::SEH_SetFrame:
1392 assert(MI->getOperand(1).getImm() == 0 &&
1393 ".cv_fpo_setframe takes no offset");
1394 XTS->emitFPOSetFrame(MI->getOperand(0).getImm());
1395 break;
1396 case X86::SEH_EndPrologue:
1397 XTS->emitFPOEndPrologue();
1398 break;
1399 case X86::SEH_SaveReg:
1400 case X86::SEH_SaveXMM:
1401 case X86::SEH_PushFrame:
1402 llvm_unreachable("SEH_ directive incompatible with FPO");
1403 break;
1404 default:
1405 llvm_unreachable("expected SEH_ instruction");
1406 }
1407 return;
1408 }
1409
1410 // Otherwise, use the .seh_ directives for all other Windows platforms.
1411 switch (MI->getOpcode()) {
1412 case X86::SEH_PushReg:
1413 OutStreamer->EmitWinCFIPushReg(
1414 RI->getSEHRegNum(MI->getOperand(0).getImm()));
1415 break;
1416
1417 case X86::SEH_SaveReg:
1418 OutStreamer->EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1419 MI->getOperand(1).getImm());
1420 break;
1421
1422 case X86::SEH_SaveXMM:
1423 OutStreamer->EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1424 MI->getOperand(1).getImm());
1425 break;
1426
1427 case X86::SEH_StackAlloc:
1428 OutStreamer->EmitWinCFIAllocStack(MI->getOperand(0).getImm());
1429 break;
1430
1431 case X86::SEH_SetFrame:
1432 OutStreamer->EmitWinCFISetFrame(
1433 RI->getSEHRegNum(MI->getOperand(0).getImm()),
1434 MI->getOperand(1).getImm());
1435 break;
1436
1437 case X86::SEH_PushFrame:
1438 OutStreamer->EmitWinCFIPushFrame(MI->getOperand(0).getImm());
1439 break;
1440
1441 case X86::SEH_EndPrologue:
1442 OutStreamer->EmitWinCFIEndProlog();
1443 break;
1444
1445 default:
1446 llvm_unreachable("expected SEH_ instruction");
1447 }
1448}
1449
Chris Lattner94a946c2010-01-28 01:02:27 +00001450void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +00001451 X86MCInstLower MCInstLowering(*MF, *this);
Eric Christopher05b81972015-02-02 17:38:43 +00001452 const X86RegisterInfo *RI = MF->getSubtarget<X86Subtarget>().getRegisterInfo();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001453
Gadi Haber19c4fc52016-12-28 10:12:48 +00001454 // Add a comment about EVEX-2-VEX compression for AVX-512 instrs that
1455 // are compressed from EVEX encoding to VEX encoding.
1456 if (TM.Options.MCOptions.ShowMCEncoding) {
Craig Topperf27016f2018-03-10 05:15:22 +00001457 if (MI->getAsmPrinterFlags() & X86::AC_EVEX_2_VEX)
Gadi Haber19c4fc52016-12-28 10:12:48 +00001458 OutStreamer->AddComment("EVEX TO VEX Compression ", false);
1459 }
1460
Chris Lattner74f4ca72009-09-02 17:35:12 +00001461 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +00001462 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +00001463 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +00001464
Eric Christopher4abffad2010-08-05 18:34:30 +00001465 // Emit nothing here but a comment if we can.
1466 case X86::Int_MemBarrier:
Lang Hames9ff69c82015-04-24 19:11:51 +00001467 OutStreamer->emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +00001468 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +00001469
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001470
1471 case X86::EH_RETURN:
1472 case X86::EH_RETURN64: {
1473 // Lower these as normal, but add some comments.
1474 unsigned Reg = MI->getOperand(0).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001475 OutStreamer->AddComment(StringRef("eh_return, addr: %") +
1476 X86ATTInstPrinter::getRegisterName(Reg));
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001477 break;
1478 }
David Majnemerf828a0c2015-10-01 18:44:59 +00001479 case X86::CLEANUPRET: {
1480 // Lower these as normal, but add some comments.
1481 OutStreamer->AddComment("CLEANUPRET");
1482 break;
1483 }
1484
1485 case X86::CATCHRET: {
1486 // Lower these as normal, but add some comments.
1487 OutStreamer->AddComment("CATCHRET");
1488 break;
1489 }
1490
Chris Lattner88c18562010-07-09 00:49:41 +00001491 case X86::TAILJMPr:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001492 case X86::TAILJMPm:
Chris Lattner88c18562010-07-09 00:49:41 +00001493 case X86::TAILJMPd:
Hans Wennborga4686012017-02-16 00:04:05 +00001494 case X86::TAILJMPd_CC:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001495 case X86::TAILJMPr64:
1496 case X86::TAILJMPm64:
Chris Lattner88c18562010-07-09 00:49:41 +00001497 case X86::TAILJMPd64:
Hans Wennborga4686012017-02-16 00:04:05 +00001498 case X86::TAILJMPd64_CC:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001499 case X86::TAILJMPr64_REX:
1500 case X86::TAILJMPm64_REX:
Chris Lattner88c18562010-07-09 00:49:41 +00001501 // Lower these as normal, but add some comments.
Lang Hames9ff69c82015-04-24 19:11:51 +00001502 OutStreamer->AddComment("TAILCALL");
Chris Lattner88c18562010-07-09 00:49:41 +00001503 break;
Rafael Espindolac4774792010-11-28 21:16:39 +00001504
1505 case X86::TLS_addr32:
1506 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +00001507 case X86::TLS_base_addr32:
1508 case X86::TLS_base_addr64:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001509 return LowerTlsAddr(MCInstLowering, *MI);
Rafael Espindolac4774792010-11-28 21:16:39 +00001510
Chris Lattner74f4ca72009-09-02 17:35:12 +00001511 case X86::MOVPC32r: {
1512 // This is a pseudo op for a two instruction sequence with a label, which
1513 // looks like:
1514 // call "L1$pb"
1515 // "L1$pb":
1516 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +00001517
Chris Lattner74f4ca72009-09-02 17:35:12 +00001518 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +00001519 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +00001520 // FIXME: We would like an efficient form for this, so we don't have to do a
1521 // lot of extra uniquing.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001522 EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001523 .addExpr(MCSymbolRefExpr::create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +00001524
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001525 const X86FrameLowering* FrameLowering =
1526 MF->getSubtarget<X86Subtarget>().getFrameLowering();
1527 bool hasFP = FrameLowering->hasFP(*MF);
Michael Kuperstein77ce9d32015-12-06 13:06:20 +00001528
1529 // TODO: This is needed only if we require precise CFA.
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001530 bool HasActiveDwarfFrame = OutStreamer->getNumFrameInfos() &&
1531 !OutStreamer->getDwarfFrameInfos().back().End;
1532
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001533 int stackGrowth = -RI->getSlotSize();
1534
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001535 if (HasActiveDwarfFrame && !hasFP) {
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001536 OutStreamer->EmitCFIAdjustCfaOffset(-stackGrowth);
1537 }
1538
Chris Lattner74f4ca72009-09-02 17:35:12 +00001539 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001540 OutStreamer->EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +00001541
Chris Lattner74f4ca72009-09-02 17:35:12 +00001542 // popl $reg
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001543 EmitAndCountInstruction(MCInstBuilder(X86::POP32r)
1544 .addReg(MI->getOperand(0).getReg()));
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001545
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001546 if (HasActiveDwarfFrame && !hasFP) {
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001547 OutStreamer->EmitCFIAdjustCfaOffset(stackGrowth);
1548 }
Chris Lattner74f4ca72009-09-02 17:35:12 +00001549 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001550 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001551
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001552 case X86::ADD32ri: {
1553 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
1554 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
1555 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001556
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001557 // Okay, we have something like:
1558 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +00001559
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001560 // For this, we want to print something like:
1561 // MYGLOBAL + (. - PICBASE)
1562 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +00001563 // to it.
Jim Grosbach6f482002015-05-18 18:43:14 +00001564 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001565 OutStreamer->EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +00001566
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001567 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +00001568 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +00001569
Jim Grosbach13760bd2015-05-30 01:25:56 +00001570 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001571 const MCExpr *PICBase =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001572 MCSymbolRefExpr::create(MF->getPICBaseSymbol(), OutContext);
1573 DotExpr = MCBinaryExpr::createSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001574
Jim Grosbach13760bd2015-05-30 01:25:56 +00001575 DotExpr = MCBinaryExpr::createAdd(MCSymbolRefExpr::create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001576 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001577
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001578 EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001579 .addReg(MI->getOperand(0).getReg())
1580 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001581 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001582 return;
1583 }
Philip Reames0365f1a2014-12-01 22:52:56 +00001584 case TargetOpcode::STATEPOINT:
Sanjoy Das2e0d29f2015-05-06 23:53:26 +00001585 return LowerSTATEPOINT(*MI, MCInstLowering);
Michael Liao5bf95782014-12-04 05:20:33 +00001586
Sanjoy Das2f63cbc2017-02-07 19:19:49 +00001587 case TargetOpcode::FAULTING_OP:
1588 return LowerFAULTING_OP(*MI, MCInstLowering);
Sanjoy Dasc63244d2015-06-15 18:44:08 +00001589
Nirav Davea7c041d2017-01-31 17:00:27 +00001590 case TargetOpcode::FENTRY_CALL:
1591 return LowerFENTRY_CALL(*MI, MCInstLowering);
1592
Sanjoy Dasc0441c22016-04-19 05:24:47 +00001593 case TargetOpcode::PATCHABLE_OP:
1594 return LowerPATCHABLE_OP(*MI, MCInstLowering);
1595
Andrew Trick153ebe62013-10-31 22:11:56 +00001596 case TargetOpcode::STACKMAP:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001597 return LowerSTACKMAP(*MI);
Andrew Trick153ebe62013-10-31 22:11:56 +00001598
1599 case TargetOpcode::PATCHPOINT:
Lang Hames65613a62015-04-22 06:02:31 +00001600 return LowerPATCHPOINT(*MI, MCInstLowering);
Lang Hamesc2b77232013-11-11 23:00:41 +00001601
Dean Michael Berris52735fc2016-07-14 04:06:33 +00001602 case TargetOpcode::PATCHABLE_FUNCTION_ENTER:
1603 return LowerPATCHABLE_FUNCTION_ENTER(*MI, MCInstLowering);
1604
1605 case TargetOpcode::PATCHABLE_RET:
1606 return LowerPATCHABLE_RET(*MI, MCInstLowering);
1607
Dean Michael Berrise8ae5ba2016-09-01 01:29:13 +00001608 case TargetOpcode::PATCHABLE_TAIL_CALL:
1609 return LowerPATCHABLE_TAIL_CALL(*MI, MCInstLowering);
Dean Michael Berris9bcaed82017-05-08 05:45:21 +00001610
1611 case TargetOpcode::PATCHABLE_EVENT_CALL:
1612 return LowerPATCHABLE_EVENT_CALL(*MI, MCInstLowering);
Dean Michael Berrise8ae5ba2016-09-01 01:29:13 +00001613
Lang Hamesc2b77232013-11-11 23:00:41 +00001614 case X86::MORESTACK_RET:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001615 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +00001616 return;
1617
1618 case X86::MORESTACK_RET_RESTORE_R10:
1619 // Return, then restore R10.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001620 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
1621 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
1622 .addReg(X86::R10)
1623 .addReg(X86::RAX));
Lang Hamesc2b77232013-11-11 23:00:41 +00001624 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001625
1626 case X86::SEH_PushReg:
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001627 case X86::SEH_SaveReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001628 case X86::SEH_SaveXMM:
Lang Hames9ff69c82015-04-24 19:11:51 +00001629 case X86::SEH_StackAlloc:
Lang Hames9ff69c82015-04-24 19:11:51 +00001630 case X86::SEH_SetFrame:
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001631 case X86::SEH_PushFrame:
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001632 case X86::SEH_EndPrologue:
Reid Kleckner9cdd4df2017-10-11 21:24:33 +00001633 EmitSEHInstruction(MI);
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001634 return;
Chandler Carruth185cc182014-07-25 23:47:11 +00001635
Reid Klecknere7040102014-08-04 21:05:27 +00001636 case X86::SEH_Epilogue: {
Hans Wennborgc4b1d202016-09-22 19:50:05 +00001637 assert(MF->hasWinCFI() && "SEH_ instruction in function without WinCFI?");
Reid Klecknere7040102014-08-04 21:05:27 +00001638 MachineBasicBlock::const_iterator MBBI(MI);
1639 // Check if preceded by a call and emit nop if so.
Duncan P. N. Exon Smith7b4c18e2016-07-12 03:18:50 +00001640 for (MBBI = PrevCrossBBInst(MBBI);
1641 MBBI != MachineBasicBlock::const_iterator();
1642 MBBI = PrevCrossBBInst(MBBI)) {
Reid Klecknere7040102014-08-04 21:05:27 +00001643 // Conservatively assume that pseudo instructions don't emit code and keep
1644 // looking for a call. We may emit an unnecessary nop in some cases.
1645 if (!MBBI->isPseudo()) {
1646 if (MBBI->isCall())
1647 EmitAndCountInstruction(MCInstBuilder(X86::NOOP));
1648 break;
1649 }
1650 }
1651 return;
1652 }
1653
Craig Topper7e3ba152015-12-26 19:48:43 +00001654 // Lower PSHUFB and VPERMILP normally but add a comment if we can find
1655 // a constant shuffle mask. We won't be able to do this at the MC layer
1656 // because the mask isn't an immediate.
Chandler Carruth185cc182014-07-25 23:47:11 +00001657 case X86::PSHUFBrm:
Chandler Carruth98443d82014-09-25 00:24:19 +00001658 case X86::VPSHUFBrm:
Craig Topper7e3ba152015-12-26 19:48:43 +00001659 case X86::VPSHUFBYrm:
1660 case X86::VPSHUFBZ128rm:
1661 case X86::VPSHUFBZ128rmk:
1662 case X86::VPSHUFBZ128rmkz:
1663 case X86::VPSHUFBZ256rm:
1664 case X86::VPSHUFBZ256rmk:
1665 case X86::VPSHUFBZ256rmkz:
1666 case X86::VPSHUFBZrm:
1667 case X86::VPSHUFBZrmk:
1668 case X86::VPSHUFBZrmkz: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001669 if (!OutStreamer->isVerboseAsm())
Chandler Carruthedf50212014-09-24 03:06:34 +00001670 break;
Craig Topper7e3ba152015-12-26 19:48:43 +00001671 unsigned SrcIdx, MaskIdx;
1672 switch (MI->getOpcode()) {
1673 default: llvm_unreachable("Invalid opcode");
1674 case X86::PSHUFBrm:
1675 case X86::VPSHUFBrm:
1676 case X86::VPSHUFBYrm:
1677 case X86::VPSHUFBZ128rm:
1678 case X86::VPSHUFBZ256rm:
1679 case X86::VPSHUFBZrm:
1680 SrcIdx = 1; MaskIdx = 5; break;
1681 case X86::VPSHUFBZ128rmkz:
1682 case X86::VPSHUFBZ256rmkz:
1683 case X86::VPSHUFBZrmkz:
1684 SrcIdx = 2; MaskIdx = 6; break;
1685 case X86::VPSHUFBZ128rmk:
1686 case X86::VPSHUFBZ256rmk:
1687 case X86::VPSHUFBZrmk:
1688 SrcIdx = 3; MaskIdx = 7; break;
1689 }
1690
1691 assert(MI->getNumOperands() >= 6 &&
1692 "We should always have at least 6 operands!");
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001693
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001694 const MachineOperand &MaskOp = MI->getOperand(MaskIdx);
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001695 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Craig Toppera4693612016-11-25 02:29:21 +00001696 SmallVector<int, 64> Mask;
David Majnemer14141f92015-01-11 07:29:51 +00001697 DecodePSHUFBMask(C, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001698 if (!Mask.empty())
Andrew V. Tischenko75745d02017-04-14 07:44:23 +00001699 OutStreamer->AddComment(getShuffleComment(MI, SrcIdx, SrcIdx, Mask),
1700 !EnablePrintSchedInfo);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001701 }
1702 break;
1703 }
Simon Pilgrima99368f2016-07-13 15:45:36 +00001704
Simon Pilgrima99368f2016-07-13 15:45:36 +00001705 case X86::VPERMILPSrm:
1706 case X86::VPERMILPSYrm:
1707 case X86::VPERMILPSZ128rm:
Craig Topper175a4152016-10-18 03:36:52 +00001708 case X86::VPERMILPSZ128rmk:
1709 case X86::VPERMILPSZ128rmkz:
Simon Pilgrima99368f2016-07-13 15:45:36 +00001710 case X86::VPERMILPSZ256rm:
Craig Topper175a4152016-10-18 03:36:52 +00001711 case X86::VPERMILPSZ256rmk:
1712 case X86::VPERMILPSZ256rmkz:
1713 case X86::VPERMILPSZrm:
1714 case X86::VPERMILPSZrmk:
1715 case X86::VPERMILPSZrmkz:
1716 case X86::VPERMILPDrm:
1717 case X86::VPERMILPDYrm:
1718 case X86::VPERMILPDZ128rm:
1719 case X86::VPERMILPDZ128rmk:
1720 case X86::VPERMILPDZ128rmkz:
1721 case X86::VPERMILPDZ256rm:
1722 case X86::VPERMILPDZ256rmk:
1723 case X86::VPERMILPDZ256rmkz:
1724 case X86::VPERMILPDZrm:
1725 case X86::VPERMILPDZrmk:
1726 case X86::VPERMILPDZrmkz: {
Simon Pilgrima99368f2016-07-13 15:45:36 +00001727 if (!OutStreamer->isVerboseAsm())
1728 break;
Craig Topper175a4152016-10-18 03:36:52 +00001729 unsigned SrcIdx, MaskIdx;
1730 unsigned ElSize;
1731 switch (MI->getOpcode()) {
1732 default: llvm_unreachable("Invalid opcode");
1733 case X86::VPERMILPSrm:
1734 case X86::VPERMILPSYrm:
1735 case X86::VPERMILPSZ128rm:
1736 case X86::VPERMILPSZ256rm:
1737 case X86::VPERMILPSZrm:
1738 SrcIdx = 1; MaskIdx = 5; ElSize = 32; break;
1739 case X86::VPERMILPSZ128rmkz:
1740 case X86::VPERMILPSZ256rmkz:
1741 case X86::VPERMILPSZrmkz:
1742 SrcIdx = 2; MaskIdx = 6; ElSize = 32; break;
1743 case X86::VPERMILPSZ128rmk:
1744 case X86::VPERMILPSZ256rmk:
1745 case X86::VPERMILPSZrmk:
1746 SrcIdx = 3; MaskIdx = 7; ElSize = 32; break;
1747 case X86::VPERMILPDrm:
1748 case X86::VPERMILPDYrm:
1749 case X86::VPERMILPDZ128rm:
1750 case X86::VPERMILPDZ256rm:
1751 case X86::VPERMILPDZrm:
1752 SrcIdx = 1; MaskIdx = 5; ElSize = 64; break;
1753 case X86::VPERMILPDZ128rmkz:
1754 case X86::VPERMILPDZ256rmkz:
1755 case X86::VPERMILPDZrmkz:
1756 SrcIdx = 2; MaskIdx = 6; ElSize = 64; break;
1757 case X86::VPERMILPDZ128rmk:
1758 case X86::VPERMILPDZ256rmk:
1759 case X86::VPERMILPDZrmk:
1760 SrcIdx = 3; MaskIdx = 7; ElSize = 64; break;
1761 }
1762
Craig Topper1f5178f2016-10-17 06:41:18 +00001763 assert(MI->getNumOperands() >= 6 &&
1764 "We should always have at least 6 operands!");
Craig Topperd4000192015-12-26 04:50:07 +00001765
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001766 const MachineOperand &MaskOp = MI->getOperand(MaskIdx);
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001767 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001768 SmallVector<int, 16> Mask;
Craig Topper175a4152016-10-18 03:36:52 +00001769 DecodeVPERMILPMask(C, ElSize, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001770 if (!Mask.empty())
Andrew V. Tischenko75745d02017-04-14 07:44:23 +00001771 OutStreamer->AddComment(getShuffleComment(MI, SrcIdx, SrcIdx, Mask),
1772 !EnablePrintSchedInfo);
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001773 }
1774 break;
1775 }
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001776
1777 case X86::VPERMIL2PDrm:
1778 case X86::VPERMIL2PSrm:
Craig Topper811756b2017-02-18 22:53:43 +00001779 case X86::VPERMIL2PDYrm:
1780 case X86::VPERMIL2PSYrm: {
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001781 if (!OutStreamer->isVerboseAsm())
1782 break;
Craig Topper1f5178f2016-10-17 06:41:18 +00001783 assert(MI->getNumOperands() >= 8 &&
1784 "We should always have at least 8 operands!");
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001785
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001786 const MachineOperand &CtrlOp = MI->getOperand(MI->getNumOperands() - 1);
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001787 if (!CtrlOp.isImm())
1788 break;
1789
1790 unsigned ElSize;
1791 switch (MI->getOpcode()) {
1792 default: llvm_unreachable("Invalid opcode");
Craig Topper811756b2017-02-18 22:53:43 +00001793 case X86::VPERMIL2PSrm: case X86::VPERMIL2PSYrm: ElSize = 32; break;
1794 case X86::VPERMIL2PDrm: case X86::VPERMIL2PDYrm: ElSize = 64; break;
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001795 }
1796
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001797 const MachineOperand &MaskOp = MI->getOperand(6);
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001798 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
1799 SmallVector<int, 16> Mask;
1800 DecodeVPERMIL2PMask(C, (unsigned)CtrlOp.getImm(), ElSize, Mask);
1801 if (!Mask.empty())
Andrew V. Tischenko75745d02017-04-14 07:44:23 +00001802 OutStreamer->AddComment(getShuffleComment(MI, 1, 2, Mask),
1803 !EnablePrintSchedInfo);
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001804 }
1805 break;
1806 }
1807
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001808 case X86::VPPERMrrm: {
1809 if (!OutStreamer->isVerboseAsm())
1810 break;
Craig Topper1f5178f2016-10-17 06:41:18 +00001811 assert(MI->getNumOperands() >= 7 &&
1812 "We should always have at least 7 operands!");
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001813
Simon Pilgrimca3072a2016-10-18 15:45:37 +00001814 const MachineOperand &MaskOp = MI->getOperand(6);
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001815 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
1816 SmallVector<int, 16> Mask;
1817 DecodeVPPERMMask(C, Mask);
1818 if (!Mask.empty())
Andrew V. Tischenko75745d02017-04-14 07:44:23 +00001819 OutStreamer->AddComment(getShuffleComment(MI, 1, 2, Mask),
1820 !EnablePrintSchedInfo);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001821 }
Chandler Carruth185cc182014-07-25 23:47:11 +00001822 break;
Chris Lattner74f4ca72009-09-02 17:35:12 +00001823 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001824
Simon Pilgrim90fd0622018-03-01 22:22:31 +00001825 case X86::MMX_MOVQ64rm: {
1826 if (!OutStreamer->isVerboseAsm())
1827 break;
1828 if (MI->getNumOperands() <= 4)
1829 break;
1830 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
1831 std::string Comment;
1832 raw_string_ostream CS(Comment);
1833 const MachineOperand &DstOp = MI->getOperand(0);
1834 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
1835 if (auto *CF = dyn_cast<ConstantFP>(C)) {
1836 CS << "0x" << CF->getValueAPF().bitcastToAPInt().toString(16, false);
1837 OutStreamer->AddComment(CS.str(), !EnablePrintSchedInfo);
1838 }
1839 }
1840 break;
1841 }
1842
Elena Demikhovskye88038f2015-09-08 06:38:21 +00001843#define MOV_CASE(Prefix, Suffix) \
1844 case X86::Prefix##MOVAPD##Suffix##rm: \
1845 case X86::Prefix##MOVAPS##Suffix##rm: \
1846 case X86::Prefix##MOVUPD##Suffix##rm: \
1847 case X86::Prefix##MOVUPS##Suffix##rm: \
1848 case X86::Prefix##MOVDQA##Suffix##rm: \
1849 case X86::Prefix##MOVDQU##Suffix##rm:
1850
1851#define MOV_AVX512_CASE(Suffix) \
1852 case X86::VMOVDQA64##Suffix##rm: \
1853 case X86::VMOVDQA32##Suffix##rm: \
1854 case X86::VMOVDQU64##Suffix##rm: \
1855 case X86::VMOVDQU32##Suffix##rm: \
1856 case X86::VMOVDQU16##Suffix##rm: \
1857 case X86::VMOVDQU8##Suffix##rm: \
1858 case X86::VMOVAPS##Suffix##rm: \
1859 case X86::VMOVAPD##Suffix##rm: \
1860 case X86::VMOVUPS##Suffix##rm: \
1861 case X86::VMOVUPD##Suffix##rm:
1862
1863#define CASE_ALL_MOV_RM() \
1864 MOV_CASE(, ) /* SSE */ \
1865 MOV_CASE(V, ) /* AVX-128 */ \
1866 MOV_CASE(V, Y) /* AVX-256 */ \
1867 MOV_AVX512_CASE(Z) \
1868 MOV_AVX512_CASE(Z256) \
1869 MOV_AVX512_CASE(Z128)
1870
1871 // For loads from a constant pool to a vector register, print the constant
1872 // loaded.
1873 CASE_ALL_MOV_RM()
Craig Topperad140cf2017-07-04 05:46:11 +00001874 case X86::VBROADCASTF128:
1875 case X86::VBROADCASTI128:
1876 case X86::VBROADCASTF32X4Z256rm:
1877 case X86::VBROADCASTF32X4rm:
1878 case X86::VBROADCASTF32X8rm:
1879 case X86::VBROADCASTF64X2Z128rm:
1880 case X86::VBROADCASTF64X2rm:
1881 case X86::VBROADCASTF64X4rm:
1882 case X86::VBROADCASTI32X4Z256rm:
1883 case X86::VBROADCASTI32X4rm:
1884 case X86::VBROADCASTI32X8rm:
1885 case X86::VBROADCASTI64X2Z128rm:
1886 case X86::VBROADCASTI64X2rm:
1887 case X86::VBROADCASTI64X4rm:
Lang Hames9ff69c82015-04-24 19:11:51 +00001888 if (!OutStreamer->isVerboseAsm())
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001889 break;
Craig Topperd4091492016-11-25 02:29:24 +00001890 if (MI->getNumOperands() <= 4)
1891 break;
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001892 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
Craig Topperad140cf2017-07-04 05:46:11 +00001893 int NumLanes = 1;
1894 // Override NumLanes for the broadcast instructions.
1895 switch (MI->getOpcode()) {
1896 case X86::VBROADCASTF128: NumLanes = 2; break;
1897 case X86::VBROADCASTI128: NumLanes = 2; break;
1898 case X86::VBROADCASTF32X4Z256rm: NumLanes = 2; break;
1899 case X86::VBROADCASTF32X4rm: NumLanes = 4; break;
1900 case X86::VBROADCASTF32X8rm: NumLanes = 2; break;
1901 case X86::VBROADCASTF64X2Z128rm: NumLanes = 2; break;
1902 case X86::VBROADCASTF64X2rm: NumLanes = 4; break;
1903 case X86::VBROADCASTF64X4rm: NumLanes = 2; break;
1904 case X86::VBROADCASTI32X4Z256rm: NumLanes = 2; break;
1905 case X86::VBROADCASTI32X4rm: NumLanes = 4; break;
1906 case X86::VBROADCASTI32X8rm: NumLanes = 2; break;
1907 case X86::VBROADCASTI64X2Z128rm: NumLanes = 2; break;
1908 case X86::VBROADCASTI64X2rm: NumLanes = 4; break;
1909 case X86::VBROADCASTI64X4rm: NumLanes = 2; break;
1910 }
1911
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001912 std::string Comment;
1913 raw_string_ostream CS(Comment);
1914 const MachineOperand &DstOp = MI->getOperand(0);
1915 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
1916 if (auto *CDS = dyn_cast<ConstantDataSequential>(C)) {
1917 CS << "[";
Craig Topperad140cf2017-07-04 05:46:11 +00001918 for (int l = 0; l != NumLanes; ++l) {
1919 for (int i = 0, NumElements = CDS->getNumElements(); i < NumElements; ++i) {
1920 if (i != 0 || l != 0)
1921 CS << ",";
1922 if (CDS->getElementType()->isIntegerTy())
1923 CS << CDS->getElementAsInteger(i);
1924 else if (CDS->getElementType()->isFloatTy())
1925 CS << CDS->getElementAsFloat(i);
1926 else if (CDS->getElementType()->isDoubleTy())
1927 CS << CDS->getElementAsDouble(i);
1928 else
1929 CS << "?";
1930 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001931 }
1932 CS << "]";
Andrew V. Tischenko75745d02017-04-14 07:44:23 +00001933 OutStreamer->AddComment(CS.str(), !EnablePrintSchedInfo);
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001934 } else if (auto *CV = dyn_cast<ConstantVector>(C)) {
1935 CS << "<";
Craig Topperad140cf2017-07-04 05:46:11 +00001936 for (int l = 0; l != NumLanes; ++l) {
1937 for (int i = 0, NumOperands = CV->getNumOperands(); i < NumOperands; ++i) {
1938 if (i != 0 || l != 0)
1939 CS << ",";
1940 printConstant(CV->getOperand(i), CS);
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001941 }
1942 }
1943 CS << ">";
Andrew V. Tischenko75745d02017-04-14 07:44:23 +00001944 OutStreamer->AddComment(CS.str(), !EnablePrintSchedInfo);
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001945 }
1946 }
1947 break;
Craig Topperad140cf2017-07-04 05:46:11 +00001948 case X86::VBROADCASTSSrm:
1949 case X86::VBROADCASTSSYrm:
1950 case X86::VBROADCASTSSZ128m:
1951 case X86::VBROADCASTSSZ256m:
1952 case X86::VBROADCASTSSZm:
1953 case X86::VBROADCASTSDYrm:
1954 case X86::VBROADCASTSDZ256m:
1955 case X86::VBROADCASTSDZm:
1956 case X86::VPBROADCASTBrm:
1957 case X86::VPBROADCASTBYrm:
1958 case X86::VPBROADCASTBZ128m:
1959 case X86::VPBROADCASTBZ256m:
1960 case X86::VPBROADCASTBZm:
1961 case X86::VPBROADCASTDrm:
1962 case X86::VPBROADCASTDYrm:
1963 case X86::VPBROADCASTDZ128m:
1964 case X86::VPBROADCASTDZ256m:
1965 case X86::VPBROADCASTDZm:
1966 case X86::VPBROADCASTQrm:
1967 case X86::VPBROADCASTQYrm:
1968 case X86::VPBROADCASTQZ128m:
1969 case X86::VPBROADCASTQZ256m:
1970 case X86::VPBROADCASTQZm:
1971 case X86::VPBROADCASTWrm:
1972 case X86::VPBROADCASTWYrm:
1973 case X86::VPBROADCASTWZ128m:
1974 case X86::VPBROADCASTWZ256m:
1975 case X86::VPBROADCASTWZm:
1976 if (!OutStreamer->isVerboseAsm())
1977 break;
1978 if (MI->getNumOperands() <= 4)
1979 break;
1980 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
1981 int NumElts;
1982 switch (MI->getOpcode()) {
1983 default: llvm_unreachable("Invalid opcode");
1984 case X86::VBROADCASTSSrm: NumElts = 4; break;
1985 case X86::VBROADCASTSSYrm: NumElts = 8; break;
1986 case X86::VBROADCASTSSZ128m: NumElts = 4; break;
1987 case X86::VBROADCASTSSZ256m: NumElts = 8; break;
1988 case X86::VBROADCASTSSZm: NumElts = 16; break;
1989 case X86::VBROADCASTSDYrm: NumElts = 4; break;
1990 case X86::VBROADCASTSDZ256m: NumElts = 4; break;
1991 case X86::VBROADCASTSDZm: NumElts = 8; break;
1992 case X86::VPBROADCASTBrm: NumElts = 16; break;
1993 case X86::VPBROADCASTBYrm: NumElts = 32; break;
1994 case X86::VPBROADCASTBZ128m: NumElts = 16; break;
1995 case X86::VPBROADCASTBZ256m: NumElts = 32; break;
1996 case X86::VPBROADCASTBZm: NumElts = 64; break;
1997 case X86::VPBROADCASTDrm: NumElts = 4; break;
1998 case X86::VPBROADCASTDYrm: NumElts = 8; break;
1999 case X86::VPBROADCASTDZ128m: NumElts = 4; break;
2000 case X86::VPBROADCASTDZ256m: NumElts = 8; break;
2001 case X86::VPBROADCASTDZm: NumElts = 16; break;
2002 case X86::VPBROADCASTQrm: NumElts = 2; break;
2003 case X86::VPBROADCASTQYrm: NumElts = 4; break;
2004 case X86::VPBROADCASTQZ128m: NumElts = 2; break;
2005 case X86::VPBROADCASTQZ256m: NumElts = 4; break;
2006 case X86::VPBROADCASTQZm: NumElts = 8; break;
2007 case X86::VPBROADCASTWrm: NumElts = 8; break;
2008 case X86::VPBROADCASTWYrm: NumElts = 16; break;
2009 case X86::VPBROADCASTWZ128m: NumElts = 8; break;
2010 case X86::VPBROADCASTWZ256m: NumElts = 16; break;
2011 case X86::VPBROADCASTWZm: NumElts = 32; break;
2012 }
2013
2014 std::string Comment;
2015 raw_string_ostream CS(Comment);
2016 const MachineOperand &DstOp = MI->getOperand(0);
2017 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
2018 CS << "[";
2019 for (int i = 0; i != NumElts; ++i) {
2020 if (i != 0)
2021 CS << ",";
2022 printConstant(C, CS);
2023 }
2024 CS << "]";
2025 OutStreamer->AddComment(CS.str(), !EnablePrintSchedInfo);
2026 }
Chandler Carruth0b682d42014-09-24 02:16:12 +00002027 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002028
Chris Lattner31722082009-09-12 20:34:57 +00002029 MCInst TmpInst;
2030 MCInstLowering.Lower(MI, TmpInst);
Andrew V. Tischenko22f07422017-12-15 18:13:05 +00002031 if (MI->getAsmPrinterFlag(MachineInstr::NoSchedComment))
2032 TmpInst.setFlags(TmpInst.getFlags() | X86::NO_SCHED_INFO);
Pete Cooper3c0af3522014-10-27 19:40:35 +00002033
2034 // Stackmap shadows cannot include branch targets, so we can count the bytes
Pete Cooper7c801dc2014-10-27 22:38:45 +00002035 // in a call towards the shadow, but must ensure that the no thread returns
2036 // in to the stackmap shadow. The only way to achieve this is if the call
2037 // is at the end of the shadow.
2038 if (MI->isCall()) {
2039 // Count then size of the call towards the shadow
Sanjoy Dasc0441c22016-04-19 05:24:47 +00002040 SMShadowTracker.count(TmpInst, getSubtargetInfo(), CodeEmitter.get());
Pete Cooper7c801dc2014-10-27 22:38:45 +00002041 // Then flush the shadow so that we fill with nops before the call, not
2042 // after it.
Lang Hames9ff69c82015-04-24 19:11:51 +00002043 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00002044 // Then emit the call
Lang Hames9ff69c82015-04-24 19:11:51 +00002045 OutStreamer->EmitInstruction(TmpInst, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00002046 return;
2047 }
2048
2049 EmitAndCountInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +00002050}