Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1 | //===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains code to lower X86 MachineInstrs to their corresponding |
| 11 | // MCInst records. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 5159bbaf | 2009-09-20 07:41:30 +0000 | [diff] [blame] | 15 | #include "X86AsmPrinter.h" |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 16 | #include "X86RegisterInfo.h" |
Craig Topper | 69653af | 2015-12-31 22:40:45 +0000 | [diff] [blame] | 17 | #include "X86ShuffleDecodeConstantPool.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 18 | #include "InstPrinter/X86ATTInstPrinter.h" |
Craig Topper | c6d4efa | 2014-03-19 06:53:25 +0000 | [diff] [blame] | 19 | #include "MCTargetDesc/X86BaseInfo.h" |
Chandler Carruth | 185cc18 | 2014-07-25 23:47:11 +0000 | [diff] [blame] | 20 | #include "Utils/X86ShuffleDecode.h" |
Sanjoy Das | 2d869b2 | 2015-06-15 18:44:01 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/Optional.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 22 | #include "llvm/ADT/SmallString.h" |
Sanjoy Das | c0441c2 | 2016-04-19 05:24:47 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/iterator_range.h" |
Craig Topper | c6d4efa | 2014-03-19 06:53:25 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFunction.h" |
Chandler Carruth | 185cc18 | 2014-07-25 23:47:11 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 26 | #include "llvm/CodeGen/MachineOperand.h" |
Chris Lattner | 05f4039 | 2009-09-16 06:25:03 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineModuleInfoImpls.h" |
Andrew Trick | 153ebe6 | 2013-10-31 22:11:56 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/StackMaps.h" |
Craig Topper | c6d4efa | 2014-03-19 06:53:25 +0000 | [diff] [blame] | 29 | #include "llvm/IR/DataLayout.h" |
| 30 | #include "llvm/IR/GlobalValue.h" |
Rafael Espindola | 894843c | 2014-01-07 21:19:40 +0000 | [diff] [blame] | 31 | #include "llvm/IR/Mangler.h" |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCAsmInfo.h" |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 33 | #include "llvm/MC/MCCodeEmitter.h" |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 34 | #include "llvm/MC/MCContext.h" |
| 35 | #include "llvm/MC/MCExpr.h" |
Pete Cooper | 81902a3 | 2015-05-15 22:19:42 +0000 | [diff] [blame] | 36 | #include "llvm/MC/MCFixup.h" |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCInst.h" |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCInstBuilder.h" |
Dean Michael Berris | 52735fc | 2016-07-14 04:06:33 +0000 | [diff] [blame^] | 39 | #include "llvm/MC/MCSection.h" |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCStreamer.h" |
Chris Lattner | e397df7 | 2010-03-12 19:42:40 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCSymbol.h" |
Dean Michael Berris | 52735fc | 2016-07-14 04:06:33 +0000 | [diff] [blame^] | 42 | #include "llvm/MC/MCSymbolELF.h" |
| 43 | #include "llvm/MC/MCSectionELF.h" |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 44 | #include "llvm/Support/TargetRegistry.h" |
Dean Michael Berris | 52735fc | 2016-07-14 04:06:33 +0000 | [diff] [blame^] | 45 | #include "llvm/Support/ELF.h" |
| 46 | #include "llvm/Target/TargetLoweringObjectFile.h" |
| 47 | |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 48 | using namespace llvm; |
| 49 | |
Craig Topper | 2a3f775 | 2012-10-16 06:01:50 +0000 | [diff] [blame] | 50 | namespace { |
| 51 | |
| 52 | /// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst. |
| 53 | class X86MCInstLower { |
| 54 | MCContext &Ctx; |
Craig Topper | 2a3f775 | 2012-10-16 06:01:50 +0000 | [diff] [blame] | 55 | const MachineFunction &MF; |
| 56 | const TargetMachine &TM; |
| 57 | const MCAsmInfo &MAI; |
| 58 | X86AsmPrinter &AsmPrinter; |
| 59 | public: |
Rafael Espindola | 38c2e65 | 2013-10-29 16:11:22 +0000 | [diff] [blame] | 60 | X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter); |
Craig Topper | 2a3f775 | 2012-10-16 06:01:50 +0000 | [diff] [blame] | 61 | |
Sanjoy Das | 2d869b2 | 2015-06-15 18:44:01 +0000 | [diff] [blame] | 62 | Optional<MCOperand> LowerMachineOperand(const MachineInstr *MI, |
| 63 | const MachineOperand &MO) const; |
Craig Topper | 2a3f775 | 2012-10-16 06:01:50 +0000 | [diff] [blame] | 64 | void Lower(const MachineInstr *MI, MCInst &OutMI) const; |
| 65 | |
| 66 | MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const; |
| 67 | MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const; |
| 68 | |
| 69 | private: |
| 70 | MachineModuleInfoMachO &getMachOMMI() const; |
Rafael Espindola | 38c2e65 | 2013-10-29 16:11:22 +0000 | [diff] [blame] | 71 | Mangler *getMang() const { |
| 72 | return AsmPrinter.Mang; |
| 73 | } |
Craig Topper | 2a3f775 | 2012-10-16 06:01:50 +0000 | [diff] [blame] | 74 | }; |
| 75 | |
| 76 | } // end anonymous namespace |
| 77 | |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 78 | // Emit a minimal sequence of nops spanning NumBytes bytes. |
| 79 | static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, |
Sanjoy Das | 6ecfae6 | 2016-04-19 18:48:13 +0000 | [diff] [blame] | 80 | const MCSubtargetInfo &STI); |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 81 | |
Sanjoy Das | 2effffd | 2016-04-19 18:48:16 +0000 | [diff] [blame] | 82 | void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst, |
| 83 | const MCSubtargetInfo &STI, |
| 84 | MCCodeEmitter *CodeEmitter) { |
| 85 | if (InShadow) { |
| 86 | SmallString<256> Code; |
| 87 | SmallVector<MCFixup, 4> Fixups; |
| 88 | raw_svector_ostream VecOS(Code); |
| 89 | CodeEmitter->encodeInstruction(Inst, VecOS, Fixups, STI); |
| 90 | CurrentShadowSize += Code.size(); |
| 91 | if (CurrentShadowSize >= RequiredShadowSize) |
| 92 | InShadow = false; // The shadow is big enough. Stop counting. |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 93 | } |
Sanjoy Das | 2effffd | 2016-04-19 18:48:16 +0000 | [diff] [blame] | 94 | } |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 95 | |
Sanjoy Das | 2effffd | 2016-04-19 18:48:16 +0000 | [diff] [blame] | 96 | void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding( |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 97 | MCStreamer &OutStreamer, const MCSubtargetInfo &STI) { |
Sanjoy Das | 2effffd | 2016-04-19 18:48:16 +0000 | [diff] [blame] | 98 | if (InShadow && CurrentShadowSize < RequiredShadowSize) { |
| 99 | InShadow = false; |
| 100 | EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize, |
| 101 | MF->getSubtarget<X86Subtarget>().is64Bit(), STI); |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 102 | } |
Sanjoy Das | 2effffd | 2016-04-19 18:48:16 +0000 | [diff] [blame] | 103 | } |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 104 | |
Sanjoy Das | 2effffd | 2016-04-19 18:48:16 +0000 | [diff] [blame] | 105 | void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) { |
| 106 | OutStreamer->EmitInstruction(Inst, getSubtargetInfo()); |
| 107 | SMShadowTracker.count(Inst, getSubtargetInfo(), CodeEmitter.get()); |
| 108 | } |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 109 | |
Rafael Espindola | 38c2e65 | 2013-10-29 16:11:22 +0000 | [diff] [blame] | 110 | X86MCInstLower::X86MCInstLower(const MachineFunction &mf, |
Chris Lattner | b3f608b | 2010-07-22 21:10:04 +0000 | [diff] [blame] | 111 | X86AsmPrinter &asmprinter) |
Eric Christopher | 05b8197 | 2015-02-02 17:38:43 +0000 | [diff] [blame] | 112 | : Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()), MAI(*TM.getMCAsmInfo()), |
| 113 | AsmPrinter(asmprinter) {} |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 114 | |
Chris Lattner | 05f4039 | 2009-09-16 06:25:03 +0000 | [diff] [blame] | 115 | MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const { |
Chris Lattner | 7fbdd7c | 2010-07-20 22:26:07 +0000 | [diff] [blame] | 116 | return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>(); |
Chris Lattner | 05f4039 | 2009-09-16 06:25:03 +0000 | [diff] [blame] | 117 | } |
| 118 | |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 119 | |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 120 | /// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol |
| 121 | /// operand to an MCSymbol. |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 122 | MCSymbol *X86MCInstLower:: |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 123 | GetSymbolFromOperand(const MachineOperand &MO) const { |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 124 | const DataLayout &DL = MF.getDataLayout(); |
Michael Liao | 6f72061 | 2012-10-17 02:22:27 +0000 | [diff] [blame] | 125 | assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference"); |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 126 | |
Rafael Espindola | 9aa3ab3 | 2015-06-03 00:02:40 +0000 | [diff] [blame] | 127 | MCSymbol *Sym = nullptr; |
Chris Lattner | 35ed98a | 2009-09-11 05:58:44 +0000 | [diff] [blame] | 128 | SmallString<128> Name; |
Rafael Espindola | d5bd5a4 | 2013-11-28 20:12:44 +0000 | [diff] [blame] | 129 | StringRef Suffix; |
| 130 | |
| 131 | switch (MO.getTargetFlags()) { |
Reid Kleckner | c35e7f5 | 2015-06-11 01:31:48 +0000 | [diff] [blame] | 132 | case X86II::MO_DLLIMPORT: |
| 133 | // Handle dllimport linkage. |
| 134 | Name += "__imp_"; |
| 135 | break; |
Rafael Espindola | d5bd5a4 | 2013-11-28 20:12:44 +0000 | [diff] [blame] | 136 | case X86II::MO_DARWIN_NONLAZY: |
| 137 | case X86II::MO_DARWIN_NONLAZY_PIC_BASE: |
Rafael Espindola | d5bd5a4 | 2013-11-28 20:12:44 +0000 | [diff] [blame] | 138 | Suffix = "$non_lazy_ptr"; |
| 139 | break; |
| 140 | } |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 141 | |
Rafael Espindola | 01d19d02 | 2013-12-05 05:19:12 +0000 | [diff] [blame] | 142 | if (!Suffix.empty()) |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 143 | Name += DL.getPrivateGlobalPrefix(); |
Rafael Espindola | 01d19d02 | 2013-12-05 05:19:12 +0000 | [diff] [blame] | 144 | |
Michael Liao | 6f72061 | 2012-10-17 02:22:27 +0000 | [diff] [blame] | 145 | if (MO.isGlobal()) { |
Chris Lattner | e397df7 | 2010-03-12 19:42:40 +0000 | [diff] [blame] | 146 | const GlobalValue *GV = MO.getGlobal(); |
Rafael Espindola | daeafb4 | 2014-02-19 17:23:20 +0000 | [diff] [blame] | 147 | AsmPrinter.getNameWithPrefix(Name, GV); |
Michael Liao | 6f72061 | 2012-10-17 02:22:27 +0000 | [diff] [blame] | 148 | } else if (MO.isSymbol()) { |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 149 | Mangler::getNameWithPrefix(Name, MO.getSymbolName(), DL); |
Michael Liao | 6f72061 | 2012-10-17 02:22:27 +0000 | [diff] [blame] | 150 | } else if (MO.isMBB()) { |
Rafael Espindola | 9aa3ab3 | 2015-06-03 00:02:40 +0000 | [diff] [blame] | 151 | assert(Suffix.empty()); |
| 152 | Sym = MO.getMBB()->getSymbol(); |
Chris Lattner | 17ec6b1 | 2009-09-20 06:45:52 +0000 | [diff] [blame] | 153 | } |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 154 | |
Rafael Espindola | d5bd5a4 | 2013-11-28 20:12:44 +0000 | [diff] [blame] | 155 | Name += Suffix; |
Rafael Espindola | 9aa3ab3 | 2015-06-03 00:02:40 +0000 | [diff] [blame] | 156 | if (!Sym) |
| 157 | Sym = Ctx.getOrCreateSymbol(Name); |
Rafael Espindola | 01d19d02 | 2013-12-05 05:19:12 +0000 | [diff] [blame] | 158 | |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 159 | // If the target flags on the operand changes the name of the symbol, do that |
| 160 | // before we return the symbol. |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 161 | switch (MO.getTargetFlags()) { |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 162 | default: break; |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 163 | case X86II::MO_DARWIN_NONLAZY: |
Chris Lattner | 446d589 | 2009-09-11 06:59:18 +0000 | [diff] [blame] | 164 | case X86II::MO_DARWIN_NONLAZY_PIC_BASE: { |
Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 165 | MachineModuleInfoImpl::StubValueTy &StubSym = |
| 166 | getMachOMMI().getGVStubEntry(Sym); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 167 | if (!StubSym.getPointer()) { |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 168 | assert(MO.isGlobal() && "Extern symbol not handled yet"); |
Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 169 | StubSym = |
| 170 | MachineModuleInfoImpl:: |
Rafael Espindola | 79858aa | 2013-10-29 17:07:16 +0000 | [diff] [blame] | 171 | StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()), |
Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 172 | !MO.getGlobal()->hasInternalLinkage()); |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 173 | } |
Rafael Espindola | d5bd5a4 | 2013-11-28 20:12:44 +0000 | [diff] [blame] | 174 | break; |
Chris Lattner | 446d589 | 2009-09-11 06:59:18 +0000 | [diff] [blame] | 175 | } |
Chris Lattner | c5a95c5 | 2009-09-09 00:10:14 +0000 | [diff] [blame] | 176 | } |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 177 | |
Rafael Espindola | d5bd5a4 | 2013-11-28 20:12:44 +0000 | [diff] [blame] | 178 | return Sym; |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 179 | } |
| 180 | |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 181 | MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO, |
| 182 | MCSymbol *Sym) const { |
Chris Lattner | c7b0073 | 2009-09-03 07:30:56 +0000 | [diff] [blame] | 183 | // FIXME: We would like an efficient form for this, so we don't have to do a |
| 184 | // lot of extra uniquing. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 185 | const MCExpr *Expr = nullptr; |
Daniel Dunbar | 5599256 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 186 | MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None; |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 187 | |
Chris Lattner | 6370d56 | 2009-09-03 04:56:20 +0000 | [diff] [blame] | 188 | switch (MO.getTargetFlags()) { |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 189 | default: llvm_unreachable("Unknown target flag on GV operand"); |
| 190 | case X86II::MO_NO_FLAG: // No flag. |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 191 | // These affect the name of the symbol, not any suffix. |
| 192 | case X86II::MO_DARWIN_NONLAZY: |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 193 | case X86II::MO_DLLIMPORT: |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 194 | break; |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 195 | |
Eric Christopher | b0e1a45 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 196 | case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break; |
| 197 | case X86II::MO_TLVP_PIC_BASE: |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 198 | Expr = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx); |
Chris Lattner | 769aedd | 2010-07-14 23:04:59 +0000 | [diff] [blame] | 199 | // Subtract the pic base. |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 200 | Expr = MCBinaryExpr::createSub(Expr, |
| 201 | MCSymbolRefExpr::create(MF.getPICBaseSymbol(), |
Chris Lattner | 769aedd | 2010-07-14 23:04:59 +0000 | [diff] [blame] | 202 | Ctx), |
| 203 | Ctx); |
| 204 | break; |
Anton Korobeynikov | c6b4017 | 2012-02-11 17:26:53 +0000 | [diff] [blame] | 205 | case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break; |
Daniel Dunbar | 5599256 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 206 | case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break; |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 207 | case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break; |
| 208 | case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break; |
Daniel Dunbar | 5599256 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 209 | case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break; |
| 210 | case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break; |
| 211 | case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break; |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 212 | case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break; |
Daniel Dunbar | 5599256 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 213 | case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break; |
Hans Wennborg | f9d0e44 | 2012-05-11 10:11:01 +0000 | [diff] [blame] | 214 | case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break; |
Daniel Dunbar | 5599256 | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 215 | case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break; |
| 216 | case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break; |
| 217 | case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break; |
| 218 | case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break; |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 219 | case X86II::MO_PIC_BASE_OFFSET: |
| 220 | case X86II::MO_DARWIN_NONLAZY_PIC_BASE: |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 221 | Expr = MCSymbolRefExpr::create(Sym, Ctx); |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 222 | // Subtract the pic base. |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 223 | Expr = MCBinaryExpr::createSub(Expr, |
| 224 | MCSymbolRefExpr::create(MF.getPICBaseSymbol(), Ctx), |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 225 | Ctx); |
Rafael Espindola | c606bfe | 2014-10-21 01:17:30 +0000 | [diff] [blame] | 226 | if (MO.isJTI()) { |
Joerg Sonnenberger | 2298203 | 2016-06-18 23:25:37 +0000 | [diff] [blame] | 227 | assert(MAI.doesSetDirectiveSuppressReloc()); |
Evan Cheng | d0d8e33 | 2010-04-12 23:07:17 +0000 | [diff] [blame] | 228 | // If .set directive is supported, use it to reduce the number of |
| 229 | // relocations the assembler will generate for differences between |
| 230 | // local labels. This is only safe when the symbols are in the same |
| 231 | // section so we are restricting it to jumptable references. |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 232 | MCSymbol *Label = Ctx.createTempSymbol(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 233 | AsmPrinter.OutStreamer->EmitAssignment(Label, Expr); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 234 | Expr = MCSymbolRefExpr::create(Label, Ctx); |
Evan Cheng | d0d8e33 | 2010-04-12 23:07:17 +0000 | [diff] [blame] | 235 | } |
Chris Lattner | 954b9cd | 2009-09-03 05:06:07 +0000 | [diff] [blame] | 236 | break; |
Chris Lattner | c7b0073 | 2009-09-03 07:30:56 +0000 | [diff] [blame] | 237 | } |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 238 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 239 | if (!Expr) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 240 | Expr = MCSymbolRefExpr::create(Sym, RefKind, Ctx); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 241 | |
Michael Liao | 6f72061 | 2012-10-17 02:22:27 +0000 | [diff] [blame] | 242 | if (!MO.isJTI() && !MO.isMBB() && MO.getOffset()) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 243 | Expr = MCBinaryExpr::createAdd(Expr, |
| 244 | MCConstantExpr::create(MO.getOffset(), Ctx), |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 245 | Ctx); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 246 | return MCOperand::createExpr(Expr); |
Chris Lattner | 5daf619 | 2009-09-03 04:44:53 +0000 | [diff] [blame] | 247 | } |
| 248 | |
Chris Lattner | 482c5df | 2009-09-11 04:28:13 +0000 | [diff] [blame] | 249 | |
Daniel Dunbar | a4820fc | 2010-05-18 17:22:24 +0000 | [diff] [blame] | 250 | /// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with |
| 251 | /// a short fixed-register form. |
| 252 | static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) { |
| 253 | unsigned ImmOp = Inst.getNumOperands() - 1; |
Anton Korobeynikov | c6b4017 | 2012-02-11 17:26:53 +0000 | [diff] [blame] | 254 | assert(Inst.getOperand(0).isReg() && |
| 255 | (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) && |
Daniel Dunbar | a4820fc | 2010-05-18 17:22:24 +0000 | [diff] [blame] | 256 | ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() && |
| 257 | Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) || |
| 258 | Inst.getNumOperands() == 2) && "Unexpected instruction!"); |
| 259 | |
| 260 | // Check whether the destination register can be fixed. |
| 261 | unsigned Reg = Inst.getOperand(0).getReg(); |
| 262 | if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX) |
| 263 | return; |
| 264 | |
| 265 | // If so, rewrite the instruction. |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 266 | MCOperand Saved = Inst.getOperand(ImmOp); |
| 267 | Inst = MCInst(); |
| 268 | Inst.setOpcode(Opcode); |
| 269 | Inst.addOperand(Saved); |
| 270 | } |
| 271 | |
Benjamin Kramer | 068a225 | 2013-07-12 18:06:44 +0000 | [diff] [blame] | 272 | /// \brief If a movsx instruction has a shorter encoding for the used register |
| 273 | /// simplify the instruction to use it instead. |
| 274 | static void SimplifyMOVSX(MCInst &Inst) { |
| 275 | unsigned NewOpcode = 0; |
| 276 | unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg(); |
| 277 | switch (Inst.getOpcode()) { |
| 278 | default: |
| 279 | llvm_unreachable("Unexpected instruction!"); |
| 280 | case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw |
| 281 | if (Op0 == X86::AX && Op1 == X86::AL) |
| 282 | NewOpcode = X86::CBW; |
| 283 | break; |
| 284 | case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl |
| 285 | if (Op0 == X86::EAX && Op1 == X86::AX) |
| 286 | NewOpcode = X86::CWDE; |
| 287 | break; |
| 288 | case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq |
| 289 | if (Op0 == X86::RAX && Op1 == X86::EAX) |
| 290 | NewOpcode = X86::CDQE; |
| 291 | break; |
| 292 | } |
| 293 | |
| 294 | if (NewOpcode != 0) { |
| 295 | Inst = MCInst(); |
| 296 | Inst.setOpcode(NewOpcode); |
| 297 | } |
| 298 | } |
| 299 | |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 300 | /// \brief Simplify things like MOV32rm to MOV32o32a. |
Eli Friedman | 51ec745 | 2010-08-16 21:03:32 +0000 | [diff] [blame] | 301 | static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst, |
| 302 | unsigned Opcode) { |
| 303 | // Don't make these simplifications in 64-bit mode; other assemblers don't |
| 304 | // perform them because they make the code larger. |
| 305 | if (Printer.getSubtarget().is64Bit()) |
| 306 | return; |
| 307 | |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 308 | bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg(); |
| 309 | unsigned AddrBase = IsStore; |
| 310 | unsigned RegOp = IsStore ? 0 : 5; |
| 311 | unsigned AddrOp = AddrBase + 3; |
| 312 | assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() && |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 313 | Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() && |
| 314 | Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() && |
| 315 | Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() && |
| 316 | Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() && |
| 317 | (Inst.getOperand(AddrOp).isExpr() || |
| 318 | Inst.getOperand(AddrOp).isImm()) && |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 319 | "Unexpected instruction!"); |
| 320 | |
| 321 | // Check whether the destination register can be fixed. |
| 322 | unsigned Reg = Inst.getOperand(RegOp).getReg(); |
| 323 | if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX) |
| 324 | return; |
| 325 | |
| 326 | // Check whether this is an absolute address. |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 327 | // FIXME: We know TLVP symbol refs aren't, but there should be a better way |
Eric Christopher | 29b58af | 2010-06-17 00:51:48 +0000 | [diff] [blame] | 328 | // to do this here. |
| 329 | bool Absolute = true; |
| 330 | if (Inst.getOperand(AddrOp).isExpr()) { |
| 331 | const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr(); |
| 332 | if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE)) |
| 333 | if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP) |
| 334 | Absolute = false; |
| 335 | } |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 336 | |
Eric Christopher | 29b58af | 2010-06-17 00:51:48 +0000 | [diff] [blame] | 337 | if (Absolute && |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 338 | (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 || |
| 339 | Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 || |
| 340 | Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0)) |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 341 | return; |
| 342 | |
| 343 | // If so, rewrite the instruction. |
| 344 | MCOperand Saved = Inst.getOperand(AddrOp); |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 345 | MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg); |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 346 | Inst = MCInst(); |
| 347 | Inst.setOpcode(Opcode); |
| 348 | Inst.addOperand(Saved); |
Craig Topper | a9d2c67 | 2014-01-16 07:57:45 +0000 | [diff] [blame] | 349 | Inst.addOperand(Seg); |
Daniel Dunbar | a4820fc | 2010-05-18 17:22:24 +0000 | [diff] [blame] | 350 | } |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 351 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 352 | static unsigned getRetOpcode(const X86Subtarget &Subtarget) { |
| 353 | return Subtarget.is64Bit() ? X86::RETQ : X86::RETL; |
David Woodhouse | 79dd505 | 2014-01-08 12:58:07 +0000 | [diff] [blame] | 354 | } |
| 355 | |
Sanjoy Das | 2d869b2 | 2015-06-15 18:44:01 +0000 | [diff] [blame] | 356 | Optional<MCOperand> |
| 357 | X86MCInstLower::LowerMachineOperand(const MachineInstr *MI, |
| 358 | const MachineOperand &MO) const { |
| 359 | switch (MO.getType()) { |
| 360 | default: |
| 361 | MI->dump(); |
| 362 | llvm_unreachable("unknown operand type"); |
| 363 | case MachineOperand::MO_Register: |
| 364 | // Ignore all implicit register operands. |
| 365 | if (MO.isImplicit()) |
| 366 | return None; |
| 367 | return MCOperand::createReg(MO.getReg()); |
| 368 | case MachineOperand::MO_Immediate: |
| 369 | return MCOperand::createImm(MO.getImm()); |
| 370 | case MachineOperand::MO_MachineBasicBlock: |
| 371 | case MachineOperand::MO_GlobalAddress: |
| 372 | case MachineOperand::MO_ExternalSymbol: |
| 373 | return LowerSymbolOperand(MO, GetSymbolFromOperand(MO)); |
Rafael Espindola | 36b718f | 2015-06-22 17:46:53 +0000 | [diff] [blame] | 374 | case MachineOperand::MO_MCSymbol: |
| 375 | return LowerSymbolOperand(MO, MO.getMCSymbol()); |
Sanjoy Das | 2d869b2 | 2015-06-15 18:44:01 +0000 | [diff] [blame] | 376 | case MachineOperand::MO_JumpTableIndex: |
| 377 | return LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex())); |
| 378 | case MachineOperand::MO_ConstantPoolIndex: |
| 379 | return LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex())); |
| 380 | case MachineOperand::MO_BlockAddress: |
| 381 | return LowerSymbolOperand( |
| 382 | MO, AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress())); |
| 383 | case MachineOperand::MO_RegisterMask: |
| 384 | // Ignore call clobbers. |
| 385 | return None; |
| 386 | } |
| 387 | } |
| 388 | |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 389 | void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const { |
| 390 | OutMI.setOpcode(MI->getOpcode()); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 391 | |
Sanjoy Das | 2d869b2 | 2015-06-15 18:44:01 +0000 | [diff] [blame] | 392 | for (const MachineOperand &MO : MI->operands()) |
| 393 | if (auto MaybeMCOp = LowerMachineOperand(MI, MO)) |
| 394 | OutMI.addOperand(MaybeMCOp.getValue()); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 395 | |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 396 | // Handle a few special cases to eliminate operand modifiers. |
Chris Lattner | 626656a | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 397 | ReSimplify: |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 398 | switch (OutMI.getOpcode()) { |
Tim Northover | 6833e3f | 2013-06-10 20:43:49 +0000 | [diff] [blame] | 399 | case X86::LEA64_32r: |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 400 | case X86::LEA64r: |
| 401 | case X86::LEA16r: |
| 402 | case X86::LEA32r: |
| 403 | // LEA should have a segment register, but it must be empty. |
| 404 | assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands && |
| 405 | "Unexpected # of LEA operands"); |
| 406 | assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 && |
| 407 | "LEA has segment specified!"); |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 408 | break; |
Chris Lattner | e96d534 | 2010-02-05 21:30:49 +0000 | [diff] [blame] | 409 | |
Craig Topper | a66d81d | 2013-03-14 07:09:57 +0000 | [diff] [blame] | 410 | // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B |
| 411 | // if one of the registers is extended, but other isn't. |
Craig Topper | d6b661d | 2015-10-12 04:57:59 +0000 | [diff] [blame] | 412 | case X86::VMOVZPQILo2PQIrr: |
Craig Topper | a66d81d | 2013-03-14 07:09:57 +0000 | [diff] [blame] | 413 | case X86::VMOVAPDrr: |
| 414 | case X86::VMOVAPDYrr: |
| 415 | case X86::VMOVAPSrr: |
| 416 | case X86::VMOVAPSYrr: |
| 417 | case X86::VMOVDQArr: |
| 418 | case X86::VMOVDQAYrr: |
| 419 | case X86::VMOVDQUrr: |
| 420 | case X86::VMOVDQUYrr: |
Craig Topper | a66d81d | 2013-03-14 07:09:57 +0000 | [diff] [blame] | 421 | case X86::VMOVUPDrr: |
| 422 | case X86::VMOVUPDYrr: |
| 423 | case X86::VMOVUPSrr: |
| 424 | case X86::VMOVUPSYrr: { |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 425 | if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) && |
| 426 | X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) { |
| 427 | unsigned NewOpc; |
| 428 | switch (OutMI.getOpcode()) { |
| 429 | default: llvm_unreachable("Invalid opcode"); |
Craig Topper | d6b661d | 2015-10-12 04:57:59 +0000 | [diff] [blame] | 430 | case X86::VMOVZPQILo2PQIrr: NewOpc = X86::VMOVPQI2QIrr; break; |
| 431 | case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break; |
| 432 | case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break; |
| 433 | case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break; |
| 434 | case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break; |
| 435 | case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break; |
| 436 | case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break; |
| 437 | case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break; |
| 438 | case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break; |
| 439 | case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break; |
| 440 | case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break; |
| 441 | case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break; |
| 442 | case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break; |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 443 | } |
| 444 | OutMI.setOpcode(NewOpc); |
Craig Topper | a66d81d | 2013-03-14 07:09:57 +0000 | [diff] [blame] | 445 | } |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 446 | break; |
| 447 | } |
| 448 | case X86::VMOVSDrr: |
| 449 | case X86::VMOVSSrr: { |
| 450 | if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) && |
| 451 | X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) { |
| 452 | unsigned NewOpc; |
| 453 | switch (OutMI.getOpcode()) { |
| 454 | default: llvm_unreachable("Invalid opcode"); |
| 455 | case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break; |
| 456 | case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break; |
| 457 | } |
| 458 | OutMI.setOpcode(NewOpc); |
| 459 | } |
Craig Topper | a66d81d | 2013-03-14 07:09:57 +0000 | [diff] [blame] | 460 | break; |
| 461 | } |
| 462 | |
Jakob Stoklund Olesen | 97e3115 | 2012-02-16 17:56:02 +0000 | [diff] [blame] | 463 | // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register |
| 464 | // inputs modeled as normal uses instead of implicit uses. As such, truncate |
| 465 | // off all but the first operand (the callee). FIXME: Change isel. |
Daniel Dunbar | b243dfb | 2010-05-19 08:07:12 +0000 | [diff] [blame] | 466 | case X86::TAILJMPr64: |
Reid Kleckner | a580b6e | 2015-01-30 21:03:31 +0000 | [diff] [blame] | 467 | case X86::TAILJMPr64_REX: |
Daniel Dunbar | 45ace40 | 2010-05-19 04:31:36 +0000 | [diff] [blame] | 468 | case X86::CALL64r: |
Jakob Stoklund Olesen | 97e3115 | 2012-02-16 17:56:02 +0000 | [diff] [blame] | 469 | case X86::CALL64pcrel32: { |
Daniel Dunbar | 45ace40 | 2010-05-19 04:31:36 +0000 | [diff] [blame] | 470 | unsigned Opcode = OutMI.getOpcode(); |
Chris Lattner | 9f46539 | 2010-05-18 21:40:18 +0000 | [diff] [blame] | 471 | MCOperand Saved = OutMI.getOperand(0); |
| 472 | OutMI = MCInst(); |
Daniel Dunbar | 45ace40 | 2010-05-19 04:31:36 +0000 | [diff] [blame] | 473 | OutMI.setOpcode(Opcode); |
Chris Lattner | 9f46539 | 2010-05-18 21:40:18 +0000 | [diff] [blame] | 474 | OutMI.addOperand(Saved); |
| 475 | break; |
| 476 | } |
Daniel Dunbar | 45ace40 | 2010-05-19 04:31:36 +0000 | [diff] [blame] | 477 | |
Rafael Espindola | d94f3b4 | 2010-10-26 18:09:55 +0000 | [diff] [blame] | 478 | case X86::EH_RETURN: |
| 479 | case X86::EH_RETURN64: { |
| 480 | OutMI = MCInst(); |
David Woodhouse | 79dd505 | 2014-01-08 12:58:07 +0000 | [diff] [blame] | 481 | OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget())); |
Rafael Espindola | d94f3b4 | 2010-10-26 18:09:55 +0000 | [diff] [blame] | 482 | break; |
| 483 | } |
| 484 | |
David Majnemer | f828a0c | 2015-10-01 18:44:59 +0000 | [diff] [blame] | 485 | case X86::CLEANUPRET: { |
| 486 | // Replace CATCHRET with the appropriate RET. |
| 487 | OutMI = MCInst(); |
| 488 | OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget())); |
| 489 | break; |
| 490 | } |
| 491 | |
| 492 | case X86::CATCHRET: { |
| 493 | // Replace CATCHRET with the appropriate RET. |
| 494 | const X86Subtarget &Subtarget = AsmPrinter.getSubtarget(); |
| 495 | unsigned ReturnReg = Subtarget.is64Bit() ? X86::RAX : X86::EAX; |
| 496 | OutMI = MCInst(); |
| 497 | OutMI.setOpcode(getRetOpcode(Subtarget)); |
| 498 | OutMI.addOperand(MCOperand::createReg(ReturnReg)); |
| 499 | break; |
| 500 | } |
| 501 | |
Daniel Dunbar | d2f78e7 | 2010-05-19 15:26:43 +0000 | [diff] [blame] | 502 | // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions. |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 503 | case X86::TAILJMPr: |
Daniel Dunbar | d2f78e7 | 2010-05-19 15:26:43 +0000 | [diff] [blame] | 504 | case X86::TAILJMPd: |
| 505 | case X86::TAILJMPd64: { |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 506 | unsigned Opcode; |
| 507 | switch (OutMI.getOpcode()) { |
Craig Topper | 4ed7278 | 2012-02-05 05:38:58 +0000 | [diff] [blame] | 508 | default: llvm_unreachable("Invalid opcode"); |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 509 | case X86::TAILJMPr: Opcode = X86::JMP32r; break; |
| 510 | case X86::TAILJMPd: |
| 511 | case X86::TAILJMPd64: Opcode = X86::JMP_1; break; |
| 512 | } |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 513 | |
Daniel Dunbar | d2f78e7 | 2010-05-19 15:26:43 +0000 | [diff] [blame] | 514 | MCOperand Saved = OutMI.getOperand(0); |
| 515 | OutMI = MCInst(); |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 516 | OutMI.setOpcode(Opcode); |
Daniel Dunbar | d2f78e7 | 2010-05-19 15:26:43 +0000 | [diff] [blame] | 517 | OutMI.addOperand(Saved); |
| 518 | break; |
| 519 | } |
| 520 | |
Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 521 | case X86::DEC16r: |
| 522 | case X86::DEC32r: |
| 523 | case X86::INC16r: |
| 524 | case X86::INC32r: |
| 525 | // If we aren't in 64-bit mode we can use the 1-byte inc/dec instructions. |
| 526 | if (!AsmPrinter.getSubtarget().is64Bit()) { |
| 527 | unsigned Opcode; |
| 528 | switch (OutMI.getOpcode()) { |
| 529 | default: llvm_unreachable("Invalid opcode"); |
| 530 | case X86::DEC16r: Opcode = X86::DEC16r_alt; break; |
| 531 | case X86::DEC32r: Opcode = X86::DEC32r_alt; break; |
| 532 | case X86::INC16r: Opcode = X86::INC16r_alt; break; |
| 533 | case X86::INC32r: Opcode = X86::INC32r_alt; break; |
| 534 | } |
| 535 | OutMI.setOpcode(Opcode); |
| 536 | } |
| 537 | break; |
| 538 | |
Chris Lattner | 626656a | 2010-10-08 03:54:52 +0000 | [diff] [blame] | 539 | // These are pseudo-ops for OR to help with the OR->ADD transformation. We do |
| 540 | // this with an ugly goto in case the resultant OR uses EAX and needs the |
| 541 | // short form. |
Chris Lattner | dd77477 | 2010-10-08 03:57:25 +0000 | [diff] [blame] | 542 | case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify; |
| 543 | case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify; |
| 544 | case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify; |
| 545 | case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify; |
| 546 | case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify; |
| 547 | case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify; |
| 548 | case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify; |
| 549 | case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify; |
| 550 | case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify; |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 551 | |
Eli Friedman | 02f2f89 | 2011-09-07 18:48:32 +0000 | [diff] [blame] | 552 | // Atomic load and store require a separate pseudo-inst because Acquire |
| 553 | // implies mayStore and Release implies mayLoad; fix these to regular MOV |
| 554 | // instructions here |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 555 | case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify; |
| 556 | case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify; |
| 557 | case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify; |
| 558 | case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify; |
| 559 | case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify; |
| 560 | case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify; |
| 561 | case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify; |
| 562 | case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify; |
| 563 | case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify; |
| 564 | case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify; |
| 565 | case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify; |
| 566 | case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify; |
| 567 | case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 568 | case X86::RELEASE_ADD8mr: OutMI.setOpcode(X86::ADD8mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 569 | case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 570 | case X86::RELEASE_ADD32mr: OutMI.setOpcode(X86::ADD32mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 571 | case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 572 | case X86::RELEASE_ADD64mr: OutMI.setOpcode(X86::ADD64mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 573 | case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 574 | case X86::RELEASE_AND8mr: OutMI.setOpcode(X86::AND8mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 575 | case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 576 | case X86::RELEASE_AND32mr: OutMI.setOpcode(X86::AND32mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 577 | case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 578 | case X86::RELEASE_AND64mr: OutMI.setOpcode(X86::AND64mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 579 | case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 580 | case X86::RELEASE_OR8mr: OutMI.setOpcode(X86::OR8mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 581 | case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 582 | case X86::RELEASE_OR32mr: OutMI.setOpcode(X86::OR32mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 583 | case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 584 | case X86::RELEASE_OR64mr: OutMI.setOpcode(X86::OR64mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 585 | case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 586 | case X86::RELEASE_XOR8mr: OutMI.setOpcode(X86::XOR8mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 587 | case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 588 | case X86::RELEASE_XOR32mr: OutMI.setOpcode(X86::XOR32mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 589 | case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify; |
JF Bastien | 8662083 | 2015-08-05 21:04:59 +0000 | [diff] [blame] | 590 | case X86::RELEASE_XOR64mr: OutMI.setOpcode(X86::XOR64mr); goto ReSimplify; |
Robin Morisset | df20586 | 2014-09-02 22:16:29 +0000 | [diff] [blame] | 591 | case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify; |
| 592 | case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify; |
| 593 | case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify; |
| 594 | case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify; |
| 595 | case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify; |
| 596 | case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify; |
| 597 | case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify; |
| 598 | case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify; |
Eli Friedman | 02f2f89 | 2011-09-07 18:48:32 +0000 | [diff] [blame] | 599 | |
Daniel Dunbar | a4820fc | 2010-05-18 17:22:24 +0000 | [diff] [blame] | 600 | // We don't currently select the correct instruction form for instructions |
| 601 | // which have a short %eax, etc. form. Handle this by custom lowering, for |
| 602 | // now. |
| 603 | // |
| 604 | // Note, we are currently not handling the following instructions: |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 605 | // MOV64ao8, MOV64o8a |
Daniel Dunbar | a4820fc | 2010-05-18 17:22:24 +0000 | [diff] [blame] | 606 | // XCHG16ar, XCHG32ar, XCHG64ar |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 607 | case X86::MOV8mr_NOREX: |
Craig Topper | 184310d | 2016-04-29 00:51:30 +0000 | [diff] [blame] | 608 | case X86::MOV8mr: |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 609 | case X86::MOV8rm_NOREX: |
Craig Topper | 184310d | 2016-04-29 00:51:30 +0000 | [diff] [blame] | 610 | case X86::MOV8rm: |
| 611 | case X86::MOV16mr: |
| 612 | case X86::MOV16rm: |
| 613 | case X86::MOV32mr: |
| 614 | case X86::MOV32rm: { |
| 615 | unsigned NewOpc; |
| 616 | switch (OutMI.getOpcode()) { |
| 617 | default: llvm_unreachable("Invalid opcode"); |
| 618 | case X86::MOV8mr_NOREX: |
| 619 | case X86::MOV8mr: NewOpc = X86::MOV8o32a; break; |
| 620 | case X86::MOV8rm_NOREX: |
| 621 | case X86::MOV8rm: NewOpc = X86::MOV8ao32; break; |
| 622 | case X86::MOV16mr: NewOpc = X86::MOV16o32a; break; |
| 623 | case X86::MOV16rm: NewOpc = X86::MOV16ao32; break; |
| 624 | case X86::MOV32mr: NewOpc = X86::MOV32o32a; break; |
| 625 | case X86::MOV32rm: NewOpc = X86::MOV32ao32; break; |
| 626 | } |
| 627 | SimplifyShortMoveForm(AsmPrinter, OutMI, NewOpc); |
| 628 | break; |
| 629 | } |
Daniel Dunbar | 4f6c7c6 | 2010-05-19 06:20:44 +0000 | [diff] [blame] | 630 | |
Craig Topper | 184310d | 2016-04-29 00:51:30 +0000 | [diff] [blame] | 631 | case X86::ADC8ri: case X86::ADC16ri: case X86::ADC32ri: case X86::ADC64ri32: |
| 632 | case X86::ADD8ri: case X86::ADD16ri: case X86::ADD32ri: case X86::ADD64ri32: |
| 633 | case X86::AND8ri: case X86::AND16ri: case X86::AND32ri: case X86::AND64ri32: |
| 634 | case X86::CMP8ri: case X86::CMP16ri: case X86::CMP32ri: case X86::CMP64ri32: |
| 635 | case X86::OR8ri: case X86::OR16ri: case X86::OR32ri: case X86::OR64ri32: |
| 636 | case X86::SBB8ri: case X86::SBB16ri: case X86::SBB32ri: case X86::SBB64ri32: |
| 637 | case X86::SUB8ri: case X86::SUB16ri: case X86::SUB32ri: case X86::SUB64ri32: |
| 638 | case X86::TEST8ri:case X86::TEST16ri:case X86::TEST32ri:case X86::TEST64ri32: |
| 639 | case X86::XOR8ri: case X86::XOR16ri: case X86::XOR32ri: case X86::XOR64ri32: { |
| 640 | unsigned NewOpc; |
| 641 | switch (OutMI.getOpcode()) { |
| 642 | default: llvm_unreachable("Invalid opcode"); |
| 643 | case X86::ADC8ri: NewOpc = X86::ADC8i8; break; |
| 644 | case X86::ADC16ri: NewOpc = X86::ADC16i16; break; |
| 645 | case X86::ADC32ri: NewOpc = X86::ADC32i32; break; |
| 646 | case X86::ADC64ri32: NewOpc = X86::ADC64i32; break; |
| 647 | case X86::ADD8ri: NewOpc = X86::ADD8i8; break; |
| 648 | case X86::ADD16ri: NewOpc = X86::ADD16i16; break; |
| 649 | case X86::ADD32ri: NewOpc = X86::ADD32i32; break; |
| 650 | case X86::ADD64ri32: NewOpc = X86::ADD64i32; break; |
| 651 | case X86::AND8ri: NewOpc = X86::AND8i8; break; |
| 652 | case X86::AND16ri: NewOpc = X86::AND16i16; break; |
| 653 | case X86::AND32ri: NewOpc = X86::AND32i32; break; |
| 654 | case X86::AND64ri32: NewOpc = X86::AND64i32; break; |
| 655 | case X86::CMP8ri: NewOpc = X86::CMP8i8; break; |
| 656 | case X86::CMP16ri: NewOpc = X86::CMP16i16; break; |
| 657 | case X86::CMP32ri: NewOpc = X86::CMP32i32; break; |
| 658 | case X86::CMP64ri32: NewOpc = X86::CMP64i32; break; |
| 659 | case X86::OR8ri: NewOpc = X86::OR8i8; break; |
| 660 | case X86::OR16ri: NewOpc = X86::OR16i16; break; |
| 661 | case X86::OR32ri: NewOpc = X86::OR32i32; break; |
| 662 | case X86::OR64ri32: NewOpc = X86::OR64i32; break; |
| 663 | case X86::SBB8ri: NewOpc = X86::SBB8i8; break; |
| 664 | case X86::SBB16ri: NewOpc = X86::SBB16i16; break; |
| 665 | case X86::SBB32ri: NewOpc = X86::SBB32i32; break; |
| 666 | case X86::SBB64ri32: NewOpc = X86::SBB64i32; break; |
| 667 | case X86::SUB8ri: NewOpc = X86::SUB8i8; break; |
| 668 | case X86::SUB16ri: NewOpc = X86::SUB16i16; break; |
| 669 | case X86::SUB32ri: NewOpc = X86::SUB32i32; break; |
| 670 | case X86::SUB64ri32: NewOpc = X86::SUB64i32; break; |
| 671 | case X86::TEST8ri: NewOpc = X86::TEST8i8; break; |
| 672 | case X86::TEST16ri: NewOpc = X86::TEST16i16; break; |
| 673 | case X86::TEST32ri: NewOpc = X86::TEST32i32; break; |
| 674 | case X86::TEST64ri32: NewOpc = X86::TEST64i32; break; |
| 675 | case X86::XOR8ri: NewOpc = X86::XOR8i8; break; |
| 676 | case X86::XOR16ri: NewOpc = X86::XOR16i16; break; |
| 677 | case X86::XOR32ri: NewOpc = X86::XOR32i32; break; |
| 678 | case X86::XOR64ri32: NewOpc = X86::XOR64i32; break; |
| 679 | } |
| 680 | SimplifyShortImmForm(OutMI, NewOpc); |
| 681 | break; |
| 682 | } |
Rafael Espindola | 66393c1 | 2011-10-26 21:12:27 +0000 | [diff] [blame] | 683 | |
Benjamin Kramer | 068a225 | 2013-07-12 18:06:44 +0000 | [diff] [blame] | 684 | // Try to shrink some forms of movsx. |
| 685 | case X86::MOVSX16rr8: |
| 686 | case X86::MOVSX32rr16: |
| 687 | case X86::MOVSX64rr32: |
| 688 | SimplifyMOVSX(OutMI); |
| 689 | break; |
Rafael Espindola | 66393c1 | 2011-10-26 21:12:27 +0000 | [diff] [blame] | 690 | } |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 691 | } |
| 692 | |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 693 | void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering, |
| 694 | const MachineInstr &MI) { |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 695 | |
| 696 | bool is64Bits = MI.getOpcode() == X86::TLS_addr64 || |
| 697 | MI.getOpcode() == X86::TLS_base_addr64; |
| 698 | |
| 699 | bool needsPadding = MI.getOpcode() == X86::TLS_addr64; |
| 700 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 701 | MCContext &context = OutStreamer->getContext(); |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 702 | |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 703 | if (needsPadding) |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 704 | EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX)); |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 705 | |
| 706 | MCSymbolRefExpr::VariantKind SRVK; |
| 707 | switch (MI.getOpcode()) { |
| 708 | case X86::TLS_addr32: |
| 709 | case X86::TLS_addr64: |
| 710 | SRVK = MCSymbolRefExpr::VK_TLSGD; |
| 711 | break; |
| 712 | case X86::TLS_base_addr32: |
| 713 | SRVK = MCSymbolRefExpr::VK_TLSLDM; |
| 714 | break; |
| 715 | case X86::TLS_base_addr64: |
| 716 | SRVK = MCSymbolRefExpr::VK_TLSLD; |
| 717 | break; |
| 718 | default: |
| 719 | llvm_unreachable("unexpected opcode"); |
| 720 | } |
| 721 | |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 722 | MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3)); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 723 | const MCSymbolRefExpr *symRef = MCSymbolRefExpr::create(sym, SRVK, context); |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 724 | |
| 725 | MCInst LEA; |
| 726 | if (is64Bits) { |
| 727 | LEA.setOpcode(X86::LEA64r); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 728 | LEA.addOperand(MCOperand::createReg(X86::RDI)); // dest |
| 729 | LEA.addOperand(MCOperand::createReg(X86::RIP)); // base |
| 730 | LEA.addOperand(MCOperand::createImm(1)); // scale |
| 731 | LEA.addOperand(MCOperand::createReg(0)); // index |
| 732 | LEA.addOperand(MCOperand::createExpr(symRef)); // disp |
| 733 | LEA.addOperand(MCOperand::createReg(0)); // seg |
Rafael Espindola | 55d1145 | 2012-06-07 18:39:19 +0000 | [diff] [blame] | 734 | } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) { |
| 735 | LEA.setOpcode(X86::LEA32r); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 736 | LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest |
| 737 | LEA.addOperand(MCOperand::createReg(X86::EBX)); // base |
| 738 | LEA.addOperand(MCOperand::createImm(1)); // scale |
| 739 | LEA.addOperand(MCOperand::createReg(0)); // index |
| 740 | LEA.addOperand(MCOperand::createExpr(symRef)); // disp |
| 741 | LEA.addOperand(MCOperand::createReg(0)); // seg |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 742 | } else { |
| 743 | LEA.setOpcode(X86::LEA32r); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 744 | LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest |
| 745 | LEA.addOperand(MCOperand::createReg(0)); // base |
| 746 | LEA.addOperand(MCOperand::createImm(1)); // scale |
| 747 | LEA.addOperand(MCOperand::createReg(X86::EBX)); // index |
| 748 | LEA.addOperand(MCOperand::createExpr(symRef)); // disp |
| 749 | LEA.addOperand(MCOperand::createReg(0)); // seg |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 750 | } |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 751 | EmitAndCountInstruction(LEA); |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 752 | |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 753 | if (needsPadding) { |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 754 | EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX)); |
| 755 | EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX)); |
| 756 | EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX)); |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 757 | } |
| 758 | |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 759 | StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr"; |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 760 | MCSymbol *tlsGetAddr = context.getOrCreateSymbol(name); |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 761 | const MCSymbolRefExpr *tlsRef = |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 762 | MCSymbolRefExpr::create(tlsGetAddr, |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 763 | MCSymbolRefExpr::VK_PLT, |
| 764 | context); |
| 765 | |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 766 | EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32 |
| 767 | : X86::CALLpcrel32) |
| 768 | .addExpr(tlsRef)); |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 769 | } |
Devang Patel | 50c9431 | 2010-04-28 01:39:28 +0000 | [diff] [blame] | 770 | |
Sanjoy Das | 6ecfae6 | 2016-04-19 18:48:13 +0000 | [diff] [blame] | 771 | /// \brief Emit the largest nop instruction smaller than or equal to \p NumBytes |
| 772 | /// bytes. Return the size of nop emitted. |
| 773 | static unsigned EmitNop(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, |
| 774 | const MCSubtargetInfo &STI) { |
Juergen Ributzka | 17e0d9e | 2013-12-04 00:39:08 +0000 | [diff] [blame] | 775 | // This works only for 64bit. For 32bit we have to do additional checking if |
| 776 | // the CPU supports multi-byte nops. |
| 777 | assert(Is64Bit && "EmitNops only supports X86-64"); |
Sanjoy Das | 6ecfae6 | 2016-04-19 18:48:13 +0000 | [diff] [blame] | 778 | |
| 779 | unsigned NopSize; |
| 780 | unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg; |
| 781 | Opc = IndexReg = Displacement = SegmentReg = 0; |
| 782 | BaseReg = X86::RAX; |
| 783 | ScaleVal = 1; |
| 784 | switch (NumBytes) { |
| 785 | case 0: llvm_unreachable("Zero nops?"); break; |
| 786 | case 1: NopSize = 1; Opc = X86::NOOP; break; |
| 787 | case 2: NopSize = 2; Opc = X86::XCHG16ar; break; |
| 788 | case 3: NopSize = 3; Opc = X86::NOOPL; break; |
| 789 | case 4: NopSize = 4; Opc = X86::NOOPL; Displacement = 8; break; |
| 790 | case 5: NopSize = 5; Opc = X86::NOOPL; Displacement = 8; |
| 791 | IndexReg = X86::RAX; break; |
| 792 | case 6: NopSize = 6; Opc = X86::NOOPW; Displacement = 8; |
| 793 | IndexReg = X86::RAX; break; |
| 794 | case 7: NopSize = 7; Opc = X86::NOOPL; Displacement = 512; break; |
| 795 | case 8: NopSize = 8; Opc = X86::NOOPL; Displacement = 512; |
| 796 | IndexReg = X86::RAX; break; |
| 797 | case 9: NopSize = 9; Opc = X86::NOOPW; Displacement = 512; |
| 798 | IndexReg = X86::RAX; break; |
| 799 | default: NopSize = 10; Opc = X86::NOOPW; Displacement = 512; |
| 800 | IndexReg = X86::RAX; SegmentReg = X86::CS; break; |
| 801 | } |
| 802 | |
| 803 | unsigned NumPrefixes = std::min(NumBytes - NopSize, 5U); |
| 804 | NopSize += NumPrefixes; |
| 805 | for (unsigned i = 0; i != NumPrefixes; ++i) |
| 806 | OS.EmitBytes("\x66"); |
| 807 | |
| 808 | switch (Opc) { |
| 809 | default: |
| 810 | llvm_unreachable("Unexpected opcode"); |
| 811 | break; |
| 812 | case X86::NOOP: |
| 813 | OS.EmitInstruction(MCInstBuilder(Opc), STI); |
| 814 | break; |
| 815 | case X86::XCHG16ar: |
| 816 | OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI); |
| 817 | break; |
| 818 | case X86::NOOPL: |
| 819 | case X86::NOOPW: |
| 820 | OS.EmitInstruction(MCInstBuilder(Opc) |
| 821 | .addReg(BaseReg) |
| 822 | .addImm(ScaleVal) |
| 823 | .addReg(IndexReg) |
| 824 | .addImm(Displacement) |
| 825 | .addReg(SegmentReg), |
| 826 | STI); |
| 827 | break; |
| 828 | } |
| 829 | assert(NopSize <= NumBytes && "We overemitted?"); |
| 830 | return NopSize; |
| 831 | } |
| 832 | |
| 833 | /// \brief Emit the optimal amount of multi-byte nops on X86. |
| 834 | static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, |
| 835 | const MCSubtargetInfo &STI) { |
Davide Italiano | 8a8f24b | 2016-04-20 17:53:21 +0000 | [diff] [blame] | 836 | unsigned NopsToEmit = NumBytes; |
Davide Italiano | bf4df85 | 2016-04-20 18:45:31 +0000 | [diff] [blame] | 837 | (void)NopsToEmit; |
Juergen Ributzka | 17e0d9e | 2013-12-04 00:39:08 +0000 | [diff] [blame] | 838 | while (NumBytes) { |
Sanjoy Das | 6ecfae6 | 2016-04-19 18:48:13 +0000 | [diff] [blame] | 839 | NumBytes -= EmitNop(OS, NumBytes, Is64Bit, STI); |
Davide Italiano | 8a8f24b | 2016-04-20 17:53:21 +0000 | [diff] [blame] | 840 | assert(NopsToEmit >= NumBytes && "Emitted more than I asked for!"); |
Sanjoy Das | 6ecfae6 | 2016-04-19 18:48:13 +0000 | [diff] [blame] | 841 | } |
Juergen Ributzka | 17e0d9e | 2013-12-04 00:39:08 +0000 | [diff] [blame] | 842 | } |
| 843 | |
Sanjoy Das | 2e0d29f | 2015-05-06 23:53:26 +0000 | [diff] [blame] | 844 | void X86AsmPrinter::LowerSTATEPOINT(const MachineInstr &MI, |
| 845 | X86MCInstLower &MCIL) { |
| 846 | assert(Subtarget->is64Bit() && "Statepoint currently only supports X86-64"); |
Philip Reames | 0365f1a | 2014-12-01 22:52:56 +0000 | [diff] [blame] | 847 | |
Sanjoy Das | a1d39ba | 2015-05-12 23:52:24 +0000 | [diff] [blame] | 848 | StatepointOpers SOpers(&MI); |
Sanjoy Das | a1d39ba | 2015-05-12 23:52:24 +0000 | [diff] [blame] | 849 | if (unsigned PatchBytes = SOpers.getNumPatchBytes()) { |
| 850 | EmitNops(*OutStreamer, PatchBytes, Subtarget->is64Bit(), |
| 851 | getSubtargetInfo()); |
| 852 | } else { |
| 853 | // Lower call target and choose correct opcode |
| 854 | const MachineOperand &CallTarget = SOpers.getCallTarget(); |
| 855 | MCOperand CallTargetMCOp; |
| 856 | unsigned CallOpcode; |
| 857 | switch (CallTarget.getType()) { |
| 858 | case MachineOperand::MO_GlobalAddress: |
| 859 | case MachineOperand::MO_ExternalSymbol: |
| 860 | CallTargetMCOp = MCIL.LowerSymbolOperand( |
| 861 | CallTarget, MCIL.GetSymbolFromOperand(CallTarget)); |
| 862 | CallOpcode = X86::CALL64pcrel32; |
| 863 | // Currently, we only support relative addressing with statepoints. |
| 864 | // Otherwise, we'll need a scratch register to hold the target |
| 865 | // address. You'll fail asserts during load & relocation if this |
| 866 | // symbol is to far away. (TODO: support non-relative addressing) |
| 867 | break; |
| 868 | case MachineOperand::MO_Immediate: |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 869 | CallTargetMCOp = MCOperand::createImm(CallTarget.getImm()); |
Sanjoy Das | a1d39ba | 2015-05-12 23:52:24 +0000 | [diff] [blame] | 870 | CallOpcode = X86::CALL64pcrel32; |
| 871 | // Currently, we only support relative addressing with statepoints. |
| 872 | // Otherwise, we'll need a scratch register to hold the target |
| 873 | // immediate. You'll fail asserts during load & relocation if this |
| 874 | // address is to far away. (TODO: support non-relative addressing) |
| 875 | break; |
| 876 | case MachineOperand::MO_Register: |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 877 | CallTargetMCOp = MCOperand::createReg(CallTarget.getReg()); |
Sanjoy Das | a1d39ba | 2015-05-12 23:52:24 +0000 | [diff] [blame] | 878 | CallOpcode = X86::CALL64r; |
| 879 | break; |
| 880 | default: |
| 881 | llvm_unreachable("Unsupported operand type in statepoint call target"); |
| 882 | break; |
| 883 | } |
| 884 | |
| 885 | // Emit call |
| 886 | MCInst CallInst; |
| 887 | CallInst.setOpcode(CallOpcode); |
| 888 | CallInst.addOperand(CallTargetMCOp); |
| 889 | OutStreamer->EmitInstruction(CallInst, getSubtargetInfo()); |
| 890 | } |
Philip Reames | 0365f1a | 2014-12-01 22:52:56 +0000 | [diff] [blame] | 891 | |
| 892 | // Record our statepoint node in the same section used by STACKMAP |
| 893 | // and PATCHPOINT |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 894 | SM.recordStatepoint(MI); |
Philip Reames | 0365f1a | 2014-12-01 22:52:56 +0000 | [diff] [blame] | 895 | } |
| 896 | |
Sanjoy Das | c63244d | 2015-06-15 18:44:08 +0000 | [diff] [blame] | 897 | void X86AsmPrinter::LowerFAULTING_LOAD_OP(const MachineInstr &MI, |
| 898 | X86MCInstLower &MCIL) { |
Quentin Colombet | 4e1d389 | 2016-05-02 22:58:54 +0000 | [diff] [blame] | 899 | // FAULTING_LOAD_OP <def>, <MBB handler>, <load opcode>, <load operands> |
Sanjoy Das | c63244d | 2015-06-15 18:44:08 +0000 | [diff] [blame] | 900 | |
| 901 | unsigned LoadDefRegister = MI.getOperand(0).getReg(); |
Quentin Colombet | 4e1d389 | 2016-05-02 22:58:54 +0000 | [diff] [blame] | 902 | MCSymbol *HandlerLabel = MI.getOperand(1).getMBB()->getSymbol(); |
Sanjoy Das | c63244d | 2015-06-15 18:44:08 +0000 | [diff] [blame] | 903 | unsigned LoadOpcode = MI.getOperand(2).getImm(); |
| 904 | unsigned LoadOperandsBeginIdx = 3; |
| 905 | |
| 906 | FM.recordFaultingOp(FaultMaps::FaultingLoad, HandlerLabel); |
| 907 | |
| 908 | MCInst LoadMI; |
| 909 | LoadMI.setOpcode(LoadOpcode); |
Sanjoy Das | 93d608c | 2015-07-20 20:31:39 +0000 | [diff] [blame] | 910 | |
| 911 | if (LoadDefRegister != X86::NoRegister) |
| 912 | LoadMI.addOperand(MCOperand::createReg(LoadDefRegister)); |
| 913 | |
Sanjoy Das | c63244d | 2015-06-15 18:44:08 +0000 | [diff] [blame] | 914 | for (auto I = MI.operands_begin() + LoadOperandsBeginIdx, |
| 915 | E = MI.operands_end(); |
| 916 | I != E; ++I) |
| 917 | if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, *I)) |
| 918 | LoadMI.addOperand(MaybeOperand.getValue()); |
| 919 | |
| 920 | OutStreamer->EmitInstruction(LoadMI, getSubtargetInfo()); |
| 921 | } |
Philip Reames | 0365f1a | 2014-12-01 22:52:56 +0000 | [diff] [blame] | 922 | |
Sanjoy Das | c0441c2 | 2016-04-19 05:24:47 +0000 | [diff] [blame] | 923 | void X86AsmPrinter::LowerPATCHABLE_OP(const MachineInstr &MI, |
| 924 | X86MCInstLower &MCIL) { |
| 925 | // PATCHABLE_OP minsize, opcode, operands |
| 926 | |
| 927 | unsigned MinSize = MI.getOperand(0).getImm(); |
| 928 | unsigned Opcode = MI.getOperand(1).getImm(); |
| 929 | |
| 930 | MCInst MCI; |
| 931 | MCI.setOpcode(Opcode); |
| 932 | for (auto &MO : make_range(MI.operands_begin() + 2, MI.operands_end())) |
| 933 | if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, MO)) |
| 934 | MCI.addOperand(MaybeOperand.getValue()); |
| 935 | |
| 936 | SmallString<256> Code; |
| 937 | SmallVector<MCFixup, 4> Fixups; |
| 938 | raw_svector_ostream VecOS(Code); |
| 939 | CodeEmitter->encodeInstruction(MCI, VecOS, Fixups, getSubtargetInfo()); |
| 940 | |
| 941 | if (Code.size() < MinSize) { |
| 942 | if (MinSize == 2 && Opcode == X86::PUSH64r) { |
| 943 | // This is an optimization that lets us get away without emitting a nop in |
| 944 | // many cases. |
| 945 | // |
| 946 | // NB! In some cases the encoding for PUSH64r (e.g. PUSH64r %R9) takes two |
| 947 | // bytes too, so the check on MinSize is important. |
| 948 | MCI.setOpcode(X86::PUSH64rmr); |
| 949 | } else { |
Sanjoy Das | 6ecfae6 | 2016-04-19 18:48:13 +0000 | [diff] [blame] | 950 | unsigned NopSize = EmitNop(*OutStreamer, MinSize, Subtarget->is64Bit(), |
| 951 | getSubtargetInfo()); |
| 952 | assert(NopSize == MinSize && "Could not implement MinSize!"); |
| 953 | (void) NopSize; |
Sanjoy Das | c0441c2 | 2016-04-19 05:24:47 +0000 | [diff] [blame] | 954 | } |
| 955 | } |
| 956 | |
| 957 | OutStreamer->EmitInstruction(MCI, getSubtargetInfo()); |
| 958 | } |
| 959 | |
Andrew Trick | d4e3dc6 | 2013-11-19 03:29:56 +0000 | [diff] [blame] | 960 | // Lower a stackmap of the form: |
| 961 | // <id>, <shadowBytes>, ... |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 962 | void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 963 | SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo()); |
Andrew Trick | d4e3dc6 | 2013-11-19 03:29:56 +0000 | [diff] [blame] | 964 | SM.recordStackMap(MI); |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 965 | unsigned NumShadowBytes = MI.getOperand(1).getImm(); |
| 966 | SMShadowTracker.reset(NumShadowBytes); |
Andrew Trick | 153ebe6 | 2013-10-31 22:11:56 +0000 | [diff] [blame] | 967 | } |
| 968 | |
Andrew Trick | 561f221 | 2013-11-14 06:54:10 +0000 | [diff] [blame] | 969 | // Lower a patchpoint of the form: |
Andrew Trick | d4e3dc6 | 2013-11-19 03:29:56 +0000 | [diff] [blame] | 970 | // [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ... |
Lang Hames | 65613a6 | 2015-04-22 06:02:31 +0000 | [diff] [blame] | 971 | void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI, |
| 972 | X86MCInstLower &MCIL) { |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 973 | assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64"); |
| 974 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 975 | SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo()); |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 976 | |
Andrew Trick | d4e3dc6 | 2013-11-19 03:29:56 +0000 | [diff] [blame] | 977 | SM.recordPatchPoint(MI); |
Juergen Ributzka | 9969d3e | 2013-11-08 23:28:16 +0000 | [diff] [blame] | 978 | |
Andrew Trick | d4e3dc6 | 2013-11-19 03:29:56 +0000 | [diff] [blame] | 979 | PatchPointOpers opers(&MI); |
| 980 | unsigned ScratchIdx = opers.getNextScratchIdx(); |
Andrew Trick | 561f221 | 2013-11-14 06:54:10 +0000 | [diff] [blame] | 981 | unsigned EncodedBytes = 0; |
Lang Hames | 65613a6 | 2015-04-22 06:02:31 +0000 | [diff] [blame] | 982 | const MachineOperand &CalleeMO = |
| 983 | opers.getMetaOper(PatchPointOpers::TargetPos); |
| 984 | |
| 985 | // Check for null target. If target is non-null (i.e. is non-zero or is |
| 986 | // symbolic) then emit a call. |
| 987 | if (!(CalleeMO.isImm() && !CalleeMO.getImm())) { |
| 988 | MCOperand CalleeMCOp; |
| 989 | switch (CalleeMO.getType()) { |
| 990 | default: |
| 991 | /// FIXME: Add a verifier check for bad callee types. |
| 992 | llvm_unreachable("Unrecognized callee operand type."); |
| 993 | case MachineOperand::MO_Immediate: |
| 994 | if (CalleeMO.getImm()) |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 995 | CalleeMCOp = MCOperand::createImm(CalleeMO.getImm()); |
Lang Hames | 65613a6 | 2015-04-22 06:02:31 +0000 | [diff] [blame] | 996 | break; |
| 997 | case MachineOperand::MO_ExternalSymbol: |
| 998 | case MachineOperand::MO_GlobalAddress: |
| 999 | CalleeMCOp = |
| 1000 | MCIL.LowerSymbolOperand(CalleeMO, |
| 1001 | MCIL.GetSymbolFromOperand(CalleeMO)); |
| 1002 | break; |
| 1003 | } |
| 1004 | |
Andrew Trick | 561f221 | 2013-11-14 06:54:10 +0000 | [diff] [blame] | 1005 | // Emit MOV to materialize the target address and the CALL to target. |
| 1006 | // This is encoded with 12-13 bytes, depending on which register is used. |
Juergen Ributzka | 17e0d9e | 2013-12-04 00:39:08 +0000 | [diff] [blame] | 1007 | unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg(); |
| 1008 | if (X86II::isX86_64ExtendedReg(ScratchReg)) |
| 1009 | EncodedBytes = 13; |
| 1010 | else |
| 1011 | EncodedBytes = 12; |
Lang Hames | 65613a6 | 2015-04-22 06:02:31 +0000 | [diff] [blame] | 1012 | |
| 1013 | EmitAndCountInstruction( |
| 1014 | MCInstBuilder(X86::MOV64ri).addReg(ScratchReg).addOperand(CalleeMCOp)); |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1015 | EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg)); |
Andrew Trick | 561f221 | 2013-11-14 06:54:10 +0000 | [diff] [blame] | 1016 | } |
Lang Hames | 65613a6 | 2015-04-22 06:02:31 +0000 | [diff] [blame] | 1017 | |
Andrew Trick | 153ebe6 | 2013-10-31 22:11:56 +0000 | [diff] [blame] | 1018 | // Emit padding. |
Andrew Trick | d4e3dc6 | 2013-11-19 03:29:56 +0000 | [diff] [blame] | 1019 | unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm(); |
| 1020 | assert(NumBytes >= EncodedBytes && |
Andrew Trick | 153ebe6 | 2013-10-31 22:11:56 +0000 | [diff] [blame] | 1021 | "Patchpoint can't request size less than the length of a call."); |
| 1022 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1023 | EmitNops(*OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(), |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1024 | getSubtargetInfo()); |
Andrew Trick | 153ebe6 | 2013-10-31 22:11:56 +0000 | [diff] [blame] | 1025 | } |
| 1026 | |
Dean Michael Berris | 52735fc | 2016-07-14 04:06:33 +0000 | [diff] [blame^] | 1027 | void X86AsmPrinter::recordSled(MCSymbol *Sled, const MachineInstr &MI, |
| 1028 | SledKind Kind) { |
| 1029 | auto Fn = MI.getParent()->getParent()->getFunction(); |
| 1030 | auto Attr = Fn->getFnAttribute("function-instrument"); |
| 1031 | bool AlwaysInstrument = |
| 1032 | Attr.isStringAttribute() && Attr.getValueAsString() == "xray-always"; |
| 1033 | Sleds.emplace_back( |
| 1034 | XRayFunctionEntry{Sled, CurrentFnSym, Kind, AlwaysInstrument, Fn}); |
| 1035 | } |
| 1036 | |
| 1037 | void X86AsmPrinter::LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI, |
| 1038 | X86MCInstLower &MCIL) { |
| 1039 | // We want to emit the following pattern: |
| 1040 | // |
| 1041 | // .Lxray_sled_N: |
| 1042 | // .palign 2, ... |
| 1043 | // jmp .tmpN |
| 1044 | // # 9 bytes worth of noops |
| 1045 | // .tmpN |
| 1046 | // |
| 1047 | // We need the 9 bytes because at runtime, we'd be patching over the full 11 |
| 1048 | // bytes with the following pattern: |
| 1049 | // |
| 1050 | // mov %r10, <function id, 32-bit> // 6 bytes |
| 1051 | // call <relative offset, 32-bits> // 5 bytes |
| 1052 | // |
| 1053 | auto CurSled = OutContext.createTempSymbol("xray_sled_", true); |
| 1054 | OutStreamer->EmitLabel(CurSled); |
| 1055 | OutStreamer->EmitCodeAlignment(4); |
| 1056 | auto Target = OutContext.createTempSymbol(); |
| 1057 | |
| 1058 | // Use a two-byte `jmp`. This version of JMP takes an 8-bit relative offset as |
| 1059 | // an operand (computed as an offset from the jmp instruction). |
| 1060 | // FIXME: Find another less hacky way do force the relative jump. |
| 1061 | OutStreamer->EmitBytes("\xeb\x09"); |
| 1062 | EmitNops(*OutStreamer, 9, Subtarget->is64Bit(), getSubtargetInfo()); |
| 1063 | OutStreamer->EmitLabel(Target); |
| 1064 | recordSled(CurSled, MI, SledKind::FUNCTION_ENTER); |
| 1065 | } |
| 1066 | |
| 1067 | void X86AsmPrinter::LowerPATCHABLE_RET(const MachineInstr &MI, |
| 1068 | X86MCInstLower &MCIL) { |
| 1069 | // Since PATCHABLE_RET takes the opcode of the return statement as an |
| 1070 | // argument, we use that to emit the correct form of the RET that we want. |
| 1071 | // i.e. when we see this: |
| 1072 | // |
| 1073 | // PATCHABLE_RET X86::RET ... |
| 1074 | // |
| 1075 | // We should emit the RET followed by sleds. |
| 1076 | // |
| 1077 | // .Lxray_sled_N: |
| 1078 | // ret # or equivalent instruction |
| 1079 | // # 10 bytes worth of noops |
| 1080 | // |
| 1081 | // This just makes sure that the alignment for the next instruction is 2. |
| 1082 | auto CurSled = OutContext.createTempSymbol("xray_sled_", true); |
| 1083 | OutStreamer->EmitLabel(CurSled); |
| 1084 | unsigned OpCode = MI.getOperand(0).getImm(); |
| 1085 | MCInst Ret; |
| 1086 | Ret.setOpcode(OpCode); |
| 1087 | for (auto &MO : make_range(MI.operands_begin() + 1, MI.operands_end())) |
| 1088 | if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, MO)) |
| 1089 | Ret.addOperand(MaybeOperand.getValue()); |
| 1090 | OutStreamer->EmitInstruction(Ret, getSubtargetInfo()); |
| 1091 | EmitNops(*OutStreamer, 10, Subtarget->is64Bit(), getSubtargetInfo()); |
| 1092 | recordSled(CurSled, MI, SledKind::FUNCTION_EXIT); |
| 1093 | } |
| 1094 | |
| 1095 | void X86AsmPrinter::EmitXRayTable() { |
| 1096 | if (Sleds.empty()) |
| 1097 | return; |
| 1098 | if (Subtarget->isTargetELF()) { |
| 1099 | auto *Section = OutContext.getELFSection( |
| 1100 | "xray_instr_map", ELF::SHT_PROGBITS, |
| 1101 | ELF::SHF_ALLOC | ELF::SHF_GROUP | ELF::SHF_MERGE, 0, |
| 1102 | CurrentFnSym->getName()); |
| 1103 | auto PrevSection = OutStreamer->getCurrentSectionOnly(); |
| 1104 | OutStreamer->SwitchSection(Section); |
| 1105 | for (const auto &Sled : Sleds) { |
| 1106 | OutStreamer->EmitSymbolValue(Sled.Sled, 8); |
| 1107 | OutStreamer->EmitSymbolValue(CurrentFnSym, 8); |
| 1108 | auto Kind = static_cast<uint8_t>(Sled.Kind); |
| 1109 | OutStreamer->EmitBytes( |
| 1110 | StringRef(reinterpret_cast<const char *>(&Kind), 1)); |
| 1111 | OutStreamer->EmitBytes( |
| 1112 | StringRef(reinterpret_cast<const char *>(&Sled.AlwaysInstrument), 1)); |
| 1113 | OutStreamer->EmitZeros(14); |
| 1114 | } |
| 1115 | OutStreamer->SwitchSection(PrevSection); |
| 1116 | } |
| 1117 | Sleds.clear(); |
| 1118 | } |
| 1119 | |
Reid Kleckner | e704010 | 2014-08-04 21:05:27 +0000 | [diff] [blame] | 1120 | // Returns instruction preceding MBBI in MachineFunction. |
| 1121 | // If MBBI is the first instruction of the first basic block, returns null. |
| 1122 | static MachineBasicBlock::const_iterator |
| 1123 | PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) { |
| 1124 | const MachineBasicBlock *MBB = MBBI->getParent(); |
| 1125 | while (MBBI == MBB->begin()) { |
Duncan P. N. Exon Smith | e9bc579 | 2016-02-21 20:39:50 +0000 | [diff] [blame] | 1126 | if (MBB == &MBB->getParent()->front()) |
Duncan P. N. Exon Smith | 7b4c18e | 2016-07-12 03:18:50 +0000 | [diff] [blame] | 1127 | return MachineBasicBlock::const_iterator(); |
Reid Kleckner | e704010 | 2014-08-04 21:05:27 +0000 | [diff] [blame] | 1128 | MBB = MBB->getPrevNode(); |
| 1129 | MBBI = MBB->end(); |
| 1130 | } |
| 1131 | return --MBBI; |
| 1132 | } |
| 1133 | |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1134 | static const Constant *getConstantFromPool(const MachineInstr &MI, |
| 1135 | const MachineOperand &Op) { |
| 1136 | if (!Op.isCPI()) |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1137 | return nullptr; |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1138 | |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1139 | ArrayRef<MachineConstantPoolEntry> Constants = |
| 1140 | MI.getParent()->getParent()->getConstantPool()->getConstants(); |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1141 | const MachineConstantPoolEntry &ConstantEntry = |
| 1142 | Constants[Op.getIndex()]; |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1143 | |
| 1144 | // Bail if this is a machine constant pool entry, we won't be able to dig out |
| 1145 | // anything useful. |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1146 | if (ConstantEntry.isMachineConstantPoolEntry()) |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1147 | return nullptr; |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1148 | |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1149 | auto *C = dyn_cast<Constant>(ConstantEntry.Val.ConstVal); |
| 1150 | assert((!C || ConstantEntry.getType() == C->getType()) && |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1151 | "Expected a constant of the same type!"); |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1152 | return C; |
| 1153 | } |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1154 | |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1155 | static std::string getShuffleComment(const MachineOperand &DstOp, |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1156 | const MachineOperand &SrcOp1, |
| 1157 | const MachineOperand &SrcOp2, |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1158 | ArrayRef<int> Mask) { |
| 1159 | std::string Comment; |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1160 | |
| 1161 | // Compute the name for a register. This is really goofy because we have |
| 1162 | // multiple instruction printers that could (in theory) use different |
| 1163 | // names. Fortunately most people use the ATT style (outside of Windows) |
| 1164 | // and they actually agree on register naming here. Ultimately, this is |
| 1165 | // a comment, and so its OK if it isn't perfect. |
| 1166 | auto GetRegisterName = [](unsigned RegNum) -> StringRef { |
| 1167 | return X86ATTInstPrinter::getRegisterName(RegNum); |
| 1168 | }; |
| 1169 | |
Simon Pilgrim | af742d5 | 2016-05-09 13:30:16 +0000 | [diff] [blame] | 1170 | // TODO: Add support for specifying an AVX512 style mask register in the comment. |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1171 | StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem"; |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1172 | StringRef Src1Name = |
| 1173 | SrcOp1.isReg() ? GetRegisterName(SrcOp1.getReg()) : "mem"; |
| 1174 | StringRef Src2Name = |
| 1175 | SrcOp2.isReg() ? GetRegisterName(SrcOp2.getReg()) : "mem"; |
| 1176 | |
| 1177 | // One source operand, fix the mask to print all elements in one span. |
| 1178 | SmallVector<int, 8> ShuffleMask(Mask.begin(), Mask.end()); |
| 1179 | if (Src1Name == Src2Name) |
| 1180 | for (int i = 0, e = ShuffleMask.size(); i != e; ++i) |
| 1181 | if (ShuffleMask[i] >= e) |
| 1182 | ShuffleMask[i] -= e; |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1183 | |
| 1184 | raw_string_ostream CS(Comment); |
| 1185 | CS << DstName << " = "; |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1186 | for (int i = 0, e = ShuffleMask.size(); i != e; ++i) { |
| 1187 | if (i != 0) |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1188 | CS << ","; |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1189 | if (ShuffleMask[i] == SM_SentinelZero) { |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1190 | CS << "zero"; |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1191 | continue; |
| 1192 | } |
| 1193 | |
| 1194 | // Otherwise, it must come from src1 or src2. Print the span of elements |
| 1195 | // that comes from this src. |
| 1196 | bool isSrc1 = ShuffleMask[i] < (int)e; |
| 1197 | CS << (isSrc1 ? Src1Name : Src2Name) << '['; |
| 1198 | |
| 1199 | bool IsFirst = true; |
| 1200 | while (i != e && ShuffleMask[i] != SM_SentinelZero && |
| 1201 | (ShuffleMask[i] < (int)e) == isSrc1) { |
| 1202 | if (!IsFirst) |
| 1203 | CS << ','; |
| 1204 | else |
| 1205 | IsFirst = false; |
| 1206 | if (ShuffleMask[i] == SM_SentinelUndef) |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1207 | CS << "u"; |
| 1208 | else |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1209 | CS << ShuffleMask[i] % (int)e; |
| 1210 | ++i; |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1211 | } |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1212 | CS << ']'; |
| 1213 | --i; // For loop increments element #. |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1214 | } |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1215 | CS.flush(); |
| 1216 | |
| 1217 | return Comment; |
| 1218 | } |
| 1219 | |
Chris Lattner | 94a946c | 2010-01-28 01:02:27 +0000 | [diff] [blame] | 1220 | void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) { |
Rafael Espindola | 38c2e65 | 2013-10-29 16:11:22 +0000 | [diff] [blame] | 1221 | X86MCInstLower MCInstLowering(*MF, *this); |
Eric Christopher | 05b8197 | 2015-02-02 17:38:43 +0000 | [diff] [blame] | 1222 | const X86RegisterInfo *RI = MF->getSubtarget<X86Subtarget>().getRegisterInfo(); |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 1223 | |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1224 | switch (MI->getOpcode()) { |
Dale Johannesen | b36c709 | 2010-04-06 22:45:26 +0000 | [diff] [blame] | 1225 | case TargetOpcode::DBG_VALUE: |
David Blaikie | b735b4d | 2013-06-16 20:34:27 +0000 | [diff] [blame] | 1226 | llvm_unreachable("Should be handled target independently"); |
Dale Johannesen | 5d7f0a0 | 2010-04-07 01:15:14 +0000 | [diff] [blame] | 1227 | |
Eric Christopher | 4abffad | 2010-08-05 18:34:30 +0000 | [diff] [blame] | 1228 | // Emit nothing here but a comment if we can. |
| 1229 | case X86::Int_MemBarrier: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1230 | OutStreamer->emitRawComment("MEMBARRIER"); |
Eric Christopher | 4abffad | 2010-08-05 18:34:30 +0000 | [diff] [blame] | 1231 | return; |
Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 1232 | |
Rafael Espindola | d94f3b4 | 2010-10-26 18:09:55 +0000 | [diff] [blame] | 1233 | |
| 1234 | case X86::EH_RETURN: |
| 1235 | case X86::EH_RETURN64: { |
| 1236 | // Lower these as normal, but add some comments. |
| 1237 | unsigned Reg = MI->getOperand(0).getReg(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1238 | OutStreamer->AddComment(StringRef("eh_return, addr: %") + |
| 1239 | X86ATTInstPrinter::getRegisterName(Reg)); |
Rafael Espindola | d94f3b4 | 2010-10-26 18:09:55 +0000 | [diff] [blame] | 1240 | break; |
| 1241 | } |
David Majnemer | f828a0c | 2015-10-01 18:44:59 +0000 | [diff] [blame] | 1242 | case X86::CLEANUPRET: { |
| 1243 | // Lower these as normal, but add some comments. |
| 1244 | OutStreamer->AddComment("CLEANUPRET"); |
| 1245 | break; |
| 1246 | } |
| 1247 | |
| 1248 | case X86::CATCHRET: { |
| 1249 | // Lower these as normal, but add some comments. |
| 1250 | OutStreamer->AddComment("CATCHRET"); |
| 1251 | break; |
| 1252 | } |
| 1253 | |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 1254 | case X86::TAILJMPr: |
Reid Kleckner | a580b6e | 2015-01-30 21:03:31 +0000 | [diff] [blame] | 1255 | case X86::TAILJMPm: |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 1256 | case X86::TAILJMPd: |
Reid Kleckner | a580b6e | 2015-01-30 21:03:31 +0000 | [diff] [blame] | 1257 | case X86::TAILJMPr64: |
| 1258 | case X86::TAILJMPm64: |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 1259 | case X86::TAILJMPd64: |
Reid Kleckner | a580b6e | 2015-01-30 21:03:31 +0000 | [diff] [blame] | 1260 | case X86::TAILJMPr64_REX: |
| 1261 | case X86::TAILJMPm64_REX: |
| 1262 | case X86::TAILJMPd64_REX: |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 1263 | // Lower these as normal, but add some comments. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1264 | OutStreamer->AddComment("TAILCALL"); |
Chris Lattner | 88c1856 | 2010-07-09 00:49:41 +0000 | [diff] [blame] | 1265 | break; |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 1266 | |
| 1267 | case X86::TLS_addr32: |
| 1268 | case X86::TLS_addr64: |
Hans Wennborg | 789acfb | 2012-06-01 16:27:21 +0000 | [diff] [blame] | 1269 | case X86::TLS_base_addr32: |
| 1270 | case X86::TLS_base_addr64: |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1271 | return LowerTlsAddr(MCInstLowering, *MI); |
Rafael Espindola | c477479 | 2010-11-28 21:16:39 +0000 | [diff] [blame] | 1272 | |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1273 | case X86::MOVPC32r: { |
| 1274 | // This is a pseudo op for a two instruction sequence with a label, which |
| 1275 | // looks like: |
| 1276 | // call "L1$pb" |
| 1277 | // "L1$pb": |
| 1278 | // popl %esi |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1279 | |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1280 | // Emit the call. |
Chris Lattner | 7077efe | 2010-11-14 22:48:15 +0000 | [diff] [blame] | 1281 | MCSymbol *PICBase = MF->getPICBaseSymbol(); |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1282 | // FIXME: We would like an efficient form for this, so we don't have to do a |
| 1283 | // lot of extra uniquing. |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1284 | EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1285 | .addExpr(MCSymbolRefExpr::create(PICBase, OutContext))); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1286 | |
Petar Jovanovic | 99fba3c | 2015-11-05 17:19:59 +0000 | [diff] [blame] | 1287 | const X86FrameLowering* FrameLowering = |
| 1288 | MF->getSubtarget<X86Subtarget>().getFrameLowering(); |
| 1289 | bool hasFP = FrameLowering->hasFP(*MF); |
Michael Kuperstein | 77ce9d3 | 2015-12-06 13:06:20 +0000 | [diff] [blame] | 1290 | |
| 1291 | // TODO: This is needed only if we require precise CFA. |
Michael Kuperstein | 53946bf | 2015-12-15 18:50:32 +0000 | [diff] [blame] | 1292 | bool HasActiveDwarfFrame = OutStreamer->getNumFrameInfos() && |
| 1293 | !OutStreamer->getDwarfFrameInfos().back().End; |
| 1294 | |
Petar Jovanovic | 99fba3c | 2015-11-05 17:19:59 +0000 | [diff] [blame] | 1295 | int stackGrowth = -RI->getSlotSize(); |
| 1296 | |
Michael Kuperstein | 53946bf | 2015-12-15 18:50:32 +0000 | [diff] [blame] | 1297 | if (HasActiveDwarfFrame && !hasFP) { |
Petar Jovanovic | 99fba3c | 2015-11-05 17:19:59 +0000 | [diff] [blame] | 1298 | OutStreamer->EmitCFIAdjustCfaOffset(-stackGrowth); |
| 1299 | } |
| 1300 | |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1301 | // Emit the label. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1302 | OutStreamer->EmitLabel(PICBase); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1303 | |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1304 | // popl $reg |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1305 | EmitAndCountInstruction(MCInstBuilder(X86::POP32r) |
| 1306 | .addReg(MI->getOperand(0).getReg())); |
Petar Jovanovic | 99fba3c | 2015-11-05 17:19:59 +0000 | [diff] [blame] | 1307 | |
Michael Kuperstein | 53946bf | 2015-12-15 18:50:32 +0000 | [diff] [blame] | 1308 | if (HasActiveDwarfFrame && !hasFP) { |
Petar Jovanovic | 99fba3c | 2015-11-05 17:19:59 +0000 | [diff] [blame] | 1309 | OutStreamer->EmitCFIAdjustCfaOffset(stackGrowth); |
| 1310 | } |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1311 | return; |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1312 | } |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1313 | |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1314 | case X86::ADD32ri: { |
| 1315 | // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri. |
| 1316 | if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS) |
| 1317 | break; |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1318 | |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1319 | // Okay, we have something like: |
| 1320 | // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL) |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1321 | |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1322 | // For this, we want to print something like: |
| 1323 | // MYGLOBAL + (. - PICBASE) |
| 1324 | // However, we can't generate a ".", so just emit a new label here and refer |
Chris Lattner | d758139 | 2010-03-12 18:47:50 +0000 | [diff] [blame] | 1325 | // to it. |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 1326 | MCSymbol *DotSym = OutContext.createTempSymbol(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1327 | OutStreamer->EmitLabel(DotSym); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1328 | |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1329 | // Now that we have emitted the label, lower the complex operand expression. |
Chris Lattner | d9d7186 | 2010-02-08 23:03:41 +0000 | [diff] [blame] | 1330 | MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2)); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1331 | |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1332 | const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext); |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1333 | const MCExpr *PICBase = |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1334 | MCSymbolRefExpr::create(MF->getPICBaseSymbol(), OutContext); |
| 1335 | DotExpr = MCBinaryExpr::createSub(DotExpr, PICBase, OutContext); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1336 | |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1337 | DotExpr = MCBinaryExpr::createAdd(MCSymbolRefExpr::create(OpSym,OutContext), |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1338 | DotExpr, OutContext); |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1339 | |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1340 | EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1341 | .addReg(MI->getOperand(0).getReg()) |
| 1342 | .addReg(MI->getOperand(1).getReg()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1343 | .addExpr(DotExpr)); |
Chris Lattner | 6ccf7ed | 2009-09-12 21:01:20 +0000 | [diff] [blame] | 1344 | return; |
| 1345 | } |
Philip Reames | 0365f1a | 2014-12-01 22:52:56 +0000 | [diff] [blame] | 1346 | case TargetOpcode::STATEPOINT: |
Sanjoy Das | 2e0d29f | 2015-05-06 23:53:26 +0000 | [diff] [blame] | 1347 | return LowerSTATEPOINT(*MI, MCInstLowering); |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1348 | |
Sanjoy Das | c63244d | 2015-06-15 18:44:08 +0000 | [diff] [blame] | 1349 | case TargetOpcode::FAULTING_LOAD_OP: |
| 1350 | return LowerFAULTING_LOAD_OP(*MI, MCInstLowering); |
| 1351 | |
Sanjoy Das | c0441c2 | 2016-04-19 05:24:47 +0000 | [diff] [blame] | 1352 | case TargetOpcode::PATCHABLE_OP: |
| 1353 | return LowerPATCHABLE_OP(*MI, MCInstLowering); |
| 1354 | |
Andrew Trick | 153ebe6 | 2013-10-31 22:11:56 +0000 | [diff] [blame] | 1355 | case TargetOpcode::STACKMAP: |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1356 | return LowerSTACKMAP(*MI); |
Andrew Trick | 153ebe6 | 2013-10-31 22:11:56 +0000 | [diff] [blame] | 1357 | |
| 1358 | case TargetOpcode::PATCHPOINT: |
Lang Hames | 65613a6 | 2015-04-22 06:02:31 +0000 | [diff] [blame] | 1359 | return LowerPATCHPOINT(*MI, MCInstLowering); |
Lang Hames | c2b7723 | 2013-11-11 23:00:41 +0000 | [diff] [blame] | 1360 | |
Dean Michael Berris | 52735fc | 2016-07-14 04:06:33 +0000 | [diff] [blame^] | 1361 | case TargetOpcode::PATCHABLE_FUNCTION_ENTER: |
| 1362 | return LowerPATCHABLE_FUNCTION_ENTER(*MI, MCInstLowering); |
| 1363 | |
| 1364 | case TargetOpcode::PATCHABLE_RET: |
| 1365 | return LowerPATCHABLE_RET(*MI, MCInstLowering); |
| 1366 | |
Lang Hames | c2b7723 | 2013-11-11 23:00:41 +0000 | [diff] [blame] | 1367 | case X86::MORESTACK_RET: |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1368 | EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget))); |
Lang Hames | c2b7723 | 2013-11-11 23:00:41 +0000 | [diff] [blame] | 1369 | return; |
| 1370 | |
| 1371 | case X86::MORESTACK_RET_RESTORE_R10: |
| 1372 | // Return, then restore R10. |
Lang Hames | f49bc3f | 2014-07-24 20:40:55 +0000 | [diff] [blame] | 1373 | EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget))); |
| 1374 | EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr) |
| 1375 | .addReg(X86::R10) |
| 1376 | .addReg(X86::RAX)); |
Lang Hames | c2b7723 | 2013-11-11 23:00:41 +0000 | [diff] [blame] | 1377 | return; |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 1378 | |
| 1379 | case X86::SEH_PushReg: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1380 | OutStreamer->EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm())); |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 1381 | return; |
| 1382 | |
| 1383 | case X86::SEH_SaveReg: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1384 | OutStreamer->EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()), |
Saleem Abdulrasool | 7206a52 | 2014-06-29 01:52:01 +0000 | [diff] [blame] | 1385 | MI->getOperand(1).getImm()); |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 1386 | return; |
| 1387 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1388 | case X86::SEH_SaveXMM: |
| 1389 | OutStreamer->EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()), |
| 1390 | MI->getOperand(1).getImm()); |
| 1391 | return; |
| 1392 | |
| 1393 | case X86::SEH_StackAlloc: |
| 1394 | OutStreamer->EmitWinCFIAllocStack(MI->getOperand(0).getImm()); |
| 1395 | return; |
| 1396 | |
| 1397 | case X86::SEH_SetFrame: |
| 1398 | OutStreamer->EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()), |
| 1399 | MI->getOperand(1).getImm()); |
| 1400 | return; |
| 1401 | |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 1402 | case X86::SEH_PushFrame: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1403 | OutStreamer->EmitWinCFIPushFrame(MI->getOperand(0).getImm()); |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 1404 | return; |
| 1405 | |
| 1406 | case X86::SEH_EndPrologue: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1407 | OutStreamer->EmitWinCFIEndProlog(); |
NAKAMURA Takumi | 1db5995 | 2014-06-25 12:41:52 +0000 | [diff] [blame] | 1408 | return; |
Chandler Carruth | 185cc18 | 2014-07-25 23:47:11 +0000 | [diff] [blame] | 1409 | |
Reid Kleckner | e704010 | 2014-08-04 21:05:27 +0000 | [diff] [blame] | 1410 | case X86::SEH_Epilogue: { |
| 1411 | MachineBasicBlock::const_iterator MBBI(MI); |
| 1412 | // Check if preceded by a call and emit nop if so. |
Duncan P. N. Exon Smith | 7b4c18e | 2016-07-12 03:18:50 +0000 | [diff] [blame] | 1413 | for (MBBI = PrevCrossBBInst(MBBI); |
| 1414 | MBBI != MachineBasicBlock::const_iterator(); |
| 1415 | MBBI = PrevCrossBBInst(MBBI)) { |
Reid Kleckner | e704010 | 2014-08-04 21:05:27 +0000 | [diff] [blame] | 1416 | // Conservatively assume that pseudo instructions don't emit code and keep |
| 1417 | // looking for a call. We may emit an unnecessary nop in some cases. |
| 1418 | if (!MBBI->isPseudo()) { |
| 1419 | if (MBBI->isCall()) |
| 1420 | EmitAndCountInstruction(MCInstBuilder(X86::NOOP)); |
| 1421 | break; |
| 1422 | } |
| 1423 | } |
| 1424 | return; |
| 1425 | } |
| 1426 | |
Craig Topper | 7e3ba15 | 2015-12-26 19:48:43 +0000 | [diff] [blame] | 1427 | // Lower PSHUFB and VPERMILP normally but add a comment if we can find |
| 1428 | // a constant shuffle mask. We won't be able to do this at the MC layer |
| 1429 | // because the mask isn't an immediate. |
Chandler Carruth | 185cc18 | 2014-07-25 23:47:11 +0000 | [diff] [blame] | 1430 | case X86::PSHUFBrm: |
Chandler Carruth | 98443d8 | 2014-09-25 00:24:19 +0000 | [diff] [blame] | 1431 | case X86::VPSHUFBrm: |
Craig Topper | 7e3ba15 | 2015-12-26 19:48:43 +0000 | [diff] [blame] | 1432 | case X86::VPSHUFBYrm: |
| 1433 | case X86::VPSHUFBZ128rm: |
| 1434 | case X86::VPSHUFBZ128rmk: |
| 1435 | case X86::VPSHUFBZ128rmkz: |
| 1436 | case X86::VPSHUFBZ256rm: |
| 1437 | case X86::VPSHUFBZ256rmk: |
| 1438 | case X86::VPSHUFBZ256rmkz: |
| 1439 | case X86::VPSHUFBZrm: |
| 1440 | case X86::VPSHUFBZrmk: |
| 1441 | case X86::VPSHUFBZrmkz: { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1442 | if (!OutStreamer->isVerboseAsm()) |
Chandler Carruth | edf5021 | 2014-09-24 03:06:34 +0000 | [diff] [blame] | 1443 | break; |
Craig Topper | 7e3ba15 | 2015-12-26 19:48:43 +0000 | [diff] [blame] | 1444 | unsigned SrcIdx, MaskIdx; |
| 1445 | switch (MI->getOpcode()) { |
| 1446 | default: llvm_unreachable("Invalid opcode"); |
| 1447 | case X86::PSHUFBrm: |
| 1448 | case X86::VPSHUFBrm: |
| 1449 | case X86::VPSHUFBYrm: |
| 1450 | case X86::VPSHUFBZ128rm: |
| 1451 | case X86::VPSHUFBZ256rm: |
| 1452 | case X86::VPSHUFBZrm: |
| 1453 | SrcIdx = 1; MaskIdx = 5; break; |
| 1454 | case X86::VPSHUFBZ128rmkz: |
| 1455 | case X86::VPSHUFBZ256rmkz: |
| 1456 | case X86::VPSHUFBZrmkz: |
| 1457 | SrcIdx = 2; MaskIdx = 6; break; |
| 1458 | case X86::VPSHUFBZ128rmk: |
| 1459 | case X86::VPSHUFBZ256rmk: |
| 1460 | case X86::VPSHUFBZrmk: |
| 1461 | SrcIdx = 3; MaskIdx = 7; break; |
| 1462 | } |
| 1463 | |
| 1464 | assert(MI->getNumOperands() >= 6 && |
| 1465 | "We should always have at least 6 operands!"); |
Chandler Carruth | ab8b37a | 2014-09-24 02:24:41 +0000 | [diff] [blame] | 1466 | const MachineOperand &DstOp = MI->getOperand(0); |
Craig Topper | 7e3ba15 | 2015-12-26 19:48:43 +0000 | [diff] [blame] | 1467 | const MachineOperand &SrcOp = MI->getOperand(SrcIdx); |
| 1468 | const MachineOperand &MaskOp = MI->getOperand(MaskIdx); |
Chandler Carruth | ab8b37a | 2014-09-24 02:24:41 +0000 | [diff] [blame] | 1469 | |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1470 | if (auto *C = getConstantFromPool(*MI, MaskOp)) { |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1471 | SmallVector<int, 16> Mask; |
David Majnemer | 14141f9 | 2015-01-11 07:29:51 +0000 | [diff] [blame] | 1472 | DecodePSHUFBMask(C, Mask); |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1473 | if (!Mask.empty()) |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1474 | OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, SrcOp, Mask)); |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1475 | } |
| 1476 | break; |
| 1477 | } |
Simon Pilgrim | a99368f | 2016-07-13 15:45:36 +0000 | [diff] [blame] | 1478 | |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1479 | case X86::VPERMILPDrm: |
Simon Pilgrim | a99368f | 2016-07-13 15:45:36 +0000 | [diff] [blame] | 1480 | case X86::VPERMILPDYrm: |
| 1481 | case X86::VPERMILPDZ128rm: |
| 1482 | case X86::VPERMILPDZ256rm: |
| 1483 | case X86::VPERMILPDZrm: { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1484 | if (!OutStreamer->isVerboseAsm()) |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1485 | break; |
| 1486 | assert(MI->getNumOperands() > 5 && |
| 1487 | "We should always have at least 5 operands!"); |
| 1488 | const MachineOperand &DstOp = MI->getOperand(0); |
| 1489 | const MachineOperand &SrcOp = MI->getOperand(1); |
| 1490 | const MachineOperand &MaskOp = MI->getOperand(5); |
| 1491 | |
Simon Pilgrim | a99368f | 2016-07-13 15:45:36 +0000 | [diff] [blame] | 1492 | if (auto *C = getConstantFromPool(*MI, MaskOp)) { |
| 1493 | SmallVector<int, 8> Mask; |
| 1494 | DecodeVPERMILPMask(C, 64, Mask); |
| 1495 | if (!Mask.empty()) |
| 1496 | OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, SrcOp, Mask)); |
Craig Topper | d400019 | 2015-12-26 04:50:07 +0000 | [diff] [blame] | 1497 | } |
Simon Pilgrim | a99368f | 2016-07-13 15:45:36 +0000 | [diff] [blame] | 1498 | break; |
| 1499 | } |
| 1500 | |
| 1501 | case X86::VPERMILPSrm: |
| 1502 | case X86::VPERMILPSYrm: |
| 1503 | case X86::VPERMILPSZ128rm: |
| 1504 | case X86::VPERMILPSZ256rm: |
| 1505 | case X86::VPERMILPSZrm: { |
| 1506 | if (!OutStreamer->isVerboseAsm()) |
| 1507 | break; |
| 1508 | assert(MI->getNumOperands() > 5 && |
| 1509 | "We should always have at least 5 operands!"); |
| 1510 | const MachineOperand &DstOp = MI->getOperand(0); |
| 1511 | const MachineOperand &SrcOp = MI->getOperand(1); |
| 1512 | const MachineOperand &MaskOp = MI->getOperand(5); |
Craig Topper | d400019 | 2015-12-26 04:50:07 +0000 | [diff] [blame] | 1513 | |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1514 | if (auto *C = getConstantFromPool(*MI, MaskOp)) { |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1515 | SmallVector<int, 16> Mask; |
Simon Pilgrim | a99368f | 2016-07-13 15:45:36 +0000 | [diff] [blame] | 1516 | DecodeVPERMILPMask(C, 32, Mask); |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1517 | if (!Mask.empty()) |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1518 | OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, SrcOp, Mask)); |
| 1519 | } |
| 1520 | break; |
| 1521 | } |
Simon Pilgrim | 2ead861 | 2016-06-04 21:44:28 +0000 | [diff] [blame] | 1522 | |
| 1523 | case X86::VPERMIL2PDrm: |
| 1524 | case X86::VPERMIL2PSrm: |
| 1525 | case X86::VPERMIL2PDrmY: |
| 1526 | case X86::VPERMIL2PSrmY: { |
| 1527 | if (!OutStreamer->isVerboseAsm()) |
| 1528 | break; |
| 1529 | assert(MI->getNumOperands() > 7 && |
| 1530 | "We should always have at least 7 operands!"); |
| 1531 | const MachineOperand &DstOp = MI->getOperand(0); |
| 1532 | const MachineOperand &SrcOp1 = MI->getOperand(1); |
| 1533 | const MachineOperand &SrcOp2 = MI->getOperand(2); |
| 1534 | const MachineOperand &MaskOp = MI->getOperand(6); |
| 1535 | const MachineOperand &CtrlOp = MI->getOperand(MI->getNumOperands() - 1); |
| 1536 | |
| 1537 | if (!CtrlOp.isImm()) |
| 1538 | break; |
| 1539 | |
| 1540 | unsigned ElSize; |
| 1541 | switch (MI->getOpcode()) { |
| 1542 | default: llvm_unreachable("Invalid opcode"); |
| 1543 | case X86::VPERMIL2PSrm: case X86::VPERMIL2PSrmY: ElSize = 32; break; |
| 1544 | case X86::VPERMIL2PDrm: case X86::VPERMIL2PDrmY: ElSize = 64; break; |
| 1545 | } |
| 1546 | |
| 1547 | if (auto *C = getConstantFromPool(*MI, MaskOp)) { |
| 1548 | SmallVector<int, 16> Mask; |
| 1549 | DecodeVPERMIL2PMask(C, (unsigned)CtrlOp.getImm(), ElSize, Mask); |
| 1550 | if (!Mask.empty()) |
| 1551 | OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp1, SrcOp2, Mask)); |
| 1552 | } |
| 1553 | break; |
| 1554 | } |
| 1555 | |
Simon Pilgrim | 1cc5712 | 2016-04-09 14:51:26 +0000 | [diff] [blame] | 1556 | case X86::VPPERMrrm: { |
| 1557 | if (!OutStreamer->isVerboseAsm()) |
| 1558 | break; |
| 1559 | assert(MI->getNumOperands() > 6 && |
| 1560 | "We should always have at least 6 operands!"); |
| 1561 | const MachineOperand &DstOp = MI->getOperand(0); |
| 1562 | const MachineOperand &SrcOp1 = MI->getOperand(1); |
| 1563 | const MachineOperand &SrcOp2 = MI->getOperand(2); |
| 1564 | const MachineOperand &MaskOp = MI->getOperand(6); |
| 1565 | |
| 1566 | if (auto *C = getConstantFromPool(*MI, MaskOp)) { |
| 1567 | SmallVector<int, 16> Mask; |
| 1568 | DecodeVPPERMMask(C, Mask); |
| 1569 | if (!Mask.empty()) |
| 1570 | OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp1, SrcOp2, Mask)); |
Chandler Carruth | 7b688c6 | 2014-09-24 03:06:37 +0000 | [diff] [blame] | 1571 | } |
Chandler Carruth | 185cc18 | 2014-07-25 23:47:11 +0000 | [diff] [blame] | 1572 | break; |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1573 | } |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1574 | |
Elena Demikhovsky | e88038f | 2015-09-08 06:38:21 +0000 | [diff] [blame] | 1575 | #define MOV_CASE(Prefix, Suffix) \ |
| 1576 | case X86::Prefix##MOVAPD##Suffix##rm: \ |
| 1577 | case X86::Prefix##MOVAPS##Suffix##rm: \ |
| 1578 | case X86::Prefix##MOVUPD##Suffix##rm: \ |
| 1579 | case X86::Prefix##MOVUPS##Suffix##rm: \ |
| 1580 | case X86::Prefix##MOVDQA##Suffix##rm: \ |
| 1581 | case X86::Prefix##MOVDQU##Suffix##rm: |
| 1582 | |
| 1583 | #define MOV_AVX512_CASE(Suffix) \ |
| 1584 | case X86::VMOVDQA64##Suffix##rm: \ |
| 1585 | case X86::VMOVDQA32##Suffix##rm: \ |
| 1586 | case X86::VMOVDQU64##Suffix##rm: \ |
| 1587 | case X86::VMOVDQU32##Suffix##rm: \ |
| 1588 | case X86::VMOVDQU16##Suffix##rm: \ |
| 1589 | case X86::VMOVDQU8##Suffix##rm: \ |
| 1590 | case X86::VMOVAPS##Suffix##rm: \ |
| 1591 | case X86::VMOVAPD##Suffix##rm: \ |
| 1592 | case X86::VMOVUPS##Suffix##rm: \ |
| 1593 | case X86::VMOVUPD##Suffix##rm: |
| 1594 | |
| 1595 | #define CASE_ALL_MOV_RM() \ |
| 1596 | MOV_CASE(, ) /* SSE */ \ |
| 1597 | MOV_CASE(V, ) /* AVX-128 */ \ |
| 1598 | MOV_CASE(V, Y) /* AVX-256 */ \ |
| 1599 | MOV_AVX512_CASE(Z) \ |
| 1600 | MOV_AVX512_CASE(Z256) \ |
| 1601 | MOV_AVX512_CASE(Z128) |
| 1602 | |
| 1603 | // For loads from a constant pool to a vector register, print the constant |
| 1604 | // loaded. |
| 1605 | CASE_ALL_MOV_RM() |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1606 | if (!OutStreamer->isVerboseAsm()) |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1607 | break; |
| 1608 | if (MI->getNumOperands() > 4) |
| 1609 | if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) { |
| 1610 | std::string Comment; |
| 1611 | raw_string_ostream CS(Comment); |
| 1612 | const MachineOperand &DstOp = MI->getOperand(0); |
| 1613 | CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = "; |
| 1614 | if (auto *CDS = dyn_cast<ConstantDataSequential>(C)) { |
| 1615 | CS << "["; |
| 1616 | for (int i = 0, NumElements = CDS->getNumElements(); i < NumElements; ++i) { |
| 1617 | if (i != 0) |
| 1618 | CS << ","; |
| 1619 | if (CDS->getElementType()->isIntegerTy()) |
| 1620 | CS << CDS->getElementAsInteger(i); |
| 1621 | else if (CDS->getElementType()->isFloatTy()) |
| 1622 | CS << CDS->getElementAsFloat(i); |
| 1623 | else if (CDS->getElementType()->isDoubleTy()) |
| 1624 | CS << CDS->getElementAsDouble(i); |
| 1625 | else |
| 1626 | CS << "?"; |
| 1627 | } |
| 1628 | CS << "]"; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1629 | OutStreamer->AddComment(CS.str()); |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1630 | } else if (auto *CV = dyn_cast<ConstantVector>(C)) { |
| 1631 | CS << "<"; |
| 1632 | for (int i = 0, NumOperands = CV->getNumOperands(); i < NumOperands; ++i) { |
| 1633 | if (i != 0) |
| 1634 | CS << ","; |
| 1635 | Constant *COp = CV->getOperand(i); |
| 1636 | if (isa<UndefValue>(COp)) { |
| 1637 | CS << "u"; |
| 1638 | } else if (auto *CI = dyn_cast<ConstantInt>(COp)) { |
Chih-Hung Hsieh | ed7d81e | 2015-12-03 22:02:40 +0000 | [diff] [blame] | 1639 | if (CI->getBitWidth() <= 64) { |
| 1640 | CS << CI->getZExtValue(); |
| 1641 | } else { |
| 1642 | // print multi-word constant as (w0,w1) |
Benjamin Kramer | 46e38f3 | 2016-06-08 10:01:20 +0000 | [diff] [blame] | 1643 | const auto &Val = CI->getValue(); |
Chih-Hung Hsieh | ed7d81e | 2015-12-03 22:02:40 +0000 | [diff] [blame] | 1644 | CS << "("; |
| 1645 | for (int i = 0, N = Val.getNumWords(); i < N; ++i) { |
| 1646 | if (i > 0) |
| 1647 | CS << ","; |
| 1648 | CS << Val.getRawData()[i]; |
| 1649 | } |
| 1650 | CS << ")"; |
| 1651 | } |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1652 | } else if (auto *CF = dyn_cast<ConstantFP>(COp)) { |
| 1653 | SmallString<32> Str; |
| 1654 | CF->getValueAPF().toString(Str); |
| 1655 | CS << Str; |
| 1656 | } else { |
| 1657 | CS << "?"; |
| 1658 | } |
| 1659 | } |
| 1660 | CS << ">"; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1661 | OutStreamer->AddComment(CS.str()); |
Chandler Carruth | e7e9c04 | 2014-09-24 09:39:41 +0000 | [diff] [blame] | 1662 | } |
| 1663 | } |
| 1664 | break; |
Chandler Carruth | 0b682d4 | 2014-09-24 02:16:12 +0000 | [diff] [blame] | 1665 | } |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 1666 | |
Chris Lattner | 3172208 | 2009-09-12 20:34:57 +0000 | [diff] [blame] | 1667 | MCInst TmpInst; |
| 1668 | MCInstLowering.Lower(MI, TmpInst); |
Pete Cooper | 3c0af352 | 2014-10-27 19:40:35 +0000 | [diff] [blame] | 1669 | |
| 1670 | // Stackmap shadows cannot include branch targets, so we can count the bytes |
Pete Cooper | 7c801dc | 2014-10-27 22:38:45 +0000 | [diff] [blame] | 1671 | // in a call towards the shadow, but must ensure that the no thread returns |
| 1672 | // in to the stackmap shadow. The only way to achieve this is if the call |
| 1673 | // is at the end of the shadow. |
| 1674 | if (MI->isCall()) { |
| 1675 | // Count then size of the call towards the shadow |
Sanjoy Das | c0441c2 | 2016-04-19 05:24:47 +0000 | [diff] [blame] | 1676 | SMShadowTracker.count(TmpInst, getSubtargetInfo(), CodeEmitter.get()); |
Pete Cooper | 7c801dc | 2014-10-27 22:38:45 +0000 | [diff] [blame] | 1677 | // Then flush the shadow so that we fill with nops before the call, not |
| 1678 | // after it. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1679 | SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo()); |
Pete Cooper | 7c801dc | 2014-10-27 22:38:45 +0000 | [diff] [blame] | 1680 | // Then emit the call |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1681 | OutStreamer->EmitInstruction(TmpInst, getSubtargetInfo()); |
Pete Cooper | 7c801dc | 2014-10-27 22:38:45 +0000 | [diff] [blame] | 1682 | return; |
| 1683 | } |
| 1684 | |
| 1685 | EmitAndCountInstruction(TmpInst); |
Chris Lattner | 74f4ca7 | 2009-09-02 17:35:12 +0000 | [diff] [blame] | 1686 | } |