blob: 9fb40ce6857356660b4cb275a1a25ee5248c58ed [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengf55b7382008-01-05 00:41:47 +000016#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000017#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000018#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000023#include "llvm/CodeGen/SelectionDAGISel.h"
Nico Weber432a3882018-04-30 14:59:11 +000024#include "llvm/Config/llvm-config.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000025#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000026#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Instructions.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000030#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000032#include "llvm/Support/KnownBits.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000033#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000037#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000038using namespace llvm;
39
Chandler Carruth84e68b22014-04-22 02:41:26 +000040#define DEBUG_TYPE "x86-isel"
41
Chris Lattner1ef9cd42006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattner655e7df2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000049 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
50 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000051 struct X86ISelAddressMode {
52 enum {
53 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000054 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000055 } BaseType;
56
Dan Gohman0fd54fb2010-04-29 23:30:41 +000057 // This is really a union, discriminated by BaseType!
58 SDValue Base_Reg;
59 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000060
61 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000062 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000063 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000064 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000065 const GlobalValue *GV;
66 const Constant *CP;
67 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000068 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000069 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000070 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
76 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
77 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000078
79 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000080 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000081 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000082 }
Chad Rosier24c19d22012-08-01 18:39:17 +000083
Chris Lattnerfea81da2009-06-27 04:16:01 +000084 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000085 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000086 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000087 }
Chad Rosier24c19d22012-08-01 18:39:17 +000088
Sanjay Patelb5723d02015-10-13 15:12:27 +000089 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000090 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
Chad Rosier24c19d22012-08-01 18:39:17 +000097
Chris Lattnerfea81da2009-06-27 04:16:01 +000098 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000101 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000102
Aaron Ballman615eb472017-10-15 14:32:27 +0000103#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Craig Topper25007c42018-03-16 21:10:07 +0000104 void dump(SelectionDAG *DAG = nullptr) {
David Greenedbdb1b22010-01-05 01:29:08 +0000105 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000106 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000107 if (Base_Reg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000108 Base_Reg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000109 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000110 dbgs() << "nul\n";
111 if (BaseType == FrameIndexBase)
112 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n';
113 dbgs() << " Scale " << Scale << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000114 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000115 if (IndexReg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000116 IndexReg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000117 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000118 dbgs() << "nul\n";
David Greenedbdb1b22010-01-05 01:29:08 +0000119 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000120 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000121 if (GV)
122 GV->dump();
123 else
David Greenedbdb1b22010-01-05 01:29:08 +0000124 dbgs() << "nul";
125 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000126 if (CP)
127 CP->dump();
128 else
David Greenedbdb1b22010-01-05 01:29:08 +0000129 dbgs() << "nul";
130 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000131 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000132 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000133 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000134 else
David Greenedbdb1b22010-01-05 01:29:08 +0000135 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000136 dbgs() << " MCSym ";
137 if (MCSym)
138 dbgs() << MCSym;
139 else
140 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000141 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000142 }
Manman Ren742534c2012-09-06 19:06:06 +0000143#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000144 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000145}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000146
147namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000148 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000149 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000150 /// SelectionDAG operations.
151 ///
Craig Topper26eec092014-03-31 06:22:15 +0000152 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000153 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000154 /// make the right decision when generating code for different targets.
155 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000156
Sanjay Patelb5723d02015-10-13 15:12:27 +0000157 /// If true, selector should try to optimize for code size instead of
158 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000159 bool OptForSize;
160
Hans Wennborg4ae51192016-03-25 01:10:56 +0000161 /// If true, selector should try to optimize for minimum code size.
162 bool OptForMinSize;
163
Chris Lattner655e7df2005-11-16 01:54:32 +0000164 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000165 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000166 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
Matt Morehouse9e658c92017-12-01 22:20:26 +0000167 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000168
Mehdi Amini117296c2016-10-01 02:56:57 +0000169 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000170 return "X86 DAG->DAG Instruction Selection";
171 }
172
Eric Christopher4f09c592014-05-22 01:53:26 +0000173 bool runOnMachineFunction(MachineFunction &MF) override {
174 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000175 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000176 SelectionDAGISel::runOnMachineFunction(MF);
177 return true;
178 }
179
Craig Topper2d9361e2014-03-09 07:44:38 +0000180 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000181
Craig Topper2d9361e2014-03-09 07:44:38 +0000182 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000183
Craig Topper2d9361e2014-03-09 07:44:38 +0000184 void PreprocessISelDAG() override;
Craig Toppere6913ec2018-03-16 17:13:42 +0000185 void PostprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000186
Chris Lattner655e7df2005-11-16 01:54:32 +0000187// Include the pieces autogenerated from the target description.
188#include "X86GenDAGISel.inc"
189
190 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000191 void Select(SDNode *N) override;
Chris Lattner655e7df2005-11-16 01:54:32 +0000192
Sanjay Patel85030aa2015-10-13 16:23:00 +0000193 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
194 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
195 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
196 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Craig Topperc314f462017-11-13 17:53:59 +0000197 bool matchVectorAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000198 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000199 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000200 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000201 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
202 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000203 SDValue &Scale, SDValue &Index, SDValue &Disp,
204 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000205 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000206 SDValue &Scale, SDValue &Index, SDValue &Disp,
207 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000208 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
209 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000210 SDValue &Scale, SDValue &Index, SDValue &Disp,
211 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000212 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000213 SDValue &Scale, SDValue &Index, SDValue &Disp,
214 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000215 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000216 SDValue &Scale, SDValue &Index, SDValue &Disp,
217 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000218 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000219 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000220 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000221 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000222 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000223 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000224
Craig Topper78a77042017-11-08 20:17:33 +0000225 bool tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000226 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000227 SDValue &Index, SDValue &Disp,
228 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000229
Craig Topperd6564102018-04-27 22:15:33 +0000230 // Convenience method where P is also root.
Craig Topper78a77042017-11-08 20:17:33 +0000231 bool tryFoldLoad(SDNode *P, SDValue N,
232 SDValue &Base, SDValue &Scale,
233 SDValue &Index, SDValue &Disp,
234 SDValue &Segment) {
235 return tryFoldLoad(P, P, N, Base, Scale, Index, Disp, Segment);
236 }
237
Craig Topperd6564102018-04-27 22:15:33 +0000238 // Try to fold a vector load. This makes sure the load isn't non-temporal.
239 bool tryFoldVecLoad(SDNode *Root, SDNode *P, SDValue N,
240 SDValue &Base, SDValue &Scale,
241 SDValue &Index, SDValue &Disp,
242 SDValue &Segment);
243
Sanjay Patelb5723d02015-10-13 15:12:27 +0000244 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000245 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000246 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000247 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000248
Sanjay Patel85030aa2015-10-13 16:23:00 +0000249 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000250
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000251 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 SDValue &Base, SDValue &Scale,
253 SDValue &Index, SDValue &Disp,
254 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000255 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000256 ? CurDAG->getTargetFrameIndex(
257 AM.Base_FrameIndex,
258 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000259 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000260 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000261 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000262 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000263 // is 32-bit.
264 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000265 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000266 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000267 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000268 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000269 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000270 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000271 else if (AM.ES) {
272 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000273 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000274 } else if (AM.MCSym) {
275 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
276 assert(AM.SymbolFlags == 0 && "oo");
277 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000278 } else if (AM.JT != -1) {
279 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000280 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000281 } else if (AM.BlockAddr)
282 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
283 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000284 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000285 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000286
287 if (AM.Segment.getNode())
288 Segment = AM.Segment;
289 else
Owen Anderson9f944592009-08-11 20:47:22 +0000290 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000291 }
292
Michael Kuperstein243c0732015-08-11 14:10:58 +0000293 // Utility function to determine whether we should avoid selecting
294 // immediate forms of instructions for better code size or not.
295 // At a high level, we'd like to avoid such instructions when
296 // we have similar constants used within the same basic block
297 // that can be kept in a register.
298 //
299 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
300 uint32_t UseCount = 0;
301
302 // Do not want to hoist if we're not optimizing for size.
303 // TODO: We'd like to remove this restriction.
304 // See the comment in X86InstrInfo.td for more info.
305 if (!OptForSize)
306 return false;
307
308 // Walk all the users of the immediate.
309 for (SDNode::use_iterator UI = N->use_begin(),
310 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000311
Michael Kuperstein243c0732015-08-11 14:10:58 +0000312 SDNode *User = *UI;
313
314 // This user is already selected. Count it as a legitimate use and
315 // move on.
316 if (User->isMachineOpcode()) {
317 UseCount++;
318 continue;
319 }
320
321 // We want to count stores of immediates as real uses.
322 if (User->getOpcode() == ISD::STORE &&
323 User->getOperand(1).getNode() == N) {
324 UseCount++;
325 continue;
326 }
327
328 // We don't currently match users that have > 2 operands (except
329 // for stores, which are handled above)
330 // Those instruction won't match in ISEL, for now, and would
331 // be counted incorrectly.
332 // This may change in the future as we add additional instruction
333 // types.
334 if (User->getNumOperands() != 2)
335 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000336
Michael Kuperstein243c0732015-08-11 14:10:58 +0000337 // Immediates that are used for offsets as part of stack
338 // manipulation should be left alone. These are typically
339 // used to indicate SP offsets for argument passing and
340 // will get pulled into stores/pushes (implicitly).
341 if (User->getOpcode() == X86ISD::ADD ||
342 User->getOpcode() == ISD::ADD ||
343 User->getOpcode() == X86ISD::SUB ||
344 User->getOpcode() == ISD::SUB) {
345
346 // Find the other operand of the add/sub.
347 SDValue OtherOp = User->getOperand(0);
348 if (OtherOp.getNode() == N)
349 OtherOp = User->getOperand(1);
350
351 // Don't count if the other operand is SP.
352 RegisterSDNode *RegNode;
353 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
354 (RegNode = dyn_cast_or_null<RegisterSDNode>(
355 OtherOp->getOperand(1).getNode())))
356 if ((RegNode->getReg() == X86::ESP) ||
357 (RegNode->getReg() == X86::RSP))
358 continue;
359 }
360
361 // ... otherwise, count this and move on.
362 UseCount++;
363 }
364
365 // If we have more than 1 use, then recommend for hoisting.
366 return (UseCount > 1);
367 }
368
Sanjay Patelb5723d02015-10-13 15:12:27 +0000369 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000370 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000371 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000372 }
373
Sanjay Patelb5723d02015-10-13 15:12:27 +0000374 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000375 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000376 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000377 }
Evan Chengd49cc362006-02-10 22:24:32 +0000378
Craig Topper2b2d8c52018-02-15 19:57:35 +0000379 /// Return a target constant with the specified value, of type i64.
380 inline SDValue getI64Imm(uint64_t Imm, const SDLoc &DL) {
381 return CurDAG->getTargetConstant(Imm, DL, MVT::i64);
382 }
383
Craig Topper092c2f42017-09-23 05:34:07 +0000384 SDValue getExtractVEXTRACTImmediate(SDNode *N, unsigned VecWidth,
385 const SDLoc &DL) {
386 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
387 uint64_t Index = N->getConstantOperandVal(1);
388 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Topper9563cab2017-10-08 01:33:42 +0000389 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000390 }
391
392 SDValue getInsertVINSERTImmediate(SDNode *N, unsigned VecWidth,
393 const SDLoc &DL) {
394 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
395 uint64_t Index = N->getConstantOperandVal(2);
396 MVT VecVT = N->getSimpleValueType(0);
Craig Topper9563cab2017-10-08 01:33:42 +0000397 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000398 }
399
Sanjay Patelb5723d02015-10-13 15:12:27 +0000400 /// Return an SDNode that returns the value of the global base register.
401 /// Output instructions required to initialize the global base register,
402 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000403 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000404
Sanjay Patelb5723d02015-10-13 15:12:27 +0000405 /// Return a reference to the TargetMachine, casted to the target-specific
406 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000407 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000408 return static_cast<const X86TargetMachine &>(TM);
409 }
410
Sanjay Patelb5723d02015-10-13 15:12:27 +0000411 /// Return a reference to the TargetInstrInfo, casted to the target-specific
412 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000413 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000414 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000415 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000416
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000417 /// Address-mode matching performs shift-of-and to and-of-shift
Adam Nemetff63a2d2014-10-03 20:00:34 +0000418 /// reassociation in order to expose more scaled addressing
419 /// opportunities.
420 bool ComplexPatternFuncMutatesDAG() const override {
421 return true;
422 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000423
424 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
425
426 /// Returns whether this is a relocatable immediate in the range
427 /// [-2^Width .. 2^Width-1].
428 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
429 if (auto *CN = dyn_cast<ConstantSDNode>(N))
430 return isInt<Width>(CN->getSExtValue());
431 return isSExtAbsoluteSymbolRef(Width, N);
432 }
Craig Topper4de6f582017-08-19 23:21:22 +0000433
434 // Indicates we should prefer to use a non-temporal load for this load.
435 bool useNonTemporalLoad(LoadSDNode *N) const {
436 if (!N->isNonTemporal())
437 return false;
438
439 unsigned StoreSize = N->getMemoryVT().getStoreSize();
440
441 if (N->getAlignment() < StoreSize)
442 return false;
443
444 switch (StoreSize) {
445 default: llvm_unreachable("Unsupported store size");
446 case 16:
447 return Subtarget->hasSSE41();
448 case 32:
449 return Subtarget->hasAVX2();
450 case 64:
451 return Subtarget->hasAVX512();
452 }
453 }
Chandler Carruth03258f22017-08-25 02:04:03 +0000454
455 bool foldLoadStoreIntoMemOperand(SDNode *Node);
Craig Topper958106d2017-09-12 17:40:25 +0000456 bool matchBEXTRFromAnd(SDNode *Node);
Sanjay Patel74a1eef2018-01-19 16:37:25 +0000457 bool shrinkAndImmediate(SDNode *N);
Craig Topperba3cc2e2017-09-25 18:43:13 +0000458 bool isMaskZeroExtended(SDNode *N) const;
Craig Topperd6564102018-04-27 22:15:33 +0000459
460 MachineSDNode *emitPCMPISTR(unsigned ROpc, unsigned MOpc, bool MayFoldLoad,
461 const SDLoc &dl, MVT VT, SDNode *Node);
462 MachineSDNode *emitPCMPESTR(unsigned ROpc, unsigned MOpc, bool MayFoldLoad,
463 const SDLoc &dl, MVT VT, SDNode *Node,
464 SDValue &InFlag);
Chris Lattner655e7df2005-11-16 01:54:32 +0000465 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000466}
467
Evan Cheng72bb66a2006-08-08 00:31:00 +0000468
Craig Topperba3cc2e2017-09-25 18:43:13 +0000469// Returns true if this masked compare can be implemented legally with this
470// type.
471static bool isLegalMaskCompare(SDNode *N, const X86Subtarget *Subtarget) {
Uriel Korachbb866862017-11-06 09:22:38 +0000472 unsigned Opcode = N->getOpcode();
Craig Topper15d69732018-01-28 00:56:30 +0000473 if (Opcode == X86ISD::CMPM || Opcode == X86ISD::CMPMU ||
Craig Topper48d5ed22018-02-28 08:14:28 +0000474 Opcode == X86ISD::CMPM_RND || Opcode == X86ISD::VFPCLASS) {
Craig Topperba3cc2e2017-09-25 18:43:13 +0000475 // We can get 256-bit 8 element types here without VLX being enabled. When
476 // this happens we will use 512-bit operations and the mask will not be
477 // zero extended.
Uriel Koracheb47d952017-11-06 08:32:45 +0000478 EVT OpVT = N->getOperand(0).getValueType();
Craig Topperd58c1652018-01-07 18:20:37 +0000479 if (OpVT.is256BitVector() || OpVT.is128BitVector())
Craig Topperba3cc2e2017-09-25 18:43:13 +0000480 return Subtarget->hasVLX();
481
482 return true;
483 }
Craig Topper48d5ed22018-02-28 08:14:28 +0000484 // Scalar opcodes use 128 bit registers, but aren't subject to the VLX check.
485 if (Opcode == X86ISD::VFPCLASSS || Opcode == X86ISD::FSETCCM ||
486 Opcode == X86ISD::FSETCCM_RND)
487 return true;
Craig Topperba3cc2e2017-09-25 18:43:13 +0000488
489 return false;
490}
491
492// Returns true if we can assume the writer of the mask has zero extended it
493// for us.
494bool X86DAGToDAGISel::isMaskZeroExtended(SDNode *N) const {
495 // If this is an AND, check if we have a compare on either side. As long as
496 // one side guarantees the mask is zero extended, the AND will preserve those
497 // zeros.
498 if (N->getOpcode() == ISD::AND)
499 return isLegalMaskCompare(N->getOperand(0).getNode(), Subtarget) ||
500 isLegalMaskCompare(N->getOperand(1).getNode(), Subtarget);
501
502 return isLegalMaskCompare(N, Subtarget);
503}
504
Evan Cheng5e73ff22010-02-15 19:41:07 +0000505bool
506X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000507 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000508
Evan Cheng5e73ff22010-02-15 19:41:07 +0000509 if (!N.hasOneUse())
510 return false;
511
512 if (N.getOpcode() != ISD::LOAD)
513 return true;
514
515 // If N is a load, do additional profitability checks.
516 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000517 switch (U->getOpcode()) {
518 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000519 case X86ISD::ADD:
520 case X86ISD::SUB:
521 case X86ISD::AND:
522 case X86ISD::XOR:
523 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000524 case ISD::ADD:
Amaury Sechet8ac81f32017-04-30 19:24:09 +0000525 case ISD::ADDCARRY:
Evan Cheng83bdb382008-11-27 00:49:46 +0000526 case ISD::AND:
527 case ISD::OR:
528 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000529 SDValue Op1 = U->getOperand(1);
530
Evan Cheng83bdb382008-11-27 00:49:46 +0000531 // If the other operand is a 8-bit immediate we should fold the immediate
532 // instead. This reduces code size.
533 // e.g.
534 // movl 4(%esp), %eax
535 // addl $4, %eax
536 // vs.
537 // movl $4, %eax
538 // addl 4(%esp), %eax
539 // The former is 2 bytes shorter. In case where the increment is 1, then
540 // the saving can be 4 bytes (by using incl %eax).
Craig Topper7e42af82018-04-10 03:44:15 +0000541 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1)) {
Dan Gohman2293eb62009-03-14 02:07:16 +0000542 if (Imm->getAPIntValue().isSignedIntN(8))
543 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000544
Craig Topper7e42af82018-04-10 03:44:15 +0000545 // If this is a 64-bit AND with an immediate that fits in 32-bits,
546 // prefer using the smaller and over folding the load. This is needed to
547 // make sure immediates created by shrinkAndImmediate are always folded.
548 // Ideally we would narrow the load during DAG combine and get the
549 // best of both worlds.
550 if (U->getOpcode() == ISD::AND &&
551 Imm->getAPIntValue().getBitWidth() == 64 &&
552 Imm->getAPIntValue().isIntN(32))
553 return false;
554 }
555
Rafael Espindolabb834f02009-04-10 10:09:34 +0000556 // If the other operand is a TLS address, we should fold it instead.
557 // This produces
558 // movl %gs:0, %eax
559 // leal i@NTPOFF(%eax), %eax
560 // instead of
561 // movl $i@NTPOFF, %eax
562 // addl %gs:0, %eax
563 // if the block also has an access to a second TLS address this will save
564 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000565 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000566 if (Op1.getOpcode() == X86ISD::Wrapper) {
567 SDValue Val = Op1.getOperand(0);
568 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
569 return false;
570 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000571 }
572 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000573 }
574
575 return true;
576}
577
Sanjay Patelb5723d02015-10-13 15:12:27 +0000578/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000579/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000580static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
581 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000582 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000583 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000584 if (Chain.getNode() == Load.getNode())
585 Ops.push_back(Load.getOperand(0));
586 else {
587 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000588 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000589 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
590 if (Chain.getOperand(i).getNode() == Load.getNode())
591 Ops.push_back(Load.getOperand(0));
592 else
593 Ops.push_back(Chain.getOperand(i));
594 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000595 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000596 Ops.clear();
597 Ops.push_back(NewChain);
598 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000599 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000600 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000601 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000602 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000603
Evan Chengf00f1e52008-08-25 21:27:18 +0000604 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000605 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000606 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000607 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000608}
609
Sanjay Patelb5723d02015-10-13 15:12:27 +0000610/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000611/// moved below CALLSEQ_START and the chains leading up to the call.
612/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000613/// In the case of a tail call, there isn't a callseq node between the call
614/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000615static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000616 // The transformation is somewhat dangerous if the call's chain was glued to
617 // the call. After MoveBelowOrigChain the load is moved between the call and
618 // the chain, this can create a cycle if the load is not folded. So it is
619 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000620 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000621 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000622 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000623 if (!LD ||
624 LD->isVolatile() ||
625 LD->getAddressingMode() != ISD::UNINDEXED ||
626 LD->getExtensionType() != ISD::NON_EXTLOAD)
627 return false;
628
629 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000630 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000631 if (!Chain.hasOneUse())
632 return false;
633 Chain = Chain.getOperand(0);
634 }
Evan Chengd703df62010-03-14 03:48:46 +0000635
636 if (!Chain.getNumOperands())
637 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000638 // Since we are not checking for AA here, conservatively abort if the chain
639 // writes to memory. It's not safe to move the callee (a load) across a store.
640 if (isa<MemSDNode>(Chain.getNode()) &&
641 cast<MemSDNode>(Chain.getNode())->writeMem())
642 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000643 if (Chain.getOperand(0).getNode() == Callee.getNode())
644 return true;
645 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000646 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
647 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000648 return true;
649 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000650}
651
Chris Lattner8d637042010-03-02 23:12:51 +0000652void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000653 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Matthias Braunf1caa282017-12-15 22:22:58 +0000654 OptForSize = MF->getFunction().optForSize();
655 OptForMinSize = MF->getFunction().optForMinSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000656 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000657
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000658 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
659 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000660 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000661
Craig Topper7e910a92018-02-01 17:08:39 +0000662 // If this is a target specific AND node with no flag usages, turn it back
663 // into ISD::AND to enable test instruction matching.
664 if (N->getOpcode() == X86ISD::AND && !N->hasAnyUseOfValue(1)) {
665 SDValue Res = CurDAG->getNode(ISD::AND, SDLoc(N), N->getValueType(0),
666 N->getOperand(0), N->getOperand(1));
667 --I;
668 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Res);
669 ++I;
670 CurDAG->DeleteNode(N);
671 }
672
Evan Chengd703df62010-03-14 03:48:46 +0000673 if (OptLevel != CodeGenOpt::None &&
Chandler Carruthc58f2162018-01-22 22:05:25 +0000674 // Only do this when the target can fold the load into the call or
675 // jmp.
676 !Subtarget->useRetpoline() &&
Craig Topper62c47a22017-08-29 05:14:27 +0000677 ((N->getOpcode() == X86ISD::CALL && !Subtarget->slowTwoMemOps()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000678 (N->getOpcode() == X86ISD::TC_RETURN &&
Evan Cheng847ad442012-10-05 01:48:22 +0000679 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000680 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000681 /// Also try moving call address load from outside callseq_start to just
682 /// before the call to allow it to be folded.
683 ///
684 /// [Load chain]
685 /// ^
686 /// |
687 /// [Load]
688 /// ^ ^
689 /// | |
690 /// / \--
691 /// / |
692 ///[CALLSEQ_START] |
693 /// ^ |
694 /// | |
695 /// [LOAD/C2Reg] |
696 /// | |
697 /// \ /
698 /// \ /
699 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000700 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000701 SDValue Chain = N->getOperand(0);
702 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000703 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000704 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000705 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000706 ++NumLoadMoved;
707 continue;
708 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000709
Chris Lattner8d637042010-03-02 23:12:51 +0000710 // Lower fpround and fpextend nodes that target the FP stack to be store and
711 // load to the stack. This is a gross hack. We would like to simply mark
712 // these as being illegal, but when we do that, legalize produces these when
713 // it expands calls, then expands these in the same legalize pass. We would
714 // like dag combine to be able to hack on these between the call expansion
715 // and the node legalization. As such this pass basically does "really
716 // late" legalization of these inline with the X86 isel pass.
717 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000718 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
719 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000720
Craig Topper83e042a2013-08-15 05:57:07 +0000721 MVT SrcVT = N->getOperand(0).getSimpleValueType();
722 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000723
724 // If any of the sources are vectors, no fp stack involved.
725 if (SrcVT.isVector() || DstVT.isVector())
726 continue;
727
728 // If the source and destination are SSE registers, then this is a legal
729 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000730 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000731 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000732 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
733 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000734 if (SrcIsSSE && DstIsSSE)
735 continue;
736
Chris Lattnerd587e582008-03-09 07:05:32 +0000737 if (!SrcIsSSE && !DstIsSSE) {
738 // If this is an FPStack extension, it is a noop.
739 if (N->getOpcode() == ISD::FP_EXTEND)
740 continue;
741 // If this is a value-preserving FPStack truncation, it is a noop.
742 if (N->getConstantOperandVal(1))
743 continue;
744 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000745
Chris Lattnera91f77e2008-01-24 08:07:48 +0000746 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
747 // FPStack has extload and truncstore. SSE can fold direct loads into other
748 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000749 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000750 if (N->getOpcode() == ISD::FP_ROUND)
751 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
752 else
753 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000754
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000755 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000756 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000757
Chris Lattnera91f77e2008-01-24 08:07:48 +0000758 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000759 SDValue Store =
760 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
761 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000762 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000763 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000764
765 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
766 // extload we created. This will cause general havok on the dag because
767 // anything below the conversion could be folded into other existing nodes.
768 // To avoid invalidating 'I', back it up to the convert node.
769 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000770 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000771
Chris Lattnera91f77e2008-01-24 08:07:48 +0000772 // Now that we did that, the node is dead. Increment the iterator to the
773 // next node to process, then delete N.
774 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000775 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000776 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000777}
778
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000779
Craig Toppere6913ec2018-03-16 17:13:42 +0000780void X86DAGToDAGISel::PostprocessISelDAG() {
781 // Skip peepholes at -O0.
782 if (TM.getOptLevel() == CodeGenOpt::None)
783 return;
784
785 // Attempt to remove vectors moves that were inserted to zero upper bits.
786
787 SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
788 ++Position;
789
790 while (Position != CurDAG->allnodes_begin()) {
791 SDNode *N = &*--Position;
792 // Skip dead nodes and any non-machine opcodes.
793 if (N->use_empty() || !N->isMachineOpcode())
794 continue;
795
796 if (N->getMachineOpcode() != TargetOpcode::SUBREG_TO_REG)
797 continue;
798
799 unsigned SubRegIdx = N->getConstantOperandVal(2);
800 if (SubRegIdx != X86::sub_xmm && SubRegIdx != X86::sub_ymm)
801 continue;
802
803 SDValue Move = N->getOperand(1);
804 if (!Move.isMachineOpcode())
805 continue;
806
807 // Make sure its one of the move opcodes we recognize.
808 switch (Move.getMachineOpcode()) {
809 default:
810 continue;
811 case X86::VMOVAPDrr: case X86::VMOVUPDrr:
812 case X86::VMOVAPSrr: case X86::VMOVUPSrr:
813 case X86::VMOVDQArr: case X86::VMOVDQUrr:
814 case X86::VMOVAPDYrr: case X86::VMOVUPDYrr:
815 case X86::VMOVAPSYrr: case X86::VMOVUPSYrr:
816 case X86::VMOVDQAYrr: case X86::VMOVDQUYrr:
817 case X86::VMOVAPDZ128rr: case X86::VMOVUPDZ128rr:
818 case X86::VMOVAPSZ128rr: case X86::VMOVUPSZ128rr:
819 case X86::VMOVDQA32Z128rr: case X86::VMOVDQU32Z128rr:
820 case X86::VMOVDQA64Z128rr: case X86::VMOVDQU64Z128rr:
821 case X86::VMOVAPDZ256rr: case X86::VMOVUPDZ256rr:
822 case X86::VMOVAPSZ256rr: case X86::VMOVUPSZ256rr:
823 case X86::VMOVDQA32Z256rr: case X86::VMOVDQU32Z256rr:
824 case X86::VMOVDQA64Z256rr: case X86::VMOVDQU64Z256rr:
825 break;
826 }
827
828 SDValue In = Move.getOperand(0);
829 if (!In.isMachineOpcode() ||
830 In.getMachineOpcode() <= TargetOpcode::GENERIC_OP_END)
831 continue;
832
833 // Producing instruction is another vector instruction. We can drop the
834 // move.
835 CurDAG->UpdateNodeOperands(N, N->getOperand(0), In, N->getOperand(2));
836
837 // If the move is now dead, delete it.
838 if (Move.getNode()->use_empty())
839 CurDAG->RemoveDeadNode(Move.getNode());
840 }
841}
842
843
Sanjay Patelb5723d02015-10-13 15:12:27 +0000844/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000845void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000846 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000847 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000848 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000849
850 TargetLowering::CallLoweringInfo CLI(*CurDAG);
851 CLI.setChain(CurDAG->getRoot())
852 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000853 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000854 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000855 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
856 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
857 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000858 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000859}
860
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000861void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000862 // If this is main, emit special code for main.
Matthias Braunf1caa282017-12-15 22:22:58 +0000863 const Function &F = MF->getFunction();
864 if (F.hasExternalLinkage() && F.getName() == "main")
865 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000866}
867
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000868static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000869 // On 64-bit platforms, we can run into an issue where a frame index
870 // includes a displacement that, when added to the explicit displacement,
871 // will overflow the displacement field. Assuming that the frame index
872 // displacement fits into a 31-bit integer (which is only slightly more
873 // aggressive than the current fundamental assumption that it fits into
874 // a 32-bit integer), a 31-bit disp should always be safe.
875 return isInt<31>(Val);
876}
877
Sanjay Patel85030aa2015-10-13 16:23:00 +0000878bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000879 X86ISelAddressMode &AM) {
Reid Kleckner537917d2018-05-21 21:03:19 +0000880 // If there's no offset to fold, we don't need to do any work.
881 if (Offset == 0)
882 return false;
883
Reid Kleckner9dad2272015-05-04 23:22:36 +0000884 // Cannot combine ExternalSymbol displacements with integer offsets.
Reid Kleckner537917d2018-05-21 21:03:19 +0000885 if (AM.ES || AM.MCSym)
Reid Kleckner9dad2272015-05-04 23:22:36 +0000886 return true;
Reid Kleckner537917d2018-05-21 21:03:19 +0000887
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000888 int64_t Val = AM.Disp + Offset;
889 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000890 if (Subtarget->is64Bit()) {
891 if (!X86::isOffsetSuitableForCodeModel(Val, M,
892 AM.hasSymbolicDisplacement()))
893 return true;
894 // In addition to the checks required for a register base, check that
895 // we do not try to use an unsafe Disp with a frame index.
896 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
897 !isDispSafeForFrameIndex(Val))
898 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000899 }
Eli Friedman344ec792011-07-13 21:29:53 +0000900 AM.Disp = Val;
901 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000902
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000903}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000904
Sanjay Patel85030aa2015-10-13 16:23:00 +0000905bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000906 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000907
Chris Lattner8a236b62010-09-22 04:39:11 +0000908 // load gs:0 -> GS segment register.
909 // load fs:0 -> FS segment register.
910 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000911 // This optimization is valid because the GNU TLS model defines that
912 // gs:0 (or fs:0 on X86-64) contains its own address.
913 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000914 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000915 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Petr Hoseka7d59162017-02-24 03:10:10 +0000916 (Subtarget->isTargetGlibc() || Subtarget->isTargetAndroid() ||
917 Subtarget->isTargetFuchsia()))
Chris Lattner8a236b62010-09-22 04:39:11 +0000918 switch (N->getPointerInfo().getAddrSpace()) {
919 case 256:
920 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
921 return false;
922 case 257:
923 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
924 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000925 // Address space 258 is not handled here, because it is not used to
926 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000927 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000928
Rafael Espindola3b2df102009-04-08 21:14:34 +0000929 return true;
930}
931
Sanjay Patelb5723d02015-10-13 15:12:27 +0000932/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
933/// mode. These wrap things that will resolve down into a symbol reference.
934/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000935bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000936 // If the addressing mode already has a symbol as the displacement, we can
937 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000938 if (AM.hasSymbolicDisplacement())
939 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000940
Reid Kleckner537917d2018-05-21 21:03:19 +0000941 bool IsRIPRel = N.getOpcode() == X86ISD::WrapperRIP;
942
943 // Only do this address mode folding for 64-bit if we're in the small code
944 // model.
945 // FIXME: But we can do GOTPCREL addressing in the medium code model.
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000946 CodeModel::Model M = TM.getCodeModel();
Reid Kleckner537917d2018-05-21 21:03:19 +0000947 if (Subtarget->is64Bit() && M != CodeModel::Small && M != CodeModel::Kernel)
948 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000949
Reid Kleckner537917d2018-05-21 21:03:19 +0000950 // Base and index reg must be 0 in order to use %rip as base.
951 if (IsRIPRel && AM.hasBaseOrIndexReg())
952 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000953
Reid Kleckner537917d2018-05-21 21:03:19 +0000954 // Make a local copy in case we can't do this fold.
955 X86ISelAddressMode Backup = AM;
956
957 int64_t Offset = 0;
958 SDValue N0 = N.getOperand(0);
959 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
960 AM.GV = G->getGlobal();
961 AM.SymbolFlags = G->getTargetFlags();
962 Offset = G->getOffset();
963 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
964 AM.CP = CP->getConstVal();
965 AM.Align = CP->getAlignment();
966 AM.SymbolFlags = CP->getTargetFlags();
967 Offset = CP->getOffset();
968 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
969 AM.ES = S->getSymbol();
970 AM.SymbolFlags = S->getTargetFlags();
971 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
972 AM.MCSym = S->getMCSymbol();
973 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
974 AM.JT = J->getIndex();
975 AM.SymbolFlags = J->getTargetFlags();
976 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
977 AM.BlockAddr = BA->getBlockAddress();
978 AM.SymbolFlags = BA->getTargetFlags();
979 Offset = BA->getOffset();
980 } else
981 llvm_unreachable("Unhandled symbol reference node.");
982
983 if (foldOffsetIntoAddress(Offset, AM)) {
984 AM = Backup;
985 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000986 }
987
Reid Kleckner537917d2018-05-21 21:03:19 +0000988 if (IsRIPRel)
989 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000990
Reid Kleckner537917d2018-05-21 21:03:19 +0000991 // Commit the changes now that we know this fold is safe.
992 return false;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000993}
994
Sanjay Patelb5723d02015-10-13 15:12:27 +0000995/// Add the specified node to the specified addressing mode, returning true if
996/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000997bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
998 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000999 return true;
1000
1001 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
1002 // a smaller encoding and avoids a scaled-index.
1003 if (AM.Scale == 2 &&
1004 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001005 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001006 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +00001007 AM.Scale = 1;
1008 }
1009
Dan Gohman05046082009-08-20 18:23:44 +00001010 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
1011 // because it has a smaller encoding.
1012 // TODO: Which other code models can use this?
1013 if (TM.getCodeModel() == CodeModel::Small &&
1014 Subtarget->is64Bit() &&
1015 AM.Scale == 1 &&
1016 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001017 AM.Base_Reg.getNode() == nullptr &&
1018 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +00001019 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +00001020 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001021 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +00001022
Dan Gohman824ab402009-07-22 23:26:55 +00001023 return false;
1024}
1025
Sanjay Patelefab8b02015-10-21 18:56:06 +00001026bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
1027 unsigned Depth) {
1028 // Add an artificial use to this node so that we can keep track of
1029 // it if it gets CSE'd with a different node.
1030 HandleSDNode Handle(N);
1031
1032 X86ISelAddressMode Backup = AM;
1033 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1034 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
1035 return false;
1036 AM = Backup;
1037
1038 // Try again after commuting the operands.
1039 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
1040 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
1041 return false;
1042 AM = Backup;
1043
1044 // If we couldn't fold both operands into the address at the same time,
1045 // see if we can just put each operand into a register and fold at least
1046 // the add.
1047 if (AM.BaseType == X86ISelAddressMode::RegBase &&
1048 !AM.Base_Reg.getNode() &&
1049 !AM.IndexReg.getNode()) {
1050 N = Handle.getValue();
1051 AM.Base_Reg = N.getOperand(0);
1052 AM.IndexReg = N.getOperand(1);
1053 AM.Scale = 1;
1054 return false;
1055 }
1056 N = Handle.getValue();
1057 return true;
1058}
1059
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001060// Insert a node into the DAG at least before the Pos node's position. This
1061// will reposition the node as needed, and will assign it a node ID that is <=
1062// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
1063// IDs! The selection DAG must no longer depend on their uniqueness when this
1064// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001065static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Nirav Dave8c5f47a2018-03-22 19:32:07 +00001066 if (N->getNodeId() == -1 ||
1067 (SelectionDAGISel::getUninvalidatedNodeId(N.getNode()) >
1068 SelectionDAGISel::getUninvalidatedNodeId(Pos.getNode()))) {
1069 DAG.RepositionNode(Pos->getIterator(), N.getNode());
1070 // Mark Node as invalid for pruning as after this it may be a successor to a
1071 // selected node but otherwise be in the same position of Pos.
1072 // Conservatively mark it with the same -abs(Id) to assure node id
1073 // invariant is preserved.
1074 N->setNodeId(Pos->getNodeId());
1075 SelectionDAGISel::InvalidateNodeId(N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001076 }
1077}
1078
Adam Nemet0c7caf42014-09-16 17:14:10 +00001079// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
1080// safe. This allows us to convert the shift and and into an h-register
1081// extract and a scaled index. Returns false if the simplification is
1082// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001083static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
1084 uint64_t Mask,
1085 SDValue Shift, SDValue X,
1086 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +00001087 if (Shift.getOpcode() != ISD::SRL ||
1088 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
1089 !Shift.hasOneUse())
1090 return true;
1091
1092 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
1093 if (ScaleLog <= 0 || ScaleLog >= 4 ||
1094 Mask != (0xffu << ScaleLog))
1095 return true;
1096
Craig Topper83e042a2013-08-15 05:57:07 +00001097 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001098 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001099 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
1100 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +00001101 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
1102 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001103 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +00001104 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
1105
Chandler Carrutheb21da02012-01-12 01:34:44 +00001106 // Insert the new nodes into the topological ordering. We must do this in
1107 // a valid topological ordering as nothing is going to go back and re-sort
1108 // these nodes. We continually insert before 'N' in sequence as this is
1109 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1110 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001111 insertDAGNode(DAG, N, Eight);
1112 insertDAGNode(DAG, N, Srl);
1113 insertDAGNode(DAG, N, NewMask);
1114 insertDAGNode(DAG, N, And);
1115 insertDAGNode(DAG, N, ShlCount);
1116 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +00001117 DAG.ReplaceAllUsesWith(N, Shl);
1118 AM.IndexReg = And;
1119 AM.Scale = (1 << ScaleLog);
1120 return false;
1121}
1122
Chandler Carruthaa01e662012-01-11 09:35:00 +00001123// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
1124// allows us to fold the shift into this addressing mode. Returns false if the
1125// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001126static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
1127 uint64_t Mask,
1128 SDValue Shift, SDValue X,
1129 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +00001130 if (Shift.getOpcode() != ISD::SHL ||
1131 !isa<ConstantSDNode>(Shift.getOperand(1)))
1132 return true;
1133
1134 // Not likely to be profitable if either the AND or SHIFT node has more
1135 // than one use (unless all uses are for address computation). Besides,
1136 // isel mechanism requires their node ids to be reused.
1137 if (!N.hasOneUse() || !Shift.hasOneUse())
1138 return true;
1139
1140 // Verify that the shift amount is something we can fold.
1141 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
1142 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
1143 return true;
1144
Craig Topper83e042a2013-08-15 05:57:07 +00001145 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001146 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001147 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001148 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
1149 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
1150
Chandler Carrutheb21da02012-01-12 01:34:44 +00001151 // Insert the new nodes into the topological ordering. We must do this in
1152 // a valid topological ordering as nothing is going to go back and re-sort
1153 // these nodes. We continually insert before 'N' in sequence as this is
1154 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1155 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001156 insertDAGNode(DAG, N, NewMask);
1157 insertDAGNode(DAG, N, NewAnd);
1158 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001159 DAG.ReplaceAllUsesWith(N, NewShift);
1160
1161 AM.Scale = 1 << ShiftAmt;
1162 AM.IndexReg = NewAnd;
1163 return false;
1164}
1165
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001166// Implement some heroics to detect shifts of masked values where the mask can
1167// be replaced by extending the shift and undoing that in the addressing mode
1168// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1169// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1170// the addressing mode. This results in code such as:
1171//
1172// int f(short *y, int *lookup_table) {
1173// ...
1174// return *y + lookup_table[*y >> 11];
1175// }
1176//
1177// Turning into:
1178// movzwl (%rdi), %eax
1179// movl %eax, %ecx
1180// shrl $11, %ecx
1181// addl (%rsi,%rcx,4), %eax
1182//
1183// Instead of:
1184// movzwl (%rdi), %eax
1185// movl %eax, %ecx
1186// shrl $9, %ecx
1187// andl $124, %rcx
1188// addl (%rsi,%rcx), %eax
1189//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001190// Note that this function assumes the mask is provided as a mask *after* the
1191// value is shifted. The input chain may or may not match that, but computing
1192// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001193static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1194 uint64_t Mask,
1195 SDValue Shift, SDValue X,
1196 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001197 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1198 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001199 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001200
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001201 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001202 unsigned MaskLZ = countLeadingZeros(Mask);
1203 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001204
1205 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001206 // from the trailing zeros of the mask.
1207 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001208
1209 // There is nothing we can do here unless the mask is removing some bits.
1210 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1211 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1212
1213 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001214 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001215
1216 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001217 // Also scale it down based on the size of the shift.
Davide Italiano5fc5d0a2017-07-19 18:09:46 +00001218 unsigned ScaleDown = (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
1219 if (MaskLZ < ScaleDown)
1220 return true;
1221 MaskLZ -= ScaleDown;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001222
1223 // The final check is to ensure that any masked out high bits of X are
1224 // already known to be zero. Otherwise, the mask has a semantic impact
1225 // other than masking out a couple of low bits. Unfortunately, because of
1226 // the mask, zero extensions will be removed from operands in some cases.
1227 // This code works extra hard to look through extensions because we can
1228 // replace them with zero extensions cheaply if necessary.
1229 bool ReplacingAnyExtend = false;
1230 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001231 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1232 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001233 // Assume that we'll replace the any-extend with a zero-extend, and
1234 // narrow the search to the extended value.
1235 X = X.getOperand(0);
1236 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1237 ReplacingAnyExtend = true;
1238 }
Craig Topper83e042a2013-08-15 05:57:07 +00001239 APInt MaskedHighBits =
1240 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Craig Topperd0af7e82017-04-28 05:31:46 +00001241 KnownBits Known;
1242 DAG.computeKnownBits(X, Known);
1243 if (MaskedHighBits != Known.Zero) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001244
1245 // We've identified a pattern that can be transformed into a single shift
1246 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001247 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001248 if (ReplacingAnyExtend) {
1249 assert(X.getValueType() != VT);
1250 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001251 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001252 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001253 X = NewX;
1254 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001255 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001256 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001257 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001258 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001259 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001260
1261 // Insert the new nodes into the topological ordering. We must do this in
1262 // a valid topological ordering as nothing is going to go back and re-sort
1263 // these nodes. We continually insert before 'N' in sequence as this is
1264 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1265 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001266 insertDAGNode(DAG, N, NewSRLAmt);
1267 insertDAGNode(DAG, N, NewSRL);
1268 insertDAGNode(DAG, N, NewSHLAmt);
1269 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001270 DAG.ReplaceAllUsesWith(N, NewSHL);
1271
1272 AM.Scale = 1 << AMShiftAmt;
1273 AM.IndexReg = NewSRL;
1274 return false;
1275}
Matt Morehouse9e658c92017-12-01 22:20:26 +00001276
Sanjay Patel85030aa2015-10-13 16:23:00 +00001277bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001278 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001279 SDLoc dl(N);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001280 LLVM_DEBUG({
1281 dbgs() << "MatchAddress: ";
1282 AM.dump(CurDAG);
1283 });
Matt Morehouse9e658c92017-12-01 22:20:26 +00001284 // Limit recursion.
1285 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001286 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001287
Chris Lattnerfea81da2009-06-27 04:16:01 +00001288 // If this is already a %rip relative address, we can only merge immediates
1289 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001290 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001291 if (AM.isRIPRelative()) {
1292 // FIXME: JumpTable and ExternalSymbol address currently don't like
1293 // displacements. It isn't very important, but this should be fixed for
1294 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001295 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1296 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001297
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001298 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001299 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001300 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001301 return true;
1302 }
1303
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001304 switch (N.getOpcode()) {
1305 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001306 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001307 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001308 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1309 // Use the symbol and don't prefix it.
1310 AM.MCSym = ESNode->getMCSymbol();
1311 return false;
1312 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001313 break;
1314 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001315 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001316 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001317 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001318 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001319 break;
1320 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001321
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001322 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001323 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001324 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001325 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001326 break;
1327
Rafael Espindola3b2df102009-04-08 21:14:34 +00001328 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001329 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001330 return false;
1331 break;
1332
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001333 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001334 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001335 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001336 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001337 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001338 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001339 return false;
1340 }
1341 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001342
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001343 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001344 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001345 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001346
Simon Pilgrim7f032312017-05-12 13:08:45 +00001347 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001348 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001349 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1350 // that the base operand remains free for further matching. If
1351 // the base doesn't end up getting used, a post-processing step
1352 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001353 if (Val == 1 || Val == 2 || Val == 3) {
1354 AM.Scale = 1 << Val;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001355 SDValue ShVal = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001356
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001357 // Okay, we know that we have a scale by now. However, if the scaled
1358 // value is an add of something and a constant, we can fold the
1359 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001360 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001361 AM.IndexReg = ShVal.getOperand(0);
1362 ConstantSDNode *AddVal = cast<ConstantSDNode>(ShVal.getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001363 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001364 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001365 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001366 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001367
1368 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001369 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001370 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001371 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001372 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001373
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001374 case ISD::SRL: {
1375 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001376 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001377
1378 SDValue And = N.getOperand(0);
1379 if (And.getOpcode() != ISD::AND) break;
1380 SDValue X = And.getOperand(0);
1381
1382 // We only handle up to 64-bit values here as those are what matter for
1383 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001384 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001385
1386 // The mask used for the transform is expected to be post-shift, but we
1387 // found the shift first so just apply the shift to the mask before passing
1388 // it down.
1389 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1390 !isa<ConstantSDNode>(And.getOperand(1)))
1391 break;
1392 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1393
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001394 // Try to fold the mask and shift into the scale, and return false if we
1395 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001396 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001397 return false;
1398 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001399 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001400
Dan Gohmanbf474952007-10-22 20:22:24 +00001401 case ISD::SMUL_LOHI:
1402 case ISD::UMUL_LOHI:
1403 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001404 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001405 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001406 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001407 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001408 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001409 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001410 AM.Base_Reg.getNode() == nullptr &&
1411 AM.IndexReg.getNode() == nullptr) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001412 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001413 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1414 CN->getZExtValue() == 9) {
1415 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001416
Simon Pilgrim7f032312017-05-12 13:08:45 +00001417 SDValue MulVal = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001418 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001419
1420 // Okay, we know that we have a scale by now. However, if the scaled
1421 // value is an add of something and a constant, we can fold the
1422 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001423 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001424 isa<ConstantSDNode>(MulVal.getOperand(1))) {
1425 Reg = MulVal.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001426 ConstantSDNode *AddVal =
Simon Pilgrim7f032312017-05-12 13:08:45 +00001427 cast<ConstantSDNode>(MulVal.getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001428 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001429 if (foldOffsetIntoAddress(Disp, AM))
Simon Pilgrim7f032312017-05-12 13:08:45 +00001430 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001431 } else {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001432 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001433 }
1434
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001435 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001436 return false;
1437 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001438 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001439 break;
1440
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001441 case ISD::SUB: {
1442 // Given A-B, if A can be completely folded into the address and
1443 // the index field with the index field unused, use -B as the index.
1444 // This is a win if a has multiple parts that can be folded into
1445 // the address. Also, this saves a mov if the base register has
1446 // other uses, since it avoids a two-address sub instruction, however
1447 // it costs an additional mov if the index register has other uses.
1448
Dan Gohman99ba4da2010-06-18 01:24:29 +00001449 // Add an artificial use to this node so that we can keep track of
1450 // it if it gets CSE'd with a different node.
1451 HandleSDNode Handle(N);
1452
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001453 // Test if the LHS of the sub can be folded.
1454 X86ISelAddressMode Backup = AM;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001455 if (matchAddressRecursively(N.getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001456 AM = Backup;
1457 break;
1458 }
1459 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001460 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001461 AM = Backup;
1462 break;
1463 }
Evan Cheng68333f52010-03-17 23:58:35 +00001464
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001465 int Cost = 0;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001466 SDValue RHS = Handle.getValue().getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001467 // If the RHS involves a register with multiple uses, this
1468 // transformation incurs an extra mov, due to the neg instruction
1469 // clobbering its operand.
1470 if (!RHS.getNode()->hasOneUse() ||
1471 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1472 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1473 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1474 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001475 RHS.getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001476 ++Cost;
1477 // If the base is a register with multiple uses, this
1478 // transformation may save a mov.
Benjamin Kramer58dadd52017-04-20 18:29:14 +00001479 // FIXME: Don't rely on DELETED_NODEs.
1480 if ((AM.BaseType == X86ISelAddressMode::RegBase && AM.Base_Reg.getNode() &&
1481 AM.Base_Reg->getOpcode() != ISD::DELETED_NODE &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001482 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001483 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1484 --Cost;
1485 // If the folded LHS was interesting, this transformation saves
1486 // address arithmetic.
1487 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1488 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1489 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1490 --Cost;
1491 // If it doesn't look like it may be an overall win, don't do it.
1492 if (Cost >= 0) {
1493 AM = Backup;
1494 break;
1495 }
1496
1497 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001498 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001499 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1500 AM.IndexReg = Neg;
1501 AM.Scale = 1;
1502
1503 // Insert the new nodes into the topological ordering.
Nirav Dave9ebefeb2017-03-23 18:25:17 +00001504 insertDAGNode(*CurDAG, Handle.getValue(), Zero);
1505 insertDAGNode(*CurDAG, Handle.getValue(), Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001506 return false;
1507 }
1508
Sanjay Patelefab8b02015-10-21 18:56:06 +00001509 case ISD::ADD:
1510 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001511 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001512 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001513
Sanjay Patel533c10c2015-11-09 23:31:38 +00001514 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001515 // We want to look through a transform in InstCombine and DAGCombiner that
1516 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001517 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001518 // An 'lea' can then be used to match the shift (multiply) and add:
1519 // and $1, %esi
1520 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001521 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1522 !matchAdd(N, AM, Depth))
1523 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001524 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001525
Evan Cheng827d30d2007-12-13 00:43:27 +00001526 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001527 // Perform some heroic transforms on an and of a constant-count shift
1528 // with a constant to enable use of the scaled offset field.
1529
Evan Cheng827d30d2007-12-13 00:43:27 +00001530 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001531 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001532
Chandler Carruthaa01e662012-01-11 09:35:00 +00001533 SDValue Shift = N.getOperand(0);
1534 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001535 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001536
1537 // We only handle up to 64-bit values here as those are what matter for
1538 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001539 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001540
Chandler Carruthb0049f42012-01-11 09:35:04 +00001541 if (!isa<ConstantSDNode>(N.getOperand(1)))
1542 break;
1543 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001544
Chandler Carruth51d30762012-01-11 08:48:20 +00001545 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001546 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001547 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001548
Chandler Carruth51d30762012-01-11 08:48:20 +00001549 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001550 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001551 return false;
1552
Chandler Carruthaa01e662012-01-11 09:35:00 +00001553 // Try to swap the mask and shift to place shifts which can be done as
1554 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001555 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001556 return false;
1557 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001558 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001559 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001560
Sanjay Patel85030aa2015-10-13 16:23:00 +00001561 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001562}
1563
Sanjay Patelb5723d02015-10-13 15:12:27 +00001564/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001565/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001566bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001567 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001568 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001569 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001570 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001571 AM.IndexReg = N;
1572 AM.Scale = 1;
1573 return false;
1574 }
1575
1576 // Otherwise, we cannot select it.
1577 return true;
1578 }
1579
1580 // Default, generate it as a register.
1581 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001582 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001583 return false;
1584}
1585
Craig Topperc314f462017-11-13 17:53:59 +00001586/// Helper for selectVectorAddr. Handles things that can be folded into a
1587/// gather scatter address. The index register and scale should have already
1588/// been handled.
1589bool X86DAGToDAGISel::matchVectorAddress(SDValue N, X86ISelAddressMode &AM) {
1590 // TODO: Support other operations.
1591 switch (N.getOpcode()) {
Craig Topperaf4eb172018-01-10 19:16:05 +00001592 case ISD::Constant: {
1593 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
1594 if (!foldOffsetIntoAddress(Val, AM))
1595 return false;
1596 break;
1597 }
Craig Topperc314f462017-11-13 17:53:59 +00001598 case X86ISD::Wrapper:
1599 if (!matchWrapper(N, AM))
1600 return false;
1601 break;
1602 }
1603
1604 return matchAddressBase(N, AM);
1605}
1606
Craig Topperbb001c6d2017-11-10 19:26:04 +00001607bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1608 SDValue &Scale, SDValue &Index,
1609 SDValue &Disp, SDValue &Segment) {
Craig Topperc314f462017-11-13 17:53:59 +00001610 X86ISelAddressMode AM;
Craig Topperee740442017-11-22 08:10:54 +00001611 auto *Mgs = cast<X86MaskedGatherScatterSDNode>(Parent);
1612 AM.IndexReg = Mgs->getIndex();
Craig Topperaf4eb172018-01-10 19:16:05 +00001613 AM.Scale = cast<ConstantSDNode>(Mgs->getScale())->getZExtValue();
Craig Topperbb001c6d2017-11-10 19:26:04 +00001614
Craig Topperbb001c6d2017-11-10 19:26:04 +00001615 unsigned AddrSpace = cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001616 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001617 if (AddrSpace == 256)
1618 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1619 if (AddrSpace == 257)
1620 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001621 if (AddrSpace == 258)
1622 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001623
Craig Topperaf4eb172018-01-10 19:16:05 +00001624 // Try to match into the base and displacement fields.
1625 if (matchVectorAddress(N, AM))
Craig Topperc314f462017-11-13 17:53:59 +00001626 return false;
1627
1628 MVT VT = N.getSimpleValueType();
1629 if (AM.BaseType == X86ISelAddressMode::RegBase) {
1630 if (!AM.Base_Reg.getNode())
1631 AM.Base_Reg = CurDAG->getRegister(0, VT);
1632 }
1633
1634 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001635 return true;
1636}
1637
Sanjay Patelb5723d02015-10-13 15:12:27 +00001638/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001639/// It returns the operands which make up the maximal addressing mode it can
1640/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001641///
1642/// Parent is the parent node of the addr operand that is being matched. It
1643/// is always a load, store, atomic node, or null. It is only null when
1644/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001645bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001646 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001647 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001648 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001649
Chris Lattner8a236b62010-09-22 04:39:11 +00001650 if (Parent &&
1651 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1652 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001653 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001654 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001655 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1656 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1657 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001658 unsigned AddrSpace =
1659 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001660 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001661 if (AddrSpace == 256)
1662 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1663 if (AddrSpace == 257)
1664 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001665 if (AddrSpace == 258)
1666 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001667 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001668
Sanjay Patel85030aa2015-10-13 16:23:00 +00001669 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001670 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001671
Craig Topper83e042a2013-08-15 05:57:07 +00001672 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001673 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001674 if (!AM.Base_Reg.getNode())
1675 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001676 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001677
Gabor Greiff304a7a2008-08-28 21:40:38 +00001678 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001679 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001680
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001681 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001682 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001683}
1684
Craig Topper8078dd22017-08-21 16:04:04 +00001685// We can only fold a load if all nodes between it and the root node have a
1686// single use. If there are additional uses, we could end up duplicating the
1687// load.
1688static bool hasSingleUsesFromRoot(SDNode *Root, SDNode *N) {
1689 SDNode *User = *N->use_begin();
1690 while (User != Root) {
1691 if (!User->hasOneUse())
1692 return false;
1693 User = *User->use_begin();
1694 }
1695
1696 return true;
1697}
1698
Sanjay Patelb5723d02015-10-13 15:12:27 +00001699/// Match a scalar SSE load. In particular, we want to match a load whose top
1700/// elements are either undef or zeros. The load flavor is derived from the
1701/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001702///
1703/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001704/// PatternChainNode: this is the matched node that has a chain input and
1705/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001706bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001707 SDValue N, SDValue &Base,
1708 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001709 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001710 SDValue &PatternNodeWithChain) {
Craig Topper36ecce92016-12-12 07:57:24 +00001711 // We can allow a full vector load here since narrowing a load is ok.
1712 if (ISD::isNON_EXTLoad(N.getNode())) {
1713 PatternNodeWithChain = N;
1714 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001715 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1716 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001717 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1718 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1719 Segment);
1720 }
1721 }
1722
1723 // We can also match the special zero extended load opcode.
1724 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1725 PatternNodeWithChain = N;
1726 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001727 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1728 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001729 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1730 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1731 Segment);
1732 }
1733 }
1734
Craig Topper991d1ca2016-11-26 17:29:25 +00001735 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1736 // once. Otherwise the load might get duplicated and the chain output of the
1737 // duplicate load will not be observed by all dependencies.
1738 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001739 PatternNodeWithChain = N.getOperand(0);
1740 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001741 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001742 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1743 hasSingleUsesFromRoot(Root, N.getNode())) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001744 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001745 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1746 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001747 }
1748 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001749
1750 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001751 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001752 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001753 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001754 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001755 N.getOperand(0).getNode()->hasOneUse()) {
1756 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1757 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001758 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001759 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1760 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Toppere266e122016-11-26 18:43:24 +00001761 // Okay, this is a zero extending load. Fold it.
1762 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1763 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1764 Segment);
1765 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001766 }
Craig Toppere266e122016-11-26 18:43:24 +00001767
Chris Lattner398195e2006-10-07 21:55:32 +00001768 return false;
1769}
1770
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001771
Sanjay Patel85030aa2015-10-13 16:23:00 +00001772bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001773 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1774 uint64_t ImmVal = CN->getZExtValue();
Craig Topper0a3bceb2017-09-13 02:29:59 +00001775 if (!isUInt<32>(ImmVal))
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001776 return false;
1777
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001778 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001779 return true;
1780 }
1781
1782 // In static codegen with small code model, we can get the address of a label
Simon Pilgrim3d141582018-06-06 10:52:10 +00001783 // into a register with 'movl'
1784 if (N->getOpcode() != X86ISD::Wrapper)
1785 return false;
1786
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001787 N = N.getOperand(0);
1788
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001789 // At least GNU as does not accept 'movl' for TPOFF relocations.
1790 // FIXME: We could use 'movl' when we know we are targeting MC.
1791 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001792 return false;
1793
1794 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001795 if (N->getOpcode() != ISD::TargetGlobalAddress)
1796 return TM.getCodeModel() == CodeModel::Small;
1797
1798 Optional<ConstantRange> CR =
1799 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1800 if (!CR)
1801 return TM.getCodeModel() == CodeModel::Small;
1802
1803 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001804}
1805
Sanjay Patel85030aa2015-10-13 16:23:00 +00001806bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001807 SDValue &Scale, SDValue &Index,
1808 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001809 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1810 SDLoc DL(N);
Matt Morehouse9e658c92017-12-01 22:20:26 +00001811
Sanjay Patel85030aa2015-10-13 16:23:00 +00001812 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001813 return false;
1814
Tim Northover6833e3f2013-06-10 20:43:49 +00001815 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1816 if (RN && RN->getReg() == 0)
1817 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001818 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001819 // Base could already be %rip, particularly in the x32 ABI.
1820 Base = SDValue(CurDAG->getMachineNode(
1821 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001822 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001823 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001824 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001825 0);
1826 }
1827
1828 RN = dyn_cast<RegisterSDNode>(Index);
1829 if (RN && RN->getReg() == 0)
1830 Index = CurDAG->getRegister(0, MVT::i64);
1831 else {
1832 assert(Index.getValueType() == MVT::i32 &&
1833 "Expect to be extending 32-bit registers for use in LEA");
1834 Index = SDValue(CurDAG->getMachineNode(
1835 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001836 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001837 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001838 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1839 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001840 0);
1841 }
1842
1843 return true;
1844}
1845
Sanjay Patelb5723d02015-10-13 15:12:27 +00001846/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001847/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001848bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001849 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001850 SDValue &Index, SDValue &Disp,
1851 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001852 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001853
Justin Bogner32ad24d2016-04-12 21:34:24 +00001854 // Save the DL and VT before calling matchAddress, it can invalidate N.
1855 SDLoc DL(N);
1856 MVT VT = N.getSimpleValueType();
1857
Rafael Espindolabb834f02009-04-10 10:09:34 +00001858 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1859 // segments.
1860 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001861 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001862 AM.Segment = T;
Matt Morehouse9e658c92017-12-01 22:20:26 +00001863 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001864 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001865 assert (T == AM.Segment);
1866 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001867
Evan Cheng77d86ff2006-02-25 10:09:08 +00001868 unsigned Complexity = 0;
1869 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001870 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001871 Complexity = 1;
1872 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001873 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001874 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1875 Complexity = 4;
1876
Gabor Greiff304a7a2008-08-28 21:40:38 +00001877 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001878 Complexity++;
1879 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001880 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001881
Chris Lattner3e1d9172007-03-20 06:08:29 +00001882 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1883 // a simple shift.
1884 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001885 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001886
1887 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001888 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001889 // optimal (especially for code size consideration). LEA is nice because of
1890 // its three-address nature. Tweak the cost function again when we can run
1891 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001892 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001893 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001894 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001895 Complexity = 4;
1896 else
1897 Complexity += 2;
1898 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001899
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001900 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001901 Complexity++;
1902
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001903 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001904 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001905 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001906
Justin Bogner32ad24d2016-04-12 21:34:24 +00001907 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001908 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001909}
1910
Sanjay Patelb5723d02015-10-13 15:12:27 +00001911/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001912bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001913 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001914 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001915 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1916 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001917
Chris Lattner7d2b0492009-06-20 20:38:48 +00001918 X86ISelAddressMode AM;
1919 AM.GV = GA->getGlobal();
1920 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001921 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001922 AM.SymbolFlags = GA->getTargetFlags();
1923
Owen Anderson9f944592009-08-11 20:47:22 +00001924 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001925 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001926 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001927 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001928 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001929 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001930
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001931 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001932 return true;
1933}
1934
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001935bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1936 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1937 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1938 N.getValueType());
1939 return true;
1940 }
1941
Peter Collingbourne235c2752016-12-08 19:01:00 +00001942 // Keep track of the original value type and whether this value was
1943 // truncated. If we see a truncation from pointer type to VT that truncates
1944 // bits that are known to be zero, we can use a narrow reference.
1945 EVT VT = N.getValueType();
1946 bool WasTruncated = false;
1947 if (N.getOpcode() == ISD::TRUNCATE) {
1948 WasTruncated = true;
1949 N = N.getOperand(0);
1950 }
1951
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001952 if (N.getOpcode() != X86ISD::Wrapper)
1953 return false;
1954
Peter Collingbourne235c2752016-12-08 19:01:00 +00001955 // We can only use non-GlobalValues as immediates if they were not truncated,
1956 // as we do not have any range information. If we have a GlobalValue and the
1957 // address was not truncated, we can select it as an operand directly.
1958 unsigned Opc = N.getOperand(0)->getOpcode();
1959 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1960 Op = N.getOperand(0);
1961 // We can only select the operand directly if we didn't have to look past a
1962 // truncate.
1963 return !WasTruncated;
1964 }
1965
1966 // Check that the global's range fits into VT.
1967 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1968 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1969 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1970 return false;
1971
1972 // Okay, we can use a narrow reference.
1973 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1974 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001975 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001976}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001977
Craig Topper78a77042017-11-08 20:17:33 +00001978bool X86DAGToDAGISel::tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001979 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001980 SDValue &Index, SDValue &Disp,
1981 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001982 if (!ISD::isNON_EXTLoad(N.getNode()) ||
Craig Topper78a77042017-11-08 20:17:33 +00001983 !IsProfitableToFold(N, P, Root) ||
1984 !IsLegalToFold(N, P, Root, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001985 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001986
Sanjay Patel85030aa2015-10-13 16:23:00 +00001987 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001988 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001989}
1990
Craig Topperd6564102018-04-27 22:15:33 +00001991bool X86DAGToDAGISel::tryFoldVecLoad(SDNode *Root, SDNode *P, SDValue N,
1992 SDValue &Base, SDValue &Scale,
1993 SDValue &Index, SDValue &Disp,
1994 SDValue &Segment) {
1995 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1996 useNonTemporalLoad(cast<LoadSDNode>(N)) ||
1997 !IsProfitableToFold(N, P, Root) ||
1998 !IsLegalToFold(N, P, Root, OptLevel))
1999 return false;
2000
2001 return selectAddr(N.getNode(),
2002 N.getOperand(1), Base, Scale, Index, Disp, Segment);
2003}
2004
Sanjay Patelb5723d02015-10-13 15:12:27 +00002005/// Return an SDNode that returns the value of the global base register.
2006/// Output instructions required to initialize the global base register,
2007/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00002008SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00002009 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00002010 auto &DL = MF->getDataLayout();
2011 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00002012}
2013
Peter Collingbourneef089bd2017-02-09 22:02:28 +00002014bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
2015 if (N->getOpcode() == ISD::TRUNCATE)
2016 N = N->getOperand(0).getNode();
2017 if (N->getOpcode() != X86ISD::Wrapper)
2018 return false;
2019
2020 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
2021 if (!GA)
2022 return false;
2023
2024 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
2025 return CR && CR->getSignedMin().sge(-1ull << Width) &&
2026 CR->getSignedMax().slt(1ull << Width);
2027}
2028
Sanjay Patelb5723d02015-10-13 15:12:27 +00002029/// Test whether the given X86ISD::CMP node has any uses which require the SF
2030/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00002031static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002032 // Examine each user of the node.
2033 for (SDNode::use_iterator UI = N->use_begin(),
2034 UE = N->use_end(); UI != UE; ++UI) {
2035 // Only examine CopyToReg uses.
2036 if (UI->getOpcode() != ISD::CopyToReg)
2037 return false;
2038 // Only examine CopyToReg uses that copy to EFLAGS.
2039 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
2040 X86::EFLAGS)
2041 return false;
2042 // Examine each user of the CopyToReg use.
2043 for (SDNode::use_iterator FlagUI = UI->use_begin(),
2044 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
2045 // Only examine the Flag result.
2046 if (FlagUI.getUse().getResNo() != 1) continue;
2047 // Anything unusual: assume conservatively.
2048 if (!FlagUI->isMachineOpcode()) return false;
2049 // Examine the opcode of the user.
2050 switch (FlagUI->getMachineOpcode()) {
2051 // These comparisons don't treat the most significant bit specially.
2052 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
2053 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
2054 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
2055 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00002056 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
2057 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002058 case X86::CMOVA16rr: case X86::CMOVA16rm:
2059 case X86::CMOVA32rr: case X86::CMOVA32rm:
2060 case X86::CMOVA64rr: case X86::CMOVA64rm:
2061 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
2062 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
2063 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
2064 case X86::CMOVB16rr: case X86::CMOVB16rm:
2065 case X86::CMOVB32rr: case X86::CMOVB32rm:
2066 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00002067 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
2068 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
2069 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002070 case X86::CMOVE16rr: case X86::CMOVE16rm:
2071 case X86::CMOVE32rr: case X86::CMOVE32rm:
2072 case X86::CMOVE64rr: case X86::CMOVE64rm:
2073 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
2074 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
2075 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
2076 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
2077 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
2078 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
2079 case X86::CMOVP16rr: case X86::CMOVP16rm:
2080 case X86::CMOVP32rr: case X86::CMOVP32rm:
2081 case X86::CMOVP64rr: case X86::CMOVP64rm:
2082 continue;
2083 // Anything else: assume conservatively.
2084 default: return false;
2085 }
2086 }
2087 }
2088 return true;
2089}
2090
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002091/// Test whether the given node which sets flags has any uses which require the
2092/// CF flag to be accurate.
2093static bool hasNoCarryFlagUses(SDNode *N) {
2094 // Examine each user of the node.
2095 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); UI != UE;
2096 ++UI) {
2097 // Only check things that use the flags.
2098 if (UI.getUse().getResNo() != 1)
2099 continue;
2100 // Only examine CopyToReg uses.
2101 if (UI->getOpcode() != ISD::CopyToReg)
2102 return false;
2103 // Only examine CopyToReg uses that copy to EFLAGS.
2104 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() != X86::EFLAGS)
2105 return false;
2106 // Examine each user of the CopyToReg use.
2107 for (SDNode::use_iterator FlagUI = UI->use_begin(), FlagUE = UI->use_end();
2108 FlagUI != FlagUE; ++FlagUI) {
2109 // Only examine the Flag result.
2110 if (FlagUI.getUse().getResNo() != 1)
2111 continue;
2112 // Anything unusual: assume conservatively.
2113 if (!FlagUI->isMachineOpcode())
2114 return false;
2115 // Examine the opcode of the user.
2116 switch (FlagUI->getMachineOpcode()) {
2117 // Comparisons which don't examine the CF flag.
2118 case X86::SETOr: case X86::SETNOr: case X86::SETEr: case X86::SETNEr:
2119 case X86::SETSr: case X86::SETNSr: case X86::SETPr: case X86::SETNPr:
2120 case X86::SETLr: case X86::SETGEr: case X86::SETLEr: case X86::SETGr:
2121 case X86::JO_1: case X86::JNO_1: case X86::JE_1: case X86::JNE_1:
2122 case X86::JS_1: case X86::JNS_1: case X86::JP_1: case X86::JNP_1:
2123 case X86::JL_1: case X86::JGE_1: case X86::JLE_1: case X86::JG_1:
2124 case X86::CMOVO16rr: case X86::CMOVO32rr: case X86::CMOVO64rr:
2125 case X86::CMOVO16rm: case X86::CMOVO32rm: case X86::CMOVO64rm:
2126 case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr:
2127 case X86::CMOVNO16rm: case X86::CMOVNO32rm: case X86::CMOVNO64rm:
2128 case X86::CMOVE16rr: case X86::CMOVE32rr: case X86::CMOVE64rr:
2129 case X86::CMOVE16rm: case X86::CMOVE32rm: case X86::CMOVE64rm:
2130 case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
2131 case X86::CMOVNE16rm: case X86::CMOVNE32rm: case X86::CMOVNE64rm:
2132 case X86::CMOVS16rr: case X86::CMOVS32rr: case X86::CMOVS64rr:
2133 case X86::CMOVS16rm: case X86::CMOVS32rm: case X86::CMOVS64rm:
2134 case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
2135 case X86::CMOVNS16rm: case X86::CMOVNS32rm: case X86::CMOVNS64rm:
2136 case X86::CMOVP16rr: case X86::CMOVP32rr: case X86::CMOVP64rr:
2137 case X86::CMOVP16rm: case X86::CMOVP32rm: case X86::CMOVP64rm:
2138 case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
2139 case X86::CMOVNP16rm: case X86::CMOVNP32rm: case X86::CMOVNP64rm:
2140 case X86::CMOVL16rr: case X86::CMOVL32rr: case X86::CMOVL64rr:
2141 case X86::CMOVL16rm: case X86::CMOVL32rm: case X86::CMOVL64rm:
2142 case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
2143 case X86::CMOVGE16rm: case X86::CMOVGE32rm: case X86::CMOVGE64rm:
2144 case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
2145 case X86::CMOVLE16rm: case X86::CMOVLE32rm: case X86::CMOVLE64rm:
2146 case X86::CMOVG16rr: case X86::CMOVG32rr: case X86::CMOVG64rr:
2147 case X86::CMOVG16rm: case X86::CMOVG32rm: case X86::CMOVG64rm:
2148 continue;
2149 // Anything else: assume conservatively.
2150 default:
2151 return false;
2152 }
2153 }
2154 }
2155 return true;
2156}
2157
Sanjay Patelb5723d02015-10-13 15:12:27 +00002158/// Check whether or not the chain ending in StoreNode is suitable for doing
Chandler Carruth96db3082017-08-25 02:06:36 +00002159/// the {load; op; store} to modify transformation.
2160static bool isFusableLoadOpStorePattern(StoreSDNode *StoreNode,
2161 SDValue StoredVal, SelectionDAG *CurDAG,
2162 LoadSDNode *&LoadNode,
2163 SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002164 // is the stored value result 0 of the load?
2165 if (StoredVal.getResNo() != 0) return false;
2166
2167 // are there other uses of the loaded value than the inc or dec?
2168 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2169
Joel Jones68d59e82012-03-29 05:45:48 +00002170 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002171 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002172 return false;
2173
Evan Cheng3e869f02012-04-12 19:14:21 +00002174 SDValue Load = StoredVal->getOperand(0);
2175 // Is the stored value a non-extending and non-indexed load?
2176 if (!ISD::isNormalLoad(Load.getNode())) return false;
2177
2178 // Return LoadNode by reference.
2179 LoadNode = cast<LoadSDNode>(Load);
Evan Cheng3e869f02012-04-12 19:14:21 +00002180
2181 // Is store the only read of the loaded value?
2182 if (!Load.hasOneUse())
2183 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002184
Evan Cheng3e869f02012-04-12 19:14:21 +00002185 // Is the address of the store the same as the load?
2186 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2187 LoadNode->getOffset() != StoreNode->getOffset())
2188 return false;
2189
Nirav Dave3264c1b2018-03-19 20:19:46 +00002190 bool FoundLoad = false;
2191 SmallVector<SDValue, 4> ChainOps;
2192 SmallVector<const SDNode *, 4> LoopWorklist;
2193 SmallPtrSet<const SDNode *, 16> Visited;
2194 const unsigned int Max = 1024;
2195
2196 // Visualization of Load-Op-Store fusion:
2197 // -------------------------
2198 // Legend:
2199 // *-lines = Chain operand dependencies.
2200 // |-lines = Normal operand dependencies.
2201 // Dependencies flow down and right. n-suffix references multiple nodes.
2202 //
2203 // C Xn C
2204 // * * *
2205 // * * *
2206 // Xn A-LD Yn TF Yn
2207 // * * \ | * |
2208 // * * \ | * |
2209 // * * \ | => A--LD_OP_ST
2210 // * * \| \
2211 // TF OP \
2212 // * | \ Zn
2213 // * | \
2214 // A-ST Zn
2215 //
2216
2217 // This merge induced dependences from: #1: Xn -> LD, OP, Zn
2218 // #2: Yn -> LD
2219 // #3: ST -> Zn
2220
2221 // Ensure the transform is safe by checking for the dual
2222 // dependencies to make sure we do not induce a loop.
2223
2224 // As LD is a predecessor to both OP and ST we can do this by checking:
2225 // a). if LD is a predecessor to a member of Xn or Yn.
2226 // b). if a Zn is a predecessor to ST.
2227
2228 // However, (b) can only occur through being a chain predecessor to
2229 // ST, which is the same as Zn being a member or predecessor of Xn,
2230 // which is a subset of LD being a predecessor of Xn. So it's
2231 // subsumed by check (a).
2232
Evan Cheng3e869f02012-04-12 19:14:21 +00002233 SDValue Chain = StoreNode->getChain();
2234
Nirav Dave3264c1b2018-03-19 20:19:46 +00002235 // Gather X elements in ChainOps.
Evan Cheng3e869f02012-04-12 19:14:21 +00002236 if (Chain == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002237 FoundLoad = true;
2238 ChainOps.push_back(Load.getOperand(0));
Nirav Dave0fab4172018-03-09 20:58:07 +00002239 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Evan Cheng3e869f02012-04-12 19:14:21 +00002240 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2241 SDValue Op = Chain.getOperand(i);
2242 if (Op == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002243 FoundLoad = true;
Nirav Davee14300e2017-02-02 14:39:26 +00002244 // Drop Load, but keep its chain. No cycle check necessary.
2245 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00002246 continue;
2247 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002248 LoopWorklist.push_back(Op.getNode());
Evan Cheng3e869f02012-04-12 19:14:21 +00002249 ChainOps.push_back(Op);
2250 }
Nirav Daved668f692018-03-09 20:57:42 +00002251 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002252
2253 if (!FoundLoad)
Nirav Dave0fab4172018-03-09 20:58:07 +00002254 return false;
2255
Nirav Dave3264c1b2018-03-19 20:19:46 +00002256 // Worklist is currently Xn. Add Yn to worklist.
2257 for (SDValue Op : StoredVal->ops())
2258 if (Op.getNode() != LoadNode)
2259 LoopWorklist.push_back(Op.getNode());
2260
2261 // Check (a) if Load is a predecessor to Xn + Yn
2262 if (SDNode::hasPredecessorHelper(Load.getNode(), Visited, LoopWorklist, Max,
2263 true))
2264 return false;
2265
2266 InputChain =
2267 CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ChainOps);
Nirav Dave0fab4172018-03-09 20:58:07 +00002268 return true;
Nirav Dave042678b2018-03-10 02:16:15 +00002269}
Joel Jones68d59e82012-03-29 05:45:48 +00002270
Chandler Carruth4b611a82017-08-25 22:50:52 +00002271// Change a chain of {load; op; store} of the same value into a simple op
2272// through memory of that value, if the uses of the modified value and its
2273// address are suitable.
2274//
2275// The tablegen pattern memory operand pattern is currently not able to match
2276// the case where the EFLAGS on the original operation are used.
2277//
2278// To move this to tablegen, we'll need to improve tablegen to allow flags to
2279// be transferred from a node in the pattern to the result node, probably with
2280// a new keyword. For example, we have this
Chandler Carruth03258f22017-08-25 02:04:03 +00002281// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2282// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2283// (implicit EFLAGS)]>;
2284// but maybe need something like this
2285// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2286// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2287// (transferrable EFLAGS)]>;
2288//
Chandler Carruth4b611a82017-08-25 22:50:52 +00002289// Until then, we manually fold these and instruction select the operation
2290// here.
Chandler Carruth03258f22017-08-25 02:04:03 +00002291bool X86DAGToDAGISel::foldLoadStoreIntoMemOperand(SDNode *Node) {
2292 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2293 SDValue StoredVal = StoreNode->getOperand(1);
2294 unsigned Opc = StoredVal->getOpcode();
2295
Chandler Carruth4b611a82017-08-25 22:50:52 +00002296 // Before we try to select anything, make sure this is memory operand size
2297 // and opcode we can handle. Note that this must match the code below that
2298 // actually lowers the opcodes.
Chandler Carruth96db3082017-08-25 02:06:36 +00002299 EVT MemVT = StoreNode->getMemoryVT();
Chandler Carruth4b611a82017-08-25 22:50:52 +00002300 if (MemVT != MVT::i64 && MemVT != MVT::i32 && MemVT != MVT::i16 &&
2301 MemVT != MVT::i8)
Chandler Carruth96db3082017-08-25 02:06:36 +00002302 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002303 switch (Opc) {
2304 default:
Chandler Carruth96db3082017-08-25 02:06:36 +00002305 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002306 case X86ISD::INC:
2307 case X86ISD::DEC:
2308 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002309 case X86ISD::ADC:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002310 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002311 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002312 case X86ISD::AND:
2313 case X86ISD::OR:
2314 case X86ISD::XOR:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002315 break;
2316 }
Chandler Carruth96db3082017-08-25 02:06:36 +00002317
Chandler Carruth03258f22017-08-25 02:04:03 +00002318 LoadSDNode *LoadNode = nullptr;
2319 SDValue InputChain;
Chandler Carruth96db3082017-08-25 02:06:36 +00002320 if (!isFusableLoadOpStorePattern(StoreNode, StoredVal, CurDAG, LoadNode,
2321 InputChain))
Chandler Carruth03258f22017-08-25 02:04:03 +00002322 return false;
2323
2324 SDValue Base, Scale, Index, Disp, Segment;
2325 if (!selectAddr(LoadNode, LoadNode->getBasePtr(), Base, Scale, Index, Disp,
2326 Segment))
2327 return false;
2328
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002329 auto SelectOpcode = [&](unsigned Opc64, unsigned Opc32, unsigned Opc16,
Chandler Carruth38e2b502017-09-08 18:23:42 +00002330 unsigned Opc8) {
Chandler Carruth4b611a82017-08-25 22:50:52 +00002331 switch (MemVT.getSimpleVT().SimpleTy) {
2332 case MVT::i64:
2333 return Opc64;
2334 case MVT::i32:
2335 return Opc32;
2336 case MVT::i16:
2337 return Opc16;
2338 case MVT::i8:
2339 return Opc8;
2340 default:
2341 llvm_unreachable("Invalid size!");
2342 }
2343 };
2344
2345 MachineSDNode *Result;
2346 switch (Opc) {
2347 case X86ISD::INC:
2348 case X86ISD::DEC: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002349 unsigned NewOpc =
2350 Opc == X86ISD::INC
2351 ? SelectOpcode(X86::INC64m, X86::INC32m, X86::INC16m, X86::INC8m)
2352 : SelectOpcode(X86::DEC64m, X86::DEC32m, X86::DEC16m, X86::DEC8m);
Chandler Carruth4b611a82017-08-25 22:50:52 +00002353 const SDValue Ops[] = {Base, Scale, Index, Disp, Segment, InputChain};
2354 Result =
2355 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2356 break;
2357 }
2358 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002359 case X86ISD::ADC:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002360 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002361 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002362 case X86ISD::AND:
2363 case X86ISD::OR:
2364 case X86ISD::XOR: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002365 auto SelectRegOpcode = [SelectOpcode](unsigned Opc) {
2366 switch (Opc) {
2367 case X86ISD::ADD:
2368 return SelectOpcode(X86::ADD64mr, X86::ADD32mr, X86::ADD16mr,
2369 X86::ADD8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002370 case X86ISD::ADC:
2371 return SelectOpcode(X86::ADC64mr, X86::ADC32mr, X86::ADC16mr,
2372 X86::ADC8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002373 case X86ISD::SUB:
2374 return SelectOpcode(X86::SUB64mr, X86::SUB32mr, X86::SUB16mr,
2375 X86::SUB8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002376 case X86ISD::SBB:
2377 return SelectOpcode(X86::SBB64mr, X86::SBB32mr, X86::SBB16mr,
2378 X86::SBB8mr);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002379 case X86ISD::AND:
2380 return SelectOpcode(X86::AND64mr, X86::AND32mr, X86::AND16mr,
2381 X86::AND8mr);
2382 case X86ISD::OR:
2383 return SelectOpcode(X86::OR64mr, X86::OR32mr, X86::OR16mr, X86::OR8mr);
2384 case X86ISD::XOR:
2385 return SelectOpcode(X86::XOR64mr, X86::XOR32mr, X86::XOR16mr,
2386 X86::XOR8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002387 default:
2388 llvm_unreachable("Invalid opcode!");
2389 }
2390 };
2391 auto SelectImm8Opcode = [SelectOpcode](unsigned Opc) {
2392 switch (Opc) {
2393 case X86ISD::ADD:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002394 return SelectOpcode(X86::ADD64mi8, X86::ADD32mi8, X86::ADD16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002395 case X86ISD::ADC:
2396 return SelectOpcode(X86::ADC64mi8, X86::ADC32mi8, X86::ADC16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002397 case X86ISD::SUB:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002398 return SelectOpcode(X86::SUB64mi8, X86::SUB32mi8, X86::SUB16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002399 case X86ISD::SBB:
2400 return SelectOpcode(X86::SBB64mi8, X86::SBB32mi8, X86::SBB16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002401 case X86ISD::AND:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002402 return SelectOpcode(X86::AND64mi8, X86::AND32mi8, X86::AND16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002403 case X86ISD::OR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002404 return SelectOpcode(X86::OR64mi8, X86::OR32mi8, X86::OR16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002405 case X86ISD::XOR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002406 return SelectOpcode(X86::XOR64mi8, X86::XOR32mi8, X86::XOR16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002407 default:
2408 llvm_unreachable("Invalid opcode!");
2409 }
2410 };
2411 auto SelectImmOpcode = [SelectOpcode](unsigned Opc) {
2412 switch (Opc) {
2413 case X86ISD::ADD:
2414 return SelectOpcode(X86::ADD64mi32, X86::ADD32mi, X86::ADD16mi,
2415 X86::ADD8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002416 case X86ISD::ADC:
2417 return SelectOpcode(X86::ADC64mi32, X86::ADC32mi, X86::ADC16mi,
2418 X86::ADC8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002419 case X86ISD::SUB:
2420 return SelectOpcode(X86::SUB64mi32, X86::SUB32mi, X86::SUB16mi,
2421 X86::SUB8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002422 case X86ISD::SBB:
2423 return SelectOpcode(X86::SBB64mi32, X86::SBB32mi, X86::SBB16mi,
2424 X86::SBB8mi);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002425 case X86ISD::AND:
2426 return SelectOpcode(X86::AND64mi32, X86::AND32mi, X86::AND16mi,
2427 X86::AND8mi);
2428 case X86ISD::OR:
2429 return SelectOpcode(X86::OR64mi32, X86::OR32mi, X86::OR16mi,
2430 X86::OR8mi);
2431 case X86ISD::XOR:
2432 return SelectOpcode(X86::XOR64mi32, X86::XOR32mi, X86::XOR16mi,
2433 X86::XOR8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002434 default:
2435 llvm_unreachable("Invalid opcode!");
2436 }
2437 };
2438
2439 unsigned NewOpc = SelectRegOpcode(Opc);
2440 SDValue Operand = StoredVal->getOperand(1);
2441
2442 // See if the operand is a constant that we can fold into an immediate
2443 // operand.
2444 if (auto *OperandC = dyn_cast<ConstantSDNode>(Operand)) {
2445 auto OperandV = OperandC->getAPIntValue();
2446
2447 // Check if we can shrink the operand enough to fit in an immediate (or
2448 // fit into a smaller immediate) by negating it and switching the
2449 // operation.
Chandler Carruthacbcf062017-09-08 00:17:12 +00002450 if ((Opc == X86ISD::ADD || Opc == X86ISD::SUB) &&
2451 ((MemVT != MVT::i8 && OperandV.getMinSignedBits() > 8 &&
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002452 (-OperandV).getMinSignedBits() <= 8) ||
2453 (MemVT == MVT::i64 && OperandV.getMinSignedBits() > 32 &&
2454 (-OperandV).getMinSignedBits() <= 32)) &&
2455 hasNoCarryFlagUses(StoredVal.getNode())) {
2456 OperandV = -OperandV;
2457 Opc = Opc == X86ISD::ADD ? X86ISD::SUB : X86ISD::ADD;
2458 }
2459
2460 // First try to fit this into an Imm8 operand. If it doesn't fit, then try
2461 // the larger immediate operand.
2462 if (MemVT != MVT::i8 && OperandV.getMinSignedBits() <= 8) {
2463 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2464 NewOpc = SelectImm8Opcode(Opc);
2465 } else if (OperandV.getActiveBits() <= MemVT.getSizeInBits() &&
2466 (MemVT != MVT::i64 || OperandV.getMinSignedBits() <= 32)) {
2467 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2468 NewOpc = SelectImmOpcode(Opc);
2469 }
2470 }
2471
Nirav Dave72d32f22018-01-19 15:37:57 +00002472 if (Opc == X86ISD::ADC || Opc == X86ISD::SBB) {
2473 SDValue CopyTo =
2474 CurDAG->getCopyToReg(InputChain, SDLoc(Node), X86::EFLAGS,
2475 StoredVal.getOperand(2), SDValue());
2476
2477 const SDValue Ops[] = {Base, Scale, Index, Disp,
2478 Segment, Operand, CopyTo, CopyTo.getValue(1)};
2479 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2480 Ops);
2481 } else {
2482 const SDValue Ops[] = {Base, Scale, Index, Disp,
2483 Segment, Operand, InputChain};
2484 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2485 Ops);
2486 }
Chandler Carruth4b611a82017-08-25 22:50:52 +00002487 break;
2488 }
2489 default:
2490 llvm_unreachable("Invalid opcode!");
2491 }
2492
Chandler Carruth03258f22017-08-25 02:04:03 +00002493 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2494 MemOp[0] = StoreNode->getMemOperand();
2495 MemOp[1] = LoadNode->getMemOperand();
Chandler Carruth03258f22017-08-25 02:04:03 +00002496 Result->setMemRefs(MemOp, MemOp + 2);
2497
Nirav Dave3264c1b2018-03-19 20:19:46 +00002498 // Update Load Chain uses as well.
2499 ReplaceUses(SDValue(LoadNode, 1), SDValue(Result, 1));
Chandler Carruth03258f22017-08-25 02:04:03 +00002500 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2501 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2502 CurDAG->RemoveDeadNode(Node);
2503 return true;
2504}
2505
Craig Topper958106d2017-09-12 17:40:25 +00002506// See if this is an (X >> C1) & C2 that we can match to BEXTR/BEXTRI.
2507bool X86DAGToDAGISel::matchBEXTRFromAnd(SDNode *Node) {
2508 MVT NVT = Node->getSimpleValueType(0);
2509 SDLoc dl(Node);
2510
2511 SDValue N0 = Node->getOperand(0);
2512 SDValue N1 = Node->getOperand(1);
2513
2514 if (!Subtarget->hasBMI() && !Subtarget->hasTBM())
2515 return false;
2516
2517 // Must have a shift right.
2518 if (N0->getOpcode() != ISD::SRL && N0->getOpcode() != ISD::SRA)
2519 return false;
2520
2521 // Shift can't have additional users.
2522 if (!N0->hasOneUse())
2523 return false;
2524
2525 // Only supported for 32 and 64 bits.
2526 if (NVT != MVT::i32 && NVT != MVT::i64)
2527 return false;
2528
2529 // Shift amount and RHS of and must be constant.
2530 ConstantSDNode *MaskCst = dyn_cast<ConstantSDNode>(N1);
2531 ConstantSDNode *ShiftCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2532 if (!MaskCst || !ShiftCst)
2533 return false;
2534
2535 // And RHS must be a mask.
2536 uint64_t Mask = MaskCst->getZExtValue();
2537 if (!isMask_64(Mask))
2538 return false;
2539
2540 uint64_t Shift = ShiftCst->getZExtValue();
2541 uint64_t MaskSize = countPopulation(Mask);
2542
2543 // Don't interfere with something that can be handled by extracting AH.
2544 // TODO: If we are able to fold a load, BEXTR might still be better than AH.
2545 if (Shift == 8 && MaskSize == 8)
2546 return false;
2547
2548 // Make sure we are only using bits that were in the original value, not
2549 // shifted in.
2550 if (Shift + MaskSize > NVT.getSizeInBits())
2551 return false;
2552
Craig Topper88939fe2018-02-12 21:18:11 +00002553 // Create a BEXTR node and run it through selection.
2554 SDValue C = CurDAG->getConstant(Shift | (MaskSize << 8), dl, NVT);
2555 SDValue New = CurDAG->getNode(X86ISD::BEXTR, dl, NVT,
2556 N0->getOperand(0), C);
2557 ReplaceNode(Node, New.getNode());
2558 SelectCode(New.getNode());
Craig Topper958106d2017-09-12 17:40:25 +00002559 return true;
2560}
2561
Craig Topperd6564102018-04-27 22:15:33 +00002562// Emit a PCMISTR(I/M) instruction.
2563MachineSDNode *X86DAGToDAGISel::emitPCMPISTR(unsigned ROpc, unsigned MOpc,
2564 bool MayFoldLoad, const SDLoc &dl,
2565 MVT VT, SDNode *Node) {
2566 SDValue N0 = Node->getOperand(0);
2567 SDValue N1 = Node->getOperand(1);
2568 SDValue Imm = Node->getOperand(2);
2569 const ConstantInt *Val = cast<ConstantSDNode>(Imm)->getConstantIntValue();
2570 Imm = CurDAG->getTargetConstant(*Val, SDLoc(Node), Imm.getValueType());
2571
2572 // If there is a load, it will be behind a bitcast. We don't need to check
2573 // alignment on this load.
2574 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
2575 if (MayFoldLoad && N1->getOpcode() == ISD::BITCAST && N1->hasOneUse() &&
2576 tryFoldVecLoad(Node, N1.getNode(), N1.getOperand(0), Tmp0, Tmp1, Tmp2,
2577 Tmp3, Tmp4)) {
2578 SDValue Load = N1.getOperand(0);
2579 SDValue Ops[] = { N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Imm,
2580 Load.getOperand(0) };
2581 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Other);
2582 MachineSDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2583 // Update the chain.
2584 ReplaceUses(Load.getValue(1), SDValue(CNode, 2));
2585 // Record the mem-refs
2586 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2587 MemOp[0] = cast<LoadSDNode>(Load)->getMemOperand();
2588 CNode->setMemRefs(MemOp, MemOp + 1);
2589 return CNode;
2590 }
2591
2592 SDValue Ops[] = { N0, N1, Imm };
2593 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32);
2594 MachineSDNode *CNode = CurDAG->getMachineNode(ROpc, dl, VTs, Ops);
2595 return CNode;
2596}
2597
2598// Emit a PCMESTR(I/M) instruction. Also return the Glue result in case we need
2599// to emit a second instruction after this one. This is needed since we have two
2600// copyToReg nodes glued before this and we need to continue that glue through.
2601MachineSDNode *X86DAGToDAGISel::emitPCMPESTR(unsigned ROpc, unsigned MOpc,
2602 bool MayFoldLoad, const SDLoc &dl,
2603 MVT VT, SDNode *Node,
2604 SDValue &InFlag) {
2605 SDValue N0 = Node->getOperand(0);
2606 SDValue N2 = Node->getOperand(2);
2607 SDValue Imm = Node->getOperand(4);
2608 const ConstantInt *Val = cast<ConstantSDNode>(Imm)->getConstantIntValue();
2609 Imm = CurDAG->getTargetConstant(*Val, SDLoc(Node), Imm.getValueType());
2610
2611 // If there is a load, it will be behind a bitcast. We don't need to check
2612 // alignment on this load.
2613 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
2614 if (MayFoldLoad && N2->getOpcode() == ISD::BITCAST && N2->hasOneUse() &&
2615 tryFoldVecLoad(Node, N2.getNode(), N2.getOperand(0), Tmp0, Tmp1, Tmp2,
2616 Tmp3, Tmp4)) {
2617 SDValue Load = N2.getOperand(0);
2618 SDValue Ops[] = { N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Imm,
2619 Load.getOperand(0), InFlag };
2620 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Other, MVT::Glue);
2621 MachineSDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2622 InFlag = SDValue(CNode, 3);
2623 // Update the chain.
2624 ReplaceUses(Load.getValue(1), SDValue(CNode, 2));
2625 // Record the mem-refs
2626 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2627 MemOp[0] = cast<LoadSDNode>(Load)->getMemOperand();
2628 CNode->setMemRefs(MemOp, MemOp + 1);
2629 return CNode;
2630 }
2631
2632 SDValue Ops[] = { N0, N2, Imm, InFlag };
2633 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Glue);
2634 MachineSDNode *CNode = CurDAG->getMachineNode(ROpc, dl, VTs, Ops);
2635 InFlag = SDValue(CNode, 2);
2636 return CNode;
2637}
2638
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002639/// If the high bits of an 'and' operand are known zero, try setting the
2640/// high bits of an 'and' constant operand to produce a smaller encoding by
2641/// creating a small, sign-extended negative immediate rather than a large
2642/// positive one. This reverses a transform in SimplifyDemandedBits that
2643/// shrinks mask constants by clearing bits. There is also a possibility that
2644/// the 'and' mask can be made -1, so the 'and' itself is unnecessary. In that
2645/// case, just replace the 'and'. Return 'true' if the node is replaced.
2646bool X86DAGToDAGISel::shrinkAndImmediate(SDNode *And) {
2647 // i8 is unshrinkable, i16 should be promoted to i32, and vector ops don't
2648 // have immediate operands.
2649 MVT VT = And->getSimpleValueType(0);
2650 if (VT != MVT::i32 && VT != MVT::i64)
2651 return false;
2652
2653 auto *And1C = dyn_cast<ConstantSDNode>(And->getOperand(1));
2654 if (!And1C)
2655 return false;
2656
Craig Topper57e06432018-02-05 16:54:07 +00002657 // Bail out if the mask constant is already negative. It's can't shrink more.
2658 // If the upper 32 bits of a 64 bit mask are all zeros, we have special isel
2659 // patterns to use a 32-bit and instead of a 64-bit and by relying on the
2660 // implicit zeroing of 32 bit ops. So we should check if the lower 32 bits
2661 // are negative too.
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002662 APInt MaskVal = And1C->getAPIntValue();
2663 unsigned MaskLZ = MaskVal.countLeadingZeros();
Craig Topper57e06432018-02-05 16:54:07 +00002664 if (!MaskLZ || (VT == MVT::i64 && MaskLZ == 32))
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002665 return false;
2666
Craig Topper57e06432018-02-05 16:54:07 +00002667 // Don't extend into the upper 32 bits of a 64 bit mask.
2668 if (VT == MVT::i64 && MaskLZ >= 32) {
2669 MaskLZ -= 32;
2670 MaskVal = MaskVal.trunc(32);
2671 }
2672
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002673 SDValue And0 = And->getOperand(0);
Craig Topper57e06432018-02-05 16:54:07 +00002674 APInt HighZeros = APInt::getHighBitsSet(MaskVal.getBitWidth(), MaskLZ);
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002675 APInt NegMaskVal = MaskVal | HighZeros;
2676
2677 // If a negative constant would not allow a smaller encoding, there's no need
2678 // to continue. Only change the constant when we know it's a win.
2679 unsigned MinWidth = NegMaskVal.getMinSignedBits();
2680 if (MinWidth > 32 || (MinWidth > 8 && MaskVal.getMinSignedBits() <= 32))
2681 return false;
2682
Craig Topper57e06432018-02-05 16:54:07 +00002683 // Extend masks if we truncated above.
2684 if (VT == MVT::i64 && MaskVal.getBitWidth() < 64) {
2685 NegMaskVal = NegMaskVal.zext(64);
2686 HighZeros = HighZeros.zext(64);
2687 }
2688
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002689 // The variable operand must be all zeros in the top bits to allow using the
2690 // new, negative constant as the mask.
2691 if (!CurDAG->MaskedValueIsZero(And0, HighZeros))
2692 return false;
2693
2694 // Check if the mask is -1. In that case, this is an unnecessary instruction
2695 // that escaped earlier analysis.
2696 if (NegMaskVal.isAllOnesValue()) {
2697 ReplaceNode(And, And0.getNode());
2698 return true;
2699 }
2700
2701 // A negative mask allows a smaller encoding. Create a new 'and' node.
2702 SDValue NewMask = CurDAG->getConstant(NegMaskVal, SDLoc(And), VT);
2703 SDValue NewAnd = CurDAG->getNode(ISD::AND, SDLoc(And), VT, And0, NewMask);
2704 ReplaceNode(And, NewAnd.getNode());
2705 SelectCode(NewAnd.getNode());
2706 return true;
2707}
2708
Justin Bogner593741d2016-05-10 23:55:37 +00002709void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002710 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002711 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002712 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002713
Dan Gohman17059682008-07-17 19:10:17 +00002714 if (Node->isMachineOpcode()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002715 LLVM_DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002716 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002717 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002718 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002719
Evan Cheng10d27902006-01-06 20:36:21 +00002720 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002721 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002722 case ISD::BRIND: {
2723 if (Subtarget->isTargetNaCl())
2724 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2725 // leave the instruction alone.
2726 break;
2727 if (Subtarget->isTarget64BitILP32()) {
2728 // Converts a 32-bit register to a 64-bit, zero-extended version of
2729 // it. This is needed because x86-64 can do many things, but jmp %r32
2730 // ain't one of them.
2731 const SDValue &Target = Node->getOperand(1);
2732 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2733 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2734 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2735 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002736 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002737 SelectCode(ZextTarget.getNode());
2738 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002739 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002740 }
2741 break;
2742 }
Dan Gohman757eee82009-08-02 16:10:52 +00002743 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002744 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002745 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002746
Craig Topper75370b92017-09-19 17:19:45 +00002747 case X86ISD::SELECT:
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002748 case X86ISD::SHRUNKBLEND: {
Craig Topper75370b92017-09-19 17:19:45 +00002749 // SHRUNKBLEND selects like a regular VSELECT. Same with X86ISD::SELECT.
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002750 SDValue VSelect = CurDAG->getNode(
2751 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2752 Node->getOperand(1), Node->getOperand(2));
Craig Topper63c50472017-09-09 05:57:19 +00002753 ReplaceNode(Node, VSelect.getNode());
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002754 SelectCode(VSelect.getNode());
2755 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002756 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002757 }
Craig Topper3af251d2012-07-01 02:55:34 +00002758
Tobias Grosser85508e82015-08-19 11:35:10 +00002759 case ISD::AND:
Craig Topper958106d2017-09-12 17:40:25 +00002760 if (matchBEXTRFromAnd(Node))
2761 return;
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002762 if (shrinkAndImmediate(Node))
2763 return;
Craig Topper958106d2017-09-12 17:40:25 +00002764
2765 LLVM_FALLTHROUGH;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002766 case ISD::OR:
2767 case ISD::XOR: {
Craig Topper958106d2017-09-12 17:40:25 +00002768
Benjamin Kramer4c816242011-04-22 15:30:40 +00002769 // For operations of the form (x << C1) op C2, check if we can use a smaller
2770 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2771 SDValue N0 = Node->getOperand(0);
2772 SDValue N1 = Node->getOperand(1);
2773
2774 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2775 break;
2776
2777 // i8 is unshrinkable, i16 should be promoted to i32.
2778 if (NVT != MVT::i32 && NVT != MVT::i64)
2779 break;
2780
2781 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2782 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2783 if (!Cst || !ShlCst)
2784 break;
2785
2786 int64_t Val = Cst->getSExtValue();
2787 uint64_t ShlVal = ShlCst->getZExtValue();
2788
2789 // Make sure that we don't change the operation by removing bits.
2790 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002791 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2792 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002793 break;
2794
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002795 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002796 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002797
2798 // Check the minimum bitwidth for the new constant.
2799 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2800 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2801 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2802 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2803 CstVT = MVT::i8;
2804 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2805 CstVT = MVT::i32;
2806
2807 // Bail if there is no smaller encoding.
2808 if (NVT == CstVT)
2809 break;
2810
Craig Topper83e042a2013-08-15 05:57:07 +00002811 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002812 default: llvm_unreachable("Unsupported VT!");
2813 case MVT::i32:
2814 assert(CstVT == MVT::i8);
2815 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002816 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002817
2818 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002819 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002820 case ISD::AND: Op = X86::AND32ri8; break;
2821 case ISD::OR: Op = X86::OR32ri8; break;
2822 case ISD::XOR: Op = X86::XOR32ri8; break;
2823 }
2824 break;
2825 case MVT::i64:
2826 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2827 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002828 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002829
2830 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002831 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002832 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2833 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2834 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2835 }
2836 break;
2837 }
2838
2839 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002840 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002841 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002842 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002843 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2844 SDValue(New, 0));
2845 else
2846 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2847 getI8Imm(ShlVal, dl));
2848 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002849 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002850 case X86ISD::UMUL8:
2851 case X86ISD::SMUL8: {
2852 SDValue N0 = Node->getOperand(0);
2853 SDValue N1 = Node->getOperand(1);
2854
Craig Topper3efdb7c2018-06-11 20:50:58 +00002855 unsigned Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002856
2857 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2858 N0, SDValue()).getValue(1);
2859
2860 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2861 SDValue Ops[] = {N1, InFlag};
2862 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2863
Justin Bogner31d7da32016-05-11 21:13:17 +00002864 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002865 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002866 }
2867
Chris Lattner364bb0a2010-12-05 07:30:36 +00002868 case X86ISD::UMUL: {
2869 SDValue N0 = Node->getOperand(0);
2870 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002871
Craig Topper3efdb7c2018-06-11 20:50:58 +00002872 unsigned LoReg, Opc;
Craig Topper83e042a2013-08-15 05:57:07 +00002873 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002874 default: llvm_unreachable("Unsupported VT!");
Craig Topperfd6b8a62017-09-28 16:56:36 +00002875 // MVT::i8 is handled by X86ISD::UMUL8.
Ted Kremenekb5241b22011-01-14 22:34:13 +00002876 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2877 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2878 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002879 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002880
Chris Lattner364bb0a2010-12-05 07:30:36 +00002881 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2882 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002883
Chris Lattner364bb0a2010-12-05 07:30:36 +00002884 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2885 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002886 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002887
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002888 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002889 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002890 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002891
Dan Gohman757eee82009-08-02 16:10:52 +00002892 case ISD::SMUL_LOHI:
2893 case ISD::UMUL_LOHI: {
2894 SDValue N0 = Node->getOperand(0);
2895 SDValue N1 = Node->getOperand(1);
2896
Craig Topper3efdb7c2018-06-11 20:50:58 +00002897 unsigned Opc, MOpc;
Dan Gohman757eee82009-08-02 16:10:52 +00002898 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002899 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002900 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002901 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002902 default: llvm_unreachable("Unsupported VT!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002903 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2904 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2905 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2906 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002907 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002908 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002909 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002910 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002911 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2912 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002913 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002914 }
Dan Gohman757eee82009-08-02 16:10:52 +00002915
Michael Liaof9f7b552012-09-26 08:22:37 +00002916 unsigned SrcReg, LoReg, HiReg;
2917 switch (Opc) {
2918 default: llvm_unreachable("Unknown MUL opcode!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002919 case X86::IMUL32r:
2920 case X86::MUL32r:
2921 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2922 break;
2923 case X86::IMUL64r:
2924 case X86::MUL64r:
2925 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2926 break;
2927 case X86::MULX32rr:
2928 SrcReg = X86::EDX; LoReg = HiReg = 0;
2929 break;
2930 case X86::MULX64rr:
2931 SrcReg = X86::RDX; LoReg = HiReg = 0;
2932 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002933 }
2934
2935 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002936 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002937 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002938 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002939 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002940 if (foldedLoad)
2941 std::swap(N0, N1);
2942 }
2943
Michael Liaof9f7b552012-09-26 08:22:37 +00002944 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002945 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002946 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002947
2948 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002949 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002950 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002951 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2952 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002953 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2954 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002955 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002956 ResHi = SDValue(CNode, 0);
2957 ResLo = SDValue(CNode, 1);
2958 Chain = SDValue(CNode, 2);
2959 InFlag = SDValue(CNode, 3);
2960 } else {
2961 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002962 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002963 Chain = SDValue(CNode, 0);
2964 InFlag = SDValue(CNode, 1);
2965 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002966
Dan Gohman757eee82009-08-02 16:10:52 +00002967 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002968 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002969 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002970 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2971 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2972 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002973 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002974 SDValue Ops[] = { N1, InFlag };
2975 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2976 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002977 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002978 ResHi = SDValue(CNode, 0);
2979 ResLo = SDValue(CNode, 1);
2980 InFlag = SDValue(CNode, 2);
2981 } else {
2982 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002983 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002984 InFlag = SDValue(CNode, 0);
2985 }
Dan Gohman757eee82009-08-02 16:10:52 +00002986 }
2987
2988 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002989 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002990 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002991 assert(LoReg && "Register for low half is not defined!");
2992 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2993 InFlag);
2994 InFlag = ResLo.getValue(2);
2995 }
2996 ReplaceUses(SDValue(Node, 0), ResLo);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002997 LLVM_DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG);
2998 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002999 }
3000 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003001 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00003002 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00003003 assert(HiReg && "Register for high half is not defined!");
3004 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
3005 InFlag);
3006 InFlag = ResHi.getValue(2);
3007 }
3008 ReplaceUses(SDValue(Node, 1), ResHi);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003009 LLVM_DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG);
3010 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003011 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003012
Craig Topper6bed9de2017-09-09 05:57:20 +00003013 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003014 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003015 }
3016
3017 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003018 case ISD::UDIVREM:
3019 case X86ISD::SDIVREM8_SEXT_HREG:
3020 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00003021 SDValue N0 = Node->getOperand(0);
3022 SDValue N1 = Node->getOperand(1);
3023
Craig Topper3efdb7c2018-06-11 20:50:58 +00003024 unsigned Opc, MOpc;
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003025 bool isSigned = (Opcode == ISD::SDIVREM ||
3026 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003027 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00003028 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003029 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003030 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
3031 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
3032 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
3033 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00003034 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003035 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00003036 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003037 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003038 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
3039 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
3040 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
3041 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00003042 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003043 }
Dan Gohman757eee82009-08-02 16:10:52 +00003044
Chris Lattner518b0372009-12-23 01:45:04 +00003045 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00003046 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00003047 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003048 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003049 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00003050 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00003051 SExtOpcode = X86::CBW;
3052 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003053 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00003054 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00003055 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00003056 SExtOpcode = X86::CWD;
3057 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003058 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00003059 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003060 SExtOpcode = X86::CDQ;
3061 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003062 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00003063 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003064 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00003065 break;
3066 }
3067
Dan Gohman757eee82009-08-02 16:10:52 +00003068 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003069 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00003070 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00003071
Dan Gohman757eee82009-08-02 16:10:52 +00003072 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00003073 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003074 // Special case for div8, just use a move with zero extension to AX to
3075 // clear the upper 8 bits (AH).
3076 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003077 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003078 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
3079 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003080 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00003081 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003082 Chain = Move.getValue(1);
3083 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00003084 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00003085 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003086 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003087 Chain = CurDAG->getEntryNode();
3088 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00003089 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00003090 InFlag = Chain.getValue(1);
3091 } else {
3092 InFlag =
3093 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
3094 LoReg, N0, SDValue()).getValue(1);
3095 if (isSigned && !signBitIsZero) {
3096 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00003097 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003098 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003099 } else {
3100 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00003101 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00003102 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00003103 case MVT::i16:
3104 ClrNode =
3105 SDValue(CurDAG->getMachineNode(
3106 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003107 CurDAG->getTargetConstant(X86::sub_16bit, dl,
3108 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003109 0);
3110 break;
3111 case MVT::i32:
3112 break;
3113 case MVT::i64:
3114 ClrNode =
3115 SDValue(CurDAG->getMachineNode(
3116 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003117 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
3118 CurDAG->getTargetConstant(X86::sub_32bit, dl,
3119 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003120 0);
3121 break;
3122 default:
3123 llvm_unreachable("Unexpected division source");
3124 }
3125
Chris Lattner518b0372009-12-23 01:45:04 +00003126 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00003127 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00003128 }
Evan Cheng92e27972006-01-06 23:19:29 +00003129 }
Dan Gohmana1603612007-10-08 18:33:35 +00003130
Dan Gohman757eee82009-08-02 16:10:52 +00003131 if (foldedLoad) {
3132 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
3133 InFlag };
Craig Topper61f81f92017-11-08 22:26:39 +00003134 MachineSDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00003135 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00003136 InFlag = SDValue(CNode, 1);
3137 // Update the chain.
3138 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Craig Topper61f81f92017-11-08 22:26:39 +00003139 // Record the mem-refs
3140 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3141 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
3142 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00003143 } else {
3144 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003145 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003146 }
Evan Cheng92e27972006-01-06 23:19:29 +00003147
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003148 // Prevent use of AH in a REX instruction by explicitly copying it to
3149 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00003150 //
3151 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003152 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00003153 // the allocator and/or the backend get enhanced to be more robust in
3154 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003155 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
3156 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
3157 unsigned AHExtOpcode =
Craig Topperad7c6852018-03-20 05:00:20 +00003158 isSigned ? X86::MOVSX32rr8_NOREX : X86::MOVZX32rr8_NOREX;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003159
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003160 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
3161 MVT::Glue, AHCopy, InFlag);
3162 SDValue Result(RNode, 0);
3163 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003164
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003165 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
3166 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
Craig Topperb8d7d4d2017-10-26 21:12:03 +00003167 assert(Node->getValueType(1) == MVT::i32 && "Unexpected result type!");
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003168 } else {
3169 Result =
3170 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
3171 }
3172 ReplaceUses(SDValue(Node, 1), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003173 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3174 dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003175 }
Dan Gohman757eee82009-08-02 16:10:52 +00003176 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003177 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00003178 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3179 LoReg, NVT, InFlag);
3180 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003181 ReplaceUses(SDValue(Node, 0), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003182 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3183 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003184 }
3185 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003186 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003187 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3188 HiReg, NVT, InFlag);
3189 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003190 ReplaceUses(SDValue(Node, 1), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003191 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3192 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003193 }
Craig Topper6bed9de2017-09-09 05:57:20 +00003194 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003195 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003196 }
3197
Craig Topperb424faf2018-02-12 03:02:02 +00003198 case X86ISD::CMP: {
Dan Gohmanac33a902009-08-19 18:16:17 +00003199 SDValue N0 = Node->getOperand(0);
3200 SDValue N1 = Node->getOperand(1);
3201
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003202 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00003203 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003204 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00003205
Dan Gohmanac33a902009-08-19 18:16:17 +00003206 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
3207 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003208 // Look past the truncate if CMP is the only use of it.
Craig Topper3ccbd3f2018-02-12 03:02:01 +00003209 if (N0.getOpcode() == ISD::AND &&
Dan Gohman198b7ff2011-11-03 21:49:52 +00003210 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00003211 N0.getValueType() != MVT::i8 &&
3212 X86::isZeroNode(N1)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00003213 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
Dan Gohmanac33a902009-08-19 18:16:17 +00003214 if (!C) break;
Craig Topperfc53dc22017-08-25 05:04:34 +00003215 uint64_t Mask = C->getZExtValue();
Dan Gohmanac33a902009-08-19 18:16:17 +00003216
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003217 MVT VT;
3218 int SubRegOp;
3219 unsigned Op;
3220
Craig Topperfc53dc22017-08-25 05:04:34 +00003221 if (isUInt<8>(Mask) &&
3222 (!(Mask & 0x80) || hasNoSignedComparisonUses(Node))) {
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003223 // For example, convert "testl %eax, $8" to "testb %al, $8"
3224 VT = MVT::i8;
3225 SubRegOp = X86::sub_8bit;
3226 Op = X86::TEST8ri;
3227 } else if (OptForMinSize && isUInt<16>(Mask) &&
3228 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
3229 // For example, "testl %eax, $32776" to "testw %ax, $32776".
3230 // NOTE: We only want to form TESTW instructions if optimizing for
3231 // min size. Otherwise we only save one byte and possibly get a length
3232 // changing prefix penalty in the decoders.
3233 VT = MVT::i16;
3234 SubRegOp = X86::sub_16bit;
3235 Op = X86::TEST16ri;
3236 } else if (isUInt<32>(Mask) && N0.getValueType() != MVT::i16 &&
3237 (!(Mask & 0x80000000) || hasNoSignedComparisonUses(Node))) {
3238 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
3239 // NOTE: We only want to run that transform if N0 is 32 or 64 bits.
3240 // Otherwize, we find ourselves in a position where we have to do
3241 // promotion. If previous passes did not promote the and, we assume
3242 // they had a good reason not to and do not promote here.
3243 VT = MVT::i32;
3244 SubRegOp = X86::sub_32bit;
3245 Op = X86::TEST32ri;
3246 } else {
3247 // No eligible transformation was found.
3248 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00003249 }
3250
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003251 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, VT);
3252 SDValue Reg = N0.getOperand(0);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003253
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003254 // Extract the subregister if necessary.
3255 if (N0.getValueType() != VT)
3256 Reg = CurDAG->getTargetExtractSubreg(SubRegOp, dl, VT, Reg);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003257
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003258 // Emit a testl or testw.
3259 SDNode *NewNode = CurDAG->getMachineNode(Op, dl, MVT::i32, Reg, Imm);
Craig Topperb424faf2018-02-12 03:02:02 +00003260 // Replace CMP with TEST.
Nirav Dave3264c1b2018-03-19 20:19:46 +00003261 ReplaceNode(Node, NewNode);
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003262 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003263 }
3264 break;
3265 }
Craig Topperd6564102018-04-27 22:15:33 +00003266 case X86ISD::PCMPISTR: {
3267 if (!Subtarget->hasSSE42())
3268 break;
3269
3270 bool NeedIndex = !SDValue(Node, 0).use_empty();
3271 bool NeedMask = !SDValue(Node, 1).use_empty();
3272 // We can't fold a load if we are going to make two instructions.
3273 bool MayFoldLoad = !NeedIndex || !NeedMask;
3274
3275 MachineSDNode *CNode;
3276 if (NeedMask) {
3277 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPISTRMrr : X86::PCMPISTRMrr;
3278 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPISTRMrm : X86::PCMPISTRMrm;
3279 CNode = emitPCMPISTR(ROpc, MOpc, MayFoldLoad, dl, MVT::v16i8, Node);
3280 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 0));
3281 }
3282 if (NeedIndex || !NeedMask) {
3283 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPISTRIrr : X86::PCMPISTRIrr;
3284 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPISTRIrm : X86::PCMPISTRIrm;
3285 CNode = emitPCMPISTR(ROpc, MOpc, MayFoldLoad, dl, MVT::i32, Node);
3286 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
3287 }
3288
3289 // Connect the flag usage to the last instruction created.
3290 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 0));
3291 CurDAG->RemoveDeadNode(Node);
3292 return;
3293 }
3294 case X86ISD::PCMPESTR: {
3295 if (!Subtarget->hasSSE42())
3296 break;
3297
3298 // Copy the two implicit register inputs.
3299 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::EAX,
3300 Node->getOperand(1),
3301 SDValue()).getValue(1);
3302 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::EDX,
3303 Node->getOperand(3), InFlag).getValue(1);
3304
3305 bool NeedIndex = !SDValue(Node, 0).use_empty();
3306 bool NeedMask = !SDValue(Node, 1).use_empty();
3307 // We can't fold a load if we are going to make two instructions.
3308 bool MayFoldLoad = !NeedIndex || !NeedMask;
3309
3310 MachineSDNode *CNode;
3311 if (NeedMask) {
3312 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPESTRMrr : X86::PCMPESTRMrr;
3313 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPESTRMrm : X86::PCMPESTRMrm;
3314 CNode = emitPCMPESTR(ROpc, MOpc, MayFoldLoad, dl, MVT::v16i8, Node,
3315 InFlag);
3316 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 0));
3317 }
3318 if (NeedIndex || !NeedMask) {
3319 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPESTRIrr : X86::PCMPESTRIrr;
3320 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPESTRIrm : X86::PCMPESTRIrm;
3321 CNode = emitPCMPESTR(ROpc, MOpc, MayFoldLoad, dl, MVT::i32, Node, InFlag);
3322 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
3323 }
3324 // Connect the flag usage to the last instruction created.
3325 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 1));
3326 CurDAG->RemoveDeadNode(Node);
3327 return;
3328 }
3329
Chandler Carruth03258f22017-08-25 02:04:03 +00003330 case ISD::STORE:
3331 if (foldLoadStoreIntoMemOperand(Node))
3332 return;
3333 break;
Chris Lattner655e7df2005-11-16 01:54:32 +00003334 }
3335
Justin Bogner593741d2016-05-10 23:55:37 +00003336 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00003337}
3338
Chris Lattnerba1ed582006-06-08 18:03:49 +00003339bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00003340SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00003341 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00003342 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003343 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00003344 default:
3345 llvm_unreachable("Unexpected asm memory constraint");
3346 case InlineAsm::Constraint_i:
3347 // FIXME: It seems strange that 'i' is needed here since it's supposed to
3348 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00003349 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003350 case InlineAsm::Constraint_o: // offsetable ??
3351 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00003352 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00003353 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00003354 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00003355 return true;
3356 break;
3357 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003358
Evan Cheng2d487222006-08-26 01:05:16 +00003359 OutOps.push_back(Op0);
3360 OutOps.push_back(Op1);
3361 OutOps.push_back(Op2);
3362 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00003363 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00003364 return false;
3365}
3366
Sanjay Patelb5723d02015-10-13 15:12:27 +00003367/// This pass converts a legalized DAG into a X86-specific DAG,
3368/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003369FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003370 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003371 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003372}