blob: 76f70349e2dd6ea5e4c3e89a55f69bfa0458ee6a [file] [log] [blame]
Konstantin Zhuravlyov30f03b32018-06-27 05:36:03 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU assembly printer -------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard45bb48e2015-06-13 03:28:10 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
10///
11/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
12/// code. When passed an MCAsmStreamer it prints assembly and when passed
13/// an MCObjectStreamer it outputs binary code.
14//
15//===----------------------------------------------------------------------===//
16//
17
18#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000019#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "AMDGPUTargetMachine.h"
22#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000023#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellardc5015012018-05-24 20:02:01 +000025#include "R600AsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "R600Defines.h"
27#include "R600MachineFunctionInfo.h"
28#include "R600RegisterInfo.h"
29#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000030#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000031#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000033#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000034#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000036#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/MC/MCContext.h"
38#include "llvm/MC/MCSectionELF.h"
39#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000040#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000041#include "llvm/Support/MathExtras.h"
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +000042#include "llvm/Support/TargetParser.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000043#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000044#include "llvm/Target/TargetLoweringObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000045
46using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000047using namespace llvm::AMDGPU;
Scott Linderf5b36e52018-12-12 19:39:27 +000048using namespace llvm::AMDGPU::HSAMD;
Tom Stellard45bb48e2015-06-13 03:28:10 +000049
50// TODO: This should get the default rounding mode from the kernel. We just set
51// the default here, but this could change if the OpenCL rounding mode pragmas
52// are used.
53//
54// The denormal mode here should match what is reported by the OpenCL runtime
55// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
56// can also be override to flush with the -cl-denorms-are-zero compiler flag.
57//
58// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
59// precision, and leaves single precision to flush all and does not report
60// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
61// CL_FP_DENORM for both.
62//
63// FIXME: It seems some instructions do not support single precision denormals
64// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
65// and sin_f32, cos_f32 on most parts).
66
67// We want to use these instructions, and using fp32 denormals also causes
68// instructions to run at the double precision rate for the device so it's
69// probably best to just report no single precision denormals.
70static uint32_t getFPMode(const MachineFunction &F) {
Tom Stellard5bfbae52018-07-11 20:59:01 +000071 const GCNSubtarget& ST = F.getSubtarget<GCNSubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000072 // TODO: Is there any real use for the flush in only / flush out only modes?
73
74 uint32_t FP32Denormals =
75 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
76
77 uint32_t FP64Denormals =
78 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
79
80 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
81 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
82 FP_DENORM_MODE_SP(FP32Denormals) |
83 FP_DENORM_MODE_DP(FP64Denormals);
84}
85
86static AsmPrinter *
87createAMDGPUAsmPrinterPass(TargetMachine &tm,
88 std::unique_ptr<MCStreamer> &&Streamer) {
89 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
90}
91
92extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000093 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
Tom Stellardc5015012018-05-24 20:02:01 +000094 llvm::createR600AsmPrinterPass);
Mehdi Aminif42454b2016-10-09 23:00:34 +000095 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
96 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000097}
98
99AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
100 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000101 : AsmPrinter(TM, std::move(Streamer)) {
Matt Arsenault4cd95092019-02-12 23:44:13 +0000102 if (IsaInfo::hasCodeObjectV3(getGlobalSTI()))
Scott Linderf5b36e52018-12-12 19:39:27 +0000103 HSAMetadataStream.reset(new MetadataStreamerV3());
104 else
105 HSAMetadataStream.reset(new MetadataStreamerV2());
Matt Arsenault0da63502018-08-31 05:49:54 +0000106}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000107
Mehdi Amini117296c2016-10-01 02:56:57 +0000108StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000109 return "AMDGPU Assembly Printer";
110}
111
Matt Arsenault4cd95092019-02-12 23:44:13 +0000112const MCSubtargetInfo *AMDGPUAsmPrinter::getGlobalSTI() const {
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000113 return TM.getMCSubtargetInfo();
114}
115
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000116AMDGPUTargetStreamer* AMDGPUAsmPrinter::getTargetStreamer() const {
117 if (!OutStreamer)
118 return nullptr;
119 return static_cast<AMDGPUTargetStreamer*>(OutStreamer->getTargetStreamer());
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000120}
121
Tom Stellardf4218372016-01-12 17:18:17 +0000122void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Matt Arsenault4cd95092019-02-12 23:44:13 +0000123 if (IsaInfo::hasCodeObjectV3(getGlobalSTI())) {
Konstantin Zhuravlyov94dfcc2e2018-10-15 20:37:47 +0000124 std::string ExpectedTarget;
125 raw_string_ostream ExpectedTargetOS(ExpectedTarget);
Matt Arsenault4cd95092019-02-12 23:44:13 +0000126 IsaInfo::streamIsaVersion(getGlobalSTI(), ExpectedTargetOS);
Konstantin Zhuravlyov94dfcc2e2018-10-15 20:37:47 +0000127
128 getTargetStreamer()->EmitDirectiveAMDGCNTarget(ExpectedTarget);
Konstantin Zhuravlyov94dfcc2e2018-10-15 20:37:47 +0000129 }
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000130
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000131 if (TM.getTargetTriple().getOS() != Triple::AMDHSA &&
132 TM.getTargetTriple().getOS() != Triple::AMDPAL)
133 return;
134
135 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
Scott Linderf5b36e52018-12-12 19:39:27 +0000136 HSAMetadataStream->begin(M);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000137
138 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
Tim Renoufd737b552019-03-20 17:42:00 +0000139 getTargetStreamer()->getPALMetadata()->readFromIR(M);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000140
Matt Arsenault4cd95092019-02-12 23:44:13 +0000141 if (IsaInfo::hasCodeObjectV3(getGlobalSTI()))
Scott Linderf5b36e52018-12-12 19:39:27 +0000142 return;
143
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000144 // HSA emits NT_AMDGPU_HSA_CODE_OBJECT_VERSION for code objects v2.
145 if (TM.getTargetTriple().getOS() == Triple::AMDHSA)
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000146 getTargetStreamer()->EmitDirectiveHSACodeObjectVersion(2, 1);
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000147
148 // HSA and PAL emit NT_AMDGPU_HSA_ISA for code objects v2.
Matt Arsenault4cd95092019-02-12 23:44:13 +0000149 IsaVersion Version = getIsaVersion(getGlobalSTI()->getCPU());
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000150 getTargetStreamer()->EmitDirectiveHSACodeObjectISA(
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000151 Version.Major, Version.Minor, Version.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000152}
153
154void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000155 // Following code requires TargetStreamer to be present.
156 if (!getTargetStreamer())
157 return;
158
Matt Arsenault4cd95092019-02-12 23:44:13 +0000159 if (!IsaInfo::hasCodeObjectV3(getGlobalSTI())) {
Scott Linderf5b36e52018-12-12 19:39:27 +0000160 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
161 std::string ISAVersionString;
162 raw_string_ostream ISAVersionStream(ISAVersionString);
Matt Arsenault4cd95092019-02-12 23:44:13 +0000163 IsaInfo::streamIsaVersion(getGlobalSTI(), ISAVersionStream);
Scott Linderf5b36e52018-12-12 19:39:27 +0000164 getTargetStreamer()->EmitISAVersion(ISAVersionStream.str());
165 }
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000166
167 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
168 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
Scott Linderf5b36e52018-12-12 19:39:27 +0000169 HSAMetadataStream->end();
170 bool Success = HSAMetadataStream->emitTo(*getTargetStreamer());
171 (void)Success;
172 assert(Success && "Malformed HSA Metadata");
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000173 }
Tom Stellardf4218372016-01-12 17:18:17 +0000174}
175
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000176bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
177 const MachineBasicBlock *MBB) const {
178 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
179 return false;
180
181 if (MBB->empty())
182 return true;
183
184 // If this is a block implementing a long branch, an expression relative to
185 // the start of the block is needed. to the start of the block.
186 // XXX - Is there a smarter way to check this?
187 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
188}
189
Tom Stellardf151a452015-06-26 21:14:58 +0000190void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000191 const SIMachineFunctionInfo &MFI = *MF->getInfo<SIMachineFunctionInfo>();
192 if (!MFI.isEntryFunction())
193 return;
Matt Arsenault021a2182017-04-19 19:38:10 +0000194
Tom Stellard5bfbae52018-07-11 20:59:01 +0000195 const GCNSubtarget &STM = MF->getSubtarget<GCNSubtarget>();
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000196 const Function &F = MF->getFunction();
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000197 if (!STM.hasCodeObjectV3() && STM.isAmdHsaOrMesa(F) &&
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000198 (F.getCallingConv() == CallingConv::AMDGPU_KERNEL ||
199 F.getCallingConv() == CallingConv::SPIR_KERNEL)) {
200 amd_kernel_code_t KernelCode;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000201 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000202 getTargetStreamer()->EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000203 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000204
Scott Linderf5b36e52018-12-12 19:39:27 +0000205 if (STM.isAmdHsaOS())
206 HSAMetadataStream->emitKernel(*MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000207}
208
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000209void AMDGPUAsmPrinter::EmitFunctionBodyEnd() {
210 const SIMachineFunctionInfo &MFI = *MF->getInfo<SIMachineFunctionInfo>();
211 if (!MFI.isEntryFunction())
212 return;
Matt Arsenault4cd95092019-02-12 23:44:13 +0000213
214 if (!IsaInfo::hasCodeObjectV3(getGlobalSTI()) ||
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000215 TM.getTargetTriple().getOS() != Triple::AMDHSA)
216 return;
217
Konstantin Zhuravlyovce25bc32018-06-12 18:33:51 +0000218 auto &Streamer = getTargetStreamer()->getStreamer();
219 auto &Context = Streamer.getContext();
220 auto &ObjectFileInfo = *Context.getObjectFileInfo();
221 auto &ReadOnlySection = *ObjectFileInfo.getReadOnlySection();
222
223 Streamer.PushSection();
224 Streamer.SwitchSection(&ReadOnlySection);
225
226 // CP microcode requires the kernel descriptor to be allocated on 64 byte
227 // alignment.
228 Streamer.EmitValueToAlignment(64, 0, 1, 0);
229 if (ReadOnlySection.getAlignment() < 64)
230 ReadOnlySection.setAlignment(64);
231
Matt Arsenault4cd95092019-02-12 23:44:13 +0000232 const MCSubtargetInfo &STI = MF->getSubtarget();
233
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000234 SmallString<128> KernelName;
235 getNameWithPrefix(KernelName, &MF->getFunction());
236 getTargetStreamer()->EmitAmdhsaKernelDescriptor(
Matt Arsenault4cd95092019-02-12 23:44:13 +0000237 STI, KernelName, getAmdhsaKernelDescriptor(*MF, CurrentProgramInfo),
Scott Linder1e8c2c72018-06-21 19:38:56 +0000238 CurrentProgramInfo.NumVGPRsForWavesPerEU,
239 CurrentProgramInfo.NumSGPRsForWavesPerEU -
Matt Arsenault4cd95092019-02-12 23:44:13 +0000240 IsaInfo::getNumExtraSGPRs(&STI,
Scott Linder1e8c2c72018-06-21 19:38:56 +0000241 CurrentProgramInfo.VCCUsed,
242 CurrentProgramInfo.FlatUsed),
243 CurrentProgramInfo.VCCUsed, CurrentProgramInfo.FlatUsed,
Matt Arsenault4cd95092019-02-12 23:44:13 +0000244 hasXNACK(STI));
Konstantin Zhuravlyovce25bc32018-06-12 18:33:51 +0000245
246 Streamer.PopSection();
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000247}
248
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000249void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
Matt Arsenault4cd95092019-02-12 23:44:13 +0000250 if (IsaInfo::hasCodeObjectV3(getGlobalSTI()) &&
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000251 TM.getTargetTriple().getOS() == Triple::AMDHSA) {
252 AsmPrinter::EmitFunctionEntryLabel();
253 return;
254 }
255
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000256 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000257 const GCNSubtarget &STM = MF->getSubtarget<GCNSubtarget>();
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000258 if (MFI->isEntryFunction() && STM.isAmdHsaOrMesa(MF->getFunction())) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000259 SmallString<128> SymbolName;
Matthias Braunf1caa282017-12-15 22:22:58 +0000260 getNameWithPrefix(SymbolName, &MF->getFunction()),
Konstantin Zhuravlyov8c18f5b2017-10-14 22:16:26 +0000261 getTargetStreamer()->EmitAMDGPUSymbolType(
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000262 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000263 }
Matt Arsenault4cd95092019-02-12 23:44:13 +0000264 if (STM.dumpCode()) {
Tim Renoufcead41d2017-12-08 14:09:34 +0000265 // Disassemble function name label to text.
Matthias Braunf1caa282017-12-15 22:22:58 +0000266 DisasmLines.push_back(MF->getName().str() + ":");
Tim Renoufcead41d2017-12-08 14:09:34 +0000267 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
268 HexLines.push_back("");
269 }
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000270
271 AsmPrinter::EmitFunctionEntryLabel();
272}
273
Tim Renoufcead41d2017-12-08 14:09:34 +0000274void AMDGPUAsmPrinter::EmitBasicBlockStart(const MachineBasicBlock &MBB) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000275 const GCNSubtarget &STI = MBB.getParent()->getSubtarget<GCNSubtarget>();
Tim Renoufcead41d2017-12-08 14:09:34 +0000276 if (STI.dumpCode() && !isBlockOnlyReachableByFallthrough(&MBB)) {
277 // Write a line for the basic block label if it is not only fallthrough.
278 DisasmLines.push_back(
279 (Twine("BB") + Twine(getFunctionNumber())
280 + "_" + Twine(MBB.getNumber()) + ":").str());
281 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLines.back().size());
282 HexLines.push_back("");
283 }
284 AsmPrinter::EmitBasicBlockStart(MBB);
285}
286
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000287void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
288
Tom Stellard00f2f912015-12-02 19:47:57 +0000289 // Group segment variables aren't emitted in HSA.
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000290 if (AMDGPU::isGroupSegment(GV))
Tom Stellard00f2f912015-12-02 19:47:57 +0000291 return;
292
Tom Stellardfcfaea42016-05-05 17:03:33 +0000293 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000294}
295
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000296bool AMDGPUAsmPrinter::doFinalization(Module &M) {
297 CallGraphResourceInfo.clear();
Stanislav Mekhanoshin41bbe102019-05-03 21:26:39 +0000298
299 if (AMDGPU::isGFX10(*getGlobalSTI())) {
300 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
301 getTargetStreamer()->EmitCodeEnd();
302 }
303
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000304 return AsmPrinter::doFinalization(M);
305}
306
307// Print comments that apply to both callable functions and entry points.
308void AMDGPUAsmPrinter::emitCommonFunctionComments(
309 uint32_t NumVGPR,
310 uint32_t NumSGPR,
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000311 uint64_t ScratchSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000312 uint64_t CodeSize,
313 const AMDGPUMachineFunction *MFI) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000314 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
315 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
316 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
317 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000318 OutStreamer->emitRawComment(" MemoryBound: " + Twine(MFI->isMemoryBound()),
319 false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000320}
321
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000322uint16_t AMDGPUAsmPrinter::getAmdhsaKernelCodeProperties(
323 const MachineFunction &MF) const {
324 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
325 uint16_t KernelCodeProperties = 0;
326
327 if (MFI.hasPrivateSegmentBuffer()) {
328 KernelCodeProperties |=
329 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
330 }
331 if (MFI.hasDispatchPtr()) {
332 KernelCodeProperties |=
333 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
334 }
335 if (MFI.hasQueuePtr()) {
336 KernelCodeProperties |=
337 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
338 }
339 if (MFI.hasKernargSegmentPtr()) {
340 KernelCodeProperties |=
341 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
342 }
343 if (MFI.hasDispatchID()) {
344 KernelCodeProperties |=
345 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
346 }
347 if (MFI.hasFlatScratchInit()) {
348 KernelCodeProperties |=
349 amdhsa::KERNEL_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
350 }
Konstantin Zhuravlyov00f2cb12018-06-12 18:02:46 +0000351
352 return KernelCodeProperties;
353}
354
355amdhsa::kernel_descriptor_t AMDGPUAsmPrinter::getAmdhsaKernelDescriptor(
356 const MachineFunction &MF,
357 const SIProgramInfo &PI) const {
358 amdhsa::kernel_descriptor_t KernelDescriptor;
359 memset(&KernelDescriptor, 0x0, sizeof(KernelDescriptor));
360
361 assert(isUInt<32>(PI.ScratchSize));
362 assert(isUInt<32>(PI.ComputePGMRSrc1));
363 assert(isUInt<32>(PI.ComputePGMRSrc2));
364
365 KernelDescriptor.group_segment_fixed_size = PI.LDSSize;
366 KernelDescriptor.private_segment_fixed_size = PI.ScratchSize;
367 KernelDescriptor.compute_pgm_rsrc1 = PI.ComputePGMRSrc1;
368 KernelDescriptor.compute_pgm_rsrc2 = PI.ComputePGMRSrc2;
369 KernelDescriptor.kernel_code_properties = getAmdhsaKernelCodeProperties(MF);
370
371 return KernelDescriptor;
372}
373
Tom Stellard45bb48e2015-06-13 03:28:10 +0000374bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000375 CurrentProgramInfo = SIProgramInfo();
376
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000377 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000378
379 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000380 // Regular functions just need the basic required instruction alignment.
381 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000382
383 SetupMachineFunction(MF);
384
Tom Stellard5bfbae52018-07-11 20:59:01 +0000385 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000386 MCContext &Context = getObjFileLowering().getContext();
Tim Renouf807ecc32018-02-06 13:39:38 +0000387 // FIXME: This should be an explicit check for Mesa.
388 if (!STM.isAmdHsaOS() && !STM.isAmdPalOS()) {
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000389 MCSectionELF *ConfigSection =
390 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
391 OutStreamer->SwitchSection(ConfigSection);
392 }
393
Tom Stellardc5015012018-05-24 20:02:01 +0000394 if (MFI->isEntryFunction()) {
395 getSIProgramInfo(CurrentProgramInfo, MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000396 } else {
Tom Stellardc5015012018-05-24 20:02:01 +0000397 auto I = CallGraphResourceInfo.insert(
398 std::make_pair(&MF.getFunction(), SIFunctionResourceInfo()));
399 SIFunctionResourceInfo &Info = I.first->second;
400 assert(I.second && "should only be called once per function");
401 Info = analyzeResourceUsage(MF);
402 }
403
404 if (STM.isAmdPalOS())
405 EmitPALMetadata(MF, CurrentProgramInfo);
406 else if (!STM.isAmdHsaOS()) {
407 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000408 }
409
410 DisasmLines.clear();
411 HexLines.clear();
412 DisasmLineMaxLen = 0;
413
414 EmitFunctionBody();
415
416 if (isVerbose()) {
417 MCSectionELF *CommentSection =
418 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
419 OutStreamer->SwitchSection(CommentSection);
420
Tom Stellardc5015012018-05-24 20:02:01 +0000421 if (!MFI->isEntryFunction()) {
422 OutStreamer->emitRawComment(" Function info:", false);
423 SIFunctionResourceInfo &Info = CallGraphResourceInfo[&MF.getFunction()];
424 emitCommonFunctionComments(
425 Info.NumVGPR,
Tom Stellard5bfbae52018-07-11 20:59:01 +0000426 Info.getTotalNumSGPRs(MF.getSubtarget<GCNSubtarget>()),
Tom Stellardc5015012018-05-24 20:02:01 +0000427 Info.PrivateSegmentSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000428 getFunctionCodeSize(MF), MFI);
Tom Stellardc5015012018-05-24 20:02:01 +0000429 return false;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000430 }
Tom Stellardc5015012018-05-24 20:02:01 +0000431
432 OutStreamer->emitRawComment(" Kernel info:", false);
433 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
434 CurrentProgramInfo.NumSGPR,
435 CurrentProgramInfo.ScratchSize,
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000436 getFunctionCodeSize(MF), MFI);
Tom Stellardc5015012018-05-24 20:02:01 +0000437
438 OutStreamer->emitRawComment(
439 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
440 OutStreamer->emitRawComment(
441 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
442 OutStreamer->emitRawComment(
443 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
444 " bytes/workgroup (compile time only)", false);
445
446 OutStreamer->emitRawComment(
447 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
448 OutStreamer->emitRawComment(
449 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
450
451 OutStreamer->emitRawComment(
452 " NumSGPRsForWavesPerEU: " +
453 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
454 OutStreamer->emitRawComment(
455 " NumVGPRsForWavesPerEU: " +
456 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
457
458 OutStreamer->emitRawComment(
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000459 " WaveLimiterHint : " + Twine(MFI->needsWaveLimiter()), false);
460
Tom Stellardc5015012018-05-24 20:02:01 +0000461 OutStreamer->emitRawComment(
462 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
463 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
464 OutStreamer->emitRawComment(
465 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
466 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
467 OutStreamer->emitRawComment(
468 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
469 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
470 OutStreamer->emitRawComment(
471 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
472 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
473 OutStreamer->emitRawComment(
474 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
475 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
476 OutStreamer->emitRawComment(
477 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
478 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
479 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000480 }
481
482 if (STM.dumpCode()) {
483
484 OutStreamer->SwitchSection(
485 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
486
487 for (size_t i = 0; i < DisasmLines.size(); ++i) {
Tim Renoufcead41d2017-12-08 14:09:34 +0000488 std::string Comment = "\n";
489 if (!HexLines[i].empty()) {
490 Comment = std::string(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
491 Comment += " ; " + HexLines[i] + "\n";
492 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000493
494 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
495 OutStreamer->EmitBytes(StringRef(Comment));
496 }
497 }
498
499 return false;
500}
501
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000502uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000503 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000504 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000505
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000506 uint64_t CodeSize = 0;
507
Tom Stellard45bb48e2015-06-13 03:28:10 +0000508 for (const MachineBasicBlock &MBB : MF) {
509 for (const MachineInstr &MI : MBB) {
510 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000511
512 // TODO: Should we count size of debug info?
Shiva Chen801bf7e2018-05-09 02:42:00 +0000513 if (MI.isDebugInstr())
Matt Arsenaultc5746862015-08-12 09:04:44 +0000514 continue;
515
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000516 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000517 }
518 }
519
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000520 return CodeSize;
521}
522
523static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
524 const SIInstrInfo &TII,
525 unsigned Reg) {
526 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
527 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
528 return true;
529 }
530
531 return false;
532}
533
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000534int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000535 const GCNSubtarget &ST) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000536 return NumExplicitSGPR + IsaInfo::getNumExtraSGPRs(&ST,
Scott Linder1e8c2c72018-06-21 19:38:56 +0000537 UsesVCC, UsesFlatScratch);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000538}
539
540AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
541 const MachineFunction &MF) const {
542 SIFunctionResourceInfo Info;
543
544 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000545 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000546 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
547 const MachineRegisterInfo &MRI = MF.getRegInfo();
548 const SIInstrInfo *TII = ST.getInstrInfo();
549 const SIRegisterInfo &TRI = TII->getRegisterInfo();
550
551 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
552 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
553
554 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
555 // instructions aren't used to access the scratch buffer. Inline assembly may
556 // need it though.
557 //
558 // If we only have implicit uses of flat_scr on flat instructions, it is not
559 // really needed.
560 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
561 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
562 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
563 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
564 Info.UsesFlatScratch = false;
565 }
566
567 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
568 Info.PrivateSegmentSize = FrameInfo.getStackSize();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000569 if (MFI->isStackRealigned())
570 Info.PrivateSegmentSize += FrameInfo.getMaxAlignment();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000571
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000572
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000573 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
574 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000575
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000576 // If there are no calls, MachineRegisterInfo can tell us the used register
577 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000578 // A tail call isn't considered a call for MachineFrameInfo's purposes.
579 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000580 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
581 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
582 if (MRI.isPhysRegUsed(Reg)) {
583 HighestVGPRReg = Reg;
584 break;
585 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000586 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000587
588 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
589 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
590 if (MRI.isPhysRegUsed(Reg)) {
591 HighestSGPRReg = Reg;
592 break;
593 }
594 }
595
596 // We found the maximum register index. They start at 0, so add one to get the
597 // number of registers.
598 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
599 TRI.getHWRegIndex(HighestVGPRReg) + 1;
600 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
601 TRI.getHWRegIndex(HighestSGPRReg) + 1;
602
603 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000604 }
605
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000606 int32_t MaxVGPR = -1;
607 int32_t MaxSGPR = -1;
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000608 uint64_t CalleeFrameSize = 0;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000609
610 for (const MachineBasicBlock &MBB : MF) {
611 for (const MachineInstr &MI : MBB) {
612 // TODO: Check regmasks? Do they occur anywhere except calls?
613 for (const MachineOperand &MO : MI.operands()) {
614 unsigned Width = 0;
615 bool IsSGPR = false;
616
617 if (!MO.isReg())
618 continue;
619
620 unsigned Reg = MO.getReg();
621 switch (Reg) {
622 case AMDGPU::EXEC:
623 case AMDGPU::EXEC_LO:
624 case AMDGPU::EXEC_HI:
625 case AMDGPU::SCC:
626 case AMDGPU::M0:
627 case AMDGPU::SRC_SHARED_BASE:
628 case AMDGPU::SRC_SHARED_LIMIT:
629 case AMDGPU::SRC_PRIVATE_BASE:
630 case AMDGPU::SRC_PRIVATE_LIMIT:
Stanislav Mekhanoshin33d806a2019-04-24 17:28:30 +0000631 case AMDGPU::SGPR_NULL:
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000632 continue;
633
Dmitry Preobrazhensky137976f2019-03-20 15:40:52 +0000634 case AMDGPU::SRC_POPS_EXITING_WAVE_ID:
635 llvm_unreachable("src_pops_exiting_wave_id should not be used");
636
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000637 case AMDGPU::NoRegister:
Shiva Chen801bf7e2018-05-09 02:42:00 +0000638 assert(MI.isDebugInstr());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000639 continue;
640
641 case AMDGPU::VCC:
642 case AMDGPU::VCC_LO:
643 case AMDGPU::VCC_HI:
644 Info.UsesVCC = true;
645 continue;
646
647 case AMDGPU::FLAT_SCR:
648 case AMDGPU::FLAT_SCR_LO:
649 case AMDGPU::FLAT_SCR_HI:
650 continue;
651
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000652 case AMDGPU::XNACK_MASK:
653 case AMDGPU::XNACK_MASK_LO:
654 case AMDGPU::XNACK_MASK_HI:
655 llvm_unreachable("xnack_mask registers should not be used");
656
Dmitry Preobrazhensky942c2732019-02-08 14:57:37 +0000657 case AMDGPU::LDS_DIRECT:
658 llvm_unreachable("lds_direct register should not be used");
659
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000660 case AMDGPU::TBA:
661 case AMDGPU::TBA_LO:
662 case AMDGPU::TBA_HI:
663 case AMDGPU::TMA:
664 case AMDGPU::TMA_LO:
665 case AMDGPU::TMA_HI:
666 llvm_unreachable("trap handler registers should not be used");
667
668 default:
669 break;
670 }
671
672 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
673 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
674 "trap handler registers should not be used");
675 IsSGPR = true;
676 Width = 1;
677 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
678 IsSGPR = false;
679 Width = 1;
680 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
681 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
682 "trap handler registers should not be used");
683 IsSGPR = true;
684 Width = 2;
685 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
686 IsSGPR = false;
687 Width = 2;
688 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
689 IsSGPR = false;
690 Width = 3;
691 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000692 assert(!AMDGPU::TTMP_128RegClass.contains(Reg) &&
693 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000694 IsSGPR = true;
695 Width = 4;
696 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
697 IsSGPR = false;
698 Width = 4;
699 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000700 assert(!AMDGPU::TTMP_256RegClass.contains(Reg) &&
701 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000702 IsSGPR = true;
703 Width = 8;
704 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
705 IsSGPR = false;
706 Width = 8;
707 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000708 assert(!AMDGPU::TTMP_512RegClass.contains(Reg) &&
709 "trap handler registers should not be used");
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000710 IsSGPR = true;
711 Width = 16;
712 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
713 IsSGPR = false;
714 Width = 16;
Matt Arsenault101abd22019-04-15 20:51:12 +0000715 } else if (AMDGPU::SReg_96RegClass.contains(Reg)) {
716 IsSGPR = true;
717 Width = 3;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000718 } else {
719 llvm_unreachable("Unknown register class");
720 }
721 unsigned HWReg = TRI.getHWRegIndex(Reg);
722 int MaxUsed = HWReg + Width - 1;
723 if (IsSGPR) {
724 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
725 } else {
726 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
727 }
728 }
729
730 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000731 // Pseudo used just to encode the underlying global. Is there a better
732 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000733
734 const MachineOperand *CalleeOp
735 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
736 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000737 if (Callee->isDeclaration()) {
738 // If this is a call to an external function, we can't do much. Make
739 // conservative guesses.
740
741 // 48 SGPRs - vcc, - flat_scr, -xnack
Scott Linder1e8c2c72018-06-21 19:38:56 +0000742 int MaxSGPRGuess =
Matt Arsenault4cd95092019-02-12 23:44:13 +0000743 47 - IsaInfo::getNumExtraSGPRs(&ST, true, ST.hasFlatAddressSpace());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000744 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
745 MaxVGPR = std::max(MaxVGPR, 23);
746
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000747 CalleeFrameSize = std::max(CalleeFrameSize, UINT64_C(16384));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000748 Info.UsesVCC = true;
749 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
750 Info.HasDynamicallySizedStack = true;
751 } else {
752 // We force CodeGen to run in SCC order, so the callee's register
753 // usage etc. should be the cumulative usage of all callees.
Matt Arsenaultaa03bcd2019-02-28 00:28:44 +0000754
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000755 auto I = CallGraphResourceInfo.find(Callee);
Matt Arsenaultaa03bcd2019-02-28 00:28:44 +0000756 if (I == CallGraphResourceInfo.end()) {
757 // Avoid crashing on undefined behavior with an illegal call to a
758 // kernel. If a callsite's calling convention doesn't match the
759 // function's, it's undefined behavior. If the callsite calling
760 // convention does match, that would have errored earlier.
761 // FIXME: The verifier shouldn't allow this.
762 if (AMDGPU::isEntryFunctionCC(Callee->getCallingConv()))
763 report_fatal_error("invalid call to entry function");
764
765 llvm_unreachable("callee should have been handled before caller");
766 }
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000767
768 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
769 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
770 CalleeFrameSize
771 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
772 Info.UsesVCC |= I->second.UsesVCC;
773 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
774 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
775 Info.HasRecursion |= I->second.HasRecursion;
776 }
777
778 if (!Callee->doesNotRecurse())
779 Info.HasRecursion = true;
780 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000781 }
782 }
783
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000784 Info.NumExplicitSGPR = MaxSGPR + 1;
785 Info.NumVGPR = MaxVGPR + 1;
786 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000787
788 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000789}
790
791void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
792 const MachineFunction &MF) {
793 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
794
795 ProgInfo.NumVGPR = Info.NumVGPR;
796 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
797 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
798 ProgInfo.VCCUsed = Info.UsesVCC;
799 ProgInfo.FlatUsed = Info.UsesFlatScratch;
800 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
801
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000802 if (!isUInt<32>(ProgInfo.ScratchSize)) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000803 DiagnosticInfoStackSize DiagStackSize(MF.getFunction(),
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000804 ProgInfo.ScratchSize, DS_Error);
Matthias Braunf1caa282017-12-15 22:22:58 +0000805 MF.getFunction().getContext().diagnose(DiagStackSize);
Matt Arsenault9ba465a2017-11-14 20:33:14 +0000806 }
807
Tom Stellard5bfbae52018-07-11 20:59:01 +0000808 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000809 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000810
Scott Linder1e8c2c72018-06-21 19:38:56 +0000811 // TODO(scott.linder): The calculations related to SGPR/VGPR blocks are
812 // duplicated in part in AMDGPUAsmParser::calculateGPRBlocks, and could be
813 // unified.
814 unsigned ExtraSGPRs = IsaInfo::getNumExtraSGPRs(
Matt Arsenault4cd95092019-02-12 23:44:13 +0000815 &STM, ProgInfo.VCCUsed, ProgInfo.FlatUsed);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000816
Marek Olsak91f22fb2016-12-09 19:49:40 +0000817 // Check the addressable register limit before we add ExtraSGPRs.
818 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
819 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000820 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000821 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000822 // This can happen due to a compiler bug or when using inline asm.
Matthias Braunf1caa282017-12-15 22:22:58 +0000823 LLVMContext &Ctx = MF.getFunction().getContext();
824 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000825 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000826 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000827 DK_ResourceLimit,
828 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000829 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000830 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000831 }
832 }
833
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000834 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000835 ProgInfo.NumSGPR += ExtraSGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000836
Tim Renouffd8d4af2018-04-11 17:18:36 +0000837 // Ensure there are enough SGPRs and VGPRs for wave dispatch, where wave
838 // dispatch registers are function args.
839 unsigned WaveDispatchNumSGPR = 0, WaveDispatchNumVGPR = 0;
840 for (auto &Arg : MF.getFunction().args()) {
841 unsigned NumRegs = (Arg.getType()->getPrimitiveSizeInBits() + 31) / 32;
842 if (Arg.hasAttribute(Attribute::InReg))
843 WaveDispatchNumSGPR += NumRegs;
844 else
845 WaveDispatchNumVGPR += NumRegs;
846 }
847 ProgInfo.NumSGPR = std::max(ProgInfo.NumSGPR, WaveDispatchNumSGPR);
848 ProgInfo.NumVGPR = std::max(ProgInfo.NumVGPR, WaveDispatchNumVGPR);
849
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000850 // Adjust number of registers used to meet default/requested minimum/maximum
851 // number of waves per execution unit request.
852 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000853 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000854 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000855 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000856
Marek Olsak91f22fb2016-12-09 19:49:40 +0000857 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
858 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000859 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
860 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
861 // This can happen due to a compiler bug or when using inline asm to use
862 // the registers which are usually reserved for vcc etc.
Matthias Braunf1caa282017-12-15 22:22:58 +0000863 LLVMContext &Ctx = MF.getFunction().getContext();
864 DiagnosticInfoResourceLimit Diag(MF.getFunction(),
Marek Olsak91f22fb2016-12-09 19:49:40 +0000865 "scalar registers",
866 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000867 DK_ResourceLimit,
868 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000869 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000870 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
871 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000872 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000873 }
874
875 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000876 ProgInfo.NumSGPR =
877 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
878 ProgInfo.NumSGPRsForWavesPerEU =
879 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000880 }
881
Matt Arsenault161e2b42017-04-18 20:59:40 +0000882 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000883 LLVMContext &Ctx = MF.getFunction().getContext();
884 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000885 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000886 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000887 }
888
Matt Arsenault52ef4012016-07-26 16:45:58 +0000889 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000890 LLVMContext &Ctx = MF.getFunction().getContext();
891 DiagnosticInfoResourceLimit Diag(MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000892 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000893 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000894 }
895
Scott Linder1e8c2c72018-06-21 19:38:56 +0000896 ProgInfo.SGPRBlocks = IsaInfo::getNumSGPRBlocks(
David Stuttardbe3d7ba2018-11-19 15:44:20 +0000897 &STM, ProgInfo.NumSGPRsForWavesPerEU);
Scott Linder1e8c2c72018-06-21 19:38:56 +0000898 ProgInfo.VGPRBlocks = IsaInfo::getNumVGPRBlocks(
David Stuttardbe3d7ba2018-11-19 15:44:20 +0000899 &STM, ProgInfo.NumVGPRsForWavesPerEU);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000900
Tom Stellard45bb48e2015-06-13 03:28:10 +0000901 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
902 // register.
903 ProgInfo.FloatMode = getFPMode(MF);
904
Matt Arsenault055e4dc2019-03-29 19:14:54 +0000905 const SIModeRegisterDefaults Mode = MFI->getMode();
906 ProgInfo.IEEEMode = Mode.IEEE;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000907
Matt Arsenault7293f982016-01-28 20:53:35 +0000908 // Make clamp modifier on NaN input returns 0.
Matt Arsenault055e4dc2019-03-29 19:14:54 +0000909 ProgInfo.DX10Clamp = Mode.DX10Clamp;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000910
Tom Stellard45bb48e2015-06-13 03:28:10 +0000911 unsigned LDSAlignShift;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000912 if (STM.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000913 // LDS is allocated in 64 dword blocks.
914 LDSAlignShift = 8;
915 } else {
916 // LDS is allocated in 128 dword blocks.
917 LDSAlignShift = 9;
918 }
919
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000920 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000921 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000922
Matt Arsenault52ef4012016-07-26 16:45:58 +0000923 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000924 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000925 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000926
927 // Scratch is allocated in 256 dword blocks.
928 unsigned ScratchAlignShift = 10;
929 // We need to program the hardware with the amount of scratch memory that
930 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
931 // scratch memory used per thread.
932 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000933 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000934 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000935 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000936
Stanislav Mekhanoshin41bbe102019-05-03 21:26:39 +0000937 if (getIsaVersion(getGlobalSTI()->getCPU()).Major >= 10) {
938 ProgInfo.WgpMode = STM.isCuModeEnabled() ? 0 : 1;
939 ProgInfo.MemOrdered = 1;
940 }
941
Tom Stellard45bb48e2015-06-13 03:28:10 +0000942 ProgInfo.ComputePGMRSrc1 =
943 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
944 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
945 S_00B848_PRIORITY(ProgInfo.Priority) |
946 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
947 S_00B848_PRIV(ProgInfo.Priv) |
948 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000949 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Stanislav Mekhanoshin41bbe102019-05-03 21:26:39 +0000950 S_00B848_IEEE_MODE(ProgInfo.IEEEMode) |
951 S_00B848_WGP_MODE(ProgInfo.WgpMode) |
952 S_00B848_MEM_ORDERED(ProgInfo.MemOrdered);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000953
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000954 // 0 = X, 1 = XY, 2 = XYZ
955 unsigned TIDIGCompCnt = 0;
956 if (MFI->hasWorkItemIDZ())
957 TIDIGCompCnt = 2;
958 else if (MFI->hasWorkItemIDY())
959 TIDIGCompCnt = 1;
960
Tom Stellard45bb48e2015-06-13 03:28:10 +0000961 ProgInfo.ComputePGMRSrc2 =
962 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000963 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Konstantin Zhuravlyov2ca6b1f2018-05-29 19:09:13 +0000964 // For AMDHSA, TRAP_HANDLER must be zero, as it is populated by the CP.
965 S_00B84C_TRAP_HANDLER(STM.isAmdHsaOS() ? 0 : STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000966 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
967 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
968 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
969 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
970 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
971 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000972 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
973 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000974 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000975}
976
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000977static unsigned getRsrcReg(CallingConv::ID CallConv) {
978 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000979 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000980 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000981 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000982 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000983 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000984 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000985 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000986 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000987 }
988}
989
990void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000991 const SIProgramInfo &CurrentProgramInfo) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000992 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +0000993 unsigned RsrcReg = getRsrcReg(MF.getFunction().getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000994
Matthias Braunf1caa282017-12-15 22:22:58 +0000995 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000996 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
997
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000998 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000999
1000 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001001 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001002
1003 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001004 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001005
1006 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
1007 // 0" comment but I don't see a corresponding field in the register spec.
1008 } else {
1009 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001010 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1011 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Scott Linderc6c62722018-10-31 18:54:06 +00001012 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
1013 OutStreamer->EmitIntValue(
1014 S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tim Renouf807ecc32018-02-06 13:39:38 +00001015 }
1016
1017 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
1018 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
1019 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks), 4);
1020 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
1021 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
1022 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
1023 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001024 }
Marek Olsak0532c192016-07-13 17:35:15 +00001025
1026 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
1027 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
1028 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
1029 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001030}
1031
Tim Renouf72800f02017-10-03 19:03:52 +00001032// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
1033// is AMDPAL. It stores each compute/SPI register setting and other PAL
Tim Renoufd737b552019-03-20 17:42:00 +00001034// metadata items into the PALMD::Metadata, combining with any provided by the
1035// frontend as LLVM metadata. Once all functions are written, the PAL metadata
1036// is then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001037void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +00001038 const SIProgramInfo &CurrentProgramInfo) {
1039 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tim Renoufd737b552019-03-20 17:42:00 +00001040 auto CC = MF.getFunction().getCallingConv();
1041 auto MD = getTargetStreamer()->getPALMetadata();
1042
Tim Renoufe7bd52f2019-03-20 18:47:21 +00001043 MD->setEntryPoint(CC, MF.getFunction().getName());
Tim Renoufd737b552019-03-20 17:42:00 +00001044 MD->setNumUsedVgprs(CC, CurrentProgramInfo.NumVGPRsForWavesPerEU);
1045 MD->setNumUsedSgprs(CC, CurrentProgramInfo.NumSGPRsForWavesPerEU);
Matthias Braunf1caa282017-12-15 22:22:58 +00001046 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tim Renoufd737b552019-03-20 17:42:00 +00001047 MD->setRsrc1(CC, CurrentProgramInfo.ComputePGMRSrc1);
1048 MD->setRsrc2(CC, CurrentProgramInfo.ComputePGMRSrc2);
Tim Renouf72800f02017-10-03 19:03:52 +00001049 } else {
Tim Renoufd737b552019-03-20 17:42:00 +00001050 MD->setRsrc1(CC, S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1051 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks));
Tim Renouf72800f02017-10-03 19:03:52 +00001052 if (CurrentProgramInfo.ScratchBlocks > 0)
Tim Renoufd737b552019-03-20 17:42:00 +00001053 MD->setRsrc2(CC, S_00B84C_SCRATCH_EN(1));
Tim Renouf72800f02017-10-03 19:03:52 +00001054 }
Tim Renoufd737b552019-03-20 17:42:00 +00001055 // ScratchSize is in bytes, 16 aligned.
1056 MD->setScratchSize(CC, alignTo(CurrentProgramInfo.ScratchSize, 16));
Matthias Braunf1caa282017-12-15 22:22:58 +00001057 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS) {
Tim Renoufd737b552019-03-20 17:42:00 +00001058 MD->setRsrc2(CC, S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks));
1059 MD->setSpiPsInputEna(MFI->getPSInputEnable());
1060 MD->setSpiPsInputAddr(MFI->getPSInputAddr());
Tim Renouf72800f02017-10-03 19:03:52 +00001061 }
1062}
1063
Matt Arsenault24ee0782016-02-12 02:40:47 +00001064// This is supposed to be log2(Size)
1065static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1066 switch (Size) {
1067 case 4:
1068 return AMD_ELEMENT_4_BYTES;
1069 case 8:
1070 return AMD_ELEMENT_8_BYTES;
1071 case 16:
1072 return AMD_ELEMENT_16_BYTES;
1073 default:
1074 llvm_unreachable("invalid private_element_size");
1075 }
1076}
1077
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001078void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001079 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001080 const MachineFunction &MF) const {
Matt Arsenault4bec7d42018-07-20 09:05:08 +00001081 const Function &F = MF.getFunction();
1082 assert(F.getCallingConv() == CallingConv::AMDGPU_KERNEL ||
1083 F.getCallingConv() == CallingConv::SPIR_KERNEL);
1084
Tom Stellard45bb48e2015-06-13 03:28:10 +00001085 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +00001086 const GCNSubtarget &STM = MF.getSubtarget<GCNSubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001087
Matt Arsenault4cd95092019-02-12 23:44:13 +00001088 AMDGPU::initDefaultAMDKernelCodeT(Out, &STM);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001089
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001090 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001091 CurrentProgramInfo.ComputePGMRSrc1 |
1092 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Stanislav Mekhanoshin41bbe102019-05-03 21:26:39 +00001093 Out.code_properties |= AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001094
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001095 if (CurrentProgramInfo.DynamicCallStack)
1096 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1097
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001098 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001099 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1100 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1101
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001102 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001103 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001104 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1105 }
1106
1107 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001108 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001109
1110 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001111 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001112
1113 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001114 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001115
1116 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001117 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001118
1119 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001120 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001121
Tom Stellard48f29f22015-11-26 00:43:29 +00001122 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001123 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001124
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001125 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001126 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001127
Matt Arsenault4bec7d42018-07-20 09:05:08 +00001128 unsigned MaxKernArgAlign;
1129 Out.kernarg_segment_byte_size = STM.getKernArgSegmentSize(F, MaxKernArgAlign);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001130 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1131 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1132 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1133 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001134
Tom Stellard175959e2016-12-06 21:53:10 +00001135 // These alignment values are specified in powers of two, so alignment =
1136 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001137 Out.kernarg_segment_alignment = std::max((size_t)4,
Matt Arsenault4bec7d42018-07-20 09:05:08 +00001138 countTrailingZeros(MaxKernArgAlign));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001139}
1140
1141bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Tom Stellard45bb48e2015-06-13 03:28:10 +00001142 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001143 // First try the generic code, which knows about modifiers like 'c' and 'n'.
Nick Desaulniers5277b3f2019-04-10 16:38:43 +00001144 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, ExtraCode, O))
Matt Arsenault36cd1852017-08-09 20:09:35 +00001145 return false;
1146
Tom Stellard45bb48e2015-06-13 03:28:10 +00001147 if (ExtraCode && ExtraCode[0]) {
1148 if (ExtraCode[1] != 0)
1149 return true; // Unknown modifier.
1150
1151 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001152 case 'r':
1153 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001154 default:
1155 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001156 }
1157 }
1158
Matt Arsenault36cd1852017-08-09 20:09:35 +00001159 // TODO: Should be able to support other operand types like globals.
1160 const MachineOperand &MO = MI->getOperand(OpNo);
1161 if (MO.isReg()) {
1162 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1163 *MF->getSubtarget().getRegisterInfo());
1164 return false;
1165 }
1166
1167 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001168}