blob: 3a814d3daa814f8054825977729ca9a6c840078c [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for X86.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "X86LegalizerInfo.h"
15#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000016#include "X86TargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000018#include "llvm/CodeGen/ValueTypes.h"
19#include "llvm/IR/DerivedTypes.h"
20#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000021
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000025
Kristof Beylsaf9814a2017-11-07 10:34:34 +000026/// FIXME: The following static functions are SizeChangeStrategy functions
27/// that are meant to temporarily mimic the behaviour of the old legalization
28/// based on doubling/halving non-legal types as closely as possible. This is
29/// not entirly possible as only legalizing the types that are exactly a power
30/// of 2 times the size of the legal types would require specifying all those
31/// sizes explicitly.
32/// In practice, not specifying those isn't a problem, and the below functions
33/// should disappear quickly as we add support for legalizing non-power-of-2
34/// sized types further.
35static void
36addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
37 const LegalizerInfo::SizeAndActionsVec &v) {
38 for (unsigned i = 0; i < v.size(); ++i) {
39 result.push_back(v[i]);
40 if (i + 1 < v[i].first && i + 1 < v.size() &&
41 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000042 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000043 }
44}
45
46static LegalizerInfo::SizeAndActionsVec
47widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
48 assert(v.size() >= 1);
49 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000050 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
51 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000052 addAndInterleaveWithUnsupported(result, v);
53 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000054 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000055 return result;
56}
57
Igor Breger531a2032017-03-26 08:11:12 +000058X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
59 const X86TargetMachine &TM)
60 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000061
62 setLegalizerInfo32bit();
63 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000064 setLegalizerInfoSSE1();
65 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000066 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000067 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000068 setLegalizerInfoAVX2();
69 setLegalizerInfoAVX512();
70 setLegalizerInfoAVX512DQ();
71 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000072
Kristof Beylsaf9814a2017-11-07 10:34:34 +000073 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
74 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
75 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
76 for (unsigned MemOp : {G_LOAD, G_STORE})
77 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
78 narrowToSmallerAndWidenToSmallest);
79 setLegalizeScalarToDifferentSizeStrategy(
80 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
81 setLegalizeScalarToDifferentSizeStrategy(
82 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
83
Igor Bregerb4442f32017-02-10 07:05:56 +000084 computeTables();
85}
86
87void X86LegalizerInfo::setLegalizerInfo32bit() {
88
Matt Arsenault41e5ac42018-03-14 00:36:23 +000089 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Igor Breger29537882017-04-07 14:41:59 +000090 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000091 const LLT s8 = LLT::scalar(8);
92 const LLT s16 = LLT::scalar(16);
93 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +000094 const LLT s64 = LLT::scalar(64);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +000095 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +000096
Igor Breger47be5fb2017-08-24 07:06:27 +000097 for (auto Ty : {p0, s1, s8, s16, s32})
98 setAction({G_IMPLICIT_DEF, Ty}, Legal);
99
Igor Breger2661ae42017-09-04 09:06:45 +0000100 for (auto Ty : {s8, s16, s32, p0})
101 setAction({G_PHI, Ty}, Legal);
102
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000103 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000104 for (auto Ty : {s8, s16, s32})
105 setAction({BinOp, Ty}, Legal);
106
Igor Breger28f290f2017-05-17 12:48:08 +0000107 for (unsigned Op : {G_UADDE}) {
108 setAction({Op, s32}, Legal);
109 setAction({Op, 1, s1}, Legal);
110 }
111
Igor Bregera8ba5722017-03-23 15:25:57 +0000112 for (unsigned MemOp : {G_LOAD, G_STORE}) {
113 for (auto Ty : {s8, s16, s32, p0})
114 setAction({MemOp, Ty}, Legal);
115
116 // And everything's fine in addrspace 0.
117 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000118 }
Igor Breger531a2032017-03-26 08:11:12 +0000119
120 // Pointer-handling
121 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000122 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000123
Igor Breger810c6252017-05-08 09:40:43 +0000124 setAction({G_GEP, p0}, Legal);
125 setAction({G_GEP, 1, s32}, Legal);
126
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000127 if (!Subtarget.is64Bit()) {
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000128 getActionDefinitionsBuilder(G_PTRTOINT)
129 .legalForCartesianProduct({s1, s8, s16, s32}, {p0})
130 .maxScalar(0, s32)
131 .widenScalarToNextPow2(0, /*Min*/ 8);
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000132 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({s32, p0});
133 }
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000134
Igor Breger685889c2017-08-21 10:51:54 +0000135 // Control-flow
136 setAction({G_BRCOND, s1}, Legal);
137
Igor Breger29537882017-04-07 14:41:59 +0000138 // Constants
139 for (auto Ty : {s8, s16, s32, p0})
140 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
141
Igor Bregerc08a7832017-05-01 06:30:16 +0000142 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000143 for (auto Ty : {s8, s16, s32}) {
144 setAction({G_ZEXT, Ty}, Legal);
145 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000146 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000147 }
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000148 setAction({G_ANYEXT, s128}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000149
Igor Bregerc7b59772017-05-11 07:17:40 +0000150 // Comparison
151 setAction({G_ICMP, s1}, Legal);
152
153 for (auto Ty : {s8, s16, s32, p0})
154 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000155
156 // Merge/Unmerge
157 for (const auto &Ty : {s16, s32, s64}) {
158 setAction({G_MERGE_VALUES, Ty}, Legal);
159 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
160 }
161 for (const auto &Ty : {s8, s16, s32}) {
162 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
163 setAction({G_UNMERGE_VALUES, Ty}, Legal);
164 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000165}
Igor Bregerb4442f32017-02-10 07:05:56 +0000166
Igor Bregerf7359d82017-02-22 12:25:09 +0000167void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000168
169 if (!Subtarget.is64Bit())
170 return;
171
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000172 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000173 const LLT s1 = LLT::scalar(1);
174 const LLT s8 = LLT::scalar(8);
175 const LLT s16 = LLT::scalar(16);
176 const LLT s32 = LLT::scalar(32);
Igor Bregerb4442f32017-02-10 07:05:56 +0000177 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000178 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000179
Igor Breger42f8bfc2017-08-31 11:40:03 +0000180 setAction({G_IMPLICIT_DEF, s64}, Legal);
Alexander Ivchenkoa85c4fc2018-02-08 22:40:31 +0000181 // Need to have that, as tryFoldImplicitDef will create this pattern:
182 // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF
183 setAction({G_IMPLICIT_DEF, s128}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000184
Igor Breger2661ae42017-09-04 09:06:45 +0000185 setAction({G_PHI, s64}, Legal);
186
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000187 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000188 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000189
Igor Breger1f143642017-09-11 09:41:13 +0000190 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000191 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000192
193 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000194 setAction({G_GEP, 1, s64}, Legal);
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000195 getActionDefinitionsBuilder(G_PTRTOINT)
196 .legalForCartesianProduct({s1, s8, s16, s32, s64}, {p0})
197 .maxScalar(0, s64)
198 .widenScalarToNextPow2(0, /*Min*/ 8);
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000199 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({s64, p0});
Igor Breger810c6252017-05-08 09:40:43 +0000200
Igor Breger29537882017-04-07 14:41:59 +0000201 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000202 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000203
204 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000205 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
206 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000207 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000208
209 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000210 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000211
212 // Merge/Unmerge
213 setAction({G_MERGE_VALUES, s128}, Legal);
214 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
215 setAction({G_MERGE_VALUES, 1, s128}, Legal);
216 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000217}
218
219void X86LegalizerInfo::setLegalizerInfoSSE1() {
220 if (!Subtarget.hasSSE1())
221 return;
222
223 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000224 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000225 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000226 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000227
228 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
229 for (auto Ty : {s32, v4s32})
230 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000231
232 for (unsigned MemOp : {G_LOAD, G_STORE})
233 for (auto Ty : {v4s32, v2s64})
234 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000235
236 // Constants
237 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000238
239 // Merge/Unmerge
240 for (const auto &Ty : {v4s32, v2s64}) {
241 setAction({G_MERGE_VALUES, Ty}, Legal);
242 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
243 }
244 setAction({G_MERGE_VALUES, 1, s64}, Legal);
245 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000246}
247
248void X86LegalizerInfo::setLegalizerInfoSSE2() {
249 if (!Subtarget.hasSSE2())
250 return;
251
Igor Breger5c7211992017-09-13 09:05:23 +0000252 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000253 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000254 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000255 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000256 const LLT v4s32 = LLT::vector(4, 32);
257 const LLT v2s64 = LLT::vector(2, 64);
258
Volkan Kelesa32ff002017-12-01 08:19:10 +0000259 const LLT v32s8 = LLT::vector(32, 8);
260 const LLT v16s16 = LLT::vector(16, 16);
261 const LLT v8s32 = LLT::vector(8, 32);
262 const LLT v4s64 = LLT::vector(4, 64);
263
Igor Breger321cf3c2017-03-03 08:06:46 +0000264 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
265 for (auto Ty : {s64, v2s64})
266 setAction({BinOp, Ty}, Legal);
267
268 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000269 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000270 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000271
272 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000273
274 setAction({G_FPEXT, s64}, Legal);
275 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000276
277 // Constants
278 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000279
280 // Merge/Unmerge
281 for (const auto &Ty :
282 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
283 setAction({G_MERGE_VALUES, Ty}, Legal);
284 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
285 }
286 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
287 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
288 setAction({G_UNMERGE_VALUES, Ty}, Legal);
289 }
Igor Breger605b9652017-05-08 09:03:37 +0000290}
291
292void X86LegalizerInfo::setLegalizerInfoSSE41() {
293 if (!Subtarget.hasSSE41())
294 return;
295
296 const LLT v4s32 = LLT::vector(4, 32);
297
298 setAction({G_MUL, v4s32}, Legal);
299}
300
Igor Breger617be6e2017-05-23 08:23:51 +0000301void X86LegalizerInfo::setLegalizerInfoAVX() {
302 if (!Subtarget.hasAVX())
303 return;
304
Igor Breger1c29be72017-06-22 09:43:35 +0000305 const LLT v16s8 = LLT::vector(16, 8);
306 const LLT v8s16 = LLT::vector(8, 16);
307 const LLT v4s32 = LLT::vector(4, 32);
308 const LLT v2s64 = LLT::vector(2, 64);
309
310 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000311 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000312 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000313 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000314 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000315 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000316 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000317 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000318
319 for (unsigned MemOp : {G_LOAD, G_STORE})
320 for (auto Ty : {v8s32, v4s64})
321 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000322
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000323 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000324 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000325 setAction({G_EXTRACT, 1, Ty}, Legal);
326 }
327 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000328 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000329 setAction({G_EXTRACT, Ty}, Legal);
330 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000331 // Merge/Unmerge
332 for (const auto &Ty :
333 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
334 setAction({G_MERGE_VALUES, Ty}, Legal);
335 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
336 }
337 for (const auto &Ty :
338 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
339 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
340 setAction({G_UNMERGE_VALUES, Ty}, Legal);
341 }
Igor Breger617be6e2017-05-23 08:23:51 +0000342}
343
Igor Breger605b9652017-05-08 09:03:37 +0000344void X86LegalizerInfo::setLegalizerInfoAVX2() {
345 if (!Subtarget.hasAVX2())
346 return;
347
Igor Breger842b5b32017-05-18 11:10:56 +0000348 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000349 const LLT v16s16 = LLT::vector(16, 16);
350 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000351 const LLT v4s64 = LLT::vector(4, 64);
352
Volkan Kelesa32ff002017-12-01 08:19:10 +0000353 const LLT v64s8 = LLT::vector(64, 8);
354 const LLT v32s16 = LLT::vector(32, 16);
355 const LLT v16s32 = LLT::vector(16, 32);
356 const LLT v8s64 = LLT::vector(8, 64);
357
Igor Breger842b5b32017-05-18 11:10:56 +0000358 for (unsigned BinOp : {G_ADD, G_SUB})
359 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
360 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000361
362 for (auto Ty : {v16s16, v8s32})
363 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000364
365 // Merge/Unmerge
366 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
367 setAction({G_MERGE_VALUES, Ty}, Legal);
368 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
369 }
370 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
371 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
372 setAction({G_UNMERGE_VALUES, Ty}, Legal);
373 }
Igor Breger605b9652017-05-08 09:03:37 +0000374}
375
376void X86LegalizerInfo::setLegalizerInfoAVX512() {
377 if (!Subtarget.hasAVX512())
378 return;
379
Igor Breger1c29be72017-06-22 09:43:35 +0000380 const LLT v16s8 = LLT::vector(16, 8);
381 const LLT v8s16 = LLT::vector(8, 16);
382 const LLT v4s32 = LLT::vector(4, 32);
383 const LLT v2s64 = LLT::vector(2, 64);
384
385 const LLT v32s8 = LLT::vector(32, 8);
386 const LLT v16s16 = LLT::vector(16, 16);
387 const LLT v8s32 = LLT::vector(8, 32);
388 const LLT v4s64 = LLT::vector(4, 64);
389
390 const LLT v64s8 = LLT::vector(64, 8);
391 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000392 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000393 const LLT v8s64 = LLT::vector(8, 64);
394
395 for (unsigned BinOp : {G_ADD, G_SUB})
396 for (auto Ty : {v16s32, v8s64})
397 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000398
399 setAction({G_MUL, v16s32}, Legal);
400
Igor Breger617be6e2017-05-23 08:23:51 +0000401 for (unsigned MemOp : {G_LOAD, G_STORE})
402 for (auto Ty : {v16s32, v8s64})
403 setAction({MemOp, Ty}, Legal);
404
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000405 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000406 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000407 setAction({G_EXTRACT, 1, Ty}, Legal);
408 }
409 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000410 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000411 setAction({G_EXTRACT, Ty}, Legal);
412 }
Igor Breger1c29be72017-06-22 09:43:35 +0000413
Igor Breger605b9652017-05-08 09:03:37 +0000414 /************ VLX *******************/
415 if (!Subtarget.hasVLX())
416 return;
417
Igor Breger605b9652017-05-08 09:03:37 +0000418 for (auto Ty : {v4s32, v8s32})
419 setAction({G_MUL, Ty}, Legal);
420}
421
422void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
423 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
424 return;
425
426 const LLT v8s64 = LLT::vector(8, 64);
427
428 setAction({G_MUL, v8s64}, Legal);
429
430 /************ VLX *******************/
431 if (!Subtarget.hasVLX())
432 return;
433
434 const LLT v2s64 = LLT::vector(2, 64);
435 const LLT v4s64 = LLT::vector(4, 64);
436
437 for (auto Ty : {v2s64, v4s64})
438 setAction({G_MUL, Ty}, Legal);
439}
440
441void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
442 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
443 return;
444
Igor Breger842b5b32017-05-18 11:10:56 +0000445 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000446 const LLT v32s16 = LLT::vector(32, 16);
447
Igor Breger842b5b32017-05-18 11:10:56 +0000448 for (unsigned BinOp : {G_ADD, G_SUB})
449 for (auto Ty : {v64s8, v32s16})
450 setAction({BinOp, Ty}, Legal);
451
Igor Breger605b9652017-05-08 09:03:37 +0000452 setAction({G_MUL, v32s16}, Legal);
453
454 /************ VLX *******************/
455 if (!Subtarget.hasVLX())
456 return;
457
458 const LLT v8s16 = LLT::vector(8, 16);
459 const LLT v16s16 = LLT::vector(16, 16);
460
461 for (auto Ty : {v8s16, v16s16})
462 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000463}