| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SIInstructions.td - SI Instruction Defintions ---------------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // This file was originally auto-generated from a GPU register header file and | 
|  | 10 | // all the instruction definitions were originally commented out.  Instructions | 
|  | 11 | // that are not yet supported remain commented out. | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 14 | class InterpSlots { | 
|  | 15 | int P0 = 2; | 
|  | 16 | int P10 = 0; | 
|  | 17 | int P20 = 1; | 
|  | 18 | } | 
|  | 19 | def INTERP : InterpSlots; | 
|  | 20 |  | 
|  | 21 | def InterpSlot : Operand<i32> { | 
|  | 22 | let PrintMethod = "printInterpSlot"; | 
|  | 23 | } | 
|  | 24 |  | 
| Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 25 | def isSI : Predicate<"Subtarget.getGeneration() " | 
| Tom Stellard | 6e1ee47 | 2013-10-29 16:37:28 +0000 | [diff] [blame] | 26 | ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 |  | 
| Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 28 | def WAIT_FLAG : InstFlag<"printWaitFlag">; | 
|  | 29 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 30 | let Predicates = [isSI] in { | 
|  | 31 |  | 
|  | 32 | let neverHasSideEffects = 1 in { | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 33 |  | 
|  | 34 | let isMoveImm = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 35 | def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>; | 
|  | 36 | def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>; | 
|  | 37 | def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>; | 
|  | 38 | def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 39 | } // End isMoveImm = 1 | 
|  | 40 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 | def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>; | 
|  | 42 | def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>; | 
|  | 43 | def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>; | 
|  | 44 | def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>; | 
|  | 45 | def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>; | 
|  | 46 | def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>; | 
|  | 47 | } // End neverHasSideEffects = 1 | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 48 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | ////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>; | 
|  | 50 | ////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>; | 
|  | 51 | ////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>; | 
|  | 52 | ////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>; | 
|  | 53 | ////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>; | 
|  | 54 | ////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>; | 
|  | 55 | ////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>; | 
|  | 56 | ////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>; | 
|  | 57 | //def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>; | 
|  | 58 | //def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>; | 
|  | 59 | def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>; | 
|  | 60 | //def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>; | 
|  | 61 | //def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>; | 
|  | 62 | //def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>; | 
|  | 63 | ////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>; | 
|  | 64 | ////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>; | 
|  | 65 | ////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>; | 
|  | 66 | ////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>; | 
|  | 67 | def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>; | 
|  | 68 | def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>; | 
|  | 69 | def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>; | 
|  | 70 | def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>; | 
|  | 71 |  | 
|  | 72 | let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in { | 
|  | 73 |  | 
|  | 74 | def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>; | 
|  | 75 | def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>; | 
|  | 76 | def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>; | 
|  | 77 | def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>; | 
|  | 78 | def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>; | 
|  | 79 | def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>; | 
|  | 80 | def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>; | 
|  | 81 | def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>; | 
|  | 82 |  | 
|  | 83 | } // End hasSideEffects = 1 | 
|  | 84 |  | 
|  | 85 | def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>; | 
|  | 86 | def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>; | 
|  | 87 | def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>; | 
|  | 88 | def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>; | 
|  | 89 | def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>; | 
|  | 90 | def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>; | 
|  | 91 | //def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>; | 
|  | 92 | def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>; | 
|  | 93 | def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>; | 
|  | 94 | def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>; | 
|  | 95 | def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>; | 
|  | 96 | def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>; | 
|  | 97 |  | 
|  | 98 | /* | 
|  | 99 | This instruction is disabled for now until we can figure out how to teach | 
|  | 100 | the instruction selector to correctly use the  S_CMP* vs V_CMP* | 
|  | 101 | instructions. | 
|  | 102 |  | 
|  | 103 | When this instruction is enabled the code generator sometimes produces this | 
|  | 104 | invalid sequence: | 
|  | 105 |  | 
|  | 106 | SCC = S_CMPK_EQ_I32 SGPR0, imm | 
|  | 107 | VCC = COPY SCC | 
|  | 108 | VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1 | 
|  | 109 |  | 
|  | 110 | def S_CMPK_EQ_I32 : SOPK < | 
|  | 111 | 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1), | 
|  | 112 | "S_CMPK_EQ_I32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 113 | [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 114 | >; | 
|  | 115 | */ | 
|  | 116 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 117 | let isCompare = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 118 | def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>; | 
|  | 119 | def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>; | 
|  | 120 | def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>; | 
|  | 121 | def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>; | 
|  | 122 | def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>; | 
|  | 123 | def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>; | 
|  | 124 | def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>; | 
|  | 125 | def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>; | 
|  | 126 | def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>; | 
|  | 127 | def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>; | 
|  | 128 | def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 129 | } // End isCompare = 1 | 
|  | 130 |  | 
| Matt Arsenault | 3383eec | 2013-11-14 22:32:49 +0000 | [diff] [blame] | 131 | let Defs = [SCC], isCommutable = 1 in { | 
|  | 132 | def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>; | 
|  | 133 | def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>; | 
|  | 134 | } | 
|  | 135 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 136 | //def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>; | 
|  | 137 | def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>; | 
|  | 138 | def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>; | 
|  | 139 | def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>; | 
|  | 140 | //def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>; | 
|  | 141 | //def EXP : EXP_ <0x00000000, "EXP", []>; | 
|  | 142 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 143 | let isCompare = 1 in { | 
|  | 144 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 145 | defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">; | 
|  | 146 | defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>; | 
|  | 147 | defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>; | 
|  | 148 | defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>; | 
|  | 149 | defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>; | 
|  | 150 | defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>; | 
|  | 151 | defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>; | 
|  | 152 | defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">; | 
|  | 153 | defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">; | 
|  | 154 | defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">; | 
|  | 155 | defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">; | 
|  | 156 | defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">; | 
|  | 157 | defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">; | 
|  | 158 | defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>; | 
|  | 159 | defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">; | 
|  | 160 | defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 161 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 162 | let hasSideEffects = 1, Defs = [EXEC] in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 163 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 164 | defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">; | 
|  | 165 | defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">; | 
|  | 166 | defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">; | 
|  | 167 | defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">; | 
|  | 168 | defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">; | 
|  | 169 | defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">; | 
|  | 170 | defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">; | 
|  | 171 | defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">; | 
|  | 172 | defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">; | 
|  | 173 | defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">; | 
|  | 174 | defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">; | 
|  | 175 | defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">; | 
|  | 176 | defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">; | 
|  | 177 | defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">; | 
|  | 178 | defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">; | 
|  | 179 | defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 180 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 181 | } // End hasSideEffects = 1, Defs = [EXEC] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 182 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 183 | defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">; | 
| Tom Stellard | 4e1100a | 2013-07-12 18:15:19 +0000 | [diff] [blame] | 184 | defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_LT>; | 
|  | 185 | defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_EQ>; | 
|  | 186 | defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_LE>; | 
|  | 187 | defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_GT>; | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 188 | defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">; | 
| Tom Stellard | 4e1100a | 2013-07-12 18:15:19 +0000 | [diff] [blame] | 189 | defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_GE>; | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 190 | defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">; | 
|  | 191 | defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">; | 
|  | 192 | defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">; | 
|  | 193 | defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">; | 
|  | 194 | defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">; | 
|  | 195 | defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">; | 
| Tom Stellard | 4e1100a | 2013-07-12 18:15:19 +0000 | [diff] [blame] | 196 | defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_NE>; | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 197 | defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">; | 
|  | 198 | defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 199 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 200 | let hasSideEffects = 1, Defs = [EXEC] in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 201 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 202 | defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">; | 
|  | 203 | defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">; | 
|  | 204 | defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">; | 
|  | 205 | defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">; | 
|  | 206 | defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">; | 
|  | 207 | defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">; | 
|  | 208 | defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">; | 
|  | 209 | defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">; | 
|  | 210 | defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">; | 
|  | 211 | defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">; | 
|  | 212 | defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">; | 
|  | 213 | defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">; | 
|  | 214 | defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">; | 
|  | 215 | defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">; | 
|  | 216 | defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">; | 
|  | 217 | defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 218 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 219 | } // End hasSideEffects = 1, Defs = [EXEC] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 220 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 221 | defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">; | 
|  | 222 | defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">; | 
|  | 223 | defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">; | 
|  | 224 | defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">; | 
|  | 225 | defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">; | 
|  | 226 | defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">; | 
|  | 227 | defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">; | 
|  | 228 | defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">; | 
|  | 229 | defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">; | 
|  | 230 | defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">; | 
|  | 231 | defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">; | 
|  | 232 | defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">; | 
|  | 233 | defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">; | 
|  | 234 | defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">; | 
|  | 235 | defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">; | 
|  | 236 | defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 237 |  | 
|  | 238 | let hasSideEffects = 1, Defs = [EXEC] in { | 
|  | 239 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 240 | defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">; | 
|  | 241 | defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">; | 
|  | 242 | defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">; | 
|  | 243 | defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">; | 
|  | 244 | defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">; | 
|  | 245 | defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">; | 
|  | 246 | defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">; | 
|  | 247 | defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">; | 
|  | 248 | defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">; | 
|  | 249 | defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">; | 
|  | 250 | defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">; | 
|  | 251 | defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">; | 
|  | 252 | defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">; | 
|  | 253 | defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">; | 
|  | 254 | defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">; | 
|  | 255 | defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 256 |  | 
|  | 257 | } // End hasSideEffects = 1, Defs = [EXEC] | 
|  | 258 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 259 | defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">; | 
|  | 260 | defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">; | 
|  | 261 | defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">; | 
|  | 262 | defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">; | 
|  | 263 | defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">; | 
|  | 264 | defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">; | 
|  | 265 | defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">; | 
|  | 266 | defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">; | 
|  | 267 | defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">; | 
|  | 268 | defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">; | 
|  | 269 | defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">; | 
|  | 270 | defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">; | 
|  | 271 | defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">; | 
|  | 272 | defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">; | 
|  | 273 | defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">; | 
|  | 274 | defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 275 |  | 
|  | 276 | let hasSideEffects = 1, Defs = [EXEC] in { | 
|  | 277 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 278 | defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">; | 
|  | 279 | defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">; | 
|  | 280 | defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">; | 
|  | 281 | defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">; | 
|  | 282 | defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">; | 
|  | 283 | defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">; | 
|  | 284 | defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">; | 
|  | 285 | defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">; | 
|  | 286 | defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">; | 
|  | 287 | defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">; | 
|  | 288 | defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">; | 
|  | 289 | defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">; | 
|  | 290 | defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">; | 
|  | 291 | defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">; | 
|  | 292 | defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">; | 
|  | 293 | defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 294 |  | 
|  | 295 | } // End hasSideEffects = 1, Defs = [EXEC] | 
|  | 296 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 297 | defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">; | 
|  | 298 | defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>; | 
|  | 299 | defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>; | 
|  | 300 | defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>; | 
|  | 301 | defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>; | 
|  | 302 | defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>; | 
|  | 303 | defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>; | 
|  | 304 | defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 305 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 306 | let hasSideEffects = 1, Defs = [EXEC] in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 307 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 308 | defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">; | 
|  | 309 | defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">; | 
|  | 310 | defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">; | 
|  | 311 | defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">; | 
|  | 312 | defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">; | 
|  | 313 | defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">; | 
|  | 314 | defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">; | 
|  | 315 | defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 316 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 317 | } // End hasSideEffects = 1, Defs = [EXEC] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 318 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 319 | defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">; | 
|  | 320 | defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">; | 
|  | 321 | defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">; | 
|  | 322 | defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">; | 
|  | 323 | defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">; | 
|  | 324 | defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">; | 
|  | 325 | defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">; | 
|  | 326 | defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 327 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 328 | let hasSideEffects = 1, Defs = [EXEC] in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 329 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 330 | defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">; | 
|  | 331 | defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">; | 
|  | 332 | defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">; | 
|  | 333 | defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">; | 
|  | 334 | defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">; | 
|  | 335 | defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">; | 
|  | 336 | defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">; | 
|  | 337 | defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 338 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 339 | } // End hasSideEffects = 1, Defs = [EXEC] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 340 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 341 | defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">; | 
|  | 342 | defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">; | 
|  | 343 | defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">; | 
|  | 344 | defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">; | 
|  | 345 | defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">; | 
|  | 346 | defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">; | 
|  | 347 | defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">; | 
|  | 348 | defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 349 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 350 | let hasSideEffects = 1, Defs = [EXEC] in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 351 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 352 | defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">; | 
|  | 353 | defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">; | 
|  | 354 | defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">; | 
|  | 355 | defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">; | 
|  | 356 | defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">; | 
|  | 357 | defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">; | 
|  | 358 | defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">; | 
|  | 359 | defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 360 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 361 | } // End hasSideEffects = 1, Defs = [EXEC] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 362 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 363 | defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">; | 
|  | 364 | defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">; | 
|  | 365 | defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">; | 
|  | 366 | defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">; | 
|  | 367 | defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">; | 
|  | 368 | defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">; | 
|  | 369 | defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">; | 
|  | 370 | defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 371 |  | 
|  | 372 | let hasSideEffects = 1, Defs = [EXEC] in { | 
|  | 373 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 374 | defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">; | 
|  | 375 | defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">; | 
|  | 376 | defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">; | 
|  | 377 | defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">; | 
|  | 378 | defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">; | 
|  | 379 | defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">; | 
|  | 380 | defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">; | 
|  | 381 | defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 382 |  | 
|  | 383 | } // End hasSideEffects = 1, Defs = [EXEC] | 
|  | 384 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 385 | defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 386 |  | 
|  | 387 | let hasSideEffects = 1, Defs = [EXEC] in { | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 388 | defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 389 | } // End hasSideEffects = 1, Defs = [EXEC] | 
|  | 390 |  | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 391 | defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 392 |  | 
|  | 393 | let hasSideEffects = 1, Defs = [EXEC] in { | 
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 394 | defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 395 | } // End hasSideEffects = 1, Defs = [EXEC] | 
|  | 396 |  | 
|  | 397 | } // End isCompare = 1 | 
|  | 398 |  | 
| Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 399 | def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>; | 
| Aaron Watry | 372cecf | 2013-09-06 20:17:42 +0000 | [diff] [blame] | 400 | def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>; | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 401 | def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>; | 
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 402 | def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>; | 
|  | 403 | def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>; | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 404 | def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>; | 
| Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 405 | def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>; | 
|  | 406 | def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>; | 
|  | 407 | def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>; | 
|  | 408 | def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>; | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 409 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 410 | //def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>; | 
|  | 411 | //def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>; | 
|  | 412 | //def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>; | 
| Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 413 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 414 | //def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>; | 
|  | 415 | //def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>; | 
|  | 416 | //def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>; | 
|  | 417 | //def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>; | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 418 | defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>; | 
| Tom Stellard | 9f95033 | 2013-07-23 01:48:35 +0000 | [diff] [blame] | 419 | defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>; | 
|  | 420 | defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>; | 
|  | 421 | defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>; | 
| Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 422 | defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>; | 
|  | 423 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>; | 
|  | 424 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>; | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 425 |  | 
|  | 426 | def BUFFER_STORE_BYTE : MUBUF_Store_Helper < | 
|  | 427 | 0x00000018, "BUFFER_STORE_BYTE", VReg_32 | 
|  | 428 | >; | 
|  | 429 |  | 
|  | 430 | def BUFFER_STORE_SHORT : MUBUF_Store_Helper < | 
|  | 431 | 0x0000001a, "BUFFER_STORE_SHORT", VReg_32 | 
|  | 432 | >; | 
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 433 |  | 
|  | 434 | def BUFFER_STORE_DWORD : MUBUF_Store_Helper < | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 435 | 0x0000001c, "BUFFER_STORE_DWORD", VReg_32 | 
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 436 | >; | 
|  | 437 |  | 
|  | 438 | def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper < | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 439 | 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64 | 
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 440 | >; | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 441 |  | 
|  | 442 | def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper < | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 443 | 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128 | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 444 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 445 | //def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>; | 
|  | 446 | //def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>; | 
|  | 447 | //def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>; | 
|  | 448 | //def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>; | 
|  | 449 | //def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>; | 
|  | 450 | //def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>; | 
|  | 451 | //def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>; | 
|  | 452 | //def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>; | 
|  | 453 | //def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>; | 
|  | 454 | //def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>; | 
|  | 455 | //def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>; | 
|  | 456 | //def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>; | 
|  | 457 | //def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>; | 
|  | 458 | //def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>; | 
|  | 459 | //def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>; | 
|  | 460 | //def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>; | 
|  | 461 | //def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>; | 
|  | 462 | //def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>; | 
|  | 463 | //def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>; | 
|  | 464 | //def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>; | 
|  | 465 | //def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>; | 
|  | 466 | //def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>; | 
|  | 467 | //def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>; | 
|  | 468 | //def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>; | 
|  | 469 | //def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>; | 
|  | 470 | //def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>; | 
|  | 471 | //def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>; | 
|  | 472 | //def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>; | 
|  | 473 | //def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>; | 
|  | 474 | //def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>; | 
|  | 475 | //def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>; | 
|  | 476 | //def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>; | 
|  | 477 | //def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>; | 
|  | 478 | //def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>; | 
|  | 479 | //def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>; | 
|  | 480 | //def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>; | 
|  | 481 | //def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>; | 
|  | 482 | //def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>; | 
|  | 483 | //def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>; | 
|  | 484 | def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>; | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 485 | def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>; | 
|  | 486 | def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>; | 
|  | 487 | def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>; | 
|  | 488 | def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 489 |  | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 490 | let mayLoad = 1 in { | 
|  | 491 |  | 
| Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 492 | defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>; | 
|  | 493 | defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>; | 
|  | 494 | defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>; | 
|  | 495 | defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>; | 
|  | 496 | defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 497 |  | 
| Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 498 | defm S_BUFFER_LOAD_DWORD : SMRD_Helper < | 
|  | 499 | 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32 | 
|  | 500 | >; | 
|  | 501 |  | 
|  | 502 | defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper < | 
|  | 503 | 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64 | 
|  | 504 | >; | 
|  | 505 |  | 
|  | 506 | defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper < | 
|  | 507 | 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128 | 
|  | 508 | >; | 
|  | 509 |  | 
|  | 510 | defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper < | 
|  | 511 | 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256 | 
|  | 512 | >; | 
|  | 513 |  | 
|  | 514 | defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper < | 
|  | 515 | 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512 | 
|  | 516 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 517 |  | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 518 | } // mayLoad = 1 | 
|  | 519 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 520 | //def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>; | 
|  | 521 | //def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 522 | defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">; | 
|  | 523 | defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 524 | //def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>; | 
|  | 525 | //def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>; | 
|  | 526 | //def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>; | 
|  | 527 | //def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>; | 
|  | 528 | //def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>; | 
|  | 529 | //def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>; | 
|  | 530 | //def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>; | 
|  | 531 | //def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 532 | defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 533 | //def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>; | 
|  | 534 | //def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>; | 
|  | 535 | //def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>; | 
|  | 536 | //def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>; | 
|  | 537 | //def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>; | 
|  | 538 | //def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>; | 
|  | 539 | //def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>; | 
|  | 540 | //def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>; | 
|  | 541 | //def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>; | 
|  | 542 | //def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>; | 
|  | 543 | //def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>; | 
|  | 544 | //def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>; | 
|  | 545 | //def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>; | 
|  | 546 | //def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>; | 
|  | 547 | //def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>; | 
|  | 548 | //def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>; | 
|  | 549 | //def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 550 | defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 551 | //def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 552 | defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 553 | //def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 554 | defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">; | 
|  | 555 | defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 556 | //def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>; | 
|  | 557 | //def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 558 | defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 559 | //def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 560 | defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 561 | //def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 562 | defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">; | 
|  | 563 | defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 564 | //def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>; | 
|  | 565 | //def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>; | 
|  | 566 | //def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>; | 
|  | 567 | //def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>; | 
|  | 568 | //def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>; | 
|  | 569 | //def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>; | 
|  | 570 | //def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>; | 
|  | 571 | //def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>; | 
|  | 572 | //def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>; | 
|  | 573 | //def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>; | 
|  | 574 | //def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>; | 
|  | 575 | //def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>; | 
|  | 576 | //def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>; | 
|  | 577 | //def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>; | 
|  | 578 | //def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>; | 
|  | 579 | //def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>; | 
|  | 580 | //def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>; | 
|  | 581 | //def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>; | 
|  | 582 | //def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>; | 
|  | 583 | //def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>; | 
|  | 584 | //def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>; | 
|  | 585 | //def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>; | 
|  | 586 | //def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>; | 
|  | 587 | //def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>; | 
|  | 588 | //def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>; | 
|  | 589 | //def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>; | 
|  | 590 | //def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>; | 
|  | 591 | //def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>; | 
|  | 592 | //def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>; | 
|  | 593 | //def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>; | 
|  | 594 | //def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>; | 
|  | 595 | //def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>; | 
|  | 596 | //def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>; | 
|  | 597 | //def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>; | 
|  | 598 | //def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>; | 
|  | 599 | //def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>; | 
|  | 600 | //def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>; | 
|  | 601 | //def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>; | 
|  | 602 | //def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>; | 
|  | 603 | //def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>; | 
|  | 604 | //def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>; | 
|  | 605 | //def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>; | 
|  | 606 | //def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>; | 
|  | 607 | //def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>; | 
|  | 608 | //def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>; | 
|  | 609 | //def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>; | 
|  | 610 | //def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>; | 
|  | 611 | //def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>; | 
|  | 612 | //def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>; | 
|  | 613 | //def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>; | 
|  | 614 | //def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>; | 
|  | 615 | //def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>; | 
|  | 616 | //def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>; | 
|  | 617 | //def V_NOP : VOP1_ <0x00000000, "V_NOP", []>; | 
|  | 618 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 619 |  | 
|  | 620 | let neverHasSideEffects = 1, isMoveImm = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 621 | defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 622 | } // End neverHasSideEffects = 1, isMoveImm = 1 | 
|  | 623 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 624 | defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>; | 
| Niels Ole Salscheider | 4715d88 | 2013-08-08 16:06:08 +0000 | [diff] [blame] | 625 | defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64", | 
|  | 626 | [(set i32:$dst, (fp_to_sint f64:$src0))] | 
|  | 627 | >; | 
|  | 628 | defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32", | 
|  | 629 | [(set f64:$dst, (sint_to_fp i32:$src0))] | 
|  | 630 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 631 | defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 632 | [(set f32:$dst, (sint_to_fp i32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 633 | >; | 
| Tom Stellard | c932d73 | 2013-05-06 23:02:07 +0000 | [diff] [blame] | 634 | defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32", | 
|  | 635 | [(set f32:$dst, (uint_to_fp i32:$src0))] | 
|  | 636 | >; | 
| Tom Stellard | 73c31d5 | 2013-08-14 22:21:57 +0000 | [diff] [blame] | 637 | defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", | 
|  | 638 | [(set i32:$dst, (fp_to_uint f32:$src0))] | 
|  | 639 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 640 | defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 641 | [(set i32:$dst, (fp_to_sint f32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 642 | >; | 
|  | 643 | defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>; | 
|  | 644 | ////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>; | 
|  | 645 | //defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>; | 
|  | 646 | //defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>; | 
|  | 647 | //defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>; | 
|  | 648 | //defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>; | 
| Niels Ole Salscheider | 719fbc9 | 2013-08-08 16:06:15 +0000 | [diff] [blame] | 649 | defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64", | 
|  | 650 | [(set f32:$dst, (fround f64:$src0))] | 
|  | 651 | >; | 
|  | 652 | defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32", | 
|  | 653 | [(set f64:$dst, (fextend f32:$src0))] | 
|  | 654 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 655 | //defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>; | 
|  | 656 | //defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>; | 
|  | 657 | //defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>; | 
|  | 658 | //defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>; | 
|  | 659 | //defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>; | 
|  | 660 | //defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>; | 
|  | 661 | defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 662 | [(set f32:$dst, (AMDGPUfract f32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 663 | >; | 
| Tom Stellard | 9b3d253 | 2013-05-06 23:02:00 +0000 | [diff] [blame] | 664 | defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32", | 
|  | 665 | [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))] | 
|  | 666 | >; | 
| Michel Danzer | c3ea404 | 2013-02-22 11:22:49 +0000 | [diff] [blame] | 667 | defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 668 | [(set f32:$dst, (fceil f32:$src0))] | 
| Michel Danzer | c3ea404 | 2013-02-22 11:22:49 +0000 | [diff] [blame] | 669 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 670 | defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 671 | [(set f32:$dst, (frint f32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 672 | >; | 
|  | 673 | defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 674 | [(set f32:$dst, (ffloor f32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 675 | >; | 
|  | 676 | defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 677 | [(set f32:$dst, (fexp2 f32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 678 | >; | 
|  | 679 | defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>; | 
| Michel Danzer | 349cabe | 2013-02-07 14:55:16 +0000 | [diff] [blame] | 680 | defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 681 | [(set f32:$dst, (flog2 f32:$src0))] | 
| Michel Danzer | 349cabe | 2013-02-07 14:55:16 +0000 | [diff] [blame] | 682 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 683 | defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>; | 
|  | 684 | defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>; | 
|  | 685 | defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 686 | [(set f32:$dst, (fdiv FP_ONE, f32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 687 | >; | 
|  | 688 | defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>; | 
|  | 689 | defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>; | 
|  | 690 | defm V_RSQ_LEGACY_F32 : VOP1_32 < | 
|  | 691 | 0x0000002d, "V_RSQ_LEGACY_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 692 | [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 693 | >; | 
|  | 694 | defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>; | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 695 | defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64", | 
|  | 696 | [(set f64:$dst, (fdiv FP_ONE, f64:$src0))] | 
|  | 697 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 698 | defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>; | 
|  | 699 | defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>; | 
|  | 700 | defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>; | 
| Tom Stellard | 8ed7b45 | 2013-07-12 18:15:13 +0000 | [diff] [blame] | 701 | defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", | 
|  | 702 | [(set f32:$dst, (fsqrt f32:$src0))] | 
|  | 703 | >; | 
|  | 704 | defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", | 
|  | 705 | [(set f64:$dst, (fsqrt f64:$src0))] | 
|  | 706 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 707 | defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>; | 
|  | 708 | defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>; | 
|  | 709 | defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>; | 
|  | 710 | defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>; | 
|  | 711 | defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>; | 
|  | 712 | defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>; | 
|  | 713 | defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>; | 
|  | 714 | //defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>; | 
|  | 715 | defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>; | 
|  | 716 | defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>; | 
|  | 717 | //defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>; | 
|  | 718 | defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>; | 
|  | 719 | //def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>; | 
|  | 720 | defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>; | 
|  | 721 | defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>; | 
|  | 722 | defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>; | 
|  | 723 |  | 
|  | 724 | def V_INTERP_P1_F32 : VINTRP < | 
|  | 725 | 0x00000000, | 
|  | 726 | (outs VReg_32:$dst), | 
|  | 727 | (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 728 | "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 729 | []> { | 
|  | 730 | let DisableEncoding = "$m0"; | 
|  | 731 | } | 
|  | 732 |  | 
|  | 733 | def V_INTERP_P2_F32 : VINTRP < | 
|  | 734 | 0x00000001, | 
|  | 735 | (outs VReg_32:$dst), | 
|  | 736 | (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 737 | "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 738 | []> { | 
|  | 739 |  | 
|  | 740 | let Constraints = "$src0 = $dst"; | 
|  | 741 | let DisableEncoding = "$src0,$m0"; | 
|  | 742 |  | 
|  | 743 | } | 
|  | 744 |  | 
|  | 745 | def V_INTERP_MOV_F32 : VINTRP < | 
|  | 746 | 0x00000002, | 
|  | 747 | (outs VReg_32:$dst), | 
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 748 | (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 749 | "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 750 | []> { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 751 | let DisableEncoding = "$m0"; | 
|  | 752 | } | 
|  | 753 |  | 
|  | 754 | //def S_NOP : SOPP_ <0x00000000, "S_NOP", []>; | 
|  | 755 |  | 
|  | 756 | let isTerminator = 1 in { | 
|  | 757 |  | 
|  | 758 | def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM", | 
|  | 759 | [(IL_retflag)]> { | 
|  | 760 | let SIMM16 = 0; | 
|  | 761 | let isBarrier = 1; | 
|  | 762 | let hasCtrlDep = 1; | 
|  | 763 | } | 
|  | 764 |  | 
|  | 765 | let isBranch = 1 in { | 
|  | 766 | def S_BRANCH : SOPP < | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 767 | 0x00000002, (ins brtarget:$target), "S_BRANCH $target", | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 768 | [(br bb:$target)]> { | 
|  | 769 | let isBarrier = 1; | 
|  | 770 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 771 |  | 
|  | 772 | let DisableEncoding = "$scc" in { | 
|  | 773 | def S_CBRANCH_SCC0 : SOPP < | 
|  | 774 | 0x00000004, (ins brtarget:$target, SCCReg:$scc), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 775 | "S_CBRANCH_SCC0 $target", [] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 776 | >; | 
|  | 777 | def S_CBRANCH_SCC1 : SOPP < | 
|  | 778 | 0x00000005, (ins brtarget:$target, SCCReg:$scc), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 779 | "S_CBRANCH_SCC1 $target", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 780 | [] | 
|  | 781 | >; | 
|  | 782 | } // End DisableEncoding = "$scc" | 
|  | 783 |  | 
|  | 784 | def S_CBRANCH_VCCZ : SOPP < | 
|  | 785 | 0x00000006, (ins brtarget:$target, VCCReg:$vcc), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 786 | "S_CBRANCH_VCCZ $target", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 787 | [] | 
|  | 788 | >; | 
|  | 789 | def S_CBRANCH_VCCNZ : SOPP < | 
|  | 790 | 0x00000007, (ins brtarget:$target, VCCReg:$vcc), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 791 | "S_CBRANCH_VCCNZ $target", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 792 | [] | 
|  | 793 | >; | 
|  | 794 |  | 
|  | 795 | let DisableEncoding = "$exec" in { | 
|  | 796 | def S_CBRANCH_EXECZ : SOPP < | 
|  | 797 | 0x00000008, (ins brtarget:$target, EXECReg:$exec), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 798 | "S_CBRANCH_EXECZ $target", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 799 | [] | 
|  | 800 | >; | 
|  | 801 | def S_CBRANCH_EXECNZ : SOPP < | 
|  | 802 | 0x00000009, (ins brtarget:$target, EXECReg:$exec), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 803 | "S_CBRANCH_EXECNZ $target", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 804 | [] | 
|  | 805 | >; | 
|  | 806 | } // End DisableEncoding = "$exec" | 
|  | 807 |  | 
|  | 808 |  | 
|  | 809 | } // End isBranch = 1 | 
|  | 810 | } // End isTerminator = 1 | 
|  | 811 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 812 | let hasSideEffects = 1 in { | 
| Michel Danzer | 1f87df3 | 2013-07-10 16:36:57 +0000 | [diff] [blame] | 813 | def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER", | 
|  | 814 | [(int_AMDGPU_barrier_local)] | 
|  | 815 | > { | 
|  | 816 | let SIMM16 = 0; | 
|  | 817 | let isBarrier = 1; | 
|  | 818 | let hasCtrlDep = 1; | 
|  | 819 | let mayLoad = 1; | 
|  | 820 | let mayStore = 1; | 
|  | 821 | } | 
|  | 822 |  | 
| Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 823 | def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 824 | [] | 
|  | 825 | >; | 
|  | 826 | } // End hasSideEffects | 
|  | 827 | //def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>; | 
|  | 828 | //def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>; | 
|  | 829 | //def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>; | 
|  | 830 | //def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>; | 
|  | 831 | //def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>; | 
|  | 832 | //def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>; | 
|  | 833 | //def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>; | 
|  | 834 | //def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>; | 
|  | 835 | //def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>; | 
|  | 836 | //def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>; | 
|  | 837 |  | 
|  | 838 | def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 839 | (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc), | 
|  | 840 | "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 841 | [] | 
|  | 842 | >{ | 
|  | 843 | let DisableEncoding = "$vcc"; | 
|  | 844 | } | 
|  | 845 |  | 
|  | 846 | def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst), | 
| Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 847 | (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2, | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 848 | InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg), | 
|  | 849 | "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 850 | [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 851 | >; | 
|  | 852 |  | 
|  | 853 | //f32 pattern for V_CNDMASK_B32_e64 | 
|  | 854 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 855 | (f32 (select i1:$src2, f32:$src1, f32:$src0)), | 
|  | 856 | (V_CNDMASK_B32_e64 $src0, $src1, $src2) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 857 | >; | 
|  | 858 |  | 
| Matt Arsenault | 204cfa6 | 2013-10-10 18:04:16 +0000 | [diff] [blame] | 859 | def : Pat < | 
|  | 860 | (i32 (trunc i64:$val)), | 
|  | 861 | (EXTRACT_SUBREG $val, sub0) | 
|  | 862 | >; | 
|  | 863 |  | 
| Tom Stellard | 4e1100a | 2013-07-12 18:15:19 +0000 | [diff] [blame] | 864 | //use two V_CNDMASK_B32_e64 instructions for f64 | 
|  | 865 | def : Pat < | 
|  | 866 | (f64 (select i1:$src2, f64:$src1, f64:$src0)), | 
|  | 867 | (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)), | 
|  | 868 | (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub0), | 
|  | 869 | (EXTRACT_SUBREG $src1, sub0), | 
|  | 870 | $src2), sub0), | 
|  | 871 | (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub1), | 
|  | 872 | (EXTRACT_SUBREG $src1, sub1), | 
|  | 873 | $src2), sub1) | 
|  | 874 | >; | 
|  | 875 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 876 | defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>; | 
|  | 877 | defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>; | 
|  | 878 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 879 | let isCommutable = 1 in { | 
| Christian Konig | 71088e6 | 2013-02-21 15:17:41 +0000 | [diff] [blame] | 880 | defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 881 | [(set f32:$dst, (fadd f32:$src0, f32:$src1))] | 
| Christian Konig | 71088e6 | 2013-02-21 15:17:41 +0000 | [diff] [blame] | 882 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 883 |  | 
| Christian Konig | 71088e6 | 2013-02-21 15:17:41 +0000 | [diff] [blame] | 884 | defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 885 | [(set f32:$dst, (fsub f32:$src0, f32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 886 | >; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 887 | defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">; | 
|  | 888 | } // End isCommutable = 1 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 889 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 890 | defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 891 |  | 
|  | 892 | let isCommutable = 1 in { | 
|  | 893 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 894 | defm V_MUL_LEGACY_F32 : VOP2_32 < | 
|  | 895 | 0x00000007, "V_MUL_LEGACY_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 896 | [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 897 | >; | 
|  | 898 |  | 
|  | 899 | defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 900 | [(set f32:$dst, (fmul f32:$src0, f32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 901 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 902 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 903 |  | 
| Tom Stellard | 41fc785 | 2013-07-23 01:48:42 +0000 | [diff] [blame] | 904 | defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", | 
|  | 905 | [(set i32:$dst, (mul I24:$src0, I24:$src1))] | 
|  | 906 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 907 | //defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>; | 
| Tom Stellard | 41fc785 | 2013-07-23 01:48:42 +0000 | [diff] [blame] | 908 | defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", | 
|  | 909 | [(set i32:$dst, (mul U24:$src0, U24:$src1))] | 
|  | 910 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 911 | //defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 912 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 913 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 914 | defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 915 | [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 916 | >; | 
|  | 917 |  | 
|  | 918 | defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 919 | [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 920 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 921 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 922 | defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>; | 
|  | 923 | defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>; | 
| Tom Stellard | cf6452c | 2013-05-06 23:02:04 +0000 | [diff] [blame] | 924 | defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", | 
|  | 925 | [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))] | 
|  | 926 | >; | 
|  | 927 | defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", | 
|  | 928 | [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))] | 
|  | 929 | >; | 
|  | 930 | defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", | 
|  | 931 | [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))] | 
|  | 932 | >; | 
|  | 933 | defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", | 
|  | 934 | [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))] | 
|  | 935 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 936 |  | 
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 937 | defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 938 | [(set i32:$dst, (srl i32:$src0, i32:$src1))] | 
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 939 | >; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 940 | defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">; | 
|  | 941 |  | 
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 942 | defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 943 | [(set i32:$dst, (sra i32:$src0, i32:$src1))] | 
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 944 | >; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 945 | defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">; | 
|  | 946 |  | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 947 | let hasPostISelHook = 1 in { | 
|  | 948 |  | 
| Christian Konig | 082a14a | 2013-03-18 11:34:05 +0000 | [diff] [blame] | 949 | defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 950 | [(set i32:$dst, (shl i32:$src0, i32:$src1))] | 
| Christian Konig | 082a14a | 2013-03-18 11:34:05 +0000 | [diff] [blame] | 951 | >; | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 952 |  | 
|  | 953 | } | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 954 | defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 955 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 956 | defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 957 | [(set i32:$dst, (and i32:$src0, i32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 958 | >; | 
|  | 959 | defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 960 | [(set i32:$dst, (or i32:$src0, i32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 961 | >; | 
|  | 962 | defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 963 | [(set i32:$dst, (xor i32:$src0, i32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 964 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 965 |  | 
|  | 966 | } // End isCommutable = 1 | 
|  | 967 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 968 | defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>; | 
|  | 969 | defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>; | 
|  | 970 | defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>; | 
|  | 971 | defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>; | 
|  | 972 | //defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>; | 
| Michel Danzer | 8d69617 | 2013-07-10 16:36:52 +0000 | [diff] [blame] | 973 | defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>; | 
|  | 974 | defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 975 |  | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 976 | let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC | 
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 977 | defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 978 | [(set i32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 979 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 980 |  | 
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 981 | defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 982 | [(set i32:$dst, (sub i32:$src0, i32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 983 | >; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 984 | defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 985 |  | 
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 986 | let Uses = [VCC] in { // Carry-out comes from VCC | 
|  | 987 | defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>; | 
|  | 988 | defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 989 | defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">; | 
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 990 | } // End Uses = [VCC] | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 991 | } // End isCommutable = 1, Defs = [VCC] | 
|  | 992 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 993 | defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>; | 
|  | 994 | ////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>; | 
|  | 995 | ////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>; | 
|  | 996 | ////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>; | 
|  | 997 | defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 998 | [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 999 | >; | 
|  | 1000 | ////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>; | 
|  | 1001 | ////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>; | 
|  | 1002 | def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>; | 
|  | 1003 | def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>; | 
|  | 1004 | def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>; | 
|  | 1005 | def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>; | 
|  | 1006 | def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>; | 
|  | 1007 | def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>; | 
|  | 1008 | def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>; | 
|  | 1009 | def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>; | 
|  | 1010 | def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>; | 
|  | 1011 | def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>; | 
|  | 1012 | def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>; | 
|  | 1013 | def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>; | 
|  | 1014 | ////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>; | 
|  | 1015 | ////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>; | 
|  | 1016 | ////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>; | 
|  | 1017 | ////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>; | 
|  | 1018 | //def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>; | 
|  | 1019 |  | 
|  | 1020 | let neverHasSideEffects = 1 in { | 
|  | 1021 |  | 
|  | 1022 | def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>; | 
|  | 1023 | def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>; | 
| Tom Stellard | 5263948 | 2013-07-23 01:48:49 +0000 | [diff] [blame] | 1024 | def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", | 
|  | 1025 | [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))] | 
|  | 1026 | >; | 
|  | 1027 | def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", | 
|  | 1028 | [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))] | 
|  | 1029 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1030 |  | 
|  | 1031 | } // End neverHasSideEffects | 
|  | 1032 | def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>; | 
|  | 1033 | def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>; | 
|  | 1034 | def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>; | 
|  | 1035 | def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>; | 
|  | 1036 | def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>; | 
|  | 1037 | def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>; | 
|  | 1038 | def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>; | 
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 1039 | defm : BFIPatterns <V_BFI_B32>; | 
| Niels Ole Salscheider | 6509ac6 | 2013-08-10 10:38:47 +0000 | [diff] [blame] | 1040 | def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", | 
|  | 1041 | [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))] | 
|  | 1042 | >; | 
|  | 1043 | def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", | 
|  | 1044 | [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))] | 
|  | 1045 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1046 | //def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>; | 
|  | 1047 | def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>; | 
| Tom Stellard | d2eebf0 | 2013-05-20 15:02:24 +0000 | [diff] [blame] | 1048 | def : ROTRPattern <V_ALIGNBIT_B32>; | 
|  | 1049 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1050 | def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>; | 
|  | 1051 | def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>; | 
|  | 1052 | ////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>; | 
|  | 1053 | ////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>; | 
|  | 1054 | ////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>; | 
|  | 1055 | ////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>; | 
|  | 1056 | ////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>; | 
|  | 1057 | ////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>; | 
|  | 1058 | ////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>; | 
|  | 1059 | ////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>; | 
|  | 1060 | ////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>; | 
|  | 1061 | //def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>; | 
|  | 1062 | //def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>; | 
|  | 1063 | //def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>; | 
|  | 1064 | def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>; | 
|  | 1065 | ////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>; | 
|  | 1066 | def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>; | 
|  | 1067 | def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>; | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1068 |  | 
|  | 1069 | def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64", | 
|  | 1070 | [(set i64:$dst, (shl i64:$src0, i32:$src1))] | 
|  | 1071 | >; | 
|  | 1072 | def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64", | 
|  | 1073 | [(set i64:$dst, (srl i64:$src0, i32:$src1))] | 
|  | 1074 | >; | 
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 1075 | def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64", | 
|  | 1076 | [(set i64:$dst, (sra i64:$src0, i32:$src1))] | 
|  | 1077 | >; | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1078 |  | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1079 | let isCommutable = 1 in { | 
|  | 1080 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1081 | def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>; | 
|  | 1082 | def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>; | 
|  | 1083 | def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>; | 
|  | 1084 | def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>; | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1085 |  | 
|  | 1086 | } // isCommutable = 1 | 
|  | 1087 |  | 
|  | 1088 | def : Pat < | 
|  | 1089 | (fadd f64:$src0, f64:$src1), | 
|  | 1090 | (V_ADD_F64 $src0, $src1, (i64 0)) | 
|  | 1091 | >; | 
|  | 1092 |  | 
|  | 1093 | def : Pat < | 
|  | 1094 | (fmul f64:$src0, f64:$src1), | 
|  | 1095 | (V_MUL_F64 $src0, $src1, (i64 0)) | 
|  | 1096 | >; | 
|  | 1097 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1098 | def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>; | 
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1099 |  | 
|  | 1100 | let isCommutable = 1 in { | 
|  | 1101 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1102 | def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>; | 
|  | 1103 | def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>; | 
|  | 1104 | def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>; | 
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1105 | def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>; | 
|  | 1106 |  | 
|  | 1107 | } // isCommutable = 1 | 
|  | 1108 |  | 
| Tom Stellard | ecacb80 | 2013-02-07 19:39:42 +0000 | [diff] [blame] | 1109 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1110 | (mul i32:$src0, i32:$src1), | 
|  | 1111 | (V_MUL_LO_I32 $src0, $src1, (i32 0)) | 
| Tom Stellard | ecacb80 | 2013-02-07 19:39:42 +0000 | [diff] [blame] | 1112 | >; | 
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1113 |  | 
|  | 1114 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1115 | (mulhu i32:$src0, i32:$src1), | 
|  | 1116 | (V_MUL_HI_U32 $src0, $src1, (i32 0)) | 
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1117 | >; | 
|  | 1118 |  | 
|  | 1119 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1120 | (mulhs i32:$src0, i32:$src1), | 
|  | 1121 | (V_MUL_HI_I32 $src0, $src1, (i32 0)) | 
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1122 | >; | 
|  | 1123 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1124 | def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>; | 
|  | 1125 | def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>; | 
|  | 1126 | def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>; | 
|  | 1127 | def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>; | 
|  | 1128 | //def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>; | 
|  | 1129 | //def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>; | 
|  | 1130 | //def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>; | 
|  | 1131 | def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>; | 
|  | 1132 | def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>; | 
|  | 1133 | def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>; | 
|  | 1134 | def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>; | 
|  | 1135 | def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>; | 
|  | 1136 | def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>; | 
|  | 1137 | def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>; | 
|  | 1138 | def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>; | 
|  | 1139 | def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>; | 
|  | 1140 | def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>; | 
|  | 1141 | def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>; | 
|  | 1142 |  | 
|  | 1143 | def S_CSELECT_B32 : SOP2 < | 
|  | 1144 | 0x0000000a, (outs SReg_32:$dst), | 
|  | 1145 | (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32", | 
| Tom Stellard | 5447ae2 | 2013-05-02 15:30:07 +0000 | [diff] [blame] | 1146 | [] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1147 | >; | 
|  | 1148 |  | 
|  | 1149 | def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>; | 
|  | 1150 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1151 | def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>; | 
|  | 1152 |  | 
|  | 1153 | def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1154 | [(set i64:$dst, (and i64:$src0, i64:$src1))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1155 | >; | 
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1156 |  | 
|  | 1157 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1158 | (i1 (and i1:$src0, i1:$src1)), | 
|  | 1159 | (S_AND_B64 $src0, $src1) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1160 | >; | 
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1161 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1162 | def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>; | 
|  | 1163 | def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>; | 
| Michel Danzer | 00fb283 | 2013-02-22 11:22:54 +0000 | [diff] [blame] | 1164 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1165 | (i1 (or i1:$src0, i1:$src1)), | 
|  | 1166 | (S_OR_B64 $src0, $src1) | 
| Michel Danzer | 00fb283 | 2013-02-22 11:22:54 +0000 | [diff] [blame] | 1167 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1168 | def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>; | 
| Michel Danzer | 8522270 | 2013-08-16 16:19:31 +0000 | [diff] [blame] | 1169 | def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", | 
|  | 1170 | [(set i1:$dst, (xor i1:$src0, i1:$src1))] | 
|  | 1171 | >; | 
| Tom Stellard | 5a68794 | 2012-12-17 15:14:56 +0000 | [diff] [blame] | 1172 | def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>; | 
|  | 1173 | def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>; | 
|  | 1174 | def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>; | 
|  | 1175 | def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1176 | def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>; | 
|  | 1177 | def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>; | 
|  | 1178 | def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>; | 
|  | 1179 | def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>; | 
|  | 1180 | def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>; | 
|  | 1181 | def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>; | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1182 |  | 
|  | 1183 | // Use added complexity so these patterns are preferred to the VALU patterns. | 
|  | 1184 | let AddedComplexity = 1 in { | 
|  | 1185 |  | 
|  | 1186 | def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", | 
|  | 1187 | [(set i32:$dst, (shl i32:$src0, i32:$src1))] | 
|  | 1188 | >; | 
|  | 1189 | def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64", | 
|  | 1190 | [(set i64:$dst, (shl i64:$src0, i32:$src1))] | 
|  | 1191 | >; | 
|  | 1192 | def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", | 
|  | 1193 | [(set i32:$dst, (srl i32:$src0, i32:$src1))] | 
|  | 1194 | >; | 
|  | 1195 | def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64", | 
|  | 1196 | [(set i64:$dst, (srl i64:$src0, i32:$src1))] | 
|  | 1197 | >; | 
|  | 1198 | def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", | 
|  | 1199 | [(set i32:$dst, (sra i32:$src0, i32:$src1))] | 
|  | 1200 | >; | 
|  | 1201 | def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64", | 
|  | 1202 | [(set i64:$dst, (sra i64:$src0, i32:$src1))] | 
|  | 1203 | >; | 
|  | 1204 |  | 
|  | 1205 | } // End AddedComplexity = 1 | 
|  | 1206 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1207 | def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>; | 
|  | 1208 | def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>; | 
|  | 1209 | def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>; | 
|  | 1210 | def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>; | 
|  | 1211 | def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>; | 
|  | 1212 | def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>; | 
|  | 1213 | def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>; | 
|  | 1214 | //def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>; | 
|  | 1215 | def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>; | 
|  | 1216 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1217 | let isCodeGenOnly = 1, isPseudo = 1 in { | 
|  | 1218 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1219 | def LOAD_CONST : AMDGPUShaderInst < | 
|  | 1220 | (outs GPRF32:$dst), | 
|  | 1221 | (ins i32imm:$src), | 
|  | 1222 | "LOAD_CONST $dst, $src", | 
|  | 1223 | [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))] | 
|  | 1224 | >; | 
|  | 1225 |  | 
| Matt Arsenault | 8fb3738 | 2013-10-11 21:03:36 +0000 | [diff] [blame] | 1226 | // SI pseudo instructions. These are used by the CFG structurizer pass | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1227 | // and should be lowered to ISA instructions prior to codegen. | 
|  | 1228 |  | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1229 | let mayLoad = 1, mayStore = 1, hasSideEffects = 1, | 
|  | 1230 | Uses = [EXEC], Defs = [EXEC] in { | 
|  | 1231 |  | 
|  | 1232 | let isBranch = 1, isTerminator = 1 in { | 
|  | 1233 |  | 
|  | 1234 | def SI_IF : InstSI < | 
|  | 1235 | (outs SReg_64:$dst), | 
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1236 | (ins SReg_64:$vcc, brtarget:$target), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1237 | "SI_IF $dst, $vcc, $target", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1238 | [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1239 | >; | 
|  | 1240 |  | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1241 | def SI_ELSE : InstSI < | 
|  | 1242 | (outs SReg_64:$dst), | 
|  | 1243 | (ins SReg_64:$src, brtarget:$target), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1244 | "SI_ELSE $dst, $src, $target", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1245 | [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> { | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1246 |  | 
|  | 1247 | let Constraints = "$src = $dst"; | 
|  | 1248 | } | 
|  | 1249 |  | 
|  | 1250 | def SI_LOOP : InstSI < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1251 | (outs), | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1252 | (ins SReg_64:$saved, brtarget:$target), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1253 | "SI_LOOP $saved, $target", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1254 | [(int_SI_loop i64:$saved, bb:$target)] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1255 | >; | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1256 |  | 
|  | 1257 | } // end isBranch = 1, isTerminator = 1 | 
|  | 1258 |  | 
|  | 1259 | def SI_BREAK : InstSI < | 
|  | 1260 | (outs SReg_64:$dst), | 
|  | 1261 | (ins SReg_64:$src), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1262 | "SI_ELSE $dst, $src", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1263 | [(set i64:$dst, (int_SI_break i64:$src))] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1264 | >; | 
|  | 1265 |  | 
|  | 1266 | def SI_IF_BREAK : InstSI < | 
|  | 1267 | (outs SReg_64:$dst), | 
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1268 | (ins SReg_64:$vcc, SReg_64:$src), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1269 | "SI_IF_BREAK $dst, $vcc, $src", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1270 | [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1271 | >; | 
|  | 1272 |  | 
|  | 1273 | def SI_ELSE_BREAK : InstSI < | 
|  | 1274 | (outs SReg_64:$dst), | 
|  | 1275 | (ins SReg_64:$src0, SReg_64:$src1), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1276 | "SI_ELSE_BREAK $dst, $src0, $src1", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1277 | [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1278 | >; | 
|  | 1279 |  | 
|  | 1280 | def SI_END_CF : InstSI < | 
|  | 1281 | (outs), | 
|  | 1282 | (ins SReg_64:$saved), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1283 | "SI_END_CF $saved", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1284 | [(int_SI_end_cf i64:$saved)] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1285 | >; | 
|  | 1286 |  | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1287 | def SI_KILL : InstSI < | 
|  | 1288 | (outs), | 
|  | 1289 | (ins VReg_32:$src), | 
|  | 1290 | "SI_KIL $src", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1291 | [(int_AMDGPU_kill f32:$src)] | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1292 | >; | 
|  | 1293 |  | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1294 | } // end mayLoad = 1, mayStore = 1, hasSideEffects = 1 | 
|  | 1295 | // Uses = [EXEC], Defs = [EXEC] | 
|  | 1296 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1297 | let Uses = [EXEC], Defs = [EXEC,VCC,M0] in { | 
|  | 1298 |  | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1299 | //defm SI_ : RegisterLoadStore <VReg_32, FRAMEri64, ADDRIndirect>; | 
|  | 1300 |  | 
|  | 1301 | let UseNamedOperandTable = 1 in { | 
|  | 1302 |  | 
|  | 1303 | def SI_RegisterLoad : AMDGPUShaderInst < | 
|  | 1304 | (outs VReg_32:$dst, SReg_64:$temp), | 
|  | 1305 | (ins FRAMEri64:$addr, i32imm:$chan), | 
|  | 1306 | "", [] | 
|  | 1307 | > { | 
|  | 1308 | let isRegisterLoad = 1; | 
|  | 1309 | let mayLoad = 1; | 
|  | 1310 | } | 
|  | 1311 |  | 
|  | 1312 | class SIRegStore<dag outs> : AMDGPUShaderInst < | 
|  | 1313 | outs, | 
|  | 1314 | (ins VReg_32:$val, FRAMEri64:$addr, i32imm:$chan), | 
|  | 1315 | "", [] | 
|  | 1316 | > { | 
|  | 1317 | let isRegisterStore = 1; | 
|  | 1318 | let mayStore = 1; | 
|  | 1319 | } | 
|  | 1320 |  | 
|  | 1321 | let usesCustomInserter = 1 in { | 
|  | 1322 | def SI_RegisterStorePseudo : SIRegStore<(outs)>; | 
|  | 1323 | } // End usesCustomInserter = 1 | 
|  | 1324 | def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>; | 
|  | 1325 |  | 
|  | 1326 |  | 
|  | 1327 | } // End UseNamedOperandTable = 1 | 
|  | 1328 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1329 | def SI_INDIRECT_SRC : InstSI < | 
|  | 1330 | (outs VReg_32:$dst, SReg_64:$temp), | 
|  | 1331 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off), | 
|  | 1332 | "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off", | 
|  | 1333 | [] | 
|  | 1334 | >; | 
|  | 1335 |  | 
|  | 1336 | class SI_INDIRECT_DST<RegisterClass rc> : InstSI < | 
|  | 1337 | (outs rc:$dst, SReg_64:$temp), | 
|  | 1338 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val), | 
|  | 1339 | "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val", | 
|  | 1340 | [] | 
|  | 1341 | > { | 
|  | 1342 | let Constraints = "$src = $dst"; | 
|  | 1343 | } | 
|  | 1344 |  | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1345 | def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>; | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1346 | def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>; | 
|  | 1347 | def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>; | 
|  | 1348 | def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>; | 
|  | 1349 | def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>; | 
|  | 1350 |  | 
|  | 1351 | } // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0] | 
|  | 1352 |  | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1353 | let usesCustomInserter = 1 in { | 
|  | 1354 |  | 
| Matt Arsenault | 2265806 | 2013-10-15 23:44:48 +0000 | [diff] [blame] | 1355 | // This pseudo instruction takes a pointer as input and outputs a resource | 
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1356 | // constant that can be used with the ADDR64 MUBUF instructions. | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1357 | def SI_ADDR64_RSRC : InstSI < | 
|  | 1358 | (outs SReg_128:$srsrc), | 
|  | 1359 | (ins SReg_64:$ptr), | 
|  | 1360 | "", [] | 
|  | 1361 | >; | 
|  | 1362 |  | 
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1363 | def V_SUB_F64 : InstSI < | 
|  | 1364 | (outs VReg_64:$dst), | 
|  | 1365 | (ins VReg_64:$src0, VReg_64:$src1), | 
|  | 1366 | "V_SUB_F64 $dst, $src0, $src1", | 
|  | 1367 | [] | 
|  | 1368 | >; | 
|  | 1369 |  | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1370 | } // end usesCustomInserter | 
|  | 1371 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1372 | } // end IsCodeGenOnly, isPseudo | 
|  | 1373 |  | 
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 1374 | def : Pat< | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1375 | (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2), | 
|  | 1376 | (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0)) | 
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 1377 | >; | 
|  | 1378 |  | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1379 | def : Pat < | 
|  | 1380 | (int_AMDGPU_kilp), | 
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1381 | (SI_KILL (V_MOV_B32_e32 0xbf800000)) | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1382 | >; | 
|  | 1383 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1384 | /* int_SI_vs_load_input */ | 
|  | 1385 | def : Pat< | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1386 | (SIload_input i128:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr), | 
| Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 1387 | (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1388 | >; | 
|  | 1389 |  | 
|  | 1390 | /* int_SI_export */ | 
|  | 1391 | def : Pat < | 
|  | 1392 | (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1393 | f32:$src0, f32:$src1, f32:$src2, f32:$src3), | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1394 | (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1395 | $src0, $src1, $src2, $src3) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1396 | >; | 
|  | 1397 |  | 
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1398 | def : Pat < | 
|  | 1399 | (f64 (fsub f64:$src0, f64:$src1)), | 
|  | 1400 | (V_SUB_F64 $src0, $src1) | 
|  | 1401 | >; | 
|  | 1402 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1403 | /********** ======================= **********/ | 
|  | 1404 | /********** Image sampling patterns **********/ | 
|  | 1405 | /********** ======================= **********/ | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1406 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1407 | /* SIsample for simple 1D texture lookup */ | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1408 | def : Pat < | 
| Tom Stellard | 6785065 | 2013-08-14 23:24:53 +0000 | [diff] [blame] | 1409 | (SIsample i32:$addr, v32i8:$rsrc, i128:$sampler, imm), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1410 | (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1411 | >; | 
|  | 1412 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1413 | class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat < | 
|  | 1414 | (name vt:$addr, v32i8:$rsrc, i128:$sampler, imm), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1415 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | c9b9031 | 2013-01-21 15:40:48 +0000 | [diff] [blame] | 1416 | >; | 
|  | 1417 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1418 | class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < | 
|  | 1419 | (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_RECT), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1420 | (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1421 | >; | 
|  | 1422 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1423 | class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < | 
|  | 1424 | (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_ARRAY), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1425 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 1426 | >; | 
|  | 1427 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1428 | class SampleShadowPattern<SDNode name, MIMG opcode, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1429 | ValueType vt> : Pat < | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1430 | (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1431 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 1432 | >; | 
|  | 1433 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1434 | class SampleShadowArrayPattern<SDNode name, MIMG opcode, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1435 | ValueType vt> : Pat < | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1436 | (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW_ARRAY), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1437 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 1438 | >; | 
|  | 1439 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1440 | /* SIsample* for texture lookups consuming more address parameters */ | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1441 | multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l, | 
|  | 1442 | MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b, | 
|  | 1443 | MIMG sample_d, MIMG sample_c_d, ValueType addr_type> { | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1444 | def : SamplePattern <SIsample, sample, addr_type>; | 
|  | 1445 | def : SampleRectPattern <SIsample, sample, addr_type>; | 
|  | 1446 | def : SampleArrayPattern <SIsample, sample, addr_type>; | 
|  | 1447 | def : SampleShadowPattern <SIsample, sample_c, addr_type>; | 
|  | 1448 | def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>; | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1449 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1450 | def : SamplePattern <SIsamplel, sample_l, addr_type>; | 
|  | 1451 | def : SampleArrayPattern <SIsamplel, sample_l, addr_type>; | 
|  | 1452 | def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>; | 
|  | 1453 | def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>; | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1454 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1455 | def : SamplePattern <SIsampleb, sample_b, addr_type>; | 
|  | 1456 | def : SampleArrayPattern <SIsampleb, sample_b, addr_type>; | 
|  | 1457 | def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>; | 
|  | 1458 | def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>; | 
| Michel Danzer | 83f87c4 | 2013-07-10 16:36:36 +0000 | [diff] [blame] | 1459 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1460 | def : SamplePattern <SIsampled, sample_d, addr_type>; | 
|  | 1461 | def : SampleArrayPattern <SIsampled, sample_d, addr_type>; | 
|  | 1462 | def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>; | 
|  | 1463 | def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>; | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1464 | } | 
|  | 1465 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1466 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2, | 
|  | 1467 | IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2, | 
|  | 1468 | IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2, | 
|  | 1469 | IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1470 | v2i32>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1471 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4, | 
|  | 1472 | IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4, | 
|  | 1473 | IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4, | 
|  | 1474 | IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1475 | v4i32>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1476 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8, | 
|  | 1477 | IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8, | 
|  | 1478 | IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8, | 
|  | 1479 | IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1480 | v8i32>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1481 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16, | 
|  | 1482 | IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16, | 
|  | 1483 | IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16, | 
|  | 1484 | IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1485 | v16i32>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1486 |  | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 1487 | /* int_SI_imageload for texture fetches consuming varying address parameters */ | 
|  | 1488 | class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 1489 | (name addr_type:$addr, v32i8:$rsrc, imm), | 
|  | 1490 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 1491 | >; | 
|  | 1492 |  | 
|  | 1493 | class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 1494 | (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY), | 
|  | 1495 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 1496 | >; | 
|  | 1497 |  | 
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 1498 | class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 1499 | (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA), | 
|  | 1500 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 1501 | >; | 
|  | 1502 |  | 
|  | 1503 | class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 1504 | (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA), | 
|  | 1505 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 1506 | >; | 
|  | 1507 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1508 | multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> { | 
|  | 1509 | def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>; | 
|  | 1510 | def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>; | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 1511 | } | 
|  | 1512 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1513 | multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> { | 
|  | 1514 | def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>; | 
|  | 1515 | def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>; | 
|  | 1516 | } | 
|  | 1517 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1518 | defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>; | 
|  | 1519 | defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 1520 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1521 | defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>; | 
|  | 1522 | defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>; | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 1523 |  | 
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 1524 | /* Image resource information */ | 
|  | 1525 | def : Pat < | 
|  | 1526 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1527 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) | 
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 1528 | >; | 
|  | 1529 |  | 
|  | 1530 | def : Pat < | 
|  | 1531 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1532 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) | 
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 1533 | >; | 
|  | 1534 |  | 
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 1535 | def : Pat < | 
|  | 1536 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 1537 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) | 
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 1538 | >; | 
|  | 1539 |  | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1540 | /********** ============================================ **********/ | 
|  | 1541 | /********** Extraction, Insertion, Building and Casting  **********/ | 
|  | 1542 | /********** ============================================ **********/ | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1543 |  | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1544 | foreach Index = 0-2 in { | 
|  | 1545 | def Extract_Element_v2i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1546 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1547 | >; | 
|  | 1548 | def Insert_Element_v2i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1549 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1550 | >; | 
|  | 1551 |  | 
|  | 1552 | def Extract_Element_v2f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1553 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1554 | >; | 
|  | 1555 | def Insert_Element_v2f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1556 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1557 | >; | 
|  | 1558 | } | 
|  | 1559 |  | 
|  | 1560 | foreach Index = 0-3 in { | 
|  | 1561 | def Extract_Element_v4i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1562 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1563 | >; | 
|  | 1564 | def Insert_Element_v4i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1565 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1566 | >; | 
|  | 1567 |  | 
|  | 1568 | def Extract_Element_v4f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1569 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1570 | >; | 
|  | 1571 | def Insert_Element_v4f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1572 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1573 | >; | 
|  | 1574 | } | 
|  | 1575 |  | 
|  | 1576 | foreach Index = 0-7 in { | 
|  | 1577 | def Extract_Element_v8i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1578 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1579 | >; | 
|  | 1580 | def Insert_Element_v8i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1581 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1582 | >; | 
|  | 1583 |  | 
|  | 1584 | def Extract_Element_v8f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1585 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1586 | >; | 
|  | 1587 | def Insert_Element_v8f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1588 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1589 | >; | 
|  | 1590 | } | 
|  | 1591 |  | 
|  | 1592 | foreach Index = 0-15 in { | 
|  | 1593 | def Extract_Element_v16i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1594 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1595 | >; | 
|  | 1596 | def Insert_Element_v16i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1597 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1598 | >; | 
|  | 1599 |  | 
|  | 1600 | def Extract_Element_v16f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1601 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1602 | >; | 
|  | 1603 | def Insert_Element_v16f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1604 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1605 | >; | 
|  | 1606 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1607 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1608 | def : BitConvert <i32, f32, SReg_32>; | 
|  | 1609 | def : BitConvert <i32, f32, VReg_32>; | 
|  | 1610 |  | 
|  | 1611 | def : BitConvert <f32, i32, SReg_32>; | 
|  | 1612 | def : BitConvert <f32, i32, VReg_32>; | 
|  | 1613 |  | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1614 | def : BitConvert <i64, f64, VReg_64>; | 
|  | 1615 |  | 
|  | 1616 | def : BitConvert <f64, i64, VReg_64>; | 
|  | 1617 |  | 
| Tom Stellard | ed2f614 | 2013-07-18 21:43:42 +0000 | [diff] [blame] | 1618 | def : BitConvert <v2f32, v2i32, VReg_64>; | 
|  | 1619 | def : BitConvert <v2i32, v2f32, VReg_64>; | 
| Tom Stellard | af77543 | 2013-10-23 00:44:32 +0000 | [diff] [blame] | 1620 | def : BitConvert <v2i32, i64, VReg_64>; | 
| Tom Stellard | ed2f614 | 2013-07-18 21:43:42 +0000 | [diff] [blame] | 1621 |  | 
| Tom Stellard | 8374720 | 2013-07-18 21:43:53 +0000 | [diff] [blame] | 1622 | def : BitConvert <v4f32, v4i32, VReg_128>; | 
|  | 1623 | def : BitConvert <v4i32, v4f32, VReg_128>; | 
| Tom Stellard | af77543 | 2013-10-23 00:44:32 +0000 | [diff] [blame] | 1624 | def : BitConvert <v4i32, i128,  VReg_128>; | 
|  | 1625 | def : BitConvert <i128, v4i32,  VReg_128>; | 
| Tom Stellard | 8374720 | 2013-07-18 21:43:53 +0000 | [diff] [blame] | 1626 |  | 
| Tom Stellard | 20ee94f | 2013-08-14 22:22:09 +0000 | [diff] [blame] | 1627 | def : BitConvert <v8i32, v32i8, SReg_256>; | 
|  | 1628 | def : BitConvert <v32i8, v8i32, SReg_256>; | 
|  | 1629 | def : BitConvert <v8i32, v32i8, VReg_256>; | 
|  | 1630 | def : BitConvert <v32i8, v8i32, VReg_256>; | 
|  | 1631 |  | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1632 | /********** =================== **********/ | 
|  | 1633 | /********** Src & Dst modifiers **********/ | 
|  | 1634 | /********** =================== **********/ | 
|  | 1635 |  | 
|  | 1636 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1637 | (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)), | 
|  | 1638 | (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */), | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1639 | 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */) | 
|  | 1640 | >; | 
|  | 1641 |  | 
|  | 1642 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1643 | (fabs f32:$src), | 
|  | 1644 | (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */), | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1645 | 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */) | 
|  | 1646 | >; | 
|  | 1647 |  | 
|  | 1648 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1649 | (fneg f32:$src), | 
|  | 1650 | (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */), | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1651 | 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */) | 
|  | 1652 | >; | 
|  | 1653 |  | 
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1654 | /********** ================== **********/ | 
|  | 1655 | /********** Immediate Patterns **********/ | 
|  | 1656 | /********** ================== **********/ | 
|  | 1657 |  | 
|  | 1658 | def : Pat < | 
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 1659 | (SGPRImm<(i32 imm)>:$imm), | 
|  | 1660 | (S_MOV_B32 imm:$imm) | 
|  | 1661 | >; | 
|  | 1662 |  | 
|  | 1663 | def : Pat < | 
|  | 1664 | (SGPRImm<(f32 fpimm)>:$imm), | 
|  | 1665 | (S_MOV_B32 fpimm:$imm) | 
|  | 1666 | >; | 
|  | 1667 |  | 
|  | 1668 | def : Pat < | 
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1669 | (i32 imm:$imm), | 
|  | 1670 | (V_MOV_B32_e32 imm:$imm) | 
|  | 1671 | >; | 
|  | 1672 |  | 
|  | 1673 | def : Pat < | 
|  | 1674 | (f32 fpimm:$imm), | 
|  | 1675 | (V_MOV_B32_e32 fpimm:$imm) | 
|  | 1676 | >; | 
|  | 1677 |  | 
|  | 1678 | def : Pat < | 
| Christian Konig | 1f344cd | 2013-03-01 09:46:22 +0000 | [diff] [blame] | 1679 | (i1 imm:$imm), | 
|  | 1680 | (S_MOV_B64 imm:$imm) | 
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1681 | >; | 
|  | 1682 |  | 
| Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 1683 | def : Pat < | 
|  | 1684 | (i64 InlineImm<i64>:$imm), | 
|  | 1685 | (S_MOV_B64 InlineImm<i64>:$imm) | 
|  | 1686 | >; | 
|  | 1687 |  | 
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1688 | // i64 immediates aren't supported in hardware, split it into two 32bit values | 
|  | 1689 | def : Pat < | 
|  | 1690 | (i64 imm:$imm), | 
|  | 1691 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 1692 | (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0), | 
|  | 1693 | (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1) | 
|  | 1694 | >; | 
|  | 1695 |  | 
| Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 1696 | def : Pat < | 
|  | 1697 | (f64 fpimm:$imm), | 
|  | 1698 | (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)), | 
|  | 1699 | (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0), | 
|  | 1700 | (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1) | 
|  | 1701 | >; | 
|  | 1702 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1703 | /********** ===================== **********/ | 
|  | 1704 | /********** Interpolation Paterns **********/ | 
|  | 1705 | /********** ===================== **********/ | 
|  | 1706 |  | 
|  | 1707 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1708 | (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params), | 
|  | 1709 | (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params) | 
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 1710 | >; | 
|  | 1711 |  | 
|  | 1712 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1713 | (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij), | 
|  | 1714 | (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0), | 
|  | 1715 | imm:$attr_chan, imm:$attr, i32:$params), | 
|  | 1716 | (EXTRACT_SUBREG $ij, sub1), | 
|  | 1717 | imm:$attr_chan, imm:$attr, $params) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1718 | >; | 
|  | 1719 |  | 
|  | 1720 | /********** ================== **********/ | 
|  | 1721 | /********** Intrinsic Patterns **********/ | 
|  | 1722 | /********** ================== **********/ | 
|  | 1723 |  | 
|  | 1724 | /* llvm.AMDGPU.pow */ | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1725 | def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1726 |  | 
|  | 1727 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1728 | (int_AMDGPU_div f32:$src0, f32:$src1), | 
|  | 1729 | (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1)) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1730 | >; | 
|  | 1731 |  | 
|  | 1732 | def : Pat< | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1733 | (fdiv f32:$src0, f32:$src1), | 
|  | 1734 | (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1)) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1735 | >; | 
|  | 1736 |  | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1737 | def : Pat< | 
|  | 1738 | (fdiv f64:$src0, f64:$src1), | 
|  | 1739 | (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0)) | 
|  | 1740 | >; | 
|  | 1741 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1742 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1743 | (fcos f32:$src0), | 
|  | 1744 | (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV))) | 
| Tom Stellard | 836cdd9 | 2013-02-05 17:09:10 +0000 | [diff] [blame] | 1745 | >; | 
|  | 1746 |  | 
|  | 1747 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1748 | (fsin f32:$src0), | 
|  | 1749 | (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV))) | 
| Tom Stellard | 836cdd9 | 2013-02-05 17:09:10 +0000 | [diff] [blame] | 1750 | >; | 
|  | 1751 |  | 
|  | 1752 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1753 | (int_AMDGPU_cube v4f32:$src), | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1754 | (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1755 | (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0), | 
|  | 1756 | (EXTRACT_SUBREG $src, sub1), | 
|  | 1757 | (EXTRACT_SUBREG $src, sub2)), | 
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1758 | sub0), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1759 | (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0), | 
|  | 1760 | (EXTRACT_SUBREG $src, sub1), | 
|  | 1761 | (EXTRACT_SUBREG $src, sub2)), | 
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1762 | sub1), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1763 | (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0), | 
|  | 1764 | (EXTRACT_SUBREG $src, sub1), | 
|  | 1765 | (EXTRACT_SUBREG $src, sub2)), | 
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1766 | sub2), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1767 | (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0), | 
|  | 1768 | (EXTRACT_SUBREG $src, sub1), | 
|  | 1769 | (EXTRACT_SUBREG $src, sub2)), | 
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1770 | sub3) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1771 | >; | 
|  | 1772 |  | 
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 1773 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1774 | (i32 (sext i1:$src0)), | 
|  | 1775 | (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0) | 
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 1776 | >; | 
|  | 1777 |  | 
| Christian Konig | 4937408 | 2013-03-18 11:33:55 +0000 | [diff] [blame] | 1778 | // 1. Offset as 8bit DWORD immediate | 
|  | 1779 | def : Pat < | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1780 | (SIload_constant i128:$sbase, IMM8bitDWORD:$offset), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1781 | (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset) | 
| Christian Konig | 4937408 | 2013-03-18 11:33:55 +0000 | [diff] [blame] | 1782 | >; | 
|  | 1783 |  | 
|  | 1784 | // 2. Offset loaded in an 32bit SGPR | 
|  | 1785 | def : Pat < | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1786 | (SIload_constant i128:$sbase, imm:$offset), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1787 | (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset)) | 
| Christian Konig | 4937408 | 2013-03-18 11:33:55 +0000 | [diff] [blame] | 1788 | >; | 
|  | 1789 |  | 
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 1790 | // 3. Offset in an 32Bit VGPR | 
|  | 1791 | def : Pat < | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1792 | (SIload_constant i128:$sbase, i32:$voff), | 
| Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 1793 | (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff) | 
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 1794 | >; | 
|  | 1795 |  | 
| Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 1796 | // The multiplication scales from [0,1] to the unsigned integer range | 
|  | 1797 | def : Pat < | 
|  | 1798 | (AMDGPUurecip i32:$src0), | 
|  | 1799 | (V_CVT_U32_F32_e32 | 
|  | 1800 | (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1, | 
|  | 1801 | (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0)))) | 
|  | 1802 | >; | 
|  | 1803 |  | 
| Michel Danzer | 8d69617 | 2013-07-10 16:36:52 +0000 | [diff] [blame] | 1804 | def : Pat < | 
|  | 1805 | (int_SI_tid), | 
|  | 1806 | (V_MBCNT_HI_U32_B32_e32 0xffffffff, | 
|  | 1807 | (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0)) | 
|  | 1808 | >; | 
|  | 1809 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1810 | /********** ================== **********/ | 
|  | 1811 | /**********   VOP3 Patterns    **********/ | 
|  | 1812 | /********** ================== **********/ | 
|  | 1813 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1814 | def : Pat < | 
|  | 1815 | (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)), | 
|  | 1816 | (V_MAD_F32 $src0, $src1, $src2) | 
|  | 1817 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1818 |  | 
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 1819 | /********** ======================= **********/ | 
|  | 1820 | /**********   Load/Store Patterns   **********/ | 
|  | 1821 | /********** ======================= **********/ | 
|  | 1822 |  | 
| Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 1823 | class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat < | 
|  | 1824 | (frag i32:$src0), | 
|  | 1825 | (vt (inst 0, $src0, $src0, $src0, 0, 0)) | 
|  | 1826 | >; | 
|  | 1827 |  | 
|  | 1828 | def : DSReadPat <DS_READ_I8,  i32, sextloadi8_local>; | 
|  | 1829 | def : DSReadPat <DS_READ_U8,  i32, az_extloadi8_local>; | 
|  | 1830 | def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>; | 
|  | 1831 | def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>; | 
|  | 1832 | def : DSReadPat <DS_READ_B32, i32, local_load>; | 
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 1833 | def : Pat < | 
| Tom Stellard | fd15582 | 2013-08-26 15:05:36 +0000 | [diff] [blame] | 1834 | (local_load i32:$src0), | 
|  | 1835 | (i32 (DS_READ_B32 0, $src0, $src0, $src0, 0, 0)) | 
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 1836 | >; | 
|  | 1837 |  | 
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 1838 | class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat < | 
|  | 1839 | (frag i32:$src1, i32:$src0), | 
|  | 1840 | (inst 0, $src0, $src1, $src1, 0, 0) | 
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 1841 | >; | 
|  | 1842 |  | 
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 1843 | def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>; | 
|  | 1844 | def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>; | 
|  | 1845 | def : DSWritePat <DS_WRITE_B32, i32, local_store>; | 
|  | 1846 |  | 
| Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 1847 | def : Pat <(atomic_load_add_local i32:$ptr, i32:$val), | 
|  | 1848 | (DS_ADD_U32_RTN 0, $ptr, $val, 0, 0)>; | 
|  | 1849 |  | 
| Aaron Watry | 372cecf | 2013-09-06 20:17:42 +0000 | [diff] [blame] | 1850 | def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val), | 
|  | 1851 | (DS_SUB_U32_RTN 0, $ptr, $val, 0, 0)>; | 
|  | 1852 |  | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1853 | /********** ================== **********/ | 
|  | 1854 | /**********   SMRD Patterns    **********/ | 
|  | 1855 | /********** ================== **********/ | 
|  | 1856 |  | 
|  | 1857 | multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> { | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1858 |  | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1859 | // 1. Offset as 8bit DWORD immediate | 
|  | 1860 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1861 | (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)), | 
|  | 1862 | (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset)) | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1863 | >; | 
|  | 1864 |  | 
|  | 1865 | // 2. Offset loaded in an 32bit SGPR | 
|  | 1866 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1867 | (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)), | 
|  | 1868 | (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset))) | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1869 | >; | 
|  | 1870 |  | 
|  | 1871 | // 3. No offset at all | 
|  | 1872 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1873 | (constant_load i64:$sbase), | 
|  | 1874 | (vt (Instr_IMM $sbase, 0)) | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1875 | >; | 
|  | 1876 | } | 
|  | 1877 |  | 
|  | 1878 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>; | 
|  | 1879 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>; | 
| Tom Stellard | b8458f8 | 2013-05-20 15:02:28 +0000 | [diff] [blame] | 1880 | defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>; | 
| Tom Stellard | adf732c | 2013-07-18 21:43:48 +0000 | [diff] [blame] | 1881 | defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>; | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 1882 | defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, i128>; | 
| Tom Stellard | a66cafa | 2013-10-23 00:44:12 +0000 | [diff] [blame] | 1883 | defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>; | 
| Christian Konig | 2214f14 | 2013-03-07 09:03:38 +0000 | [diff] [blame] | 1884 | defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>; | 
| Tom Stellard | a66cafa | 2013-10-23 00:44:12 +0000 | [diff] [blame] | 1885 | defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>; | 
|  | 1886 | defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>; | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1887 |  | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1888 | //===----------------------------------------------------------------------===// | 
|  | 1889 | // MUBUF Patterns | 
|  | 1890 | //===----------------------------------------------------------------------===// | 
|  | 1891 |  | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 1892 | multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt, | 
|  | 1893 | PatFrag global_ld, PatFrag constant_ld> { | 
|  | 1894 | def : Pat < | 
|  | 1895 | (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))), | 
|  | 1896 | (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset)) | 
|  | 1897 | >; | 
|  | 1898 |  | 
|  | 1899 | def : Pat < | 
|  | 1900 | (vt (global_ld i64:$ptr)), | 
|  | 1901 | (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0) | 
|  | 1902 | >; | 
|  | 1903 |  | 
|  | 1904 | def : Pat < | 
|  | 1905 | (vt (global_ld (add i64:$ptr, i64:$offset))), | 
|  | 1906 | (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0) | 
|  | 1907 | >; | 
|  | 1908 |  | 
|  | 1909 | def : Pat < | 
|  | 1910 | (vt (constant_ld (add i64:$ptr, i64:$offset))), | 
|  | 1911 | (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0) | 
|  | 1912 | >; | 
|  | 1913 | } | 
|  | 1914 |  | 
| Tom Stellard | 9f95033 | 2013-07-23 01:48:35 +0000 | [diff] [blame] | 1915 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, | 
|  | 1916 | sextloadi8_global, sextloadi8_constant>; | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 1917 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, | 
| Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 1918 | az_extloadi8_global, az_extloadi8_constant>; | 
| Tom Stellard | 9f95033 | 2013-07-23 01:48:35 +0000 | [diff] [blame] | 1919 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, | 
|  | 1920 | sextloadi16_global, sextloadi16_constant>; | 
|  | 1921 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, | 
|  | 1922 | az_extloadi16_global, az_extloadi16_constant>; | 
|  | 1923 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, | 
|  | 1924 | global_load, constant_load>; | 
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 1925 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64, | 
|  | 1926 | global_load, constant_load>; | 
|  | 1927 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64, | 
|  | 1928 | az_extloadi32_global, az_extloadi32_constant>; | 
| Tom Stellard | 3715734 | 2013-06-15 00:09:31 +0000 | [diff] [blame] | 1929 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, | 
|  | 1930 | global_load, constant_load>; | 
|  | 1931 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, | 
|  | 1932 | global_load, constant_load>; | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 1933 |  | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 1934 | multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> { | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1935 |  | 
|  | 1936 | def : Pat < | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 1937 | (st vt:$value, i64:$ptr), | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1938 | (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0) | 
|  | 1939 | >; | 
|  | 1940 |  | 
|  | 1941 | def : Pat < | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 1942 | (st vt:$value, (add i64:$ptr, i64:$offset)), | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1943 | (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0) | 
|  | 1944 | >; | 
|  | 1945 | } | 
|  | 1946 |  | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 1947 | defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>; | 
|  | 1948 | defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>; | 
|  | 1949 | defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>; | 
|  | 1950 | defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>; | 
|  | 1951 | defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>; | 
|  | 1952 | defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>; | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1953 |  | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 1954 | //===----------------------------------------------------------------------===// | 
|  | 1955 | // MTBUF Patterns | 
|  | 1956 | //===----------------------------------------------------------------------===// | 
|  | 1957 |  | 
|  | 1958 | // TBUFFER_STORE_FORMAT_*, addr64=0 | 
|  | 1959 | class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat< | 
|  | 1960 | (SItbuffer_store i128:$rsrc, vt:$vdata, num_channels, i32:$vaddr, | 
|  | 1961 | i32:$soffset, imm:$inst_offset, imm:$dfmt, | 
|  | 1962 | imm:$nfmt, imm:$offen, imm:$idxen, | 
|  | 1963 | imm:$glc, imm:$slc, imm:$tfe), | 
|  | 1964 | (opcode | 
|  | 1965 | $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen), | 
|  | 1966 | (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc, | 
|  | 1967 | (as_i1imm $slc), (as_i1imm $tfe), $soffset) | 
|  | 1968 | >; | 
|  | 1969 |  | 
|  | 1970 | def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>; | 
|  | 1971 | def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>; | 
|  | 1972 | def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>; | 
|  | 1973 | def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>; | 
|  | 1974 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1975 | /********** ====================== **********/ | 
|  | 1976 | /**********   Indirect adressing   **********/ | 
|  | 1977 | /********** ====================== **********/ | 
|  | 1978 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1979 | multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> { | 
|  | 1980 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1981 | // 1. Extract with offset | 
|  | 1982 | def : Pat< | 
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 1983 | (vector_extract vt:$vec, (add i32:$idx, imm:$off)), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1984 | (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off)) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1985 | >; | 
|  | 1986 |  | 
|  | 1987 | // 2. Extract without offset | 
|  | 1988 | def : Pat< | 
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 1989 | (vector_extract vt:$vec, i32:$idx), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1990 | (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0)) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1991 | >; | 
|  | 1992 |  | 
|  | 1993 | // 3. Insert with offset | 
|  | 1994 | def : Pat< | 
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 1995 | (vector_insert vt:$vec, f32:$val, (add i32:$idx, imm:$off)), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1996 | (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1997 | >; | 
|  | 1998 |  | 
|  | 1999 | // 4. Insert without offset | 
|  | 2000 | def : Pat< | 
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 2001 | (vector_insert vt:$vec, f32:$val, i32:$idx), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2002 | (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2003 | >; | 
|  | 2004 | } | 
|  | 2005 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2006 | defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>; | 
|  | 2007 | defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>; | 
|  | 2008 | defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>; | 
|  | 2009 | defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>; | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2010 |  | 
| Christian Konig | 08f5929 | 2013-03-27 15:27:31 +0000 | [diff] [blame] | 2011 | /********** =============== **********/ | 
|  | 2012 | /**********   Conditions    **********/ | 
|  | 2013 | /********** =============== **********/ | 
|  | 2014 |  | 
|  | 2015 | def : Pat< | 
|  | 2016 | (i1 (setcc f32:$src0, f32:$src1, SETO)), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2017 | (V_CMP_O_F32_e64 $src0, $src1) | 
| Christian Konig | 08f5929 | 2013-03-27 15:27:31 +0000 | [diff] [blame] | 2018 | >; | 
|  | 2019 |  | 
|  | 2020 | def : Pat< | 
|  | 2021 | (i1 (setcc f32:$src0, f32:$src1, SETUO)), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2022 | (V_CMP_U_F32_e64 $src0, $src1) | 
| Christian Konig | 08f5929 | 2013-03-27 15:27:31 +0000 | [diff] [blame] | 2023 | >; | 
|  | 2024 |  | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2025 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 2026 | // Miscellaneous Patterns | 
|  | 2027 | //===----------------------------------------------------------------------===// | 
|  | 2028 |  | 
|  | 2029 | def : Pat < | 
|  | 2030 | (i64 (trunc i128:$x)), | 
|  | 2031 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2032 | (i32 (EXTRACT_SUBREG $x, sub0)), sub0), | 
|  | 2033 | (i32 (EXTRACT_SUBREG $x, sub1)), sub1) | 
|  | 2034 | >; | 
|  | 2035 |  | 
|  | 2036 | def : Pat < | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2037 | (i32 (trunc i64:$a)), | 
|  | 2038 | (EXTRACT_SUBREG $a, sub0) | 
|  | 2039 | >; | 
|  | 2040 |  | 
|  | 2041 | def : Pat < | 
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 2042 | (or i64:$a, i64:$b), | 
|  | 2043 | (INSERT_SUBREG | 
|  | 2044 | (INSERT_SUBREG (IMPLICIT_DEF), | 
|  | 2045 | (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub0), (EXTRACT_SUBREG $b, sub0)), sub0), | 
|  | 2046 | (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub1), (EXTRACT_SUBREG $b, sub1)), sub1) | 
|  | 2047 | >; | 
|  | 2048 |  | 
|  | 2049 | //============================================================================// | 
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 2050 | // Miscellaneous Optimization Patterns | 
|  | 2051 | //============================================================================// | 
|  | 2052 |  | 
|  | 2053 | def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>; | 
|  | 2054 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2055 | } // End isSI predicate |