blob: 048c1579b66a0f30d7ebb032fd7c5f301b49b7ff [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000025def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000026 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000028def WAIT_FLAG : InstFlag<"printWaitFlag">;
29
Tom Stellard75aadc22012-12-11 21:25:42 +000030let Predicates = [isSI] in {
31
32let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000033
34let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000035def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
36def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
37def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
38def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000039} // End isMoveImm = 1
40
Tom Stellard75aadc22012-12-11 21:25:42 +000041def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
42def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
43def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
44def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
45def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
46def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
47} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000048
Tom Stellard75aadc22012-12-11 21:25:42 +000049////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
50////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
51////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
52////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
53////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
54////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
55////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
56////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
57//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
58//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
59def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
60//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
61//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
62//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
63////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
64////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
65////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
66////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
67def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
68def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
69def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
70def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
71
72let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
73
74def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
75def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
76def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
77def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
78def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
79def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
80def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
81def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
82
83} // End hasSideEffects = 1
84
85def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
86def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
87def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
88def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
89def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
90def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
91//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
92def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
93def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
94def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
95def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
96def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
97
98/*
99This instruction is disabled for now until we can figure out how to teach
100the instruction selector to correctly use the S_CMP* vs V_CMP*
101instructions.
102
103When this instruction is enabled the code generator sometimes produces this
104invalid sequence:
105
106SCC = S_CMPK_EQ_I32 SGPR0, imm
107VCC = COPY SCC
108VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
109
110def S_CMPK_EQ_I32 : SOPK <
111 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
112 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000113 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000114>;
115*/
116
Christian Konig76edd4f2013-02-26 17:52:29 +0000117let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000118def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
119def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
120def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
121def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
122def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
123def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
124def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
125def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
126def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
127def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
128def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000129} // End isCompare = 1
130
Tom Stellard75aadc22012-12-11 21:25:42 +0000131def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
132def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
133//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
134def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
135def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
136def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
137//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
138//def EXP : EXP_ <0x00000000, "EXP", []>;
139
Christian Konig76edd4f2013-02-26 17:52:29 +0000140let isCompare = 1 in {
141
Christian Konigb19849a2013-02-21 15:17:04 +0000142defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
143defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
144defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
145defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
146defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
147defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
148defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
149defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
150defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
151defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
152defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
153defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
154defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
155defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
156defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
157defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Christian Konig76edd4f2013-02-26 17:52:29 +0000159let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000160
Christian Konigb19849a2013-02-21 15:17:04 +0000161defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
162defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
163defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
164defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
165defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
166defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
167defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
168defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
169defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
170defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
171defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
172defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
173defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
174defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
175defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
176defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Christian Konig76edd4f2013-02-26 17:52:29 +0000178} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000179
Christian Konigb19849a2013-02-21 15:17:04 +0000180defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000181defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_LT>;
182defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_EQ>;
183defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_LE>;
184defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_GT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000185defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000186defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_GE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000187defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
188defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
189defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
190defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
191defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
192defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000193defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_NE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000194defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
195defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
Christian Konig76edd4f2013-02-26 17:52:29 +0000197let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000198
Christian Konigb19849a2013-02-21 15:17:04 +0000199defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
200defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
201defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
202defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
203defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
204defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
205defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
206defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
207defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
208defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
209defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
210defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
211defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
212defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
213defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
214defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Christian Konig76edd4f2013-02-26 17:52:29 +0000216} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000217
Christian Konigb19849a2013-02-21 15:17:04 +0000218defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
219defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
220defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
221defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
222defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
223defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
224defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
225defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
226defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
227defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
228defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
229defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
230defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
231defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
232defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
233defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000234
235let hasSideEffects = 1, Defs = [EXEC] in {
236
Christian Konigb19849a2013-02-21 15:17:04 +0000237defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
238defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
239defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
240defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
241defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
242defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
243defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
244defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
245defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
246defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
247defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
248defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
249defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
250defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
251defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
252defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000253
254} // End hasSideEffects = 1, Defs = [EXEC]
255
Christian Konigb19849a2013-02-21 15:17:04 +0000256defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
257defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
258defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
259defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
260defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
261defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
262defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
263defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
264defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
265defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
266defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
267defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
268defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
269defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
270defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
271defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000272
273let hasSideEffects = 1, Defs = [EXEC] in {
274
Christian Konigb19849a2013-02-21 15:17:04 +0000275defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
276defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
277defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
278defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
279defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
280defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
281defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
282defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
283defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
284defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
285defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
286defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
287defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
288defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
289defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
290defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000291
292} // End hasSideEffects = 1, Defs = [EXEC]
293
Christian Konigb19849a2013-02-21 15:17:04 +0000294defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
295defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
296defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
297defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
298defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
299defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
300defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
301defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000302
Christian Konig76edd4f2013-02-26 17:52:29 +0000303let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000304
Christian Konigb19849a2013-02-21 15:17:04 +0000305defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
306defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
307defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
308defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
309defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
310defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
311defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
312defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000313
Christian Konig76edd4f2013-02-26 17:52:29 +0000314} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000315
Christian Konigb19849a2013-02-21 15:17:04 +0000316defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
317defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
318defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
319defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
320defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
321defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
322defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
323defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
Christian Konig76edd4f2013-02-26 17:52:29 +0000325let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000326
Christian Konigb19849a2013-02-21 15:17:04 +0000327defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
328defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
329defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
330defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
331defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
332defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
333defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
334defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000335
Christian Konig76edd4f2013-02-26 17:52:29 +0000336} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000337
Christian Konigb19849a2013-02-21 15:17:04 +0000338defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
339defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
340defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
341defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
342defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
343defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
344defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
345defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000346
Christian Konig76edd4f2013-02-26 17:52:29 +0000347let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000348
Christian Konigb19849a2013-02-21 15:17:04 +0000349defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
350defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
351defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
352defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
353defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
354defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
355defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
356defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000357
Christian Konig76edd4f2013-02-26 17:52:29 +0000358} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000359
Christian Konigb19849a2013-02-21 15:17:04 +0000360defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
361defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
362defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
363defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
364defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
365defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
366defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
367defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000368
369let hasSideEffects = 1, Defs = [EXEC] in {
370
Christian Konigb19849a2013-02-21 15:17:04 +0000371defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
372defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
373defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
374defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
375defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
376defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
377defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
378defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000379
380} // End hasSideEffects = 1, Defs = [EXEC]
381
Christian Konigb19849a2013-02-21 15:17:04 +0000382defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000383
384let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000385defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000386} // End hasSideEffects = 1, Defs = [EXEC]
387
Christian Konigb19849a2013-02-21 15:17:04 +0000388defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000389
390let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000391defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000392} // End hasSideEffects = 1, Defs = [EXEC]
393
394} // End isCompare = 1
395
Tom Stellard13c68ef2013-09-05 18:38:09 +0000396def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000397def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000398def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000399def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
400def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000401def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000402def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
403def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
404def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
405def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000406
Tom Stellard75aadc22012-12-11 21:25:42 +0000407//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
408//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
409//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000410defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000411//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
412//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
413//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
414//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000415defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000416defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
417defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
418defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000419defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
420defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
421defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000422
423def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
424 0x00000018, "BUFFER_STORE_BYTE", VReg_32
425>;
426
427def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
428 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
429>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000430
431def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000432 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000433>;
434
435def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000436 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000437>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000438
439def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000440 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000441>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000442//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
443//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
444//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
445//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
446//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
447//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
448//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
449//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
450//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
451//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
452//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
453//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
454//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
455//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
456//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
457//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
458//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
459//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
460//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
461//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
462//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
463//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
464//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
465//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
466//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
467//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
468//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
469//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
470//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
471//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
472//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
473//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
474//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
475//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
476//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
477//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
478//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
479//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
480//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
481def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000482def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
483def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
484def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
485def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000486
Tom Stellard89093802013-02-07 19:39:40 +0000487let mayLoad = 1 in {
488
Christian Konig9c7afd12013-03-18 11:33:50 +0000489defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>;
490defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
491defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
492defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
493defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000494
Christian Konig9c7afd12013-03-18 11:33:50 +0000495defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
496 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32
497>;
498
499defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
500 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
501>;
502
503defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
504 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
505>;
506
507defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
508 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
509>;
510
511defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
512 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
513>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000514
Tom Stellard89093802013-02-07 19:39:40 +0000515} // mayLoad = 1
516
Tom Stellard75aadc22012-12-11 21:25:42 +0000517//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
518//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000519defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
520defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000521//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
522//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
523//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
524//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
525//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
526//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
527//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
528//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000529defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000530//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
531//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
532//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
533//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
534//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
535//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
536//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
537//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
538//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
539//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
540//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
541//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
542//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
543//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
544//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
545//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
546//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000547defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000548//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000549defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000550//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000551defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
552defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000553//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
554//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000555defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000556//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000557defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000558//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000559defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
560defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000561//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
562//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
563//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
564//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
565//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
566//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
567//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
568//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
569//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
570//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
571//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
572//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
573//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
574//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
575//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
576//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
577//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
578//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
579//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
580//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
581//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
582//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
583//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
584//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
585//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
586//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
587//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
588//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
589//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
590//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
591//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
592//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
593//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
594//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
595//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
596//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
597//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
598//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
599//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
600//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
601//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
602//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
603//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
604//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
605//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
606//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
607//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
608//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
609//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
610//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
611//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
612//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
613//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
614//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
615
Christian Konig76edd4f2013-02-26 17:52:29 +0000616
617let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000618defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000619} // End neverHasSideEffects = 1, isMoveImm = 1
620
Tom Stellard75aadc22012-12-11 21:25:42 +0000621defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000622defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
623 [(set i32:$dst, (fp_to_sint f64:$src0))]
624>;
625defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
626 [(set f64:$dst, (sint_to_fp i32:$src0))]
627>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000628defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000629 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000630>;
Tom Stellardc932d732013-05-06 23:02:07 +0000631defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
632 [(set f32:$dst, (uint_to_fp i32:$src0))]
633>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000634defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
635 [(set i32:$dst, (fp_to_uint f32:$src0))]
636>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000637defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000638 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000639>;
640defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
641////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
642//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
643//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
644//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
645//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000646defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
647 [(set f32:$dst, (fround f64:$src0))]
648>;
649defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
650 [(set f64:$dst, (fextend f32:$src0))]
651>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000652//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
653//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
654//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
655//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
656//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
657//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
658defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000659 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000660>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000661defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
662 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
663>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000664defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000665 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000666>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000667defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000668 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000669>;
670defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000671 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000672>;
673defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000674 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000675>;
676defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000677defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000678 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000679>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000680defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
681defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
682defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000683 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000684>;
685defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
686defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
687defm V_RSQ_LEGACY_F32 : VOP1_32 <
688 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000689 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000690>;
691defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000692defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
693 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
694>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000695defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
696defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
697defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000698defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
699 [(set f32:$dst, (fsqrt f32:$src0))]
700>;
701defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
702 [(set f64:$dst, (fsqrt f64:$src0))]
703>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000704defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
705defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
706defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
707defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
708defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
709defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
710defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
711//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
712defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
713defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
714//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
715defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
716//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
717defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
718defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
719defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
720
721def V_INTERP_P1_F32 : VINTRP <
722 0x00000000,
723 (outs VReg_32:$dst),
724 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000725 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000726 []> {
727 let DisableEncoding = "$m0";
728}
729
730def V_INTERP_P2_F32 : VINTRP <
731 0x00000001,
732 (outs VReg_32:$dst),
733 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000734 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000735 []> {
736
737 let Constraints = "$src0 = $dst";
738 let DisableEncoding = "$src0,$m0";
739
740}
741
742def V_INTERP_MOV_F32 : VINTRP <
743 0x00000002,
744 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000745 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000746 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000747 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000748 let DisableEncoding = "$m0";
749}
750
751//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
752
753let isTerminator = 1 in {
754
755def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
756 [(IL_retflag)]> {
757 let SIMM16 = 0;
758 let isBarrier = 1;
759 let hasCtrlDep = 1;
760}
761
762let isBranch = 1 in {
763def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000764 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000765 [(br bb:$target)]> {
766 let isBarrier = 1;
767}
Tom Stellard75aadc22012-12-11 21:25:42 +0000768
769let DisableEncoding = "$scc" in {
770def S_CBRANCH_SCC0 : SOPP <
771 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000772 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000773>;
774def S_CBRANCH_SCC1 : SOPP <
775 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000776 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000777 []
778>;
779} // End DisableEncoding = "$scc"
780
781def S_CBRANCH_VCCZ : SOPP <
782 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000783 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000784 []
785>;
786def S_CBRANCH_VCCNZ : SOPP <
787 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000788 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000789 []
790>;
791
792let DisableEncoding = "$exec" in {
793def S_CBRANCH_EXECZ : SOPP <
794 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000795 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000796 []
797>;
798def S_CBRANCH_EXECNZ : SOPP <
799 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000800 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000801 []
802>;
803} // End DisableEncoding = "$exec"
804
805
806} // End isBranch = 1
807} // End isTerminator = 1
808
Tom Stellard75aadc22012-12-11 21:25:42 +0000809let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000810def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
811 [(int_AMDGPU_barrier_local)]
812> {
813 let SIMM16 = 0;
814 let isBarrier = 1;
815 let hasCtrlDep = 1;
816 let mayLoad = 1;
817 let mayStore = 1;
818}
819
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000820def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
Tom Stellard75aadc22012-12-11 21:25:42 +0000821 []
822>;
823} // End hasSideEffects
824//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
825//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
826//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
827//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
828//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
829//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
830//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
831//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
832//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
833//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
834
835def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000836 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
837 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000838 []
839>{
840 let DisableEncoding = "$vcc";
841}
842
843def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000844 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000845 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
846 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000847 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000848>;
849
850//f32 pattern for V_CNDMASK_B32_e64
851def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000852 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
853 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000854>;
855
Matt Arsenault204cfa62013-10-10 18:04:16 +0000856def : Pat <
857 (i32 (trunc i64:$val)),
858 (EXTRACT_SUBREG $val, sub0)
859>;
860
Tom Stellard4e1100a2013-07-12 18:15:19 +0000861//use two V_CNDMASK_B32_e64 instructions for f64
862def : Pat <
863 (f64 (select i1:$src2, f64:$src1, f64:$src0)),
864 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
865 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub0),
866 (EXTRACT_SUBREG $src1, sub0),
867 $src2), sub0),
868 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub1),
869 (EXTRACT_SUBREG $src1, sub1),
870 $src2), sub1)
871>;
872
Tom Stellard75aadc22012-12-11 21:25:42 +0000873defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
874defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
875
Christian Konig76edd4f2013-02-26 17:52:29 +0000876let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000877defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000878 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000879>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000880
Christian Konig71088e62013-02-21 15:17:41 +0000881defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000882 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000883>;
Christian Konig3c145802013-03-27 09:12:59 +0000884defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
885} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000886
Tom Stellard75aadc22012-12-11 21:25:42 +0000887defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000888
889let isCommutable = 1 in {
890
Tom Stellard75aadc22012-12-11 21:25:42 +0000891defm V_MUL_LEGACY_F32 : VOP2_32 <
892 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000893 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000894>;
895
896defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000897 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000898>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000899
Christian Konig76edd4f2013-02-26 17:52:29 +0000900
Tom Stellard41fc7852013-07-23 01:48:42 +0000901defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
902 [(set i32:$dst, (mul I24:$src0, I24:$src1))]
903>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000904//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000905defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
906 [(set i32:$dst, (mul U24:$src0, U24:$src1))]
907>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000908//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000909
Christian Konig76edd4f2013-02-26 17:52:29 +0000910
Tom Stellard75aadc22012-12-11 21:25:42 +0000911defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000912 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000913>;
914
915defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000916 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000917>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000918
Tom Stellard75aadc22012-12-11 21:25:42 +0000919defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
920defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000921defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
922 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
923>;
924defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
925 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
926>;
927defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
928 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
929>;
930defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
931 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
932>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000933
Christian Konig20a7e6b2013-03-27 09:12:44 +0000934defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000935 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000936>;
Christian Konig3c145802013-03-27 09:12:59 +0000937defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
938
Christian Konig20a7e6b2013-03-27 09:12:44 +0000939defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000940 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000941>;
Christian Konig3c145802013-03-27 09:12:59 +0000942defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
943
Christian Konig082a14a2013-03-18 11:34:05 +0000944defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000945 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000946>;
Christian Konig3c145802013-03-27 09:12:59 +0000947defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000948
Tom Stellard75aadc22012-12-11 21:25:42 +0000949defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000950 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000951>;
952defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000953 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000954>;
955defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000956 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000957>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000958
959} // End isCommutable = 1
960
Tom Stellard75aadc22012-12-11 21:25:42 +0000961defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
962defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
963defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
964defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
965//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +0000966defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
967defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000968
Christian Konig3c145802013-03-27 09:12:59 +0000969let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Christian Konigd3039962013-02-26 17:52:09 +0000970defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000971 [(set i32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000972>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000973
Christian Konigd3039962013-02-26 17:52:09 +0000974defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000975 [(set i32:$dst, (sub i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000976>;
Christian Konig3c145802013-03-27 09:12:59 +0000977defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000978
Christian Konigd3039962013-02-26 17:52:09 +0000979let Uses = [VCC] in { // Carry-out comes from VCC
980defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
981defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000982defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +0000983} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +0000984} // End isCommutable = 1, Defs = [VCC]
985
Tom Stellard75aadc22012-12-11 21:25:42 +0000986defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
987////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
988////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
989////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
990defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000991 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000992>;
993////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
994////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
995def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
996def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
997def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
998def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
999def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
1000def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
1001def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
1002def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
1003def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
1004def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
1005def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
1006def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
1007////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
1008////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1009////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1010////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1011//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1012
1013let neverHasSideEffects = 1 in {
1014
1015def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1016def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001017def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
1018 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))]
1019>;
1020def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
1021 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))]
1022>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001023
1024} // End neverHasSideEffects
1025def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1026def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1027def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1028def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
1029def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
1030def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
1031def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001032defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001033def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1034 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1035>;
1036def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1037 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1038>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001039//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1040def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001041def : ROTRPattern <V_ALIGNBIT_B32>;
1042
Tom Stellard75aadc22012-12-11 21:25:42 +00001043def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1044def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1045////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1046////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1047////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1048////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1049////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1050////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1051////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1052////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1053////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1054//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1055//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1056//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1057def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1058////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1059def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1060def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001061
1062def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1063 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1064>;
1065def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1066 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1067>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001068def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1069 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1070>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001071
Tom Stellard7512c082013-07-12 18:14:56 +00001072let isCommutable = 1 in {
1073
Tom Stellard75aadc22012-12-11 21:25:42 +00001074def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1075def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1076def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1077def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001078
1079} // isCommutable = 1
1080
1081def : Pat <
1082 (fadd f64:$src0, f64:$src1),
1083 (V_ADD_F64 $src0, $src1, (i64 0))
1084>;
1085
1086def : Pat <
1087 (fmul f64:$src0, f64:$src1),
1088 (V_MUL_F64 $src0, $src1, (i64 0))
1089>;
1090
Tom Stellard75aadc22012-12-11 21:25:42 +00001091def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001092
1093let isCommutable = 1 in {
1094
Tom Stellard75aadc22012-12-11 21:25:42 +00001095def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1096def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1097def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001098def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1099
1100} // isCommutable = 1
1101
Tom Stellardecacb802013-02-07 19:39:42 +00001102def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001103 (mul i32:$src0, i32:$src1),
1104 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001105>;
Christian Konig70a50322013-03-27 09:12:51 +00001106
1107def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001108 (mulhu i32:$src0, i32:$src1),
1109 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001110>;
1111
1112def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001113 (mulhs i32:$src0, i32:$src1),
1114 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001115>;
1116
Tom Stellard75aadc22012-12-11 21:25:42 +00001117def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1118def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1119def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1120def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1121//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1122//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1123//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1124def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
1125def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
1126def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
1127def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
1128def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
1129def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
1130def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
1131def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1132def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1133def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1134def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1135
1136def S_CSELECT_B32 : SOP2 <
1137 0x0000000a, (outs SReg_32:$dst),
1138 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001139 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001140>;
1141
1142def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1143
Tom Stellard75aadc22012-12-11 21:25:42 +00001144def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1145
1146def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001147 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001148>;
Christian Koniga8811792013-02-16 11:28:30 +00001149
1150def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001151 (i1 (and i1:$src0, i1:$src1)),
1152 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001153>;
Christian Koniga8811792013-02-16 11:28:30 +00001154
Tom Stellard75aadc22012-12-11 21:25:42 +00001155def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1156def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001157def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001158 (i1 (or i1:$src0, i1:$src1)),
1159 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001160>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001161def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
Michel Danzer85222702013-08-16 16:19:31 +00001162def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1163 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1164>;
Tom Stellard5a687942012-12-17 15:14:56 +00001165def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1166def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1167def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1168def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001169def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1170def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1171def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1172def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1173def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1174def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
1175def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
1176def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
1177def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
1178def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
1179def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1180def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1181def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1182def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1183def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1184def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1185def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1186def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1187def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1188//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1189def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1190
Tom Stellard75aadc22012-12-11 21:25:42 +00001191let isCodeGenOnly = 1, isPseudo = 1 in {
1192
Tom Stellard75aadc22012-12-11 21:25:42 +00001193def LOAD_CONST : AMDGPUShaderInst <
1194 (outs GPRF32:$dst),
1195 (ins i32imm:$src),
1196 "LOAD_CONST $dst, $src",
1197 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1198>;
1199
Matt Arsenault8fb37382013-10-11 21:03:36 +00001200// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001201// and should be lowered to ISA instructions prior to codegen.
1202
Tom Stellardf8794352012-12-19 22:10:31 +00001203let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1204 Uses = [EXEC], Defs = [EXEC] in {
1205
1206let isBranch = 1, isTerminator = 1 in {
1207
1208def SI_IF : InstSI <
1209 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001210 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001211 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001212 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001213>;
1214
Tom Stellardf8794352012-12-19 22:10:31 +00001215def SI_ELSE : InstSI <
1216 (outs SReg_64:$dst),
1217 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001218 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001219 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001220
1221 let Constraints = "$src = $dst";
1222}
1223
1224def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001225 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001226 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001227 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001228 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001229>;
Tom Stellardf8794352012-12-19 22:10:31 +00001230
1231} // end isBranch = 1, isTerminator = 1
1232
1233def SI_BREAK : InstSI <
1234 (outs SReg_64:$dst),
1235 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001236 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001237 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001238>;
1239
1240def SI_IF_BREAK : InstSI <
1241 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001242 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001243 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001244 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001245>;
1246
1247def SI_ELSE_BREAK : InstSI <
1248 (outs SReg_64:$dst),
1249 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001250 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001251 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001252>;
1253
1254def SI_END_CF : InstSI <
1255 (outs),
1256 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001257 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001258 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001259>;
1260
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001261def SI_KILL : InstSI <
1262 (outs),
1263 (ins VReg_32:$src),
1264 "SI_KIL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001265 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001266>;
1267
Tom Stellardf8794352012-12-19 22:10:31 +00001268} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1269 // Uses = [EXEC], Defs = [EXEC]
1270
Christian Konig2989ffc2013-03-18 11:34:16 +00001271let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1272
1273def SI_INDIRECT_SRC : InstSI <
1274 (outs VReg_32:$dst, SReg_64:$temp),
1275 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1276 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1277 []
1278>;
1279
1280class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1281 (outs rc:$dst, SReg_64:$temp),
1282 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1283 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1284 []
1285> {
1286 let Constraints = "$src = $dst";
1287}
1288
1289def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1290def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1291def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1292def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1293
1294} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1295
Tom Stellard556d9aa2013-06-03 17:39:37 +00001296let usesCustomInserter = 1 in {
1297
Matt Arsenault22658062013-10-15 23:44:48 +00001298// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001299// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001300def SI_ADDR64_RSRC : InstSI <
1301 (outs SReg_128:$srsrc),
1302 (ins SReg_64:$ptr),
1303 "", []
1304>;
1305
Tom Stellard2a6a61052013-07-12 18:15:08 +00001306def V_SUB_F64 : InstSI <
1307 (outs VReg_64:$dst),
1308 (ins VReg_64:$src0, VReg_64:$src1),
1309 "V_SUB_F64 $dst, $src0, $src1",
1310 []
1311>;
1312
Tom Stellard556d9aa2013-06-03 17:39:37 +00001313} // end usesCustomInserter
1314
Tom Stellard75aadc22012-12-11 21:25:42 +00001315} // end IsCodeGenOnly, isPseudo
1316
Christian Konig2aca0432013-02-21 15:17:32 +00001317def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001318 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1319 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001320>;
1321
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001322def : Pat <
1323 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001324 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001325>;
1326
Tom Stellard75aadc22012-12-11 21:25:42 +00001327/* int_SI_vs_load_input */
1328def : Pat<
Tom Stellard9fa17912013-08-14 23:24:45 +00001329 (SIload_input i128:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001330 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001331>;
1332
1333/* int_SI_export */
1334def : Pat <
1335 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001336 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001337 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001338 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001339>;
1340
Tom Stellard2a6a61052013-07-12 18:15:08 +00001341def : Pat <
1342 (f64 (fsub f64:$src0, f64:$src1)),
1343 (V_SUB_F64 $src0, $src1)
1344>;
1345
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001346/********** ======================= **********/
1347/********** Image sampling patterns **********/
1348/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001349
Tom Stellard9fa17912013-08-14 23:24:45 +00001350/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001351def : Pat <
Tom Stellard67850652013-08-14 23:24:53 +00001352 (SIsample i32:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001353 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001354>;
1355
Tom Stellard9fa17912013-08-14 23:24:45 +00001356class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1357 (name vt:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001358 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001359>;
1360
Tom Stellard9fa17912013-08-14 23:24:45 +00001361class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1362 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001363 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001364>;
1365
Tom Stellard9fa17912013-08-14 23:24:45 +00001366class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1367 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001368 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001369>;
1370
Tom Stellard9fa17912013-08-14 23:24:45 +00001371class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001372 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001373 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001374 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001375>;
1376
Tom Stellard9fa17912013-08-14 23:24:45 +00001377class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001378 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001379 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001380 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001381>;
1382
Tom Stellard9fa17912013-08-14 23:24:45 +00001383/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001384multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1385 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1386MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001387 def : SamplePattern <SIsample, sample, addr_type>;
1388 def : SampleRectPattern <SIsample, sample, addr_type>;
1389 def : SampleArrayPattern <SIsample, sample, addr_type>;
1390 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1391 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001392
Tom Stellard9fa17912013-08-14 23:24:45 +00001393 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1394 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1395 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1396 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001397
Tom Stellard9fa17912013-08-14 23:24:45 +00001398 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1399 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1400 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1401 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001402
Tom Stellard9fa17912013-08-14 23:24:45 +00001403 def : SamplePattern <SIsampled, sample_d, addr_type>;
1404 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1405 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1406 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001407}
1408
Tom Stellard682bfbc2013-10-10 17:11:24 +00001409defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1410 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1411 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1412 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001413 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001414defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1415 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1416 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1417 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001418 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001419defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1420 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1421 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1422 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001423 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001424defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1425 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1426 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1427 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001428 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001429
Tom Stellard353b3362013-05-06 23:02:12 +00001430/* int_SI_imageload for texture fetches consuming varying address parameters */
1431class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1432 (name addr_type:$addr, v32i8:$rsrc, imm),
1433 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1434>;
1435
1436class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1437 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1438 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1439>;
1440
Tom Stellard3494b7e2013-08-14 22:22:14 +00001441class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1442 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1443 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1444>;
1445
1446class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1447 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1448 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1449>;
1450
Tom Stellard16a9a202013-08-14 23:24:17 +00001451multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1452 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1453 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001454}
1455
Tom Stellard16a9a202013-08-14 23:24:17 +00001456multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1457 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1458 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1459}
1460
Tom Stellard682bfbc2013-10-10 17:11:24 +00001461defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1462defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001463
Tom Stellard682bfbc2013-10-10 17:11:24 +00001464defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1465defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001466
Tom Stellardf787ef12013-05-06 23:02:19 +00001467/* Image resource information */
1468def : Pat <
1469 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001470 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001471>;
1472
1473def : Pat <
1474 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001475 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001476>;
1477
Tom Stellard3494b7e2013-08-14 22:22:14 +00001478def : Pat <
1479 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001480 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001481>;
1482
Christian Konig4a1b9c32013-03-18 11:34:10 +00001483/********** ============================================ **********/
1484/********** Extraction, Insertion, Building and Casting **********/
1485/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001486
Christian Konig4a1b9c32013-03-18 11:34:10 +00001487foreach Index = 0-2 in {
1488 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001489 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001490 >;
1491 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001492 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001493 >;
1494
1495 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001496 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001497 >;
1498 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001499 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001500 >;
1501}
1502
1503foreach Index = 0-3 in {
1504 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001505 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001506 >;
1507 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001508 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001509 >;
1510
1511 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001512 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001513 >;
1514 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001515 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001516 >;
1517}
1518
1519foreach Index = 0-7 in {
1520 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001521 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001522 >;
1523 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001524 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001525 >;
1526
1527 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001528 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001529 >;
1530 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001531 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001532 >;
1533}
1534
1535foreach Index = 0-15 in {
1536 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001537 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001538 >;
1539 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001540 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001541 >;
1542
1543 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001544 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001545 >;
1546 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001547 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001548 >;
1549}
Tom Stellard75aadc22012-12-11 21:25:42 +00001550
Tom Stellard75aadc22012-12-11 21:25:42 +00001551def : BitConvert <i32, f32, SReg_32>;
1552def : BitConvert <i32, f32, VReg_32>;
1553
1554def : BitConvert <f32, i32, SReg_32>;
1555def : BitConvert <f32, i32, VReg_32>;
1556
Tom Stellard7512c082013-07-12 18:14:56 +00001557def : BitConvert <i64, f64, VReg_64>;
1558
1559def : BitConvert <f64, i64, VReg_64>;
1560
Tom Stellarded2f6142013-07-18 21:43:42 +00001561def : BitConvert <v2f32, v2i32, VReg_64>;
1562def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001563def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001564
Tom Stellard83747202013-07-18 21:43:53 +00001565def : BitConvert <v4f32, v4i32, VReg_128>;
1566def : BitConvert <v4i32, v4f32, VReg_128>;
Tom Stellardaf775432013-10-23 00:44:32 +00001567def : BitConvert <v4i32, i128, VReg_128>;
1568def : BitConvert <i128, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00001569
Tom Stellard20ee94f2013-08-14 22:22:09 +00001570def : BitConvert <v8i32, v32i8, SReg_256>;
1571def : BitConvert <v32i8, v8i32, SReg_256>;
1572def : BitConvert <v8i32, v32i8, VReg_256>;
1573def : BitConvert <v32i8, v8i32, VReg_256>;
1574
Christian Konig8dbe6f62013-02-21 15:17:27 +00001575/********** =================== **********/
1576/********** Src & Dst modifiers **********/
1577/********** =================== **********/
1578
1579def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001580 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1581 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001582 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1583>;
1584
1585def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001586 (fabs f32:$src),
1587 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001588 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1589>;
1590
1591def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001592 (fneg f32:$src),
1593 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001594 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1595>;
1596
Christian Konigc756cb992013-02-16 11:28:22 +00001597/********** ================== **********/
1598/********** Immediate Patterns **********/
1599/********** ================== **********/
1600
1601def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001602 (SGPRImm<(i32 imm)>:$imm),
1603 (S_MOV_B32 imm:$imm)
1604>;
1605
1606def : Pat <
1607 (SGPRImm<(f32 fpimm)>:$imm),
1608 (S_MOV_B32 fpimm:$imm)
1609>;
1610
1611def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001612 (i32 imm:$imm),
1613 (V_MOV_B32_e32 imm:$imm)
1614>;
1615
1616def : Pat <
1617 (f32 fpimm:$imm),
1618 (V_MOV_B32_e32 fpimm:$imm)
1619>;
1620
1621def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001622 (i1 imm:$imm),
1623 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001624>;
1625
Christian Konigb559b072013-02-16 11:28:36 +00001626def : Pat <
1627 (i64 InlineImm<i64>:$imm),
1628 (S_MOV_B64 InlineImm<i64>:$imm)
1629>;
1630
Christian Konigc756cb992013-02-16 11:28:22 +00001631// i64 immediates aren't supported in hardware, split it into two 32bit values
1632def : Pat <
1633 (i64 imm:$imm),
1634 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1635 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1636 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1637>;
1638
Tom Stellardab8a8c82013-07-12 18:15:02 +00001639def : Pat <
1640 (f64 fpimm:$imm),
1641 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
1642 (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0),
1643 (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1)
1644>;
1645
Tom Stellard75aadc22012-12-11 21:25:42 +00001646/********** ===================== **********/
1647/********** Interpolation Paterns **********/
1648/********** ===================== **********/
1649
1650def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001651 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1652 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001653>;
1654
1655def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001656 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1657 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1658 imm:$attr_chan, imm:$attr, i32:$params),
1659 (EXTRACT_SUBREG $ij, sub1),
1660 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001661>;
1662
1663/********** ================== **********/
1664/********** Intrinsic Patterns **********/
1665/********** ================== **********/
1666
1667/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001668def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001669
1670def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001671 (int_AMDGPU_div f32:$src0, f32:$src1),
1672 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001673>;
1674
1675def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001676 (fdiv f32:$src0, f32:$src1),
1677 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001678>;
1679
Tom Stellard7512c082013-07-12 18:14:56 +00001680def : Pat<
1681 (fdiv f64:$src0, f64:$src1),
1682 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1683>;
1684
Tom Stellard75aadc22012-12-11 21:25:42 +00001685def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001686 (fcos f32:$src0),
1687 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001688>;
1689
1690def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001691 (fsin f32:$src0),
1692 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001693>;
1694
1695def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001696 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001697 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001698 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1699 (EXTRACT_SUBREG $src, sub1),
1700 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001701 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001702 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1703 (EXTRACT_SUBREG $src, sub1),
1704 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001705 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001706 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1707 (EXTRACT_SUBREG $src, sub1),
1708 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001709 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001710 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1711 (EXTRACT_SUBREG $src, sub1),
1712 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001713 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001714>;
1715
Michel Danzer0cc991e2013-02-22 11:22:58 +00001716def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001717 (i32 (sext i1:$src0)),
1718 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001719>;
1720
Christian Konig49374082013-03-18 11:33:55 +00001721// 1. Offset as 8bit DWORD immediate
1722def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001723 (SIload_constant i128:$sbase, IMM8bitDWORD:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001724 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001725>;
1726
1727// 2. Offset loaded in an 32bit SGPR
1728def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001729 (SIload_constant i128:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001730 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001731>;
1732
Christian Konig7a14a472013-03-18 11:34:00 +00001733// 3. Offset in an 32Bit VGPR
1734def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001735 (SIload_constant i128:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001736 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001737>;
1738
Michel Danzer8caa9042013-04-10 17:17:56 +00001739// The multiplication scales from [0,1] to the unsigned integer range
1740def : Pat <
1741 (AMDGPUurecip i32:$src0),
1742 (V_CVT_U32_F32_e32
1743 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1744 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1745>;
1746
Michel Danzer8d696172013-07-10 16:36:52 +00001747def : Pat <
1748 (int_SI_tid),
1749 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1750 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1751>;
1752
Tom Stellard75aadc22012-12-11 21:25:42 +00001753/********** ================== **********/
1754/********** VOP3 Patterns **********/
1755/********** ================== **********/
1756
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001757def : Pat <
1758 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1759 (V_MAD_F32 $src0, $src1, $src2)
1760>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001761
Michel Danzer49812b52013-07-10 16:37:07 +00001762/********** ======================= **********/
1763/********** Load/Store Patterns **********/
1764/********** ======================= **********/
1765
Tom Stellardc6f4a292013-08-26 15:05:59 +00001766class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
1767 (frag i32:$src0),
1768 (vt (inst 0, $src0, $src0, $src0, 0, 0))
1769>;
1770
1771def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1772def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1773def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1774def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1775def : DSReadPat <DS_READ_B32, i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001776def : Pat <
Tom Stellardfd155822013-08-26 15:05:36 +00001777 (local_load i32:$src0),
1778 (i32 (DS_READ_B32 0, $src0, $src0, $src0, 0, 0))
Michel Danzer49812b52013-07-10 16:37:07 +00001779>;
1780
Tom Stellardf3d166a2013-08-26 15:05:49 +00001781class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
1782 (frag i32:$src1, i32:$src0),
1783 (inst 0, $src0, $src1, $src1, 0, 0)
Michel Danzer49812b52013-07-10 16:37:07 +00001784>;
1785
Tom Stellardf3d166a2013-08-26 15:05:49 +00001786def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1787def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1788def : DSWritePat <DS_WRITE_B32, i32, local_store>;
1789
Tom Stellard13c68ef2013-09-05 18:38:09 +00001790def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
1791 (DS_ADD_U32_RTN 0, $ptr, $val, 0, 0)>;
1792
Aaron Watry372cecf2013-09-06 20:17:42 +00001793def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
1794 (DS_SUB_U32_RTN 0, $ptr, $val, 0, 0)>;
1795
Tom Stellard89093802013-02-07 19:39:40 +00001796/********** ================== **********/
1797/********** SMRD Patterns **********/
1798/********** ================== **********/
1799
1800multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001801
Tom Stellard89093802013-02-07 19:39:40 +00001802 // 1. Offset as 8bit DWORD immediate
1803 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001804 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1805 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001806 >;
1807
1808 // 2. Offset loaded in an 32bit SGPR
1809 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001810 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1811 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001812 >;
1813
1814 // 3. No offset at all
1815 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001816 (constant_load i64:$sbase),
1817 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001818 >;
1819}
1820
1821defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1822defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001823defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001824defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellard9fa17912013-08-14 23:24:45 +00001825defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, i128>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001826defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
Christian Konig2214f142013-03-07 09:03:38 +00001827defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001828defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1829defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Tom Stellard89093802013-02-07 19:39:40 +00001830
Tom Stellard556d9aa2013-06-03 17:39:37 +00001831//===----------------------------------------------------------------------===//
1832// MUBUF Patterns
1833//===----------------------------------------------------------------------===//
1834
Tom Stellard07a10a32013-06-03 17:39:43 +00001835multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1836 PatFrag global_ld, PatFrag constant_ld> {
1837 def : Pat <
1838 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1839 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1840 >;
1841
1842 def : Pat <
1843 (vt (global_ld i64:$ptr)),
1844 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1845 >;
1846
1847 def : Pat <
1848 (vt (global_ld (add i64:$ptr, i64:$offset))),
1849 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1850 >;
1851
1852 def : Pat <
1853 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1854 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1855 >;
1856}
1857
Tom Stellard9f950332013-07-23 01:48:35 +00001858defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
1859 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001860defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001861 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00001862defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
1863 sextloadi16_global, sextloadi16_constant>;
1864defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
1865 az_extloadi16_global, az_extloadi16_constant>;
1866defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1867 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001868defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1869 global_load, constant_load>;
1870defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1871 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00001872defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
1873 global_load, constant_load>;
1874defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
1875 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001876
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001877multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00001878
1879 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001880 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001881 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1882 >;
1883
1884 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001885 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001886 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1887 >;
1888}
1889
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001890defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
1891defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
1892defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
1893defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
1894defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
1895defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001896
Tom Stellardafcf12f2013-09-12 02:55:14 +00001897//===----------------------------------------------------------------------===//
1898// MTBUF Patterns
1899//===----------------------------------------------------------------------===//
1900
1901// TBUFFER_STORE_FORMAT_*, addr64=0
1902class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
1903 (SItbuffer_store i128:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
1904 i32:$soffset, imm:$inst_offset, imm:$dfmt,
1905 imm:$nfmt, imm:$offen, imm:$idxen,
1906 imm:$glc, imm:$slc, imm:$tfe),
1907 (opcode
1908 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
1909 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
1910 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
1911>;
1912
1913def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
1914def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
1915def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
1916def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
1917
Christian Konig2989ffc2013-03-18 11:34:16 +00001918/********** ====================== **********/
1919/********** Indirect adressing **********/
1920/********** ====================== **********/
1921
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001922multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
1923
Christian Konig2989ffc2013-03-18 11:34:16 +00001924 // 1. Extract with offset
1925 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001926 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001927 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00001928 >;
1929
1930 // 2. Extract without offset
1931 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001932 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001933 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00001934 >;
1935
1936 // 3. Insert with offset
1937 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001938 (vector_insert vt:$vec, f32:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001939 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001940 >;
1941
1942 // 4. Insert without offset
1943 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001944 (vector_insert vt:$vec, f32:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001945 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001946 >;
1947}
1948
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001949defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
1950defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
1951defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
1952defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001953
Christian Konig08f59292013-03-27 15:27:31 +00001954/********** =============== **********/
1955/********** Conditions **********/
1956/********** =============== **********/
1957
1958def : Pat<
1959 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001960 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001961>;
1962
1963def : Pat<
1964 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001965 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001966>;
1967
Tom Stellardeac65dd2013-05-03 17:21:20 +00001968//============================================================================//
Tom Stellardfb961692013-10-23 00:44:19 +00001969// Miscellaneous Patterns
1970//===----------------------------------------------------------------------===//
1971
1972def : Pat <
1973 (i64 (trunc i128:$x)),
1974 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1975 (i32 (EXTRACT_SUBREG $x, sub0)), sub0),
1976 (i32 (EXTRACT_SUBREG $x, sub1)), sub1)
1977>;
1978
1979def : Pat <
1980 (or i64:$a, i64:$b),
1981 (INSERT_SUBREG
1982 (INSERT_SUBREG (IMPLICIT_DEF),
1983 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub0), (EXTRACT_SUBREG $b, sub0)), sub0),
1984 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub1), (EXTRACT_SUBREG $b, sub1)), sub1)
1985>;
1986
1987//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00001988// Miscellaneous Optimization Patterns
1989//============================================================================//
1990
1991def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
1992
Tom Stellard75aadc22012-12-11 21:25:42 +00001993} // End isSI predicate