blob: 0ffa5b6ca13b9f5619fadfafb020d3b87fd68a7b [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000046#include "llvm/Support/COFF.h"
Devang Patela52ddc42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000048#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000050#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
David Blaikie94598322015-01-18 20:29:04 +000059ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
60 std::unique_ptr<MCStreamer> Streamer)
61 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000062 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000063
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000064void ARMAsmPrinter::EmitFunctionBodyEnd() {
65 // Make sure to terminate any constant pools that were at the end
66 // of the function.
67 if (!InConstantPool)
68 return;
69 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000070 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000071}
Owen Anderson0ca562e2011-10-04 23:26:17 +000072
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000073void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000074 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000075 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
76 OutStreamer->EmitThumbFunc(CurrentFnSym);
Pablo Barriobb6984d2016-09-13 12:18:15 +000077 } else {
78 OutStreamer->EmitAssemblerFlag(MCAF_Code32);
Chris Lattner56db8c32010-01-27 23:58:11 +000079 }
Lang Hames9ff69c82015-04-24 19:11:51 +000080 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000081}
82
Mehdi Aminibd7287e2015-07-16 06:11:10 +000083void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
84 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000085 assert(Size && "C++ constructor pointer had zero size!");
86
Bill Wendlingdfb45f42012-02-15 09:14:08 +000087 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000088 assert(GV && "C++ constructor pointer was not a GlobalValue!");
89
Jim Grosbach13760bd2015-05-30 01:25:56 +000090 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000091 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000092 (Subtarget->isTargetELF()
93 ? MCSymbolRefExpr::VK_ARM_TARGET1
94 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000095 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000096
Lang Hames9ff69c82015-04-24 19:11:51 +000097 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000098}
99
James Molloy0dc47082016-09-16 10:17:04 +0000100void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
101 if (PromotedGlobals.count(GV))
102 // The global was promoted into a constant pool. It should not be emitted.
103 return;
104 AsmPrinter::EmitGlobalVariable(GV);
105}
106
Jim Grosbach080fdf42010-09-30 01:57:53 +0000107/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000108/// method to print assembly for each instruction.
109///
110bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000111 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000112 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000113 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000114
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000115 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000116 const Function* F = MF.getFunction();
117 const TargetMachine& TM = MF.getTarget();
118
James Molloy0dc47082016-09-16 10:17:04 +0000119 // Collect all globals that had their storage promoted to a constant pool.
120 // Functions are emitted before variables, so this accumulates promoted
121 // globals from all functions in PromotedGlobals.
122 for (auto *GV : AFI->getGlobalsPromotedToConstantPool())
123 PromotedGlobals.insert(GV);
124
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000125 // Calculate this function's optimization goal.
126 unsigned OptimizationGoal;
127 if (F->hasFnAttribute(Attribute::OptimizeNone))
128 // For best debugging illusion, speed and small size sacrificed
129 OptimizationGoal = 6;
130 else if (F->optForMinSize())
131 // Aggressively for small size, speed and debug illusion sacrificed
132 OptimizationGoal = 4;
133 else if (F->optForSize())
134 // For small size, but speed and debugging illusion preserved
135 OptimizationGoal = 3;
136 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
137 // Aggressively for speed, small size and debug illusion sacrificed
138 OptimizationGoal = 2;
139 else if (TM.getOptLevel() > CodeGenOpt::None)
140 // For speed, but small size and good debug illusion preserved
141 OptimizationGoal = 1;
142 else // TM.getOptLevel() == CodeGenOpt::None
143 // For good debugging, but speed and small size preserved
144 OptimizationGoal = 5;
145
146 // Combine a new optimization goal with existing ones.
147 if (OptimizationGoals == -1) // uninitialized goals
148 OptimizationGoals = OptimizationGoal;
149 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
150 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000151
152 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000153 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000154 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
155 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
156 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
157
Lang Hames9ff69c82015-04-24 19:11:51 +0000158 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
159 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
160 OutStreamer->EmitCOFFSymbolType(Type);
161 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000162 }
163
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000164 // Emit the rest of the function body.
165 EmitFunctionBody();
166
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000167 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
168 // These are created per function, rather than per TU, since it's
169 // relatively easy to exceed the thumb branch range within a TU.
170 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000171 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000172 EmitAlignment(1);
173 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000174 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
175 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000176 .addReg(ThumbIndirectPads[i].first)
177 // Add predicate operands.
178 .addImm(ARMCC::AL)
179 .addReg(0));
180 }
181 ThumbIndirectPads.clear();
182 }
183
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000184 // We didn't modify anything.
185 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000186}
187
Evan Chengb23b50d2009-06-29 07:51:04 +0000188void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000189 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000190 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000191 unsigned TF = MO.getTargetFlags();
192
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000193 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000194 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000195 case MachineOperand::MO_Register: {
196 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000197 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000198 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000199 if(ARM::GPRPairRegClass.contains(Reg)) {
200 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000201 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000202 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
203 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000204 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000205 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000206 }
Evan Cheng10043e22007-01-19 07:51:42 +0000207 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000208 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000209 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000210 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000211 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000212 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000213 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000214 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000215 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000216 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000217 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000218 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000219 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000220 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000221 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000222 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000223 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000224 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000225 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000226 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000227
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000228 printOffset(MO.getOffset(), O);
Evan Cheng10043e22007-01-19 07:51:42 +0000229 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000230 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000231 case MachineOperand::MO_ConstantPoolIndex:
Matt Arsenault8b643552015-06-09 00:31:39 +0000232 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000233 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000234 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000235}
236
Evan Chengb23b50d2009-06-29 07:51:04 +0000237//===--------------------------------------------------------------------===//
238
Chris Lattner68d64aa2010-01-25 19:51:38 +0000239MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000240GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000241 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000242 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000243 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000244 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000245 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000246}
247
Evan Chengb23b50d2009-06-29 07:51:04 +0000248bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000249 unsigned AsmVariant, const char *ExtraCode,
250 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000251 // Does this asm operand have a single letter operand modifier?
252 if (ExtraCode && ExtraCode[0]) {
253 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000254
Evan Cheng10043e22007-01-19 07:51:42 +0000255 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000256 default:
257 // See if this is a generic print operand
258 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000259 case 'a': // Print as a memory address.
260 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000261 O << "["
262 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
263 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000264 return false;
265 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000266 LLVM_FALLTHROUGH;
Bob Wilson9ce44e22009-07-09 23:54:51 +0000267 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000268 if (!MI->getOperand(OpNum).isImm())
269 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000270 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000271 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000272 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000273 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000274 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000275 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000276 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000277 if (MI->getOperand(OpNum).isReg()) {
278 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000279 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000280 // Find the 'd' register that has this 's' register as a sub-register,
281 // and determine the lane number.
282 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
283 if (!ARM::DPRRegClass.contains(*SR))
284 continue;
285 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
286 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
287 return false;
288 }
Eric Christopher76178832011-05-24 22:10:34 +0000289 }
Eric Christopher1b724942011-05-24 23:27:13 +0000290 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000291 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000292 if (!MI->getOperand(OpNum).isImm())
293 return true;
294 O << ~(MI->getOperand(OpNum).getImm());
295 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000296 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000297 if (!MI->getOperand(OpNum).isImm())
298 return true;
299 O << (MI->getOperand(OpNum).getImm() & 0xffff);
300 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000301 case 'M': { // A register range suitable for LDM/STM.
302 if (!MI->getOperand(OpNum).isReg())
303 return true;
304 const MachineOperand &MO = MI->getOperand(OpNum);
305 unsigned RegBegin = MO.getReg();
306 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
307 // already got the operands in registers that are operands to the
308 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000309 O << "{";
310 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000311 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000312 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000313 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000314 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
315 }
316 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000317
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000318 // FIXME: The register allocator not only may not have given us the
319 // registers in sequence, but may not be in ascending registers. This
320 // will require changes in the register allocator that'll need to be
321 // propagated down here if the operands change.
322 unsigned RegOps = OpNum + 1;
323 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000324 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000325 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
326 RegOps++;
327 }
328
329 O << "}";
330
331 return false;
332 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000333 case 'R': // The most significant register of a pair.
334 case 'Q': { // The least significant register of a pair.
335 if (OpNum == 0)
336 return true;
337 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
338 if (!FlagsOP.isImm())
339 return true;
340 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000341
342 // This operand may not be the one that actually provides the register. If
343 // it's tied to a previous one then we should refer instead to that one
344 // for registers and their classes.
345 unsigned TiedIdx;
346 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
347 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
348 unsigned OpFlags = MI->getOperand(OpNum).getImm();
349 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
350 }
351 Flags = MI->getOperand(OpNum).getImm();
352
353 // Later code expects OpNum to be pointing at the register rather than
354 // the flags.
355 OpNum += 1;
356 }
357
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000358 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000359 unsigned RC;
360 InlineAsm::hasRegClassConstraint(Flags, RC);
361 if (RC == ARM::GPRPairRegClassID) {
362 if (NumVals != 1)
363 return true;
364 const MachineOperand &MO = MI->getOperand(OpNum);
365 if (!MO.isReg())
366 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000367 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000368 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
369 ARM::gsub_0 : ARM::gsub_1);
370 O << ARMInstPrinter::getRegisterName(Reg);
371 return false;
372 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000373 if (NumVals != 2)
374 return true;
375 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
376 if (RegOp >= MI->getNumOperands())
377 return true;
378 const MachineOperand &MO = MI->getOperand(RegOp);
379 if (!MO.isReg())
380 return true;
381 unsigned Reg = MO.getReg();
382 O << ARMInstPrinter::getRegisterName(Reg);
383 return false;
384 }
385
Eric Christopherd4562562011-05-24 22:27:43 +0000386 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000387 case 'f': { // The high doubleword register of a NEON quad register.
388 if (!MI->getOperand(OpNum).isReg())
389 return true;
390 unsigned Reg = MI->getOperand(OpNum).getReg();
391 if (!ARM::QPRRegClass.contains(Reg))
392 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000393 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000394 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
395 ARM::dsub_0 : ARM::dsub_1);
396 O << ARMInstPrinter::getRegisterName(SubReg);
397 return false;
398 }
399
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000400 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000401 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000402 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000403 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000404 const MachineOperand &MO = MI->getOperand(OpNum);
405 if (!MO.isReg())
406 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000407 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000408 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000409 unsigned Reg = MO.getReg();
410 if(!ARM::GPRPairRegClass.contains(Reg))
411 return false;
412 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000413 O << ARMInstPrinter::getRegisterName(Reg);
414 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000415 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000416 }
Evan Cheng10043e22007-01-19 07:51:42 +0000417 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000418
Chris Lattner76c564b2010-04-04 04:47:45 +0000419 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000420 return false;
421}
422
Bob Wilsona2c462b2009-05-19 05:53:42 +0000423bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000424 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000425 const char *ExtraCode,
426 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000427 // Does this asm operand have a single letter operand modifier?
428 if (ExtraCode && ExtraCode[0]) {
429 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000430
Eric Christopher8c5e4192011-05-25 20:51:58 +0000431 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000432 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000433 default: return true; // Unknown modifier.
434 case 'm': // The base register of a memory operand.
435 if (!MI->getOperand(OpNum).isReg())
436 return true;
437 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
438 return false;
439 }
440 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000441
Bob Wilson3b515602009-10-13 20:50:28 +0000442 const MachineOperand &MO = MI->getOperand(OpNum);
443 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000444 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000445 return false;
446}
447
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000448static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000449 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000450}
451
452void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000453 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000454 // If either end mode is unknown (EndInfo == NULL) or different than
455 // the start mode, then restore the start mode.
456 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000457 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000458 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000459 }
460}
461
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000462void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000463 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000464 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000465 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000466
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000467 // Emit ARM Build Attributes
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000468 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000469 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000470
Eric Christophera49d68e2015-02-17 20:02:32 +0000471 // Use the triple's architecture and subarchitecture to determine
472 // if we're thumb for the purposes of the top level code16 assembler
473 // flag.
474 bool isThumb = TT.getArch() == Triple::thumb ||
475 TT.getArch() == Triple::thumbeb ||
476 TT.getSubArch() == Triple::ARMSubArch_v7m ||
477 TT.getSubArch() == Triple::ARMSubArch_v6m;
478 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000479 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000480}
481
Tim Northover23723012014-04-29 10:06:05 +0000482static void
483emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
484 MachineModuleInfoImpl::StubValueTy &MCSym) {
485 // L_foo$stub:
486 OutStreamer.EmitLabel(StubLabel);
487 // .indirect_symbol _foo
488 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
489
490 if (MCSym.getInt())
491 // External to current translation unit.
492 OutStreamer.EmitIntValue(0, 4/*size*/);
493 else
494 // Internal to current translation unit.
495 //
496 // When we place the LSDA into the TEXT section, the type info
497 // pointers need to be indirect and pc-rel. We accomplish this by
498 // using NLPs; however, sometimes the types are local to the file.
499 // We need to fill in the value for the NLP in those cases.
500 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000501 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000502 4 /*size*/);
503}
504
Anton Korobeynikov04083522008-08-07 09:54:23 +0000505
Chris Lattneree9399a2009-10-19 17:59:19 +0000506void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000507 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000508 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000509 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000510 const TargetLoweringObjectFileMachO &TLOFMacho =
511 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000512 MachineModuleInfoMachO &MMIMacho =
513 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000514
Evan Cheng10043e22007-01-19 07:51:42 +0000515 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000516 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000517
Chris Lattner6462adc2009-10-19 18:38:33 +0000518 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000519 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000520 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000521 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000522
Tim Northover23723012014-04-29 10:06:05 +0000523 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000524 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000525
526 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000527 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000528 }
529
Tim Northover5c3140f2016-04-25 21:12:04 +0000530 Stubs = MMIMacho.GetThreadLocalGVStubList();
531 if (!Stubs.empty()) {
532 // Switch with ".non_lazy_symbol_pointer" directive.
533 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
534 EmitAlignment(2);
535
536 for (auto &Stub : Stubs)
537 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
538
539 Stubs.clear();
540 OutStreamer->AddBlankLine();
541 }
542
Evan Cheng10043e22007-01-19 07:51:42 +0000543 // Funny Darwin hack: This flag tells the linker that no global symbols
544 // contain code that falls through to other global symbols (e.g. the obvious
545 // implementation of multiple entry points). If this doesn't occur, the
546 // linker can safely perform dead code stripping. Since LLVM never
547 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000548 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000549 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000550
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000551 if (TT.isOSBinFormatCOFF()) {
552 const auto &TLOF =
553 static_cast<const TargetLoweringObjectFileCOFF &>(getObjFileLowering());
554
555 std::string Flags;
556 raw_string_ostream OS(Flags);
557
558 for (const auto &Function : M)
Eric Christopher4367c7f2016-09-16 07:33:15 +0000559 TLOF.emitLinkerFlagsForGlobal(OS, &Function);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000560 for (const auto &Global : M.globals())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000561 TLOF.emitLinkerFlagsForGlobal(OS, &Global);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000562 for (const auto &Alias : M.aliases())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000563 TLOF.emitLinkerFlagsForGlobal(OS, &Alias);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000564
565 OS.flush();
566
567 // Output collected flags
568 if (!Flags.empty()) {
569 OutStreamer->SwitchSection(TLOF.getDrectveSection());
570 OutStreamer->EmitBytes(Flags);
571 }
572 }
573
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000574 // The last attribute to be emitted is ABI_optimization_goals
575 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
576 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
577
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000578 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000579 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
580 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000581 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
582 OptimizationGoals = -1;
583
584 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000585}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000586
Bradley Smithe26f7992016-01-15 10:24:39 +0000587static bool isV8M(const ARMSubtarget *Subtarget) {
588 // Note that v8M Baseline is a subset of v6T2!
589 return (Subtarget->hasV8MBaselineOps() && !Subtarget->hasV6T2Ops()) ||
590 Subtarget->hasV8MMainlineOps();
591}
592
Chris Lattner71eb0772009-10-19 20:20:46 +0000593//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000594// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
595// FIXME:
596// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000597// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000598// Instead of subclassing the MCELFStreamer, we do the work here.
599
Amara Emerson5035ee02013-10-07 16:55:23 +0000600static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
601 const ARMSubtarget *Subtarget) {
602 if (CPU == "xscale")
603 return ARMBuildAttrs::v5TEJ;
604
605 if (Subtarget->hasV8Ops())
Bradley Smithe26f7992016-01-15 10:24:39 +0000606 return ARMBuildAttrs::v8_A;
607 else if (Subtarget->hasV8MMainlineOps())
608 return ARMBuildAttrs::v8_M_Main;
Amara Emerson5035ee02013-10-07 16:55:23 +0000609 else if (Subtarget->hasV7Ops()) {
Artyom Skrobovcf296442015-09-24 17:31:16 +0000610 if (Subtarget->isMClass() && Subtarget->hasDSP())
Amara Emerson5035ee02013-10-07 16:55:23 +0000611 return ARMBuildAttrs::v7E_M;
612 return ARMBuildAttrs::v7;
613 } else if (Subtarget->hasV6T2Ops())
614 return ARMBuildAttrs::v6T2;
Bradley Smithe26f7992016-01-15 10:24:39 +0000615 else if (Subtarget->hasV8MBaselineOps())
616 return ARMBuildAttrs::v8_M_Base;
Amara Emerson5035ee02013-10-07 16:55:23 +0000617 else if (Subtarget->hasV6MOps())
618 return ARMBuildAttrs::v6S_M;
619 else if (Subtarget->hasV6Ops())
620 return ARMBuildAttrs::v6;
621 else if (Subtarget->hasV5TEOps())
622 return ARMBuildAttrs::v5TE;
623 else if (Subtarget->hasV5TOps())
624 return ARMBuildAttrs::v5T;
625 else if (Subtarget->hasV4TOps())
626 return ARMBuildAttrs::v4T;
627 else
628 return ARMBuildAttrs::v4;
629}
630
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000631// Returns true if all functions have the same function attribute value
632static bool haveAllFunctionsAttribute(const Module &M, StringRef Attr,
633 StringRef Value) {
634 for (auto &F : M)
635 if (F.getFnAttribute(Attr).getValueAsString() != Value)
636 return false;
637
638 return true;
639}
640
641
Jason W Kimbff84d42010-10-06 22:36:46 +0000642void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000643 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000644 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000645
Charlie Turner8b2caa42015-01-05 13:12:17 +0000646 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
647
Logan Chien8cbb80d2013-10-28 17:51:12 +0000648 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000649
Eric Christophera49d68e2015-02-17 20:02:32 +0000650 // Compute ARM ELF Attributes based on the default subtarget that
651 // we'd have constructed. The existing ARM behavior isn't LTO clean
652 // anyhow.
653 // FIXME: For ifunc related functions we could iterate over and look
654 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000655 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000656 StringRef CPU = TM.getTargetCPU();
657 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000658 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000659 if (!FS.empty()) {
660 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000661 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000662 else
663 ArchFS = FS;
664 }
665 const ARMBaseTargetMachine &ATM =
666 static_cast<const ARMBaseTargetMachine &>(TM);
667 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
668
Benjamin Kramer4fed9282016-05-27 12:30:51 +0000669 const std::string &CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000670
Benjamin Kramerf6f815b2016-05-27 16:54:57 +0000671 if (!StringRef(CPUString).startswith("generic")) {
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000672 // FIXME: remove krait check when GNU tools support krait cpu
673 if (STI.isKrait()) {
674 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
675 // We consider krait as a "cortex-a9" + hwdiv CPU
676 // Enable hwdiv through ".arch_extension idiv"
677 if (STI.hasDivide() || STI.hasDivideInARMMode())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000678 ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000679 } else
680 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
681 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000682
Eric Christophera49d68e2015-02-17 20:02:32 +0000683 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000684
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000685 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000686 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Bradley Smithe26f7992016-01-15 10:24:39 +0000687 if (STI.hasV7Ops() || isV8M(&STI)) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000688 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000689 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
690 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000691 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000692 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
693 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000694 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000695 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
696 ARMBuildAttrs::MicroControllerProfile);
697 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000698 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000699
Eric Christophera49d68e2015-02-17 20:02:32 +0000700 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
701 STI.hasARMOps() ? ARMBuildAttrs::Allowed
702 : ARMBuildAttrs::Not_Allowed);
Bradley Smithe26f7992016-01-15 10:24:39 +0000703 if (isV8M(&STI)) {
704 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
705 ARMBuildAttrs::AllowThumbDerived);
706 } else if (STI.isThumb1Only()) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000707 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
708 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000709 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
710 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000711 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000712
Eric Christophera49d68e2015-02-17 20:02:32 +0000713 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000714 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000715 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000716 if (STI.hasFPARMv8()) {
717 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000718 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000719 else
Renato Golin35de35d2015-05-12 10:33:58 +0000720 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000721 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000722 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000723 else
Javed Absard5526302015-06-29 09:32:29 +0000724 ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000725 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000726 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000727 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000728 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
729 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000730 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000731 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000732 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
733 // FPU, but there are two different names for it depending on the CPU.
John Brawn985c04e2015-06-05 13:31:19 +0000734 ATS.emitFPU(STI.hasD16()
735 ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16)
736 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000737 else if (STI.hasVFP4())
John Brawn985c04e2015-06-05 13:31:19 +0000738 ATS.emitFPU(STI.hasD16()
739 ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16)
740 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000741 else if (STI.hasVFP3())
Javed Absard5526302015-06-29 09:32:29 +0000742 ATS.emitFPU(STI.hasD16()
743 // +d16
744 ? (STI.isFPOnlySP()
745 ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD)
746 : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16))
747 // -d16
748 : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3));
Eric Christophera49d68e2015-02-17 20:02:32 +0000749 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000750 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000751 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000752
Oliver Stannard8331aae2016-08-08 15:28:31 +0000753 // RW data addressing.
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000754 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000755 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
756 ARMBuildAttrs::AddressRWPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000757 } else if (STI.isRWPI()) {
758 // RWPI specific attributes.
759 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
760 ARMBuildAttrs::AddressRWSBRel);
761 }
762
763 // RO data addressing.
764 if (isPositionIndependent() || STI.isROPI()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000765 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
766 ARMBuildAttrs::AddressROPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000767 }
768
769 // GOT use.
770 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000771 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
772 ARMBuildAttrs::AddressGOT);
773 } else {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000774 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
775 ARMBuildAttrs::AddressDirect);
776 }
777
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000778 // Set FP Denormals.
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000779 if (haveAllFunctionsAttribute(*MMI->getModule(), "denormal-fp-math",
780 "preserve-sign") ||
781 TM.Options.FPDenormalType == FPDenormal::PreserveSign)
782 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
783 ARMBuildAttrs::PreserveFPSign);
784 else if (haveAllFunctionsAttribute(*MMI->getModule(), "denormal-fp-math",
785 "positive-zero") ||
786 TM.Options.FPDenormalType == FPDenormal::PositiveZero)
787 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
788 ARMBuildAttrs::PositiveZero);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000789 else if (!TM.Options.UnsafeFPMath)
Charlie Turner15f91c52014-12-02 08:22:29 +0000790 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
791 ARMBuildAttrs::IEEEDenormals);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000792 else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000793 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000794 // When the target doesn't have an FPU (by design or
795 // intention), the assumptions made on the software support
796 // mirror that of the equivalent hardware support *if it
797 // existed*. For v7 and better we indicate that denormals are
798 // flushed preserving sign, and for V6 we indicate that
799 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000800 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000801 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
802 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000803 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000804 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
805 // the sign bit of the zero matches the sign bit of the input or
806 // result that is being flushed to zero.
807 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
808 ARMBuildAttrs::PreserveFPSign);
809 }
810 // For VFPv2 implementations it is implementation defined as
811 // to whether denormals are flushed to positive zero or to
812 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
813 // LLVM has chosen to flush this to positive zero (most likely for
814 // GCC compatibility), so that's the chosen value here (the
815 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000816 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000817
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000818 // Set FP exceptions and rounding
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000819 if (haveAllFunctionsAttribute(*MMI->getModule(), "no-trapping-math", "true") ||
820 TM.Options.NoTrappingFPMath)
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000821 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
822 ARMBuildAttrs::Not_Allowed);
823 else if (!TM.Options.UnsafeFPMath) {
824 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
825
826 // If the user has permitted this code to choose the IEEE 754
827 // rounding at run-time, emit the rounding attribute.
828 if (TM.Options.HonorSignDependentRoundingFPMathOption)
829 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
830 }
831
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000832 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
833 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000834 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000835 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
836 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000837 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000838 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
839 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000840
Eric Christophera49d68e2015-02-17 20:02:32 +0000841 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000842 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
843 ARMBuildAttrs::Allowed);
844 else
845 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
846 ARMBuildAttrs::Not_Allowed);
847
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000848 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000849 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000850 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
851 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000852
Bradley Smithc848beb2013-11-01 11:21:16 +0000853 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000854 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000855 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
856 ARMBuildAttrs::HardFPSinglePrecision);
857
Jason W Kimbff84d42010-10-06 22:36:46 +0000858 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000859 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000860 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
861
Jason W Kimbff84d42010-10-06 22:36:46 +0000862 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000863
Eric Christophera49d68e2015-02-17 20:02:32 +0000864 if (STI.hasFP16())
865 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000866
Charlie Turner1a539962014-12-12 11:59:18 +0000867 // FIXME: To support emitting this build attribute as GCC does, the
868 // -mfp16-format option and associated plumbing must be
869 // supported. For now the __fp16 type is exposed by default, so this
870 // attribute should be emitted with value 1.
871 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
872 ARMBuildAttrs::FP16FormatIEEE);
873
Eric Christophera49d68e2015-02-17 20:02:32 +0000874 if (STI.hasMPExtension())
875 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000876
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000877 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
878 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
879 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
880 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
881 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
882 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000883 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
884 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000885
Bradley Smithd27a6a72016-01-25 11:26:11 +0000886 if (STI.hasDSP() && isV8M(&STI))
887 ATS.emitAttribute(ARMBuildAttrs::DSP_extension, ARMBuildAttrs::Allowed);
888
Oliver Stannard5dc29342014-06-20 10:08:11 +0000889 if (MMI) {
890 if (const Module *SourceModule = MMI->getModule()) {
891 // ABI_PCS_wchar_t to indicate wchar_t width
892 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000893 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000894 SourceModule->getModuleFlag("wchar_size"))) {
895 int WCharWidth = WCharWidthValue->getZExtValue();
896 assert((WCharWidth == 2 || WCharWidth == 4) &&
897 "wchar_t width must be 2 or 4 bytes");
898 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
899 }
900
901 // ABI_enum_size to indicate enum width
902 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
903 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000904 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000905 SourceModule->getModuleFlag("min_enum_size"))) {
906 int EnumWidth = EnumWidthValue->getZExtValue();
907 assert((EnumWidth == 1 || EnumWidth == 4) &&
908 "Minimum enum width must be 1 or 4 bytes");
909 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
910 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
911 }
912 }
913 }
914
Oliver Stannard8331aae2016-08-08 15:28:31 +0000915 // We currently do not support using R9 as the TLS pointer.
916 if (STI.isRWPI())
917 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
918 ARMBuildAttrs::R9IsSB);
919 else if (STI.isR9Reserved())
920 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
921 ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000922 else
Oliver Stannard8331aae2016-08-08 15:28:31 +0000923 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
924 ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000925
Eric Christophera49d68e2015-02-17 20:02:32 +0000926 if (STI.hasTrustZone() && STI.hasVirtualization())
927 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
928 ARMBuildAttrs::AllowTZVirtualization);
929 else if (STI.hasTrustZone())
930 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
931 ARMBuildAttrs::AllowTZ);
932 else if (STI.hasVirtualization())
933 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
934 ARMBuildAttrs::AllowVirtualization);
Jason W Kimbff84d42010-10-06 22:36:46 +0000935}
936
Jason W Kimbff84d42010-10-06 22:36:46 +0000937//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000938
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000939static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
940 unsigned LabelId, MCContext &Ctx) {
941
Jim Grosbach6f482002015-05-18 18:43:14 +0000942 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000943 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
944 return Label;
945}
946
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000947static MCSymbolRefExpr::VariantKind
948getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
949 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000950 case ARMCP::no_modifier:
951 return MCSymbolRefExpr::VK_None;
952 case ARMCP::TLSGD:
953 return MCSymbolRefExpr::VK_TLSGD;
954 case ARMCP::TPOFF:
955 return MCSymbolRefExpr::VK_TPOFF;
956 case ARMCP::GOTTPOFF:
957 return MCSymbolRefExpr::VK_GOTTPOFF;
Oliver Stannard8331aae2016-08-08 15:28:31 +0000958 case ARMCP::SBREL:
959 return MCSymbolRefExpr::VK_ARM_SBREL;
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000960 case ARMCP::GOT_PREL:
961 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000962 case ARMCP::SECREL:
963 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000964 }
David Blaikie46a9f012012-01-20 21:51:11 +0000965 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000966}
967
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000968MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
969 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000970 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000971 bool IsIndirect =
972 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000973
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000974 if (!IsIndirect)
975 return getSymbol(GV);
976
977 // FIXME: Remove this when Darwin transition to @GOT like syntax.
978 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
979 MachineModuleInfoMachO &MMIMachO =
980 MMI->getObjFileInfo<MachineModuleInfoMachO>();
981 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000982 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
983 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000984
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000985 if (!StubSym.getPointer())
986 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
987 !GV->hasInternalLinkage());
988 return MCSym;
989 } else if (Subtarget->isTargetCOFF()) {
990 assert(Subtarget->isTargetWindows() &&
991 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000992
993 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
994 if (!IsIndirect)
995 return getSymbol(GV);
996
997 SmallString<128> Name;
998 Name = "__imp_";
999 getNameWithPrefix(Name, GV);
1000
1001 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +00001002 } else if (Subtarget->isTargetELF()) {
1003 return getSymbol(GV);
1004 }
1005 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +00001006}
1007
Jim Grosbach38f8e762010-11-09 18:45:04 +00001008void ARMAsmPrinter::
1009EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001010 const DataLayout &DL = getDataLayout();
1011 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +00001012
1013 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001014
Jim Grosbachca21cd72010-11-10 17:59:10 +00001015 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +00001016 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +00001017 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +00001018 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +00001019 const BlockAddress *BA =
1020 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
1021 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001022 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +00001023 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001024
1025 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
1026 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001027 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +00001028 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +00001029 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +00001030 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +00001031 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +00001032 } else {
1033 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +00001034 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
1035 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001036 }
1037
1038 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001039 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001040 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001041 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001042
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001043 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001044 MCSymbol *PCLabel =
1045 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1046 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001047 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001048 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001049 MCBinaryExpr::createAdd(PCRelExpr,
1050 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001051 OutContext),
1052 OutContext);
1053 if (ACPV->mustAddCurrentAddress()) {
1054 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
1055 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +00001056 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001057 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001058 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
1059 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001060 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001061 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001062 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001063 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001064}
1065
Tim Northovera603c402015-05-31 19:22:07 +00001066void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
1067 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +00001068 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +00001069
Tim Northovera603c402015-05-31 19:22:07 +00001070 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
1071 // ARM mode tables.
1072 EmitAlignment(2);
1073
Jim Grosbach284eebc2010-09-22 17:39:48 +00001074 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +00001075 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001076 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001077
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001078 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +00001079 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001080
Jim Grosbach284eebc2010-09-22 17:39:48 +00001081 // Emit each entry of the table.
1082 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1083 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1084 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1085
1086 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1087 MachineBasicBlock *MBB = JTBBs[i];
1088 // Construct an MCExpr for the entry. We want a value of the form:
1089 // (BasicBlockAddr - TableBeginAddr)
1090 //
1091 // For example, a table with entries jumping to basic blocks BB0 and BB1
1092 // would look like:
1093 // LJTI_0_0:
1094 // .word (LBB0 - LJTI_0_0)
1095 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001096 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001097
Oliver Stannard8331aae2016-08-08 15:28:31 +00001098 if (isPositionIndependent() || Subtarget->isROPI())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001099 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +00001100 OutContext),
1101 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001102 // If we're generating a table of Thumb addresses in static relocation
1103 // model, we need to add one to keep interworking correctly.
1104 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001105 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +00001106 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001107 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001108 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001109 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +00001110 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001111}
1112
Tim Northovera603c402015-05-31 19:22:07 +00001113void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
1114 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001115 unsigned JTI = MO1.getIndex();
1116
Tim Northover4998a472015-05-13 20:28:38 +00001117 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001118 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001119
1120 // Emit each entry of the table.
1121 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1122 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1123 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001124
1125 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1126 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach13760bd2015-05-30 01:25:56 +00001127 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001128 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001129 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +00001130 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001131 .addExpr(MBBSymbolExpr)
1132 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001133 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001134 }
1135}
1136
1137void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1138 unsigned OffsetWidth) {
1139 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1140 const MachineOperand &MO1 = MI->getOperand(1);
1141 unsigned JTI = MO1.getIndex();
1142
1143 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1144 OutStreamer->EmitLabel(JTISymbol);
1145
1146 // Emit each entry of the table.
1147 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1148 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1149 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1150
1151 // Mark the jump table as data-in-code.
1152 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1153 : MCDR_DataRegionJT16);
1154
1155 for (auto MBB : JTBBs) {
1156 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1157 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001158 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001159 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001160 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001161 //
1162 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1163 // would look like:
1164 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001165 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1166 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1167 // where LCPI0_0 is a label defined just before the TBB instruction using
1168 // this table.
1169 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1170 const MCExpr *Expr = MCBinaryExpr::createAdd(
1171 MCSymbolRefExpr::create(TBInstPC, OutContext),
1172 MCConstantExpr::create(4, OutContext), OutContext);
1173 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001174 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001175 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001176 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001177 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001178 // Mark the end of jump table data-in-code region. 32-bit offsets use
1179 // actual branch instructions here, so we don't mark those as a data-region
1180 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001181 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1182
1183 // Make sure the next instruction is 2-byte aligned.
1184 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001185}
1186
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001187void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1188 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1189 "Only instruction which are involved into frame setup code are allowed");
1190
Lang Hames9ff69c82015-04-24 19:11:51 +00001191 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001192 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001193 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001194 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001195 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001196
1197 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001198 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001199 unsigned SrcReg, DstReg;
1200
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001201 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1202 // Two special cases:
1203 // 1) tPUSH does not have src/dst regs.
1204 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1205 // load. Yes, this is pretty fragile, but for now I don't see better
1206 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001207 SrcReg = DstReg = ARM::SP;
1208 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001209 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001210 DstReg = MI->getOperand(0).getReg();
1211 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001212
1213 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001214 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001215 // Register saves.
1216 assert(DstReg == ARM::SP &&
1217 "Only stack pointer as a destination reg is supported");
1218
1219 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001220 // Skip src & dst reg, and pred ops.
1221 unsigned StartOp = 2 + 2;
1222 // Use all the operands.
1223 unsigned NumOffset = 0;
1224
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001225 switch (Opc) {
1226 default:
1227 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001228 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001229 case ARM::tPUSH:
1230 // Special case here: no src & dst reg, but two extra imp ops.
1231 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001232 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001233 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001234 case ARM::VSTMDDB_UPD:
1235 assert(SrcReg == ARM::SP &&
1236 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001237 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001238 i != NumOps; ++i) {
1239 const MachineOperand &MO = MI->getOperand(i);
1240 // Actually, there should never be any impdef stuff here. Skip it
1241 // temporary to workaround PR11902.
1242 if (MO.isImplicit())
1243 continue;
1244 RegList.push_back(MO.getReg());
1245 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001246 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001247 case ARM::STR_PRE_IMM:
1248 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001249 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001250 assert(MI->getOperand(2).getReg() == ARM::SP &&
1251 "Only stack pointer as a source reg is supported");
1252 RegList.push_back(SrcReg);
1253 break;
1254 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001255 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1256 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001257 } else {
1258 // Changes of stack / frame pointer.
1259 if (SrcReg == ARM::SP) {
1260 int64_t Offset = 0;
1261 switch (Opc) {
1262 default:
1263 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001264 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001265 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001266 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001267 Offset = 0;
1268 break;
1269 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001270 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001271 Offset = -MI->getOperand(2).getImm();
1272 break;
1273 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001274 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001275 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001276 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001277 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001278 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001279 break;
1280 case ARM::tADDspi:
1281 case ARM::tADDrSPi:
1282 Offset = -MI->getOperand(2).getImm()*4;
1283 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001284 case ARM::tLDRpci: {
1285 // Grab the constpool index and check, whether it corresponds to
1286 // original or cloned constpool entry.
1287 unsigned CPI = MI->getOperand(1).getIndex();
1288 const MachineConstantPool *MCP = MF.getConstantPool();
1289 if (CPI >= MCP->getConstants().size())
1290 CPI = AFI.getOriginalCPIdx(CPI);
1291 assert(CPI != -1U && "Invalid constpool index");
1292
1293 // Derive the actual offset.
1294 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1295 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1296 // FIXME: Check for user, it should be "add" instruction!
1297 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001298 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001299 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001300 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001301
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001302 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1303 if (DstReg == FramePtr && FramePtr != ARM::SP)
1304 // Set-up of the frame pointer. Positive values correspond to "add"
1305 // instruction.
1306 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1307 else if (DstReg == ARM::SP) {
1308 // Change of SP by an offset. Positive values correspond to "sub"
1309 // instruction.
1310 ATS.emitPad(Offset);
1311 } else {
1312 // Move of SP to a register. Positive values correspond to an "add"
1313 // instruction.
1314 ATS.emitMovSP(DstReg, -Offset);
1315 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001316 }
1317 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001318 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001319 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001320 }
1321 else {
1322 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001323 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001324 }
1325 }
1326}
1327
Jim Grosbach95dee402011-07-08 17:40:42 +00001328// Simple pseudo-instructions have their lowering (with expansion to real
1329// instructions) auto-generated.
1330#include "ARMGenMCPseudoLowering.inc"
1331
Jim Grosbach05eccf02010-09-29 15:23:40 +00001332void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001333 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001334 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1335 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001336
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001337 // If we just ended a constant pool, mark it as such.
1338 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001339 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001340 InConstantPool = false;
1341 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001342
Jim Grosbach51b55422011-08-23 21:32:34 +00001343 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001344 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001345 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001346 EmitUnwindingInstruction(MI);
1347
Jim Grosbach95dee402011-07-08 17:40:42 +00001348 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001349 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001350 return;
1351
Andrew Trick924123a2011-09-21 02:20:46 +00001352 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1353 "Pseudo flag setting opcode should be expanded early");
1354
Jim Grosbach95dee402011-07-08 17:40:42 +00001355 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001356 unsigned Opc = MI->getOpcode();
1357 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001358 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001359 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001360 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001361 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001362 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001363 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001364 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001365 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1366 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001367 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1368 : ARM::ADR))
1369 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001370 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001371 // Add predicate operands.
1372 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001373 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001374 return;
1375 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001376 case ARM::LEApcrelJT:
1377 case ARM::tLEApcrelJT:
1378 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001379 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001380 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001381 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1382 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001383 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1384 : ARM::ADR))
1385 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001386 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001387 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001388 .addImm(MI->getOperand(2).getImm())
1389 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001390 return;
1391 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001392 // Darwin call instructions are just normal call instructions with different
1393 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001394 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001395 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001396 .addReg(ARM::LR)
1397 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001398 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001399 .addImm(ARMCC::AL)
1400 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001401 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001402 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001403
Lang Hames9ff69c82015-04-24 19:11:51 +00001404 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001405 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001406 return;
1407 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001408 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001409 if (Subtarget->hasV5TOps())
1410 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001411
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001412 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1413 // that the saved lr has its LSB set correctly (the arch doesn't
1414 // have blx).
1415 // So here we generate a bl to a small jump pad that does bx rN.
1416 // The jump pads are emitted after the function body.
1417
1418 unsigned TReg = MI->getOperand(0).getReg();
1419 MCSymbol *TRegSym = nullptr;
1420 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1421 if (ThumbIndirectPads[i].first == TReg) {
1422 TRegSym = ThumbIndirectPads[i].second;
1423 break;
1424 }
1425 }
1426
1427 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001428 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001429 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1430 }
1431
1432 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001433 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001434 // Predicate comes first here.
1435 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001436 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001437 return;
1438 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001439 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001440 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001441 .addReg(ARM::LR)
1442 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001443 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001444 .addImm(ARMCC::AL)
1445 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001446 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001447 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001448
Lang Hames9ff69c82015-04-24 19:11:51 +00001449 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001450 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001451 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001452 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001453 .addImm(ARMCC::AL)
1454 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001455 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001456 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001457 return;
1458 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001459 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001460 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001461 .addReg(ARM::LR)
1462 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001463 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001464 .addImm(ARMCC::AL)
1465 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001466 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001467 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001468
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001469 const MachineOperand &Op = MI->getOperand(0);
1470 const GlobalValue *GV = Op.getGlobal();
1471 const unsigned TF = Op.getTargetFlags();
1472 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001473 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001474 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001475 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001476 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001477 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001478 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001479 return;
1480 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001481 case ARM::MOVi16_ga_pcrel:
1482 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001483 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001484 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001485 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001486
Evan Cheng2f2435d2011-01-21 18:55:51 +00001487 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001488 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001489 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001490 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001491
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001492 MCSymbol *LabelSym =
1493 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1494 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001495 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001496 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1497 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001498 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1499 MCBinaryExpr::createAdd(LabelSymExpr,
1500 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001501 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001502 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001503
Evan Chengdfce83c2011-01-17 08:03:18 +00001504 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001505 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1506 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001507 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001508 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001509 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001510 return;
1511 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001512 case ARM::MOVTi16_ga_pcrel:
1513 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001514 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001515 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1516 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001517 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1518 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001519
Evan Cheng2f2435d2011-01-21 18:55:51 +00001520 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001521 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001522 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001523 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001524
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001525 MCSymbol *LabelSym =
1526 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1527 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001528 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001529 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1530 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001531 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1532 MCBinaryExpr::createAdd(LabelSymExpr,
1533 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001534 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001535 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001536 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001537 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1538 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001539 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001540 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001541 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001542 return;
1543 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001544 case ARM::tPICADD: {
1545 // This is a pseudo op for a label + instruction sequence, which looks like:
1546 // LPC0:
1547 // add r0, pc
1548 // This adds the address of LPC0 to r0.
1549
1550 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001551 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001552 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001553 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001554
1555 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001556 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001557 .addReg(MI->getOperand(0).getReg())
1558 .addReg(MI->getOperand(0).getReg())
1559 .addReg(ARM::PC)
1560 // Add predicate operands.
1561 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001562 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001563 return;
1564 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001565 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001566 // This is a pseudo op for a label + instruction sequence, which looks like:
1567 // LPC0:
1568 // add r0, pc, r0
1569 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001570
Chris Lattneradd57492009-10-19 22:23:04 +00001571 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001572 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001573 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001574 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001575
Jim Grosbach7ae94222010-09-14 21:05:34 +00001576 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001577 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001578 .addReg(MI->getOperand(0).getReg())
1579 .addReg(ARM::PC)
1580 .addReg(MI->getOperand(1).getReg())
1581 // Add predicate operands.
1582 .addImm(MI->getOperand(3).getImm())
1583 .addReg(MI->getOperand(4).getReg())
1584 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001585 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001586 return;
1587 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001588 case ARM::PICSTR:
1589 case ARM::PICSTRB:
1590 case ARM::PICSTRH:
1591 case ARM::PICLDR:
1592 case ARM::PICLDRB:
1593 case ARM::PICLDRH:
1594 case ARM::PICLDRSB:
1595 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001596 // This is a pseudo op for a label + instruction sequence, which looks like:
1597 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001598 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001599 // The LCP0 label is referenced by a constant pool entry in order to get
1600 // a PC-relative address at the ldr instruction.
1601
1602 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001603 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001604 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001605 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001606
1607 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001608 unsigned Opcode;
1609 switch (MI->getOpcode()) {
1610 default:
1611 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001612 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1613 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001614 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001615 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001616 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001617 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1618 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1619 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1620 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001621 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001622 .addReg(MI->getOperand(0).getReg())
1623 .addReg(ARM::PC)
1624 .addReg(MI->getOperand(1).getReg())
1625 .addImm(0)
1626 // Add predicate operands.
1627 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001628 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001629
1630 return;
1631 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001632 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001633 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1634 /// in the function. The first operand is the ID# for this instruction, the
1635 /// second is the index into the MachineConstantPool that this is, the third
1636 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001637 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001638 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1639 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1640
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001641 // If this is the first entry of the pool, mark it.
1642 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001643 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001644 InConstantPool = true;
1645 }
1646
Lang Hames9ff69c82015-04-24 19:11:51 +00001647 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001648
1649 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1650 if (MCPE.isMachineConstantPoolEntry())
1651 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1652 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001653 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001654 return;
1655 }
Tim Northovera603c402015-05-31 19:22:07 +00001656 case ARM::JUMPTABLE_ADDRS:
1657 EmitJumpTableAddrs(MI);
1658 return;
1659 case ARM::JUMPTABLE_INSTS:
1660 EmitJumpTableInsts(MI);
1661 return;
1662 case ARM::JUMPTABLE_TBB:
1663 case ARM::JUMPTABLE_TBH:
1664 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1665 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001666 case ARM::t2BR_JT: {
1667 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001668 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001669 .addReg(ARM::PC)
1670 .addReg(MI->getOperand(0).getReg())
1671 // Add predicate operands.
1672 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001673 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001674 return;
1675 }
Tim Northovera603c402015-05-31 19:22:07 +00001676 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001677 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001678 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1679 // Lower and emit the PC label, then the instruction itself.
1680 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1681 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1682 .addReg(MI->getOperand(0).getReg())
1683 .addReg(MI->getOperand(1).getReg())
1684 // Add predicate operands.
1685 .addImm(ARMCC::AL)
1686 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001687 return;
1688 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001689 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001690 case ARM::BR_JTr: {
1691 // Lower and emit the instruction itself, then the jump table following it.
1692 // mov pc, target
1693 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001694 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001695 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001696 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001697 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1698 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001699 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001700 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1701 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001702 // Add 's' bit operand (always reg0 for this)
1703 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001704 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001705 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001706 return;
1707 }
1708 case ARM::BR_JTm: {
1709 // Lower and emit the instruction itself, then the jump table following it.
1710 // ldr pc, target
1711 MCInst TmpInst;
1712 if (MI->getOperand(1).getReg() == 0) {
1713 // literal offset
1714 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001715 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1716 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1717 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001718 } else {
1719 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001720 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1721 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1722 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1723 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001724 }
1725 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001726 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1727 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001728 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001729 return;
1730 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001731 case ARM::BR_JTadd: {
1732 // Lower and emit the instruction itself, then the jump table following it.
1733 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001734 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001735 .addReg(ARM::PC)
1736 .addReg(MI->getOperand(0).getReg())
1737 .addReg(MI->getOperand(1).getReg())
1738 // Add predicate operands.
1739 .addImm(ARMCC::AL)
1740 .addReg(0)
1741 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001742 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001743 return;
1744 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001745 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001746 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001747 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001748 case ARM::TRAP: {
1749 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1750 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001751 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001752 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001753 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001754 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001755 return;
1756 }
1757 break;
1758 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001759 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001760 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001761 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001762 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001763 return;
1764 }
Jim Grosbach85030542010-09-23 18:05:37 +00001765 case ARM::tTRAP: {
1766 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1767 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001768 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001769 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001770 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001771 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001772 return;
1773 }
1774 break;
1775 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001776 case ARM::t2Int_eh_sjlj_setjmp:
1777 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001778 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001779 // Two incoming args: GPR:$src, GPR:$val
1780 // mov $val, pc
1781 // adds $val, #7
1782 // str $val, [$src, #4]
1783 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001784 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001785 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001786 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001787 unsigned SrcReg = MI->getOperand(0).getReg();
1788 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001789 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001790 OutStreamer->AddComment("eh_setjmp begin");
1791 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001792 .addReg(ValReg)
1793 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001794 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001796 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001797
Lang Hames9ff69c82015-04-24 19:11:51 +00001798 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001799 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001800 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001801 .addReg(ARM::CPSR)
1802 .addReg(ValReg)
1803 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001804 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001805 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001806 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001807
Lang Hames9ff69c82015-04-24 19:11:51 +00001808 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001809 .addReg(ValReg)
1810 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001811 // The offset immediate is #4. The operand value is scaled by 4 for the
1812 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001813 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001814 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001816 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001817
Lang Hames9ff69c82015-04-24 19:11:51 +00001818 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001819 .addReg(ARM::R0)
1820 .addReg(ARM::CPSR)
1821 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001822 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001823 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001824 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825
Jim Grosbach13760bd2015-05-30 01:25:56 +00001826 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001827 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001828 .addExpr(SymbolExpr)
1829 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001830 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831
Lang Hames9ff69c82015-04-24 19:11:51 +00001832 OutStreamer->AddComment("eh_setjmp end");
1833 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001834 .addReg(ARM::R0)
1835 .addReg(ARM::CPSR)
1836 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001837 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001838 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001839 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001840
Lang Hames9ff69c82015-04-24 19:11:51 +00001841 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001842 return;
1843 }
1844
Jim Grosbachc0aed712010-09-23 23:33:56 +00001845 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001846 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001847 // Two incoming args: GPR:$src, GPR:$val
1848 // add $val, pc, #8
1849 // str $val, [$src, #+4]
1850 // mov r0, #0
1851 // add pc, pc, #0
1852 // mov r0, #1
1853 unsigned SrcReg = MI->getOperand(0).getReg();
1854 unsigned ValReg = MI->getOperand(1).getReg();
1855
Lang Hames9ff69c82015-04-24 19:11:51 +00001856 OutStreamer->AddComment("eh_setjmp begin");
1857 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001858 .addReg(ValReg)
1859 .addReg(ARM::PC)
1860 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001861 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001862 .addImm(ARMCC::AL)
1863 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001864 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001865 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001866
Lang Hames9ff69c82015-04-24 19:11:51 +00001867 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001868 .addReg(ValReg)
1869 .addReg(SrcReg)
1870 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001871 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001872 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001873 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001874
Lang Hames9ff69c82015-04-24 19:11:51 +00001875 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001876 .addReg(ARM::R0)
1877 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001878 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addImm(ARMCC::AL)
1880 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001881 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001882 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001883
Lang Hames9ff69c82015-04-24 19:11:51 +00001884 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001885 .addReg(ARM::PC)
1886 .addReg(ARM::PC)
1887 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001888 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001889 .addImm(ARMCC::AL)
1890 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001891 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001892 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001893
Lang Hames9ff69c82015-04-24 19:11:51 +00001894 OutStreamer->AddComment("eh_setjmp end");
1895 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001896 .addReg(ARM::R0)
1897 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001898 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001899 .addImm(ARMCC::AL)
1900 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001901 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001902 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001903 return;
1904 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001905 case ARM::Int_eh_sjlj_longjmp: {
1906 // ldr sp, [$src, #8]
1907 // ldr $scratch, [$src, #4]
1908 // ldr r7, [$src]
1909 // bx $scratch
1910 unsigned SrcReg = MI->getOperand(0).getReg();
1911 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001912 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001913 .addReg(ARM::SP)
1914 .addReg(SrcReg)
1915 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001916 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001917 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001918 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001919
Lang Hames9ff69c82015-04-24 19:11:51 +00001920 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001921 .addReg(ScratchReg)
1922 .addReg(SrcReg)
1923 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001924 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001925 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001926 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001927
Lang Hames9ff69c82015-04-24 19:11:51 +00001928 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001929 .addReg(ARM::R7)
1930 .addReg(SrcReg)
1931 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001932 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001933 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001934 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001935
Lang Hames9ff69c82015-04-24 19:11:51 +00001936 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001937 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001938 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001939 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001940 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001941 return;
1942 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001943 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001944 // ldr $scratch, [$src, #8]
1945 // mov sp, $scratch
1946 // ldr $scratch, [$src, #4]
1947 // ldr r7, [$src]
1948 // bx $scratch
1949 unsigned SrcReg = MI->getOperand(0).getReg();
1950 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001951
Lang Hames9ff69c82015-04-24 19:11:51 +00001952 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001953 .addReg(ScratchReg)
1954 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001955 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001956 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001957 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001958 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001959 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001960 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001961
Lang Hames9ff69c82015-04-24 19:11:51 +00001962 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001963 .addReg(ARM::SP)
1964 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001965 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001966 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001967 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001968
Lang Hames9ff69c82015-04-24 19:11:51 +00001969 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001970 .addReg(ScratchReg)
1971 .addReg(SrcReg)
1972 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001973 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001974 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001975 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001976
Lang Hames9ff69c82015-04-24 19:11:51 +00001977 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001978 .addReg(ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001979 .addReg(SrcReg)
1980 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001981 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001982 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001983 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001984
Lang Hames9ff69c82015-04-24 19:11:51 +00001985 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001986 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001987 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001988 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001989 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001990 return;
1991 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001992 case ARM::tInt_WIN_eh_sjlj_longjmp: {
1993 // ldr.w r11, [$src, #0]
1994 // ldr.w sp, [$src, #8]
1995 // ldr.w pc, [$src, #4]
1996
1997 unsigned SrcReg = MI->getOperand(0).getReg();
1998
1999 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2000 .addReg(ARM::R11)
2001 .addReg(SrcReg)
2002 .addImm(0)
2003 // Predicate
2004 .addImm(ARMCC::AL)
2005 .addReg(0));
2006 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2007 .addReg(ARM::SP)
2008 .addReg(SrcReg)
2009 .addImm(8)
2010 // Predicate
2011 .addImm(ARMCC::AL)
2012 .addReg(0));
2013 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2014 .addReg(ARM::PC)
2015 .addReg(SrcReg)
2016 .addImm(4)
2017 // Predicate
2018 .addImm(ARMCC::AL)
2019 .addReg(0));
2020 return;
2021 }
Chris Lattner71eb0772009-10-19 20:20:46 +00002022 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00002023
Chris Lattner71eb0772009-10-19 20:20:46 +00002024 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00002025 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00002026
Lang Hames9ff69c82015-04-24 19:11:51 +00002027 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00002028}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002029
2030//===----------------------------------------------------------------------===//
2031// Target Registry Stuff
2032//===----------------------------------------------------------------------===//
2033
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002034// Force static initialization.
2035extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00002036 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
2037 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
2038 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
2039 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002040}