blob: 84c60fb08bee843d92f08124a2933a43971a30ae [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000046#include "llvm/Support/COFF.h"
Devang Patela52ddc42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000048#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000050#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
David Blaikie94598322015-01-18 20:29:04 +000059ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
60 std::unique_ptr<MCStreamer> Streamer)
61 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000062 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000063
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000064void ARMAsmPrinter::EmitFunctionBodyEnd() {
65 // Make sure to terminate any constant pools that were at the end
66 // of the function.
67 if (!InConstantPool)
68 return;
69 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000070 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000071}
Owen Anderson0ca562e2011-10-04 23:26:17 +000072
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000073void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000074 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000075 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
76 OutStreamer->EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000077 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000078
Lang Hames9ff69c82015-04-24 19:11:51 +000079 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000080}
81
Mehdi Aminibd7287e2015-07-16 06:11:10 +000082void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
83 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(Size && "C++ constructor pointer had zero size!");
85
Bill Wendlingdfb45f42012-02-15 09:14:08 +000086 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000087 assert(GV && "C++ constructor pointer was not a GlobalValue!");
88
Jim Grosbach13760bd2015-05-30 01:25:56 +000089 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000090 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000091 (Subtarget->isTargetELF()
92 ? MCSymbolRefExpr::VK_ARM_TARGET1
93 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000094 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000095
Lang Hames9ff69c82015-04-24 19:11:51 +000096 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000097}
98
Jim Grosbach080fdf42010-09-30 01:57:53 +000099/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000100/// method to print assembly for each instruction.
101///
102bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000103 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000104 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000105 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000106
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000107 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000108 const Function* F = MF.getFunction();
109 const TargetMachine& TM = MF.getTarget();
110
111 // Calculate this function's optimization goal.
112 unsigned OptimizationGoal;
113 if (F->hasFnAttribute(Attribute::OptimizeNone))
114 // For best debugging illusion, speed and small size sacrificed
115 OptimizationGoal = 6;
116 else if (F->optForMinSize())
117 // Aggressively for small size, speed and debug illusion sacrificed
118 OptimizationGoal = 4;
119 else if (F->optForSize())
120 // For small size, but speed and debugging illusion preserved
121 OptimizationGoal = 3;
122 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
123 // Aggressively for speed, small size and debug illusion sacrificed
124 OptimizationGoal = 2;
125 else if (TM.getOptLevel() > CodeGenOpt::None)
126 // For speed, but small size and good debug illusion preserved
127 OptimizationGoal = 1;
128 else // TM.getOptLevel() == CodeGenOpt::None
129 // For good debugging, but speed and small size preserved
130 OptimizationGoal = 5;
131
132 // Combine a new optimization goal with existing ones.
133 if (OptimizationGoals == -1) // uninitialized goals
134 OptimizationGoals = OptimizationGoal;
135 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
136 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000137
138 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000139 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000140 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
141 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
142 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
143
Lang Hames9ff69c82015-04-24 19:11:51 +0000144 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
145 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
146 OutStreamer->EmitCOFFSymbolType(Type);
147 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000148 }
149
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000150 // Emit the rest of the function body.
151 EmitFunctionBody();
152
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000153 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
154 // These are created per function, rather than per TU, since it's
155 // relatively easy to exceed the thumb branch range within a TU.
156 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000157 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000158 EmitAlignment(1);
159 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000160 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
161 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000162 .addReg(ThumbIndirectPads[i].first)
163 // Add predicate operands.
164 .addImm(ARMCC::AL)
165 .addReg(0));
166 }
167 ThumbIndirectPads.clear();
168 }
169
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000170 // We didn't modify anything.
171 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000172}
173
Evan Chengb23b50d2009-06-29 07:51:04 +0000174void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000175 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000176 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177 unsigned TF = MO.getTargetFlags();
178
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000180 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000181 case MachineOperand::MO_Register: {
182 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000183 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000184 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000185 if(ARM::GPRPairRegClass.contains(Reg)) {
186 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000187 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000188 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
189 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000190 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000191 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000192 }
Evan Cheng10043e22007-01-19 07:51:42 +0000193 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000194 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000195 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000196 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000197 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000198 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000199 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000200 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000201 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000202 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000203 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000204 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000205 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000206 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000207 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000208 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000209 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000210 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000211 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000212 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000213
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000214 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000215 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000216 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000217 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000218 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000219 case MachineOperand::MO_ConstantPoolIndex:
Matt Arsenault8b643552015-06-09 00:31:39 +0000220 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000221 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000222 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000223}
224
Evan Chengb23b50d2009-06-29 07:51:04 +0000225//===--------------------------------------------------------------------===//
226
Chris Lattner68d64aa2010-01-25 19:51:38 +0000227MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000228GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000229 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000230 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000231 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000232 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000233 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000234}
235
Evan Chengb23b50d2009-06-29 07:51:04 +0000236bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000237 unsigned AsmVariant, const char *ExtraCode,
238 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000239 // Does this asm operand have a single letter operand modifier?
240 if (ExtraCode && ExtraCode[0]) {
241 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000242
Evan Cheng10043e22007-01-19 07:51:42 +0000243 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000244 default:
245 // See if this is a generic print operand
246 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000247 case 'a': // Print as a memory address.
248 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000249 O << "["
250 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
251 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000252 return false;
253 }
254 // Fallthrough
255 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000256 if (!MI->getOperand(OpNum).isImm())
257 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000258 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000259 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000260 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000261 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000262 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000263 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000264 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000265 if (MI->getOperand(OpNum).isReg()) {
266 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000267 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000268 // Find the 'd' register that has this 's' register as a sub-register,
269 // and determine the lane number.
270 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
271 if (!ARM::DPRRegClass.contains(*SR))
272 continue;
273 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
274 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
275 return false;
276 }
Eric Christopher76178832011-05-24 22:10:34 +0000277 }
Eric Christopher1b724942011-05-24 23:27:13 +0000278 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000279 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000280 if (!MI->getOperand(OpNum).isImm())
281 return true;
282 O << ~(MI->getOperand(OpNum).getImm());
283 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000284 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000285 if (!MI->getOperand(OpNum).isImm())
286 return true;
287 O << (MI->getOperand(OpNum).getImm() & 0xffff);
288 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000289 case 'M': { // A register range suitable for LDM/STM.
290 if (!MI->getOperand(OpNum).isReg())
291 return true;
292 const MachineOperand &MO = MI->getOperand(OpNum);
293 unsigned RegBegin = MO.getReg();
294 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
295 // already got the operands in registers that are operands to the
296 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000297 O << "{";
298 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000299 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000300 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000301 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000302 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
303 }
304 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000305
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000306 // FIXME: The register allocator not only may not have given us the
307 // registers in sequence, but may not be in ascending registers. This
308 // will require changes in the register allocator that'll need to be
309 // propagated down here if the operands change.
310 unsigned RegOps = OpNum + 1;
311 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000312 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000313 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
314 RegOps++;
315 }
316
317 O << "}";
318
319 return false;
320 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000321 case 'R': // The most significant register of a pair.
322 case 'Q': { // The least significant register of a pair.
323 if (OpNum == 0)
324 return true;
325 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
326 if (!FlagsOP.isImm())
327 return true;
328 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000329
330 // This operand may not be the one that actually provides the register. If
331 // it's tied to a previous one then we should refer instead to that one
332 // for registers and their classes.
333 unsigned TiedIdx;
334 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
335 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
336 unsigned OpFlags = MI->getOperand(OpNum).getImm();
337 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
338 }
339 Flags = MI->getOperand(OpNum).getImm();
340
341 // Later code expects OpNum to be pointing at the register rather than
342 // the flags.
343 OpNum += 1;
344 }
345
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000346 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000347 unsigned RC;
348 InlineAsm::hasRegClassConstraint(Flags, RC);
349 if (RC == ARM::GPRPairRegClassID) {
350 if (NumVals != 1)
351 return true;
352 const MachineOperand &MO = MI->getOperand(OpNum);
353 if (!MO.isReg())
354 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000355 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000356 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
357 ARM::gsub_0 : ARM::gsub_1);
358 O << ARMInstPrinter::getRegisterName(Reg);
359 return false;
360 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000361 if (NumVals != 2)
362 return true;
363 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
364 if (RegOp >= MI->getNumOperands())
365 return true;
366 const MachineOperand &MO = MI->getOperand(RegOp);
367 if (!MO.isReg())
368 return true;
369 unsigned Reg = MO.getReg();
370 O << ARMInstPrinter::getRegisterName(Reg);
371 return false;
372 }
373
Eric Christopherd4562562011-05-24 22:27:43 +0000374 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000375 case 'f': { // The high doubleword register of a NEON quad register.
376 if (!MI->getOperand(OpNum).isReg())
377 return true;
378 unsigned Reg = MI->getOperand(OpNum).getReg();
379 if (!ARM::QPRRegClass.contains(Reg))
380 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000381 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000382 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
383 ARM::dsub_0 : ARM::dsub_1);
384 O << ARMInstPrinter::getRegisterName(SubReg);
385 return false;
386 }
387
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000388 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000389 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000390 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000391 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000392 const MachineOperand &MO = MI->getOperand(OpNum);
393 if (!MO.isReg())
394 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000395 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000396 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000397 unsigned Reg = MO.getReg();
398 if(!ARM::GPRPairRegClass.contains(Reg))
399 return false;
400 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000401 O << ARMInstPrinter::getRegisterName(Reg);
402 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000403 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000404 }
Evan Cheng10043e22007-01-19 07:51:42 +0000405 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000406
Chris Lattner76c564b2010-04-04 04:47:45 +0000407 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000408 return false;
409}
410
Bob Wilsona2c462b2009-05-19 05:53:42 +0000411bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000412 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000413 const char *ExtraCode,
414 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000415 // Does this asm operand have a single letter operand modifier?
416 if (ExtraCode && ExtraCode[0]) {
417 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000418
Eric Christopher8c5e4192011-05-25 20:51:58 +0000419 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000420 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000421 default: return true; // Unknown modifier.
422 case 'm': // The base register of a memory operand.
423 if (!MI->getOperand(OpNum).isReg())
424 return true;
425 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
426 return false;
427 }
428 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000429
Bob Wilson3b515602009-10-13 20:50:28 +0000430 const MachineOperand &MO = MI->getOperand(OpNum);
431 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000432 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000433 return false;
434}
435
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000436static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000437 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000438}
439
440void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000441 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000442 // If either end mode is unknown (EndInfo == NULL) or different than
443 // the start mode, then restore the start mode.
444 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000445 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000446 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000447 }
448}
449
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000450void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000451 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000452 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000453 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000454
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000455 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000456 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000457 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000458
Eric Christophera49d68e2015-02-17 20:02:32 +0000459 // Use the triple's architecture and subarchitecture to determine
460 // if we're thumb for the purposes of the top level code16 assembler
461 // flag.
462 bool isThumb = TT.getArch() == Triple::thumb ||
463 TT.getArch() == Triple::thumbeb ||
464 TT.getSubArch() == Triple::ARMSubArch_v7m ||
465 TT.getSubArch() == Triple::ARMSubArch_v6m;
466 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000467 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000468}
469
Tim Northover23723012014-04-29 10:06:05 +0000470static void
471emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
472 MachineModuleInfoImpl::StubValueTy &MCSym) {
473 // L_foo$stub:
474 OutStreamer.EmitLabel(StubLabel);
475 // .indirect_symbol _foo
476 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
477
478 if (MCSym.getInt())
479 // External to current translation unit.
480 OutStreamer.EmitIntValue(0, 4/*size*/);
481 else
482 // Internal to current translation unit.
483 //
484 // When we place the LSDA into the TEXT section, the type info
485 // pointers need to be indirect and pc-rel. We accomplish this by
486 // using NLPs; however, sometimes the types are local to the file.
487 // We need to fill in the value for the NLP in those cases.
488 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000489 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000490 4 /*size*/);
491}
492
Anton Korobeynikov04083522008-08-07 09:54:23 +0000493
Chris Lattneree9399a2009-10-19 17:59:19 +0000494void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000495 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000496 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000497 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000498 const TargetLoweringObjectFileMachO &TLOFMacho =
499 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000500 MachineModuleInfoMachO &MMIMacho =
501 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000502
Evan Cheng10043e22007-01-19 07:51:42 +0000503 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000504 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000505
Chris Lattner6462adc2009-10-19 18:38:33 +0000506 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000507 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000508 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000509 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000510
Tim Northover23723012014-04-29 10:06:05 +0000511 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000512 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000513
514 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000515 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000516 }
517
Tim Northover5c3140f2016-04-25 21:12:04 +0000518 Stubs = MMIMacho.GetThreadLocalGVStubList();
519 if (!Stubs.empty()) {
520 // Switch with ".non_lazy_symbol_pointer" directive.
521 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
522 EmitAlignment(2);
523
524 for (auto &Stub : Stubs)
525 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
526
527 Stubs.clear();
528 OutStreamer->AddBlankLine();
529 }
530
Evan Cheng10043e22007-01-19 07:51:42 +0000531 // Funny Darwin hack: This flag tells the linker that no global symbols
532 // contain code that falls through to other global symbols (e.g. the obvious
533 // implementation of multiple entry points). If this doesn't occur, the
534 // linker can safely perform dead code stripping. Since LLVM never
535 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000536 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000537 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000538
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000539 if (TT.isOSBinFormatCOFF()) {
540 const auto &TLOF =
541 static_cast<const TargetLoweringObjectFileCOFF &>(getObjFileLowering());
542
543 std::string Flags;
544 raw_string_ostream OS(Flags);
545
546 for (const auto &Function : M)
547 TLOF.emitLinkerFlagsForGlobal(OS, &Function, *Mang);
548 for (const auto &Global : M.globals())
549 TLOF.emitLinkerFlagsForGlobal(OS, &Global, *Mang);
550 for (const auto &Alias : M.aliases())
551 TLOF.emitLinkerFlagsForGlobal(OS, &Alias, *Mang);
552
553 OS.flush();
554
555 // Output collected flags
556 if (!Flags.empty()) {
557 OutStreamer->SwitchSection(TLOF.getDrectveSection());
558 OutStreamer->EmitBytes(Flags);
559 }
560 }
561
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000562 // The last attribute to be emitted is ABI_optimization_goals
563 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
564 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
565
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000566 if (OptimizationGoals > 0 &&
567 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000568 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
569 OptimizationGoals = -1;
570
571 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000572}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000573
Bradley Smithe26f7992016-01-15 10:24:39 +0000574static bool isV8M(const ARMSubtarget *Subtarget) {
575 // Note that v8M Baseline is a subset of v6T2!
576 return (Subtarget->hasV8MBaselineOps() && !Subtarget->hasV6T2Ops()) ||
577 Subtarget->hasV8MMainlineOps();
578}
579
Chris Lattner71eb0772009-10-19 20:20:46 +0000580//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000581// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
582// FIXME:
583// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000584// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000585// Instead of subclassing the MCELFStreamer, we do the work here.
586
Amara Emerson5035ee02013-10-07 16:55:23 +0000587static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
588 const ARMSubtarget *Subtarget) {
589 if (CPU == "xscale")
590 return ARMBuildAttrs::v5TEJ;
591
592 if (Subtarget->hasV8Ops())
Bradley Smithe26f7992016-01-15 10:24:39 +0000593 return ARMBuildAttrs::v8_A;
594 else if (Subtarget->hasV8MMainlineOps())
595 return ARMBuildAttrs::v8_M_Main;
Amara Emerson5035ee02013-10-07 16:55:23 +0000596 else if (Subtarget->hasV7Ops()) {
Artyom Skrobovcf296442015-09-24 17:31:16 +0000597 if (Subtarget->isMClass() && Subtarget->hasDSP())
Amara Emerson5035ee02013-10-07 16:55:23 +0000598 return ARMBuildAttrs::v7E_M;
599 return ARMBuildAttrs::v7;
600 } else if (Subtarget->hasV6T2Ops())
601 return ARMBuildAttrs::v6T2;
Bradley Smithe26f7992016-01-15 10:24:39 +0000602 else if (Subtarget->hasV8MBaselineOps())
603 return ARMBuildAttrs::v8_M_Base;
Amara Emerson5035ee02013-10-07 16:55:23 +0000604 else if (Subtarget->hasV6MOps())
605 return ARMBuildAttrs::v6S_M;
606 else if (Subtarget->hasV6Ops())
607 return ARMBuildAttrs::v6;
608 else if (Subtarget->hasV5TEOps())
609 return ARMBuildAttrs::v5TE;
610 else if (Subtarget->hasV5TOps())
611 return ARMBuildAttrs::v5T;
612 else if (Subtarget->hasV4TOps())
613 return ARMBuildAttrs::v4T;
614 else
615 return ARMBuildAttrs::v4;
616}
617
Jason W Kimbff84d42010-10-06 22:36:46 +0000618void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000619 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000620 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000621
Charlie Turner8b2caa42015-01-05 13:12:17 +0000622 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
623
Logan Chien8cbb80d2013-10-28 17:51:12 +0000624 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000625
Eric Christophera49d68e2015-02-17 20:02:32 +0000626 // Compute ARM ELF Attributes based on the default subtarget that
627 // we'd have constructed. The existing ARM behavior isn't LTO clean
628 // anyhow.
629 // FIXME: For ifunc related functions we could iterate over and look
630 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000631 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000632 StringRef CPU = TM.getTargetCPU();
633 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000634 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000635 if (!FS.empty()) {
636 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000637 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000638 else
639 ArchFS = FS;
640 }
641 const ARMBaseTargetMachine &ATM =
642 static_cast<const ARMBaseTargetMachine &>(TM);
643 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
644
Benjamin Kramer4fed9282016-05-27 12:30:51 +0000645 const std::string &CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000646
Benjamin Kramerf6f815b2016-05-27 16:54:57 +0000647 if (!StringRef(CPUString).startswith("generic")) {
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000648 // FIXME: remove krait check when GNU tools support krait cpu
649 if (STI.isKrait()) {
650 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
651 // We consider krait as a "cortex-a9" + hwdiv CPU
652 // Enable hwdiv through ".arch_extension idiv"
653 if (STI.hasDivide() || STI.hasDivideInARMMode())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000654 ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000655 } else
656 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
657 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000658
Eric Christophera49d68e2015-02-17 20:02:32 +0000659 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000660
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000661 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000662 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Bradley Smithe26f7992016-01-15 10:24:39 +0000663 if (STI.hasV7Ops() || isV8M(&STI)) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000664 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000665 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
666 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000667 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000668 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
669 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000670 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000671 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
672 ARMBuildAttrs::MicroControllerProfile);
673 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000674 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000675
Eric Christophera49d68e2015-02-17 20:02:32 +0000676 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
677 STI.hasARMOps() ? ARMBuildAttrs::Allowed
678 : ARMBuildAttrs::Not_Allowed);
Bradley Smithe26f7992016-01-15 10:24:39 +0000679 if (isV8M(&STI)) {
680 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
681 ARMBuildAttrs::AllowThumbDerived);
682 } else if (STI.isThumb1Only()) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000683 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
684 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000685 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
686 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000687 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000688
Eric Christophera49d68e2015-02-17 20:02:32 +0000689 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000690 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000691 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000692 if (STI.hasFPARMv8()) {
693 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000694 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000695 else
Renato Golin35de35d2015-05-12 10:33:58 +0000696 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000697 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000698 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000699 else
Javed Absard5526302015-06-29 09:32:29 +0000700 ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000701 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000702 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000703 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000704 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
705 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000706 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000707 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000708 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
709 // FPU, but there are two different names for it depending on the CPU.
John Brawn985c04e2015-06-05 13:31:19 +0000710 ATS.emitFPU(STI.hasD16()
711 ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16)
712 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000713 else if (STI.hasVFP4())
John Brawn985c04e2015-06-05 13:31:19 +0000714 ATS.emitFPU(STI.hasD16()
715 ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16)
716 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000717 else if (STI.hasVFP3())
Javed Absard5526302015-06-29 09:32:29 +0000718 ATS.emitFPU(STI.hasD16()
719 // +d16
720 ? (STI.isFPOnlySP()
721 ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD)
722 : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16))
723 // -d16
724 : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3));
Eric Christophera49d68e2015-02-17 20:02:32 +0000725 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000726 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000727 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000728
Amara Emersonceeb1c42014-05-27 13:30:21 +0000729 if (TM.getRelocationModel() == Reloc::PIC_) {
730 // PIC specific attributes.
731 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
732 ARMBuildAttrs::AddressRWPCRel);
733 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
734 ARMBuildAttrs::AddressROPCRel);
735 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
736 ARMBuildAttrs::AddressGOT);
737 } else {
738 // Allow direct addressing of imported data for all other relocation models.
739 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
740 ARMBuildAttrs::AddressDirect);
741 }
742
Jason W Kimbff84d42010-10-06 22:36:46 +0000743 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000744 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000745 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
746 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000747 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000748
749 // If the user has permitted this code to choose the IEEE 754
750 // rounding at run-time, emit the rounding attribute.
751 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000752 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000753 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000754 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000755 // When the target doesn't have an FPU (by design or
756 // intention), the assumptions made on the software support
757 // mirror that of the equivalent hardware support *if it
758 // existed*. For v7 and better we indicate that denormals are
759 // flushed preserving sign, and for V6 we indicate that
760 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000761 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000762 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
763 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000764 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000765 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
766 // the sign bit of the zero matches the sign bit of the input or
767 // result that is being flushed to zero.
768 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
769 ARMBuildAttrs::PreserveFPSign);
770 }
771 // For VFPv2 implementations it is implementation defined as
772 // to whether denormals are flushed to positive zero or to
773 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
774 // LLVM has chosen to flush this to positive zero (most likely for
775 // GCC compatibility), so that's the chosen value here (the
776 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000777 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000778
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000779 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
780 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000781 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000782 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
783 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000784 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000785 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
786 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000787
Eric Christophera49d68e2015-02-17 20:02:32 +0000788 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000789 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
790 ARMBuildAttrs::Allowed);
791 else
792 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
793 ARMBuildAttrs::Not_Allowed);
794
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000795 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000796 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000797 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
798 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000799
Bradley Smithc848beb2013-11-01 11:21:16 +0000800 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000801 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000802 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
803 ARMBuildAttrs::HardFPSinglePrecision);
804
Jason W Kimbff84d42010-10-06 22:36:46 +0000805 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000806 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000807 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
808
Jason W Kimbff84d42010-10-06 22:36:46 +0000809 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000810
Eric Christophera49d68e2015-02-17 20:02:32 +0000811 if (STI.hasFP16())
812 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000813
Charlie Turner1a539962014-12-12 11:59:18 +0000814 // FIXME: To support emitting this build attribute as GCC does, the
815 // -mfp16-format option and associated plumbing must be
816 // supported. For now the __fp16 type is exposed by default, so this
817 // attribute should be emitted with value 1.
818 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
819 ARMBuildAttrs::FP16FormatIEEE);
820
Eric Christophera49d68e2015-02-17 20:02:32 +0000821 if (STI.hasMPExtension())
822 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000823
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000824 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
825 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
826 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
827 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
828 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
829 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000830 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
831 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000832
Bradley Smithd27a6a72016-01-25 11:26:11 +0000833 if (STI.hasDSP() && isV8M(&STI))
834 ATS.emitAttribute(ARMBuildAttrs::DSP_extension, ARMBuildAttrs::Allowed);
835
Oliver Stannard5dc29342014-06-20 10:08:11 +0000836 if (MMI) {
837 if (const Module *SourceModule = MMI->getModule()) {
838 // ABI_PCS_wchar_t to indicate wchar_t width
839 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000840 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000841 SourceModule->getModuleFlag("wchar_size"))) {
842 int WCharWidth = WCharWidthValue->getZExtValue();
843 assert((WCharWidth == 2 || WCharWidth == 4) &&
844 "wchar_t width must be 2 or 4 bytes");
845 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
846 }
847
848 // ABI_enum_size to indicate enum width
849 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
850 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000851 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000852 SourceModule->getModuleFlag("min_enum_size"))) {
853 int EnumWidth = EnumWidthValue->getZExtValue();
854 assert((EnumWidth == 1 || EnumWidth == 4) &&
855 "Minimum enum width must be 1 or 4 bytes");
856 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
857 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
858 }
859 }
860 }
861
Amara Emerson115d2df2014-07-25 14:03:14 +0000862 // TODO: We currently only support either reserving the register, or treating
863 // it as another callee-saved register, but not as SB or a TLS pointer; It
864 // would instead be nicer to push this from the frontend as metadata, as we do
865 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000866 if (STI.isR9Reserved())
867 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000868 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000869 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000870
Eric Christophera49d68e2015-02-17 20:02:32 +0000871 if (STI.hasTrustZone() && STI.hasVirtualization())
872 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
873 ARMBuildAttrs::AllowTZVirtualization);
874 else if (STI.hasTrustZone())
875 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
876 ARMBuildAttrs::AllowTZ);
877 else if (STI.hasVirtualization())
878 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
879 ARMBuildAttrs::AllowVirtualization);
Jason W Kimbff84d42010-10-06 22:36:46 +0000880}
881
Jason W Kimbff84d42010-10-06 22:36:46 +0000882//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000883
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000884static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
885 unsigned LabelId, MCContext &Ctx) {
886
Jim Grosbach6f482002015-05-18 18:43:14 +0000887 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000888 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
889 return Label;
890}
891
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000892static MCSymbolRefExpr::VariantKind
893getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
894 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000895 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000896 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
897 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
898 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
Peter Collingbourne97aae402015-10-26 18:23:16 +0000899 case ARMCP::GOT_PREL: return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000900 }
David Blaikie46a9f012012-01-20 21:51:11 +0000901 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000902}
903
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000904MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
905 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000906 if (Subtarget->isTargetMachO()) {
907 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
908 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000909
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000910 if (!IsIndirect)
911 return getSymbol(GV);
912
913 // FIXME: Remove this when Darwin transition to @GOT like syntax.
914 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
915 MachineModuleInfoMachO &MMIMachO =
916 MMI->getObjFileInfo<MachineModuleInfoMachO>();
917 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000918 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
919 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000920
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000921 if (!StubSym.getPointer())
922 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
923 !GV->hasInternalLinkage());
924 return MCSym;
925 } else if (Subtarget->isTargetCOFF()) {
926 assert(Subtarget->isTargetWindows() &&
927 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000928
929 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
930 if (!IsIndirect)
931 return getSymbol(GV);
932
933 SmallString<128> Name;
934 Name = "__imp_";
935 getNameWithPrefix(Name, GV);
936
937 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000938 } else if (Subtarget->isTargetELF()) {
939 return getSymbol(GV);
940 }
941 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000942}
943
Jim Grosbach38f8e762010-11-09 18:45:04 +0000944void ARMAsmPrinter::
945EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000946 const DataLayout &DL = getDataLayout();
947 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000948
949 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000950
Jim Grosbachca21cd72010-11-10 17:59:10 +0000951 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000952 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000953 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000954 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000955 const BlockAddress *BA =
956 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
957 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000958 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000959 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000960
961 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
962 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000963 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000964 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000965 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000966 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000967 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000968 } else {
969 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000970 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
971 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000972 }
973
974 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000975 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000976 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000977 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000978
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000979 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000980 MCSymbol *PCLabel =
981 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
982 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000983 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000984 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000985 MCBinaryExpr::createAdd(PCRelExpr,
986 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000987 OutContext),
988 OutContext);
989 if (ACPV->mustAddCurrentAddress()) {
990 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
991 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000992 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000993 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000994 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
995 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000996 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000997 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000998 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000999 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001000}
1001
Tim Northovera603c402015-05-31 19:22:07 +00001002void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
1003 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +00001004 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +00001005
Tim Northovera603c402015-05-31 19:22:07 +00001006 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
1007 // ARM mode tables.
1008 EmitAlignment(2);
1009
Jim Grosbach284eebc2010-09-22 17:39:48 +00001010 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +00001011 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001012 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001013
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001014 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +00001015 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001016
Jim Grosbach284eebc2010-09-22 17:39:48 +00001017 // Emit each entry of the table.
1018 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1019 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1020 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1021
1022 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1023 MachineBasicBlock *MBB = JTBBs[i];
1024 // Construct an MCExpr for the entry. We want a value of the form:
1025 // (BasicBlockAddr - TableBeginAddr)
1026 //
1027 // For example, a table with entries jumping to basic blocks BB0 and BB1
1028 // would look like:
1029 // LJTI_0_0:
1030 // .word (LBB0 - LJTI_0_0)
1031 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001032 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001033
1034 if (TM.getRelocationModel() == Reloc::PIC_)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001035 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +00001036 OutContext),
1037 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001038 // If we're generating a table of Thumb addresses in static relocation
1039 // model, we need to add one to keep interworking correctly.
1040 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001041 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +00001042 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001043 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001044 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001045 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +00001046 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001047}
1048
Tim Northovera603c402015-05-31 19:22:07 +00001049void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
1050 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001051 unsigned JTI = MO1.getIndex();
1052
Tim Northover4998a472015-05-13 20:28:38 +00001053 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001054 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001055
1056 // Emit each entry of the table.
1057 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1058 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1059 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001060
1061 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1062 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach13760bd2015-05-30 01:25:56 +00001063 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001064 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001065 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +00001066 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001067 .addExpr(MBBSymbolExpr)
1068 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001069 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001070 }
1071}
1072
1073void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1074 unsigned OffsetWidth) {
1075 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1076 const MachineOperand &MO1 = MI->getOperand(1);
1077 unsigned JTI = MO1.getIndex();
1078
1079 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1080 OutStreamer->EmitLabel(JTISymbol);
1081
1082 // Emit each entry of the table.
1083 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1084 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1085 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1086
1087 // Mark the jump table as data-in-code.
1088 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1089 : MCDR_DataRegionJT16);
1090
1091 for (auto MBB : JTBBs) {
1092 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1093 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001094 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001095 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001096 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001097 //
1098 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1099 // would look like:
1100 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001101 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1102 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1103 // where LCPI0_0 is a label defined just before the TBB instruction using
1104 // this table.
1105 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1106 const MCExpr *Expr = MCBinaryExpr::createAdd(
1107 MCSymbolRefExpr::create(TBInstPC, OutContext),
1108 MCConstantExpr::create(4, OutContext), OutContext);
1109 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001110 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001111 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001112 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001113 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001114 // Mark the end of jump table data-in-code region. 32-bit offsets use
1115 // actual branch instructions here, so we don't mark those as a data-region
1116 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001117 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1118
1119 // Make sure the next instruction is 2-byte aligned.
1120 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001121}
1122
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001123void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1124 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1125 "Only instruction which are involved into frame setup code are allowed");
1126
Lang Hames9ff69c82015-04-24 19:11:51 +00001127 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001128 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001129 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001130 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001131 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001132
1133 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001134 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001135 unsigned SrcReg, DstReg;
1136
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001137 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1138 // Two special cases:
1139 // 1) tPUSH does not have src/dst regs.
1140 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1141 // load. Yes, this is pretty fragile, but for now I don't see better
1142 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001143 SrcReg = DstReg = ARM::SP;
1144 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001145 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001146 DstReg = MI->getOperand(0).getReg();
1147 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001148
1149 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001150 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001151 // Register saves.
1152 assert(DstReg == ARM::SP &&
1153 "Only stack pointer as a destination reg is supported");
1154
1155 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001156 // Skip src & dst reg, and pred ops.
1157 unsigned StartOp = 2 + 2;
1158 // Use all the operands.
1159 unsigned NumOffset = 0;
1160
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001161 switch (Opc) {
1162 default:
1163 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001164 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001165 case ARM::tPUSH:
1166 // Special case here: no src & dst reg, but two extra imp ops.
1167 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001168 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001169 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001170 case ARM::VSTMDDB_UPD:
1171 assert(SrcReg == ARM::SP &&
1172 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001173 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001174 i != NumOps; ++i) {
1175 const MachineOperand &MO = MI->getOperand(i);
1176 // Actually, there should never be any impdef stuff here. Skip it
1177 // temporary to workaround PR11902.
1178 if (MO.isImplicit())
1179 continue;
1180 RegList.push_back(MO.getReg());
1181 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001182 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001183 case ARM::STR_PRE_IMM:
1184 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001185 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001186 assert(MI->getOperand(2).getReg() == ARM::SP &&
1187 "Only stack pointer as a source reg is supported");
1188 RegList.push_back(SrcReg);
1189 break;
1190 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001191 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1192 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001193 } else {
1194 // Changes of stack / frame pointer.
1195 if (SrcReg == ARM::SP) {
1196 int64_t Offset = 0;
1197 switch (Opc) {
1198 default:
1199 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001200 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001201 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001202 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001203 Offset = 0;
1204 break;
1205 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001206 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001207 Offset = -MI->getOperand(2).getImm();
1208 break;
1209 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001210 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001211 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001212 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001213 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001214 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001215 break;
1216 case ARM::tADDspi:
1217 case ARM::tADDrSPi:
1218 Offset = -MI->getOperand(2).getImm()*4;
1219 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001220 case ARM::tLDRpci: {
1221 // Grab the constpool index and check, whether it corresponds to
1222 // original or cloned constpool entry.
1223 unsigned CPI = MI->getOperand(1).getIndex();
1224 const MachineConstantPool *MCP = MF.getConstantPool();
1225 if (CPI >= MCP->getConstants().size())
1226 CPI = AFI.getOriginalCPIdx(CPI);
1227 assert(CPI != -1U && "Invalid constpool index");
1228
1229 // Derive the actual offset.
1230 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1231 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1232 // FIXME: Check for user, it should be "add" instruction!
1233 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001234 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001235 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001236 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001237
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001238 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1239 if (DstReg == FramePtr && FramePtr != ARM::SP)
1240 // Set-up of the frame pointer. Positive values correspond to "add"
1241 // instruction.
1242 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1243 else if (DstReg == ARM::SP) {
1244 // Change of SP by an offset. Positive values correspond to "sub"
1245 // instruction.
1246 ATS.emitPad(Offset);
1247 } else {
1248 // Move of SP to a register. Positive values correspond to an "add"
1249 // instruction.
1250 ATS.emitMovSP(DstReg, -Offset);
1251 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001252 }
1253 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001254 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001255 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001256 }
1257 else {
1258 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001259 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001260 }
1261 }
1262}
1263
Jim Grosbach95dee402011-07-08 17:40:42 +00001264// Simple pseudo-instructions have their lowering (with expansion to real
1265// instructions) auto-generated.
1266#include "ARMGenMCPseudoLowering.inc"
1267
Jim Grosbach05eccf02010-09-29 15:23:40 +00001268void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001269 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001270 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1271 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001272
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001273 // If we just ended a constant pool, mark it as such.
1274 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001275 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001276 InConstantPool = false;
1277 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001278
Jim Grosbach51b55422011-08-23 21:32:34 +00001279 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001280 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001281 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001282 EmitUnwindingInstruction(MI);
1283
Jim Grosbach95dee402011-07-08 17:40:42 +00001284 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001285 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001286 return;
1287
Andrew Trick924123a2011-09-21 02:20:46 +00001288 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1289 "Pseudo flag setting opcode should be expanded early");
1290
Jim Grosbach95dee402011-07-08 17:40:42 +00001291 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001292 unsigned Opc = MI->getOpcode();
1293 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001294 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001295 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001296 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001297 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001298 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001299 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001300 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001301 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1302 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001303 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1304 : ARM::ADR))
1305 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001306 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001307 // Add predicate operands.
1308 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001309 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001310 return;
1311 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001312 case ARM::LEApcrelJT:
1313 case ARM::tLEApcrelJT:
1314 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001315 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001316 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001317 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1318 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001319 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1320 : ARM::ADR))
1321 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001322 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001323 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001324 .addImm(MI->getOperand(2).getImm())
1325 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001326 return;
1327 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001328 // Darwin call instructions are just normal call instructions with different
1329 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001330 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001331 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001332 .addReg(ARM::LR)
1333 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001334 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001335 .addImm(ARMCC::AL)
1336 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001337 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001338 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001339
Lang Hames9ff69c82015-04-24 19:11:51 +00001340 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001341 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001342 return;
1343 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001344 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001345 if (Subtarget->hasV5TOps())
1346 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001347
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001348 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1349 // that the saved lr has its LSB set correctly (the arch doesn't
1350 // have blx).
1351 // So here we generate a bl to a small jump pad that does bx rN.
1352 // The jump pads are emitted after the function body.
1353
1354 unsigned TReg = MI->getOperand(0).getReg();
1355 MCSymbol *TRegSym = nullptr;
1356 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1357 if (ThumbIndirectPads[i].first == TReg) {
1358 TRegSym = ThumbIndirectPads[i].second;
1359 break;
1360 }
1361 }
1362
1363 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001364 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001365 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1366 }
1367
1368 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001369 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001370 // Predicate comes first here.
1371 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001372 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001373 return;
1374 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001375 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001376 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001377 .addReg(ARM::LR)
1378 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001379 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001380 .addImm(ARMCC::AL)
1381 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001382 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001383 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001384
Lang Hames9ff69c82015-04-24 19:11:51 +00001385 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001386 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001387 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001388 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001389 .addImm(ARMCC::AL)
1390 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001391 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001392 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001393 return;
1394 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001395 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001396 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001397 .addReg(ARM::LR)
1398 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001399 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001400 .addImm(ARMCC::AL)
1401 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001402 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001403 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001404
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001405 const MachineOperand &Op = MI->getOperand(0);
1406 const GlobalValue *GV = Op.getGlobal();
1407 const unsigned TF = Op.getTargetFlags();
1408 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001409 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001410 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001411 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001412 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001413 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001414 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001415 return;
1416 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001417 case ARM::MOVi16_ga_pcrel:
1418 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001419 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001420 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001421 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001422
Evan Cheng2f2435d2011-01-21 18:55:51 +00001423 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001424 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001425 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001426 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001427
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001428 MCSymbol *LabelSym =
1429 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1430 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001431 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001432 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1433 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001434 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1435 MCBinaryExpr::createAdd(LabelSymExpr,
1436 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001437 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001438 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001439
Evan Chengdfce83c2011-01-17 08:03:18 +00001440 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001441 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1442 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001443 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001444 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001445 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001446 return;
1447 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001448 case ARM::MOVTi16_ga_pcrel:
1449 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001450 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001451 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1452 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001453 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1454 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001455
Evan Cheng2f2435d2011-01-21 18:55:51 +00001456 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001457 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001458 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001459 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001460
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001461 MCSymbol *LabelSym =
1462 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1463 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001464 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001465 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1466 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001467 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1468 MCBinaryExpr::createAdd(LabelSymExpr,
1469 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001470 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001471 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001472 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001473 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1474 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001475 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001476 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001477 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001478 return;
1479 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001480 case ARM::tPICADD: {
1481 // This is a pseudo op for a label + instruction sequence, which looks like:
1482 // LPC0:
1483 // add r0, pc
1484 // This adds the address of LPC0 to r0.
1485
1486 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001487 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001488 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001489 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001490
1491 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001492 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001493 .addReg(MI->getOperand(0).getReg())
1494 .addReg(MI->getOperand(0).getReg())
1495 .addReg(ARM::PC)
1496 // Add predicate operands.
1497 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001498 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001499 return;
1500 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001501 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001502 // This is a pseudo op for a label + instruction sequence, which looks like:
1503 // LPC0:
1504 // add r0, pc, r0
1505 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001506
Chris Lattneradd57492009-10-19 22:23:04 +00001507 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001508 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001509 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001510 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001511
Jim Grosbach7ae94222010-09-14 21:05:34 +00001512 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001513 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001514 .addReg(MI->getOperand(0).getReg())
1515 .addReg(ARM::PC)
1516 .addReg(MI->getOperand(1).getReg())
1517 // Add predicate operands.
1518 .addImm(MI->getOperand(3).getImm())
1519 .addReg(MI->getOperand(4).getReg())
1520 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001521 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001522 return;
1523 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001524 case ARM::PICSTR:
1525 case ARM::PICSTRB:
1526 case ARM::PICSTRH:
1527 case ARM::PICLDR:
1528 case ARM::PICLDRB:
1529 case ARM::PICLDRH:
1530 case ARM::PICLDRSB:
1531 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001532 // This is a pseudo op for a label + instruction sequence, which looks like:
1533 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001534 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001535 // The LCP0 label is referenced by a constant pool entry in order to get
1536 // a PC-relative address at the ldr instruction.
1537
1538 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001539 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001540 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001541 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001542
1543 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001544 unsigned Opcode;
1545 switch (MI->getOpcode()) {
1546 default:
1547 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001548 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1549 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001550 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001551 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001552 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001553 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1554 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1555 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1556 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001557 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001558 .addReg(MI->getOperand(0).getReg())
1559 .addReg(ARM::PC)
1560 .addReg(MI->getOperand(1).getReg())
1561 .addImm(0)
1562 // Add predicate operands.
1563 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001564 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001565
1566 return;
1567 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001568 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001569 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1570 /// in the function. The first operand is the ID# for this instruction, the
1571 /// second is the index into the MachineConstantPool that this is, the third
1572 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001573 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001574 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1575 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1576
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001577 // If this is the first entry of the pool, mark it.
1578 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001579 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001580 InConstantPool = true;
1581 }
1582
Lang Hames9ff69c82015-04-24 19:11:51 +00001583 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001584
1585 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1586 if (MCPE.isMachineConstantPoolEntry())
1587 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1588 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001589 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001590 return;
1591 }
Tim Northovera603c402015-05-31 19:22:07 +00001592 case ARM::JUMPTABLE_ADDRS:
1593 EmitJumpTableAddrs(MI);
1594 return;
1595 case ARM::JUMPTABLE_INSTS:
1596 EmitJumpTableInsts(MI);
1597 return;
1598 case ARM::JUMPTABLE_TBB:
1599 case ARM::JUMPTABLE_TBH:
1600 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1601 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001602 case ARM::t2BR_JT: {
1603 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001604 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001605 .addReg(ARM::PC)
1606 .addReg(MI->getOperand(0).getReg())
1607 // Add predicate operands.
1608 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001609 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001610 return;
1611 }
Tim Northovera603c402015-05-31 19:22:07 +00001612 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001613 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001614 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1615 // Lower and emit the PC label, then the instruction itself.
1616 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1617 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1618 .addReg(MI->getOperand(0).getReg())
1619 .addReg(MI->getOperand(1).getReg())
1620 // Add predicate operands.
1621 .addImm(ARMCC::AL)
1622 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001623 return;
1624 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001625 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001626 case ARM::BR_JTr: {
1627 // Lower and emit the instruction itself, then the jump table following it.
1628 // mov pc, target
1629 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001630 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001631 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001632 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001633 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1634 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001635 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001636 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1637 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001638 // Add 's' bit operand (always reg0 for this)
1639 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001640 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001641 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001642 return;
1643 }
1644 case ARM::BR_JTm: {
1645 // Lower and emit the instruction itself, then the jump table following it.
1646 // ldr pc, target
1647 MCInst TmpInst;
1648 if (MI->getOperand(1).getReg() == 0) {
1649 // literal offset
1650 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001651 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1652 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1653 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001654 } else {
1655 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001656 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1657 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1658 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1659 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001660 }
1661 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001662 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1663 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001664 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001665 return;
1666 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001667 case ARM::BR_JTadd: {
1668 // Lower and emit the instruction itself, then the jump table following it.
1669 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001670 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001671 .addReg(ARM::PC)
1672 .addReg(MI->getOperand(0).getReg())
1673 .addReg(MI->getOperand(1).getReg())
1674 // Add predicate operands.
1675 .addImm(ARMCC::AL)
1676 .addReg(0)
1677 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001678 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001679 return;
1680 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001681 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001682 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001683 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001684 case ARM::TRAP: {
1685 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1686 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001687 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001688 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001689 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001690 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001691 return;
1692 }
1693 break;
1694 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001695 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001696 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001697 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001698 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001699 return;
1700 }
Jim Grosbach85030542010-09-23 18:05:37 +00001701 case ARM::tTRAP: {
1702 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1703 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001704 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001705 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001706 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001707 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001708 return;
1709 }
1710 break;
1711 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001712 case ARM::t2Int_eh_sjlj_setjmp:
1713 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001714 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001715 // Two incoming args: GPR:$src, GPR:$val
1716 // mov $val, pc
1717 // adds $val, #7
1718 // str $val, [$src, #4]
1719 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001720 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001721 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001722 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001723 unsigned SrcReg = MI->getOperand(0).getReg();
1724 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001725 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001726 OutStreamer->AddComment("eh_setjmp begin");
1727 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001728 .addReg(ValReg)
1729 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001730 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001731 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001732 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001733
Lang Hames9ff69c82015-04-24 19:11:51 +00001734 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001735 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001736 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737 .addReg(ARM::CPSR)
1738 .addReg(ValReg)
1739 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001740 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001741 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001742 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001743
Lang Hames9ff69c82015-04-24 19:11:51 +00001744 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001745 .addReg(ValReg)
1746 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001747 // The offset immediate is #4. The operand value is scaled by 4 for the
1748 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001749 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001750 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001751 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001752 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001753
Lang Hames9ff69c82015-04-24 19:11:51 +00001754 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755 .addReg(ARM::R0)
1756 .addReg(ARM::CPSR)
1757 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001758 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001759 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001760 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001761
Jim Grosbach13760bd2015-05-30 01:25:56 +00001762 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001763 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001764 .addExpr(SymbolExpr)
1765 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001766 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767
Lang Hames9ff69c82015-04-24 19:11:51 +00001768 OutStreamer->AddComment("eh_setjmp end");
1769 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001770 .addReg(ARM::R0)
1771 .addReg(ARM::CPSR)
1772 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001773 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001774 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001775 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001776
Lang Hames9ff69c82015-04-24 19:11:51 +00001777 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001778 return;
1779 }
1780
Jim Grosbachc0aed712010-09-23 23:33:56 +00001781 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001782 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001783 // Two incoming args: GPR:$src, GPR:$val
1784 // add $val, pc, #8
1785 // str $val, [$src, #+4]
1786 // mov r0, #0
1787 // add pc, pc, #0
1788 // mov r0, #1
1789 unsigned SrcReg = MI->getOperand(0).getReg();
1790 unsigned ValReg = MI->getOperand(1).getReg();
1791
Lang Hames9ff69c82015-04-24 19:11:51 +00001792 OutStreamer->AddComment("eh_setjmp begin");
1793 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001794 .addReg(ValReg)
1795 .addReg(ARM::PC)
1796 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001797 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798 .addImm(ARMCC::AL)
1799 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001800 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001801 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001802
Lang Hames9ff69c82015-04-24 19:11:51 +00001803 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001804 .addReg(ValReg)
1805 .addReg(SrcReg)
1806 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001807 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001809 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810
Lang Hames9ff69c82015-04-24 19:11:51 +00001811 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addReg(ARM::R0)
1813 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001814 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815 .addImm(ARMCC::AL)
1816 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001817 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001818 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001819
Lang Hames9ff69c82015-04-24 19:11:51 +00001820 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001821 .addReg(ARM::PC)
1822 .addReg(ARM::PC)
1823 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001824 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825 .addImm(ARMCC::AL)
1826 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001827 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001828 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001829
Lang Hames9ff69c82015-04-24 19:11:51 +00001830 OutStreamer->AddComment("eh_setjmp end");
1831 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001832 .addReg(ARM::R0)
1833 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001834 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001835 .addImm(ARMCC::AL)
1836 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001837 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001838 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001839 return;
1840 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001841 case ARM::Int_eh_sjlj_longjmp: {
1842 // ldr sp, [$src, #8]
1843 // ldr $scratch, [$src, #4]
1844 // ldr r7, [$src]
1845 // bx $scratch
1846 unsigned SrcReg = MI->getOperand(0).getReg();
1847 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001848 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001849 .addReg(ARM::SP)
1850 .addReg(SrcReg)
1851 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001852 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001853 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001854 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001855
Lang Hames9ff69c82015-04-24 19:11:51 +00001856 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001857 .addReg(ScratchReg)
1858 .addReg(SrcReg)
1859 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001860 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001861 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001862 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001863
Lang Hames9ff69c82015-04-24 19:11:51 +00001864 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001865 .addReg(ARM::R7)
1866 .addReg(SrcReg)
1867 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001868 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001869 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001870 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871
Lang Hames9ff69c82015-04-24 19:11:51 +00001872 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001873 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001874 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001876 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001877 return;
1878 }
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001879 case ARM::tInt_eh_sjlj_longjmp:
1880 case ARM::tInt_WIN_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001881 // ldr $scratch, [$src, #8]
1882 // mov sp, $scratch
1883 // ldr $scratch, [$src, #4]
1884 // ldr r7, [$src]
1885 // bx $scratch
1886 unsigned SrcReg = MI->getOperand(0).getReg();
1887 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001888
Lang Hames9ff69c82015-04-24 19:11:51 +00001889 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001890 .addReg(ScratchReg)
1891 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001892 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001893 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001894 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001895 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001896 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001897 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001898
Lang Hames9ff69c82015-04-24 19:11:51 +00001899 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001900 .addReg(ARM::SP)
1901 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001902 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001903 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001904 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001905
Lang Hames9ff69c82015-04-24 19:11:51 +00001906 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001907 .addReg(ScratchReg)
1908 .addReg(SrcReg)
1909 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001910 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001911 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001912 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001913
Lang Hames9ff69c82015-04-24 19:11:51 +00001914 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001915 .addReg(Opc == ARM::tInt_WIN_eh_sjlj_longjmp ? ARM::R11 : ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001916 .addReg(SrcReg)
1917 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001918 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001919 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001920 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001921
Lang Hames9ff69c82015-04-24 19:11:51 +00001922 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001923 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001924 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001925 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001926 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001927 return;
1928 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001929 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001930
Chris Lattner71eb0772009-10-19 20:20:46 +00001931 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001932 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001933
Lang Hames9ff69c82015-04-24 19:11:51 +00001934 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001935}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001936
1937//===----------------------------------------------------------------------===//
1938// Target Registry Stuff
1939//===----------------------------------------------------------------------===//
1940
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001941// Force static initialization.
1942extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001943 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1944 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1945 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1946 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001947}