| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1 | //===-- DSInstructions.td - DS Instruction Defintions ---------------------===// |
| 2 | // |
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | |
| 9 | class DS_Pseudo <string opName, dag outs, dag ins, string asmOps, list<dag> pattern=[]> : |
| 10 | InstSI <outs, ins, "", pattern>, |
| 11 | SIMCInstr <opName, SIEncodingFamily.NONE> { |
| 12 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 13 | let LGKM_CNT = 1; |
| 14 | let DS = 1; |
| Matt Arsenault | 10c17ca | 2016-10-06 10:13:23 +0000 | [diff] [blame] | 15 | let Size = 8; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 16 | let UseNamedOperandTable = 1; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 17 | |
| 18 | // Most instruction load and store data, so set this as the default. |
| 19 | let mayLoad = 1; |
| 20 | let mayStore = 1; |
| Stanislav Mekhanoshin | bb98841 | 2019-03-01 07:59:17 +0000 | [diff] [blame] | 21 | let maybeAtomic = 1; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 22 | |
| 23 | let hasSideEffects = 0; |
| 24 | let SchedRW = [WriteLDS]; |
| 25 | |
| 26 | let isPseudo = 1; |
| 27 | let isCodeGenOnly = 1; |
| 28 | |
| 29 | let AsmMatchConverter = "cvtDS"; |
| 30 | |
| 31 | string Mnemonic = opName; |
| 32 | string AsmOperands = asmOps; |
| 33 | |
| 34 | // Well these bits a kind of hack because it would be more natural |
| 35 | // to test "outs" and "ins" dags for the presence of particular operands |
| 36 | bits<1> has_vdst = 1; |
| 37 | bits<1> has_addr = 1; |
| 38 | bits<1> has_data0 = 1; |
| 39 | bits<1> has_data1 = 1; |
| 40 | |
| Dmitry Preobrazhensky | 8d879c8 | 2019-07-15 14:37:57 +0000 | [diff] [blame] | 41 | bits<1> has_gws_data0 = 0; // data0 is encoded as addr |
| 42 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 43 | bits<1> has_offset = 1; // has "offset" that should be split to offset0,1 |
| 44 | bits<1> has_offset0 = 1; |
| 45 | bits<1> has_offset1 = 1; |
| 46 | |
| 47 | bits<1> has_gds = 1; |
| 48 | bits<1> gdsValue = 0; // if has_gds == 0 set gds to this value |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 49 | |
| 50 | bits<1> has_m0_read = 1; |
| 51 | |
| 52 | let Uses = !if(has_m0_read, [M0, EXEC], [EXEC]); |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 53 | } |
| 54 | |
| 55 | class DS_Real <DS_Pseudo ds> : |
| 56 | InstSI <ds.OutOperandList, ds.InOperandList, ds.Mnemonic # " " # ds.AsmOperands, []>, |
| 57 | Enc64 { |
| 58 | |
| 59 | let isPseudo = 0; |
| 60 | let isCodeGenOnly = 0; |
| 61 | |
| 62 | // copy relevant pseudo op flags |
| 63 | let SubtargetPredicate = ds.SubtargetPredicate; |
| Stanislav Mekhanoshin | 7938424 | 2019-07-15 17:49:25 +0000 | [diff] [blame] | 64 | let OtherPredicates = ds.OtherPredicates; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 65 | let AsmMatchConverter = ds.AsmMatchConverter; |
| 66 | |
| 67 | // encoding fields |
| 68 | bits<8> vdst; |
| 69 | bits<1> gds; |
| 70 | bits<8> addr; |
| 71 | bits<8> data0; |
| 72 | bits<8> data1; |
| 73 | bits<8> offset0; |
| 74 | bits<8> offset1; |
| 75 | |
| 76 | bits<16> offset; |
| 77 | let offset0 = !if(ds.has_offset, offset{7-0}, ?); |
| 78 | let offset1 = !if(ds.has_offset, offset{15-8}, ?); |
| 79 | } |
| 80 | |
| 81 | |
| 82 | // DS Pseudo instructions |
| 83 | |
| 84 | class DS_1A1D_NORET<string opName, RegisterClass rc = VGPR_32> |
| 85 | : DS_Pseudo<opName, |
| 86 | (outs), |
| 87 | (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds), |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 88 | "$addr, $data0$offset$gds"> { |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 89 | |
| 90 | let has_data1 = 0; |
| 91 | let has_vdst = 0; |
| 92 | } |
| 93 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 94 | multiclass DS_1A1D_NORET_mc<string opName, RegisterClass rc = VGPR_32> { |
| 95 | def "" : DS_1A1D_NORET<opName, rc>, |
| 96 | AtomicNoRet<opName, 0>; |
| 97 | |
| 98 | let has_m0_read = 0 in { |
| 99 | def _gfx9 : DS_1A1D_NORET<opName, rc>, |
| 100 | AtomicNoRet<opName#"_gfx9", 0>; |
| 101 | } |
| 102 | } |
| 103 | |
| Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 104 | class DS_1A2D_NORET<string opName, RegisterClass rc = VGPR_32> |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 105 | : DS_Pseudo<opName, |
| 106 | (outs), |
| 107 | (ins VGPR_32:$addr, rc:$data0, rc:$data1, offset:$offset, gds:$gds), |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 108 | "$addr, $data0, $data1"#"$offset"#"$gds"> { |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 109 | |
| 110 | let has_vdst = 0; |
| 111 | } |
| 112 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 113 | multiclass DS_1A2D_NORET_mc<string opName, RegisterClass rc = VGPR_32> { |
| 114 | def "" : DS_1A2D_NORET<opName, rc>, |
| 115 | AtomicNoRet<opName, 0>; |
| 116 | |
| 117 | let has_m0_read = 0 in { |
| 118 | def _gfx9 : DS_1A2D_NORET<opName, rc>, |
| 119 | AtomicNoRet<opName#"_gfx9", 0>; |
| 120 | } |
| 121 | } |
| 122 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 123 | class DS_1A2D_Off8_NORET <string opName, RegisterClass rc = VGPR_32> |
| 124 | : DS_Pseudo<opName, |
| 125 | (outs), |
| 126 | (ins VGPR_32:$addr, rc:$data0, rc:$data1, |
| 127 | offset0:$offset0, offset1:$offset1, gds:$gds), |
| 128 | "$addr, $data0, $data1$offset0$offset1$gds"> { |
| 129 | |
| 130 | let has_vdst = 0; |
| 131 | let has_offset = 0; |
| 132 | let AsmMatchConverter = "cvtDSOffset01"; |
| 133 | } |
| 134 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 135 | multiclass DS_1A2D_Off8_NORET_mc <string opName, RegisterClass rc = VGPR_32> { |
| 136 | def "" : DS_1A2D_Off8_NORET<opName, rc>; |
| 137 | |
| 138 | let has_m0_read = 0 in { |
| 139 | def _gfx9 : DS_1A2D_Off8_NORET<opName, rc>; |
| 140 | } |
| 141 | } |
| 142 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 143 | class DS_1A1D_RET <string opName, RegisterClass rc = VGPR_32> |
| 144 | : DS_Pseudo<opName, |
| 145 | (outs rc:$vdst), |
| 146 | (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds), |
| 147 | "$vdst, $addr, $data0$offset$gds"> { |
| 148 | |
| 149 | let hasPostISelHook = 1; |
| 150 | let has_data1 = 0; |
| 151 | } |
| 152 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 153 | multiclass DS_1A1D_RET_mc <string opName, RegisterClass rc = VGPR_32, |
| 154 | string NoRetOp = ""> { |
| 155 | def "" : DS_1A1D_RET<opName, rc>, |
| 156 | AtomicNoRet<NoRetOp, !if(!eq(NoRetOp, ""), 0, 1)>; |
| 157 | |
| 158 | let has_m0_read = 0 in { |
| 159 | def _gfx9 : DS_1A1D_RET<opName, rc>, |
| 160 | AtomicNoRet<!if(!eq(NoRetOp, ""), "", NoRetOp#"_gfx9"), |
| 161 | !if(!eq(NoRetOp, ""), 0, 1)>; |
| 162 | } |
| 163 | } |
| 164 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 165 | class DS_1A2D_RET<string opName, |
| Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 166 | RegisterClass rc = VGPR_32, |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 167 | RegisterClass src = rc> |
| 168 | : DS_Pseudo<opName, |
| 169 | (outs rc:$vdst), |
| 170 | (ins VGPR_32:$addr, src:$data0, src:$data1, offset:$offset, gds:$gds), |
| 171 | "$vdst, $addr, $data0, $data1$offset$gds"> { |
| 172 | |
| 173 | let hasPostISelHook = 1; |
| 174 | } |
| 175 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 176 | multiclass DS_1A2D_RET_mc<string opName, |
| 177 | RegisterClass rc = VGPR_32, |
| 178 | string NoRetOp = "", |
| 179 | RegisterClass src = rc> { |
| 180 | def "" : DS_1A2D_RET<opName, rc, src>, |
| 181 | AtomicNoRet<NoRetOp, !if(!eq(NoRetOp, ""), 0, 1)>; |
| 182 | |
| 183 | let has_m0_read = 0 in { |
| 184 | def _gfx9 : DS_1A2D_RET<opName, rc, src>, |
| 185 | AtomicNoRet<NoRetOp#"_gfx9", !if(!eq(NoRetOp, ""), 0, 1)>; |
| 186 | } |
| 187 | } |
| 188 | |
| Dmitry Preobrazhensky | 7184c44 | 2017-04-12 14:29:45 +0000 | [diff] [blame] | 189 | class DS_1A2D_Off8_RET<string opName, |
| 190 | RegisterClass rc = VGPR_32, |
| 191 | RegisterClass src = rc> |
| 192 | : DS_Pseudo<opName, |
| 193 | (outs rc:$vdst), |
| 194 | (ins VGPR_32:$addr, src:$data0, src:$data1, offset0:$offset0, offset1:$offset1, gds:$gds), |
| 195 | "$vdst, $addr, $data0, $data1$offset0$offset1$gds"> { |
| 196 | |
| 197 | let has_offset = 0; |
| 198 | let AsmMatchConverter = "cvtDSOffset01"; |
| 199 | |
| 200 | let hasPostISelHook = 1; |
| 201 | } |
| 202 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 203 | multiclass DS_1A2D_Off8_RET_mc<string opName, |
| 204 | RegisterClass rc = VGPR_32, |
| 205 | RegisterClass src = rc> { |
| 206 | def "" : DS_1A2D_Off8_RET<opName, rc, src>; |
| 207 | |
| 208 | let has_m0_read = 0 in { |
| 209 | def _gfx9 : DS_1A2D_Off8_RET<opName, rc, src>; |
| 210 | } |
| 211 | } |
| 212 | |
| 213 | |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 214 | class DS_1A_RET<string opName, RegisterClass rc = VGPR_32, bit HasTiedOutput = 0, Operand ofs = offset> |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 215 | : DS_Pseudo<opName, |
| 216 | (outs rc:$vdst), |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 217 | !if(HasTiedOutput, |
| 218 | (ins VGPR_32:$addr, ofs:$offset, gds:$gds, rc:$vdst_in), |
| 219 | (ins VGPR_32:$addr, ofs:$offset, gds:$gds)), |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 220 | "$vdst, $addr$offset$gds"> { |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 221 | let Constraints = !if(HasTiedOutput, "$vdst = $vdst_in", ""); |
| 222 | let DisableEncoding = !if(HasTiedOutput, "$vdst_in", ""); |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 223 | let has_data0 = 0; |
| 224 | let has_data1 = 0; |
| 225 | } |
| 226 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 227 | multiclass DS_1A_RET_mc<string opName, RegisterClass rc = VGPR_32, bit HasTiedOutput = 0, Operand ofs = offset> { |
| 228 | def "" : DS_1A_RET<opName, rc, HasTiedOutput, ofs>; |
| 229 | |
| 230 | let has_m0_read = 0 in { |
| 231 | def _gfx9 : DS_1A_RET<opName, rc, HasTiedOutput, ofs>; |
| 232 | } |
| 233 | } |
| 234 | |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 235 | class DS_1A_RET_Tied<string opName, RegisterClass rc = VGPR_32> : |
| 236 | DS_1A_RET<opName, rc, 1>; |
| 237 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 238 | class DS_1A_Off8_RET <string opName, RegisterClass rc = VGPR_32> |
| 239 | : DS_Pseudo<opName, |
| 240 | (outs rc:$vdst), |
| 241 | (ins VGPR_32:$addr, offset0:$offset0, offset1:$offset1, gds:$gds), |
| 242 | "$vdst, $addr$offset0$offset1$gds"> { |
| 243 | |
| 244 | let has_offset = 0; |
| 245 | let has_data0 = 0; |
| 246 | let has_data1 = 0; |
| 247 | let AsmMatchConverter = "cvtDSOffset01"; |
| 248 | } |
| 249 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 250 | multiclass DS_1A_Off8_RET_mc <string opName, RegisterClass rc = VGPR_32> { |
| 251 | def "" : DS_1A_Off8_RET<opName, rc>; |
| 252 | |
| 253 | let has_m0_read = 0 in { |
| 254 | def _gfx9 : DS_1A_Off8_RET<opName, rc>; |
| 255 | } |
| 256 | } |
| 257 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 258 | class DS_1A_RET_GDS <string opName> : DS_Pseudo<opName, |
| 259 | (outs VGPR_32:$vdst), |
| 260 | (ins VGPR_32:$addr, offset:$offset), |
| 261 | "$vdst, $addr$offset gds"> { |
| 262 | |
| 263 | let has_data0 = 0; |
| 264 | let has_data1 = 0; |
| 265 | let has_gds = 0; |
| 266 | let gdsValue = 1; |
| Artem Tamazov | 43b6156 | 2017-02-03 12:47:30 +0000 | [diff] [blame] | 267 | let AsmMatchConverter = "cvtDSGds"; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | class DS_0A_RET <string opName> : DS_Pseudo<opName, |
| 271 | (outs VGPR_32:$vdst), |
| 272 | (ins offset:$offset, gds:$gds), |
| 273 | "$vdst$offset$gds"> { |
| 274 | |
| 275 | let mayLoad = 1; |
| 276 | let mayStore = 1; |
| 277 | |
| 278 | let has_addr = 0; |
| 279 | let has_data0 = 0; |
| 280 | let has_data1 = 0; |
| 281 | } |
| 282 | |
| 283 | class DS_1A <string opName> : DS_Pseudo<opName, |
| 284 | (outs), |
| 285 | (ins VGPR_32:$addr, offset:$offset, gds:$gds), |
| 286 | "$addr$offset$gds"> { |
| 287 | |
| 288 | let mayLoad = 1; |
| 289 | let mayStore = 1; |
| 290 | |
| 291 | let has_vdst = 0; |
| 292 | let has_data0 = 0; |
| 293 | let has_data1 = 0; |
| 294 | } |
| 295 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 296 | multiclass DS_1A_mc <string opName> { |
| 297 | def "" : DS_1A<opName>; |
| 298 | |
| 299 | let has_m0_read = 0 in { |
| 300 | def _gfx9 : DS_1A<opName>; |
| 301 | } |
| 302 | } |
| 303 | |
| 304 | |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 305 | class DS_GWS <string opName, dag ins, string asmOps> |
| 306 | : DS_Pseudo<opName, (outs), ins, asmOps> { |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 307 | |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 308 | let has_vdst = 0; |
| 309 | let has_addr = 0; |
| 310 | let has_data0 = 0; |
| 311 | let has_data1 = 0; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 312 | |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 313 | let has_gds = 0; |
| 314 | let gdsValue = 1; |
| 315 | let AsmMatchConverter = "cvtDSGds"; |
| 316 | } |
| 317 | |
| 318 | class DS_GWS_0D <string opName> |
| 319 | : DS_GWS<opName, |
| Matt Arsenault | 85f3890 | 2019-07-19 19:47:30 +0000 | [diff] [blame] | 320 | (ins offset:$offset, gds:$gds), "$offset gds"> { |
| 321 | let hasSideEffects = 1; |
| 322 | } |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 323 | |
| 324 | class DS_GWS_1D <string opName> |
| 325 | : DS_GWS<opName, |
| 326 | (ins VGPR_32:$data0, offset:$offset, gds:$gds), "$data0$offset gds"> { |
| 327 | |
| Dmitry Preobrazhensky | 8d879c8 | 2019-07-15 14:37:57 +0000 | [diff] [blame] | 328 | let has_gws_data0 = 1; |
| Matt Arsenault | 85f3890 | 2019-07-19 19:47:30 +0000 | [diff] [blame] | 329 | let hasSideEffects = 1; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 330 | } |
| 331 | |
| Matt Arsenault | 7812498 | 2017-02-28 20:15:46 +0000 | [diff] [blame] | 332 | class DS_VOID <string opName> : DS_Pseudo<opName, |
| 333 | (outs), (ins), ""> { |
| 334 | let mayLoad = 0; |
| 335 | let mayStore = 0; |
| 336 | let hasSideEffects = 1; |
| 337 | let UseNamedOperandTable = 0; |
| 338 | let AsmMatchConverter = ""; |
| 339 | |
| 340 | let has_vdst = 0; |
| 341 | let has_addr = 0; |
| 342 | let has_data0 = 0; |
| 343 | let has_data1 = 0; |
| 344 | let has_offset = 0; |
| 345 | let has_offset0 = 0; |
| 346 | let has_offset1 = 0; |
| 347 | let has_gds = 0; |
| 348 | } |
| 349 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 350 | class DS_1A1D_PERMUTE <string opName, SDPatternOperator node = null_frag> |
| 351 | : DS_Pseudo<opName, |
| 352 | (outs VGPR_32:$vdst), |
| 353 | (ins VGPR_32:$addr, VGPR_32:$data0, offset:$offset), |
| 354 | "$vdst, $addr, $data0$offset", |
| 355 | [(set i32:$vdst, |
| 356 | (node (DS1Addr1Offset i32:$addr, i16:$offset), i32:$data0))] > { |
| 357 | |
| 358 | let mayLoad = 0; |
| 359 | let mayStore = 0; |
| 360 | let isConvergent = 1; |
| 361 | |
| 362 | let has_data1 = 0; |
| 363 | let has_gds = 0; |
| 364 | } |
| 365 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 366 | defm DS_ADD_U32 : DS_1A1D_NORET_mc<"ds_add_u32">; |
| 367 | defm DS_SUB_U32 : DS_1A1D_NORET_mc<"ds_sub_u32">; |
| 368 | defm DS_RSUB_U32 : DS_1A1D_NORET_mc<"ds_rsub_u32">; |
| 369 | defm DS_INC_U32 : DS_1A1D_NORET_mc<"ds_inc_u32">; |
| 370 | defm DS_DEC_U32 : DS_1A1D_NORET_mc<"ds_dec_u32">; |
| 371 | defm DS_MIN_I32 : DS_1A1D_NORET_mc<"ds_min_i32">; |
| 372 | defm DS_MAX_I32 : DS_1A1D_NORET_mc<"ds_max_i32">; |
| 373 | defm DS_MIN_U32 : DS_1A1D_NORET_mc<"ds_min_u32">; |
| 374 | defm DS_MAX_U32 : DS_1A1D_NORET_mc<"ds_max_u32">; |
| 375 | defm DS_AND_B32 : DS_1A1D_NORET_mc<"ds_and_b32">; |
| 376 | defm DS_OR_B32 : DS_1A1D_NORET_mc<"ds_or_b32">; |
| 377 | defm DS_XOR_B32 : DS_1A1D_NORET_mc<"ds_xor_b32">; |
| 378 | defm DS_ADD_F32 : DS_1A1D_NORET_mc<"ds_add_f32">; |
| 379 | defm DS_MIN_F32 : DS_1A1D_NORET_mc<"ds_min_f32">; |
| 380 | defm DS_MAX_F32 : DS_1A1D_NORET_mc<"ds_max_f32">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 381 | |
| 382 | let mayLoad = 0 in { |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 383 | defm DS_WRITE_B8 : DS_1A1D_NORET_mc<"ds_write_b8">; |
| 384 | defm DS_WRITE_B16 : DS_1A1D_NORET_mc<"ds_write_b16">; |
| 385 | defm DS_WRITE_B32 : DS_1A1D_NORET_mc<"ds_write_b32">; |
| 386 | defm DS_WRITE2_B32 : DS_1A2D_Off8_NORET_mc<"ds_write2_b32">; |
| 387 | defm DS_WRITE2ST64_B32: DS_1A2D_Off8_NORET_mc<"ds_write2st64_b32">; |
| 388 | |
| 389 | |
| 390 | let has_m0_read = 0 in { |
| Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 391 | |
| 392 | let SubtargetPredicate = HasD16LoadStore in { |
| 393 | def DS_WRITE_B8_D16_HI : DS_1A1D_NORET<"ds_write_b8_d16_hi">; |
| 394 | def DS_WRITE_B16_D16_HI : DS_1A1D_NORET<"ds_write_b16_d16_hi">; |
| 395 | } |
| 396 | |
| Matt Arsenault | efa1d65 | 2017-09-01 18:38:02 +0000 | [diff] [blame] | 397 | let SubtargetPredicate = HasDSAddTid in { |
| 398 | def DS_WRITE_ADDTID_B32 : DS_1A1D_NORET<"ds_write_addtid_b32">; |
| 399 | } |
| 400 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 401 | } // End has_m0_read = 0 |
| 402 | } // End mayLoad = 0 |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 403 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 404 | defm DS_MSKOR_B32 : DS_1A2D_NORET_mc<"ds_mskor_b32">; |
| 405 | defm DS_CMPST_B32 : DS_1A2D_NORET_mc<"ds_cmpst_b32">; |
| 406 | defm DS_CMPST_F32 : DS_1A2D_NORET_mc<"ds_cmpst_f32">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 407 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 408 | defm DS_ADD_U64 : DS_1A1D_NORET_mc<"ds_add_u64", VReg_64>; |
| 409 | defm DS_SUB_U64 : DS_1A1D_NORET_mc<"ds_sub_u64", VReg_64>; |
| 410 | defm DS_RSUB_U64 : DS_1A1D_NORET_mc<"ds_rsub_u64", VReg_64>; |
| 411 | defm DS_INC_U64 : DS_1A1D_NORET_mc<"ds_inc_u64", VReg_64>; |
| 412 | defm DS_DEC_U64 : DS_1A1D_NORET_mc<"ds_dec_u64", VReg_64>; |
| 413 | defm DS_MIN_I64 : DS_1A1D_NORET_mc<"ds_min_i64", VReg_64>; |
| 414 | defm DS_MAX_I64 : DS_1A1D_NORET_mc<"ds_max_i64", VReg_64>; |
| 415 | defm DS_MIN_U64 : DS_1A1D_NORET_mc<"ds_min_u64", VReg_64>; |
| 416 | defm DS_MAX_U64 : DS_1A1D_NORET_mc<"ds_max_u64", VReg_64>; |
| 417 | defm DS_AND_B64 : DS_1A1D_NORET_mc<"ds_and_b64", VReg_64>; |
| 418 | defm DS_OR_B64 : DS_1A1D_NORET_mc<"ds_or_b64", VReg_64>; |
| 419 | defm DS_XOR_B64 : DS_1A1D_NORET_mc<"ds_xor_b64", VReg_64>; |
| 420 | defm DS_MSKOR_B64 : DS_1A2D_NORET_mc<"ds_mskor_b64", VReg_64>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 421 | let mayLoad = 0 in { |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 422 | defm DS_WRITE_B64 : DS_1A1D_NORET_mc<"ds_write_b64", VReg_64>; |
| 423 | defm DS_WRITE2_B64 : DS_1A2D_Off8_NORET_mc<"ds_write2_b64", VReg_64>; |
| 424 | defm DS_WRITE2ST64_B64: DS_1A2D_Off8_NORET_mc<"ds_write2st64_b64", VReg_64>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 425 | } |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 426 | defm DS_CMPST_B64 : DS_1A2D_NORET_mc<"ds_cmpst_b64", VReg_64>; |
| 427 | defm DS_CMPST_F64 : DS_1A2D_NORET_mc<"ds_cmpst_f64", VReg_64>; |
| 428 | defm DS_MIN_F64 : DS_1A1D_NORET_mc<"ds_min_f64", VReg_64>; |
| 429 | defm DS_MAX_F64 : DS_1A1D_NORET_mc<"ds_max_f64", VReg_64>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 430 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 431 | defm DS_ADD_RTN_U32 : DS_1A1D_RET_mc<"ds_add_rtn_u32", VGPR_32, "ds_add_u32">; |
| 432 | defm DS_ADD_RTN_F32 : DS_1A1D_RET_mc<"ds_add_rtn_f32", VGPR_32, "ds_add_f32">; |
| 433 | defm DS_SUB_RTN_U32 : DS_1A1D_RET_mc<"ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">; |
| 434 | defm DS_RSUB_RTN_U32 : DS_1A1D_RET_mc<"ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">; |
| 435 | defm DS_INC_RTN_U32 : DS_1A1D_RET_mc<"ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">; |
| 436 | defm DS_DEC_RTN_U32 : DS_1A1D_RET_mc<"ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">; |
| 437 | defm DS_MIN_RTN_I32 : DS_1A1D_RET_mc<"ds_min_rtn_i32", VGPR_32, "ds_min_i32">; |
| 438 | defm DS_MAX_RTN_I32 : DS_1A1D_RET_mc<"ds_max_rtn_i32", VGPR_32, "ds_max_i32">; |
| 439 | defm DS_MIN_RTN_U32 : DS_1A1D_RET_mc<"ds_min_rtn_u32", VGPR_32, "ds_min_u32">; |
| 440 | defm DS_MAX_RTN_U32 : DS_1A1D_RET_mc<"ds_max_rtn_u32", VGPR_32, "ds_max_u32">; |
| 441 | defm DS_AND_RTN_B32 : DS_1A1D_RET_mc<"ds_and_rtn_b32", VGPR_32, "ds_and_b32">; |
| 442 | defm DS_OR_RTN_B32 : DS_1A1D_RET_mc<"ds_or_rtn_b32", VGPR_32, "ds_or_b32">; |
| 443 | defm DS_XOR_RTN_B32 : DS_1A1D_RET_mc<"ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">; |
| 444 | defm DS_MSKOR_RTN_B32 : DS_1A2D_RET_mc<"ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">; |
| 445 | defm DS_CMPST_RTN_B32 : DS_1A2D_RET_mc<"ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">; |
| 446 | defm DS_CMPST_RTN_F32 : DS_1A2D_RET_mc<"ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">; |
| Daniil Fukalov | d5fca55 | 2018-01-17 14:05:05 +0000 | [diff] [blame] | 447 | defm DS_MIN_RTN_F32 : DS_1A1D_RET_mc<"ds_min_rtn_f32", VGPR_32, "ds_min_f32">; |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 448 | defm DS_MAX_RTN_F32 : DS_1A1D_RET_mc<"ds_max_rtn_f32", VGPR_32, "ds_max_f32">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 449 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 450 | defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET_mc<"ds_wrxchg_rtn_b32">; |
| 451 | defm DS_WRXCHG2_RTN_B32 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2_rtn_b32", VReg_64, VGPR_32>; |
| 452 | defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2st64_rtn_b32", VReg_64, VGPR_32>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 453 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 454 | defm DS_ADD_RTN_U64 : DS_1A1D_RET_mc<"ds_add_rtn_u64", VReg_64, "ds_add_u64">; |
| 455 | defm DS_SUB_RTN_U64 : DS_1A1D_RET_mc<"ds_sub_rtn_u64", VReg_64, "ds_sub_u64">; |
| 456 | defm DS_RSUB_RTN_U64 : DS_1A1D_RET_mc<"ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">; |
| 457 | defm DS_INC_RTN_U64 : DS_1A1D_RET_mc<"ds_inc_rtn_u64", VReg_64, "ds_inc_u64">; |
| 458 | defm DS_DEC_RTN_U64 : DS_1A1D_RET_mc<"ds_dec_rtn_u64", VReg_64, "ds_dec_u64">; |
| 459 | defm DS_MIN_RTN_I64 : DS_1A1D_RET_mc<"ds_min_rtn_i64", VReg_64, "ds_min_i64">; |
| 460 | defm DS_MAX_RTN_I64 : DS_1A1D_RET_mc<"ds_max_rtn_i64", VReg_64, "ds_max_i64">; |
| 461 | defm DS_MIN_RTN_U64 : DS_1A1D_RET_mc<"ds_min_rtn_u64", VReg_64, "ds_min_u64">; |
| 462 | defm DS_MAX_RTN_U64 : DS_1A1D_RET_mc<"ds_max_rtn_u64", VReg_64, "ds_max_u64">; |
| 463 | defm DS_AND_RTN_B64 : DS_1A1D_RET_mc<"ds_and_rtn_b64", VReg_64, "ds_and_b64">; |
| 464 | defm DS_OR_RTN_B64 : DS_1A1D_RET_mc<"ds_or_rtn_b64", VReg_64, "ds_or_b64">; |
| 465 | defm DS_XOR_RTN_B64 : DS_1A1D_RET_mc<"ds_xor_rtn_b64", VReg_64, "ds_xor_b64">; |
| 466 | defm DS_MSKOR_RTN_B64 : DS_1A2D_RET_mc<"ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">; |
| 467 | defm DS_CMPST_RTN_B64 : DS_1A2D_RET_mc<"ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">; |
| 468 | defm DS_CMPST_RTN_F64 : DS_1A2D_RET_mc<"ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">; |
| 469 | defm DS_MIN_RTN_F64 : DS_1A1D_RET_mc<"ds_min_rtn_f64", VReg_64, "ds_min_f64">; |
| 470 | defm DS_MAX_RTN_F64 : DS_1A1D_RET_mc<"ds_max_rtn_f64", VReg_64, "ds_max_f64">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 471 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 472 | defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET_mc<"ds_wrxchg_rtn_b64", VReg_64>; |
| 473 | defm DS_WRXCHG2_RTN_B64 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2_rtn_b64", VReg_128, VReg_64>; |
| 474 | defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2st64_rtn_b64", VReg_128, VReg_64>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 475 | |
| Matt Arsenault | 8ad1dec | 2019-06-20 20:54:32 +0000 | [diff] [blame] | 476 | let isConvergent = 1, usesCustomInserter = 1 in { |
| Matt Arsenault | 4d55d02 | 2019-06-19 19:55:27 +0000 | [diff] [blame] | 477 | def DS_GWS_INIT : DS_GWS_1D<"ds_gws_init"> { |
| 478 | let mayLoad = 0; |
| 479 | } |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 480 | def DS_GWS_SEMA_V : DS_GWS_0D<"ds_gws_sema_v">; |
| 481 | def DS_GWS_SEMA_BR : DS_GWS_1D<"ds_gws_sema_br">; |
| 482 | def DS_GWS_SEMA_P : DS_GWS_0D<"ds_gws_sema_p">; |
| 483 | def DS_GWS_BARRIER : DS_GWS_1D<"ds_gws_barrier">; |
| Matt Arsenault | 4d55d02 | 2019-06-19 19:55:27 +0000 | [diff] [blame] | 484 | } |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 485 | |
| 486 | def DS_ADD_SRC2_U32 : DS_1A<"ds_add_src2_u32">; |
| 487 | def DS_SUB_SRC2_U32 : DS_1A<"ds_sub_src2_u32">; |
| 488 | def DS_RSUB_SRC2_U32 : DS_1A<"ds_rsub_src2_u32">; |
| 489 | def DS_INC_SRC2_U32 : DS_1A<"ds_inc_src2_u32">; |
| 490 | def DS_DEC_SRC2_U32 : DS_1A<"ds_dec_src2_u32">; |
| 491 | def DS_MIN_SRC2_I32 : DS_1A<"ds_min_src2_i32">; |
| 492 | def DS_MAX_SRC2_I32 : DS_1A<"ds_max_src2_i32">; |
| 493 | def DS_MIN_SRC2_U32 : DS_1A<"ds_min_src2_u32">; |
| 494 | def DS_MAX_SRC2_U32 : DS_1A<"ds_max_src2_u32">; |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 495 | def DS_AND_SRC2_B32 : DS_1A<"ds_and_src2_b32">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 496 | def DS_OR_SRC2_B32 : DS_1A<"ds_or_src2_b32">; |
| 497 | def DS_XOR_SRC2_B32 : DS_1A<"ds_xor_src2_b32">; |
| 498 | def DS_MIN_SRC2_F32 : DS_1A<"ds_min_src2_f32">; |
| 499 | def DS_MAX_SRC2_F32 : DS_1A<"ds_max_src2_f32">; |
| 500 | |
| 501 | def DS_ADD_SRC2_U64 : DS_1A<"ds_add_src2_u64">; |
| 502 | def DS_SUB_SRC2_U64 : DS_1A<"ds_sub_src2_u64">; |
| 503 | def DS_RSUB_SRC2_U64 : DS_1A<"ds_rsub_src2_u64">; |
| 504 | def DS_INC_SRC2_U64 : DS_1A<"ds_inc_src2_u64">; |
| 505 | def DS_DEC_SRC2_U64 : DS_1A<"ds_dec_src2_u64">; |
| 506 | def DS_MIN_SRC2_I64 : DS_1A<"ds_min_src2_i64">; |
| 507 | def DS_MAX_SRC2_I64 : DS_1A<"ds_max_src2_i64">; |
| 508 | def DS_MIN_SRC2_U64 : DS_1A<"ds_min_src2_u64">; |
| 509 | def DS_MAX_SRC2_U64 : DS_1A<"ds_max_src2_u64">; |
| 510 | def DS_AND_SRC2_B64 : DS_1A<"ds_and_src2_b64">; |
| 511 | def DS_OR_SRC2_B64 : DS_1A<"ds_or_src2_b64">; |
| 512 | def DS_XOR_SRC2_B64 : DS_1A<"ds_xor_src2_b64">; |
| 513 | def DS_MIN_SRC2_F64 : DS_1A<"ds_min_src2_f64">; |
| 514 | def DS_MAX_SRC2_F64 : DS_1A<"ds_max_src2_f64">; |
| 515 | |
| Dmitry Preobrazhensky | e6ef099 | 2017-04-14 12:28:07 +0000 | [diff] [blame] | 516 | def DS_WRITE_SRC2_B32 : DS_1A<"ds_write_src2_b32">; |
| 517 | def DS_WRITE_SRC2_B64 : DS_1A<"ds_write_src2_b64">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 518 | |
| 519 | let Uses = [EXEC], mayLoad = 0, mayStore = 0, isConvergent = 1 in { |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 520 | def DS_SWIZZLE_B32 : DS_1A_RET <"ds_swizzle_b32", VGPR_32, 0, SwizzleImm>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | let mayStore = 0 in { |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 524 | defm DS_READ_I8 : DS_1A_RET_mc<"ds_read_i8">; |
| 525 | defm DS_READ_U8 : DS_1A_RET_mc<"ds_read_u8">; |
| 526 | defm DS_READ_I16 : DS_1A_RET_mc<"ds_read_i16">; |
| 527 | defm DS_READ_U16 : DS_1A_RET_mc<"ds_read_u16">; |
| 528 | defm DS_READ_B32 : DS_1A_RET_mc<"ds_read_b32">; |
| 529 | defm DS_READ_B64 : DS_1A_RET_mc<"ds_read_b64", VReg_64>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 530 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 531 | defm DS_READ2_B32 : DS_1A_Off8_RET_mc<"ds_read2_b32", VReg_64>; |
| 532 | defm DS_READ2ST64_B32: DS_1A_Off8_RET_mc<"ds_read2st64_b32", VReg_64>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 533 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 534 | defm DS_READ2_B64 : DS_1A_Off8_RET_mc<"ds_read2_b64", VReg_128>; |
| 535 | defm DS_READ2ST64_B64: DS_1A_Off8_RET_mc<"ds_read2st64_b64", VReg_128>; |
| Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 536 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 537 | let has_m0_read = 0 in { |
| Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 538 | let SubtargetPredicate = HasD16LoadStore in { |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 539 | def DS_READ_U8_D16 : DS_1A_RET_Tied<"ds_read_u8_d16">; |
| 540 | def DS_READ_U8_D16_HI : DS_1A_RET_Tied<"ds_read_u8_d16_hi">; |
| 541 | def DS_READ_I8_D16 : DS_1A_RET_Tied<"ds_read_i8_d16">; |
| 542 | def DS_READ_I8_D16_HI : DS_1A_RET_Tied<"ds_read_i8_d16_hi">; |
| 543 | def DS_READ_U16_D16 : DS_1A_RET_Tied<"ds_read_u16_d16">; |
| 544 | def DS_READ_U16_D16_HI : DS_1A_RET_Tied<"ds_read_u16_d16_hi">; |
| Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 545 | } |
| Matt Arsenault | efa1d65 | 2017-09-01 18:38:02 +0000 | [diff] [blame] | 546 | |
| 547 | let SubtargetPredicate = HasDSAddTid in { |
| 548 | def DS_READ_ADDTID_B32 : DS_1A_RET<"ds_read_addtid_b32">; |
| 549 | } |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 550 | } // End has_m0_read = 0 |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 551 | } |
| 552 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 553 | def DS_CONSUME : DS_0A_RET<"ds_consume">; |
| 554 | def DS_APPEND : DS_0A_RET<"ds_append">; |
| 555 | def DS_ORDERED_COUNT : DS_1A_RET_GDS<"ds_ordered_count">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 556 | |
| 557 | //===----------------------------------------------------------------------===// |
| 558 | // Instruction definitions for CI and newer. |
| 559 | //===----------------------------------------------------------------------===// |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 560 | |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 561 | let SubtargetPredicate = isGFX7Plus in { |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 562 | |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 563 | defm DS_WRAP_RTN_B32 : DS_1A2D_RET_mc<"ds_wrap_rtn_b32", VGPR_32>; |
| 564 | defm DS_CONDXCHG32_RTN_B64 : DS_1A1D_RET_mc<"ds_condxchg32_rtn_b64", VReg_64>; |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 565 | |
| Matt Arsenault | 740322f | 2019-06-20 21:11:42 +0000 | [diff] [blame] | 566 | let isConvergent = 1, usesCustomInserter = 1 in { |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 567 | def DS_GWS_SEMA_RELEASE_ALL : DS_GWS_0D<"ds_gws_sema_release_all">; |
| Matt Arsenault | 740322f | 2019-06-20 21:11:42 +0000 | [diff] [blame] | 568 | } |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 569 | |
| Matt Arsenault | dedc544 | 2017-02-28 20:15:43 +0000 | [diff] [blame] | 570 | let mayStore = 0 in { |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 571 | defm DS_READ_B96 : DS_1A_RET_mc<"ds_read_b96", VReg_96>; |
| 572 | defm DS_READ_B128: DS_1A_RET_mc<"ds_read_b128", VReg_128>; |
| Matt Arsenault | dedc544 | 2017-02-28 20:15:43 +0000 | [diff] [blame] | 573 | } // End mayStore = 0 |
| 574 | |
| 575 | let mayLoad = 0 in { |
| Matt Arsenault | 10c472d | 2017-11-15 01:34:06 +0000 | [diff] [blame] | 576 | defm DS_WRITE_B96 : DS_1A1D_NORET_mc<"ds_write_b96", VReg_96>; |
| 577 | defm DS_WRITE_B128 : DS_1A1D_NORET_mc<"ds_write_b128", VReg_128>; |
| Matt Arsenault | dedc544 | 2017-02-28 20:15:43 +0000 | [diff] [blame] | 578 | } // End mayLoad = 0 |
| 579 | |
| Matt Arsenault | 7812498 | 2017-02-28 20:15:46 +0000 | [diff] [blame] | 580 | def DS_NOP : DS_VOID<"ds_nop">; |
| Matt Arsenault | dedc544 | 2017-02-28 20:15:43 +0000 | [diff] [blame] | 581 | |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 582 | } // let SubtargetPredicate = isGFX7Plus |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 583 | |
| 584 | //===----------------------------------------------------------------------===// |
| 585 | // Instruction definitions for VI and newer. |
| 586 | //===----------------------------------------------------------------------===// |
| 587 | |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 588 | let SubtargetPredicate = isGFX8Plus in { |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 589 | |
| 590 | let Uses = [EXEC] in { |
| 591 | def DS_PERMUTE_B32 : DS_1A1D_PERMUTE <"ds_permute_b32", |
| 592 | int_amdgcn_ds_permute>; |
| 593 | def DS_BPERMUTE_B32 : DS_1A1D_PERMUTE <"ds_bpermute_b32", |
| 594 | int_amdgcn_ds_bpermute>; |
| 595 | } |
| 596 | |
| Dmitry Preobrazhensky | 622bde8 | 2018-03-28 16:21:56 +0000 | [diff] [blame] | 597 | def DS_ADD_SRC2_F32 : DS_1A<"ds_add_src2_f32">; |
| 598 | |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 599 | } // let SubtargetPredicate = isGFX8Plus |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 600 | |
| 601 | //===----------------------------------------------------------------------===// |
| 602 | // DS Patterns |
| 603 | //===----------------------------------------------------------------------===// |
| 604 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 605 | def : GCNPat < |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 606 | (int_amdgcn_ds_swizzle i32:$src, imm:$offset16), |
| 607 | (DS_SWIZZLE_B32 $src, (as_i16imm $offset16), (i1 0)) |
| 608 | >; |
| 609 | |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 610 | class DSReadPat <DS_Pseudo inst, ValueType vt, PatFrag frag, int gds=0> : GCNPat < |
| Matt Arsenault | 827427f | 2019-07-22 21:38:11 +0000 | [diff] [blame] | 611 | (vt (frag (DS1Addr1Offset i32:$ptr, i16:$offset))), |
| 612 | (inst $ptr, offset:$offset, (i1 gds)) |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 613 | >; |
| 614 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 615 | multiclass DSReadPat_mc<DS_Pseudo inst, ValueType vt, string frag> { |
| 616 | |
| 617 | let OtherPredicates = [LDSRequiresM0Init] in { |
| 618 | def : DSReadPat<inst, vt, !cast<PatFrag>(frag#"_m0")>; |
| 619 | } |
| 620 | |
| 621 | let OtherPredicates = [NotLDSRequiresM0Init] in { |
| Nicolai Haehnle | 40b140f | 2018-02-22 15:25:11 +0000 | [diff] [blame] | 622 | def : DSReadPat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, !cast<PatFrag>(frag)>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 623 | } |
| 624 | } |
| 625 | |
| Matt Arsenault | e8c03a2 | 2019-03-08 20:58:11 +0000 | [diff] [blame] | 626 | class DSReadPat_D16 <DS_Pseudo inst, PatFrag frag, ValueType vt> : GCNPat < |
| Matt Arsenault | 827427f | 2019-07-22 21:38:11 +0000 | [diff] [blame] | 627 | (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$in), |
| 628 | (inst $ptr, offset:$offset, (i1 0), $in) |
| Matt Arsenault | e8c03a2 | 2019-03-08 20:58:11 +0000 | [diff] [blame] | 629 | >; |
| Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 630 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 631 | defm : DSReadPat_mc <DS_READ_I8, i32, "sextloadi8_local">; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 632 | defm : DSReadPat_mc <DS_READ_I8, i16, "sextloadi8_local">; |
| Matt Arsenault | 9e7cbc0 | 2019-07-08 22:08:23 +0000 | [diff] [blame] | 633 | defm : DSReadPat_mc <DS_READ_U8, i32, "extloadi8_local">; |
| 634 | defm : DSReadPat_mc <DS_READ_U8, i32, "zextloadi8_local">; |
| 635 | defm : DSReadPat_mc <DS_READ_U8, i16, "extloadi8_local">; |
| 636 | defm : DSReadPat_mc <DS_READ_U8, i16, "zextloadi8_local">; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 637 | defm : DSReadPat_mc <DS_READ_I16, i32, "sextloadi16_local">; |
| 638 | defm : DSReadPat_mc <DS_READ_I16, i32, "sextloadi16_local">; |
| Matt Arsenault | 9e7cbc0 | 2019-07-08 22:08:23 +0000 | [diff] [blame] | 639 | defm : DSReadPat_mc <DS_READ_U16, i32, "extloadi16_local">; |
| 640 | defm : DSReadPat_mc <DS_READ_U16, i32, "zextloadi16_local">; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 641 | defm : DSReadPat_mc <DS_READ_U16, i16, "load_local">; |
| 642 | defm : DSReadPat_mc <DS_READ_B32, i32, "load_local">; |
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 643 | defm : DSReadPat_mc <DS_READ_B32, i32, "atomic_load_32_local">; |
| 644 | defm : DSReadPat_mc <DS_READ_B64, i64, "atomic_load_64_local">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 645 | |
| 646 | let AddedComplexity = 100 in { |
| 647 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 648 | defm : DSReadPat_mc <DS_READ_B64, v2i32, "load_align8_local">; |
| Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 649 | defm : DSReadPat_mc <DS_READ_B128, v4i32, "load_align16_local">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 650 | |
| 651 | } // End AddedComplexity = 100 |
| 652 | |
| Konstantin Zhuravlyov | c2c2eb7 | 2018-05-04 20:06:57 +0000 | [diff] [blame] | 653 | let OtherPredicates = [D16PreservesUnusedBits] in { |
| Matt Arsenault | e8c03a2 | 2019-03-08 20:58:11 +0000 | [diff] [blame] | 654 | def : DSReadPat_D16<DS_READ_U16_D16_HI, load_d16_hi_local, v2i16>; |
| 655 | def : DSReadPat_D16<DS_READ_U16_D16_HI, load_d16_hi_local, v2f16>; |
| 656 | def : DSReadPat_D16<DS_READ_U8_D16_HI, az_extloadi8_d16_hi_local, v2i16>; |
| 657 | def : DSReadPat_D16<DS_READ_U8_D16_HI, az_extloadi8_d16_hi_local, v2f16>; |
| 658 | def : DSReadPat_D16<DS_READ_I8_D16_HI, sextloadi8_d16_hi_local, v2i16>; |
| 659 | def : DSReadPat_D16<DS_READ_I8_D16_HI, sextloadi8_d16_hi_local, v2f16>; |
| Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 660 | |
| Matt Arsenault | e8c03a2 | 2019-03-08 20:58:11 +0000 | [diff] [blame] | 661 | def : DSReadPat_D16<DS_READ_U16_D16, load_d16_lo_local, v2i16>; |
| 662 | def : DSReadPat_D16<DS_READ_U16_D16, load_d16_lo_local, v2f16>; |
| 663 | def : DSReadPat_D16<DS_READ_U8_D16, az_extloadi8_d16_lo_local, v2i16>; |
| 664 | def : DSReadPat_D16<DS_READ_U8_D16, az_extloadi8_d16_lo_local, v2f16>; |
| 665 | def : DSReadPat_D16<DS_READ_I8_D16, sextloadi8_d16_lo_local, v2i16>; |
| 666 | def : DSReadPat_D16<DS_READ_I8_D16, sextloadi8_d16_lo_local, v2f16>; |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 667 | } |
| 668 | |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 669 | class DSWritePat <DS_Pseudo inst, ValueType vt, PatFrag frag, int gds=0> : GCNPat < |
| Matt Arsenault | 827427f | 2019-07-22 21:38:11 +0000 | [diff] [blame] | 670 | (frag vt:$value, (DS1Addr1Offset i32:$ptr, i16:$offset)), |
| Matt Arsenault | 3baf4d3 | 2019-08-01 03:09:15 +0000 | [diff] [blame] | 671 | (inst $ptr, getVregSrcForVT<vt>.ret:$value, offset:$offset, (i1 gds)) |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 672 | >; |
| 673 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 674 | multiclass DSWritePat_mc <DS_Pseudo inst, ValueType vt, string frag> { |
| 675 | let OtherPredicates = [LDSRequiresM0Init] in { |
| 676 | def : DSWritePat<inst, vt, !cast<PatFrag>(frag#"_m0")>; |
| 677 | } |
| 678 | |
| 679 | let OtherPredicates = [NotLDSRequiresM0Init] in { |
| Nicolai Haehnle | 40b140f | 2018-02-22 15:25:11 +0000 | [diff] [blame] | 680 | def : DSWritePat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, !cast<PatFrag>(frag)>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 681 | } |
| 682 | } |
| 683 | |
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 684 | // Irritatingly, atomic_store reverses the order of operands from a |
| 685 | // normal store. |
| 686 | class DSAtomicWritePat <DS_Pseudo inst, ValueType vt, PatFrag frag> : GCNPat < |
| Matt Arsenault | 827427f | 2019-07-22 21:38:11 +0000 | [diff] [blame] | 687 | (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$value), |
| 688 | (inst $ptr, $value, offset:$offset, (i1 0)) |
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 689 | >; |
| 690 | |
| 691 | multiclass DSAtomicWritePat_mc <DS_Pseudo inst, ValueType vt, string frag> { |
| 692 | let OtherPredicates = [LDSRequiresM0Init] in { |
| 693 | def : DSAtomicWritePat<inst, vt, !cast<PatFrag>(frag#"_m0")>; |
| 694 | } |
| 695 | |
| 696 | let OtherPredicates = [NotLDSRequiresM0Init] in { |
| 697 | def : DSAtomicWritePat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, !cast<PatFrag>(frag)>; |
| 698 | } |
| 699 | } |
| 700 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 701 | defm : DSWritePat_mc <DS_WRITE_B8, i32, "truncstorei8_local">; |
| 702 | defm : DSWritePat_mc <DS_WRITE_B16, i32, "truncstorei16_local">; |
| 703 | defm : DSWritePat_mc <DS_WRITE_B8, i16, "truncstorei8_local">; |
| 704 | defm : DSWritePat_mc <DS_WRITE_B16, i16, "store_local">; |
| 705 | defm : DSWritePat_mc <DS_WRITE_B32, i32, "store_local">; |
| Matt Arsenault | 3f8e7a3 | 2018-06-22 08:39:52 +0000 | [diff] [blame] | 706 | defm : DSAtomicWritePat_mc <DS_WRITE_B32, i32, "atomic_store_local">; |
| 707 | defm : DSAtomicWritePat_mc <DS_WRITE_B64, i64, "atomic_store_local">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 708 | |
| Konstantin Zhuravlyov | c2c2eb7 | 2018-05-04 20:06:57 +0000 | [diff] [blame] | 709 | let OtherPredicates = [D16PreservesUnusedBits] in { |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 710 | def : DSWritePat <DS_WRITE_B16_D16_HI, i32, store_local_hi16>; |
| 711 | def : DSWritePat <DS_WRITE_B8_D16_HI, i32, truncstorei8_local_hi16>; |
| 712 | } |
| 713 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 714 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 715 | class DS64Bit4ByteAlignedReadPat<DS_Pseudo inst, PatFrag frag> : GCNPat < |
| 716 | (v2i32 (frag (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, i8:$offset1))), |
| 717 | (inst $ptr, $offset0, $offset1, (i1 0)) |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 718 | >; |
| 719 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 720 | class DS64Bit4ByteAlignedWritePat<DS_Pseudo inst, PatFrag frag> : GCNPat< |
| 721 | (frag v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, i8:$offset1)), |
| 722 | (inst $ptr, (i32 (EXTRACT_SUBREG $value, sub0)), |
| 723 | (i32 (EXTRACT_SUBREG $value, sub1)), $offset0, $offset1, |
| 724 | (i1 0)) |
| 725 | >; |
| 726 | |
| Nicolai Haehnle | 4821937 | 2018-10-17 15:37:48 +0000 | [diff] [blame] | 727 | // v2i32 loads are split into i32 loads on SI during lowering, due to a bug |
| 728 | // related to bounds checking. |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 729 | let OtherPredicates = [LDSRequiresM0Init, isGFX7Plus] in { |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 730 | def : DS64Bit4ByteAlignedReadPat<DS_READ2_B32, load_local_m0>; |
| 731 | def : DS64Bit4ByteAlignedWritePat<DS_WRITE2_B32, store_local_m0>; |
| 732 | } |
| 733 | |
| 734 | let OtherPredicates = [NotLDSRequiresM0Init] in { |
| 735 | def : DS64Bit4ByteAlignedReadPat<DS_READ2_B32_gfx9, load_local>; |
| 736 | def : DS64Bit4ByteAlignedWritePat<DS_WRITE2_B32_gfx9, store_local>; |
| 737 | } |
| 738 | |
| 739 | |
| 740 | let AddedComplexity = 100 in { |
| 741 | |
| 742 | defm : DSWritePat_mc <DS_WRITE_B64, v2i32, "store_align8_local">; |
| Farhana Aleen | c6c9dc8 | 2018-03-16 18:12:00 +0000 | [diff] [blame] | 743 | defm : DSWritePat_mc <DS_WRITE_B128, v4i32, "store_align16_local">; |
| 744 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 745 | } // End AddedComplexity = 100 |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 746 | class DSAtomicRetPat<DS_Pseudo inst, ValueType vt, PatFrag frag, bit gds=0> : GCNPat < |
| Matt Arsenault | 827427f | 2019-07-22 21:38:11 +0000 | [diff] [blame] | 747 | (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$value), |
| Matt Arsenault | da5b9bf | 2019-08-01 03:29:01 +0000 | [diff] [blame] | 748 | (inst $ptr, getVregSrcForVT<vt>.ret:$value, offset:$offset, (i1 gds)) |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 749 | >; |
| 750 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 751 | multiclass DSAtomicRetPat_mc<DS_Pseudo inst, ValueType vt, string frag> { |
| 752 | let OtherPredicates = [LDSRequiresM0Init] in { |
| Matt Arsenault | e6ce484 | 2019-08-01 03:25:52 +0000 | [diff] [blame] | 753 | def : DSAtomicRetPat<inst, vt, !cast<PatFrag>(frag#"_local_m0_"#vt.Size)>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 754 | } |
| 755 | |
| 756 | let OtherPredicates = [NotLDSRequiresM0Init] in { |
| Nicolai Haehnle | 40b140f | 2018-02-22 15:25:11 +0000 | [diff] [blame] | 757 | def : DSAtomicRetPat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, |
| Matt Arsenault | e6ce484 | 2019-08-01 03:25:52 +0000 | [diff] [blame] | 758 | !cast<PatFrag>(frag#"_local_"#vt.Size)>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 759 | } |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 760 | |
| Matt Arsenault | e6ce484 | 2019-08-01 03:25:52 +0000 | [diff] [blame] | 761 | def : DSAtomicRetPat<inst, vt, !cast<PatFrag>(frag#"_region_m0_"#vt.Size), 1>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 762 | } |
| 763 | |
| 764 | |
| 765 | |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 766 | class DSAtomicCmpXChg<DS_Pseudo inst, ValueType vt, PatFrag frag, bit gds=0> : GCNPat < |
| Matt Arsenault | 827427f | 2019-07-22 21:38:11 +0000 | [diff] [blame] | 767 | (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$cmp, vt:$swap), |
| Matt Arsenault | ae87b9f | 2019-08-01 03:41:41 +0000 | [diff] [blame] | 768 | (inst $ptr, getVregSrcForVT<vt>.ret:$cmp, getVregSrcForVT<vt>.ret:$swap, offset:$offset, (i1 gds)) |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 769 | >; |
| 770 | |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 771 | multiclass DSAtomicCmpXChg_mc<DS_Pseudo inst, ValueType vt, string frag> { |
| 772 | let OtherPredicates = [LDSRequiresM0Init] in { |
| Matt Arsenault | e6ce484 | 2019-08-01 03:25:52 +0000 | [diff] [blame] | 773 | def : DSAtomicCmpXChg<inst, vt, !cast<PatFrag>(frag#"_local_m0_"#vt.Size)>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 774 | } |
| 775 | |
| 776 | let OtherPredicates = [NotLDSRequiresM0Init] in { |
| Nicolai Haehnle | 40b140f | 2018-02-22 15:25:11 +0000 | [diff] [blame] | 777 | def : DSAtomicCmpXChg<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, |
| Matt Arsenault | e6ce484 | 2019-08-01 03:25:52 +0000 | [diff] [blame] | 778 | !cast<PatFrag>(frag#"_local_"#vt.Size)>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 779 | } |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 780 | |
| Matt Arsenault | e6ce484 | 2019-08-01 03:25:52 +0000 | [diff] [blame] | 781 | def : DSAtomicCmpXChg<inst, vt, !cast<PatFrag>(frag#"_region_m0_"#vt.Size), 1>; |
| Matt Arsenault | 3f71c0e | 2017-11-29 00:55:57 +0000 | [diff] [blame] | 782 | } |
| 783 | |
| 784 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 785 | |
| 786 | // 32-bit atomics. |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 787 | defm : DSAtomicRetPat_mc<DS_WRXCHG_RTN_B32, i32, "atomic_swap">; |
| 788 | defm : DSAtomicRetPat_mc<DS_ADD_RTN_U32, i32, "atomic_load_add">; |
| 789 | defm : DSAtomicRetPat_mc<DS_SUB_RTN_U32, i32, "atomic_load_sub">; |
| 790 | defm : DSAtomicRetPat_mc<DS_INC_RTN_U32, i32, "atomic_inc">; |
| 791 | defm : DSAtomicRetPat_mc<DS_DEC_RTN_U32, i32, "atomic_dec">; |
| 792 | defm : DSAtomicRetPat_mc<DS_AND_RTN_B32, i32, "atomic_load_and">; |
| 793 | defm : DSAtomicRetPat_mc<DS_OR_RTN_B32, i32, "atomic_load_or">; |
| 794 | defm : DSAtomicRetPat_mc<DS_XOR_RTN_B32, i32, "atomic_load_xor">; |
| 795 | defm : DSAtomicRetPat_mc<DS_MIN_RTN_I32, i32, "atomic_load_min">; |
| 796 | defm : DSAtomicRetPat_mc<DS_MAX_RTN_I32, i32, "atomic_load_max">; |
| 797 | defm : DSAtomicRetPat_mc<DS_MIN_RTN_U32, i32, "atomic_load_umin">; |
| 798 | defm : DSAtomicRetPat_mc<DS_MAX_RTN_U32, i32, "atomic_load_umax">; |
| 799 | defm : DSAtomicCmpXChg_mc<DS_CMPST_RTN_B32, i32, "atomic_cmp_swap">; |
| 800 | defm : DSAtomicRetPat_mc<DS_MIN_RTN_F32, f32, "atomic_load_fmin">; |
| 801 | defm : DSAtomicRetPat_mc<DS_MAX_RTN_F32, f32, "atomic_load_fmax">; |
| 802 | defm : DSAtomicRetPat_mc<DS_ADD_RTN_F32, f32, "atomic_load_fadd">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 803 | |
| 804 | // 64-bit atomics. |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 805 | defm : DSAtomicRetPat_mc<DS_WRXCHG_RTN_B64, i64, "atomic_swap">; |
| 806 | defm : DSAtomicRetPat_mc<DS_ADD_RTN_U64, i64, "atomic_load_add">; |
| 807 | defm : DSAtomicRetPat_mc<DS_SUB_RTN_U64, i64, "atomic_load_sub">; |
| 808 | defm : DSAtomicRetPat_mc<DS_INC_RTN_U64, i64, "atomic_inc">; |
| 809 | defm : DSAtomicRetPat_mc<DS_DEC_RTN_U64, i64, "atomic_dec">; |
| 810 | defm : DSAtomicRetPat_mc<DS_AND_RTN_B64, i64, "atomic_load_and">; |
| 811 | defm : DSAtomicRetPat_mc<DS_OR_RTN_B64, i64, "atomic_load_or">; |
| 812 | defm : DSAtomicRetPat_mc<DS_XOR_RTN_B64, i64, "atomic_load_xor">; |
| 813 | defm : DSAtomicRetPat_mc<DS_MIN_RTN_I64, i64, "atomic_load_min">; |
| 814 | defm : DSAtomicRetPat_mc<DS_MAX_RTN_I64, i64, "atomic_load_max">; |
| 815 | defm : DSAtomicRetPat_mc<DS_MIN_RTN_U64, i64, "atomic_load_umin">; |
| 816 | defm : DSAtomicRetPat_mc<DS_MAX_RTN_U64, i64, "atomic_load_umax">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 817 | |
| Nicolai Haehnle | 4dc3b2b | 2019-07-01 17:17:45 +0000 | [diff] [blame] | 818 | defm : DSAtomicCmpXChg_mc<DS_CMPST_RTN_B64, i64, "atomic_cmp_swap">; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 819 | |
| Marek Olsak | c5cec5e | 2019-01-16 15:43:53 +0000 | [diff] [blame] | 820 | def : Pat < |
| 821 | (SIds_ordered_count i32:$value, i16:$offset), |
| 822 | (DS_ORDERED_COUNT $value, (as_i16imm $offset)) |
| 823 | >; |
| 824 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 825 | //===----------------------------------------------------------------------===// |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 826 | // Target-specific instruction encodings. |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 827 | //===----------------------------------------------------------------------===// |
| 828 | |
| 829 | //===----------------------------------------------------------------------===// |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 830 | // Base ENC_DS for GFX6, GFX7, GFX10. |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 831 | //===----------------------------------------------------------------------===// |
| 832 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 833 | class Base_DS_Real_gfx6_gfx7_gfx10<bits<8> op, DS_Pseudo ps, int ef> : |
| 834 | DS_Real<ps>, SIMCInstr <ps.Mnemonic, ef> { |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 835 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 836 | let Inst{7-0} = !if(ps.has_offset0, offset0, 0); |
| 837 | let Inst{15-8} = !if(ps.has_offset1, offset1, 0); |
| 838 | let Inst{17} = !if(ps.has_gds, gds, ps.gdsValue); |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 839 | let Inst{25-18} = op; |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 840 | let Inst{31-26} = 0x36; |
| Dmitry Preobrazhensky | 8d879c8 | 2019-07-15 14:37:57 +0000 | [diff] [blame] | 841 | let Inst{39-32} = !if(ps.has_addr, addr, !if(ps.has_gws_data0, data0, 0)); |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 842 | let Inst{47-40} = !if(ps.has_data0, data0, 0); |
| 843 | let Inst{55-48} = !if(ps.has_data1, data1, 0); |
| 844 | let Inst{63-56} = !if(ps.has_vdst, vdst, 0); |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 845 | } |
| 846 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 847 | //===----------------------------------------------------------------------===// |
| 848 | // GFX10. |
| 849 | //===----------------------------------------------------------------------===// |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 850 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 851 | let AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" in { |
| 852 | multiclass DS_Real_gfx10<bits<8> op> { |
| 853 | def _gfx10 : Base_DS_Real_gfx6_gfx7_gfx10<op, !cast<DS_Pseudo>(NAME), |
| 854 | SIEncodingFamily.GFX10>; |
| 855 | } |
| 856 | } // End AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 857 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 858 | defm DS_ADD_F32 : DS_Real_gfx10<0x015>; |
| 859 | defm DS_ADD_RTN_F32 : DS_Real_gfx10<0x055>; |
| 860 | defm DS_ADD_SRC2_F32 : DS_Real_gfx10<0x095>; |
| 861 | defm DS_WRITE_B8_D16_HI : DS_Real_gfx10<0x0a0>; |
| 862 | defm DS_WRITE_B16_D16_HI : DS_Real_gfx10<0x0a1>; |
| 863 | defm DS_READ_U8_D16 : DS_Real_gfx10<0x0a2>; |
| 864 | defm DS_READ_U8_D16_HI : DS_Real_gfx10<0x0a3>; |
| 865 | defm DS_READ_I8_D16 : DS_Real_gfx10<0x0a4>; |
| 866 | defm DS_READ_I8_D16_HI : DS_Real_gfx10<0x0a5>; |
| 867 | defm DS_READ_U16_D16 : DS_Real_gfx10<0x0a6>; |
| 868 | defm DS_READ_U16_D16_HI : DS_Real_gfx10<0x0a7>; |
| 869 | defm DS_WRITE_ADDTID_B32 : DS_Real_gfx10<0x0b0>; |
| 870 | defm DS_READ_ADDTID_B32 : DS_Real_gfx10<0x0b1>; |
| 871 | defm DS_PERMUTE_B32 : DS_Real_gfx10<0x0b2>; |
| 872 | defm DS_BPERMUTE_B32 : DS_Real_gfx10<0x0b3>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 873 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 874 | //===----------------------------------------------------------------------===// |
| 875 | // GFX7, GFX10. |
| 876 | //===----------------------------------------------------------------------===// |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 877 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 878 | let AssemblerPredicate = isGFX7Only, DecoderNamespace = "GFX7" in { |
| 879 | multiclass DS_Real_gfx7<bits<8> op> { |
| 880 | def _gfx7 : Base_DS_Real_gfx6_gfx7_gfx10<op, !cast<DS_Pseudo>(NAME), |
| 881 | SIEncodingFamily.SI>; |
| 882 | } |
| 883 | } // End AssemblerPredicate = isGFX7Only, DecoderNamespace = "GFX7" |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 884 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 885 | multiclass DS_Real_gfx7_gfx10<bits<8> op> : |
| 886 | DS_Real_gfx7<op>, DS_Real_gfx10<op>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 887 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 888 | // FIXME-GFX7: Add tests when upstreaming this part. |
| 889 | defm DS_GWS_SEMA_RELEASE_ALL : DS_Real_gfx7_gfx10<0x018>; |
| 890 | defm DS_WRAP_RTN_B32 : DS_Real_gfx7_gfx10<0x034>; |
| 891 | defm DS_CONDXCHG32_RTN_B64 : DS_Real_gfx7_gfx10<0x07e>; |
| 892 | defm DS_WRITE_B96 : DS_Real_gfx7_gfx10<0x0de>; |
| 893 | defm DS_WRITE_B128 : DS_Real_gfx7_gfx10<0x0df>; |
| 894 | defm DS_READ_B96 : DS_Real_gfx7_gfx10<0x0fe>; |
| 895 | defm DS_READ_B128 : DS_Real_gfx7_gfx10<0x0ff>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 896 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 897 | //===----------------------------------------------------------------------===// |
| 898 | // GFX6, GFX7, GFX10. |
| 899 | //===----------------------------------------------------------------------===// |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 900 | |
| Stanislav Mekhanoshin | a224f68 | 2019-05-01 16:11:11 +0000 | [diff] [blame] | 901 | let AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" in { |
| 902 | multiclass DS_Real_gfx6_gfx7<bits<8> op> { |
| 903 | def _gfx6_gfx7 : Base_DS_Real_gfx6_gfx7_gfx10<op, !cast<DS_Pseudo>(NAME), |
| 904 | SIEncodingFamily.SI>; |
| 905 | } |
| 906 | } // End AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" |
| 907 | |
| 908 | multiclass DS_Real_gfx6_gfx7_gfx10<bits<8> op> : |
| 909 | DS_Real_gfx6_gfx7<op>, DS_Real_gfx10<op>; |
| 910 | |
| 911 | defm DS_ADD_U32 : DS_Real_gfx6_gfx7_gfx10<0x000>; |
| 912 | defm DS_SUB_U32 : DS_Real_gfx6_gfx7_gfx10<0x001>; |
| 913 | defm DS_RSUB_U32 : DS_Real_gfx6_gfx7_gfx10<0x002>; |
| 914 | defm DS_INC_U32 : DS_Real_gfx6_gfx7_gfx10<0x003>; |
| 915 | defm DS_DEC_U32 : DS_Real_gfx6_gfx7_gfx10<0x004>; |
| 916 | defm DS_MIN_I32 : DS_Real_gfx6_gfx7_gfx10<0x005>; |
| 917 | defm DS_MAX_I32 : DS_Real_gfx6_gfx7_gfx10<0x006>; |
| 918 | defm DS_MIN_U32 : DS_Real_gfx6_gfx7_gfx10<0x007>; |
| 919 | defm DS_MAX_U32 : DS_Real_gfx6_gfx7_gfx10<0x008>; |
| 920 | defm DS_AND_B32 : DS_Real_gfx6_gfx7_gfx10<0x009>; |
| 921 | defm DS_OR_B32 : DS_Real_gfx6_gfx7_gfx10<0x00a>; |
| 922 | defm DS_XOR_B32 : DS_Real_gfx6_gfx7_gfx10<0x00b>; |
| 923 | defm DS_MSKOR_B32 : DS_Real_gfx6_gfx7_gfx10<0x00c>; |
| 924 | defm DS_WRITE_B32 : DS_Real_gfx6_gfx7_gfx10<0x00d>; |
| 925 | defm DS_WRITE2_B32 : DS_Real_gfx6_gfx7_gfx10<0x00e>; |
| 926 | defm DS_WRITE2ST64_B32 : DS_Real_gfx6_gfx7_gfx10<0x00f>; |
| 927 | defm DS_CMPST_B32 : DS_Real_gfx6_gfx7_gfx10<0x010>; |
| 928 | defm DS_CMPST_F32 : DS_Real_gfx6_gfx7_gfx10<0x011>; |
| 929 | defm DS_MIN_F32 : DS_Real_gfx6_gfx7_gfx10<0x012>; |
| 930 | defm DS_MAX_F32 : DS_Real_gfx6_gfx7_gfx10<0x013>; |
| 931 | defm DS_NOP : DS_Real_gfx6_gfx7_gfx10<0x014>; |
| 932 | defm DS_GWS_INIT : DS_Real_gfx6_gfx7_gfx10<0x019>; |
| 933 | defm DS_GWS_SEMA_V : DS_Real_gfx6_gfx7_gfx10<0x01a>; |
| 934 | defm DS_GWS_SEMA_BR : DS_Real_gfx6_gfx7_gfx10<0x01b>; |
| 935 | defm DS_GWS_SEMA_P : DS_Real_gfx6_gfx7_gfx10<0x01c>; |
| 936 | defm DS_GWS_BARRIER : DS_Real_gfx6_gfx7_gfx10<0x01d>; |
| 937 | defm DS_WRITE_B8 : DS_Real_gfx6_gfx7_gfx10<0x01e>; |
| 938 | defm DS_WRITE_B16 : DS_Real_gfx6_gfx7_gfx10<0x01f>; |
| 939 | defm DS_ADD_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x020>; |
| 940 | defm DS_SUB_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x021>; |
| 941 | defm DS_RSUB_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x022>; |
| 942 | defm DS_INC_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x023>; |
| 943 | defm DS_DEC_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x024>; |
| 944 | defm DS_MIN_RTN_I32 : DS_Real_gfx6_gfx7_gfx10<0x025>; |
| 945 | defm DS_MAX_RTN_I32 : DS_Real_gfx6_gfx7_gfx10<0x026>; |
| 946 | defm DS_MIN_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x027>; |
| 947 | defm DS_MAX_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x028>; |
| 948 | defm DS_AND_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x029>; |
| 949 | defm DS_OR_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02a>; |
| 950 | defm DS_XOR_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02b>; |
| 951 | defm DS_MSKOR_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02c>; |
| 952 | defm DS_WRXCHG_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02d>; |
| 953 | defm DS_WRXCHG2_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02e>; |
| 954 | defm DS_WRXCHG2ST64_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02f>; |
| 955 | defm DS_CMPST_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x030>; |
| 956 | defm DS_CMPST_RTN_F32 : DS_Real_gfx6_gfx7_gfx10<0x031>; |
| 957 | defm DS_MIN_RTN_F32 : DS_Real_gfx6_gfx7_gfx10<0x032>; |
| 958 | defm DS_MAX_RTN_F32 : DS_Real_gfx6_gfx7_gfx10<0x033>; |
| 959 | defm DS_SWIZZLE_B32 : DS_Real_gfx6_gfx7_gfx10<0x035>; |
| 960 | defm DS_READ_B32 : DS_Real_gfx6_gfx7_gfx10<0x036>; |
| 961 | defm DS_READ2_B32 : DS_Real_gfx6_gfx7_gfx10<0x037>; |
| 962 | defm DS_READ2ST64_B32 : DS_Real_gfx6_gfx7_gfx10<0x038>; |
| 963 | defm DS_READ_I8 : DS_Real_gfx6_gfx7_gfx10<0x039>; |
| 964 | defm DS_READ_U8 : DS_Real_gfx6_gfx7_gfx10<0x03a>; |
| 965 | defm DS_READ_I16 : DS_Real_gfx6_gfx7_gfx10<0x03b>; |
| 966 | defm DS_READ_U16 : DS_Real_gfx6_gfx7_gfx10<0x03c>; |
| 967 | defm DS_CONSUME : DS_Real_gfx6_gfx7_gfx10<0x03d>; |
| 968 | defm DS_APPEND : DS_Real_gfx6_gfx7_gfx10<0x03e>; |
| 969 | defm DS_ORDERED_COUNT : DS_Real_gfx6_gfx7_gfx10<0x03f>; |
| 970 | defm DS_ADD_U64 : DS_Real_gfx6_gfx7_gfx10<0x040>; |
| 971 | defm DS_SUB_U64 : DS_Real_gfx6_gfx7_gfx10<0x041>; |
| 972 | defm DS_RSUB_U64 : DS_Real_gfx6_gfx7_gfx10<0x042>; |
| 973 | defm DS_INC_U64 : DS_Real_gfx6_gfx7_gfx10<0x043>; |
| 974 | defm DS_DEC_U64 : DS_Real_gfx6_gfx7_gfx10<0x044>; |
| 975 | defm DS_MIN_I64 : DS_Real_gfx6_gfx7_gfx10<0x045>; |
| 976 | defm DS_MAX_I64 : DS_Real_gfx6_gfx7_gfx10<0x046>; |
| 977 | defm DS_MIN_U64 : DS_Real_gfx6_gfx7_gfx10<0x047>; |
| 978 | defm DS_MAX_U64 : DS_Real_gfx6_gfx7_gfx10<0x048>; |
| 979 | defm DS_AND_B64 : DS_Real_gfx6_gfx7_gfx10<0x049>; |
| 980 | defm DS_OR_B64 : DS_Real_gfx6_gfx7_gfx10<0x04a>; |
| 981 | defm DS_XOR_B64 : DS_Real_gfx6_gfx7_gfx10<0x04b>; |
| 982 | defm DS_MSKOR_B64 : DS_Real_gfx6_gfx7_gfx10<0x04c>; |
| 983 | defm DS_WRITE_B64 : DS_Real_gfx6_gfx7_gfx10<0x04d>; |
| 984 | defm DS_WRITE2_B64 : DS_Real_gfx6_gfx7_gfx10<0x04e>; |
| 985 | defm DS_WRITE2ST64_B64 : DS_Real_gfx6_gfx7_gfx10<0x04f>; |
| 986 | defm DS_CMPST_B64 : DS_Real_gfx6_gfx7_gfx10<0x050>; |
| 987 | defm DS_CMPST_F64 : DS_Real_gfx6_gfx7_gfx10<0x051>; |
| 988 | defm DS_MIN_F64 : DS_Real_gfx6_gfx7_gfx10<0x052>; |
| 989 | defm DS_MAX_F64 : DS_Real_gfx6_gfx7_gfx10<0x053>; |
| 990 | defm DS_ADD_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x060>; |
| 991 | defm DS_SUB_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x061>; |
| 992 | defm DS_RSUB_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x062>; |
| 993 | defm DS_INC_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x063>; |
| 994 | defm DS_DEC_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x064>; |
| 995 | defm DS_MIN_RTN_I64 : DS_Real_gfx6_gfx7_gfx10<0x065>; |
| 996 | defm DS_MAX_RTN_I64 : DS_Real_gfx6_gfx7_gfx10<0x066>; |
| 997 | defm DS_MIN_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x067>; |
| 998 | defm DS_MAX_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x068>; |
| 999 | defm DS_AND_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x069>; |
| 1000 | defm DS_OR_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06a>; |
| 1001 | defm DS_XOR_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06b>; |
| 1002 | defm DS_MSKOR_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06c>; |
| 1003 | defm DS_WRXCHG_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06d>; |
| 1004 | defm DS_WRXCHG2_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06e>; |
| 1005 | defm DS_WRXCHG2ST64_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06f>; |
| 1006 | defm DS_CMPST_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x070>; |
| 1007 | defm DS_CMPST_RTN_F64 : DS_Real_gfx6_gfx7_gfx10<0x071>; |
| 1008 | defm DS_MIN_RTN_F64 : DS_Real_gfx6_gfx7_gfx10<0x072>; |
| 1009 | defm DS_MAX_RTN_F64 : DS_Real_gfx6_gfx7_gfx10<0x073>; |
| 1010 | defm DS_READ_B64 : DS_Real_gfx6_gfx7_gfx10<0x076>; |
| 1011 | defm DS_READ2_B64 : DS_Real_gfx6_gfx7_gfx10<0x077>; |
| 1012 | defm DS_READ2ST64_B64 : DS_Real_gfx6_gfx7_gfx10<0x078>; |
| 1013 | defm DS_ADD_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x080>; |
| 1014 | defm DS_SUB_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x081>; |
| 1015 | defm DS_RSUB_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x082>; |
| 1016 | defm DS_INC_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x083>; |
| 1017 | defm DS_DEC_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x084>; |
| 1018 | defm DS_MIN_SRC2_I32 : DS_Real_gfx6_gfx7_gfx10<0x085>; |
| 1019 | defm DS_MAX_SRC2_I32 : DS_Real_gfx6_gfx7_gfx10<0x086>; |
| 1020 | defm DS_MIN_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x087>; |
| 1021 | defm DS_MAX_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x088>; |
| 1022 | defm DS_AND_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x089>; |
| 1023 | defm DS_OR_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x08a>; |
| 1024 | defm DS_XOR_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x08b>; |
| 1025 | defm DS_WRITE_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x08d>; |
| 1026 | defm DS_MIN_SRC2_F32 : DS_Real_gfx6_gfx7_gfx10<0x092>; |
| 1027 | defm DS_MAX_SRC2_F32 : DS_Real_gfx6_gfx7_gfx10<0x093>; |
| 1028 | defm DS_ADD_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c0>; |
| 1029 | defm DS_SUB_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c1>; |
| 1030 | defm DS_RSUB_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c2>; |
| 1031 | defm DS_INC_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c3>; |
| 1032 | defm DS_DEC_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c4>; |
| 1033 | defm DS_MIN_SRC2_I64 : DS_Real_gfx6_gfx7_gfx10<0x0c5>; |
| 1034 | defm DS_MAX_SRC2_I64 : DS_Real_gfx6_gfx7_gfx10<0x0c6>; |
| 1035 | defm DS_MIN_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c7>; |
| 1036 | defm DS_MAX_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c8>; |
| 1037 | defm DS_AND_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0c9>; |
| 1038 | defm DS_OR_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0ca>; |
| 1039 | defm DS_XOR_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0cb>; |
| 1040 | defm DS_WRITE_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0cd>; |
| 1041 | defm DS_MIN_SRC2_F64 : DS_Real_gfx6_gfx7_gfx10<0x0d2>; |
| 1042 | defm DS_MAX_SRC2_F64 : DS_Real_gfx6_gfx7_gfx10<0x0d3>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1043 | |
| 1044 | //===----------------------------------------------------------------------===// |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 1045 | // GFX8, GFX9 (VI). |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1046 | //===----------------------------------------------------------------------===// |
| 1047 | |
| 1048 | class DS_Real_vi <bits<8> op, DS_Pseudo ds> : |
| 1049 | DS_Real <ds>, |
| 1050 | SIMCInstr <ds.Mnemonic, SIEncodingFamily.VI> { |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1051 | let AssemblerPredicates = [isGFX8GFX9]; |
| 1052 | let DecoderNamespace = "GFX8"; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1053 | |
| Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 1054 | // encoding |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1055 | let Inst{7-0} = !if(ds.has_offset0, offset0, 0); |
| 1056 | let Inst{15-8} = !if(ds.has_offset1, offset1, 0); |
| 1057 | let Inst{16} = !if(ds.has_gds, gds, ds.gdsValue); |
| 1058 | let Inst{24-17} = op; |
| 1059 | let Inst{31-26} = 0x36; // ds prefix |
| Dmitry Preobrazhensky | 8d879c8 | 2019-07-15 14:37:57 +0000 | [diff] [blame] | 1060 | let Inst{39-32} = !if(ds.has_addr, addr, !if(ds.has_gws_data0, data0, 0)); |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1061 | let Inst{47-40} = !if(ds.has_data0, data0, 0); |
| 1062 | let Inst{55-48} = !if(ds.has_data1, data1, 0); |
| 1063 | let Inst{63-56} = !if(ds.has_vdst, vdst, 0); |
| 1064 | } |
| 1065 | |
| 1066 | def DS_ADD_U32_vi : DS_Real_vi<0x0, DS_ADD_U32>; |
| 1067 | def DS_SUB_U32_vi : DS_Real_vi<0x1, DS_SUB_U32>; |
| 1068 | def DS_RSUB_U32_vi : DS_Real_vi<0x2, DS_RSUB_U32>; |
| 1069 | def DS_INC_U32_vi : DS_Real_vi<0x3, DS_INC_U32>; |
| 1070 | def DS_DEC_U32_vi : DS_Real_vi<0x4, DS_DEC_U32>; |
| 1071 | def DS_MIN_I32_vi : DS_Real_vi<0x5, DS_MIN_I32>; |
| 1072 | def DS_MAX_I32_vi : DS_Real_vi<0x6, DS_MAX_I32>; |
| 1073 | def DS_MIN_U32_vi : DS_Real_vi<0x7, DS_MIN_U32>; |
| 1074 | def DS_MAX_U32_vi : DS_Real_vi<0x8, DS_MAX_U32>; |
| 1075 | def DS_AND_B32_vi : DS_Real_vi<0x9, DS_AND_B32>; |
| 1076 | def DS_OR_B32_vi : DS_Real_vi<0xa, DS_OR_B32>; |
| 1077 | def DS_XOR_B32_vi : DS_Real_vi<0xb, DS_XOR_B32>; |
| 1078 | def DS_MSKOR_B32_vi : DS_Real_vi<0xc, DS_MSKOR_B32>; |
| 1079 | def DS_WRITE_B32_vi : DS_Real_vi<0xd, DS_WRITE_B32>; |
| 1080 | def DS_WRITE2_B32_vi : DS_Real_vi<0xe, DS_WRITE2_B32>; |
| 1081 | def DS_WRITE2ST64_B32_vi : DS_Real_vi<0xf, DS_WRITE2ST64_B32>; |
| 1082 | def DS_CMPST_B32_vi : DS_Real_vi<0x10, DS_CMPST_B32>; |
| 1083 | def DS_CMPST_F32_vi : DS_Real_vi<0x11, DS_CMPST_F32>; |
| 1084 | def DS_MIN_F32_vi : DS_Real_vi<0x12, DS_MIN_F32>; |
| 1085 | def DS_MAX_F32_vi : DS_Real_vi<0x13, DS_MAX_F32>; |
| Matt Arsenault | 7812498 | 2017-02-28 20:15:46 +0000 | [diff] [blame] | 1086 | def DS_NOP_vi : DS_Real_vi<0x14, DS_NOP>; |
| Artem Tamazov | 2e217b8 | 2016-09-21 16:35:44 +0000 | [diff] [blame] | 1087 | def DS_ADD_F32_vi : DS_Real_vi<0x15, DS_ADD_F32>; |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 1088 | def DS_GWS_INIT_vi : DS_Real_vi<0x99, DS_GWS_INIT>; |
| 1089 | def DS_GWS_SEMA_V_vi : DS_Real_vi<0x9a, DS_GWS_SEMA_V>; |
| 1090 | def DS_GWS_SEMA_BR_vi : DS_Real_vi<0x9b, DS_GWS_SEMA_BR>; |
| 1091 | def DS_GWS_SEMA_P_vi : DS_Real_vi<0x9c, DS_GWS_SEMA_P>; |
| 1092 | def DS_GWS_BARRIER_vi : DS_Real_vi<0x9d, DS_GWS_BARRIER>; |
| Matt Arsenault | efa1d65 | 2017-09-01 18:38:02 +0000 | [diff] [blame] | 1093 | def DS_WRITE_ADDTID_B32_vi : DS_Real_vi<0x1d, DS_WRITE_ADDTID_B32>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1094 | def DS_WRITE_B8_vi : DS_Real_vi<0x1e, DS_WRITE_B8>; |
| 1095 | def DS_WRITE_B16_vi : DS_Real_vi<0x1f, DS_WRITE_B16>; |
| 1096 | def DS_ADD_RTN_U32_vi : DS_Real_vi<0x20, DS_ADD_RTN_U32>; |
| 1097 | def DS_SUB_RTN_U32_vi : DS_Real_vi<0x21, DS_SUB_RTN_U32>; |
| 1098 | def DS_RSUB_RTN_U32_vi : DS_Real_vi<0x22, DS_RSUB_RTN_U32>; |
| 1099 | def DS_INC_RTN_U32_vi : DS_Real_vi<0x23, DS_INC_RTN_U32>; |
| 1100 | def DS_DEC_RTN_U32_vi : DS_Real_vi<0x24, DS_DEC_RTN_U32>; |
| 1101 | def DS_MIN_RTN_I32_vi : DS_Real_vi<0x25, DS_MIN_RTN_I32>; |
| 1102 | def DS_MAX_RTN_I32_vi : DS_Real_vi<0x26, DS_MAX_RTN_I32>; |
| 1103 | def DS_MIN_RTN_U32_vi : DS_Real_vi<0x27, DS_MIN_RTN_U32>; |
| 1104 | def DS_MAX_RTN_U32_vi : DS_Real_vi<0x28, DS_MAX_RTN_U32>; |
| 1105 | def DS_AND_RTN_B32_vi : DS_Real_vi<0x29, DS_AND_RTN_B32>; |
| 1106 | def DS_OR_RTN_B32_vi : DS_Real_vi<0x2a, DS_OR_RTN_B32>; |
| 1107 | def DS_XOR_RTN_B32_vi : DS_Real_vi<0x2b, DS_XOR_RTN_B32>; |
| 1108 | def DS_MSKOR_RTN_B32_vi : DS_Real_vi<0x2c, DS_MSKOR_RTN_B32>; |
| 1109 | def DS_WRXCHG_RTN_B32_vi : DS_Real_vi<0x2d, DS_WRXCHG_RTN_B32>; |
| 1110 | def DS_WRXCHG2_RTN_B32_vi : DS_Real_vi<0x2e, DS_WRXCHG2_RTN_B32>; |
| 1111 | def DS_WRXCHG2ST64_RTN_B32_vi : DS_Real_vi<0x2f, DS_WRXCHG2ST64_RTN_B32>; |
| 1112 | def DS_CMPST_RTN_B32_vi : DS_Real_vi<0x30, DS_CMPST_RTN_B32>; |
| 1113 | def DS_CMPST_RTN_F32_vi : DS_Real_vi<0x31, DS_CMPST_RTN_F32>; |
| 1114 | def DS_MIN_RTN_F32_vi : DS_Real_vi<0x32, DS_MIN_RTN_F32>; |
| 1115 | def DS_MAX_RTN_F32_vi : DS_Real_vi<0x33, DS_MAX_RTN_F32>; |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 1116 | def DS_WRAP_RTN_B32_vi : DS_Real_vi<0x34, DS_WRAP_RTN_B32>; |
| Artem Tamazov | 2e217b8 | 2016-09-21 16:35:44 +0000 | [diff] [blame] | 1117 | def DS_ADD_RTN_F32_vi : DS_Real_vi<0x35, DS_ADD_RTN_F32>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1118 | def DS_READ_B32_vi : DS_Real_vi<0x36, DS_READ_B32>; |
| 1119 | def DS_READ2_B32_vi : DS_Real_vi<0x37, DS_READ2_B32>; |
| 1120 | def DS_READ2ST64_B32_vi : DS_Real_vi<0x38, DS_READ2ST64_B32>; |
| 1121 | def DS_READ_I8_vi : DS_Real_vi<0x39, DS_READ_I8>; |
| 1122 | def DS_READ_U8_vi : DS_Real_vi<0x3a, DS_READ_U8>; |
| 1123 | def DS_READ_I16_vi : DS_Real_vi<0x3b, DS_READ_I16>; |
| 1124 | def DS_READ_U16_vi : DS_Real_vi<0x3c, DS_READ_U16>; |
| Matt Arsenault | efa1d65 | 2017-09-01 18:38:02 +0000 | [diff] [blame] | 1125 | def DS_READ_ADDTID_B32_vi : DS_Real_vi<0xb6, DS_READ_ADDTID_B32>; |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 1126 | def DS_CONSUME_vi : DS_Real_vi<0xbd, DS_CONSUME>; |
| 1127 | def DS_APPEND_vi : DS_Real_vi<0xbe, DS_APPEND>; |
| 1128 | def DS_ORDERED_COUNT_vi : DS_Real_vi<0xbf, DS_ORDERED_COUNT>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1129 | def DS_SWIZZLE_B32_vi : DS_Real_vi<0x3d, DS_SWIZZLE_B32>; |
| 1130 | def DS_PERMUTE_B32_vi : DS_Real_vi<0x3e, DS_PERMUTE_B32>; |
| 1131 | def DS_BPERMUTE_B32_vi : DS_Real_vi<0x3f, DS_BPERMUTE_B32>; |
| 1132 | |
| 1133 | def DS_ADD_U64_vi : DS_Real_vi<0x40, DS_ADD_U64>; |
| 1134 | def DS_SUB_U64_vi : DS_Real_vi<0x41, DS_SUB_U64>; |
| 1135 | def DS_RSUB_U64_vi : DS_Real_vi<0x42, DS_RSUB_U64>; |
| 1136 | def DS_INC_U64_vi : DS_Real_vi<0x43, DS_INC_U64>; |
| 1137 | def DS_DEC_U64_vi : DS_Real_vi<0x44, DS_DEC_U64>; |
| 1138 | def DS_MIN_I64_vi : DS_Real_vi<0x45, DS_MIN_I64>; |
| 1139 | def DS_MAX_I64_vi : DS_Real_vi<0x46, DS_MAX_I64>; |
| 1140 | def DS_MIN_U64_vi : DS_Real_vi<0x47, DS_MIN_U64>; |
| 1141 | def DS_MAX_U64_vi : DS_Real_vi<0x48, DS_MAX_U64>; |
| 1142 | def DS_AND_B64_vi : DS_Real_vi<0x49, DS_AND_B64>; |
| 1143 | def DS_OR_B64_vi : DS_Real_vi<0x4a, DS_OR_B64>; |
| 1144 | def DS_XOR_B64_vi : DS_Real_vi<0x4b, DS_XOR_B64>; |
| 1145 | def DS_MSKOR_B64_vi : DS_Real_vi<0x4c, DS_MSKOR_B64>; |
| 1146 | def DS_WRITE_B64_vi : DS_Real_vi<0x4d, DS_WRITE_B64>; |
| 1147 | def DS_WRITE2_B64_vi : DS_Real_vi<0x4E, DS_WRITE2_B64>; |
| 1148 | def DS_WRITE2ST64_B64_vi : DS_Real_vi<0x4f, DS_WRITE2ST64_B64>; |
| 1149 | def DS_CMPST_B64_vi : DS_Real_vi<0x50, DS_CMPST_B64>; |
| 1150 | def DS_CMPST_F64_vi : DS_Real_vi<0x51, DS_CMPST_F64>; |
| 1151 | def DS_MIN_F64_vi : DS_Real_vi<0x52, DS_MIN_F64>; |
| 1152 | def DS_MAX_F64_vi : DS_Real_vi<0x53, DS_MAX_F64>; |
| 1153 | |
| Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 1154 | def DS_WRITE_B8_D16_HI_vi : DS_Real_vi<0x54, DS_WRITE_B8_D16_HI>; |
| 1155 | def DS_WRITE_B16_D16_HI_vi : DS_Real_vi<0x55, DS_WRITE_B16_D16_HI>; |
| 1156 | |
| 1157 | def DS_READ_U8_D16_vi : DS_Real_vi<0x56, DS_READ_U8_D16>; |
| 1158 | def DS_READ_U8_D16_HI_vi : DS_Real_vi<0x57, DS_READ_U8_D16_HI>; |
| 1159 | def DS_READ_I8_D16_vi : DS_Real_vi<0x58, DS_READ_I8_D16>; |
| 1160 | def DS_READ_I8_D16_HI_vi : DS_Real_vi<0x59, DS_READ_I8_D16_HI>; |
| 1161 | def DS_READ_U16_D16_vi : DS_Real_vi<0x5a, DS_READ_U16_D16>; |
| 1162 | def DS_READ_U16_D16_HI_vi : DS_Real_vi<0x5b, DS_READ_U16_D16_HI>; |
| 1163 | |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1164 | def DS_ADD_RTN_U64_vi : DS_Real_vi<0x60, DS_ADD_RTN_U64>; |
| 1165 | def DS_SUB_RTN_U64_vi : DS_Real_vi<0x61, DS_SUB_RTN_U64>; |
| 1166 | def DS_RSUB_RTN_U64_vi : DS_Real_vi<0x62, DS_RSUB_RTN_U64>; |
| 1167 | def DS_INC_RTN_U64_vi : DS_Real_vi<0x63, DS_INC_RTN_U64>; |
| 1168 | def DS_DEC_RTN_U64_vi : DS_Real_vi<0x64, DS_DEC_RTN_U64>; |
| 1169 | def DS_MIN_RTN_I64_vi : DS_Real_vi<0x65, DS_MIN_RTN_I64>; |
| 1170 | def DS_MAX_RTN_I64_vi : DS_Real_vi<0x66, DS_MAX_RTN_I64>; |
| 1171 | def DS_MIN_RTN_U64_vi : DS_Real_vi<0x67, DS_MIN_RTN_U64>; |
| 1172 | def DS_MAX_RTN_U64_vi : DS_Real_vi<0x68, DS_MAX_RTN_U64>; |
| 1173 | def DS_AND_RTN_B64_vi : DS_Real_vi<0x69, DS_AND_RTN_B64>; |
| 1174 | def DS_OR_RTN_B64_vi : DS_Real_vi<0x6a, DS_OR_RTN_B64>; |
| 1175 | def DS_XOR_RTN_B64_vi : DS_Real_vi<0x6b, DS_XOR_RTN_B64>; |
| 1176 | def DS_MSKOR_RTN_B64_vi : DS_Real_vi<0x6c, DS_MSKOR_RTN_B64>; |
| 1177 | def DS_WRXCHG_RTN_B64_vi : DS_Real_vi<0x6d, DS_WRXCHG_RTN_B64>; |
| 1178 | def DS_WRXCHG2_RTN_B64_vi : DS_Real_vi<0x6e, DS_WRXCHG2_RTN_B64>; |
| 1179 | def DS_WRXCHG2ST64_RTN_B64_vi : DS_Real_vi<0x6f, DS_WRXCHG2ST64_RTN_B64>; |
| Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 1180 | def DS_CONDXCHG32_RTN_B64_vi : DS_Real_vi<0x7e, DS_CONDXCHG32_RTN_B64>; |
| 1181 | def DS_GWS_SEMA_RELEASE_ALL_vi : DS_Real_vi<0x98, DS_GWS_SEMA_RELEASE_ALL>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1182 | def DS_CMPST_RTN_B64_vi : DS_Real_vi<0x70, DS_CMPST_RTN_B64>; |
| 1183 | def DS_CMPST_RTN_F64_vi : DS_Real_vi<0x71, DS_CMPST_RTN_F64>; |
| 1184 | def DS_MIN_RTN_F64_vi : DS_Real_vi<0x72, DS_MIN_RTN_F64>; |
| 1185 | def DS_MAX_RTN_F64_vi : DS_Real_vi<0x73, DS_MAX_RTN_F64>; |
| 1186 | |
| 1187 | def DS_READ_B64_vi : DS_Real_vi<0x76, DS_READ_B64>; |
| 1188 | def DS_READ2_B64_vi : DS_Real_vi<0x77, DS_READ2_B64>; |
| 1189 | def DS_READ2ST64_B64_vi : DS_Real_vi<0x78, DS_READ2ST64_B64>; |
| 1190 | |
| 1191 | def DS_ADD_SRC2_U32_vi : DS_Real_vi<0x80, DS_ADD_SRC2_U32>; |
| 1192 | def DS_SUB_SRC2_U32_vi : DS_Real_vi<0x81, DS_SUB_SRC2_U32>; |
| 1193 | def DS_RSUB_SRC2_U32_vi : DS_Real_vi<0x82, DS_RSUB_SRC2_U32>; |
| 1194 | def DS_INC_SRC2_U32_vi : DS_Real_vi<0x83, DS_INC_SRC2_U32>; |
| 1195 | def DS_DEC_SRC2_U32_vi : DS_Real_vi<0x84, DS_DEC_SRC2_U32>; |
| 1196 | def DS_MIN_SRC2_I32_vi : DS_Real_vi<0x85, DS_MIN_SRC2_I32>; |
| 1197 | def DS_MAX_SRC2_I32_vi : DS_Real_vi<0x86, DS_MAX_SRC2_I32>; |
| 1198 | def DS_MIN_SRC2_U32_vi : DS_Real_vi<0x87, DS_MIN_SRC2_U32>; |
| 1199 | def DS_MAX_SRC2_U32_vi : DS_Real_vi<0x88, DS_MAX_SRC2_U32>; |
| 1200 | def DS_AND_SRC2_B32_vi : DS_Real_vi<0x89, DS_AND_SRC2_B32>; |
| 1201 | def DS_OR_SRC2_B32_vi : DS_Real_vi<0x8a, DS_OR_SRC2_B32>; |
| 1202 | def DS_XOR_SRC2_B32_vi : DS_Real_vi<0x8b, DS_XOR_SRC2_B32>; |
| 1203 | def DS_WRITE_SRC2_B32_vi : DS_Real_vi<0x8d, DS_WRITE_SRC2_B32>; |
| 1204 | def DS_MIN_SRC2_F32_vi : DS_Real_vi<0x92, DS_MIN_SRC2_F32>; |
| 1205 | def DS_MAX_SRC2_F32_vi : DS_Real_vi<0x93, DS_MAX_SRC2_F32>; |
| Dmitry Preobrazhensky | 622bde8 | 2018-03-28 16:21:56 +0000 | [diff] [blame] | 1206 | def DS_ADD_SRC2_F32_vi : DS_Real_vi<0x95, DS_ADD_SRC2_F32>; |
| Valery Pykhtin | 902db31 | 2016-08-01 14:21:30 +0000 | [diff] [blame] | 1207 | def DS_ADD_SRC2_U64_vi : DS_Real_vi<0xc0, DS_ADD_SRC2_U64>; |
| 1208 | def DS_SUB_SRC2_U64_vi : DS_Real_vi<0xc1, DS_SUB_SRC2_U64>; |
| 1209 | def DS_RSUB_SRC2_U64_vi : DS_Real_vi<0xc2, DS_RSUB_SRC2_U64>; |
| 1210 | def DS_INC_SRC2_U64_vi : DS_Real_vi<0xc3, DS_INC_SRC2_U64>; |
| 1211 | def DS_DEC_SRC2_U64_vi : DS_Real_vi<0xc4, DS_DEC_SRC2_U64>; |
| 1212 | def DS_MIN_SRC2_I64_vi : DS_Real_vi<0xc5, DS_MIN_SRC2_I64>; |
| 1213 | def DS_MAX_SRC2_I64_vi : DS_Real_vi<0xc6, DS_MAX_SRC2_I64>; |
| 1214 | def DS_MIN_SRC2_U64_vi : DS_Real_vi<0xc7, DS_MIN_SRC2_U64>; |
| 1215 | def DS_MAX_SRC2_U64_vi : DS_Real_vi<0xc8, DS_MAX_SRC2_U64>; |
| 1216 | def DS_AND_SRC2_B64_vi : DS_Real_vi<0xc9, DS_AND_SRC2_B64>; |
| 1217 | def DS_OR_SRC2_B64_vi : DS_Real_vi<0xca, DS_OR_SRC2_B64>; |
| 1218 | def DS_XOR_SRC2_B64_vi : DS_Real_vi<0xcb, DS_XOR_SRC2_B64>; |
| 1219 | def DS_WRITE_SRC2_B64_vi : DS_Real_vi<0xcd, DS_WRITE_SRC2_B64>; |
| 1220 | def DS_MIN_SRC2_F64_vi : DS_Real_vi<0xd2, DS_MIN_SRC2_F64>; |
| 1221 | def DS_MAX_SRC2_F64_vi : DS_Real_vi<0xd3, DS_MAX_SRC2_F64>; |
| Matt Arsenault | dedc544 | 2017-02-28 20:15:43 +0000 | [diff] [blame] | 1222 | def DS_WRITE_B96_vi : DS_Real_vi<0xde, DS_WRITE_B96>; |
| 1223 | def DS_WRITE_B128_vi : DS_Real_vi<0xdf, DS_WRITE_B128>; |
| 1224 | def DS_READ_B96_vi : DS_Real_vi<0xfe, DS_READ_B96>; |
| 1225 | def DS_READ_B128_vi : DS_Real_vi<0xff, DS_READ_B128>; |