blob: 1c1d81a6c668b5845b115b7e4fe2d586affef518 [file] [log] [blame]
Valery Pykhtin902db312016-08-01 14:21:30 +00001//===-- DSInstructions.td - DS Instruction Defintions ---------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtin902db312016-08-01 14:21:30 +00006//
7//===----------------------------------------------------------------------===//
8
9class DS_Pseudo <string opName, dag outs, dag ins, string asmOps, list<dag> pattern=[]> :
10 InstSI <outs, ins, "", pattern>,
11 SIMCInstr <opName, SIEncodingFamily.NONE> {
12
Valery Pykhtin902db312016-08-01 14:21:30 +000013 let LGKM_CNT = 1;
14 let DS = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +000015 let Size = 8;
Valery Pykhtin902db312016-08-01 14:21:30 +000016 let UseNamedOperandTable = 1;
Valery Pykhtin902db312016-08-01 14:21:30 +000017
18 // Most instruction load and store data, so set this as the default.
19 let mayLoad = 1;
20 let mayStore = 1;
Stanislav Mekhanoshinbb988412019-03-01 07:59:17 +000021 let maybeAtomic = 1;
Valery Pykhtin902db312016-08-01 14:21:30 +000022
23 let hasSideEffects = 0;
24 let SchedRW = [WriteLDS];
25
26 let isPseudo = 1;
27 let isCodeGenOnly = 1;
28
29 let AsmMatchConverter = "cvtDS";
30
31 string Mnemonic = opName;
32 string AsmOperands = asmOps;
33
34 // Well these bits a kind of hack because it would be more natural
35 // to test "outs" and "ins" dags for the presence of particular operands
36 bits<1> has_vdst = 1;
37 bits<1> has_addr = 1;
38 bits<1> has_data0 = 1;
39 bits<1> has_data1 = 1;
40
Dmitry Preobrazhensky8d879c82019-07-15 14:37:57 +000041 bits<1> has_gws_data0 = 0; // data0 is encoded as addr
42
Valery Pykhtin902db312016-08-01 14:21:30 +000043 bits<1> has_offset = 1; // has "offset" that should be split to offset0,1
44 bits<1> has_offset0 = 1;
45 bits<1> has_offset1 = 1;
46
47 bits<1> has_gds = 1;
48 bits<1> gdsValue = 0; // if has_gds == 0 set gds to this value
Matt Arsenault10c472d2017-11-15 01:34:06 +000049
50 bits<1> has_m0_read = 1;
51
52 let Uses = !if(has_m0_read, [M0, EXEC], [EXEC]);
Valery Pykhtin902db312016-08-01 14:21:30 +000053}
54
55class DS_Real <DS_Pseudo ds> :
56 InstSI <ds.OutOperandList, ds.InOperandList, ds.Mnemonic # " " # ds.AsmOperands, []>,
57 Enc64 {
58
59 let isPseudo = 0;
60 let isCodeGenOnly = 0;
61
62 // copy relevant pseudo op flags
63 let SubtargetPredicate = ds.SubtargetPredicate;
Stanislav Mekhanoshin79384242019-07-15 17:49:25 +000064 let OtherPredicates = ds.OtherPredicates;
Valery Pykhtin902db312016-08-01 14:21:30 +000065 let AsmMatchConverter = ds.AsmMatchConverter;
66
67 // encoding fields
68 bits<8> vdst;
69 bits<1> gds;
70 bits<8> addr;
71 bits<8> data0;
72 bits<8> data1;
73 bits<8> offset0;
74 bits<8> offset1;
75
76 bits<16> offset;
77 let offset0 = !if(ds.has_offset, offset{7-0}, ?);
78 let offset1 = !if(ds.has_offset, offset{15-8}, ?);
79}
80
81
82// DS Pseudo instructions
83
84class DS_1A1D_NORET<string opName, RegisterClass rc = VGPR_32>
85: DS_Pseudo<opName,
86 (outs),
87 (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds),
Matt Arsenault10c472d2017-11-15 01:34:06 +000088 "$addr, $data0$offset$gds"> {
Valery Pykhtin902db312016-08-01 14:21:30 +000089
90 let has_data1 = 0;
91 let has_vdst = 0;
92}
93
Matt Arsenault10c472d2017-11-15 01:34:06 +000094multiclass DS_1A1D_NORET_mc<string opName, RegisterClass rc = VGPR_32> {
95 def "" : DS_1A1D_NORET<opName, rc>,
96 AtomicNoRet<opName, 0>;
97
98 let has_m0_read = 0 in {
99 def _gfx9 : DS_1A1D_NORET<opName, rc>,
100 AtomicNoRet<opName#"_gfx9", 0>;
101 }
102}
103
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000104class DS_1A2D_NORET<string opName, RegisterClass rc = VGPR_32>
Valery Pykhtin902db312016-08-01 14:21:30 +0000105: DS_Pseudo<opName,
106 (outs),
107 (ins VGPR_32:$addr, rc:$data0, rc:$data1, offset:$offset, gds:$gds),
Matt Arsenault10c472d2017-11-15 01:34:06 +0000108 "$addr, $data0, $data1"#"$offset"#"$gds"> {
Valery Pykhtin902db312016-08-01 14:21:30 +0000109
110 let has_vdst = 0;
111}
112
Matt Arsenault10c472d2017-11-15 01:34:06 +0000113multiclass DS_1A2D_NORET_mc<string opName, RegisterClass rc = VGPR_32> {
114 def "" : DS_1A2D_NORET<opName, rc>,
115 AtomicNoRet<opName, 0>;
116
117 let has_m0_read = 0 in {
118 def _gfx9 : DS_1A2D_NORET<opName, rc>,
119 AtomicNoRet<opName#"_gfx9", 0>;
120 }
121}
122
Valery Pykhtin902db312016-08-01 14:21:30 +0000123class DS_1A2D_Off8_NORET <string opName, RegisterClass rc = VGPR_32>
124: DS_Pseudo<opName,
125 (outs),
126 (ins VGPR_32:$addr, rc:$data0, rc:$data1,
127 offset0:$offset0, offset1:$offset1, gds:$gds),
128 "$addr, $data0, $data1$offset0$offset1$gds"> {
129
130 let has_vdst = 0;
131 let has_offset = 0;
132 let AsmMatchConverter = "cvtDSOffset01";
133}
134
Matt Arsenault10c472d2017-11-15 01:34:06 +0000135multiclass DS_1A2D_Off8_NORET_mc <string opName, RegisterClass rc = VGPR_32> {
136 def "" : DS_1A2D_Off8_NORET<opName, rc>;
137
138 let has_m0_read = 0 in {
139 def _gfx9 : DS_1A2D_Off8_NORET<opName, rc>;
140 }
141}
142
Valery Pykhtin902db312016-08-01 14:21:30 +0000143class DS_1A1D_RET <string opName, RegisterClass rc = VGPR_32>
144: DS_Pseudo<opName,
145 (outs rc:$vdst),
146 (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds),
147 "$vdst, $addr, $data0$offset$gds"> {
148
149 let hasPostISelHook = 1;
150 let has_data1 = 0;
151}
152
Matt Arsenault10c472d2017-11-15 01:34:06 +0000153multiclass DS_1A1D_RET_mc <string opName, RegisterClass rc = VGPR_32,
154 string NoRetOp = ""> {
155 def "" : DS_1A1D_RET<opName, rc>,
156 AtomicNoRet<NoRetOp, !if(!eq(NoRetOp, ""), 0, 1)>;
157
158 let has_m0_read = 0 in {
159 def _gfx9 : DS_1A1D_RET<opName, rc>,
160 AtomicNoRet<!if(!eq(NoRetOp, ""), "", NoRetOp#"_gfx9"),
161 !if(!eq(NoRetOp, ""), 0, 1)>;
162 }
163}
164
Valery Pykhtin902db312016-08-01 14:21:30 +0000165class DS_1A2D_RET<string opName,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000166 RegisterClass rc = VGPR_32,
Valery Pykhtin902db312016-08-01 14:21:30 +0000167 RegisterClass src = rc>
168: DS_Pseudo<opName,
169 (outs rc:$vdst),
170 (ins VGPR_32:$addr, src:$data0, src:$data1, offset:$offset, gds:$gds),
171 "$vdst, $addr, $data0, $data1$offset$gds"> {
172
173 let hasPostISelHook = 1;
174}
175
Matt Arsenault10c472d2017-11-15 01:34:06 +0000176multiclass DS_1A2D_RET_mc<string opName,
177 RegisterClass rc = VGPR_32,
178 string NoRetOp = "",
179 RegisterClass src = rc> {
180 def "" : DS_1A2D_RET<opName, rc, src>,
181 AtomicNoRet<NoRetOp, !if(!eq(NoRetOp, ""), 0, 1)>;
182
183 let has_m0_read = 0 in {
184 def _gfx9 : DS_1A2D_RET<opName, rc, src>,
185 AtomicNoRet<NoRetOp#"_gfx9", !if(!eq(NoRetOp, ""), 0, 1)>;
186 }
187}
188
Dmitry Preobrazhensky7184c442017-04-12 14:29:45 +0000189class DS_1A2D_Off8_RET<string opName,
190 RegisterClass rc = VGPR_32,
191 RegisterClass src = rc>
192: DS_Pseudo<opName,
193 (outs rc:$vdst),
194 (ins VGPR_32:$addr, src:$data0, src:$data1, offset0:$offset0, offset1:$offset1, gds:$gds),
195 "$vdst, $addr, $data0, $data1$offset0$offset1$gds"> {
196
197 let has_offset = 0;
198 let AsmMatchConverter = "cvtDSOffset01";
199
200 let hasPostISelHook = 1;
201}
202
Matt Arsenault10c472d2017-11-15 01:34:06 +0000203multiclass DS_1A2D_Off8_RET_mc<string opName,
204 RegisterClass rc = VGPR_32,
205 RegisterClass src = rc> {
206 def "" : DS_1A2D_Off8_RET<opName, rc, src>;
207
208 let has_m0_read = 0 in {
209 def _gfx9 : DS_1A2D_Off8_RET<opName, rc, src>;
210 }
211}
212
213
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000214class DS_1A_RET<string opName, RegisterClass rc = VGPR_32, bit HasTiedOutput = 0, Operand ofs = offset>
Valery Pykhtin902db312016-08-01 14:21:30 +0000215: DS_Pseudo<opName,
216 (outs rc:$vdst),
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000217 !if(HasTiedOutput,
218 (ins VGPR_32:$addr, ofs:$offset, gds:$gds, rc:$vdst_in),
219 (ins VGPR_32:$addr, ofs:$offset, gds:$gds)),
Valery Pykhtin902db312016-08-01 14:21:30 +0000220 "$vdst, $addr$offset$gds"> {
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000221 let Constraints = !if(HasTiedOutput, "$vdst = $vdst_in", "");
222 let DisableEncoding = !if(HasTiedOutput, "$vdst_in", "");
Valery Pykhtin902db312016-08-01 14:21:30 +0000223 let has_data0 = 0;
224 let has_data1 = 0;
225}
226
Matt Arsenault10c472d2017-11-15 01:34:06 +0000227multiclass DS_1A_RET_mc<string opName, RegisterClass rc = VGPR_32, bit HasTiedOutput = 0, Operand ofs = offset> {
228 def "" : DS_1A_RET<opName, rc, HasTiedOutput, ofs>;
229
230 let has_m0_read = 0 in {
231 def _gfx9 : DS_1A_RET<opName, rc, HasTiedOutput, ofs>;
232 }
233}
234
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000235class DS_1A_RET_Tied<string opName, RegisterClass rc = VGPR_32> :
236 DS_1A_RET<opName, rc, 1>;
237
Valery Pykhtin902db312016-08-01 14:21:30 +0000238class DS_1A_Off8_RET <string opName, RegisterClass rc = VGPR_32>
239: DS_Pseudo<opName,
240 (outs rc:$vdst),
241 (ins VGPR_32:$addr, offset0:$offset0, offset1:$offset1, gds:$gds),
242 "$vdst, $addr$offset0$offset1$gds"> {
243
244 let has_offset = 0;
245 let has_data0 = 0;
246 let has_data1 = 0;
247 let AsmMatchConverter = "cvtDSOffset01";
248}
249
Matt Arsenault10c472d2017-11-15 01:34:06 +0000250multiclass DS_1A_Off8_RET_mc <string opName, RegisterClass rc = VGPR_32> {
251 def "" : DS_1A_Off8_RET<opName, rc>;
252
253 let has_m0_read = 0 in {
254 def _gfx9 : DS_1A_Off8_RET<opName, rc>;
255 }
256}
257
Valery Pykhtin902db312016-08-01 14:21:30 +0000258class DS_1A_RET_GDS <string opName> : DS_Pseudo<opName,
259 (outs VGPR_32:$vdst),
260 (ins VGPR_32:$addr, offset:$offset),
261 "$vdst, $addr$offset gds"> {
262
263 let has_data0 = 0;
264 let has_data1 = 0;
265 let has_gds = 0;
266 let gdsValue = 1;
Artem Tamazov43b61562017-02-03 12:47:30 +0000267 let AsmMatchConverter = "cvtDSGds";
Valery Pykhtin902db312016-08-01 14:21:30 +0000268}
269
270class DS_0A_RET <string opName> : DS_Pseudo<opName,
271 (outs VGPR_32:$vdst),
272 (ins offset:$offset, gds:$gds),
273 "$vdst$offset$gds"> {
274
275 let mayLoad = 1;
276 let mayStore = 1;
277
278 let has_addr = 0;
279 let has_data0 = 0;
280 let has_data1 = 0;
281}
282
283class DS_1A <string opName> : DS_Pseudo<opName,
284 (outs),
285 (ins VGPR_32:$addr, offset:$offset, gds:$gds),
286 "$addr$offset$gds"> {
287
288 let mayLoad = 1;
289 let mayStore = 1;
290
291 let has_vdst = 0;
292 let has_data0 = 0;
293 let has_data1 = 0;
294}
295
Matt Arsenault10c472d2017-11-15 01:34:06 +0000296multiclass DS_1A_mc <string opName> {
297 def "" : DS_1A<opName>;
298
299 let has_m0_read = 0 in {
300 def _gfx9 : DS_1A<opName>;
301 }
302}
303
304
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000305class DS_GWS <string opName, dag ins, string asmOps>
306: DS_Pseudo<opName, (outs), ins, asmOps> {
Valery Pykhtin902db312016-08-01 14:21:30 +0000307
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000308 let has_vdst = 0;
309 let has_addr = 0;
310 let has_data0 = 0;
311 let has_data1 = 0;
Valery Pykhtin902db312016-08-01 14:21:30 +0000312
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000313 let has_gds = 0;
314 let gdsValue = 1;
315 let AsmMatchConverter = "cvtDSGds";
316}
317
318class DS_GWS_0D <string opName>
319: DS_GWS<opName,
Matt Arsenault85f38902019-07-19 19:47:30 +0000320 (ins offset:$offset, gds:$gds), "$offset gds"> {
321 let hasSideEffects = 1;
322}
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000323
324class DS_GWS_1D <string opName>
325: DS_GWS<opName,
326 (ins VGPR_32:$data0, offset:$offset, gds:$gds), "$data0$offset gds"> {
327
Dmitry Preobrazhensky8d879c82019-07-15 14:37:57 +0000328 let has_gws_data0 = 1;
Matt Arsenault85f38902019-07-19 19:47:30 +0000329 let hasSideEffects = 1;
Valery Pykhtin902db312016-08-01 14:21:30 +0000330}
331
Matt Arsenault78124982017-02-28 20:15:46 +0000332class DS_VOID <string opName> : DS_Pseudo<opName,
333 (outs), (ins), ""> {
334 let mayLoad = 0;
335 let mayStore = 0;
336 let hasSideEffects = 1;
337 let UseNamedOperandTable = 0;
338 let AsmMatchConverter = "";
339
340 let has_vdst = 0;
341 let has_addr = 0;
342 let has_data0 = 0;
343 let has_data1 = 0;
344 let has_offset = 0;
345 let has_offset0 = 0;
346 let has_offset1 = 0;
347 let has_gds = 0;
348}
349
Valery Pykhtin902db312016-08-01 14:21:30 +0000350class DS_1A1D_PERMUTE <string opName, SDPatternOperator node = null_frag>
351: DS_Pseudo<opName,
352 (outs VGPR_32:$vdst),
353 (ins VGPR_32:$addr, VGPR_32:$data0, offset:$offset),
354 "$vdst, $addr, $data0$offset",
355 [(set i32:$vdst,
356 (node (DS1Addr1Offset i32:$addr, i16:$offset), i32:$data0))] > {
357
358 let mayLoad = 0;
359 let mayStore = 0;
360 let isConvergent = 1;
361
362 let has_data1 = 0;
363 let has_gds = 0;
364}
365
Matt Arsenault10c472d2017-11-15 01:34:06 +0000366defm DS_ADD_U32 : DS_1A1D_NORET_mc<"ds_add_u32">;
367defm DS_SUB_U32 : DS_1A1D_NORET_mc<"ds_sub_u32">;
368defm DS_RSUB_U32 : DS_1A1D_NORET_mc<"ds_rsub_u32">;
369defm DS_INC_U32 : DS_1A1D_NORET_mc<"ds_inc_u32">;
370defm DS_DEC_U32 : DS_1A1D_NORET_mc<"ds_dec_u32">;
371defm DS_MIN_I32 : DS_1A1D_NORET_mc<"ds_min_i32">;
372defm DS_MAX_I32 : DS_1A1D_NORET_mc<"ds_max_i32">;
373defm DS_MIN_U32 : DS_1A1D_NORET_mc<"ds_min_u32">;
374defm DS_MAX_U32 : DS_1A1D_NORET_mc<"ds_max_u32">;
375defm DS_AND_B32 : DS_1A1D_NORET_mc<"ds_and_b32">;
376defm DS_OR_B32 : DS_1A1D_NORET_mc<"ds_or_b32">;
377defm DS_XOR_B32 : DS_1A1D_NORET_mc<"ds_xor_b32">;
378defm DS_ADD_F32 : DS_1A1D_NORET_mc<"ds_add_f32">;
379defm DS_MIN_F32 : DS_1A1D_NORET_mc<"ds_min_f32">;
380defm DS_MAX_F32 : DS_1A1D_NORET_mc<"ds_max_f32">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000381
382let mayLoad = 0 in {
Matt Arsenault10c472d2017-11-15 01:34:06 +0000383defm DS_WRITE_B8 : DS_1A1D_NORET_mc<"ds_write_b8">;
384defm DS_WRITE_B16 : DS_1A1D_NORET_mc<"ds_write_b16">;
385defm DS_WRITE_B32 : DS_1A1D_NORET_mc<"ds_write_b32">;
386defm DS_WRITE2_B32 : DS_1A2D_Off8_NORET_mc<"ds_write2_b32">;
387defm DS_WRITE2ST64_B32: DS_1A2D_Off8_NORET_mc<"ds_write2st64_b32">;
388
389
390let has_m0_read = 0 in {
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000391
392let SubtargetPredicate = HasD16LoadStore in {
393def DS_WRITE_B8_D16_HI : DS_1A1D_NORET<"ds_write_b8_d16_hi">;
394def DS_WRITE_B16_D16_HI : DS_1A1D_NORET<"ds_write_b16_d16_hi">;
395}
396
Matt Arsenaultefa1d652017-09-01 18:38:02 +0000397let SubtargetPredicate = HasDSAddTid in {
398def DS_WRITE_ADDTID_B32 : DS_1A1D_NORET<"ds_write_addtid_b32">;
399}
400
Matt Arsenault10c472d2017-11-15 01:34:06 +0000401} // End has_m0_read = 0
402} // End mayLoad = 0
Valery Pykhtin902db312016-08-01 14:21:30 +0000403
Matt Arsenault10c472d2017-11-15 01:34:06 +0000404defm DS_MSKOR_B32 : DS_1A2D_NORET_mc<"ds_mskor_b32">;
405defm DS_CMPST_B32 : DS_1A2D_NORET_mc<"ds_cmpst_b32">;
406defm DS_CMPST_F32 : DS_1A2D_NORET_mc<"ds_cmpst_f32">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000407
Matt Arsenault10c472d2017-11-15 01:34:06 +0000408defm DS_ADD_U64 : DS_1A1D_NORET_mc<"ds_add_u64", VReg_64>;
409defm DS_SUB_U64 : DS_1A1D_NORET_mc<"ds_sub_u64", VReg_64>;
410defm DS_RSUB_U64 : DS_1A1D_NORET_mc<"ds_rsub_u64", VReg_64>;
411defm DS_INC_U64 : DS_1A1D_NORET_mc<"ds_inc_u64", VReg_64>;
412defm DS_DEC_U64 : DS_1A1D_NORET_mc<"ds_dec_u64", VReg_64>;
413defm DS_MIN_I64 : DS_1A1D_NORET_mc<"ds_min_i64", VReg_64>;
414defm DS_MAX_I64 : DS_1A1D_NORET_mc<"ds_max_i64", VReg_64>;
415defm DS_MIN_U64 : DS_1A1D_NORET_mc<"ds_min_u64", VReg_64>;
416defm DS_MAX_U64 : DS_1A1D_NORET_mc<"ds_max_u64", VReg_64>;
417defm DS_AND_B64 : DS_1A1D_NORET_mc<"ds_and_b64", VReg_64>;
418defm DS_OR_B64 : DS_1A1D_NORET_mc<"ds_or_b64", VReg_64>;
419defm DS_XOR_B64 : DS_1A1D_NORET_mc<"ds_xor_b64", VReg_64>;
420defm DS_MSKOR_B64 : DS_1A2D_NORET_mc<"ds_mskor_b64", VReg_64>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000421let mayLoad = 0 in {
Matt Arsenault10c472d2017-11-15 01:34:06 +0000422defm DS_WRITE_B64 : DS_1A1D_NORET_mc<"ds_write_b64", VReg_64>;
423defm DS_WRITE2_B64 : DS_1A2D_Off8_NORET_mc<"ds_write2_b64", VReg_64>;
424defm DS_WRITE2ST64_B64: DS_1A2D_Off8_NORET_mc<"ds_write2st64_b64", VReg_64>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000425}
Matt Arsenault10c472d2017-11-15 01:34:06 +0000426defm DS_CMPST_B64 : DS_1A2D_NORET_mc<"ds_cmpst_b64", VReg_64>;
427defm DS_CMPST_F64 : DS_1A2D_NORET_mc<"ds_cmpst_f64", VReg_64>;
428defm DS_MIN_F64 : DS_1A1D_NORET_mc<"ds_min_f64", VReg_64>;
429defm DS_MAX_F64 : DS_1A1D_NORET_mc<"ds_max_f64", VReg_64>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000430
Matt Arsenault10c472d2017-11-15 01:34:06 +0000431defm DS_ADD_RTN_U32 : DS_1A1D_RET_mc<"ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
432defm DS_ADD_RTN_F32 : DS_1A1D_RET_mc<"ds_add_rtn_f32", VGPR_32, "ds_add_f32">;
433defm DS_SUB_RTN_U32 : DS_1A1D_RET_mc<"ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
434defm DS_RSUB_RTN_U32 : DS_1A1D_RET_mc<"ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
435defm DS_INC_RTN_U32 : DS_1A1D_RET_mc<"ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
436defm DS_DEC_RTN_U32 : DS_1A1D_RET_mc<"ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
437defm DS_MIN_RTN_I32 : DS_1A1D_RET_mc<"ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
438defm DS_MAX_RTN_I32 : DS_1A1D_RET_mc<"ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
439defm DS_MIN_RTN_U32 : DS_1A1D_RET_mc<"ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
440defm DS_MAX_RTN_U32 : DS_1A1D_RET_mc<"ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
441defm DS_AND_RTN_B32 : DS_1A1D_RET_mc<"ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
442defm DS_OR_RTN_B32 : DS_1A1D_RET_mc<"ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
443defm DS_XOR_RTN_B32 : DS_1A1D_RET_mc<"ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
444defm DS_MSKOR_RTN_B32 : DS_1A2D_RET_mc<"ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
445defm DS_CMPST_RTN_B32 : DS_1A2D_RET_mc<"ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
446defm DS_CMPST_RTN_F32 : DS_1A2D_RET_mc<"ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000447defm DS_MIN_RTN_F32 : DS_1A1D_RET_mc<"ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
Matt Arsenault10c472d2017-11-15 01:34:06 +0000448defm DS_MAX_RTN_F32 : DS_1A1D_RET_mc<"ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000449
Matt Arsenault10c472d2017-11-15 01:34:06 +0000450defm DS_WRXCHG_RTN_B32 : DS_1A1D_RET_mc<"ds_wrxchg_rtn_b32">;
451defm DS_WRXCHG2_RTN_B32 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2_rtn_b32", VReg_64, VGPR_32>;
452defm DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2st64_rtn_b32", VReg_64, VGPR_32>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000453
Matt Arsenault10c472d2017-11-15 01:34:06 +0000454defm DS_ADD_RTN_U64 : DS_1A1D_RET_mc<"ds_add_rtn_u64", VReg_64, "ds_add_u64">;
455defm DS_SUB_RTN_U64 : DS_1A1D_RET_mc<"ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
456defm DS_RSUB_RTN_U64 : DS_1A1D_RET_mc<"ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
457defm DS_INC_RTN_U64 : DS_1A1D_RET_mc<"ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
458defm DS_DEC_RTN_U64 : DS_1A1D_RET_mc<"ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
459defm DS_MIN_RTN_I64 : DS_1A1D_RET_mc<"ds_min_rtn_i64", VReg_64, "ds_min_i64">;
460defm DS_MAX_RTN_I64 : DS_1A1D_RET_mc<"ds_max_rtn_i64", VReg_64, "ds_max_i64">;
461defm DS_MIN_RTN_U64 : DS_1A1D_RET_mc<"ds_min_rtn_u64", VReg_64, "ds_min_u64">;
462defm DS_MAX_RTN_U64 : DS_1A1D_RET_mc<"ds_max_rtn_u64", VReg_64, "ds_max_u64">;
463defm DS_AND_RTN_B64 : DS_1A1D_RET_mc<"ds_and_rtn_b64", VReg_64, "ds_and_b64">;
464defm DS_OR_RTN_B64 : DS_1A1D_RET_mc<"ds_or_rtn_b64", VReg_64, "ds_or_b64">;
465defm DS_XOR_RTN_B64 : DS_1A1D_RET_mc<"ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
466defm DS_MSKOR_RTN_B64 : DS_1A2D_RET_mc<"ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
467defm DS_CMPST_RTN_B64 : DS_1A2D_RET_mc<"ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
468defm DS_CMPST_RTN_F64 : DS_1A2D_RET_mc<"ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
469defm DS_MIN_RTN_F64 : DS_1A1D_RET_mc<"ds_min_rtn_f64", VReg_64, "ds_min_f64">;
470defm DS_MAX_RTN_F64 : DS_1A1D_RET_mc<"ds_max_rtn_f64", VReg_64, "ds_max_f64">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000471
Matt Arsenault10c472d2017-11-15 01:34:06 +0000472defm DS_WRXCHG_RTN_B64 : DS_1A1D_RET_mc<"ds_wrxchg_rtn_b64", VReg_64>;
473defm DS_WRXCHG2_RTN_B64 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2_rtn_b64", VReg_128, VReg_64>;
474defm DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_Off8_RET_mc<"ds_wrxchg2st64_rtn_b64", VReg_128, VReg_64>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000475
Matt Arsenault8ad1dec2019-06-20 20:54:32 +0000476let isConvergent = 1, usesCustomInserter = 1 in {
Matt Arsenault4d55d022019-06-19 19:55:27 +0000477def DS_GWS_INIT : DS_GWS_1D<"ds_gws_init"> {
478 let mayLoad = 0;
479}
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000480def DS_GWS_SEMA_V : DS_GWS_0D<"ds_gws_sema_v">;
481def DS_GWS_SEMA_BR : DS_GWS_1D<"ds_gws_sema_br">;
482def DS_GWS_SEMA_P : DS_GWS_0D<"ds_gws_sema_p">;
483def DS_GWS_BARRIER : DS_GWS_1D<"ds_gws_barrier">;
Matt Arsenault4d55d022019-06-19 19:55:27 +0000484}
Valery Pykhtin902db312016-08-01 14:21:30 +0000485
486def DS_ADD_SRC2_U32 : DS_1A<"ds_add_src2_u32">;
487def DS_SUB_SRC2_U32 : DS_1A<"ds_sub_src2_u32">;
488def DS_RSUB_SRC2_U32 : DS_1A<"ds_rsub_src2_u32">;
489def DS_INC_SRC2_U32 : DS_1A<"ds_inc_src2_u32">;
490def DS_DEC_SRC2_U32 : DS_1A<"ds_dec_src2_u32">;
491def DS_MIN_SRC2_I32 : DS_1A<"ds_min_src2_i32">;
492def DS_MAX_SRC2_I32 : DS_1A<"ds_max_src2_i32">;
493def DS_MIN_SRC2_U32 : DS_1A<"ds_min_src2_u32">;
494def DS_MAX_SRC2_U32 : DS_1A<"ds_max_src2_u32">;
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000495def DS_AND_SRC2_B32 : DS_1A<"ds_and_src2_b32">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000496def DS_OR_SRC2_B32 : DS_1A<"ds_or_src2_b32">;
497def DS_XOR_SRC2_B32 : DS_1A<"ds_xor_src2_b32">;
498def DS_MIN_SRC2_F32 : DS_1A<"ds_min_src2_f32">;
499def DS_MAX_SRC2_F32 : DS_1A<"ds_max_src2_f32">;
500
501def DS_ADD_SRC2_U64 : DS_1A<"ds_add_src2_u64">;
502def DS_SUB_SRC2_U64 : DS_1A<"ds_sub_src2_u64">;
503def DS_RSUB_SRC2_U64 : DS_1A<"ds_rsub_src2_u64">;
504def DS_INC_SRC2_U64 : DS_1A<"ds_inc_src2_u64">;
505def DS_DEC_SRC2_U64 : DS_1A<"ds_dec_src2_u64">;
506def DS_MIN_SRC2_I64 : DS_1A<"ds_min_src2_i64">;
507def DS_MAX_SRC2_I64 : DS_1A<"ds_max_src2_i64">;
508def DS_MIN_SRC2_U64 : DS_1A<"ds_min_src2_u64">;
509def DS_MAX_SRC2_U64 : DS_1A<"ds_max_src2_u64">;
510def DS_AND_SRC2_B64 : DS_1A<"ds_and_src2_b64">;
511def DS_OR_SRC2_B64 : DS_1A<"ds_or_src2_b64">;
512def DS_XOR_SRC2_B64 : DS_1A<"ds_xor_src2_b64">;
513def DS_MIN_SRC2_F64 : DS_1A<"ds_min_src2_f64">;
514def DS_MAX_SRC2_F64 : DS_1A<"ds_max_src2_f64">;
515
Dmitry Preobrazhenskye6ef0992017-04-14 12:28:07 +0000516def DS_WRITE_SRC2_B32 : DS_1A<"ds_write_src2_b32">;
517def DS_WRITE_SRC2_B64 : DS_1A<"ds_write_src2_b64">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000518
519let Uses = [EXEC], mayLoad = 0, mayStore = 0, isConvergent = 1 in {
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000520def DS_SWIZZLE_B32 : DS_1A_RET <"ds_swizzle_b32", VGPR_32, 0, SwizzleImm>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000521}
522
523let mayStore = 0 in {
Matt Arsenault10c472d2017-11-15 01:34:06 +0000524defm DS_READ_I8 : DS_1A_RET_mc<"ds_read_i8">;
525defm DS_READ_U8 : DS_1A_RET_mc<"ds_read_u8">;
526defm DS_READ_I16 : DS_1A_RET_mc<"ds_read_i16">;
527defm DS_READ_U16 : DS_1A_RET_mc<"ds_read_u16">;
528defm DS_READ_B32 : DS_1A_RET_mc<"ds_read_b32">;
529defm DS_READ_B64 : DS_1A_RET_mc<"ds_read_b64", VReg_64>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000530
Matt Arsenault10c472d2017-11-15 01:34:06 +0000531defm DS_READ2_B32 : DS_1A_Off8_RET_mc<"ds_read2_b32", VReg_64>;
532defm DS_READ2ST64_B32: DS_1A_Off8_RET_mc<"ds_read2st64_b32", VReg_64>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000533
Matt Arsenault10c472d2017-11-15 01:34:06 +0000534defm DS_READ2_B64 : DS_1A_Off8_RET_mc<"ds_read2_b64", VReg_128>;
535defm DS_READ2ST64_B64: DS_1A_Off8_RET_mc<"ds_read2st64_b64", VReg_128>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000536
Matt Arsenault10c472d2017-11-15 01:34:06 +0000537let has_m0_read = 0 in {
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000538let SubtargetPredicate = HasD16LoadStore in {
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000539def DS_READ_U8_D16 : DS_1A_RET_Tied<"ds_read_u8_d16">;
540def DS_READ_U8_D16_HI : DS_1A_RET_Tied<"ds_read_u8_d16_hi">;
541def DS_READ_I8_D16 : DS_1A_RET_Tied<"ds_read_i8_d16">;
542def DS_READ_I8_D16_HI : DS_1A_RET_Tied<"ds_read_i8_d16_hi">;
543def DS_READ_U16_D16 : DS_1A_RET_Tied<"ds_read_u16_d16">;
544def DS_READ_U16_D16_HI : DS_1A_RET_Tied<"ds_read_u16_d16_hi">;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000545}
Matt Arsenaultefa1d652017-09-01 18:38:02 +0000546
547let SubtargetPredicate = HasDSAddTid in {
548def DS_READ_ADDTID_B32 : DS_1A_RET<"ds_read_addtid_b32">;
549}
Matt Arsenault10c472d2017-11-15 01:34:06 +0000550} // End has_m0_read = 0
Valery Pykhtin902db312016-08-01 14:21:30 +0000551}
552
Valery Pykhtin902db312016-08-01 14:21:30 +0000553def DS_CONSUME : DS_0A_RET<"ds_consume">;
554def DS_APPEND : DS_0A_RET<"ds_append">;
555def DS_ORDERED_COUNT : DS_1A_RET_GDS<"ds_ordered_count">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000556
557//===----------------------------------------------------------------------===//
558// Instruction definitions for CI and newer.
559//===----------------------------------------------------------------------===//
Valery Pykhtin902db312016-08-01 14:21:30 +0000560
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000561let SubtargetPredicate = isGFX7Plus in {
Valery Pykhtin902db312016-08-01 14:21:30 +0000562
Matt Arsenault10c472d2017-11-15 01:34:06 +0000563defm DS_WRAP_RTN_B32 : DS_1A2D_RET_mc<"ds_wrap_rtn_b32", VGPR_32>;
564defm DS_CONDXCHG32_RTN_B64 : DS_1A1D_RET_mc<"ds_condxchg32_rtn_b64", VReg_64>;
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000565
Matt Arsenault740322f2019-06-20 21:11:42 +0000566let isConvergent = 1, usesCustomInserter = 1 in {
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000567def DS_GWS_SEMA_RELEASE_ALL : DS_GWS_0D<"ds_gws_sema_release_all">;
Matt Arsenault740322f2019-06-20 21:11:42 +0000568}
Valery Pykhtin902db312016-08-01 14:21:30 +0000569
Matt Arsenaultdedc5442017-02-28 20:15:43 +0000570let mayStore = 0 in {
Matt Arsenault10c472d2017-11-15 01:34:06 +0000571defm DS_READ_B96 : DS_1A_RET_mc<"ds_read_b96", VReg_96>;
572defm DS_READ_B128: DS_1A_RET_mc<"ds_read_b128", VReg_128>;
Matt Arsenaultdedc5442017-02-28 20:15:43 +0000573} // End mayStore = 0
574
575let mayLoad = 0 in {
Matt Arsenault10c472d2017-11-15 01:34:06 +0000576defm DS_WRITE_B96 : DS_1A1D_NORET_mc<"ds_write_b96", VReg_96>;
577defm DS_WRITE_B128 : DS_1A1D_NORET_mc<"ds_write_b128", VReg_128>;
Matt Arsenaultdedc5442017-02-28 20:15:43 +0000578} // End mayLoad = 0
579
Matt Arsenault78124982017-02-28 20:15:46 +0000580def DS_NOP : DS_VOID<"ds_nop">;
Matt Arsenaultdedc5442017-02-28 20:15:43 +0000581
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000582} // let SubtargetPredicate = isGFX7Plus
Valery Pykhtin902db312016-08-01 14:21:30 +0000583
584//===----------------------------------------------------------------------===//
585// Instruction definitions for VI and newer.
586//===----------------------------------------------------------------------===//
587
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000588let SubtargetPredicate = isGFX8Plus in {
Valery Pykhtin902db312016-08-01 14:21:30 +0000589
590let Uses = [EXEC] in {
591def DS_PERMUTE_B32 : DS_1A1D_PERMUTE <"ds_permute_b32",
592 int_amdgcn_ds_permute>;
593def DS_BPERMUTE_B32 : DS_1A1D_PERMUTE <"ds_bpermute_b32",
594 int_amdgcn_ds_bpermute>;
595}
596
Dmitry Preobrazhensky622bde82018-03-28 16:21:56 +0000597def DS_ADD_SRC2_F32 : DS_1A<"ds_add_src2_f32">;
598
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000599} // let SubtargetPredicate = isGFX8Plus
Valery Pykhtin902db312016-08-01 14:21:30 +0000600
601//===----------------------------------------------------------------------===//
602// DS Patterns
603//===----------------------------------------------------------------------===//
604
Matt Arsenault90c75932017-10-03 00:06:41 +0000605def : GCNPat <
Valery Pykhtin902db312016-08-01 14:21:30 +0000606 (int_amdgcn_ds_swizzle i32:$src, imm:$offset16),
607 (DS_SWIZZLE_B32 $src, (as_i16imm $offset16), (i1 0))
608>;
609
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000610class DSReadPat <DS_Pseudo inst, ValueType vt, PatFrag frag, int gds=0> : GCNPat <
Matt Arsenault827427f2019-07-22 21:38:11 +0000611 (vt (frag (DS1Addr1Offset i32:$ptr, i16:$offset))),
612 (inst $ptr, offset:$offset, (i1 gds))
Valery Pykhtin902db312016-08-01 14:21:30 +0000613>;
614
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000615multiclass DSReadPat_mc<DS_Pseudo inst, ValueType vt, string frag> {
616
617 let OtherPredicates = [LDSRequiresM0Init] in {
618 def : DSReadPat<inst, vt, !cast<PatFrag>(frag#"_m0")>;
619 }
620
621 let OtherPredicates = [NotLDSRequiresM0Init] in {
Nicolai Haehnle40b140f2018-02-22 15:25:11 +0000622 def : DSReadPat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, !cast<PatFrag>(frag)>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000623 }
624}
625
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000626class DSReadPat_D16 <DS_Pseudo inst, PatFrag frag, ValueType vt> : GCNPat <
Matt Arsenault827427f2019-07-22 21:38:11 +0000627 (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$in),
628 (inst $ptr, offset:$offset, (i1 0), $in)
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000629>;
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000630
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000631defm : DSReadPat_mc <DS_READ_I8, i32, "sextloadi8_local">;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000632defm : DSReadPat_mc <DS_READ_I8, i16, "sextloadi8_local">;
Matt Arsenault9e7cbc02019-07-08 22:08:23 +0000633defm : DSReadPat_mc <DS_READ_U8, i32, "extloadi8_local">;
634defm : DSReadPat_mc <DS_READ_U8, i32, "zextloadi8_local">;
635defm : DSReadPat_mc <DS_READ_U8, i16, "extloadi8_local">;
636defm : DSReadPat_mc <DS_READ_U8, i16, "zextloadi8_local">;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000637defm : DSReadPat_mc <DS_READ_I16, i32, "sextloadi16_local">;
638defm : DSReadPat_mc <DS_READ_I16, i32, "sextloadi16_local">;
Matt Arsenault9e7cbc02019-07-08 22:08:23 +0000639defm : DSReadPat_mc <DS_READ_U16, i32, "extloadi16_local">;
640defm : DSReadPat_mc <DS_READ_U16, i32, "zextloadi16_local">;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000641defm : DSReadPat_mc <DS_READ_U16, i16, "load_local">;
642defm : DSReadPat_mc <DS_READ_B32, i32, "load_local">;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000643defm : DSReadPat_mc <DS_READ_B32, i32, "atomic_load_32_local">;
644defm : DSReadPat_mc <DS_READ_B64, i64, "atomic_load_64_local">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000645
646let AddedComplexity = 100 in {
647
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000648defm : DSReadPat_mc <DS_READ_B64, v2i32, "load_align8_local">;
Farhana Aleena7cb3112018-03-09 17:41:39 +0000649defm : DSReadPat_mc <DS_READ_B128, v4i32, "load_align16_local">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000650
651} // End AddedComplexity = 100
652
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000653let OtherPredicates = [D16PreservesUnusedBits] in {
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000654def : DSReadPat_D16<DS_READ_U16_D16_HI, load_d16_hi_local, v2i16>;
655def : DSReadPat_D16<DS_READ_U16_D16_HI, load_d16_hi_local, v2f16>;
656def : DSReadPat_D16<DS_READ_U8_D16_HI, az_extloadi8_d16_hi_local, v2i16>;
657def : DSReadPat_D16<DS_READ_U8_D16_HI, az_extloadi8_d16_hi_local, v2f16>;
658def : DSReadPat_D16<DS_READ_I8_D16_HI, sextloadi8_d16_hi_local, v2i16>;
659def : DSReadPat_D16<DS_READ_I8_D16_HI, sextloadi8_d16_hi_local, v2f16>;
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000660
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000661def : DSReadPat_D16<DS_READ_U16_D16, load_d16_lo_local, v2i16>;
662def : DSReadPat_D16<DS_READ_U16_D16, load_d16_lo_local, v2f16>;
663def : DSReadPat_D16<DS_READ_U8_D16, az_extloadi8_d16_lo_local, v2i16>;
664def : DSReadPat_D16<DS_READ_U8_D16, az_extloadi8_d16_lo_local, v2f16>;
665def : DSReadPat_D16<DS_READ_I8_D16, sextloadi8_d16_lo_local, v2i16>;
666def : DSReadPat_D16<DS_READ_I8_D16, sextloadi8_d16_lo_local, v2f16>;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000667}
668
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000669class DSWritePat <DS_Pseudo inst, ValueType vt, PatFrag frag, int gds=0> : GCNPat <
Matt Arsenault827427f2019-07-22 21:38:11 +0000670 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i16:$offset)),
Matt Arsenault3baf4d32019-08-01 03:09:15 +0000671 (inst $ptr, getVregSrcForVT<vt>.ret:$value, offset:$offset, (i1 gds))
Valery Pykhtin902db312016-08-01 14:21:30 +0000672>;
673
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000674multiclass DSWritePat_mc <DS_Pseudo inst, ValueType vt, string frag> {
675 let OtherPredicates = [LDSRequiresM0Init] in {
676 def : DSWritePat<inst, vt, !cast<PatFrag>(frag#"_m0")>;
677 }
678
679 let OtherPredicates = [NotLDSRequiresM0Init] in {
Nicolai Haehnle40b140f2018-02-22 15:25:11 +0000680 def : DSWritePat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, !cast<PatFrag>(frag)>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000681 }
682}
683
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000684// Irritatingly, atomic_store reverses the order of operands from a
685// normal store.
686class DSAtomicWritePat <DS_Pseudo inst, ValueType vt, PatFrag frag> : GCNPat <
Matt Arsenault827427f2019-07-22 21:38:11 +0000687 (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$value),
688 (inst $ptr, $value, offset:$offset, (i1 0))
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000689>;
690
691multiclass DSAtomicWritePat_mc <DS_Pseudo inst, ValueType vt, string frag> {
692 let OtherPredicates = [LDSRequiresM0Init] in {
693 def : DSAtomicWritePat<inst, vt, !cast<PatFrag>(frag#"_m0")>;
694 }
695
696 let OtherPredicates = [NotLDSRequiresM0Init] in {
697 def : DSAtomicWritePat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt, !cast<PatFrag>(frag)>;
698 }
699}
700
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000701defm : DSWritePat_mc <DS_WRITE_B8, i32, "truncstorei8_local">;
702defm : DSWritePat_mc <DS_WRITE_B16, i32, "truncstorei16_local">;
703defm : DSWritePat_mc <DS_WRITE_B8, i16, "truncstorei8_local">;
704defm : DSWritePat_mc <DS_WRITE_B16, i16, "store_local">;
705defm : DSWritePat_mc <DS_WRITE_B32, i32, "store_local">;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000706defm : DSAtomicWritePat_mc <DS_WRITE_B32, i32, "atomic_store_local">;
707defm : DSAtomicWritePat_mc <DS_WRITE_B64, i64, "atomic_store_local">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000708
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000709let OtherPredicates = [D16PreservesUnusedBits] in {
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000710def : DSWritePat <DS_WRITE_B16_D16_HI, i32, store_local_hi16>;
711def : DSWritePat <DS_WRITE_B8_D16_HI, i32, truncstorei8_local_hi16>;
712}
713
Valery Pykhtin902db312016-08-01 14:21:30 +0000714
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000715class DS64Bit4ByteAlignedReadPat<DS_Pseudo inst, PatFrag frag> : GCNPat <
716 (v2i32 (frag (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, i8:$offset1))),
717 (inst $ptr, $offset0, $offset1, (i1 0))
Valery Pykhtin902db312016-08-01 14:21:30 +0000718>;
719
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000720class DS64Bit4ByteAlignedWritePat<DS_Pseudo inst, PatFrag frag> : GCNPat<
721 (frag v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, i8:$offset1)),
722 (inst $ptr, (i32 (EXTRACT_SUBREG $value, sub0)),
723 (i32 (EXTRACT_SUBREG $value, sub1)), $offset0, $offset1,
724 (i1 0))
725>;
726
Nicolai Haehnle48219372018-10-17 15:37:48 +0000727// v2i32 loads are split into i32 loads on SI during lowering, due to a bug
728// related to bounds checking.
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000729let OtherPredicates = [LDSRequiresM0Init, isGFX7Plus] in {
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000730def : DS64Bit4ByteAlignedReadPat<DS_READ2_B32, load_local_m0>;
731def : DS64Bit4ByteAlignedWritePat<DS_WRITE2_B32, store_local_m0>;
732}
733
734let OtherPredicates = [NotLDSRequiresM0Init] in {
735def : DS64Bit4ByteAlignedReadPat<DS_READ2_B32_gfx9, load_local>;
736def : DS64Bit4ByteAlignedWritePat<DS_WRITE2_B32_gfx9, store_local>;
737}
738
739
740let AddedComplexity = 100 in {
741
742defm : DSWritePat_mc <DS_WRITE_B64, v2i32, "store_align8_local">;
Farhana Aleenc6c9dc82018-03-16 18:12:00 +0000743defm : DSWritePat_mc <DS_WRITE_B128, v4i32, "store_align16_local">;
744
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000745} // End AddedComplexity = 100
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000746class DSAtomicRetPat<DS_Pseudo inst, ValueType vt, PatFrag frag, bit gds=0> : GCNPat <
Matt Arsenault827427f2019-07-22 21:38:11 +0000747 (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$value),
Matt Arsenaultda5b9bf2019-08-01 03:29:01 +0000748 (inst $ptr, getVregSrcForVT<vt>.ret:$value, offset:$offset, (i1 gds))
Valery Pykhtin902db312016-08-01 14:21:30 +0000749>;
750
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000751multiclass DSAtomicRetPat_mc<DS_Pseudo inst, ValueType vt, string frag> {
752 let OtherPredicates = [LDSRequiresM0Init] in {
Matt Arsenaulte6ce4842019-08-01 03:25:52 +0000753 def : DSAtomicRetPat<inst, vt, !cast<PatFrag>(frag#"_local_m0_"#vt.Size)>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000754 }
755
756 let OtherPredicates = [NotLDSRequiresM0Init] in {
Nicolai Haehnle40b140f2018-02-22 15:25:11 +0000757 def : DSAtomicRetPat<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt,
Matt Arsenaulte6ce4842019-08-01 03:25:52 +0000758 !cast<PatFrag>(frag#"_local_"#vt.Size)>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000759 }
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000760
Matt Arsenaulte6ce4842019-08-01 03:25:52 +0000761 def : DSAtomicRetPat<inst, vt, !cast<PatFrag>(frag#"_region_m0_"#vt.Size), 1>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000762}
763
764
765
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000766class DSAtomicCmpXChg<DS_Pseudo inst, ValueType vt, PatFrag frag, bit gds=0> : GCNPat <
Matt Arsenault827427f2019-07-22 21:38:11 +0000767 (frag (DS1Addr1Offset i32:$ptr, i16:$offset), vt:$cmp, vt:$swap),
Matt Arsenaultae87b9f2019-08-01 03:41:41 +0000768 (inst $ptr, getVregSrcForVT<vt>.ret:$cmp, getVregSrcForVT<vt>.ret:$swap, offset:$offset, (i1 gds))
Valery Pykhtin902db312016-08-01 14:21:30 +0000769>;
770
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000771multiclass DSAtomicCmpXChg_mc<DS_Pseudo inst, ValueType vt, string frag> {
772 let OtherPredicates = [LDSRequiresM0Init] in {
Matt Arsenaulte6ce4842019-08-01 03:25:52 +0000773 def : DSAtomicCmpXChg<inst, vt, !cast<PatFrag>(frag#"_local_m0_"#vt.Size)>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000774 }
775
776 let OtherPredicates = [NotLDSRequiresM0Init] in {
Nicolai Haehnle40b140f2018-02-22 15:25:11 +0000777 def : DSAtomicCmpXChg<!cast<DS_Pseudo>(!cast<string>(inst)#"_gfx9"), vt,
Matt Arsenaulte6ce4842019-08-01 03:25:52 +0000778 !cast<PatFrag>(frag#"_local_"#vt.Size)>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000779 }
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000780
Matt Arsenaulte6ce4842019-08-01 03:25:52 +0000781 def : DSAtomicCmpXChg<inst, vt, !cast<PatFrag>(frag#"_region_m0_"#vt.Size), 1>;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000782}
783
784
Valery Pykhtin902db312016-08-01 14:21:30 +0000785
786// 32-bit atomics.
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000787defm : DSAtomicRetPat_mc<DS_WRXCHG_RTN_B32, i32, "atomic_swap">;
788defm : DSAtomicRetPat_mc<DS_ADD_RTN_U32, i32, "atomic_load_add">;
789defm : DSAtomicRetPat_mc<DS_SUB_RTN_U32, i32, "atomic_load_sub">;
790defm : DSAtomicRetPat_mc<DS_INC_RTN_U32, i32, "atomic_inc">;
791defm : DSAtomicRetPat_mc<DS_DEC_RTN_U32, i32, "atomic_dec">;
792defm : DSAtomicRetPat_mc<DS_AND_RTN_B32, i32, "atomic_load_and">;
793defm : DSAtomicRetPat_mc<DS_OR_RTN_B32, i32, "atomic_load_or">;
794defm : DSAtomicRetPat_mc<DS_XOR_RTN_B32, i32, "atomic_load_xor">;
795defm : DSAtomicRetPat_mc<DS_MIN_RTN_I32, i32, "atomic_load_min">;
796defm : DSAtomicRetPat_mc<DS_MAX_RTN_I32, i32, "atomic_load_max">;
797defm : DSAtomicRetPat_mc<DS_MIN_RTN_U32, i32, "atomic_load_umin">;
798defm : DSAtomicRetPat_mc<DS_MAX_RTN_U32, i32, "atomic_load_umax">;
799defm : DSAtomicCmpXChg_mc<DS_CMPST_RTN_B32, i32, "atomic_cmp_swap">;
800defm : DSAtomicRetPat_mc<DS_MIN_RTN_F32, f32, "atomic_load_fmin">;
801defm : DSAtomicRetPat_mc<DS_MAX_RTN_F32, f32, "atomic_load_fmax">;
802defm : DSAtomicRetPat_mc<DS_ADD_RTN_F32, f32, "atomic_load_fadd">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000803
804// 64-bit atomics.
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000805defm : DSAtomicRetPat_mc<DS_WRXCHG_RTN_B64, i64, "atomic_swap">;
806defm : DSAtomicRetPat_mc<DS_ADD_RTN_U64, i64, "atomic_load_add">;
807defm : DSAtomicRetPat_mc<DS_SUB_RTN_U64, i64, "atomic_load_sub">;
808defm : DSAtomicRetPat_mc<DS_INC_RTN_U64, i64, "atomic_inc">;
809defm : DSAtomicRetPat_mc<DS_DEC_RTN_U64, i64, "atomic_dec">;
810defm : DSAtomicRetPat_mc<DS_AND_RTN_B64, i64, "atomic_load_and">;
811defm : DSAtomicRetPat_mc<DS_OR_RTN_B64, i64, "atomic_load_or">;
812defm : DSAtomicRetPat_mc<DS_XOR_RTN_B64, i64, "atomic_load_xor">;
813defm : DSAtomicRetPat_mc<DS_MIN_RTN_I64, i64, "atomic_load_min">;
814defm : DSAtomicRetPat_mc<DS_MAX_RTN_I64, i64, "atomic_load_max">;
815defm : DSAtomicRetPat_mc<DS_MIN_RTN_U64, i64, "atomic_load_umin">;
816defm : DSAtomicRetPat_mc<DS_MAX_RTN_U64, i64, "atomic_load_umax">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000817
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000818defm : DSAtomicCmpXChg_mc<DS_CMPST_RTN_B64, i64, "atomic_cmp_swap">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000819
Marek Olsakc5cec5e2019-01-16 15:43:53 +0000820def : Pat <
821 (SIds_ordered_count i32:$value, i16:$offset),
822 (DS_ORDERED_COUNT $value, (as_i16imm $offset))
823>;
824
Valery Pykhtin902db312016-08-01 14:21:30 +0000825//===----------------------------------------------------------------------===//
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000826// Target-specific instruction encodings.
Valery Pykhtin902db312016-08-01 14:21:30 +0000827//===----------------------------------------------------------------------===//
828
829//===----------------------------------------------------------------------===//
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000830// Base ENC_DS for GFX6, GFX7, GFX10.
Valery Pykhtin902db312016-08-01 14:21:30 +0000831//===----------------------------------------------------------------------===//
832
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000833class Base_DS_Real_gfx6_gfx7_gfx10<bits<8> op, DS_Pseudo ps, int ef> :
834 DS_Real<ps>, SIMCInstr <ps.Mnemonic, ef> {
Valery Pykhtin902db312016-08-01 14:21:30 +0000835
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000836 let Inst{7-0} = !if(ps.has_offset0, offset0, 0);
837 let Inst{15-8} = !if(ps.has_offset1, offset1, 0);
838 let Inst{17} = !if(ps.has_gds, gds, ps.gdsValue);
Valery Pykhtin902db312016-08-01 14:21:30 +0000839 let Inst{25-18} = op;
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000840 let Inst{31-26} = 0x36;
Dmitry Preobrazhensky8d879c82019-07-15 14:37:57 +0000841 let Inst{39-32} = !if(ps.has_addr, addr, !if(ps.has_gws_data0, data0, 0));
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000842 let Inst{47-40} = !if(ps.has_data0, data0, 0);
843 let Inst{55-48} = !if(ps.has_data1, data1, 0);
844 let Inst{63-56} = !if(ps.has_vdst, vdst, 0);
Valery Pykhtin902db312016-08-01 14:21:30 +0000845}
846
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000847//===----------------------------------------------------------------------===//
848// GFX10.
849//===----------------------------------------------------------------------===//
Valery Pykhtin902db312016-08-01 14:21:30 +0000850
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000851let AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" in {
852 multiclass DS_Real_gfx10<bits<8> op> {
853 def _gfx10 : Base_DS_Real_gfx6_gfx7_gfx10<op, !cast<DS_Pseudo>(NAME),
854 SIEncodingFamily.GFX10>;
855 }
856} // End AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10"
Valery Pykhtin902db312016-08-01 14:21:30 +0000857
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000858defm DS_ADD_F32 : DS_Real_gfx10<0x015>;
859defm DS_ADD_RTN_F32 : DS_Real_gfx10<0x055>;
860defm DS_ADD_SRC2_F32 : DS_Real_gfx10<0x095>;
861defm DS_WRITE_B8_D16_HI : DS_Real_gfx10<0x0a0>;
862defm DS_WRITE_B16_D16_HI : DS_Real_gfx10<0x0a1>;
863defm DS_READ_U8_D16 : DS_Real_gfx10<0x0a2>;
864defm DS_READ_U8_D16_HI : DS_Real_gfx10<0x0a3>;
865defm DS_READ_I8_D16 : DS_Real_gfx10<0x0a4>;
866defm DS_READ_I8_D16_HI : DS_Real_gfx10<0x0a5>;
867defm DS_READ_U16_D16 : DS_Real_gfx10<0x0a6>;
868defm DS_READ_U16_D16_HI : DS_Real_gfx10<0x0a7>;
869defm DS_WRITE_ADDTID_B32 : DS_Real_gfx10<0x0b0>;
870defm DS_READ_ADDTID_B32 : DS_Real_gfx10<0x0b1>;
871defm DS_PERMUTE_B32 : DS_Real_gfx10<0x0b2>;
872defm DS_BPERMUTE_B32 : DS_Real_gfx10<0x0b3>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000873
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000874//===----------------------------------------------------------------------===//
875// GFX7, GFX10.
876//===----------------------------------------------------------------------===//
Valery Pykhtin902db312016-08-01 14:21:30 +0000877
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000878let AssemblerPredicate = isGFX7Only, DecoderNamespace = "GFX7" in {
879 multiclass DS_Real_gfx7<bits<8> op> {
880 def _gfx7 : Base_DS_Real_gfx6_gfx7_gfx10<op, !cast<DS_Pseudo>(NAME),
881 SIEncodingFamily.SI>;
882 }
883} // End AssemblerPredicate = isGFX7Only, DecoderNamespace = "GFX7"
Valery Pykhtin902db312016-08-01 14:21:30 +0000884
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000885multiclass DS_Real_gfx7_gfx10<bits<8> op> :
886 DS_Real_gfx7<op>, DS_Real_gfx10<op>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000887
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000888// FIXME-GFX7: Add tests when upstreaming this part.
889defm DS_GWS_SEMA_RELEASE_ALL : DS_Real_gfx7_gfx10<0x018>;
890defm DS_WRAP_RTN_B32 : DS_Real_gfx7_gfx10<0x034>;
891defm DS_CONDXCHG32_RTN_B64 : DS_Real_gfx7_gfx10<0x07e>;
892defm DS_WRITE_B96 : DS_Real_gfx7_gfx10<0x0de>;
893defm DS_WRITE_B128 : DS_Real_gfx7_gfx10<0x0df>;
894defm DS_READ_B96 : DS_Real_gfx7_gfx10<0x0fe>;
895defm DS_READ_B128 : DS_Real_gfx7_gfx10<0x0ff>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000896
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000897//===----------------------------------------------------------------------===//
898// GFX6, GFX7, GFX10.
899//===----------------------------------------------------------------------===//
Valery Pykhtin902db312016-08-01 14:21:30 +0000900
Stanislav Mekhanoshina224f682019-05-01 16:11:11 +0000901let AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" in {
902 multiclass DS_Real_gfx6_gfx7<bits<8> op> {
903 def _gfx6_gfx7 : Base_DS_Real_gfx6_gfx7_gfx10<op, !cast<DS_Pseudo>(NAME),
904 SIEncodingFamily.SI>;
905 }
906} // End AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7"
907
908multiclass DS_Real_gfx6_gfx7_gfx10<bits<8> op> :
909 DS_Real_gfx6_gfx7<op>, DS_Real_gfx10<op>;
910
911defm DS_ADD_U32 : DS_Real_gfx6_gfx7_gfx10<0x000>;
912defm DS_SUB_U32 : DS_Real_gfx6_gfx7_gfx10<0x001>;
913defm DS_RSUB_U32 : DS_Real_gfx6_gfx7_gfx10<0x002>;
914defm DS_INC_U32 : DS_Real_gfx6_gfx7_gfx10<0x003>;
915defm DS_DEC_U32 : DS_Real_gfx6_gfx7_gfx10<0x004>;
916defm DS_MIN_I32 : DS_Real_gfx6_gfx7_gfx10<0x005>;
917defm DS_MAX_I32 : DS_Real_gfx6_gfx7_gfx10<0x006>;
918defm DS_MIN_U32 : DS_Real_gfx6_gfx7_gfx10<0x007>;
919defm DS_MAX_U32 : DS_Real_gfx6_gfx7_gfx10<0x008>;
920defm DS_AND_B32 : DS_Real_gfx6_gfx7_gfx10<0x009>;
921defm DS_OR_B32 : DS_Real_gfx6_gfx7_gfx10<0x00a>;
922defm DS_XOR_B32 : DS_Real_gfx6_gfx7_gfx10<0x00b>;
923defm DS_MSKOR_B32 : DS_Real_gfx6_gfx7_gfx10<0x00c>;
924defm DS_WRITE_B32 : DS_Real_gfx6_gfx7_gfx10<0x00d>;
925defm DS_WRITE2_B32 : DS_Real_gfx6_gfx7_gfx10<0x00e>;
926defm DS_WRITE2ST64_B32 : DS_Real_gfx6_gfx7_gfx10<0x00f>;
927defm DS_CMPST_B32 : DS_Real_gfx6_gfx7_gfx10<0x010>;
928defm DS_CMPST_F32 : DS_Real_gfx6_gfx7_gfx10<0x011>;
929defm DS_MIN_F32 : DS_Real_gfx6_gfx7_gfx10<0x012>;
930defm DS_MAX_F32 : DS_Real_gfx6_gfx7_gfx10<0x013>;
931defm DS_NOP : DS_Real_gfx6_gfx7_gfx10<0x014>;
932defm DS_GWS_INIT : DS_Real_gfx6_gfx7_gfx10<0x019>;
933defm DS_GWS_SEMA_V : DS_Real_gfx6_gfx7_gfx10<0x01a>;
934defm DS_GWS_SEMA_BR : DS_Real_gfx6_gfx7_gfx10<0x01b>;
935defm DS_GWS_SEMA_P : DS_Real_gfx6_gfx7_gfx10<0x01c>;
936defm DS_GWS_BARRIER : DS_Real_gfx6_gfx7_gfx10<0x01d>;
937defm DS_WRITE_B8 : DS_Real_gfx6_gfx7_gfx10<0x01e>;
938defm DS_WRITE_B16 : DS_Real_gfx6_gfx7_gfx10<0x01f>;
939defm DS_ADD_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x020>;
940defm DS_SUB_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x021>;
941defm DS_RSUB_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x022>;
942defm DS_INC_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x023>;
943defm DS_DEC_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x024>;
944defm DS_MIN_RTN_I32 : DS_Real_gfx6_gfx7_gfx10<0x025>;
945defm DS_MAX_RTN_I32 : DS_Real_gfx6_gfx7_gfx10<0x026>;
946defm DS_MIN_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x027>;
947defm DS_MAX_RTN_U32 : DS_Real_gfx6_gfx7_gfx10<0x028>;
948defm DS_AND_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x029>;
949defm DS_OR_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02a>;
950defm DS_XOR_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02b>;
951defm DS_MSKOR_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02c>;
952defm DS_WRXCHG_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02d>;
953defm DS_WRXCHG2_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02e>;
954defm DS_WRXCHG2ST64_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x02f>;
955defm DS_CMPST_RTN_B32 : DS_Real_gfx6_gfx7_gfx10<0x030>;
956defm DS_CMPST_RTN_F32 : DS_Real_gfx6_gfx7_gfx10<0x031>;
957defm DS_MIN_RTN_F32 : DS_Real_gfx6_gfx7_gfx10<0x032>;
958defm DS_MAX_RTN_F32 : DS_Real_gfx6_gfx7_gfx10<0x033>;
959defm DS_SWIZZLE_B32 : DS_Real_gfx6_gfx7_gfx10<0x035>;
960defm DS_READ_B32 : DS_Real_gfx6_gfx7_gfx10<0x036>;
961defm DS_READ2_B32 : DS_Real_gfx6_gfx7_gfx10<0x037>;
962defm DS_READ2ST64_B32 : DS_Real_gfx6_gfx7_gfx10<0x038>;
963defm DS_READ_I8 : DS_Real_gfx6_gfx7_gfx10<0x039>;
964defm DS_READ_U8 : DS_Real_gfx6_gfx7_gfx10<0x03a>;
965defm DS_READ_I16 : DS_Real_gfx6_gfx7_gfx10<0x03b>;
966defm DS_READ_U16 : DS_Real_gfx6_gfx7_gfx10<0x03c>;
967defm DS_CONSUME : DS_Real_gfx6_gfx7_gfx10<0x03d>;
968defm DS_APPEND : DS_Real_gfx6_gfx7_gfx10<0x03e>;
969defm DS_ORDERED_COUNT : DS_Real_gfx6_gfx7_gfx10<0x03f>;
970defm DS_ADD_U64 : DS_Real_gfx6_gfx7_gfx10<0x040>;
971defm DS_SUB_U64 : DS_Real_gfx6_gfx7_gfx10<0x041>;
972defm DS_RSUB_U64 : DS_Real_gfx6_gfx7_gfx10<0x042>;
973defm DS_INC_U64 : DS_Real_gfx6_gfx7_gfx10<0x043>;
974defm DS_DEC_U64 : DS_Real_gfx6_gfx7_gfx10<0x044>;
975defm DS_MIN_I64 : DS_Real_gfx6_gfx7_gfx10<0x045>;
976defm DS_MAX_I64 : DS_Real_gfx6_gfx7_gfx10<0x046>;
977defm DS_MIN_U64 : DS_Real_gfx6_gfx7_gfx10<0x047>;
978defm DS_MAX_U64 : DS_Real_gfx6_gfx7_gfx10<0x048>;
979defm DS_AND_B64 : DS_Real_gfx6_gfx7_gfx10<0x049>;
980defm DS_OR_B64 : DS_Real_gfx6_gfx7_gfx10<0x04a>;
981defm DS_XOR_B64 : DS_Real_gfx6_gfx7_gfx10<0x04b>;
982defm DS_MSKOR_B64 : DS_Real_gfx6_gfx7_gfx10<0x04c>;
983defm DS_WRITE_B64 : DS_Real_gfx6_gfx7_gfx10<0x04d>;
984defm DS_WRITE2_B64 : DS_Real_gfx6_gfx7_gfx10<0x04e>;
985defm DS_WRITE2ST64_B64 : DS_Real_gfx6_gfx7_gfx10<0x04f>;
986defm DS_CMPST_B64 : DS_Real_gfx6_gfx7_gfx10<0x050>;
987defm DS_CMPST_F64 : DS_Real_gfx6_gfx7_gfx10<0x051>;
988defm DS_MIN_F64 : DS_Real_gfx6_gfx7_gfx10<0x052>;
989defm DS_MAX_F64 : DS_Real_gfx6_gfx7_gfx10<0x053>;
990defm DS_ADD_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x060>;
991defm DS_SUB_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x061>;
992defm DS_RSUB_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x062>;
993defm DS_INC_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x063>;
994defm DS_DEC_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x064>;
995defm DS_MIN_RTN_I64 : DS_Real_gfx6_gfx7_gfx10<0x065>;
996defm DS_MAX_RTN_I64 : DS_Real_gfx6_gfx7_gfx10<0x066>;
997defm DS_MIN_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x067>;
998defm DS_MAX_RTN_U64 : DS_Real_gfx6_gfx7_gfx10<0x068>;
999defm DS_AND_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x069>;
1000defm DS_OR_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06a>;
1001defm DS_XOR_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06b>;
1002defm DS_MSKOR_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06c>;
1003defm DS_WRXCHG_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06d>;
1004defm DS_WRXCHG2_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06e>;
1005defm DS_WRXCHG2ST64_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x06f>;
1006defm DS_CMPST_RTN_B64 : DS_Real_gfx6_gfx7_gfx10<0x070>;
1007defm DS_CMPST_RTN_F64 : DS_Real_gfx6_gfx7_gfx10<0x071>;
1008defm DS_MIN_RTN_F64 : DS_Real_gfx6_gfx7_gfx10<0x072>;
1009defm DS_MAX_RTN_F64 : DS_Real_gfx6_gfx7_gfx10<0x073>;
1010defm DS_READ_B64 : DS_Real_gfx6_gfx7_gfx10<0x076>;
1011defm DS_READ2_B64 : DS_Real_gfx6_gfx7_gfx10<0x077>;
1012defm DS_READ2ST64_B64 : DS_Real_gfx6_gfx7_gfx10<0x078>;
1013defm DS_ADD_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x080>;
1014defm DS_SUB_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x081>;
1015defm DS_RSUB_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x082>;
1016defm DS_INC_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x083>;
1017defm DS_DEC_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x084>;
1018defm DS_MIN_SRC2_I32 : DS_Real_gfx6_gfx7_gfx10<0x085>;
1019defm DS_MAX_SRC2_I32 : DS_Real_gfx6_gfx7_gfx10<0x086>;
1020defm DS_MIN_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x087>;
1021defm DS_MAX_SRC2_U32 : DS_Real_gfx6_gfx7_gfx10<0x088>;
1022defm DS_AND_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x089>;
1023defm DS_OR_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x08a>;
1024defm DS_XOR_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x08b>;
1025defm DS_WRITE_SRC2_B32 : DS_Real_gfx6_gfx7_gfx10<0x08d>;
1026defm DS_MIN_SRC2_F32 : DS_Real_gfx6_gfx7_gfx10<0x092>;
1027defm DS_MAX_SRC2_F32 : DS_Real_gfx6_gfx7_gfx10<0x093>;
1028defm DS_ADD_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c0>;
1029defm DS_SUB_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c1>;
1030defm DS_RSUB_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c2>;
1031defm DS_INC_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c3>;
1032defm DS_DEC_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c4>;
1033defm DS_MIN_SRC2_I64 : DS_Real_gfx6_gfx7_gfx10<0x0c5>;
1034defm DS_MAX_SRC2_I64 : DS_Real_gfx6_gfx7_gfx10<0x0c6>;
1035defm DS_MIN_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c7>;
1036defm DS_MAX_SRC2_U64 : DS_Real_gfx6_gfx7_gfx10<0x0c8>;
1037defm DS_AND_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0c9>;
1038defm DS_OR_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0ca>;
1039defm DS_XOR_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0cb>;
1040defm DS_WRITE_SRC2_B64 : DS_Real_gfx6_gfx7_gfx10<0x0cd>;
1041defm DS_MIN_SRC2_F64 : DS_Real_gfx6_gfx7_gfx10<0x0d2>;
1042defm DS_MAX_SRC2_F64 : DS_Real_gfx6_gfx7_gfx10<0x0d3>;
Valery Pykhtin902db312016-08-01 14:21:30 +00001043
1044//===----------------------------------------------------------------------===//
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +00001045// GFX8, GFX9 (VI).
Valery Pykhtin902db312016-08-01 14:21:30 +00001046//===----------------------------------------------------------------------===//
1047
1048class DS_Real_vi <bits<8> op, DS_Pseudo ds> :
1049 DS_Real <ds>,
1050 SIMCInstr <ds.Mnemonic, SIEncodingFamily.VI> {
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001051 let AssemblerPredicates = [isGFX8GFX9];
1052 let DecoderNamespace = "GFX8";
Valery Pykhtin902db312016-08-01 14:21:30 +00001053
Matt Arsenaultf3dd8632016-11-01 00:55:14 +00001054 // encoding
Valery Pykhtin902db312016-08-01 14:21:30 +00001055 let Inst{7-0} = !if(ds.has_offset0, offset0, 0);
1056 let Inst{15-8} = !if(ds.has_offset1, offset1, 0);
1057 let Inst{16} = !if(ds.has_gds, gds, ds.gdsValue);
1058 let Inst{24-17} = op;
1059 let Inst{31-26} = 0x36; // ds prefix
Dmitry Preobrazhensky8d879c82019-07-15 14:37:57 +00001060 let Inst{39-32} = !if(ds.has_addr, addr, !if(ds.has_gws_data0, data0, 0));
Valery Pykhtin902db312016-08-01 14:21:30 +00001061 let Inst{47-40} = !if(ds.has_data0, data0, 0);
1062 let Inst{55-48} = !if(ds.has_data1, data1, 0);
1063 let Inst{63-56} = !if(ds.has_vdst, vdst, 0);
1064}
1065
1066def DS_ADD_U32_vi : DS_Real_vi<0x0, DS_ADD_U32>;
1067def DS_SUB_U32_vi : DS_Real_vi<0x1, DS_SUB_U32>;
1068def DS_RSUB_U32_vi : DS_Real_vi<0x2, DS_RSUB_U32>;
1069def DS_INC_U32_vi : DS_Real_vi<0x3, DS_INC_U32>;
1070def DS_DEC_U32_vi : DS_Real_vi<0x4, DS_DEC_U32>;
1071def DS_MIN_I32_vi : DS_Real_vi<0x5, DS_MIN_I32>;
1072def DS_MAX_I32_vi : DS_Real_vi<0x6, DS_MAX_I32>;
1073def DS_MIN_U32_vi : DS_Real_vi<0x7, DS_MIN_U32>;
1074def DS_MAX_U32_vi : DS_Real_vi<0x8, DS_MAX_U32>;
1075def DS_AND_B32_vi : DS_Real_vi<0x9, DS_AND_B32>;
1076def DS_OR_B32_vi : DS_Real_vi<0xa, DS_OR_B32>;
1077def DS_XOR_B32_vi : DS_Real_vi<0xb, DS_XOR_B32>;
1078def DS_MSKOR_B32_vi : DS_Real_vi<0xc, DS_MSKOR_B32>;
1079def DS_WRITE_B32_vi : DS_Real_vi<0xd, DS_WRITE_B32>;
1080def DS_WRITE2_B32_vi : DS_Real_vi<0xe, DS_WRITE2_B32>;
1081def DS_WRITE2ST64_B32_vi : DS_Real_vi<0xf, DS_WRITE2ST64_B32>;
1082def DS_CMPST_B32_vi : DS_Real_vi<0x10, DS_CMPST_B32>;
1083def DS_CMPST_F32_vi : DS_Real_vi<0x11, DS_CMPST_F32>;
1084def DS_MIN_F32_vi : DS_Real_vi<0x12, DS_MIN_F32>;
1085def DS_MAX_F32_vi : DS_Real_vi<0x13, DS_MAX_F32>;
Matt Arsenault78124982017-02-28 20:15:46 +00001086def DS_NOP_vi : DS_Real_vi<0x14, DS_NOP>;
Artem Tamazov2e217b82016-09-21 16:35:44 +00001087def DS_ADD_F32_vi : DS_Real_vi<0x15, DS_ADD_F32>;
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +00001088def DS_GWS_INIT_vi : DS_Real_vi<0x99, DS_GWS_INIT>;
1089def DS_GWS_SEMA_V_vi : DS_Real_vi<0x9a, DS_GWS_SEMA_V>;
1090def DS_GWS_SEMA_BR_vi : DS_Real_vi<0x9b, DS_GWS_SEMA_BR>;
1091def DS_GWS_SEMA_P_vi : DS_Real_vi<0x9c, DS_GWS_SEMA_P>;
1092def DS_GWS_BARRIER_vi : DS_Real_vi<0x9d, DS_GWS_BARRIER>;
Matt Arsenaultefa1d652017-09-01 18:38:02 +00001093def DS_WRITE_ADDTID_B32_vi : DS_Real_vi<0x1d, DS_WRITE_ADDTID_B32>;
Valery Pykhtin902db312016-08-01 14:21:30 +00001094def DS_WRITE_B8_vi : DS_Real_vi<0x1e, DS_WRITE_B8>;
1095def DS_WRITE_B16_vi : DS_Real_vi<0x1f, DS_WRITE_B16>;
1096def DS_ADD_RTN_U32_vi : DS_Real_vi<0x20, DS_ADD_RTN_U32>;
1097def DS_SUB_RTN_U32_vi : DS_Real_vi<0x21, DS_SUB_RTN_U32>;
1098def DS_RSUB_RTN_U32_vi : DS_Real_vi<0x22, DS_RSUB_RTN_U32>;
1099def DS_INC_RTN_U32_vi : DS_Real_vi<0x23, DS_INC_RTN_U32>;
1100def DS_DEC_RTN_U32_vi : DS_Real_vi<0x24, DS_DEC_RTN_U32>;
1101def DS_MIN_RTN_I32_vi : DS_Real_vi<0x25, DS_MIN_RTN_I32>;
1102def DS_MAX_RTN_I32_vi : DS_Real_vi<0x26, DS_MAX_RTN_I32>;
1103def DS_MIN_RTN_U32_vi : DS_Real_vi<0x27, DS_MIN_RTN_U32>;
1104def DS_MAX_RTN_U32_vi : DS_Real_vi<0x28, DS_MAX_RTN_U32>;
1105def DS_AND_RTN_B32_vi : DS_Real_vi<0x29, DS_AND_RTN_B32>;
1106def DS_OR_RTN_B32_vi : DS_Real_vi<0x2a, DS_OR_RTN_B32>;
1107def DS_XOR_RTN_B32_vi : DS_Real_vi<0x2b, DS_XOR_RTN_B32>;
1108def DS_MSKOR_RTN_B32_vi : DS_Real_vi<0x2c, DS_MSKOR_RTN_B32>;
1109def DS_WRXCHG_RTN_B32_vi : DS_Real_vi<0x2d, DS_WRXCHG_RTN_B32>;
1110def DS_WRXCHG2_RTN_B32_vi : DS_Real_vi<0x2e, DS_WRXCHG2_RTN_B32>;
1111def DS_WRXCHG2ST64_RTN_B32_vi : DS_Real_vi<0x2f, DS_WRXCHG2ST64_RTN_B32>;
1112def DS_CMPST_RTN_B32_vi : DS_Real_vi<0x30, DS_CMPST_RTN_B32>;
1113def DS_CMPST_RTN_F32_vi : DS_Real_vi<0x31, DS_CMPST_RTN_F32>;
1114def DS_MIN_RTN_F32_vi : DS_Real_vi<0x32, DS_MIN_RTN_F32>;
1115def DS_MAX_RTN_F32_vi : DS_Real_vi<0x33, DS_MAX_RTN_F32>;
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +00001116def DS_WRAP_RTN_B32_vi : DS_Real_vi<0x34, DS_WRAP_RTN_B32>;
Artem Tamazov2e217b82016-09-21 16:35:44 +00001117def DS_ADD_RTN_F32_vi : DS_Real_vi<0x35, DS_ADD_RTN_F32>;
Valery Pykhtin902db312016-08-01 14:21:30 +00001118def DS_READ_B32_vi : DS_Real_vi<0x36, DS_READ_B32>;
1119def DS_READ2_B32_vi : DS_Real_vi<0x37, DS_READ2_B32>;
1120def DS_READ2ST64_B32_vi : DS_Real_vi<0x38, DS_READ2ST64_B32>;
1121def DS_READ_I8_vi : DS_Real_vi<0x39, DS_READ_I8>;
1122def DS_READ_U8_vi : DS_Real_vi<0x3a, DS_READ_U8>;
1123def DS_READ_I16_vi : DS_Real_vi<0x3b, DS_READ_I16>;
1124def DS_READ_U16_vi : DS_Real_vi<0x3c, DS_READ_U16>;
Matt Arsenaultefa1d652017-09-01 18:38:02 +00001125def DS_READ_ADDTID_B32_vi : DS_Real_vi<0xb6, DS_READ_ADDTID_B32>;
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +00001126def DS_CONSUME_vi : DS_Real_vi<0xbd, DS_CONSUME>;
1127def DS_APPEND_vi : DS_Real_vi<0xbe, DS_APPEND>;
1128def DS_ORDERED_COUNT_vi : DS_Real_vi<0xbf, DS_ORDERED_COUNT>;
Valery Pykhtin902db312016-08-01 14:21:30 +00001129def DS_SWIZZLE_B32_vi : DS_Real_vi<0x3d, DS_SWIZZLE_B32>;
1130def DS_PERMUTE_B32_vi : DS_Real_vi<0x3e, DS_PERMUTE_B32>;
1131def DS_BPERMUTE_B32_vi : DS_Real_vi<0x3f, DS_BPERMUTE_B32>;
1132
1133def DS_ADD_U64_vi : DS_Real_vi<0x40, DS_ADD_U64>;
1134def DS_SUB_U64_vi : DS_Real_vi<0x41, DS_SUB_U64>;
1135def DS_RSUB_U64_vi : DS_Real_vi<0x42, DS_RSUB_U64>;
1136def DS_INC_U64_vi : DS_Real_vi<0x43, DS_INC_U64>;
1137def DS_DEC_U64_vi : DS_Real_vi<0x44, DS_DEC_U64>;
1138def DS_MIN_I64_vi : DS_Real_vi<0x45, DS_MIN_I64>;
1139def DS_MAX_I64_vi : DS_Real_vi<0x46, DS_MAX_I64>;
1140def DS_MIN_U64_vi : DS_Real_vi<0x47, DS_MIN_U64>;
1141def DS_MAX_U64_vi : DS_Real_vi<0x48, DS_MAX_U64>;
1142def DS_AND_B64_vi : DS_Real_vi<0x49, DS_AND_B64>;
1143def DS_OR_B64_vi : DS_Real_vi<0x4a, DS_OR_B64>;
1144def DS_XOR_B64_vi : DS_Real_vi<0x4b, DS_XOR_B64>;
1145def DS_MSKOR_B64_vi : DS_Real_vi<0x4c, DS_MSKOR_B64>;
1146def DS_WRITE_B64_vi : DS_Real_vi<0x4d, DS_WRITE_B64>;
1147def DS_WRITE2_B64_vi : DS_Real_vi<0x4E, DS_WRITE2_B64>;
1148def DS_WRITE2ST64_B64_vi : DS_Real_vi<0x4f, DS_WRITE2ST64_B64>;
1149def DS_CMPST_B64_vi : DS_Real_vi<0x50, DS_CMPST_B64>;
1150def DS_CMPST_F64_vi : DS_Real_vi<0x51, DS_CMPST_F64>;
1151def DS_MIN_F64_vi : DS_Real_vi<0x52, DS_MIN_F64>;
1152def DS_MAX_F64_vi : DS_Real_vi<0x53, DS_MAX_F64>;
1153
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001154def DS_WRITE_B8_D16_HI_vi : DS_Real_vi<0x54, DS_WRITE_B8_D16_HI>;
1155def DS_WRITE_B16_D16_HI_vi : DS_Real_vi<0x55, DS_WRITE_B16_D16_HI>;
1156
1157def DS_READ_U8_D16_vi : DS_Real_vi<0x56, DS_READ_U8_D16>;
1158def DS_READ_U8_D16_HI_vi : DS_Real_vi<0x57, DS_READ_U8_D16_HI>;
1159def DS_READ_I8_D16_vi : DS_Real_vi<0x58, DS_READ_I8_D16>;
1160def DS_READ_I8_D16_HI_vi : DS_Real_vi<0x59, DS_READ_I8_D16_HI>;
1161def DS_READ_U16_D16_vi : DS_Real_vi<0x5a, DS_READ_U16_D16>;
1162def DS_READ_U16_D16_HI_vi : DS_Real_vi<0x5b, DS_READ_U16_D16_HI>;
1163
Valery Pykhtin902db312016-08-01 14:21:30 +00001164def DS_ADD_RTN_U64_vi : DS_Real_vi<0x60, DS_ADD_RTN_U64>;
1165def DS_SUB_RTN_U64_vi : DS_Real_vi<0x61, DS_SUB_RTN_U64>;
1166def DS_RSUB_RTN_U64_vi : DS_Real_vi<0x62, DS_RSUB_RTN_U64>;
1167def DS_INC_RTN_U64_vi : DS_Real_vi<0x63, DS_INC_RTN_U64>;
1168def DS_DEC_RTN_U64_vi : DS_Real_vi<0x64, DS_DEC_RTN_U64>;
1169def DS_MIN_RTN_I64_vi : DS_Real_vi<0x65, DS_MIN_RTN_I64>;
1170def DS_MAX_RTN_I64_vi : DS_Real_vi<0x66, DS_MAX_RTN_I64>;
1171def DS_MIN_RTN_U64_vi : DS_Real_vi<0x67, DS_MIN_RTN_U64>;
1172def DS_MAX_RTN_U64_vi : DS_Real_vi<0x68, DS_MAX_RTN_U64>;
1173def DS_AND_RTN_B64_vi : DS_Real_vi<0x69, DS_AND_RTN_B64>;
1174def DS_OR_RTN_B64_vi : DS_Real_vi<0x6a, DS_OR_RTN_B64>;
1175def DS_XOR_RTN_B64_vi : DS_Real_vi<0x6b, DS_XOR_RTN_B64>;
1176def DS_MSKOR_RTN_B64_vi : DS_Real_vi<0x6c, DS_MSKOR_RTN_B64>;
1177def DS_WRXCHG_RTN_B64_vi : DS_Real_vi<0x6d, DS_WRXCHG_RTN_B64>;
1178def DS_WRXCHG2_RTN_B64_vi : DS_Real_vi<0x6e, DS_WRXCHG2_RTN_B64>;
1179def DS_WRXCHG2ST64_RTN_B64_vi : DS_Real_vi<0x6f, DS_WRXCHG2ST64_RTN_B64>;
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +00001180def DS_CONDXCHG32_RTN_B64_vi : DS_Real_vi<0x7e, DS_CONDXCHG32_RTN_B64>;
1181def DS_GWS_SEMA_RELEASE_ALL_vi : DS_Real_vi<0x98, DS_GWS_SEMA_RELEASE_ALL>;
Valery Pykhtin902db312016-08-01 14:21:30 +00001182def DS_CMPST_RTN_B64_vi : DS_Real_vi<0x70, DS_CMPST_RTN_B64>;
1183def DS_CMPST_RTN_F64_vi : DS_Real_vi<0x71, DS_CMPST_RTN_F64>;
1184def DS_MIN_RTN_F64_vi : DS_Real_vi<0x72, DS_MIN_RTN_F64>;
1185def DS_MAX_RTN_F64_vi : DS_Real_vi<0x73, DS_MAX_RTN_F64>;
1186
1187def DS_READ_B64_vi : DS_Real_vi<0x76, DS_READ_B64>;
1188def DS_READ2_B64_vi : DS_Real_vi<0x77, DS_READ2_B64>;
1189def DS_READ2ST64_B64_vi : DS_Real_vi<0x78, DS_READ2ST64_B64>;
1190
1191def DS_ADD_SRC2_U32_vi : DS_Real_vi<0x80, DS_ADD_SRC2_U32>;
1192def DS_SUB_SRC2_U32_vi : DS_Real_vi<0x81, DS_SUB_SRC2_U32>;
1193def DS_RSUB_SRC2_U32_vi : DS_Real_vi<0x82, DS_RSUB_SRC2_U32>;
1194def DS_INC_SRC2_U32_vi : DS_Real_vi<0x83, DS_INC_SRC2_U32>;
1195def DS_DEC_SRC2_U32_vi : DS_Real_vi<0x84, DS_DEC_SRC2_U32>;
1196def DS_MIN_SRC2_I32_vi : DS_Real_vi<0x85, DS_MIN_SRC2_I32>;
1197def DS_MAX_SRC2_I32_vi : DS_Real_vi<0x86, DS_MAX_SRC2_I32>;
1198def DS_MIN_SRC2_U32_vi : DS_Real_vi<0x87, DS_MIN_SRC2_U32>;
1199def DS_MAX_SRC2_U32_vi : DS_Real_vi<0x88, DS_MAX_SRC2_U32>;
1200def DS_AND_SRC2_B32_vi : DS_Real_vi<0x89, DS_AND_SRC2_B32>;
1201def DS_OR_SRC2_B32_vi : DS_Real_vi<0x8a, DS_OR_SRC2_B32>;
1202def DS_XOR_SRC2_B32_vi : DS_Real_vi<0x8b, DS_XOR_SRC2_B32>;
1203def DS_WRITE_SRC2_B32_vi : DS_Real_vi<0x8d, DS_WRITE_SRC2_B32>;
1204def DS_MIN_SRC2_F32_vi : DS_Real_vi<0x92, DS_MIN_SRC2_F32>;
1205def DS_MAX_SRC2_F32_vi : DS_Real_vi<0x93, DS_MAX_SRC2_F32>;
Dmitry Preobrazhensky622bde82018-03-28 16:21:56 +00001206def DS_ADD_SRC2_F32_vi : DS_Real_vi<0x95, DS_ADD_SRC2_F32>;
Valery Pykhtin902db312016-08-01 14:21:30 +00001207def DS_ADD_SRC2_U64_vi : DS_Real_vi<0xc0, DS_ADD_SRC2_U64>;
1208def DS_SUB_SRC2_U64_vi : DS_Real_vi<0xc1, DS_SUB_SRC2_U64>;
1209def DS_RSUB_SRC2_U64_vi : DS_Real_vi<0xc2, DS_RSUB_SRC2_U64>;
1210def DS_INC_SRC2_U64_vi : DS_Real_vi<0xc3, DS_INC_SRC2_U64>;
1211def DS_DEC_SRC2_U64_vi : DS_Real_vi<0xc4, DS_DEC_SRC2_U64>;
1212def DS_MIN_SRC2_I64_vi : DS_Real_vi<0xc5, DS_MIN_SRC2_I64>;
1213def DS_MAX_SRC2_I64_vi : DS_Real_vi<0xc6, DS_MAX_SRC2_I64>;
1214def DS_MIN_SRC2_U64_vi : DS_Real_vi<0xc7, DS_MIN_SRC2_U64>;
1215def DS_MAX_SRC2_U64_vi : DS_Real_vi<0xc8, DS_MAX_SRC2_U64>;
1216def DS_AND_SRC2_B64_vi : DS_Real_vi<0xc9, DS_AND_SRC2_B64>;
1217def DS_OR_SRC2_B64_vi : DS_Real_vi<0xca, DS_OR_SRC2_B64>;
1218def DS_XOR_SRC2_B64_vi : DS_Real_vi<0xcb, DS_XOR_SRC2_B64>;
1219def DS_WRITE_SRC2_B64_vi : DS_Real_vi<0xcd, DS_WRITE_SRC2_B64>;
1220def DS_MIN_SRC2_F64_vi : DS_Real_vi<0xd2, DS_MIN_SRC2_F64>;
1221def DS_MAX_SRC2_F64_vi : DS_Real_vi<0xd3, DS_MAX_SRC2_F64>;
Matt Arsenaultdedc5442017-02-28 20:15:43 +00001222def DS_WRITE_B96_vi : DS_Real_vi<0xde, DS_WRITE_B96>;
1223def DS_WRITE_B128_vi : DS_Real_vi<0xdf, DS_WRITE_B128>;
1224def DS_READ_B96_vi : DS_Real_vi<0xfe, DS_READ_B96>;
1225def DS_READ_B128_vi : DS_Real_vi<0xff, DS_READ_B128>;