blob: 945f82c54f3b007f74deb55c2760f314ddb29da5 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000026#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
31#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/IR/Verifier.h"
33#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/IR/LegacyPassManager.h"
35#include "llvm/Support/TargetRegistry.h"
36#include "llvm/Support/raw_os_ostream.h"
37#include "llvm/Transforms/IPO.h"
38#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000039#include "llvm/Transforms/Scalar/GVN.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000040
41using namespace llvm;
42
Matt Arsenaultc5816112016-06-24 06:30:22 +000043static cl::opt<bool> EnableR600StructurizeCFG(
44 "r600-ir-structurize",
45 cl::desc("Use StructurizeCFG IR pass"),
46 cl::init(true));
47
Matt Arsenault03d85842016-06-27 20:32:13 +000048static cl::opt<bool> EnableSROA(
49 "amdgpu-sroa",
50 cl::desc("Run SROA after promote alloca pass"),
51 cl::ReallyHidden,
52 cl::init(true));
53
54static cl::opt<bool> EnableR600IfConvert(
55 "r600-if-convert",
56 cl::desc("Use if conversion pass"),
57 cl::ReallyHidden,
58 cl::init(true));
59
Tom Stellard45bb48e2015-06-13 03:28:10 +000060extern "C" void LLVMInitializeAMDGPUTarget() {
61 // Register the target
62 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
63 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000064
65 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000066 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000067 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000068 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000069 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000070 initializeSIFixControlFlowLiveIntervalsPass(*PR);
71 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000072 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000073 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000074 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +000075 initializeAMDGPUCodeGenPreparePass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000076 initializeSIAnnotateControlFlowPass(*PR);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000077 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000078 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000079 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000080 initializeSILowerControlFlowPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000081 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000082}
83
Tom Stellarde135ffd2015-09-25 21:41:28 +000084static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000085 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000086}
87
Tom Stellard45bb48e2015-06-13 03:28:10 +000088static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
89 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
90}
91
92static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +000093R600SchedRegistry("r600", "Run R600's custom scheduler",
94 createR600MachineScheduler);
95
96static MachineSchedRegistry
97SISchedRegistry("si", "Run SI's custom scheduler",
98 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +000099
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000100static StringRef computeDataLayout(const Triple &TT) {
101 if (TT.getArch() == Triple::r600) {
102 // 32-bit pointers.
103 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
104 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000105 }
106
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000107 // 32-bit private, local, and region pointers. 64-bit global, constant and
108 // flat.
109 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
110 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
111 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000112}
113
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000114LLVM_READNONE
115static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
116 if (!GPU.empty())
117 return GPU;
118
119 // HSA only supports CI+, so change the default GPU to a CI for HSA.
120 if (TT.getArch() == Triple::amdgcn)
121 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
122
Matt Arsenault8e001942016-06-02 18:37:16 +0000123 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000124}
125
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000126static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
127 if (!RM.hasValue())
128 return Reloc::PIC_;
129 return *RM;
130}
131
Tom Stellard45bb48e2015-06-13 03:28:10 +0000132AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
133 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000134 TargetOptions Options,
135 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000136 CodeModel::Model CM,
137 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000138 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
139 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
140 TLOF(createTLOF(getTargetTriple())),
141 IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000142 setRequiresStructuredCFG(true);
143 initAsmInfo();
144}
145
Tom Stellarde135ffd2015-09-25 21:41:28 +0000146AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000147
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000148StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
149 Attribute GPUAttr = F.getFnAttribute("target-cpu");
150 return GPUAttr.hasAttribute(Attribute::None) ?
151 getTargetCPU() : GPUAttr.getValueAsString();
152}
153
154StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
155 Attribute FSAttr = F.getFnAttribute("target-features");
156
157 return FSAttr.hasAttribute(Attribute::None) ?
158 getTargetFeatureString() :
159 FSAttr.getValueAsString();
160}
161
Tom Stellard45bb48e2015-06-13 03:28:10 +0000162//===----------------------------------------------------------------------===//
163// R600 Target Machine (R600 -> Cayman)
164//===----------------------------------------------------------------------===//
165
166R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000167 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000168 TargetOptions Options,
169 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000170 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000171 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
172
173const R600Subtarget *R600TargetMachine::getSubtargetImpl(
174 const Function &F) const {
175 StringRef GPU = getGPUName(F);
176 StringRef FS = getFeatureString(F);
177
178 SmallString<128> SubtargetKey(GPU);
179 SubtargetKey.append(FS);
180
181 auto &I = SubtargetMap[SubtargetKey];
182 if (!I) {
183 // This needs to be done before we create a new subtarget since any
184 // creation will depend on the TM and the code generation flags on the
185 // function that reside in TargetOptions.
186 resetTargetOptions(F);
187 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
188 }
189
190 return I.get();
191}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000192
193//===----------------------------------------------------------------------===//
194// GCN Target Machine (SI+)
195//===----------------------------------------------------------------------===//
196
197GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000198 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000199 TargetOptions Options,
200 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000201 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000202 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
203
204const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
205 StringRef GPU = getGPUName(F);
206 StringRef FS = getFeatureString(F);
207
208 SmallString<128> SubtargetKey(GPU);
209 SubtargetKey.append(FS);
210
211 auto &I = SubtargetMap[SubtargetKey];
212 if (!I) {
213 // This needs to be done before we create a new subtarget since any
214 // creation will depend on the TM and the code generation flags on the
215 // function that reside in TargetOptions.
216 resetTargetOptions(F);
217 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
218
219#ifndef LLVM_BUILD_GLOBAL_ISEL
220 GISelAccessor *GISel = new GISelAccessor();
221#else
222 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
223#endif
224
225 I->setGISelAccessor(*GISel);
226 }
227
228 return I.get();
229}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000230
231//===----------------------------------------------------------------------===//
232// AMDGPU Pass Setup
233//===----------------------------------------------------------------------===//
234
235namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000236
Tom Stellard45bb48e2015-06-13 03:28:10 +0000237class AMDGPUPassConfig : public TargetPassConfig {
238public:
239 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000240 : TargetPassConfig(TM, PM) {
241
242 // Exceptions and StackMaps are not supported, so these passes will never do
243 // anything.
244 disablePass(&StackMapLivenessID);
245 disablePass(&FuncletLayoutID);
246 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000247
248 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
249 return getTM<AMDGPUTargetMachine>();
250 }
251
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000252 void addEarlyCSEOrGVNPass();
253 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000254 void addIRPasses() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000255 bool addPreISel() override;
256 bool addInstSelector() override;
257 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000258};
259
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000260class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261public:
262 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
263 : AMDGPUPassConfig(TM, PM) { }
264
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000265 ScheduleDAGInstrs *createMachineScheduler(
266 MachineSchedContext *C) const override {
267 return createR600MachineScheduler(C);
268 }
269
Tom Stellard45bb48e2015-06-13 03:28:10 +0000270 bool addPreISel() override;
271 void addPreRegAlloc() override;
272 void addPreSched2() override;
273 void addPreEmitPass() override;
274};
275
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000276class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000277public:
278 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
279 : AMDGPUPassConfig(TM, PM) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000280
281 GCNTargetMachine &getGCNTargetMachine() const {
282 return getTM<GCNTargetMachine>();
283 }
284
285 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000286 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000287
Tom Stellard45bb48e2015-06-13 03:28:10 +0000288 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000289 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000290 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000291#ifdef LLVM_BUILD_GLOBAL_ISEL
292 bool addIRTranslator() override;
293 bool addRegBankSelect() override;
294#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000295 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
296 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000297 void addPreRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000298 void addPreSched2() override;
299 void addPreEmitPass() override;
300};
301
302} // End of anonymous namespace
303
304TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000305 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000306 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000307 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000308}
309
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000310void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
311 if (getOptLevel() == CodeGenOpt::Aggressive)
312 addPass(createGVNPass());
313 else
314 addPass(createEarlyCSEPass());
315}
316
317void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
318 addPass(createSeparateConstOffsetFromGEPPass());
319 addPass(createSpeculativeExecutionPass());
320 // ReassociateGEPs exposes more opportunites for SLSR. See
321 // the example in reassociate-geps-and-slsr.ll.
322 addPass(createStraightLineStrengthReducePass());
323 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
324 // EarlyCSE can reuse.
325 addEarlyCSEOrGVNPass();
326 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
327 addPass(createNaryReassociatePass());
328 // NaryReassociate on GEPs creates redundant common expressions, so run
329 // EarlyCSE after it.
330 addPass(createEarlyCSEPass());
331}
332
Tom Stellard45bb48e2015-06-13 03:28:10 +0000333void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000334 // There is no reason to run these.
335 disablePass(&StackMapLivenessID);
336 disablePass(&FuncletLayoutID);
337 disablePass(&PatchableFunctionID);
338
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339 // Function calls are not supported, so make sure we inline everything.
340 addPass(createAMDGPUAlwaysInlinePass());
341 addPass(createAlwaysInlinerPass());
342 // We need to add the barrier noop pass, otherwise adding the function
343 // inlining pass will cause all of the PassConfigs passes to be run
344 // one function at a time, which means if we have a nodule with two
345 // functions, then we will generate code for the first function
346 // without ever running any passes on the second.
347 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000348
Tom Stellardfd253952015-08-07 23:19:30 +0000349 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
350 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000351
Matt Arsenaulte0132462016-01-30 05:19:45 +0000352 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
Matt Arsenault03d85842016-06-27 20:32:13 +0000353 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000354 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000355
356 if (EnableSROA)
357 addPass(createSROAPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000358 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000359
360 addStraightLineScalarOptimizationPasses();
361
362 TargetPassConfig::addIRPasses();
363
364 // EarlyCSE is not always strong enough to clean up what LSR produces. For
365 // example, GVN can combine
366 //
367 // %0 = add %a, %b
368 // %1 = add %b, %a
369 //
370 // and
371 //
372 // %0 = shl nsw %a, 2
373 // %1 = shl %a, 2
374 //
375 // but EarlyCSE can do neither of them.
376 if (getOptLevel() != CodeGenOpt::None)
377 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000378}
379
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000380bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000381 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000382 return false;
383}
384
385bool AMDGPUPassConfig::addInstSelector() {
386 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
387 return false;
388}
389
Matt Arsenault0a109002015-09-25 17:41:20 +0000390bool AMDGPUPassConfig::addGCPasses() {
391 // Do nothing. GC is not supported.
392 return false;
393}
394
Tom Stellard45bb48e2015-06-13 03:28:10 +0000395//===----------------------------------------------------------------------===//
396// R600 Pass Setup
397//===----------------------------------------------------------------------===//
398
399bool R600PassConfig::addPreISel() {
400 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000401
402 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000403 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000404 addPass(createR600TextureIntrinsicsReplacer());
405 return false;
406}
407
408void R600PassConfig::addPreRegAlloc() {
409 addPass(createR600VectorRegMerger(*TM));
410}
411
412void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000413 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000414 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000415 addPass(&IfConverterID, false);
416 addPass(createR600ClauseMergePass(*TM), false);
417}
418
419void R600PassConfig::addPreEmitPass() {
420 addPass(createAMDGPUCFGStructurizerPass(), false);
421 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
422 addPass(&FinalizeMachineBundlesID, false);
423 addPass(createR600Packetizer(*TM), false);
424 addPass(createR600ControlFlowFinalizer(*TM), false);
425}
426
427TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
428 return new R600PassConfig(this, PM);
429}
430
431//===----------------------------------------------------------------------===//
432// GCN Pass Setup
433//===----------------------------------------------------------------------===//
434
Matt Arsenault03d85842016-06-27 20:32:13 +0000435ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
436 MachineSchedContext *C) const {
437 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
438 if (ST.enableSIScheduler())
439 return createSIMachineScheduler(C);
440 return nullptr;
441}
442
Tom Stellard45bb48e2015-06-13 03:28:10 +0000443bool GCNPassConfig::addPreISel() {
444 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000445
446 // FIXME: We need to run a pass to propagate the attributes when calls are
447 // supported.
448 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000449 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000450 addPass(createSinkingPass());
451 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000452 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000453 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000454
Tom Stellard45bb48e2015-06-13 03:28:10 +0000455 return false;
456}
457
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000458void GCNPassConfig::addMachineSSAOptimization() {
459 TargetPassConfig::addMachineSSAOptimization();
460
461 // We want to fold operands after PeepholeOptimizer has run (or as part of
462 // it), because it will eliminate extra copies making it easier to fold the
463 // real source operand. We want to eliminate dead instructions after, so that
464 // we see fewer uses of the copies. We then need to clean up the dead
465 // instructions leftover after the operands are folded as well.
466 //
467 // XXX - Can we get away without running DeadMachineInstructionElim again?
468 addPass(&SIFoldOperandsID);
469 addPass(&DeadMachineInstructionElimID);
470}
471
Tom Stellard45bb48e2015-06-13 03:28:10 +0000472bool GCNPassConfig::addInstSelector() {
473 AMDGPUPassConfig::addInstSelector();
474 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000475 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000476 return false;
477}
478
Tom Stellard000c5af2016-04-14 19:09:28 +0000479#ifdef LLVM_BUILD_GLOBAL_ISEL
480bool GCNPassConfig::addIRTranslator() {
481 addPass(new IRTranslator());
482 return false;
483}
484
485bool GCNPassConfig::addRegBankSelect() {
486 return false;
487}
488#endif
489
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490void GCNPassConfig::addPreRegAlloc() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000491 // This needs to be run directly before register allocation because
492 // earlier passes might recompute live intervals.
493 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
494 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000495 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
496 }
497
Matt Arsenault03d85842016-06-27 20:32:13 +0000498 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000499 // Don't do this with no optimizations since it throws away debug info by
500 // merging nonadjacent loads.
501
502 // This should be run after scheduling, but before register allocation. It
503 // also need extra copies to the address operand to be eliminated.
Matt Arsenault03d85842016-06-27 20:32:13 +0000504
505 // FIXME: Move pre-RA and remove extra reg coalescer run.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000506 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000507 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000508 }
Matt Arsenault03d85842016-06-27 20:32:13 +0000509
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000510 addPass(createSIShrinkInstructionsPass());
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000511 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000512}
513
514void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000515 TargetPassConfig::addFastRegAlloc(RegAllocPass);
516}
517
518void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000519 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520}
521
Tom Stellard45bb48e2015-06-13 03:28:10 +0000522void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000523}
524
525void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000526
527 // The hazard recognizer that runs as part of the post-ra scheduler does not
528 // gaurantee to be able handle all hazards correctly. This is because
529 // if there are multiple scheduling regions in a basic block, the regions
530 // are scheduled bottom up, so when we begin to schedule a region we don't
531 // know what instructions were emitted directly before it.
532 //
533 // Here we add a stand-alone hazard recognizer pass which can handle all cases.
534 // hazard recognizer pass.
535 addPass(&PostRAHazardRecognizerID);
536
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000537 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000538 addPass(createSIShrinkInstructionsPass());
Matt Arsenault9babdf42016-06-22 20:15:28 +0000539 addPass(createSILowerControlFlowPass());
540 addPass(createSIDebuggerInsertNopsPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000541}
542
543TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
544 return new GCNPassConfig(this, PM);
545}