blob: 284040f9aa30df52fad329bbdec9d481c430b5cc [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyama9381eb12016-12-18 14:06:06 +000030#include "Memory.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000031#include "OutputSections.h"
Rui Ueyama6e3595d2016-12-21 00:05:39 +000032#include "SymbolTable.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000033#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000034#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000035#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000036#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000038#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000039#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000040#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000041
42using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000043using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000044using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000045using namespace llvm::ELF;
46
Rui Ueyamace039262017-01-06 10:04:08 +000047std::string lld::toString(uint32_t Type) {
48 return getELFRelocationTypeName(elf::Config->EMachine, Type);
49}
50
Rafael Espindola01205f72015-09-22 18:19:46 +000051namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000052namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000053
Rui Ueyamac1c282a2016-02-11 21:18:01 +000054TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000055
Rafael Espindolae7e57b22015-11-09 21:43:00 +000056static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000057static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000058
Rui Ueyama6e3595d2016-12-21 00:05:39 +000059template <class ELFT> static std::string getErrorLoc(uint8_t *Loc) {
60 for (InputSectionData *D : Symtab<ELFT>::X->Sections) {
61 auto *IS = dyn_cast_or_null<InputSection<ELFT>>(D);
62 if (!IS || !IS->OutSec)
63 continue;
64
65 uint8_t *ISLoc = cast<OutputSection<ELFT>>(IS->OutSec)->Loc + IS->OutSecOff;
66 if (ISLoc <= Loc && Loc < ISLoc + IS->getSize())
67 return IS->getLocation(Loc - ISLoc) + ": ";
68 }
69 return "";
70}
71
72static std::string getErrorLocation(uint8_t *Loc) {
73 switch (Config->EKind) {
74 case ELF32LEKind:
75 return getErrorLoc<ELF32LE>(Loc);
76 case ELF32BEKind:
77 return getErrorLoc<ELF32BE>(Loc);
78 case ELF64LEKind:
79 return getErrorLoc<ELF64LE>(Loc);
80 case ELF64BEKind:
81 return getErrorLoc<ELF64BE>(Loc);
82 default:
83 llvm_unreachable("unknown ELF type");
84 }
85}
86
Eugene Leviant84569e62016-11-29 08:05:44 +000087template <unsigned N>
88static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000089 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000090 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
91 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000092}
93
Eugene Leviant84569e62016-11-29 08:05:44 +000094template <unsigned N>
95static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000096 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000097 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
98 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000099}
100
Eugene Leviant84569e62016-11-29 08:05:44 +0000101template <unsigned N>
102static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000103 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000104 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
105 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +0000106}
107
Eugene Leviant84569e62016-11-29 08:05:44 +0000108template <unsigned N>
109static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000110 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +0000111 error(getErrorLocation(Loc) + "improper alignment for relocation " +
112 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000113}
114
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000115namespace {
116class X86TargetInfo final : public TargetInfo {
117public:
118 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000119 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000120 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000121 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000122 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000123 bool isTlsLocalDynamicRel(uint32_t Type) const override;
124 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
125 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000126 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000127 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000128 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000129 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
130 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000131 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000132
Rafael Espindola69f54022016-06-04 23:22:34 +0000133 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
134 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000135 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
136 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
137 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
138 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000139};
140
Rui Ueyama46626e12016-07-12 23:28:31 +0000141template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142public:
143 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000144 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000145 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000146 bool isTlsLocalDynamicRel(uint32_t Type) const override;
147 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
148 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000149 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000150 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000151 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000152 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
153 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000154 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000155
Rafael Espindola5c66b822016-06-04 22:58:54 +0000156 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
157 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000158 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000159 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
160 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
161 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
162 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000163
164private:
165 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
166 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000167};
168
Davide Italiano8c3444362016-01-11 19:45:33 +0000169class PPCTargetInfo final : public TargetInfo {
170public:
171 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000172 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000173 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000174};
175
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000176class PPC64TargetInfo final : public TargetInfo {
177public:
178 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000179 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000180 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
181 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000182 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000183};
184
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000185class AArch64TargetInfo final : public TargetInfo {
186public:
187 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000188 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000189 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000190 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000191 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000192 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000193 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
194 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000195 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000196 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000197 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
198 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000200 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000201 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000202};
203
Tom Stellard80efb162016-01-07 03:59:08 +0000204class AMDGPUTargetInfo final : public TargetInfo {
205public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000206 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000207 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
208 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000209};
210
Peter Smith8646ced2016-06-07 09:31:52 +0000211class ARMTargetInfo final : public TargetInfo {
212public:
213 ARMTargetInfo();
214 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000215 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000216 uint32_t getDynRel(uint32_t Type) const override;
217 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000218 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000219 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
220 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000221 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000222 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000223 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000224 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
225 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000226 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000227 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000228 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
229};
230
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000231template <class ELFT> class MipsTargetInfo final : public TargetInfo {
232public:
233 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000234 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000235 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000236 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000237 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000238 bool isTlsLocalDynamicRel(uint32_t Type) const override;
239 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000240 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000241 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000242 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
243 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000244 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000245 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000246 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000247 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000248};
249} // anonymous namespace
250
Rui Ueyama91004392015-10-13 16:08:15 +0000251TargetInfo *createTarget() {
252 switch (Config->EMachine) {
253 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000254 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000255 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000256 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000257 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000258 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000259 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000260 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000261 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000262 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000263 switch (Config->EKind) {
264 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000265 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000266 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000267 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000268 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000269 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000270 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000271 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000272 default:
George Rimar777f9632016-03-12 08:31:34 +0000273 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000274 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000275 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000276 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000277 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000278 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000279 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000280 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000281 return make<X86_64TargetInfo<ELF32LE>>();
282 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000283 }
George Rimar777f9632016-03-12 08:31:34 +0000284 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000285}
286
Rafael Espindola01205f72015-09-22 18:19:46 +0000287TargetInfo::~TargetInfo() {}
288
Rafael Espindola666625b2016-04-01 14:36:09 +0000289uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
290 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000291 return 0;
292}
293
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000294bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000295
Peter Smithfb05cd92016-07-08 16:10:27 +0000296RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
297 const InputFile &File,
298 const SymbolBody &S) const {
299 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000300}
301
George Rimar98b060d2016-03-06 06:01:07 +0000302bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000303
George Rimar98b060d2016-03-06 06:01:07 +0000304bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000305
George Rimara4c7e742016-10-20 08:36:42 +0000306bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000307
Peter Smith4b360292016-12-09 09:59:54 +0000308void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
309 writeGotPlt(Buf, S);
310}
311
Rafael Espindola5c66b822016-06-04 22:58:54 +0000312RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
313 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000314 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000315}
316
317void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
318 llvm_unreachable("Should not have claimed to be relaxable");
319}
320
Rafael Espindola22ef9562016-04-13 01:40:19 +0000321void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
322 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000323 llvm_unreachable("Should not have claimed to be relaxable");
324}
325
Rafael Espindola22ef9562016-04-13 01:40:19 +0000326void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
327 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000328 llvm_unreachable("Should not have claimed to be relaxable");
329}
330
Rafael Espindola22ef9562016-04-13 01:40:19 +0000331void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
332 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000333 llvm_unreachable("Should not have claimed to be relaxable");
334}
335
Rafael Espindola22ef9562016-04-13 01:40:19 +0000336void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
337 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000338 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000339}
George Rimar77d1cb12015-11-24 09:00:06 +0000340
Rafael Espindola7f074422015-09-22 21:35:51 +0000341X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000342 CopyRel = R_386_COPY;
343 GotRel = R_386_GLOB_DAT;
344 PltRel = R_386_JUMP_SLOT;
345 IRelativeRel = R_386_IRELATIVE;
346 RelativeRel = R_386_RELATIVE;
347 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000348 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
349 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000350 GotEntrySize = 4;
351 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000352 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000353 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000354 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000355}
356
357RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
358 switch (Type) {
George Rimar57b0e6a2017-01-11 08:29:52 +0000359 case R_386_16:
360 case R_386_32:
361 case R_386_TLS_LDO_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000362 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000363 case R_386_TLS_GD:
364 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000365 case R_386_TLS_LDM:
366 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000367 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000368 return R_PLT_PC;
George Rimar1b3d34a2016-12-03 07:30:30 +0000369 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000370 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000371 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000372 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000373 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000374 case R_386_TLS_IE:
375 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000376 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000377 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000378 case R_386_TLS_GOTIE:
379 return R_GOT_FROM_END;
380 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000381 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000382 case R_386_TLS_LE:
383 return R_TLS;
384 case R_386_TLS_LE_32:
385 return R_NEG_TLS;
George Rimar57b0e6a2017-01-11 08:29:52 +0000386 default:
387 error("do not know how to handle relocation " + toString(Type) + " (" +
388 Twine(Type) + ")");
389 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000390 }
George Rimar77b77792015-11-25 22:15:01 +0000391}
392
Rafael Espindola69f54022016-06-04 23:22:34 +0000393RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
394 RelExpr Expr) const {
395 switch (Expr) {
396 default:
397 return Expr;
398 case R_RELAX_TLS_GD_TO_IE:
399 return R_RELAX_TLS_GD_TO_IE_END;
400 case R_RELAX_TLS_GD_TO_LE:
401 return R_RELAX_TLS_GD_TO_LE_NEG;
402 }
403}
404
Rui Ueyamac516ae12016-01-29 02:33:45 +0000405void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000406 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000407}
408
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000409void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000410 // Entries in .got.plt initially points back to the corresponding
411 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000412 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000413}
Rafael Espindola01205f72015-09-22 18:19:46 +0000414
Peter Smith4b360292016-12-09 09:59:54 +0000415void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
416 // An x86 entry is the address of the ifunc resolver function.
417 write32le(Buf, S.getVA<ELF32LE>());
418}
419
George Rimar98b060d2016-03-06 06:01:07 +0000420uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000421 if (Type == R_386_TLS_LE)
422 return R_386_TLS_TPOFF;
423 if (Type == R_386_TLS_LE_32)
424 return R_386_TLS_TPOFF32;
425 return Type;
426}
427
George Rimar98b060d2016-03-06 06:01:07 +0000428bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000429 return Type == R_386_TLS_GD;
430}
431
George Rimar98b060d2016-03-06 06:01:07 +0000432bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000433 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
434}
435
George Rimar98b060d2016-03-06 06:01:07 +0000436bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000437 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
438}
439
Rui Ueyama4a90f572016-06-16 16:28:50 +0000440void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000441 // Executable files and shared object files have
442 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000443 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000444 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000445 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000446 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
447 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000448 };
449 memcpy(Buf, V, sizeof(V));
450 return;
451 }
George Rimar648a2c32015-10-20 08:54:27 +0000452
George Rimar77b77792015-11-25 22:15:01 +0000453 const uint8_t PltData[] = {
454 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000455 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
456 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000457 };
458 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000459 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000460 write32le(Buf + 2, Got + 4);
461 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000462}
463
Rui Ueyama9398f862016-01-29 04:15:02 +0000464void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
465 uint64_t PltEntryAddr, int32_t Index,
466 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000467 const uint8_t Inst[] = {
468 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
469 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
470 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
471 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000472 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000473
George Rimar77b77792015-11-25 22:15:01 +0000474 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000475 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000476 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000477 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000478 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000479 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000480}
481
Rafael Espindola666625b2016-04-01 14:36:09 +0000482uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
483 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000484 switch (Type) {
485 default:
486 return 0;
George Rimar1b3d34a2016-12-03 07:30:30 +0000487 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000488 case R_386_PC16:
489 return read16le(Buf);
Rafael Espindolada99df32016-03-30 12:40:38 +0000490 case R_386_32:
491 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000492 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000493 case R_386_GOTOFF:
494 case R_386_GOTPC:
495 case R_386_PC32:
496 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000497 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000498 return read32le(Buf);
499 }
500}
501
Rafael Espindola22ef9562016-04-13 01:40:19 +0000502void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
503 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +0000504 checkInt<32>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000505
506 // R_386_PC16 and R_386_16 are not part of the current i386 psABI. They are
507 // used by 16-bit x86 objects, like boot loaders.
508 if (Type == R_386_16 || Type == R_386_PC16) {
509 write16le(Loc, Val);
510 return;
511 }
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000512 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000513}
514
Rafael Espindola22ef9562016-04-13 01:40:19 +0000515void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
516 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000517 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000518 // leal x@tlsgd(, %ebx, 1),
519 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000520 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000521 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000522 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000523 const uint8_t Inst[] = {
524 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
525 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
526 };
527 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000528 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000529}
530
Rafael Espindola22ef9562016-04-13 01:40:19 +0000531void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
532 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000533 // Convert
534 // leal x@tlsgd(, %ebx, 1),
535 // call __tls_get_addr@plt
536 // to
537 // movl %gs:0, %eax
538 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000539 const uint8_t Inst[] = {
540 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
541 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
542 };
543 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000544 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000545}
546
George Rimar6f17e092015-12-17 09:32:21 +0000547// In some conditions, relocations can be optimized to avoid using GOT.
548// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000549void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
550 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000551 // Ulrich's document section 6.2 says that @gotntpoff can
552 // be used with MOVL or ADDL instructions.
553 // @indntpoff is similar to @gotntpoff, but for use in
554 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000555 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000556
George Rimar6f17e092015-12-17 09:32:21 +0000557 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000558 if (Loc[-1] == 0xa1) {
559 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
560 // This case is different from the generic case below because
561 // this is a 5 byte instruction while below is 6 bytes.
562 Loc[-1] = 0xb8;
563 } else if (Loc[-2] == 0x8b) {
564 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
565 Loc[-2] = 0xc7;
566 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000567 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000568 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
569 Loc[-2] = 0x81;
570 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000571 }
572 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000573 assert(Type == R_386_TLS_GOTIE);
574 if (Loc[-2] == 0x8b) {
575 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
576 Loc[-2] = 0xc7;
577 Loc[-1] = 0xc0 | Reg;
578 } else {
579 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
580 Loc[-2] = 0x8d;
581 Loc[-1] = 0x80 | (Reg << 3) | Reg;
582 }
George Rimar6f17e092015-12-17 09:32:21 +0000583 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000584 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000585}
586
Rafael Espindola22ef9562016-04-13 01:40:19 +0000587void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
588 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000589 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000590 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000591 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000592 }
593
Rui Ueyama55274e32016-04-23 01:10:15 +0000594 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000595 // leal foo(%reg),%eax
596 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000597 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000598 // movl %gs:0,%eax
599 // nop
600 // leal 0(%esi,1),%esi
601 const uint8_t Inst[] = {
602 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
603 0x90, // nop
604 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
605 };
606 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000607}
608
Rui Ueyama46626e12016-07-12 23:28:31 +0000609template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000610 CopyRel = R_X86_64_COPY;
611 GotRel = R_X86_64_GLOB_DAT;
612 PltRel = R_X86_64_JUMP_SLOT;
613 RelativeRel = R_X86_64_RELATIVE;
614 IRelativeRel = R_X86_64_IRELATIVE;
615 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000616 TlsModuleIndexRel = R_X86_64_DTPMOD64;
617 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000618 GotEntrySize = 8;
619 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000620 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000621 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000622 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000623 // Align to the large page size (known as a superpage or huge page).
624 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000625 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000626}
627
Rui Ueyama46626e12016-07-12 23:28:31 +0000628template <class ELFT>
629RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
630 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000631 switch (Type) {
632 default:
633 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000634 case R_X86_64_TPOFF32:
635 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000636 case R_X86_64_TLSLD:
637 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000638 case R_X86_64_TLSGD:
639 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000640 case R_X86_64_SIZE32:
641 case R_X86_64_SIZE64:
642 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000643 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000644 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000645 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000646 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000647 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000648 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000649 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000650 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000651 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000652 case R_X86_64_GOTPCRELX:
653 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000654 case R_X86_64_GOTTPOFF:
655 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000656 case R_X86_64_NONE:
657 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000658 }
George Rimar648a2c32015-10-20 08:54:27 +0000659}
660
Rui Ueyama46626e12016-07-12 23:28:31 +0000661template <class ELFT>
662void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000663 // The first entry holds the value of _DYNAMIC. It is not clear why that is
664 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000665 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000666 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000667 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000668}
669
Rui Ueyama46626e12016-07-12 23:28:31 +0000670template <class ELFT>
671void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
672 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000673 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000674 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000675}
676
Rui Ueyama46626e12016-07-12 23:28:31 +0000677template <class ELFT>
678void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000679 const uint8_t PltData[] = {
680 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
681 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
682 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
683 };
684 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000685 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000686 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000687 write32le(Buf + 2, Got - Plt + 2); // GOT+8
688 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000689}
Rafael Espindola01205f72015-09-22 18:19:46 +0000690
Rui Ueyama46626e12016-07-12 23:28:31 +0000691template <class ELFT>
692void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
693 uint64_t PltEntryAddr, int32_t Index,
694 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000695 const uint8_t Inst[] = {
696 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
697 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
698 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
699 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000700 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000701
George Rimar648a2c32015-10-20 08:54:27 +0000702 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
703 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000704 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000705}
706
Rui Ueyama46626e12016-07-12 23:28:31 +0000707template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000708bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
709 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000710}
711
Rui Ueyama46626e12016-07-12 23:28:31 +0000712template <class ELFT>
713bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000714 return Type == R_X86_64_GOTTPOFF;
715}
716
Rui Ueyama46626e12016-07-12 23:28:31 +0000717template <class ELFT>
718bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000719 return Type == R_X86_64_TLSGD;
720}
721
Rui Ueyama46626e12016-07-12 23:28:31 +0000722template <class ELFT>
723bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000724 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
725 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000726}
727
Rui Ueyama46626e12016-07-12 23:28:31 +0000728template <class ELFT>
729void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
730 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000731 // Convert
732 // .byte 0x66
733 // leaq x@tlsgd(%rip), %rdi
734 // .word 0x6666
735 // rex64
736 // call __tls_get_addr@plt
737 // to
738 // mov %fs:0x0,%rax
739 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000740 const uint8_t Inst[] = {
741 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
742 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
743 };
744 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000745 // The original code used a pc relative relocation and so we have to
746 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000747 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000748}
749
Rui Ueyama46626e12016-07-12 23:28:31 +0000750template <class ELFT>
751void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
752 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000753 // Convert
754 // .byte 0x66
755 // leaq x@tlsgd(%rip), %rdi
756 // .word 0x6666
757 // rex64
758 // call __tls_get_addr@plt
759 // to
760 // mov %fs:0x0,%rax
761 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000762 const uint8_t Inst[] = {
763 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
764 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
765 };
766 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000767 // Both code sequences are PC relatives, but since we are moving the constant
768 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000769 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000770}
771
George Rimar77d1cb12015-11-24 09:00:06 +0000772// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000773// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000774template <class ELFT>
775void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
776 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000777 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000778 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000779 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000780
Rui Ueyama73575c42016-06-21 05:09:39 +0000781 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000782 // because LEA with these registers needs 4 bytes to encode and thus
783 // wouldn't fit the space.
784
785 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
786 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
787 memcpy(Inst, "\x48\x81\xc4", 3);
788 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
789 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
790 memcpy(Inst, "\x49\x81\xc4", 3);
791 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
792 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
793 memcpy(Inst, "\x4d\x8d", 2);
794 *RegSlot = 0x80 | (Reg << 3) | Reg;
795 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
796 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
797 memcpy(Inst, "\x48\x8d", 2);
798 *RegSlot = 0x80 | (Reg << 3) | Reg;
799 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
800 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
801 memcpy(Inst, "\x49\xc7", 2);
802 *RegSlot = 0xc0 | Reg;
803 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
804 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
805 memcpy(Inst, "\x48\xc7", 2);
806 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000807 } else {
George Rimarf39cdea2016-12-22 11:05:05 +0000808 error(getErrorLocation(Loc - 3) +
Eugene Leviant84569e62016-11-29 08:05:44 +0000809 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000810 }
811
812 // The original code used a PC relative relocation.
813 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000814 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000815}
816
Rui Ueyama46626e12016-07-12 23:28:31 +0000817template <class ELFT>
818void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
819 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000820 // Convert
821 // leaq bar@tlsld(%rip), %rdi
822 // callq __tls_get_addr@PLT
823 // leaq bar@dtpoff(%rax), %rcx
824 // to
825 // .word 0x6666
826 // .byte 0x66
827 // mov %fs:0,%rax
828 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000829 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000830 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000831 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000832 }
833 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000834 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000835 return;
George Rimar25411f252015-12-04 11:20:13 +0000836 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000837
838 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000839 0x66, 0x66, // .word 0x6666
840 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000841 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
842 };
843 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000844}
845
Rui Ueyama46626e12016-07-12 23:28:31 +0000846template <class ELFT>
847void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
848 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000849 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000850 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000851 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000852 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000853 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000854 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000855 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000856 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000857 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000858 case R_X86_64_GOTPCRELX:
859 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000860 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000861 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000862 case R_X86_64_PLT32:
863 case R_X86_64_TLSGD:
864 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000865 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000866 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000867 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000868 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000869 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000870 case R_X86_64_64:
871 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000872 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000873 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000874 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000875 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000876 write64le(Loc, Val);
877 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000878 default:
George Rimardcf5b722016-12-21 08:21:34 +0000879 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000880 }
881}
882
Rui Ueyama46626e12016-07-12 23:28:31 +0000883template <class ELFT>
884RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
885 const uint8_t *Data,
886 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000887 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000888 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000889 const uint8_t Op = Data[-2];
890 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000891 // FIXME: When PIC is disabled and foo is defined locally in the
892 // lower 32 bit address space, memory operand in mov can be converted into
893 // immediate operand. Otherwise, mov must be changed to lea. We support only
894 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000895 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000896 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000897 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000898 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
899 return R_RELAX_GOT_PC;
900
901 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
902 // If PIC then no relaxation is available.
903 // We also don't relax test/binop instructions without REX byte,
904 // they are 32bit operations and not common to have.
905 assert(Type == R_X86_64_REX_GOTPCRELX);
906 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000907}
908
George Rimarb7204302016-06-02 09:22:00 +0000909// A subset of relaxations can only be applied for no-PIC. This method
910// handles such relaxations. Instructions encoding information was taken from:
911// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
912// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
913// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000914template <class ELFT>
915void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
916 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000917 const uint8_t Rex = Loc[-3];
918 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
919 if (Op == 0x85) {
920 // See "TEST-Logical Compare" (4-428 Vol. 2B),
921 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
922
923 // ModR/M byte has form XX YYY ZZZ, where
924 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
925 // XX has different meanings:
926 // 00: The operand's memory address is in reg1.
927 // 01: The operand's memory address is reg1 + a byte-sized displacement.
928 // 10: The operand's memory address is reg1 + a word-sized displacement.
929 // 11: The operand is reg1 itself.
930 // If an instruction requires only one operand, the unused reg2 field
931 // holds extra opcode bits rather than a register code
932 // 0xC0 == 11 000 000 binary.
933 // 0x38 == 00 111 000 binary.
934 // We transfer reg2 to reg1 here as operand.
935 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000936 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000937
938 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
939 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000940 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000941
942 // Move R bit to the B bit in REX byte.
943 // REX byte is encoded as 0100WRXB, where
944 // 0100 is 4bit fixed pattern.
945 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
946 // default operand size is used (which is 32-bit for most but not all
947 // instructions).
948 // REX.R This 1-bit value is an extension to the MODRM.reg field.
949 // REX.X This 1-bit value is an extension to the SIB.index field.
950 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
951 // SIB.base field.
952 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000953 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000954 relocateOne(Loc, R_X86_64_PC32, Val);
955 return;
956 }
957
958 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
959 // or xor operations.
960
961 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
962 // Logic is close to one for test instruction above, but we also
963 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000964 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000965
966 // Primary opcode is 0x81, opcode extension is one of:
967 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
968 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
969 // This value was wrote to MODRM.reg in a line above.
970 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
971 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
972 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000973 Loc[-2] = 0x81;
974 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000975 relocateOne(Loc, R_X86_64_PC32, Val);
976}
977
Rui Ueyama46626e12016-07-12 23:28:31 +0000978template <class ELFT>
979void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000980 const uint8_t Op = Loc[-2];
981 const uint8_t ModRm = Loc[-1];
982
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000983 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000984 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000985 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000986 relocateOne(Loc, R_X86_64_PC32, Val);
987 return;
988 }
989
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000990 if (Op != 0xff) {
991 // We are relaxing a rip relative to an absolute, so compensate
992 // for the old -4 addend.
993 assert(!Config->Pic);
994 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
995 return;
996 }
997
George Rimarb7204302016-06-02 09:22:00 +0000998 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000999 if (ModRm == 0x15) {
1000 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
1001 // Instead we convert to "addr32 call foo" where addr32 is an instruction
1002 // prefix. That makes result expression to be a single instruction.
1003 Loc[-2] = 0x67; // addr32 prefix
1004 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +00001005 relocateOne(Loc, R_X86_64_PC32, Val);
1006 return;
1007 }
1008
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001009 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
1010 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
1011 assert(ModRm == 0x25);
1012 Loc[-2] = 0xe9; // jmp
1013 Loc[3] = 0x90; // nop
1014 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +00001015}
1016
Hal Finkel3c8cc672015-10-12 20:56:18 +00001017// Relocation masks following the #lo(value), #hi(value), #ha(value),
1018// #higher(value), #highera(value), #highest(value), and #highesta(value)
1019// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
1020// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +00001021static uint16_t applyPPCLo(uint64_t V) { return V; }
1022static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
1023static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
1024static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
1025static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001026static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001027static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
1028
Davide Italiano8c3444362016-01-11 19:45:33 +00001029PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +00001030
Rafael Espindola22ef9562016-04-13 01:40:19 +00001031void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1032 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +00001033 switch (Type) {
1034 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001035 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001036 break;
1037 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001038 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001039 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001040 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001041 case R_PPC_REL32:
1042 write32be(Loc, Val);
1043 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001044 case R_PPC_REL24:
1045 or32be(Loc, Val & 0x3FFFFFC);
1046 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001047 default:
George Rimardcf5b722016-12-21 08:21:34 +00001048 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001049 }
1050}
1051
Rafael Espindola22ef9562016-04-13 01:40:19 +00001052RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001053 switch (Type) {
1054 case R_PPC_REL24:
1055 case R_PPC_REL32:
1056 return R_PC;
1057 default:
1058 return R_ABS;
1059 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001060}
1061
Rafael Espindolac4010882015-09-22 20:54:08 +00001062PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001063 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001064 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001065 GotEntrySize = 8;
1066 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001067 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001068 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001069
1070 // We need 64K pages (at least under glibc/Linux, the loader won't
1071 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001072 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001073
1074 // The PPC64 ELF ABI v1 spec, says:
1075 //
1076 // It is normally desirable to put segments with different characteristics
1077 // in separate 256 Mbyte portions of the address space, to give the
1078 // operating system full paging flexibility in the 64-bit address space.
1079 //
1080 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1081 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001082 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001083}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001084
Rafael Espindola15cec292016-04-27 12:25:22 +00001085static uint64_t PPC64TocOffset = 0x8000;
1086
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001087uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001088 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1089 // TOC starts where the first of these sections starts. We always create a
1090 // .got when we see a relocation that uses it, so for us the start is always
1091 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001092 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001093
1094 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1095 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1096 // code (crt1.o) assumes that you can get from the TOC base to the
1097 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001098 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001099}
1100
Rafael Espindola22ef9562016-04-13 01:40:19 +00001101RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1102 switch (Type) {
1103 default:
1104 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001105 case R_PPC64_TOC16:
1106 case R_PPC64_TOC16_DS:
1107 case R_PPC64_TOC16_HA:
1108 case R_PPC64_TOC16_HI:
1109 case R_PPC64_TOC16_LO:
1110 case R_PPC64_TOC16_LO_DS:
1111 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001112 case R_PPC64_TOC:
1113 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001114 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001115 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001116 }
1117}
1118
Rui Ueyama9398f862016-01-29 04:15:02 +00001119void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1120 uint64_t PltEntryAddr, int32_t Index,
1121 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001122 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1123
1124 // FIXME: What we should do, in theory, is get the offset of the function
1125 // descriptor in the .opd section, and use that as the offset from %r2 (the
1126 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1127 // be a pointer to the function descriptor in the .opd section. Using
1128 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1129
George Rimara4c7e742016-10-20 08:36:42 +00001130 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1131 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1132 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1133 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1134 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1135 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1136 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1137 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001138}
1139
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001140static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1141 uint64_t V = Val - PPC64TocOffset;
1142 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001143 case R_PPC64_TOC16:
1144 return {R_PPC64_ADDR16, V};
1145 case R_PPC64_TOC16_DS:
1146 return {R_PPC64_ADDR16_DS, V};
1147 case R_PPC64_TOC16_HA:
1148 return {R_PPC64_ADDR16_HA, V};
1149 case R_PPC64_TOC16_HI:
1150 return {R_PPC64_ADDR16_HI, V};
1151 case R_PPC64_TOC16_LO:
1152 return {R_PPC64_ADDR16_LO, V};
1153 case R_PPC64_TOC16_LO_DS:
1154 return {R_PPC64_ADDR16_LO_DS, V};
1155 default:
1156 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001157 }
1158}
1159
Rafael Espindola22ef9562016-04-13 01:40:19 +00001160void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1161 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001162 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001163 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001164 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001165
Hal Finkel3c8cc672015-10-12 20:56:18 +00001166 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001167 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001168 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001169 // Preserve the AA/LK bits in the branch instruction
1170 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001171 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001172 break;
1173 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001174 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001175 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001176 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001177 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001178 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001179 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001180 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001181 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001182 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001183 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001184 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001185 break;
1186 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001187 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001188 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001189 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001190 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001191 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001192 break;
1193 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001194 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001195 break;
1196 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001197 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001198 break;
1199 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001200 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001201 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001202 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001204 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001205 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001206 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001207 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001208 break;
1209 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001210 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001211 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001212 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001213 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001214 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001215 case R_PPC64_REL64:
1216 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001217 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001218 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001219 case R_PPC64_REL24: {
1220 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001221 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001222 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001223 break;
1224 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001225 default:
George Rimardcf5b722016-12-21 08:21:34 +00001226 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001227 }
1228}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001229
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001230AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001231 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001232 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001233 IRelativeRel = R_AARCH64_IRELATIVE;
1234 GotRel = R_AARCH64_GLOB_DAT;
1235 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001236 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001237 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001238 GotEntrySize = 8;
1239 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001240 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001241 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001242 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001243
1244 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1245 // 1 of the tls structures and the tcb size is 16.
1246 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001247}
George Rimar648a2c32015-10-20 08:54:27 +00001248
Rafael Espindola22ef9562016-04-13 01:40:19 +00001249RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1250 const SymbolBody &S) const {
1251 switch (Type) {
1252 default:
1253 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001254 case R_AARCH64_TLSDESC_ADR_PAGE21:
1255 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001256 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1257 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1258 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001259 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001260 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001261 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1262 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1263 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001264 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001265 case R_AARCH64_CONDBR19:
1266 case R_AARCH64_JUMP26:
1267 case R_AARCH64_TSTBR14:
1268 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001269 case R_AARCH64_PREL16:
1270 case R_AARCH64_PREL32:
1271 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001272 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001273 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001274 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001275 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001276 case R_AARCH64_LD64_GOT_LO12_NC:
1277 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1278 return R_GOT;
1279 case R_AARCH64_ADR_GOT_PAGE:
1280 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1281 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001282 }
1283}
1284
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001285RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1286 RelExpr Expr) const {
1287 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1288 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1289 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1290 return R_RELAX_TLS_GD_TO_IE_ABS;
1291 }
1292 return Expr;
1293}
1294
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001295bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001296 switch (Type) {
1297 default:
1298 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001299 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001300 case R_AARCH64_LD64_GOT_LO12_NC:
1301 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001302 case R_AARCH64_LDST16_ABS_LO12_NC:
1303 case R_AARCH64_LDST32_ABS_LO12_NC:
1304 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001305 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001306 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1307 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001308 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001309 return true;
1310 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001311}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001312
George Rimar98b060d2016-03-06 06:01:07 +00001313bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001314 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1315 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1316}
1317
Eugene Leviantab024a32016-11-25 08:56:36 +00001318bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1319 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001320}
1321
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001322void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001323 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001324}
1325
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001326// Page(Expr) is the page address of the expression Expr, defined
1327// as (Expr & ~0xFFF). (This applies even if the machine page size
1328// supported by the platform has a different value.)
1329uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001330 return Expr & (~static_cast<uint64_t>(0xFFF));
1331}
1332
Rui Ueyama4a90f572016-06-16 16:28:50 +00001333void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001334 const uint8_t PltData[] = {
1335 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1336 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1337 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1338 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1339 0x20, 0x02, 0x1f, 0xd6, // br x17
1340 0x1f, 0x20, 0x03, 0xd5, // nop
1341 0x1f, 0x20, 0x03, 0xd5, // nop
1342 0x1f, 0x20, 0x03, 0xd5 // nop
1343 };
1344 memcpy(Buf, PltData, sizeof(PltData));
1345
Eugene Leviant41ca3272016-11-10 09:48:29 +00001346 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001347 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001348 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1349 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1350 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1351 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001352}
1353
Rui Ueyama9398f862016-01-29 04:15:02 +00001354void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1355 uint64_t PltEntryAddr, int32_t Index,
1356 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001357 const uint8_t Inst[] = {
1358 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1359 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1360 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1361 0x20, 0x02, 0x1f, 0xd6 // br x17
1362 };
1363 memcpy(Buf, Inst, sizeof(Inst));
1364
Rafael Espindola22ef9562016-04-13 01:40:19 +00001365 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1366 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1367 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1368 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001369}
1370
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001371static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001372 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001373 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1374 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001375 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001376}
1377
Rui Ueyama248e4a32016-12-08 17:04:18 +00001378// Return the bits [Start, End] from Val shifted Start bits.
1379// For instance, getBits(0xF0, 4, 8) returns 0xF.
1380static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001381 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1382 return (Val >> Start) & Mask;
1383}
1384
Rui Ueyama8cb62832016-12-08 17:18:09 +00001385// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001386static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001387 or32le(L, (Imm & 0xFFF) << 10);
1388}
1389
Rafael Espindola22ef9562016-04-13 01:40:19 +00001390void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1391 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001392 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001393 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001394 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001395 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001396 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001397 break;
1398 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001399 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001400 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001401 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001402 break;
1403 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001404 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001405 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001406 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001407 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001408 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001409 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001410 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001411 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001412 case R_AARCH64_ADR_PREL_PG_HI21:
1413 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001414 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001415 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001416 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001417 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001418 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001419 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001420 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001421 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001422 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001423 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001424 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001425 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001426 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001427 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001428 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001429 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001430 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001431 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001432 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001433 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001434 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001435 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001436 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001437 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001438 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001439 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001440 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001441 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001442 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001443 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001444 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001445 break;
1446 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001447 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001448 break;
1449 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001450 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001451 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001452 case R_AARCH64_MOVW_UABS_G0_NC:
1453 or32le(Loc, (Val & 0xFFFF) << 5);
1454 break;
1455 case R_AARCH64_MOVW_UABS_G1_NC:
1456 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1457 break;
1458 case R_AARCH64_MOVW_UABS_G2_NC:
1459 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1460 break;
1461 case R_AARCH64_MOVW_UABS_G3:
1462 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1463 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001464 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001465 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001466 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001467 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001468 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001469 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001470 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001471 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001472 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001473 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001474 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001475 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001476 default:
George Rimardcf5b722016-12-21 08:21:34 +00001477 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001478 }
1479}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001480
Rafael Espindola22ef9562016-04-13 01:40:19 +00001481void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1482 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001483 // TLSDESC Global-Dynamic relocation are in the form:
1484 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1485 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1486 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1487 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001488 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001489 // And it can optimized to:
1490 // movz x0, #0x0, lsl #16
1491 // movk x0, #0x10
1492 // nop
1493 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001494 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001495
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001496 switch (Type) {
1497 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1498 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001499 write32le(Loc, 0xd503201f); // nop
1500 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001501 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001502 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1503 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001504 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001505 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1506 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001507 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001508 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001509 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001510}
1511
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001512void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1513 uint64_t Val) const {
1514 // TLSDESC Global-Dynamic relocation are in the form:
1515 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1516 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1517 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1518 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1519 // blr x1
1520 // And it can optimized to:
1521 // adrp x0, :gottprel:v
1522 // ldr x0, [x0, :gottprel_lo12:v]
1523 // nop
1524 // nop
1525
1526 switch (Type) {
1527 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1528 case R_AARCH64_TLSDESC_CALL:
1529 write32le(Loc, 0xd503201f); // nop
1530 break;
1531 case R_AARCH64_TLSDESC_ADR_PAGE21:
1532 write32le(Loc, 0x90000000); // adrp
1533 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1534 break;
1535 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1536 write32le(Loc, 0xf9400000); // ldr
1537 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1538 break;
1539 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001540 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001541 }
1542}
1543
Rafael Espindola22ef9562016-04-13 01:40:19 +00001544void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1545 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001546 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001547
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001548 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001549 // Generate MOVZ.
1550 uint32_t RegNo = read32le(Loc) & 0x1f;
1551 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1552 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001553 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001554 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1555 // Generate MOVK.
1556 uint32_t RegNo = read32le(Loc) & 0x1f;
1557 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1558 return;
1559 }
1560 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001561}
1562
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001563AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001564 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001565 GotRel = R_AMDGPU_ABS64;
1566 GotEntrySize = 8;
1567}
Tom Stellard391e3a82016-07-04 19:19:07 +00001568
Rafael Espindola22ef9562016-04-13 01:40:19 +00001569void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1570 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001571 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001572 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001573 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001574 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001575 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001576 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001577 write32le(Loc, Val);
1578 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001579 case R_AMDGPU_ABS64:
1580 write64le(Loc, Val);
1581 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001582 case R_AMDGPU_GOTPCREL32_HI:
1583 case R_AMDGPU_REL32_HI:
1584 write32le(Loc, Val >> 32);
1585 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001586 default:
George Rimardcf5b722016-12-21 08:21:34 +00001587 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001588 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001589}
1590
1591RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001592 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001593 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001594 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001595 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001596 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001597 case R_AMDGPU_REL32_LO:
1598 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001599 return R_PC;
1600 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001601 case R_AMDGPU_GOTPCREL32_LO:
1602 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001603 return R_GOT_PC;
1604 default:
1605 fatal("do not know how to handle relocation " + Twine(Type));
1606 }
Tom Stellard80efb162016-01-07 03:59:08 +00001607}
1608
Peter Smith8646ced2016-06-07 09:31:52 +00001609ARMTargetInfo::ARMTargetInfo() {
1610 CopyRel = R_ARM_COPY;
1611 RelativeRel = R_ARM_RELATIVE;
1612 IRelativeRel = R_ARM_IRELATIVE;
1613 GotRel = R_ARM_GLOB_DAT;
1614 PltRel = R_ARM_JUMP_SLOT;
1615 TlsGotRel = R_ARM_TLS_TPOFF32;
1616 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1617 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001618 GotEntrySize = 4;
1619 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001620 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001621 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001622 // ARM uses Variant 1 TLS
1623 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001624 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001625}
1626
1627RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1628 switch (Type) {
1629 default:
1630 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001631 case R_ARM_THM_JUMP11:
1632 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001633 case R_ARM_CALL:
1634 case R_ARM_JUMP24:
1635 case R_ARM_PC24:
1636 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001637 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001638 case R_ARM_THM_JUMP19:
1639 case R_ARM_THM_JUMP24:
1640 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001641 return R_PLT_PC;
1642 case R_ARM_GOTOFF32:
1643 // (S + A) - GOT_ORG
1644 return R_GOTREL;
1645 case R_ARM_GOT_BREL:
1646 // GOT(S) + A - GOT_ORG
1647 return R_GOT_OFF;
1648 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001649 case R_ARM_TLS_IE32:
1650 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001651 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001652 case R_ARM_TARGET1:
1653 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001654 case R_ARM_TARGET2:
1655 if (Config->Target2 == Target2Policy::Rel)
1656 return R_PC;
1657 if (Config->Target2 == Target2Policy::Abs)
1658 return R_ABS;
1659 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001660 case R_ARM_TLS_GD32:
1661 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001662 case R_ARM_TLS_LDM32:
1663 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001664 case R_ARM_BASE_PREL:
1665 // B(S) + A - P
1666 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1667 // platforms.
1668 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001669 case R_ARM_MOVW_PREL_NC:
1670 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001671 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001672 case R_ARM_THM_MOVW_PREL_NC:
1673 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001674 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001675 case R_ARM_NONE:
1676 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001677 case R_ARM_TLS_LE32:
1678 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001679 }
1680}
1681
Eugene Leviantab024a32016-11-25 08:56:36 +00001682bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1683 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1684 (Type == R_ARM_ABS32);
1685}
1686
Peter Smith8646ced2016-06-07 09:31:52 +00001687uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001688 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1689 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001690 if (Type == R_ARM_ABS32)
1691 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001692 // Keep it going with a dummy value so that we can find more reloc errors.
1693 return R_ARM_ABS32;
1694}
1695
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001696void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001697 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001698}
1699
Peter Smith4b360292016-12-09 09:59:54 +00001700void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1701 // An ARM entry is the address of the ifunc resolver function.
1702 write32le(Buf, S.getVA<ELF32LE>());
1703}
1704
Rui Ueyama4a90f572016-06-16 16:28:50 +00001705void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001706 const uint8_t PltData[] = {
1707 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1708 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1709 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1710 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1711 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1712 };
1713 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001714 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001715 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001716 write32le(Buf + 16, GotPlt - L1 - 8);
1717}
1718
1719void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1720 uint64_t PltEntryAddr, int32_t Index,
1721 unsigned RelOff) const {
1722 // FIXME: Using simple code sequence with simple relocations.
1723 // There is a more optimal sequence but it requires support for the group
1724 // relocations. See ELF for the ARM Architecture Appendix A.3
1725 const uint8_t PltData[] = {
1726 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1727 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1728 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1729 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1730 };
1731 memcpy(Buf, PltData, sizeof(PltData));
1732 uint64_t L1 = PltEntryAddr + 4;
1733 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1734}
1735
Peter Smithfb05cd92016-07-08 16:10:27 +00001736RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1737 const InputFile &File,
1738 const SymbolBody &S) const {
Peter Smith97c6d782017-01-04 09:45:45 +00001739 // If S is an undefined weak symbol in an executable we don't need a Thunk.
1740 // In a DSO calls to undefined symbols, including weak ones get PLT entries
1741 // which may need a thunk.
1742 if (S.isUndefined() && !S.isLocal() && S.symbol()->isWeak()
1743 && !Config->Shared)
Peter Smith2227c7f2016-11-03 11:49:23 +00001744 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001745 // A state change from ARM to Thumb and vice versa must go through an
1746 // interworking thunk if the relocation type is not R_ARM_CALL or
1747 // R_ARM_THM_CALL.
1748 switch (RelocType) {
1749 case R_ARM_PC24:
1750 case R_ARM_PLT32:
1751 case R_ARM_JUMP24:
1752 // Source is ARM, all PLT entries are ARM so no interworking required.
1753 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1754 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1755 return R_THUNK_PC;
1756 break;
1757 case R_ARM_THM_JUMP19:
1758 case R_ARM_THM_JUMP24:
1759 // Source is Thumb, all PLT entries are ARM so interworking is required.
1760 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1761 if (Expr == R_PLT_PC)
1762 return R_THUNK_PLT_PC;
1763 if ((S.getVA<ELF32LE>() & 1) == 0)
1764 return R_THUNK_PC;
1765 break;
1766 }
1767 return Expr;
1768}
1769
Peter Smith8646ced2016-06-07 09:31:52 +00001770void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1771 uint64_t Val) const {
1772 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001773 case R_ARM_ABS32:
1774 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001775 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001776 case R_ARM_GOTOFF32:
1777 case R_ARM_GOT_BREL:
1778 case R_ARM_GOT_PREL:
1779 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001780 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001781 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001782 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001783 case R_ARM_TLS_GD32:
1784 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001785 case R_ARM_TLS_LDM32:
1786 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001787 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001788 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001789 write32le(Loc, Val);
1790 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001791 case R_ARM_TLS_DTPMOD32:
1792 write32le(Loc, 1);
1793 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001794 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001795 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001796 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1797 break;
1798 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001799 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1800 // value of bit 0 of Val, we must select a BL or BLX instruction
1801 if (Val & 1) {
1802 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1803 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001804 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001805 write32le(Loc, 0xfa000000 | // opcode
1806 ((Val & 2) << 23) | // H
1807 ((Val >> 2) & 0x00ffffff)); // imm24
1808 break;
1809 }
1810 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1811 // BLX (always unconditional) instruction to an ARM Target, select an
1812 // unconditional BL.
1813 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001814 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001815 case R_ARM_JUMP24:
1816 case R_ARM_PC24:
1817 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001818 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001819 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1820 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001821 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001822 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001823 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1824 break;
1825 case R_ARM_THM_JUMP19:
1826 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001827 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001828 write16le(Loc,
1829 (read16le(Loc) & 0xfbc0) | // opcode cond
1830 ((Val >> 10) & 0x0400) | // S
1831 ((Val >> 12) & 0x003f)); // imm6
1832 write16le(Loc + 2,
1833 0x8000 | // opcode
1834 ((Val >> 8) & 0x0800) | // J2
1835 ((Val >> 5) & 0x2000) | // J1
1836 ((Val >> 1) & 0x07ff)); // imm11
1837 break;
1838 case R_ARM_THM_CALL:
1839 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1840 // value of bit 0 of Val, we must select a BL or BLX instruction
1841 if ((Val & 1) == 0) {
1842 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1843 // only be two byte aligned. This must be done before overflow check
1844 Val = alignTo(Val, 4);
1845 }
1846 // Bit 12 is 0 for BLX, 1 for BL
1847 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001848 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001849 case R_ARM_THM_JUMP24:
1850 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1851 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001852 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001853 write16le(Loc,
1854 0xf000 | // opcode
1855 ((Val >> 14) & 0x0400) | // S
1856 ((Val >> 12) & 0x03ff)); // imm10
1857 write16le(Loc + 2,
1858 (read16le(Loc + 2) & 0xd000) | // opcode
1859 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1860 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1861 ((Val >> 1) & 0x07ff)); // imm11
1862 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001863 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001864 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001865 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1866 (Val & 0x0fff));
1867 break;
1868 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001869 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001870 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001871 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1872 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1873 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001874 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001875 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001876 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001877 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001878 write16le(Loc,
1879 0xf2c0 | // opcode
1880 ((Val >> 17) & 0x0400) | // i
1881 ((Val >> 28) & 0x000f)); // imm4
1882 write16le(Loc + 2,
1883 (read16le(Loc + 2) & 0x8f00) | // opcode
1884 ((Val >> 12) & 0x7000) | // imm3
1885 ((Val >> 16) & 0x00ff)); // imm8
1886 break;
1887 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001888 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001889 // Encoding T3: A = imm4:i:imm3:imm8
1890 write16le(Loc,
1891 0xf240 | // opcode
1892 ((Val >> 1) & 0x0400) | // i
1893 ((Val >> 12) & 0x000f)); // imm4
1894 write16le(Loc + 2,
1895 (read16le(Loc + 2) & 0x8f00) | // opcode
1896 ((Val << 4) & 0x7000) | // imm3
1897 (Val & 0x00ff)); // imm8
1898 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001899 default:
George Rimardcf5b722016-12-21 08:21:34 +00001900 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001901 }
1902}
1903
1904uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1905 uint32_t Type) const {
1906 switch (Type) {
1907 default:
1908 return 0;
1909 case R_ARM_ABS32:
1910 case R_ARM_BASE_PREL:
1911 case R_ARM_GOTOFF32:
1912 case R_ARM_GOT_BREL:
1913 case R_ARM_GOT_PREL:
1914 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001915 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001916 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001917 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001918 case R_ARM_TLS_LDM32:
1919 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001920 case R_ARM_TLS_IE32:
1921 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001922 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001923 case R_ARM_PREL31:
1924 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001925 case R_ARM_CALL:
1926 case R_ARM_JUMP24:
1927 case R_ARM_PC24:
1928 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001929 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001930 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001931 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001932 case R_ARM_THM_JUMP19: {
1933 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1934 uint16_t Hi = read16le(Buf);
1935 uint16_t Lo = read16le(Buf + 2);
1936 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1937 ((Lo & 0x0800) << 8) | // J2
1938 ((Lo & 0x2000) << 5) | // J1
1939 ((Hi & 0x003f) << 12) | // imm6
1940 ((Lo & 0x07ff) << 1)); // imm11:0
1941 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001942 case R_ARM_THM_CALL:
1943 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001944 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1945 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1946 // FIXME: I1 and I2 require v6T2ops
1947 uint16_t Hi = read16le(Buf);
1948 uint16_t Lo = read16le(Buf + 2);
1949 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1950 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1951 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1952 ((Hi & 0x003ff) << 12) | // imm0
1953 ((Lo & 0x007ff) << 1)); // imm11:0
1954 }
1955 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1956 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001957 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001958 case R_ARM_MOVT_ABS:
1959 case R_ARM_MOVW_PREL_NC:
1960 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001961 uint64_t Val = read32le(Buf) & 0x000f0fff;
1962 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1963 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001964 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001965 case R_ARM_THM_MOVT_ABS:
1966 case R_ARM_THM_MOVW_PREL_NC:
1967 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001968 // Encoding T3: A = imm4:i:imm3:imm8
1969 uint16_t Hi = read16le(Buf);
1970 uint16_t Lo = read16le(Buf + 2);
1971 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1972 ((Hi & 0x0400) << 1) | // i
1973 ((Lo & 0x7000) >> 4) | // imm3
1974 (Lo & 0x00ff)); // imm8
1975 }
Peter Smith8646ced2016-06-07 09:31:52 +00001976 }
1977}
1978
Peter Smith441cf5d2016-07-20 14:56:26 +00001979bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1980 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1981}
1982
Peter Smith9d450252016-07-20 08:52:27 +00001983bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1984 return Type == R_ARM_TLS_GD32;
1985}
1986
1987bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1988 return Type == R_ARM_TLS_IE32;
1989}
1990
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001991template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001992 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001993 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001994 GotEntrySize = sizeof(typename ELFT::uint);
1995 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001996 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001997 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001998 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001999 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00002000 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002001 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002002 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002003 TlsGotRel = R_MIPS_TLS_TPREL64;
2004 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
2005 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
2006 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002007 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002008 TlsGotRel = R_MIPS_TLS_TPREL32;
2009 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
2010 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
2011 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00002012}
2013
2014template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002015RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
2016 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002017 // See comment in the calculateMipsRelChain.
2018 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002019 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002020 switch (Type) {
2021 default:
2022 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00002023 case R_MIPS_JALR:
2024 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00002025 case R_MIPS_GPREL16:
2026 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00002027 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00002028 case R_MIPS_26:
2029 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002030 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00002031 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002032 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00002033 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
2034 // offset between start of function and 'gp' value which by default
2035 // equal to the start of .got section. In that case we consider these
2036 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00002037 if (&S == ElfSym<ELFT>::MipsGpDisp)
2038 return R_PC;
2039 return R_ABS;
2040 case R_MIPS_PC32:
2041 case R_MIPS_PC16:
2042 case R_MIPS_PC19_S2:
2043 case R_MIPS_PC21_S2:
2044 case R_MIPS_PC26_S2:
2045 case R_MIPS_PCHI16:
2046 case R_MIPS_PCLO16:
2047 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002048 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002049 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002050 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002051 // fallthrough
2052 case R_MIPS_CALL16:
2053 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002054 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002055 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002056 case R_MIPS_CALL_HI16:
2057 case R_MIPS_CALL_LO16:
2058 case R_MIPS_GOT_HI16:
2059 case R_MIPS_GOT_LO16:
2060 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002061 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002062 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002063 case R_MIPS_TLS_GD:
2064 return R_MIPS_TLSGD;
2065 case R_MIPS_TLS_LDM:
2066 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002067 }
2068}
2069
Eugene Leviantab024a32016-11-25 08:56:36 +00002070template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2071 return Type == R_MIPS_32 || Type == R_MIPS_64;
2072}
2073
Rafael Espindola22ef9562016-04-13 01:40:19 +00002074template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002075uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002076 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002077}
2078
2079template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002080bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2081 return Type == R_MIPS_TLS_LDM;
2082}
2083
2084template <class ELFT>
2085bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2086 return Type == R_MIPS_TLS_GD;
2087}
2088
2089template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002090void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002091 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002092}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002093
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002094template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002095static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002096 uint32_t Instr = read32<E>(Loc);
2097 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2098 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2099}
2100
2101template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002102static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002103 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002104 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002105 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002106 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2107 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002108 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002109}
2110
George Rimara4c7e742016-10-20 08:36:42 +00002111template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002112 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002113 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2114 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002115}
2116
George Rimara4c7e742016-10-20 08:36:42 +00002117template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002118 uint32_t Instr = read32<E>(Loc);
2119 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2120 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2121}
2122
George Rimara4c7e742016-10-20 08:36:42 +00002123template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002124 uint32_t Instr = read32<E>(Loc);
2125 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2126 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2127}
2128
George Rimara4c7e742016-10-20 08:36:42 +00002129template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002130 uint32_t Instr = read32<E>(Loc);
2131 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2132}
2133
Simon Atanasyana088bce2016-07-20 20:15:33 +00002134template <class ELFT> static bool isMipsR6() {
2135 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2136 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2137 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2138}
2139
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002140template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002141void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002142 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002143 if (Config->MipsN32Abi) {
2144 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2145 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2146 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2147 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2148 } else {
2149 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2150 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2151 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2152 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2153 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002154 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2155 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2156 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2157 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002158 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002159 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002160 writeMipsLo16<E>(Buf + 4, Got);
2161 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002162}
2163
2164template <class ELFT>
2165void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2166 uint64_t PltEntryAddr, int32_t Index,
2167 unsigned RelOff) const {
2168 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002169 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2170 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2171 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002172 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002173 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002174 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002175 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2176 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002177}
2178
2179template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002180RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2181 const InputFile &File,
2182 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002183 // Any MIPS PIC code function is invoked with its address in register $t9.
2184 // So if we have a branch instruction from non-PIC code to the PIC one
2185 // we cannot make the jump directly and need to create a small stubs
2186 // to save the target function address.
2187 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2188 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002189 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002190 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2191 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002192 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002193 // If current file has PIC code, LA25 stub is not required.
2194 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002195 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002196 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002197 // LA25 is required if target file has PIC code
2198 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002199 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002200}
2201
2202template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002203uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002204 uint32_t Type) const {
2205 const endianness E = ELFT::TargetEndianness;
2206 switch (Type) {
2207 default:
2208 return 0;
2209 case R_MIPS_32:
2210 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002211 case R_MIPS_TLS_DTPREL32:
2212 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002213 return read32<E>(Buf);
2214 case R_MIPS_26:
2215 // FIXME (simon): If the relocation target symbol is not a PLT entry
2216 // we should use another expression for calculation:
2217 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002218 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002219 case R_MIPS_GPREL16:
2220 case R_MIPS_LO16:
2221 case R_MIPS_PCLO16:
2222 case R_MIPS_TLS_DTPREL_HI16:
2223 case R_MIPS_TLS_DTPREL_LO16:
2224 case R_MIPS_TLS_TPREL_HI16:
2225 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002226 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002227 case R_MIPS_PC16:
2228 return getPcRelocAddend<E, 16, 2>(Buf);
2229 case R_MIPS_PC19_S2:
2230 return getPcRelocAddend<E, 19, 2>(Buf);
2231 case R_MIPS_PC21_S2:
2232 return getPcRelocAddend<E, 21, 2>(Buf);
2233 case R_MIPS_PC26_S2:
2234 return getPcRelocAddend<E, 26, 2>(Buf);
2235 case R_MIPS_PC32:
2236 return getPcRelocAddend<E, 32, 0>(Buf);
2237 }
2238}
2239
Eugene Leviant84569e62016-11-29 08:05:44 +00002240static std::pair<uint32_t, uint64_t>
2241calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002242 // MIPS N64 ABI packs multiple relocations into the single relocation
2243 // record. In general, all up to three relocations can have arbitrary
2244 // types. In fact, Clang and GCC uses only a few combinations. For now,
2245 // we support two of them. That is allow to pass at least all LLVM
2246 // test suite cases.
2247 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2248 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2249 // The first relocation is a 'real' relocation which is calculated
2250 // using the corresponding symbol's value. The second and the third
2251 // relocations used to modify result of the first one: extend it to
2252 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2253 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2254 uint32_t Type2 = (Type >> 8) & 0xff;
2255 uint32_t Type3 = (Type >> 16) & 0xff;
2256 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2257 return std::make_pair(Type, Val);
2258 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2259 return std::make_pair(Type2, Val);
2260 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2261 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002262 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2263 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002264 return std::make_pair(Type & 0xff, Val);
2265}
2266
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002267template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002268void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2269 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002270 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002271 // Thread pointer and DRP offsets from the start of TLS data area.
2272 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002273 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002274 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002275 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002276 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002277 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002278 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002279 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002280 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002281 switch (Type) {
2282 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002283 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002284 case R_MIPS_TLS_DTPREL32:
2285 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002286 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002287 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002288 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002289 case R_MIPS_TLS_DTPREL64:
2290 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002291 write64<E>(Loc, Val);
2292 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002293 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002294 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002295 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002296 case R_MIPS_GOT_DISP:
2297 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002298 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002299 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002300 case R_MIPS_TLS_GD:
2301 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002302 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002303 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002304 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002305 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002306 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002307 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002308 case R_MIPS_LO16:
2309 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002310 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002311 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002312 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002313 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002314 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002315 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002316 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002317 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002318 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002319 case R_MIPS_TLS_DTPREL_HI16:
2320 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002321 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002322 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002323 case R_MIPS_HIGHER:
2324 writeMipsHigher<E>(Loc, Val);
2325 break;
2326 case R_MIPS_HIGHEST:
2327 writeMipsHighest<E>(Loc, Val);
2328 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002329 case R_MIPS_JALR:
2330 // Ignore this optimization relocation for now
2331 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002332 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002333 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002334 break;
2335 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002336 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002337 break;
2338 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002339 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002340 break;
2341 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002342 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002343 break;
2344 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002345 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002346 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002347 default:
George Rimardcf5b722016-12-21 08:21:34 +00002348 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002349 }
2350}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002351
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002352template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002353bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002354 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002355}
Rafael Espindola01205f72015-09-22 18:19:46 +00002356}
2357}