blob: 5e5dae958c7ae820bcee0a0e2a0418e32971264d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
Tom Stellard3d0823f2013-06-14 22:12:09 +000015include "R600InstrFormats.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000016
17class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000018 InstR600 <outs, ins, asm, pattern, NullALU> {
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21}
22
23def MEMxi : Operand<iPTR> {
24 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
25 let PrintMethod = "printMemOperand";
26}
27
28def MEMrr : Operand<iPTR> {
29 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
30}
31
32// Operands for non-registers
33
34class InstFlag<string PM = "printOperand", int Default = 0>
35 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
36 let PrintMethod = PM;
37}
38
Vincent Lejeune44bf8152013-02-10 17:57:33 +000039// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard365366f2013-01-23 02:09:06 +000040def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
41 let PrintMethod = "printSel";
42}
Vincent Lejeune22c42482013-04-30 00:14:08 +000043def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> {
Vincent Lejeunef97af792013-05-02 21:52:30 +000044 let PrintMethod = "printBankSwizzle";
Vincent Lejeune22c42482013-04-30 00:14:08 +000045}
Tom Stellard365366f2013-01-23 02:09:06 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047def LITERAL : InstFlag<"printLiteral">;
48
49def WRITE : InstFlag <"printWrite", 1>;
50def OMOD : InstFlag <"printOMOD">;
51def REL : InstFlag <"printRel">;
52def CLAMP : InstFlag <"printClamp">;
53def NEG : InstFlag <"printNeg">;
54def ABS : InstFlag <"printAbs">;
55def UEM : InstFlag <"printUpdateExecMask">;
56def UP : InstFlag <"printUpdatePred">;
57
58// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
59// Once we start using the packetizer in this backend we should have this
60// default to 0.
61def LAST : InstFlag<"printLast", 1>;
Vincent Lejeuned3eed662013-05-17 16:50:20 +000062def RSel : Operand<i32> {
63 let PrintMethod = "printRSel";
64}
65def CT: Operand<i32> {
66 let PrintMethod = "printCT";
67}
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000069def FRAMEri : Operand<iPTR> {
70 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
71}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
74def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
75def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard365366f2013-01-23 02:09:06 +000076def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
77def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000078
Tom Stellard75aadc22012-12-11 21:25:42 +000079
80def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
81 (ops PRED_SEL_OFF)>;
82
83
84let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
85
86// Class for instructions with only one source register.
87// If you add new ins to this instruction, make sure they are listed before
88// $literal, because the backend currently assumes that the last operand is
89// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
90// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
91// and R600InstrInfo::getOperandIdx().
92class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
93 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000094 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +000095 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +000096 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +000097 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
98 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +000099 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000100 "$clamp $last $dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000101 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000102 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000103 pattern,
104 itin>,
105 R600ALU_Word0,
106 R600ALU_Word1_OP2 <inst> {
107
108 let src1 = 0;
109 let src1_rel = 0;
110 let src1_neg = 0;
111 let src1_abs = 0;
112 let update_exec_mask = 0;
113 let update_pred = 0;
114 let HasNativeOperands = 1;
115 let Op1 = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000116 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000117 let DisableEncoding = "$literal";
Tom Stellard02661d92013-06-25 21:22:18 +0000118 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119
120 let Inst{31-0} = Word0;
121 let Inst{63-32} = Word1;
122}
123
124class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
125 InstrItinClass itin = AnyALU> :
126 R600_1OP <inst, opName,
127 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
128>;
129
Aaron Watry52a72c92013-06-24 16:57:57 +0000130// If you add or change the operands for R600_2OP instructions, you must
Tom Stellard75aadc22012-12-11 21:25:42 +0000131// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
132// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
133class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
134 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000135 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000136 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
137 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000138 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
139 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000140 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
141 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000142 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000143 "$clamp $last $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000144 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
145 "$src1_neg$src1_abs$src1$src1_abs$src1_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000146 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000147 pattern,
148 itin>,
149 R600ALU_Word0,
150 R600ALU_Word1_OP2 <inst> {
151
152 let HasNativeOperands = 1;
153 let Op2 = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000154 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000155 let DisableEncoding = "$literal";
Tom Stellard02661d92013-06-25 21:22:18 +0000156 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
158 let Inst{31-0} = Word0;
159 let Inst{63-32} = Word1;
160}
161
162class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
163 InstrItinClass itim = AnyALU> :
164 R600_2OP <inst, opName,
165 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
166 R600_Reg32:$src1))]
167>;
168
169// If you add our change the operands for R600_3OP instructions, you must
170// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
171// R600InstrInfo::buildDefaultInstruction(), and
172// R600InstrInfo::getOperandIdx().
173class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
174 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000175 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000176 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000177 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
178 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
179 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000180 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
181 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune709e0162013-05-17 16:49:49 +0000182 !strconcat(" ", opName, "$clamp $last $dst$dst_rel, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000183 "$src0_neg$src0$src0_rel, "
184 "$src1_neg$src1$src1_rel, "
185 "$src2_neg$src2$src2_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000186 "$pred_sel"
187 "$bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000188 pattern,
189 itin>,
190 R600ALU_Word0,
191 R600ALU_Word1_OP3<inst>{
192
193 let HasNativeOperands = 1;
194 let DisableEncoding = "$literal";
195 let Op3 = 1;
Tom Stellard02661d92013-06-25 21:22:18 +0000196 let UseNamedOperandTable = 1;
Tom Stellard5eb903d2013-06-28 15:46:53 +0000197 let ALUInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000198
199 let Inst{31-0} = Word0;
200 let Inst{63-32} = Word1;
201}
202
203class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
204 InstrItinClass itin = VecALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000205 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000206 ins,
207 asm,
208 pattern,
209 itin>;
210
Vincent Lejeune53f35252013-03-31 19:33:04 +0000211
Tom Stellard75aadc22012-12-11 21:25:42 +0000212
213} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
214
215def TEX_SHADOW : PatLeaf<
216 (imm),
217 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer3bb17eb2013-02-12 12:11:23 +0000218 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellard75aadc22012-12-11 21:25:42 +0000219 }]
220>;
221
Tom Stellardc9b90312013-01-21 15:40:48 +0000222def TEX_RECT : PatLeaf<
223 (imm),
224 [{uint32_t TType = (uint32_t)N->getZExtValue();
225 return TType == 5;
226 }]
227>;
228
Tom Stellard462516b2013-02-07 17:02:14 +0000229def TEX_ARRAY : PatLeaf<
230 (imm),
231 [{uint32_t TType = (uint32_t)N->getZExtValue();
Tom Stellard3494b7e2013-08-14 22:22:14 +0000232 return TType == 9 || TType == 10 || TType == 16;
Tom Stellard462516b2013-02-07 17:02:14 +0000233 }]
234>;
235
236def TEX_SHADOW_ARRAY : PatLeaf<
237 (imm),
238 [{uint32_t TType = (uint32_t)N->getZExtValue();
239 return TType == 11 || TType == 12 || TType == 17;
240 }]
241>;
242
Tom Stellard3494b7e2013-08-14 22:22:14 +0000243def TEX_MSAA : PatLeaf<
244 (imm),
245 [{uint32_t TType = (uint32_t)N->getZExtValue();
246 return TType == 14;
247 }]
248>;
249
250def TEX_ARRAY_MSAA : PatLeaf<
251 (imm),
252 [{uint32_t TType = (uint32_t)N->getZExtValue();
253 return TType == 15;
254 }]
255>;
256
Tom Stellardac00f9d2013-08-16 01:11:46 +0000257class EG_CF_RAT <bits <8> cfinst, bits <6> ratinst, bits<4> ratid, bits<4> mask,
258 dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd99b7932013-06-14 22:12:19 +0000259 InstR600ISA <outs, ins, asm, pattern>,
260 CF_ALLOC_EXPORT_WORD0_RAT, CF_ALLOC_EXPORT_WORD1_BUF {
Tom Stellard75aadc22012-12-11 21:25:42 +0000261
Tom Stellardac00f9d2013-08-16 01:11:46 +0000262 let rat_id = ratid;
Tom Stellardd99b7932013-06-14 22:12:19 +0000263 let rat_inst = ratinst;
Tom Stellard6aa0d552013-06-14 22:12:24 +0000264 let rim = 0;
265 // XXX: Have a separate instruction for non-indexed writes.
266 let type = 1;
267 let rw_rel = 0;
268 let elem_size = 0;
269
270 let array_size = 0;
271 let comp_mask = mask;
272 let burst_count = 0;
273 let vpm = 0;
274 let cf_inst = cfinst;
275 let mark = 0;
276 let barrier = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000277
Tom Stellardd99b7932013-06-14 22:12:19 +0000278 let Inst{31-0} = Word0;
279 let Inst{63-32} = Word1;
Tom Stellard676c16d2013-08-16 01:11:51 +0000280 let IsExport = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000281
Tom Stellard75aadc22012-12-11 21:25:42 +0000282}
283
Tom Stellardecf9d862013-06-14 22:12:30 +0000284class VTX_READ <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
285 : InstR600ISA <outs, (ins MEMxi:$src_gpr), name, pattern>,
286 VTX_WORD1_GPR {
287
288 // Static fields
289 let DST_REL = 0;
290 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
291 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
292 // however, based on my testing if USE_CONST_FIELDS is set, then all
293 // these fields need to be set to 0.
294 let USE_CONST_FIELDS = 0;
295 let NUM_FORMAT_ALL = 1;
296 let FORMAT_COMP_ALL = 0;
297 let SRF_MODE_ALL = 0;
298
299 let Inst{63-32} = Word1;
300 // LLVM can only encode 64-bit instructions, so these fields are manually
301 // encoded in R600CodeEmitter
302 //
303 // bits<16> OFFSET;
304 // bits<2> ENDIAN_SWAP = 0;
305 // bits<1> CONST_BUF_NO_STRIDE = 0;
306 // bits<1> MEGA_FETCH = 0;
307 // bits<1> ALT_CONST = 0;
308 // bits<2> BUFFER_INDEX_MODE = 0;
309
310 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
311 // is done in R600CodeEmitter
312 //
313 // Inst{79-64} = OFFSET;
314 // Inst{81-80} = ENDIAN_SWAP;
315 // Inst{82} = CONST_BUF_NO_STRIDE;
316 // Inst{83} = MEGA_FETCH;
317 // Inst{84} = ALT_CONST;
318 // Inst{86-85} = BUFFER_INDEX_MODE;
319 // Inst{95-86} = 0; Reserved
320
321 // VTX_WORD3 (Padding)
322 //
323 // Inst{127-96} = 0;
324
325 let VTXInst = 1;
326}
327
Tom Stellard75aadc22012-12-11 21:25:42 +0000328class LoadParamFrag <PatFrag load_type> : PatFrag <
329 (ops node:$ptr), (load_type node:$ptr),
Tom Stellard1e803092013-07-23 01:48:18 +0000330 [{ return isConstantLoad(dyn_cast<LoadSDNode>(N), 0); }]
Tom Stellard75aadc22012-12-11 21:25:42 +0000331>;
332
333def load_param : LoadParamFrag<load>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000334def load_param_exti8 : LoadParamFrag<az_extloadi8>;
335def load_param_exti16 : LoadParamFrag<az_extloadi16>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000336
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000337def isR600 : Predicate<"Subtarget.getGeneration() <= AMDGPUSubtarget::R700">;
338def isR700 : Predicate<"Subtarget.getGeneration() == AMDGPUSubtarget::R700">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000339def isEG : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000340 "Subtarget.getGeneration() >= AMDGPUSubtarget::EVERGREEN && "
341 "Subtarget.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS && "
342 "!Subtarget.hasCaymanISA()">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000343
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000344def isCayman : Predicate<"Subtarget.hasCaymanISA()">;
345def isEGorCayman : Predicate<"Subtarget.getGeneration() == "
346 "AMDGPUSubtarget::EVERGREEN"
347 "|| Subtarget.getGeneration() =="
348 "AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000349
350def isR600toCayman : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000351 "Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000352
353//===----------------------------------------------------------------------===//
Tom Stellardff62c352013-01-23 02:09:03 +0000354// R600 SDNodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000355//===----------------------------------------------------------------------===//
356
Tom Stellard41afe6a2013-02-05 17:09:14 +0000357def INTERP_PAIR_XY : AMDGPUShaderInst <
358 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000359 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000360 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
361 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000362
Tom Stellard41afe6a2013-02-05 17:09:14 +0000363def INTERP_PAIR_ZW : AMDGPUShaderInst <
364 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000365 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000366 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
367 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000368
Tom Stellardff62c352013-01-23 02:09:03 +0000369def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune743dca02013-03-05 15:04:29 +0000370 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune10a5e472013-03-05 15:04:42 +0000371 [SDNPVariadic]
Tom Stellardff62c352013-01-23 02:09:03 +0000372>;
373
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000374def DOT4 : SDNode<"AMDGPUISD::DOT4",
375 SDTypeProfile<1, 8, [SDTCisFP<0>, SDTCisVT<1, f32>, SDTCisVT<2, f32>,
376 SDTCisVT<3, f32>, SDTCisVT<4, f32>, SDTCisVT<5, f32>,
377 SDTCisVT<6, f32>, SDTCisVT<7, f32>, SDTCisVT<8, f32>]>,
378 []
379>;
380
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000381def COS_HW : SDNode<"AMDGPUISD::COS_HW",
382 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>
383>;
384
385def SIN_HW : SDNode<"AMDGPUISD::SIN_HW",
386 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>
387>;
388
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000389def TEXTURE_FETCH_Type : SDTypeProfile<1, 19, [SDTCisFP<0>]>;
390
391def TEXTURE_FETCH: SDNode<"AMDGPUISD::TEXTURE_FETCH", TEXTURE_FETCH_Type, []>;
392
393multiclass TexPattern<bits<32> TextureOp, Instruction inst, ValueType vt = v4f32> {
394def : Pat<(TEXTURE_FETCH (i32 TextureOp), vt:$SRC_GPR,
395 (i32 imm:$srcx), (i32 imm:$srcy), (i32 imm:$srcz), (i32 imm:$srcw),
396 (i32 imm:$offsetx), (i32 imm:$offsety), (i32 imm:$offsetz),
397 (i32 imm:$DST_SEL_X), (i32 imm:$DST_SEL_Y), (i32 imm:$DST_SEL_Z),
398 (i32 imm:$DST_SEL_W),
399 (i32 imm:$RESOURCE_ID), (i32 imm:$SAMPLER_ID),
400 (i32 imm:$COORD_TYPE_X), (i32 imm:$COORD_TYPE_Y), (i32 imm:$COORD_TYPE_Z),
401 (i32 imm:$COORD_TYPE_W)),
402 (inst R600_Reg128:$SRC_GPR,
403 imm:$srcx, imm:$srcy, imm:$srcz, imm:$srcw,
404 imm:$offsetx, imm:$offsety, imm:$offsetz,
405 imm:$DST_SEL_X, imm:$DST_SEL_Y, imm:$DST_SEL_Z,
406 imm:$DST_SEL_W,
407 imm:$RESOURCE_ID, imm:$SAMPLER_ID,
408 imm:$COORD_TYPE_X, imm:$COORD_TYPE_Y, imm:$COORD_TYPE_Z,
409 imm:$COORD_TYPE_W)>;
410}
411
Tom Stellardff62c352013-01-23 02:09:03 +0000412//===----------------------------------------------------------------------===//
413// Interpolation Instructions
414//===----------------------------------------------------------------------===//
415
Tom Stellard41afe6a2013-02-05 17:09:14 +0000416def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellard75aadc22012-12-11 21:25:42 +0000417 (outs R600_Reg128:$dst),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000418 (ins i32imm:$src0),
419 "INTERP_LOAD $src0 : $dst",
Vincent Lejeunef143af32013-11-11 22:10:24 +0000420 [(set R600_Reg128:$dst, (int_R600_interp_const imm:$src0))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000421
422def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
423 let bank_swizzle = 5;
424}
425
426def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
427 let bank_swizzle = 5;
428}
429
430def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
431
432//===----------------------------------------------------------------------===//
433// Export Instructions
434//===----------------------------------------------------------------------===//
435
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000436def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000437
438def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
439 [SDNPHasChain, SDNPSideEffect]>;
440
441class ExportWord0 {
442 field bits<32> Word0;
443
444 bits<13> arraybase;
445 bits<2> type;
446 bits<7> gpr;
447 bits<2> elem_size;
448
449 let Word0{12-0} = arraybase;
450 let Word0{14-13} = type;
451 let Word0{21-15} = gpr;
452 let Word0{22} = 0; // RW_REL
453 let Word0{29-23} = 0; // INDEX_GPR
454 let Word0{31-30} = elem_size;
455}
456
457class ExportSwzWord1 {
458 field bits<32> Word1;
459
460 bits<3> sw_x;
461 bits<3> sw_y;
462 bits<3> sw_z;
463 bits<3> sw_w;
464 bits<1> eop;
465 bits<8> inst;
466
467 let Word1{2-0} = sw_x;
468 let Word1{5-3} = sw_y;
469 let Word1{8-6} = sw_z;
470 let Word1{11-9} = sw_w;
471}
472
473class ExportBufWord1 {
474 field bits<32> Word1;
475
476 bits<12> arraySize;
477 bits<4> compMask;
478 bits<1> eop;
479 bits<8> inst;
480
481 let Word1{11-0} = arraySize;
482 let Word1{15-12} = compMask;
483}
484
485multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
486 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
487 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000488 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000489 0, 61, 0, 7, 7, 7, cf_inst, 0)
490 >;
491
492 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
493 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000494 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000495 0, 61, 7, 0, 7, 7, cf_inst, 0)
496 >;
497
Tom Stellardaf1bce72013-01-31 22:11:46 +0000498 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000499 (ExportInst
Tom Stellardaf1bce72013-01-31 22:11:46 +0000500 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
501 >;
502
503 def : Pat<(int_R600_store_dummy 1),
504 (ExportInst
505 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +0000506 >;
507
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000508 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
509 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
510 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
511 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard6f1b8652013-01-23 21:39:49 +0000512 >;
513
Tom Stellard75aadc22012-12-11 21:25:42 +0000514}
515
516multiclass SteamOutputExportPattern<Instruction ExportInst,
517 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
518// Stream0
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000519 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
520 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
521 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000522 4095, imm:$mask, buf0inst, 0)>;
523// Stream1
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000524 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
525 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
526 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000527 4095, imm:$mask, buf1inst, 0)>;
528// Stream2
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000529 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
530 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
531 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000532 4095, imm:$mask, buf2inst, 0)>;
533// Stream3
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000534 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
535 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
536 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000537 4095, imm:$mask, buf3inst, 0)>;
538}
539
Vincent Lejeune2d5c3412013-04-17 15:17:39 +0000540// Export Instructions should not be duplicated by TailDuplication pass
541// (which assumes that duplicable instruction are affected by exec mask)
542let usesCustomInserter = 1, isNotDuplicable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
544class ExportSwzInst : InstR600ISA<(
545 outs),
546 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
Vincent Lejeunef10d1cd2013-07-09 15:03:03 +0000547 RSel:$sw_x, RSel:$sw_y, RSel:$sw_z, RSel:$sw_w, i32imm:$inst,
Tom Stellard75aadc22012-12-11 21:25:42 +0000548 i32imm:$eop),
Vincent Lejeunef10d1cd2013-07-09 15:03:03 +0000549 !strconcat("EXPORT", " $gpr.$sw_x$sw_y$sw_z$sw_w"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000550 []>, ExportWord0, ExportSwzWord1 {
551 let elem_size = 3;
552 let Inst{31-0} = Word0;
553 let Inst{63-32} = Word1;
Tom Stellard676c16d2013-08-16 01:11:51 +0000554 let IsExport = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000555}
556
Vincent Lejeuneea710fe2013-02-14 16:55:11 +0000557} // End usesCustomInserter = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000558
559class ExportBufInst : InstR600ISA<(
560 outs),
561 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
562 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
563 !strconcat("EXPORT", " $gpr"),
564 []>, ExportWord0, ExportBufWord1 {
565 let elem_size = 0;
566 let Inst{31-0} = Word0;
567 let Inst{63-32} = Word1;
Tom Stellard676c16d2013-08-16 01:11:51 +0000568 let IsExport = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000569}
570
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000571//===----------------------------------------------------------------------===//
572// Control Flow Instructions
573//===----------------------------------------------------------------------===//
574
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000575
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000576def KCACHE : InstFlag<"printKCache">;
577
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000578class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs),
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000579(ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1,
580KCACHE:$KCACHE_MODE0, KCACHE:$KCACHE_MODE1,
581i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1,
Vincent Lejeunece499742013-07-09 15:03:33 +0000582i32imm:$COUNT, i32imm:$Enabled),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000583!strconcat(OpName, " $COUNT, @$ADDR, "
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000584"KC0[$KCACHE_MODE0], KC1[$KCACHE_MODE1]"),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000585[] >, CF_ALU_WORD0, CF_ALU_WORD1 {
586 field bits<64> Inst;
587
588 let CF_INST = inst;
589 let ALT_CONST = 0;
590 let WHOLE_QUAD_MODE = 0;
591 let BARRIER = 1;
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000592 let UseNamedOperandTable = 1;
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000593
594 let Inst{31-0} = Word0;
595 let Inst{63-32} = Word1;
596}
597
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000598class CF_WORD0_R600 {
599 field bits<32> Word0;
600
601 bits<32> ADDR;
602
603 let Word0 = ADDR;
604}
605
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000606class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
607ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 {
608 field bits<64> Inst;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000609 bits<4> CNT;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000610
611 let CF_INST = inst;
612 let BARRIER = 1;
613 let CF_CONST = 0;
614 let VALID_PIXEL_MODE = 0;
615 let COND = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000616 let COUNT = CNT{2-0};
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000617 let CALL_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +0000618 let COUNT_3 = CNT{3};
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000619 let END_OF_PROGRAM = 0;
620 let WHOLE_QUAD_MODE = 0;
621
622 let Inst{31-0} = Word0;
623 let Inst{63-32} = Word1;
624}
625
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000626class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
627ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000628 field bits<64> Inst;
629
630 let CF_INST = inst;
631 let BARRIER = 1;
632 let JUMPTABLE_SEL = 0;
633 let CF_CONST = 0;
634 let VALID_PIXEL_MODE = 0;
635 let COND = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000636 let END_OF_PROGRAM = 0;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000637
638 let Inst{31-0} = Word0;
639 let Inst{63-32} = Word1;
640}
641
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000642def CF_ALU : ALU_CLAUSE<8, "ALU">;
643def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000644def CF_ALU_POP_AFTER : ALU_CLAUSE<10, "ALU_POP_AFTER">;
Tom Stellard59ed4792014-01-22 21:55:44 +0000645def CF_ALU_CONTINUE : ALU_CLAUSE<13, "ALU_CONTINUE">;
646def CF_ALU_BREAK : ALU_CLAUSE<14, "ALU_BREAK">;
647def CF_ALU_ELSE_AFTER : ALU_CLAUSE<15, "ALU_ELSE_AFTER">;
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000648
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000649def FETCH_CLAUSE : AMDGPUInst <(outs),
650(ins i32imm:$addr), "Fetch clause starting at $addr:", [] > {
651 field bits<8> Inst;
652 bits<8> num;
653 let Inst = num;
654}
655
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000656def ALU_CLAUSE : AMDGPUInst <(outs),
657(ins i32imm:$addr), "ALU clause starting at $addr:", [] > {
658 field bits<8> Inst;
659 bits<8> num;
660 let Inst = num;
661}
662
663def LITERALS : AMDGPUInst <(outs),
664(ins LITERAL:$literal1, LITERAL:$literal2), "$literal1, $literal2", [] > {
665 field bits<64> Inst;
666 bits<32> literal1;
667 bits<32> literal2;
668
669 let Inst{31-0} = literal1;
670 let Inst{63-32} = literal2;
671}
672
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000673def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > {
674 field bits<64> Inst;
675}
676
Vincent Lejeune44bf8152013-02-10 17:57:33 +0000677let Predicates = [isR600toCayman] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
679//===----------------------------------------------------------------------===//
680// Common Instructions R600, R700, Evergreen, Cayman
681//===----------------------------------------------------------------------===//
682
683def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
684// Non-IEEE MUL: 0 * anything = 0
685def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
686def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
687def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
688def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
689
690// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
691// so some of the instruction names don't match the asm string.
692// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
693def SETE : R600_2OP <
694 0x08, "SETE",
Tom Stellard0351ea22013-09-28 02:50:50 +0000695 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_OEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000696>;
697
698def SGT : R600_2OP <
699 0x09, "SETGT",
Tom Stellard0351ea22013-09-28 02:50:50 +0000700 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_OGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000701>;
702
703def SGE : R600_2OP <
704 0xA, "SETGE",
Tom Stellard0351ea22013-09-28 02:50:50 +0000705 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_OGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000706>;
707
708def SNE : R600_2OP <
709 0xB, "SETNE",
Tom Stellard0351ea22013-09-28 02:50:50 +0000710 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_UNE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000711>;
712
Tom Stellarde06163a2013-02-07 14:02:35 +0000713def SETE_DX10 : R600_2OP <
714 0xC, "SETE_DX10",
Tom Stellard0351ea22013-09-28 02:50:50 +0000715 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_OEQ))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000716>;
717
718def SETGT_DX10 : R600_2OP <
719 0xD, "SETGT_DX10",
Tom Stellard0351ea22013-09-28 02:50:50 +0000720 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_OGT))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000721>;
722
723def SETGE_DX10 : R600_2OP <
724 0xE, "SETGE_DX10",
Tom Stellard0351ea22013-09-28 02:50:50 +0000725 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_OGE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000726>;
727
728def SETNE_DX10 : R600_2OP <
729 0xF, "SETNE_DX10",
Tom Stellard0351ea22013-09-28 02:50:50 +0000730 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_UNE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000731>;
732
Tom Stellard75aadc22012-12-11 21:25:42 +0000733def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
734def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
735def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
736def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
737def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
738
Tom Stellardeddfa692013-12-20 05:11:55 +0000739// Add also ftrunc intrinsic pattern
740def : Pat<(ftrunc f32:$src0), (TRUNC $src0)>;
741
Tom Stellard75aadc22012-12-11 21:25:42 +0000742def MOV : R600_1OP <0x19, "MOV", []>;
743
744let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
745
746class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
747 (outs R600_Reg32:$dst),
748 (ins immType:$imm),
749 "",
750 []
751>;
752
753} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
754
755def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
756def : Pat <
757 (imm:$val),
758 (MOV_IMM_I32 imm:$val)
759>;
760
761def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
762def : Pat <
763 (fpimm:$val),
764 (MOV_IMM_F32 fpimm:$val)
765>;
766
767def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
768def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
769def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
770def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
771
772let hasSideEffects = 1 in {
773
774def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
775
776} // end hasSideEffects
777
778def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
779def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
780def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
781def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
782def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
783def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
784def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
785def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellard41398022012-12-21 20:12:01 +0000786def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000787def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
788
789def SETE_INT : R600_2OP <
790 0x3A, "SETE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000791 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000792>;
793
794def SETGT_INT : R600_2OP <
Tom Stellardb40ada92013-02-07 14:02:27 +0000795 0x3B, "SETGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000796 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000797>;
798
799def SETGE_INT : R600_2OP <
800 0x3C, "SETGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000801 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000802>;
803
804def SETNE_INT : R600_2OP <
805 0x3D, "SETNE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000806 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETNE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000807>;
808
809def SETGT_UINT : R600_2OP <
810 0x3E, "SETGT_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000811 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000812>;
813
814def SETGE_UINT : R600_2OP <
815 0x3F, "SETGE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000816 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000817>;
818
819def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
820def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
821def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
822def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
823
824def CNDE_INT : R600_3OP <
825 0x1C, "CNDE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000826 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000827>;
828
829def CNDGE_INT : R600_3OP <
830 0x1E, "CNDGE_INT",
Tom Stellardc0845332013-11-22 23:07:58 +0000831 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_SGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000832>;
833
834def CNDGT_INT : R600_3OP <
835 0x1D, "CNDGT_INT",
Tom Stellardc0845332013-11-22 23:07:58 +0000836 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_SGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000837>;
838
839//===----------------------------------------------------------------------===//
840// Texture instructions
841//===----------------------------------------------------------------------===//
842
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000843let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
844
845class R600_TEX <bits<11> inst, string opName> :
846 InstR600 <(outs R600_Reg128:$DST_GPR),
847 (ins R600_Reg128:$SRC_GPR,
848 RSel:$srcx, RSel:$srcy, RSel:$srcz, RSel:$srcw,
849 i32imm:$offsetx, i32imm:$offsety, i32imm:$offsetz,
850 RSel:$DST_SEL_X, RSel:$DST_SEL_Y, RSel:$DST_SEL_Z, RSel:$DST_SEL_W,
851 i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
852 CT:$COORD_TYPE_X, CT:$COORD_TYPE_Y, CT:$COORD_TYPE_Z,
853 CT:$COORD_TYPE_W),
854 !strconcat(opName,
855 " $DST_GPR.$DST_SEL_X$DST_SEL_Y$DST_SEL_Z$DST_SEL_W, "
856 "$SRC_GPR.$srcx$srcy$srcz$srcw "
857 "RID:$RESOURCE_ID SID:$SAMPLER_ID "
858 "CT:$COORD_TYPE_X$COORD_TYPE_Y$COORD_TYPE_Z$COORD_TYPE_W"),
859 [],
860 NullALU>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
861 let Inst{31-0} = Word0;
862 let Inst{63-32} = Word1;
863
864 let TEX_INST = inst{4-0};
865 let SRC_REL = 0;
866 let DST_REL = 0;
867 let LOD_BIAS = 0;
868
869 let INST_MOD = 0;
870 let FETCH_WHOLE_QUAD = 0;
871 let ALT_CONST = 0;
872 let SAMPLER_INDEX_MODE = 0;
873 let RESOURCE_INDEX_MODE = 0;
874
875 let TEXInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000876}
877
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000878} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
Tom Stellard75aadc22012-12-11 21:25:42 +0000879
Tom Stellard75aadc22012-12-11 21:25:42 +0000880
Tom Stellard75aadc22012-12-11 21:25:42 +0000881
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000882def TEX_SAMPLE : R600_TEX <0x10, "TEX_SAMPLE">;
883def TEX_SAMPLE_C : R600_TEX <0x18, "TEX_SAMPLE_C">;
884def TEX_SAMPLE_L : R600_TEX <0x11, "TEX_SAMPLE_L">;
885def TEX_SAMPLE_C_L : R600_TEX <0x19, "TEX_SAMPLE_C_L">;
886def TEX_SAMPLE_LB : R600_TEX <0x12, "TEX_SAMPLE_LB">;
887def TEX_SAMPLE_C_LB : R600_TEX <0x1A, "TEX_SAMPLE_C_LB">;
888def TEX_LD : R600_TEX <0x03, "TEX_LD">;
Vincent Lejeune6df39432013-10-02 16:00:33 +0000889def TEX_LDPTR : R600_TEX <0x03, "TEX_LDPTR"> {
890 let INST_MOD = 1;
891}
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000892def TEX_GET_TEXTURE_RESINFO : R600_TEX <0x04, "TEX_GET_TEXTURE_RESINFO">;
893def TEX_GET_GRADIENTS_H : R600_TEX <0x07, "TEX_GET_GRADIENTS_H">;
894def TEX_GET_GRADIENTS_V : R600_TEX <0x08, "TEX_GET_GRADIENTS_V">;
895def TEX_SET_GRADIENTS_H : R600_TEX <0x0B, "TEX_SET_GRADIENTS_H">;
896def TEX_SET_GRADIENTS_V : R600_TEX <0x0C, "TEX_SET_GRADIENTS_V">;
897def TEX_SAMPLE_G : R600_TEX <0x14, "TEX_SAMPLE_G">;
898def TEX_SAMPLE_C_G : R600_TEX <0x1C, "TEX_SAMPLE_C_G">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000899
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000900defm : TexPattern<0, TEX_SAMPLE>;
901defm : TexPattern<1, TEX_SAMPLE_C>;
902defm : TexPattern<2, TEX_SAMPLE_L>;
903defm : TexPattern<3, TEX_SAMPLE_C_L>;
904defm : TexPattern<4, TEX_SAMPLE_LB>;
905defm : TexPattern<5, TEX_SAMPLE_C_LB>;
906defm : TexPattern<6, TEX_LD, v4i32>;
907defm : TexPattern<7, TEX_GET_TEXTURE_RESINFO, v4i32>;
908defm : TexPattern<8, TEX_GET_GRADIENTS_H>;
909defm : TexPattern<9, TEX_GET_GRADIENTS_V>;
Vincent Lejeune6df39432013-10-02 16:00:33 +0000910defm : TexPattern<10, TEX_LDPTR, v4i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000911
912//===----------------------------------------------------------------------===//
913// Helper classes for common instructions
914//===----------------------------------------------------------------------===//
915
916class MUL_LIT_Common <bits<5> inst> : R600_3OP <
917 inst, "MUL_LIT",
918 []
919>;
920
921class MULADD_Common <bits<5> inst> : R600_3OP <
922 inst, "MULADD",
Vincent Lejeune1ce13f52013-02-18 14:11:28 +0000923 []
924>;
925
926class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
927 inst, "MULADD_IEEE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000928 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000929>;
930
931class CNDE_Common <bits<5> inst> : R600_3OP <
932 inst, "CNDE",
Tom Stellard0351ea22013-09-28 02:50:50 +0000933 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_OEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000934>;
935
936class CNDGT_Common <bits<5> inst> : R600_3OP <
937 inst, "CNDGT",
Tom Stellard0351ea22013-09-28 02:50:50 +0000938 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_OGT))]
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000939> {
940 let Itinerary = VecALU;
941}
Tom Stellard75aadc22012-12-11 21:25:42 +0000942
943class CNDGE_Common <bits<5> inst> : R600_3OP <
944 inst, "CNDGE",
Tom Stellard0351ea22013-09-28 02:50:50 +0000945 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_OGE))]
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000946> {
947 let Itinerary = VecALU;
948}
Tom Stellard75aadc22012-12-11 21:25:42 +0000949
Tom Stellard75aadc22012-12-11 21:25:42 +0000950
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000951let isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
952class R600_VEC2OP<list<dag> pattern> : InstR600 <(outs R600_Reg32:$dst), (ins
953// Slot X
954 UEM:$update_exec_mask_X, UP:$update_pred_X, WRITE:$write_X,
955 OMOD:$omod_X, REL:$dst_rel_X, CLAMP:$clamp_X,
956 R600_TReg32_X:$src0_X, NEG:$src0_neg_X, REL:$src0_rel_X, ABS:$src0_abs_X, SEL:$src0_sel_X,
957 R600_TReg32_X:$src1_X, NEG:$src1_neg_X, REL:$src1_rel_X, ABS:$src1_abs_X, SEL:$src1_sel_X,
958 R600_Pred:$pred_sel_X,
959// Slot Y
960 UEM:$update_exec_mask_Y, UP:$update_pred_Y, WRITE:$write_Y,
961 OMOD:$omod_Y, REL:$dst_rel_Y, CLAMP:$clamp_Y,
962 R600_TReg32_Y:$src0_Y, NEG:$src0_neg_Y, REL:$src0_rel_Y, ABS:$src0_abs_Y, SEL:$src0_sel_Y,
963 R600_TReg32_Y:$src1_Y, NEG:$src1_neg_Y, REL:$src1_rel_Y, ABS:$src1_abs_Y, SEL:$src1_sel_Y,
964 R600_Pred:$pred_sel_Y,
965// Slot Z
966 UEM:$update_exec_mask_Z, UP:$update_pred_Z, WRITE:$write_Z,
967 OMOD:$omod_Z, REL:$dst_rel_Z, CLAMP:$clamp_Z,
968 R600_TReg32_Z:$src0_Z, NEG:$src0_neg_Z, REL:$src0_rel_Z, ABS:$src0_abs_Z, SEL:$src0_sel_Z,
969 R600_TReg32_Z:$src1_Z, NEG:$src1_neg_Z, REL:$src1_rel_Z, ABS:$src1_abs_Z, SEL:$src1_sel_Z,
970 R600_Pred:$pred_sel_Z,
971// Slot W
972 UEM:$update_exec_mask_W, UP:$update_pred_W, WRITE:$write_W,
973 OMOD:$omod_W, REL:$dst_rel_W, CLAMP:$clamp_W,
974 R600_TReg32_W:$src0_W, NEG:$src0_neg_W, REL:$src0_rel_W, ABS:$src0_abs_W, SEL:$src0_sel_W,
975 R600_TReg32_W:$src1_W, NEG:$src1_neg_W, REL:$src1_rel_W, ABS:$src1_abs_W, SEL:$src1_sel_W,
976 R600_Pred:$pred_sel_W,
977 LITERAL:$literal0, LITERAL:$literal1),
978 "",
979 pattern,
Tom Stellard02661d92013-06-25 21:22:18 +0000980 AnyALU> {
981
982 let UseNamedOperandTable = 1;
983
984}
Tom Stellard75aadc22012-12-11 21:25:42 +0000985}
986
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000987def DOT_4 : R600_VEC2OP<[(set R600_Reg32:$dst, (DOT4
988 R600_TReg32_X:$src0_X, R600_TReg32_X:$src1_X,
989 R600_TReg32_Y:$src0_Y, R600_TReg32_Y:$src1_Y,
990 R600_TReg32_Z:$src0_Z, R600_TReg32_Z:$src1_Z,
991 R600_TReg32_W:$src0_W, R600_TReg32_W:$src1_W))]>;
992
993
994class DOT4_Common <bits<11> inst> : R600_2OP <inst, "DOT4", []>;
995
996
Tom Stellard75aadc22012-12-11 21:25:42 +0000997let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
998multiclass CUBE_Common <bits<11> inst> {
999
1000 def _pseudo : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001001 (outs R600_Reg128:$dst),
Tom Stellard02661d92013-06-25 21:22:18 +00001002 (ins R600_Reg128:$src0),
1003 "CUBE $dst $src0",
1004 [(set v4f32:$dst, (int_AMDGPU_cube v4f32:$src0))],
Tom Stellard75aadc22012-12-11 21:25:42 +00001005 VecALU
1006 > {
1007 let isPseudo = 1;
Tom Stellard02661d92013-06-25 21:22:18 +00001008 let UseNamedOperandTable = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001009 }
1010
1011 def _real : R600_2OP <inst, "CUBE", []>;
1012}
1013} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
1014
1015class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1016 inst, "EXP_IEEE", fexp2
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001017> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001018 let Itinerary = TransALU;
1019}
Tom Stellard75aadc22012-12-11 21:25:42 +00001020
1021class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
1022 inst, "FLT_TO_INT", fp_to_sint
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001023> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001024 let Itinerary = TransALU;
1025}
Tom Stellard75aadc22012-12-11 21:25:42 +00001026
1027class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1028 inst, "INT_TO_FLT", sint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001029> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001030 let Itinerary = TransALU;
1031}
Tom Stellard75aadc22012-12-11 21:25:42 +00001032
1033class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1034 inst, "FLT_TO_UINT", fp_to_uint
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001035> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001036 let Itinerary = TransALU;
1037}
Tom Stellard75aadc22012-12-11 21:25:42 +00001038
1039class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1040 inst, "UINT_TO_FLT", uint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001041> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001042 let Itinerary = TransALU;
1043}
Tom Stellard75aadc22012-12-11 21:25:42 +00001044
1045class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
1046 inst, "LOG_CLAMPED", []
1047>;
1048
1049class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1050 inst, "LOG_IEEE", flog2
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001051> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001052 let Itinerary = TransALU;
1053}
Tom Stellard75aadc22012-12-11 21:25:42 +00001054
1055class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1056class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1057class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1058class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1059 inst, "MULHI_INT", mulhs
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001060> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001061 let Itinerary = TransALU;
1062}
Tom Stellard75aadc22012-12-11 21:25:42 +00001063class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1064 inst, "MULHI", mulhu
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001065> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001066 let Itinerary = TransALU;
1067}
Tom Stellard75aadc22012-12-11 21:25:42 +00001068class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1069 inst, "MULLO_INT", mul
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001070> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001071 let Itinerary = TransALU;
1072}
1073class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001074 let Itinerary = TransALU;
1075}
Tom Stellard75aadc22012-12-11 21:25:42 +00001076
1077class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1078 inst, "RECIP_CLAMPED", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001079> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001080 let Itinerary = TransALU;
1081}
Tom Stellard75aadc22012-12-11 21:25:42 +00001082
1083class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001084 inst, "RECIP_IEEE", [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001085> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001086 let Itinerary = TransALU;
1087}
Tom Stellard75aadc22012-12-11 21:25:42 +00001088
1089class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1090 inst, "RECIP_UINT", AMDGPUurecip
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001091> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001092 let Itinerary = TransALU;
1093}
Tom Stellard75aadc22012-12-11 21:25:42 +00001094
1095class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1096 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001097> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001098 let Itinerary = TransALU;
1099}
Tom Stellard75aadc22012-12-11 21:25:42 +00001100
1101class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1102 inst, "RECIPSQRT_IEEE", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001103> {
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001104 let Itinerary = TransALU;
1105}
Tom Stellard75aadc22012-12-11 21:25:42 +00001106
1107class SIN_Common <bits<11> inst> : R600_1OP <
Vincent Lejeuneb55940c2013-07-09 15:03:11 +00001108 inst, "SIN", [(set f32:$dst, (SIN_HW f32:$src0))]>{
Tom Stellard75aadc22012-12-11 21:25:42 +00001109 let Trig = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001110 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001111}
1112
1113class COS_Common <bits<11> inst> : R600_1OP <
Vincent Lejeuneb55940c2013-07-09 15:03:11 +00001114 inst, "COS", [(set f32:$dst, (COS_HW f32:$src0))]> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001115 let Trig = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001116 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001117}
1118
Tom Stellard4d566b22013-11-27 21:23:20 +00001119def CLAMP_R600 : CLAMP <R600_Reg32>;
1120def FABS_R600 : FABS<R600_Reg32>;
1121def FNEG_R600 : FNEG<R600_Reg32>;
1122
Tom Stellard75aadc22012-12-11 21:25:42 +00001123//===----------------------------------------------------------------------===//
1124// Helper patterns for complex intrinsics
1125//===----------------------------------------------------------------------===//
1126
1127multiclass DIV_Common <InstR600 recip_ieee> {
1128def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001129 (int_AMDGPU_div f32:$src0, f32:$src1),
1130 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001131>;
1132
1133def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001134 (fdiv f32:$src0, f32:$src1),
1135 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001136>;
1137}
1138
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001139class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee>
1140 : Pat <
1141 (int_TGSI_lit_z f32:$src_x, f32:$src_y, f32:$src_w),
1142 (exp_ieee (mul_lit (log_clamped (MAX $src_y, (f32 ZERO))), $src_w, $src_x))
Tom Stellard75aadc22012-12-11 21:25:42 +00001143>;
1144
Tom Stellard4d566b22013-11-27 21:23:20 +00001145// FROUND pattern
1146class FROUNDPat<Instruction CNDGE> : Pat <
1147 (AMDGPUround f32:$x),
1148 (CNDGE (ADD (FNEG_R600 (f32 HALF)), (FRACT $x)), (CEIL $x), (FLOOR $x))
1149>;
1150
1151
Tom Stellard75aadc22012-12-11 21:25:42 +00001152//===----------------------------------------------------------------------===//
1153// R600 / R700 Instructions
1154//===----------------------------------------------------------------------===//
1155
1156let Predicates = [isR600] in {
1157
1158 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1159 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001160 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001161 def CNDE_r600 : CNDE_Common<0x18>;
1162 def CNDGT_r600 : CNDGT_Common<0x19>;
1163 def CNDGE_r600 : CNDGE_Common<0x1A>;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001164 def DOT4_r600 : DOT4_Common<0x50>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001165 defm CUBE_r600 : CUBE_Common<0x52>;
1166 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1167 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1168 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1169 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1170 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1171 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1172 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1173 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1174 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1175 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1176 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1177 def SIN_r600 : SIN_Common<0x6E>;
1178 def COS_r600 : COS_Common<0x6F>;
1179 def ASHR_r600 : ASHR_Common<0x70>;
1180 def LSHR_r600 : LSHR_Common<0x71>;
1181 def LSHL_r600 : LSHL_Common<0x72>;
1182 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1183 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1184 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1185 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1186 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1187
1188 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001189 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001190 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1191
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001192 def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_r600 $src))>;
Tom Stellard4d566b22013-11-27 21:23:20 +00001193 def : FROUNDPat <CNDGE_r600>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001194
1195 def R600_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001196 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001197 let Word1{21} = eop;
Vincent Lejeune533352f2013-10-13 17:55:57 +00001198 let Word1{22} = 0; // VALID_PIXEL_MODE
Tom Stellard75aadc22012-12-11 21:25:42 +00001199 let Word1{30-23} = inst;
1200 let Word1{31} = 1; // BARRIER
1201 }
1202 defm : ExportPattern<R600_ExportSwz, 39>;
1203
1204 def R600_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001205 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001206 let Word1{21} = eop;
Vincent Lejeune533352f2013-10-13 17:55:57 +00001207 let Word1{22} = 0; // VALID_PIXEL_MODE
Tom Stellard75aadc22012-12-11 21:25:42 +00001208 let Word1{30-23} = inst;
1209 let Word1{31} = 1; // BARRIER
1210 }
1211 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001212
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001213 def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$CNT),
1214 "TEX $CNT @$ADDR"> {
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001215 let POP_COUNT = 0;
1216 }
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001217 def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$CNT),
1218 "VTX $CNT @$ADDR"> {
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001219 let POP_COUNT = 0;
1220 }
1221 def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR),
1222 "LOOP_START_DX10 @$ADDR"> {
1223 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001224 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001225 }
1226 def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1227 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001228 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001229 }
1230 def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR),
1231 "LOOP_BREAK @$ADDR"> {
1232 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001233 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001234 }
1235 def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR),
1236 "CONTINUE @$ADDR"> {
1237 let POP_COUNT = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001238 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001239 }
1240 def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1241 "JUMP @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001242 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001243 }
Tom Stellard59ed4792014-01-22 21:55:44 +00001244 def CF_PUSH_ELSE_R600 : CF_CLAUSE_R600<12, (ins i32imm:$ADDR),
1245 "PUSH_ELSE @$ADDR"> {
1246 let CNT = 0;
1247 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001248 def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1249 "ELSE @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001250 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001251 }
1252 def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> {
1253 let ADDR = 0;
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001254 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001255 let POP_COUNT = 0;
1256 }
1257 def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1258 "POP @$ADDR POP:$POP_COUNT"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001259 let CNT = 0;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001260 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001261 def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> {
Vincent Lejeune8bd10422013-06-17 20:16:26 +00001262 let CNT = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001263 let POP_COUNT = 0;
1264 let ADDR = 0;
1265 let END_OF_PROGRAM = 1;
1266 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001267
Tom Stellard75aadc22012-12-11 21:25:42 +00001268}
1269
Tom Stellard75aadc22012-12-11 21:25:42 +00001270//===----------------------------------------------------------------------===//
1271// R700 Only instructions
1272//===----------------------------------------------------------------------===//
1273
1274let Predicates = [isR700] in {
1275 def SIN_r700 : SIN_Common<0x6E>;
1276 def COS_r700 : COS_Common<0x6F>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001277}
1278
1279//===----------------------------------------------------------------------===//
Tom Stellardac00f9d2013-08-16 01:11:46 +00001280// Evergreen / Cayman store instructions
1281//===----------------------------------------------------------------------===//
1282
1283let Predicates = [isEGorCayman] in {
1284
1285class CF_MEM_RAT_CACHELESS <bits<6> rat_inst, bits<4> rat_id, bits<4> mask, dag ins,
1286 string name, list<dag> pattern>
1287 : EG_CF_RAT <0x57, rat_inst, rat_id, mask, (outs), ins,
1288 "MEM_RAT_CACHELESS "#name, pattern>;
1289
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001290class CF_MEM_RAT <bits<6> rat_inst, bits<4> rat_id, dag ins, string name,
1291 list<dag> pattern>
1292 : EG_CF_RAT <0x56, rat_inst, rat_id, 0xf /* mask */, (outs), ins,
1293 "MEM_RAT "#name, pattern>;
1294
1295def RAT_MSKOR : CF_MEM_RAT <0x11, 0,
1296 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr),
1297 "MSKOR $rw_gpr.XW, $index_gpr",
1298 [(mskor_global v4i32:$rw_gpr, i32:$index_gpr)]
1299> {
1300 let eop = 0;
1301}
1302
Tom Stellardac00f9d2013-08-16 01:11:46 +00001303} // End Predicates = [isEGorCayman]
1304
1305
1306//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001307// Evergreen Only instructions
1308//===----------------------------------------------------------------------===//
1309
1310let Predicates = [isEG] in {
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001311
Tom Stellard75aadc22012-12-11 21:25:42 +00001312def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1313defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1314
1315def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1316def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1317def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1318def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1319def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1320def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1321def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1322def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1323def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1324def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1325def SIN_eg : SIN_Common<0x8D>;
1326def COS_eg : COS_Common<0x8E>;
1327
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001328def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001329def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_eg $src))>;
Tom Stellard6aa0d552013-06-14 22:12:24 +00001330
1331//===----------------------------------------------------------------------===//
1332// Memory read/write instructions
1333//===----------------------------------------------------------------------===//
Tom Stellardac00f9d2013-08-16 01:11:46 +00001334
Tom Stellard6aa0d552013-06-14 22:12:24 +00001335let usesCustomInserter = 1 in {
1336
Tom Stellard6aa0d552013-06-14 22:12:24 +00001337// 32-bit store
Tom Stellardac00f9d2013-08-16 01:11:46 +00001338def RAT_WRITE_CACHELESS_32_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x1,
Tom Stellard6aa0d552013-06-14 22:12:24 +00001339 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
Tom Stellardac00f9d2013-08-16 01:11:46 +00001340 "STORE_RAW $rw_gpr, $index_gpr, $eop",
Tom Stellard6aa0d552013-06-14 22:12:24 +00001341 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1342>;
1343
Tom Stellard0344cdf2013-08-01 15:23:42 +00001344// 64-bit store
Tom Stellardac00f9d2013-08-16 01:11:46 +00001345def RAT_WRITE_CACHELESS_64_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x3,
Tom Stellard0344cdf2013-08-01 15:23:42 +00001346 (ins R600_Reg64:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
Tom Stellardac00f9d2013-08-16 01:11:46 +00001347 "STORE_RAW $rw_gpr.XY, $index_gpr, $eop",
Tom Stellard0344cdf2013-08-01 15:23:42 +00001348 [(global_store v2i32:$rw_gpr, i32:$index_gpr)]
1349>;
1350
Tom Stellard6aa0d552013-06-14 22:12:24 +00001351//128-bit store
Tom Stellardac00f9d2013-08-16 01:11:46 +00001352def RAT_WRITE_CACHELESS_128_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0xf,
Tom Stellard6aa0d552013-06-14 22:12:24 +00001353 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
Tom Stellardac00f9d2013-08-16 01:11:46 +00001354 "STORE_RAW $rw_gpr.XYZW, $index_gpr, $eop",
Tom Stellard6aa0d552013-06-14 22:12:24 +00001355 [(global_store v4i32:$rw_gpr, i32:$index_gpr)]
1356>;
1357
Tom Stellardac00f9d2013-08-16 01:11:46 +00001358} // End usesCustomInserter = 1
1359
Tom Stellardecf9d862013-06-14 22:12:30 +00001360class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1361 : VTX_WORD0_eg, VTX_READ<name, buffer_id, outs, pattern> {
1362
1363 // Static fields
1364 let VC_INST = 0;
1365 let FETCH_TYPE = 2;
1366 let FETCH_WHOLE_QUAD = 0;
1367 let BUFFER_ID = buffer_id;
1368 let SRC_REL = 0;
1369 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1370 // to store vertex addresses in any channel, not just X.
1371 let SRC_SEL_X = 0;
1372
1373 let Inst{31-0} = Word0;
1374}
1375
1376class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1377 : VTX_READ_eg <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1378 (outs R600_TReg32_X:$dst_gpr), pattern> {
1379
1380 let MEGA_FETCH_COUNT = 1;
1381 let DST_SEL_X = 0;
1382 let DST_SEL_Y = 7; // Masked
1383 let DST_SEL_Z = 7; // Masked
1384 let DST_SEL_W = 7; // Masked
1385 let DATA_FORMAT = 1; // FMT_8
1386}
1387
1388class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1389 : VTX_READ_eg <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1390 (outs R600_TReg32_X:$dst_gpr), pattern> {
1391 let MEGA_FETCH_COUNT = 2;
1392 let DST_SEL_X = 0;
1393 let DST_SEL_Y = 7; // Masked
1394 let DST_SEL_Z = 7; // Masked
1395 let DST_SEL_W = 7; // Masked
1396 let DATA_FORMAT = 5; // FMT_16
1397
1398}
1399
1400class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1401 : VTX_READ_eg <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1402 (outs R600_TReg32_X:$dst_gpr), pattern> {
1403
1404 let MEGA_FETCH_COUNT = 4;
1405 let DST_SEL_X = 0;
1406 let DST_SEL_Y = 7; // Masked
1407 let DST_SEL_Z = 7; // Masked
1408 let DST_SEL_W = 7; // Masked
1409 let DATA_FORMAT = 0xD; // COLOR_32
1410
1411 // This is not really necessary, but there were some GPU hangs that appeared
1412 // to be caused by ALU instructions in the next instruction group that wrote
1413 // to the $src_gpr registers of the VTX_READ.
1414 // e.g.
1415 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1416 // %T2_X<def> = MOV %ZERO
1417 //Adding this constraint prevents this from happening.
1418 let Constraints = "$src_gpr.ptr = $dst_gpr";
1419}
1420
Tom Stellard0344cdf2013-08-01 15:23:42 +00001421class VTX_READ_64_eg <bits<8> buffer_id, list<dag> pattern>
1422 : VTX_READ_eg <"VTX_READ_64 $dst_gpr.XY, $src_gpr", buffer_id,
1423 (outs R600_Reg64:$dst_gpr), pattern> {
1424
1425 let MEGA_FETCH_COUNT = 8;
1426 let DST_SEL_X = 0;
1427 let DST_SEL_Y = 1;
1428 let DST_SEL_Z = 7;
1429 let DST_SEL_W = 7;
1430 let DATA_FORMAT = 0x1D; // COLOR_32_32
1431}
1432
Tom Stellardecf9d862013-06-14 22:12:30 +00001433class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1434 : VTX_READ_eg <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1435 (outs R600_Reg128:$dst_gpr), pattern> {
1436
1437 let MEGA_FETCH_COUNT = 16;
1438 let DST_SEL_X = 0;
1439 let DST_SEL_Y = 1;
1440 let DST_SEL_Z = 2;
1441 let DST_SEL_W = 3;
1442 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1443
1444 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1445 // that holds its buffer address to avoid potential hangs. We can't use
1446 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1447 // registers are different sizes.
1448}
1449
1450//===----------------------------------------------------------------------===//
1451// VTX Read from parameter memory space
1452//===----------------------------------------------------------------------===//
1453
1454def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001455 [(set i32:$dst_gpr, (load_param_exti8 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001456>;
1457
1458def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001459 [(set i32:$dst_gpr, (load_param_exti16 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001460>;
1461
1462def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1463 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1464>;
1465
Tom Stellard0344cdf2013-08-01 15:23:42 +00001466def VTX_READ_PARAM_64_eg : VTX_READ_64_eg <0,
1467 [(set v2i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1468>;
1469
Tom Stellardecf9d862013-06-14 22:12:30 +00001470def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1471 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1472>;
1473
1474//===----------------------------------------------------------------------===//
1475// VTX Read from global memory space
1476//===----------------------------------------------------------------------===//
1477
1478// 8-bit reads
1479def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001480 [(set i32:$dst_gpr, (az_extloadi8_global ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001481>;
1482
Tom Stellard9f950332013-07-23 01:48:35 +00001483def VTX_READ_GLOBAL_16_eg : VTX_READ_16_eg <1,
1484 [(set i32:$dst_gpr, (az_extloadi16_global ADDRVTX_READ:$src_gpr))]
1485>;
1486
Tom Stellardecf9d862013-06-14 22:12:30 +00001487// 32-bit reads
1488def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1489 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1490>;
1491
Tom Stellard0344cdf2013-08-01 15:23:42 +00001492// 64-bit reads
1493def VTX_READ_GLOBAL_64_eg : VTX_READ_64_eg <1,
1494 [(set v2i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1495>;
1496
Tom Stellardecf9d862013-06-14 22:12:30 +00001497// 128-bit reads
1498def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1499 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1500>;
1501
Tom Stellard75aadc22012-12-11 21:25:42 +00001502} // End Predicates = [isEG]
1503
1504//===----------------------------------------------------------------------===//
1505// Evergreen / Cayman Instructions
1506//===----------------------------------------------------------------------===//
1507
1508let Predicates = [isEGorCayman] in {
1509
1510 // BFE_UINT - bit_extract, an optimization for mask and shift
1511 // Src0 = Input
1512 // Src1 = Offset
1513 // Src2 = Width
1514 //
1515 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1516 //
1517 // Example Usage:
1518 // (Offset, Width)
1519 //
1520 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1521 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1522 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1523 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1524 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001525 [(set i32:$dst, (int_AMDIL_bit_extract_u32 i32:$src0, i32:$src1,
1526 i32:$src2))],
Tom Stellard75aadc22012-12-11 21:25:42 +00001527 VecALU
1528 >;
Tom Stellard2b971eb2013-05-10 02:09:45 +00001529 def : BFEPattern <BFE_UINT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001530
Tom Stellard6a6eced2013-05-03 17:21:24 +00001531 def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", [], VecALU>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001532 defm : BFIPatterns <BFI_INT_eg>;
1533
Tom Stellard52639482013-07-23 01:48:49 +00001534 def MULADD_UINT24_eg : R600_3OP <0x10, "MULADD_UINT24",
1535 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))], VecALU
1536 >;
Tom Stellard5643c4a2013-05-20 15:02:19 +00001537 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>;
1538 def : ROTRPattern <BIT_ALIGN_INT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001539
1540 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001541 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001542 def ASHR_eg : ASHR_Common<0x15>;
1543 def LSHR_eg : LSHR_Common<0x16>;
1544 def LSHL_eg : LSHL_Common<0x17>;
1545 def CNDE_eg : CNDE_Common<0x19>;
1546 def CNDGT_eg : CNDGT_Common<0x1A>;
1547 def CNDGE_eg : CNDGE_Common<0x1B>;
1548 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1549 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001550 def MUL_UINT24_eg : R600_2OP <0xB5, "MUL_UINT24",
1551 [(set i32:$dst, (mul U24:$src0, U24:$src1))], VecALU
1552 >;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001553 def DOT4_eg : DOT4_Common<0xBE>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001554 defm CUBE_eg : CUBE_Common<0xC0>;
1555
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001556let hasSideEffects = 1 in {
Tom Stellard476437c2014-01-22 19:24:24 +00001557 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", [], VecALU>;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001558}
1559
Tom Stellard75aadc22012-12-11 21:25:42 +00001560 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1561
1562 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1563 let Pattern = [];
Vincent Lejeune77a83522013-06-29 19:32:43 +00001564 let Itinerary = AnyALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001565 }
1566
1567 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1568
1569 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1570 let Pattern = [];
1571 }
1572
1573 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1574
Tom Stellardce540332013-06-28 15:46:59 +00001575def GROUP_BARRIER : InstR600 <
1576 (outs), (ins), " GROUP_BARRIER", [(int_AMDGPU_barrier_local)], AnyALU>,
1577 R600ALU_Word0,
1578 R600ALU_Word1_OP2 <0x54> {
1579
1580 let dst = 0;
1581 let dst_rel = 0;
1582 let src0 = 0;
1583 let src0_rel = 0;
1584 let src0_neg = 0;
1585 let src0_abs = 0;
1586 let src1 = 0;
1587 let src1_rel = 0;
1588 let src1_neg = 0;
1589 let src1_abs = 0;
1590 let write = 0;
1591 let omod = 0;
1592 let clamp = 0;
1593 let last = 1;
1594 let bank_swizzle = 0;
1595 let pred_sel = 0;
1596 let update_exec_mask = 0;
1597 let update_pred = 0;
1598
1599 let Inst{31-0} = Word0;
1600 let Inst{63-32} = Word1;
1601
1602 let ALUInst = 1;
1603}
1604
Tom Stellardc026e8b2013-06-28 15:47:08 +00001605//===----------------------------------------------------------------------===//
1606// LDS Instructions
1607//===----------------------------------------------------------------------===//
1608class R600_LDS <bits<6> op, dag outs, dag ins, string asm,
1609 list<dag> pattern = []> :
1610
1611 InstR600 <outs, ins, asm, pattern, XALU>,
1612 R600_ALU_LDS_Word0,
1613 R600LDS_Word1 {
1614
1615 bits<6> offset = 0;
1616 let lds_op = op;
1617
1618 let Word1{27} = offset{0};
1619 let Word1{12} = offset{1};
1620 let Word1{28} = offset{2};
1621 let Word1{31} = offset{3};
1622 let Word0{12} = offset{4};
1623 let Word0{25} = offset{5};
1624
1625
1626 let Inst{31-0} = Word0;
1627 let Inst{63-32} = Word1;
1628
1629 let ALUInst = 1;
1630 let HasNativeOperands = 1;
1631 let UseNamedOperandTable = 1;
1632}
1633
1634class R600_LDS_1A <bits<6> lds_op, string name, list<dag> pattern> : R600_LDS <
1635 lds_op,
1636 (outs R600_Reg32:$dst),
1637 (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel,
1638 LAST:$last, R600_Pred:$pred_sel,
1639 BANK_SWIZZLE:$bank_swizzle),
1640 " "#name#" $last OQAP, $src0$src0_rel $pred_sel",
1641 pattern
1642 > {
1643
1644 let src1 = 0;
1645 let src1_rel = 0;
1646 let src2 = 0;
1647 let src2_rel = 0;
1648
1649 let Defs = [OQAP];
1650 let usesCustomInserter = 1;
1651 let LDS_1A = 1;
1652 let DisableEncoding = "$dst";
1653}
1654
Tom Stellard13c68ef2013-09-05 18:38:09 +00001655class R600_LDS_1A1D <bits<6> lds_op, dag outs, string name, list<dag> pattern,
1656 string dst =""> :
Tom Stellardc026e8b2013-06-28 15:47:08 +00001657 R600_LDS <
Tom Stellard13c68ef2013-09-05 18:38:09 +00001658 lds_op, outs,
Tom Stellardc026e8b2013-06-28 15:47:08 +00001659 (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel,
1660 R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel,
1661 LAST:$last, R600_Pred:$pred_sel,
1662 BANK_SWIZZLE:$bank_swizzle),
Tom Stellard13c68ef2013-09-05 18:38:09 +00001663 " "#name#" $last "#dst#"$src0$src0_rel, $src1$src1_rel, $pred_sel",
Tom Stellardc026e8b2013-06-28 15:47:08 +00001664 pattern
1665 > {
1666
Tom Stellard13c68ef2013-09-05 18:38:09 +00001667 field string BaseOp;
1668
Tom Stellardc026e8b2013-06-28 15:47:08 +00001669 let src2 = 0;
1670 let src2_rel = 0;
1671 let LDS_1A1D = 1;
1672}
1673
Tom Stellard13c68ef2013-09-05 18:38:09 +00001674class R600_LDS_1A1D_NORET <bits<6> lds_op, string name, list<dag> pattern> :
1675 R600_LDS_1A1D <lds_op, (outs), name, pattern> {
1676 let BaseOp = name;
1677}
1678
1679class R600_LDS_1A1D_RET <bits<6> lds_op, string name, list<dag> pattern> :
1680 R600_LDS_1A1D <lds_op, (outs R600_Reg32:$dst), name##"_RET", pattern, "OQAP, "> {
1681
1682 let BaseOp = name;
1683 let usesCustomInserter = 1;
1684 let DisableEncoding = "$dst";
1685 let Defs = [OQAP];
1686}
1687
Tom Stellardf3d166a2013-08-26 15:05:49 +00001688class R600_LDS_1A2D <bits<6> lds_op, string name, list<dag> pattern> :
1689 R600_LDS <
1690 lds_op,
1691 (outs),
1692 (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel,
1693 R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel,
1694 R600_Reg32:$src2, REL:$src2_rel, SEL:$src2_sel,
1695 LAST:$last, R600_Pred:$pred_sel, BANK_SWIZZLE:$bank_swizzle),
1696 " "#name# "$last $src0$src0_rel, $src1$src1_rel, $src2$src2_rel, $pred_sel",
1697 pattern> {
1698 let LDS_1A2D = 1;
1699}
Tom Stellardc026e8b2013-06-28 15:47:08 +00001700
Tom Stellard13c68ef2013-09-05 18:38:09 +00001701def LDS_ADD : R600_LDS_1A1D_NORET <0x0, "LDS_ADD", [] >;
Aaron Watry372cecf2013-09-06 20:17:42 +00001702def LDS_SUB : R600_LDS_1A1D_NORET <0x1, "LDS_SUB", [] >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001703def LDS_WRITE : R600_LDS_1A1D_NORET <0xD, "LDS_WRITE",
Tom Stellardc026e8b2013-06-28 15:47:08 +00001704 [(local_store (i32 R600_Reg32:$src1), R600_Reg32:$src0)]
1705>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001706def LDS_BYTE_WRITE : R600_LDS_1A1D_NORET<0x12, "LDS_BYTE_WRITE",
Tom Stellardf3d166a2013-08-26 15:05:49 +00001707 [(truncstorei8_local i32:$src1, i32:$src0)]
1708>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001709def LDS_SHORT_WRITE : R600_LDS_1A1D_NORET<0x13, "LDS_SHORT_WRITE",
Tom Stellardf3d166a2013-08-26 15:05:49 +00001710 [(truncstorei16_local i32:$src1, i32:$src0)]
1711>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001712def LDS_ADD_RET : R600_LDS_1A1D_RET <0x20, "LDS_ADD",
1713 [(set i32:$dst, (atomic_load_add_local i32:$src0, i32:$src1))]
1714>;
Aaron Watry372cecf2013-09-06 20:17:42 +00001715def LDS_SUB_RET : R600_LDS_1A1D_RET <0x21, "LDS_SUB",
1716 [(set i32:$dst, (atomic_load_sub_local i32:$src0, i32:$src1))]
1717>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00001718def LDS_READ_RET : R600_LDS_1A <0x32, "LDS_READ_RET",
1719 [(set (i32 R600_Reg32:$dst), (local_load R600_Reg32:$src0))]
1720>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00001721def LDS_BYTE_READ_RET : R600_LDS_1A <0x36, "LDS_BYTE_READ_RET",
1722 [(set i32:$dst, (sextloadi8_local i32:$src0))]
1723>;
1724def LDS_UBYTE_READ_RET : R600_LDS_1A <0x37, "LDS_UBYTE_READ_RET",
1725 [(set i32:$dst, (az_extloadi8_local i32:$src0))]
1726>;
1727def LDS_SHORT_READ_RET : R600_LDS_1A <0x38, "LDS_SHORT_READ_RET",
1728 [(set i32:$dst, (sextloadi16_local i32:$src0))]
1729>;
1730def LDS_USHORT_READ_RET : R600_LDS_1A <0x39, "LDS_USHORT_READ_RET",
1731 [(set i32:$dst, (az_extloadi16_local i32:$src0))]
1732>;
Tom Stellardc026e8b2013-06-28 15:47:08 +00001733
Tom Stellard75aadc22012-12-11 21:25:42 +00001734 // TRUNC is used for the FLT_TO_INT instructions to work around a
1735 // perceived problem where the rounding modes are applied differently
1736 // depending on the instruction and the slot they are in.
1737 // See:
1738 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1739 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1740 //
1741 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1742 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1743 // We should look into handling these cases separately.
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001744 def : Pat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001745
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001746 def : Pat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001747
Tom Stellardeac65dd2013-05-03 17:21:20 +00001748 // SHA-256 Patterns
1749 def : SHA256MaPattern <BFI_INT_eg, XOR_INT>;
1750
Tom Stellard4d566b22013-11-27 21:23:20 +00001751 def : FROUNDPat <CNDGE_eg>;
1752
Tom Stellard75aadc22012-12-11 21:25:42 +00001753 def EG_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001754 let Word1{19-16} = 0; // BURST_COUNT
Vincent Lejeune533352f2013-10-13 17:55:57 +00001755 let Word1{20} = 0; // VALID_PIXEL_MODE
Tom Stellard75aadc22012-12-11 21:25:42 +00001756 let Word1{21} = eop;
1757 let Word1{29-22} = inst;
1758 let Word1{30} = 0; // MARK
1759 let Word1{31} = 1; // BARRIER
1760 }
1761 defm : ExportPattern<EG_ExportSwz, 83>;
1762
1763 def EG_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001764 let Word1{19-16} = 0; // BURST_COUNT
Vincent Lejeune533352f2013-10-13 17:55:57 +00001765 let Word1{20} = 0; // VALID_PIXEL_MODE
Tom Stellard75aadc22012-12-11 21:25:42 +00001766 let Word1{21} = eop;
1767 let Word1{29-22} = inst;
1768 let Word1{30} = 0; // MARK
1769 let Word1{31} = 1; // BARRIER
1770 }
1771 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1772
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001773 def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1774 "TEX $COUNT @$ADDR"> {
1775 let POP_COUNT = 0;
1776 }
1777 def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1778 "VTX $COUNT @$ADDR"> {
1779 let POP_COUNT = 0;
1780 }
1781 def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR),
1782 "LOOP_START_DX10 @$ADDR"> {
1783 let POP_COUNT = 0;
1784 let COUNT = 0;
1785 }
1786 def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1787 let POP_COUNT = 0;
1788 let COUNT = 0;
1789 }
1790 def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR),
1791 "LOOP_BREAK @$ADDR"> {
1792 let POP_COUNT = 0;
1793 let COUNT = 0;
1794 }
1795 def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR),
1796 "CONTINUE @$ADDR"> {
1797 let POP_COUNT = 0;
1798 let COUNT = 0;
1799 }
1800 def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1801 "JUMP @$ADDR POP:$POP_COUNT"> {
1802 let COUNT = 0;
1803 }
Tom Stellardafbb6972014-01-22 21:55:41 +00001804 def CF_PUSH_EG : CF_CLAUSE_EG<11, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1805 "PUSH @$ADDR POP:$POP_COUNT"> {
1806 let COUNT = 0;
1807 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001808 def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1809 "ELSE @$ADDR POP:$POP_COUNT"> {
1810 let COUNT = 0;
1811 }
1812 def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> {
1813 let ADDR = 0;
1814 let COUNT = 0;
1815 let POP_COUNT = 0;
1816 }
1817 def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1818 "POP @$ADDR POP:$POP_COUNT"> {
1819 let COUNT = 0;
1820 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001821 def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> {
1822 let COUNT = 0;
1823 let POP_COUNT = 0;
1824 let ADDR = 0;
1825 let END_OF_PROGRAM = 1;
1826 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001827
Tom Stellardecf9d862013-06-14 22:12:30 +00001828} // End Predicates = [isEGorCayman]
Tom Stellard75aadc22012-12-11 21:25:42 +00001829
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001830//===----------------------------------------------------------------------===//
1831// Regist loads and stores - for indirect addressing
1832//===----------------------------------------------------------------------===//
1833
1834defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1835
Tom Stellard6aa0d552013-06-14 22:12:24 +00001836//===----------------------------------------------------------------------===//
1837// Cayman Instructions
1838//===----------------------------------------------------------------------===//
1839
Tom Stellard75aadc22012-12-11 21:25:42 +00001840let Predicates = [isCayman] in {
1841
Tom Stellard52639482013-07-23 01:48:49 +00001842def MULADD_INT24_cm : R600_3OP <0x08, "MULADD_INT24",
1843 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))], VecALU
1844>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001845def MUL_INT24_cm : R600_2OP <0x5B, "MUL_INT24",
1846 [(set i32:$dst, (mul I24:$src0, I24:$src1))], VecALU
1847>;
1848
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001849let isVector = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001850
1851def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1852
1853def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1854def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1855def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1856def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1857def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1858def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzera2e28152013-03-22 14:09:10 +00001859def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001860def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1861def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1862def SIN_cm : SIN_Common<0x8D>;
1863def COS_cm : COS_Common<0x8E>;
1864} // End isVector = 1
1865
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001866def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001867
1868defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1869
1870// RECIP_UINT emulation for Cayman
Michel Danzer8caa9042013-04-10 17:17:56 +00001871// The multiplication scales from [0,1] to the unsigned integer range
Tom Stellard75aadc22012-12-11 21:25:42 +00001872def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001873 (AMDGPUurecip i32:$src0),
1874 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg $src0)),
Michel Danzer8caa9042013-04-10 17:17:56 +00001875 (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1)))
Tom Stellard75aadc22012-12-11 21:25:42 +00001876>;
1877
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001878 def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> {
1879 let ADDR = 0;
1880 let POP_COUNT = 0;
1881 let COUNT = 0;
1882 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001883
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +00001884
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001885def : Pat<(fsqrt f32:$src), (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001886
Tom Stellardac00f9d2013-08-16 01:11:46 +00001887class RAT_STORE_DWORD <RegisterClass rc, ValueType vt, bits<4> mask> :
1888 CF_MEM_RAT_CACHELESS <0x14, 0, mask,
1889 (ins rc:$rw_gpr, R600_TReg32_X:$index_gpr),
1890 "STORE_DWORD $rw_gpr, $index_gpr",
1891 [(global_store vt:$rw_gpr, i32:$index_gpr)]> {
Tom Stellard6aa0d552013-06-14 22:12:24 +00001892 let eop = 0; // This bit is not used on Cayman.
1893}
1894
Tom Stellardac00f9d2013-08-16 01:11:46 +00001895def RAT_STORE_DWORD32 : RAT_STORE_DWORD <R600_TReg32_X, i32, 0x1>;
1896def RAT_STORE_DWORD64 : RAT_STORE_DWORD <R600_Reg64, v2i32, 0x3>;
Tom Stellard6d1379e2013-08-16 01:12:00 +00001897def RAT_STORE_DWORD128 : RAT_STORE_DWORD <R600_Reg128, v4i32, 0xf>;
Tom Stellard0344cdf2013-08-01 15:23:42 +00001898
Tom Stellardecf9d862013-06-14 22:12:30 +00001899class VTX_READ_cm <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1900 : VTX_WORD0_cm, VTX_READ<name, buffer_id, outs, pattern> {
1901
1902 // Static fields
1903 let VC_INST = 0;
1904 let FETCH_TYPE = 2;
1905 let FETCH_WHOLE_QUAD = 0;
1906 let BUFFER_ID = buffer_id;
1907 let SRC_REL = 0;
1908 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1909 // to store vertex addresses in any channel, not just X.
1910 let SRC_SEL_X = 0;
1911 let SRC_SEL_Y = 0;
1912 let STRUCTURED_READ = 0;
1913 let LDS_REQ = 0;
1914 let COALESCED_READ = 0;
1915
1916 let Inst{31-0} = Word0;
1917}
1918
1919class VTX_READ_8_cm <bits<8> buffer_id, list<dag> pattern>
1920 : VTX_READ_cm <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1921 (outs R600_TReg32_X:$dst_gpr), pattern> {
1922
1923 let DST_SEL_X = 0;
1924 let DST_SEL_Y = 7; // Masked
1925 let DST_SEL_Z = 7; // Masked
1926 let DST_SEL_W = 7; // Masked
1927 let DATA_FORMAT = 1; // FMT_8
1928}
1929
1930class VTX_READ_16_cm <bits<8> buffer_id, list<dag> pattern>
1931 : VTX_READ_cm <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1932 (outs R600_TReg32_X:$dst_gpr), pattern> {
1933 let DST_SEL_X = 0;
1934 let DST_SEL_Y = 7; // Masked
1935 let DST_SEL_Z = 7; // Masked
1936 let DST_SEL_W = 7; // Masked
1937 let DATA_FORMAT = 5; // FMT_16
1938
1939}
1940
1941class VTX_READ_32_cm <bits<8> buffer_id, list<dag> pattern>
1942 : VTX_READ_cm <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1943 (outs R600_TReg32_X:$dst_gpr), pattern> {
1944
1945 let DST_SEL_X = 0;
1946 let DST_SEL_Y = 7; // Masked
1947 let DST_SEL_Z = 7; // Masked
1948 let DST_SEL_W = 7; // Masked
1949 let DATA_FORMAT = 0xD; // COLOR_32
1950
1951 // This is not really necessary, but there were some GPU hangs that appeared
1952 // to be caused by ALU instructions in the next instruction group that wrote
1953 // to the $src_gpr registers of the VTX_READ.
1954 // e.g.
1955 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1956 // %T2_X<def> = MOV %ZERO
1957 //Adding this constraint prevents this from happening.
1958 let Constraints = "$src_gpr.ptr = $dst_gpr";
1959}
1960
Tom Stellard0344cdf2013-08-01 15:23:42 +00001961class VTX_READ_64_cm <bits<8> buffer_id, list<dag> pattern>
1962 : VTX_READ_cm <"VTX_READ_64 $dst_gpr, $src_gpr", buffer_id,
1963 (outs R600_Reg64:$dst_gpr), pattern> {
1964
1965 let DST_SEL_X = 0;
1966 let DST_SEL_Y = 1;
1967 let DST_SEL_Z = 7;
1968 let DST_SEL_W = 7;
1969 let DATA_FORMAT = 0x1D; // COLOR_32_32
1970}
1971
Tom Stellardecf9d862013-06-14 22:12:30 +00001972class VTX_READ_128_cm <bits<8> buffer_id, list<dag> pattern>
1973 : VTX_READ_cm <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1974 (outs R600_Reg128:$dst_gpr), pattern> {
1975
1976 let DST_SEL_X = 0;
1977 let DST_SEL_Y = 1;
1978 let DST_SEL_Z = 2;
1979 let DST_SEL_W = 3;
1980 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1981
1982 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1983 // that holds its buffer address to avoid potential hangs. We can't use
1984 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1985 // registers are different sizes.
1986}
1987
1988//===----------------------------------------------------------------------===//
1989// VTX Read from parameter memory space
1990//===----------------------------------------------------------------------===//
1991def VTX_READ_PARAM_8_cm : VTX_READ_8_cm <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001992 [(set i32:$dst_gpr, (load_param_exti8 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001993>;
1994
1995def VTX_READ_PARAM_16_cm : VTX_READ_16_cm <0,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001996 [(set i32:$dst_gpr, (load_param_exti16 ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00001997>;
1998
1999def VTX_READ_PARAM_32_cm : VTX_READ_32_cm <0,
2000 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
2001>;
2002
Tom Stellard0344cdf2013-08-01 15:23:42 +00002003def VTX_READ_PARAM_64_cm : VTX_READ_64_cm <0,
2004 [(set v2i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
2005>;
2006
Tom Stellardecf9d862013-06-14 22:12:30 +00002007def VTX_READ_PARAM_128_cm : VTX_READ_128_cm <0,
2008 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
2009>;
2010
2011//===----------------------------------------------------------------------===//
2012// VTX Read from global memory space
2013//===----------------------------------------------------------------------===//
2014
2015// 8-bit reads
2016def VTX_READ_GLOBAL_8_cm : VTX_READ_8_cm <1,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002017 [(set i32:$dst_gpr, (az_extloadi8_global ADDRVTX_READ:$src_gpr))]
Tom Stellardecf9d862013-06-14 22:12:30 +00002018>;
2019
Tom Stellard9f950332013-07-23 01:48:35 +00002020def VTX_READ_GLOBAL_16_cm : VTX_READ_16_cm <1,
2021 [(set i32:$dst_gpr, (az_extloadi16_global ADDRVTX_READ:$src_gpr))]
2022>;
2023
Tom Stellardecf9d862013-06-14 22:12:30 +00002024// 32-bit reads
2025def VTX_READ_GLOBAL_32_cm : VTX_READ_32_cm <1,
2026 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
2027>;
2028
Tom Stellard0344cdf2013-08-01 15:23:42 +00002029// 64-bit reads
2030def VTX_READ_GLOBAL_64_cm : VTX_READ_64_cm <1,
2031 [(set v2i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
2032>;
2033
Tom Stellardecf9d862013-06-14 22:12:30 +00002034// 128-bit reads
2035def VTX_READ_GLOBAL_128_cm : VTX_READ_128_cm <1,
2036 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
2037>;
2038
Tom Stellard75aadc22012-12-11 21:25:42 +00002039} // End isCayman
2040
2041//===----------------------------------------------------------------------===//
2042// Branch Instructions
2043//===----------------------------------------------------------------------===//
2044
2045
2046def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
2047 "IF_PREDICATE_SET $src", []>;
2048
Tom Stellard75aadc22012-12-11 21:25:42 +00002049//===----------------------------------------------------------------------===//
2050// Pseudo instructions
2051//===----------------------------------------------------------------------===//
2052
2053let isPseudo = 1 in {
2054
2055def PRED_X : InstR600 <
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002056 (outs R600_Predicate_Bit:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00002057 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
2058 "", [], NullALU> {
2059 let FlagOperandIdx = 3;
2060}
2061
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00002062let isTerminator = 1, isBranch = 1 in {
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002063def JUMP_COND : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00002064 (outs),
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00002065 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellard75aadc22012-12-11 21:25:42 +00002066 "JUMP $target ($p)",
2067 [], AnyALU
2068 >;
2069
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002070def JUMP : InstR600 <
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00002071 (outs),
2072 (ins brtarget:$target),
2073 "JUMP $target",
2074 [], AnyALU
2075 >
2076{
2077 let isPredicable = 1;
2078 let isBarrier = 1;
2079}
2080
2081} // End isTerminator = 1, isBranch = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00002082
2083let usesCustomInserter = 1 in {
2084
2085let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
2086
2087def MASK_WRITE : AMDGPUShaderInst <
2088 (outs),
2089 (ins R600_Reg32:$src),
2090 "MASK_WRITE $src",
2091 []
2092>;
2093
2094} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
2095
Tom Stellard75aadc22012-12-11 21:25:42 +00002096
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002097def TXD: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00002098 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002099 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
2100 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00002101 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002102 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
2103 imm:$resourceId, imm:$samplerId, imm:$textureTarget))],
2104 NullALU > {
Vincent Lejeunec2991642013-04-30 00:13:39 +00002105 let TEXInst = 1;
2106}
Tom Stellard75aadc22012-12-11 21:25:42 +00002107
Vincent Lejeunef501ea22013-04-30 00:13:20 +00002108def TXD_SHADOW: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00002109 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002110 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
2111 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00002112 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002113 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
2114 imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))],
2115 NullALU
Vincent Lejeunec2991642013-04-30 00:13:39 +00002116> {
2117 let TEXInst = 1;
2118}
Tom Stellard75aadc22012-12-11 21:25:42 +00002119} // End isPseudo = 1
2120} // End usesCustomInserter = 1
2121
Tom Stellard75aadc22012-12-11 21:25:42 +00002122//===---------------------------------------------------------------------===//
2123// Return instruction
2124//===---------------------------------------------------------------------===//
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00002125let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesenfdc37672013-02-05 17:53:52 +00002126 usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00002127 def RETURN : ILFormat<(outs), (ins variable_ops),
2128 "RETURN", [(IL_retflag)]>;
2129}
2130
Tom Stellard365366f2013-01-23 02:09:06 +00002131
2132//===----------------------------------------------------------------------===//
2133// Constant Buffer Addressing Support
2134//===----------------------------------------------------------------------===//
2135
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002136let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard365366f2013-01-23 02:09:06 +00002137def CONST_COPY : Instruction {
2138 let OutOperandList = (outs R600_Reg32:$dst);
2139 let InOperandList = (ins i32imm:$src);
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002140 let Pattern =
2141 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard365366f2013-01-23 02:09:06 +00002142 let AsmString = "CONST_COPY";
2143 let neverHasSideEffects = 1;
2144 let isAsCheapAsAMove = 1;
2145 let Itinerary = NullALU;
2146}
Vincent Lejeune0b72f102013-03-05 15:04:55 +00002147} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard365366f2013-01-23 02:09:06 +00002148
2149def TEX_VTX_CONSTBUF :
Vincent Lejeune743dca02013-03-05 15:04:29 +00002150 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002151 [(set v4i32:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00002152 VTX_WORD1_GPR, VTX_WORD0_eg {
Tom Stellard365366f2013-01-23 02:09:06 +00002153
2154 let VC_INST = 0;
2155 let FETCH_TYPE = 2;
2156 let FETCH_WHOLE_QUAD = 0;
Tom Stellard365366f2013-01-23 02:09:06 +00002157 let SRC_REL = 0;
2158 let SRC_SEL_X = 0;
2159 let DST_REL = 0;
2160 let USE_CONST_FIELDS = 0;
2161 let NUM_FORMAT_ALL = 2;
2162 let FORMAT_COMP_ALL = 1;
2163 let SRF_MODE_ALL = 1;
2164 let MEGA_FETCH_COUNT = 16;
2165 let DST_SEL_X = 0;
2166 let DST_SEL_Y = 1;
2167 let DST_SEL_Z = 2;
2168 let DST_SEL_W = 3;
2169 let DATA_FORMAT = 35;
2170
2171 let Inst{31-0} = Word0;
2172 let Inst{63-32} = Word1;
2173
2174// LLVM can only encode 64-bit instructions, so these fields are manually
2175// encoded in R600CodeEmitter
2176//
2177// bits<16> OFFSET;
2178// bits<2> ENDIAN_SWAP = 0;
2179// bits<1> CONST_BUF_NO_STRIDE = 0;
2180// bits<1> MEGA_FETCH = 0;
2181// bits<1> ALT_CONST = 0;
2182// bits<2> BUFFER_INDEX_MODE = 0;
2183
2184
2185
2186// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2187// is done in R600CodeEmitter
2188//
2189// Inst{79-64} = OFFSET;
2190// Inst{81-80} = ENDIAN_SWAP;
2191// Inst{82} = CONST_BUF_NO_STRIDE;
2192// Inst{83} = MEGA_FETCH;
2193// Inst{84} = ALT_CONST;
2194// Inst{86-85} = BUFFER_INDEX_MODE;
2195// Inst{95-86} = 0; Reserved
2196
2197// VTX_WORD3 (Padding)
2198//
2199// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00002200 let VTXInst = 1;
Tom Stellard365366f2013-01-23 02:09:06 +00002201}
2202
Vincent Lejeune68501802013-02-18 14:11:19 +00002203def TEX_VTX_TEXBUF:
2204 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002205 [(set v4f32:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00002206VTX_WORD1_GPR, VTX_WORD0_eg {
Vincent Lejeune68501802013-02-18 14:11:19 +00002207
2208let VC_INST = 0;
2209let FETCH_TYPE = 2;
2210let FETCH_WHOLE_QUAD = 0;
2211let SRC_REL = 0;
2212let SRC_SEL_X = 0;
2213let DST_REL = 0;
2214let USE_CONST_FIELDS = 1;
2215let NUM_FORMAT_ALL = 0;
2216let FORMAT_COMP_ALL = 0;
2217let SRF_MODE_ALL = 1;
2218let MEGA_FETCH_COUNT = 16;
2219let DST_SEL_X = 0;
2220let DST_SEL_Y = 1;
2221let DST_SEL_Z = 2;
2222let DST_SEL_W = 3;
2223let DATA_FORMAT = 0;
2224
2225let Inst{31-0} = Word0;
2226let Inst{63-32} = Word1;
2227
2228// LLVM can only encode 64-bit instructions, so these fields are manually
2229// encoded in R600CodeEmitter
2230//
2231// bits<16> OFFSET;
2232// bits<2> ENDIAN_SWAP = 0;
2233// bits<1> CONST_BUF_NO_STRIDE = 0;
2234// bits<1> MEGA_FETCH = 0;
2235// bits<1> ALT_CONST = 0;
2236// bits<2> BUFFER_INDEX_MODE = 0;
2237
2238
2239
2240// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2241// is done in R600CodeEmitter
2242//
2243// Inst{79-64} = OFFSET;
2244// Inst{81-80} = ENDIAN_SWAP;
2245// Inst{82} = CONST_BUF_NO_STRIDE;
2246// Inst{83} = MEGA_FETCH;
2247// Inst{84} = ALT_CONST;
2248// Inst{86-85} = BUFFER_INDEX_MODE;
2249// Inst{95-86} = 0; Reserved
2250
2251// VTX_WORD3 (Padding)
2252//
2253// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00002254 let VTXInst = 1;
Vincent Lejeune68501802013-02-18 14:11:19 +00002255}
2256
2257
Tom Stellard365366f2013-01-23 02:09:06 +00002258
Tom Stellardf8794352012-12-19 22:10:31 +00002259//===--------------------------------------------------------------------===//
2260// Instructions support
2261//===--------------------------------------------------------------------===//
2262//===---------------------------------------------------------------------===//
2263// Custom Inserter for Branches and returns, this eventually will be a
2264// seperate pass
2265//===---------------------------------------------------------------------===//
2266let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
2267 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
2268 "; Pseudo unconditional branch instruction",
2269 [(br bb:$target)]>;
Vincent Lejeune269708b2013-10-01 19:32:38 +00002270 defm BRANCH_COND : BranchConditional<IL_brcond, R600_Reg32, R600_Reg32>;
Tom Stellardf8794352012-12-19 22:10:31 +00002271}
2272
2273//===---------------------------------------------------------------------===//
2274// Flow and Program control Instructions
2275//===---------------------------------------------------------------------===//
2276let isTerminator=1 in {
2277 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
2278 !strconcat("SWITCH", " $src"), []>;
2279 def CASE : ILFormat< (outs), (ins GPRI32:$src),
2280 !strconcat("CASE", " $src"), []>;
2281 def BREAK : ILFormat< (outs), (ins),
2282 "BREAK", []>;
2283 def CONTINUE : ILFormat< (outs), (ins),
2284 "CONTINUE", []>;
2285 def DEFAULT : ILFormat< (outs), (ins),
2286 "DEFAULT", []>;
2287 def ELSE : ILFormat< (outs), (ins),
2288 "ELSE", []>;
2289 def ENDSWITCH : ILFormat< (outs), (ins),
2290 "ENDSWITCH", []>;
2291 def ENDMAIN : ILFormat< (outs), (ins),
2292 "ENDMAIN", []>;
2293 def END : ILFormat< (outs), (ins),
2294 "END", []>;
2295 def ENDFUNC : ILFormat< (outs), (ins),
2296 "ENDFUNC", []>;
2297 def ENDIF : ILFormat< (outs), (ins),
2298 "ENDIF", []>;
2299 def WHILELOOP : ILFormat< (outs), (ins),
2300 "WHILE", []>;
2301 def ENDLOOP : ILFormat< (outs), (ins),
2302 "ENDLOOP", []>;
2303 def FUNC : ILFormat< (outs), (ins),
2304 "FUNC", []>;
2305 def RETDYN : ILFormat< (outs), (ins),
2306 "RET_DYN", []>;
2307 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2308 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
2309 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2310 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
2311 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2312 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
2313 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2314 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
2315 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2316 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
2317 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2318 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
2319 defm IFC : BranchInstr2<"IFC">;
2320 defm BREAKC : BranchInstr2<"BREAKC">;
2321 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
2322}
2323
Tom Stellard75aadc22012-12-11 21:25:42 +00002324//===----------------------------------------------------------------------===//
2325// ISel Patterns
2326//===----------------------------------------------------------------------===//
2327
Tom Stellard2add82d2013-03-08 15:37:09 +00002328// CND*_INT Pattterns for f32 True / False values
2329
2330class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002331 (selectcc i32:$src0, 0, f32:$src1, f32:$src2, cc),
2332 (cnd $src0, $src1, $src2)
Tom Stellard2add82d2013-03-08 15:37:09 +00002333>;
2334
2335def : CND_INT_f32 <CNDE_INT, SETEQ>;
2336def : CND_INT_f32 <CNDGT_INT, SETGT>;
2337def : CND_INT_f32 <CNDGE_INT, SETGE>;
2338
Tom Stellard75aadc22012-12-11 21:25:42 +00002339//CNDGE_INT extra pattern
2340def : Pat <
Tom Stellardc0845332013-11-22 23:07:58 +00002341 (selectcc i32:$src0, -1, i32:$src1, i32:$src2, COND_SGT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002342 (CNDGE_INT $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00002343>;
2344
2345// KIL Patterns
2346def KILP : Pat <
2347 (int_AMDGPU_kilp),
2348 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
2349>;
2350
2351def KIL : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002352 (int_AMDGPU_kill f32:$src0),
2353 (MASK_WRITE (KILLGT (f32 ZERO), $src0))
Tom Stellard75aadc22012-12-11 21:25:42 +00002354>;
2355
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002356def : Extract_Element <f32, v4f32, 0, sub0>;
2357def : Extract_Element <f32, v4f32, 1, sub1>;
2358def : Extract_Element <f32, v4f32, 2, sub2>;
2359def : Extract_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002360
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002361def : Insert_Element <f32, v4f32, 0, sub0>;
2362def : Insert_Element <f32, v4f32, 1, sub1>;
2363def : Insert_Element <f32, v4f32, 2, sub2>;
2364def : Insert_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002365
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002366def : Extract_Element <i32, v4i32, 0, sub0>;
2367def : Extract_Element <i32, v4i32, 1, sub1>;
2368def : Extract_Element <i32, v4i32, 2, sub2>;
2369def : Extract_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002370
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002371def : Insert_Element <i32, v4i32, 0, sub0>;
2372def : Insert_Element <i32, v4i32, 1, sub1>;
2373def : Insert_Element <i32, v4i32, 2, sub2>;
2374def : Insert_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002375
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002376def : Vector4_Build <v4f32, f32>;
2377def : Vector4_Build <v4i32, i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002378
Tom Stellard0344cdf2013-08-01 15:23:42 +00002379def : Extract_Element <f32, v2f32, 0, sub0>;
2380def : Extract_Element <f32, v2f32, 1, sub1>;
2381
2382def : Insert_Element <f32, v2f32, 0, sub0>;
2383def : Insert_Element <f32, v2f32, 1, sub1>;
2384
2385def : Extract_Element <i32, v2i32, 0, sub0>;
2386def : Extract_Element <i32, v2i32, 1, sub1>;
2387
2388def : Insert_Element <i32, v2i32, 0, sub0>;
2389def : Insert_Element <i32, v2i32, 1, sub1>;
2390
Tom Stellard75aadc22012-12-11 21:25:42 +00002391// bitconvert patterns
2392
2393def : BitConvert <i32, f32, R600_Reg32>;
2394def : BitConvert <f32, i32, R600_Reg32>;
Tom Stellard0344cdf2013-08-01 15:23:42 +00002395def : BitConvert <v2f32, v2i32, R600_Reg64>;
2396def : BitConvert <v2i32, v2f32, R600_Reg64>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002397def : BitConvert <v4f32, v4i32, R600_Reg128>;
2398def : BitConvert <v4i32, v4f32, R600_Reg128>;
2399
2400// DWORDADDR pattern
2401def : DwordAddrPat <i32, R600_Reg32>;
2402
2403} // End isR600toCayman Predicate
Tom Stellard13c68ef2013-09-05 18:38:09 +00002404
2405def getLDSNoRetOp : InstrMapping {
2406 let FilterClass = "R600_LDS_1A1D";
2407 let RowFields = ["BaseOp"];
2408 let ColFields = ["DisableEncoding"];
2409 let KeyCol = ["$dst"];
2410 let ValueCols = [[""""]];
2411}