Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the MachineIRBuidler class. |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" |
| 13 | |
| 14 | #include "llvm/CodeGen/MachineFunction.h" |
| 15 | #include "llvm/CodeGen/MachineInstr.h" |
| 16 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
David Blaikie | 3f833ed | 2017-11-08 01:01:31 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/TargetInstrInfo.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/TargetOpcodes.h" |
| 20 | #include "llvm/CodeGen/TargetSubtargetInfo.h" |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 21 | #include "llvm/IR/DebugInfo.h" |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 22 | |
| 23 | using namespace llvm; |
| 24 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 25 | void MachineIRBuilderBase::setMF(MachineFunction &MF) { |
| 26 | State.MF = &MF; |
| 27 | State.MBB = nullptr; |
| 28 | State.MRI = &MF.getRegInfo(); |
| 29 | State.TII = MF.getSubtarget().getInstrInfo(); |
| 30 | State.DL = DebugLoc(); |
| 31 | State.II = MachineBasicBlock::iterator(); |
| 32 | State.InsertedInstr = nullptr; |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 33 | } |
| 34 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 35 | void MachineIRBuilderBase::setMBB(MachineBasicBlock &MBB) { |
| 36 | State.MBB = &MBB; |
| 37 | State.II = MBB.end(); |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 38 | assert(&getMF() == MBB.getParent() && |
| 39 | "Basic block is in a different function"); |
| 40 | } |
| 41 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 42 | void MachineIRBuilderBase::setInstr(MachineInstr &MI) { |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 43 | assert(MI.getParent() && "Instruction is not part of a basic block"); |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 44 | setMBB(*MI.getParent()); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 45 | State.II = MI.getIterator(); |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 46 | } |
| 47 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 48 | void MachineIRBuilderBase::setInsertPt(MachineBasicBlock &MBB, |
| 49 | MachineBasicBlock::iterator II) { |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 50 | assert(MBB.getParent() == &getMF() && |
| 51 | "Basic block is in a different function"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 52 | State.MBB = &MBB; |
| 53 | State.II = II; |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 54 | } |
| 55 | |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 56 | void MachineIRBuilderBase::recordInsertion(MachineInstr *InsertedInstr) const { |
| 57 | if (State.InsertedInstr) |
| 58 | State.InsertedInstr(InsertedInstr); |
| 59 | } |
| 60 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 61 | void MachineIRBuilderBase::recordInsertions( |
Tim Northover | 438c77c | 2016-08-25 17:37:32 +0000 | [diff] [blame] | 62 | std::function<void(MachineInstr *)> Inserted) { |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 63 | State.InsertedInstr = std::move(Inserted); |
Tim Northover | 438c77c | 2016-08-25 17:37:32 +0000 | [diff] [blame] | 64 | } |
| 65 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 66 | void MachineIRBuilderBase::stopRecordingInsertions() { |
| 67 | State.InsertedInstr = nullptr; |
Tim Northover | 438c77c | 2016-08-25 17:37:32 +0000 | [diff] [blame] | 68 | } |
| 69 | |
Quentin Colombet | f9b4934 | 2016-03-11 17:27:58 +0000 | [diff] [blame] | 70 | //------------------------------------------------------------------------------ |
| 71 | // Build instruction variants. |
| 72 | //------------------------------------------------------------------------------ |
Tim Northover | cc5f762 | 2016-07-26 16:45:26 +0000 | [diff] [blame] | 73 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 74 | MachineInstrBuilder MachineIRBuilderBase::buildInstr(unsigned Opcode) { |
Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 75 | return insertInstr(buildInstrNoInsert(Opcode)); |
| 76 | } |
| 77 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 78 | MachineInstrBuilder MachineIRBuilderBase::buildInstrNoInsert(unsigned Opcode) { |
| 79 | MachineInstrBuilder MIB = BuildMI(getMF(), getDL(), getTII().get(Opcode)); |
Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 80 | return MIB; |
| 81 | } |
| 82 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 83 | MachineInstrBuilder MachineIRBuilderBase::insertInstr(MachineInstrBuilder MIB) { |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 84 | getMBB().insert(getInsertPt(), MIB); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 85 | recordInsertion(MIB); |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 86 | return MIB; |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 87 | } |
| 88 | |
Adrian Prantl | aac78ce | 2017-08-01 22:37:35 +0000 | [diff] [blame] | 89 | MachineInstrBuilder |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 90 | MachineIRBuilderBase::buildDirectDbgValue(unsigned Reg, const MDNode *Variable, |
| 91 | const MDNode *Expr) { |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 92 | assert(isa<DILocalVariable>(Variable) && "not a variable"); |
| 93 | assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 94 | assert( |
| 95 | cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && |
| 96 | "Expected inlined-at fields to agree"); |
| 97 | return insertInstr(BuildMI(getMF(), getDL(), |
| 98 | getTII().get(TargetOpcode::DBG_VALUE), |
Adrian Prantl | aac78ce | 2017-08-01 22:37:35 +0000 | [diff] [blame] | 99 | /*IsIndirect*/ false, Reg, Variable, Expr)); |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 102 | MachineInstrBuilder MachineIRBuilderBase::buildIndirectDbgValue( |
| 103 | unsigned Reg, const MDNode *Variable, const MDNode *Expr) { |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 104 | assert(isa<DILocalVariable>(Variable) && "not a variable"); |
| 105 | assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 106 | assert( |
| 107 | cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && |
| 108 | "Expected inlined-at fields to agree"); |
| 109 | return insertInstr(BuildMI(getMF(), getDL(), |
| 110 | getTII().get(TargetOpcode::DBG_VALUE), |
Adrian Prantl | aac78ce | 2017-08-01 22:37:35 +0000 | [diff] [blame] | 111 | /*IsIndirect*/ true, Reg, Variable, Expr)); |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 114 | MachineInstrBuilder |
| 115 | MachineIRBuilderBase::buildFIDbgValue(int FI, const MDNode *Variable, |
| 116 | const MDNode *Expr) { |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 117 | assert(isa<DILocalVariable>(Variable) && "not a variable"); |
| 118 | assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 119 | assert( |
| 120 | cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && |
| 121 | "Expected inlined-at fields to agree"); |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 122 | return buildInstr(TargetOpcode::DBG_VALUE) |
| 123 | .addFrameIndex(FI) |
| 124 | .addImm(0) |
| 125 | .addMetadata(Variable) |
| 126 | .addMetadata(Expr); |
| 127 | } |
| 128 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 129 | MachineInstrBuilder MachineIRBuilderBase::buildConstDbgValue( |
| 130 | const Constant &C, const MDNode *Variable, const MDNode *Expr) { |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 131 | assert(isa<DILocalVariable>(Variable) && "not a variable"); |
| 132 | assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 133 | assert( |
| 134 | cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) && |
| 135 | "Expected inlined-at fields to agree"); |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 136 | auto MIB = buildInstr(TargetOpcode::DBG_VALUE); |
| 137 | if (auto *CI = dyn_cast<ConstantInt>(&C)) { |
| 138 | if (CI->getBitWidth() > 64) |
| 139 | MIB.addCImm(CI); |
| 140 | else |
| 141 | MIB.addImm(CI->getZExtValue()); |
Ahmed Bougacha | 4826bae | 2017-03-07 20:34:20 +0000 | [diff] [blame] | 142 | } else if (auto *CFP = dyn_cast<ConstantFP>(&C)) { |
Ahmed Bougacha | adce3ee | 2017-03-07 20:52:57 +0000 | [diff] [blame] | 143 | MIB.addFPImm(CFP); |
Ahmed Bougacha | 4826bae | 2017-03-07 20:34:20 +0000 | [diff] [blame] | 144 | } else { |
| 145 | // Insert %noreg if we didn't find a usable constant and had to drop it. |
| 146 | MIB.addReg(0U); |
| 147 | } |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 148 | |
Adrian Prantl | d92ac5a | 2017-07-28 22:46:20 +0000 | [diff] [blame] | 149 | return MIB.addImm(0).addMetadata(Variable).addMetadata(Expr); |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 150 | } |
| 151 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 152 | MachineInstrBuilder MachineIRBuilderBase::buildFrameIndex(unsigned Res, |
| 153 | int Idx) { |
| 154 | assert(getMRI()->getType(Res).isPointer() && "invalid operand type"); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 155 | return buildInstr(TargetOpcode::G_FRAME_INDEX) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 156 | .addDef(Res) |
| 157 | .addFrameIndex(Idx); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 158 | } |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 159 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 160 | MachineInstrBuilder |
| 161 | MachineIRBuilderBase::buildGlobalValue(unsigned Res, const GlobalValue *GV) { |
| 162 | assert(getMRI()->getType(Res).isPointer() && "invalid operand type"); |
| 163 | assert(getMRI()->getType(Res).getAddressSpace() == |
Tim Northover | 032548f | 2016-09-12 12:10:41 +0000 | [diff] [blame] | 164 | GV->getType()->getAddressSpace() && |
| 165 | "address space mismatch"); |
| 166 | |
| 167 | return buildInstr(TargetOpcode::G_GLOBAL_VALUE) |
| 168 | .addDef(Res) |
| 169 | .addGlobalAddress(GV); |
| 170 | } |
| 171 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 172 | void MachineIRBuilderBase::validateBinaryOp(unsigned Res, unsigned Op0, |
| 173 | unsigned Op1) { |
| 174 | assert((getMRI()->getType(Res).isScalar() || |
| 175 | getMRI()->getType(Res).isVector()) && |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 176 | "invalid operand type"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 177 | assert(getMRI()->getType(Res) == getMRI()->getType(Op0) && |
| 178 | getMRI()->getType(Res) == getMRI()->getType(Op1) && "type mismatch"); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 179 | } |
| 180 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 181 | MachineInstrBuilder MachineIRBuilderBase::buildGEP(unsigned Res, unsigned Op0, |
| 182 | unsigned Op1) { |
| 183 | assert(getMRI()->getType(Res).isPointer() && |
| 184 | getMRI()->getType(Res) == getMRI()->getType(Op0) && "type mismatch"); |
| 185 | assert(getMRI()->getType(Op1).isScalar() && "invalid offset type"); |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 186 | |
| 187 | return buildInstr(TargetOpcode::G_GEP) |
| 188 | .addDef(Res) |
| 189 | .addUse(Op0) |
| 190 | .addUse(Op1); |
| 191 | } |
| 192 | |
Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 193 | Optional<MachineInstrBuilder> |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 194 | MachineIRBuilderBase::materializeGEP(unsigned &Res, unsigned Op0, |
| 195 | const LLT &ValueTy, uint64_t Value) { |
Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 196 | assert(Res == 0 && "Res is a result argument"); |
| 197 | assert(ValueTy.isScalar() && "invalid offset type"); |
| 198 | |
| 199 | if (Value == 0) { |
| 200 | Res = Op0; |
| 201 | return None; |
| 202 | } |
| 203 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 204 | Res = getMRI()->createGenericVirtualRegister(getMRI()->getType(Op0)); |
| 205 | unsigned TmpReg = getMRI()->createGenericVirtualRegister(ValueTy); |
Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 206 | |
| 207 | buildConstant(TmpReg, Value); |
| 208 | return buildGEP(Res, Op0, TmpReg); |
| 209 | } |
| 210 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 211 | MachineInstrBuilder MachineIRBuilderBase::buildPtrMask(unsigned Res, |
| 212 | unsigned Op0, |
| 213 | uint32_t NumBits) { |
| 214 | assert(getMRI()->getType(Res).isPointer() && |
| 215 | getMRI()->getType(Res) == getMRI()->getType(Op0) && "type mismatch"); |
Tim Northover | c2f8956 | 2017-02-14 20:56:18 +0000 | [diff] [blame] | 216 | |
| 217 | return buildInstr(TargetOpcode::G_PTR_MASK) |
| 218 | .addDef(Res) |
| 219 | .addUse(Op0) |
| 220 | .addImm(NumBits); |
| 221 | } |
| 222 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 223 | MachineInstrBuilder MachineIRBuilderBase::buildBr(MachineBasicBlock &Dest) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 224 | return buildInstr(TargetOpcode::G_BR).addMBB(&Dest); |
Tim Northover | cc5f762 | 2016-07-26 16:45:26 +0000 | [diff] [blame] | 225 | } |
| 226 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 227 | MachineInstrBuilder MachineIRBuilderBase::buildBrIndirect(unsigned Tgt) { |
| 228 | assert(getMRI()->getType(Tgt).isPointer() && "invalid branch destination"); |
Kristof Beyls | 65a12c0 | 2017-01-30 09:13:18 +0000 | [diff] [blame] | 229 | return buildInstr(TargetOpcode::G_BRINDIRECT).addUse(Tgt); |
| 230 | } |
| 231 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 232 | MachineInstrBuilder MachineIRBuilderBase::buildCopy(unsigned Res, unsigned Op) { |
| 233 | assert(getMRI()->getType(Res) == LLT() || getMRI()->getType(Op) == LLT() || |
| 234 | getMRI()->getType(Res) == getMRI()->getType(Op)); |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 235 | return buildInstr(TargetOpcode::COPY).addDef(Res).addUse(Op); |
Tim Northover | 756eca3 | 2016-07-26 16:45:30 +0000 | [diff] [blame] | 236 | } |
| 237 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 238 | MachineInstrBuilder |
| 239 | MachineIRBuilderBase::buildConstant(unsigned Res, const ConstantInt &Val) { |
| 240 | LLT Ty = getMRI()->getType(Res); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 241 | |
Sam McCall | 03435f5 | 2016-12-06 10:14:36 +0000 | [diff] [blame] | 242 | assert((Ty.isScalar() || Ty.isPointer()) && "invalid operand type"); |
Tim Northover | 9267ac5 | 2016-12-05 21:47:07 +0000 | [diff] [blame] | 243 | |
| 244 | const ConstantInt *NewVal = &Val; |
| 245 | if (Ty.getSizeInBits() != Val.getBitWidth()) |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 246 | NewVal = ConstantInt::get(getMF().getFunction().getContext(), |
Tim Northover | 9267ac5 | 2016-12-05 21:47:07 +0000 | [diff] [blame] | 247 | Val.getValue().sextOrTrunc(Ty.getSizeInBits())); |
| 248 | |
| 249 | return buildInstr(TargetOpcode::G_CONSTANT).addDef(Res).addCImm(NewVal); |
| 250 | } |
| 251 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 252 | MachineInstrBuilder MachineIRBuilderBase::buildConstant(unsigned Res, |
| 253 | int64_t Val) { |
| 254 | auto IntN = IntegerType::get(getMF().getFunction().getContext(), |
| 255 | getMRI()->getType(Res).getSizeInBits()); |
Tim Northover | 9267ac5 | 2016-12-05 21:47:07 +0000 | [diff] [blame] | 256 | ConstantInt *CI = ConstantInt::get(IntN, Val, true); |
| 257 | return buildConstant(Res, *CI); |
Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 258 | } |
| 259 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 260 | MachineInstrBuilder |
| 261 | MachineIRBuilderBase::buildFConstant(unsigned Res, const ConstantFP &Val) { |
| 262 | assert(getMRI()->getType(Res).isScalar() && "invalid operand type"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 263 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 264 | return buildInstr(TargetOpcode::G_FCONSTANT).addDef(Res).addFPImm(&Val); |
Tim Northover | b16734f | 2016-08-19 20:09:15 +0000 | [diff] [blame] | 265 | } |
| 266 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 267 | MachineInstrBuilder MachineIRBuilderBase::buildFConstant(unsigned Res, |
| 268 | double Val) { |
| 269 | LLT DstTy = getMRI()->getType(Res); |
| 270 | auto &Ctx = getMF().getFunction().getContext(); |
Aditya Nandakumar | 91fc4e0 | 2018-03-09 17:31:51 +0000 | [diff] [blame] | 271 | auto *CFP = |
| 272 | ConstantFP::get(Ctx, getAPFloatFromSize(Val, DstTy.getSizeInBits())); |
| 273 | return buildFConstant(Res, *CFP); |
| 274 | } |
| 275 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 276 | MachineInstrBuilder MachineIRBuilderBase::buildBrCond(unsigned Tst, |
| 277 | MachineBasicBlock &Dest) { |
| 278 | assert(getMRI()->getType(Tst).isScalar() && "invalid operand type"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 279 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 280 | return buildInstr(TargetOpcode::G_BRCOND).addUse(Tst).addMBB(&Dest); |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 281 | } |
| 282 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 283 | MachineInstrBuilder MachineIRBuilderBase::buildLoad(unsigned Res, unsigned Addr, |
| 284 | MachineMemOperand &MMO) { |
Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 285 | return buildLoadInstr(TargetOpcode::G_LOAD, Res, Addr, MMO); |
| 286 | } |
| 287 | |
| 288 | MachineInstrBuilder |
| 289 | MachineIRBuilderBase::buildLoadInstr(unsigned Opcode, unsigned Res, |
| 290 | unsigned Addr, MachineMemOperand &MMO) { |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 291 | assert(getMRI()->getType(Res).isValid() && "invalid operand type"); |
| 292 | assert(getMRI()->getType(Addr).isPointer() && "invalid operand type"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 293 | |
Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 294 | return buildInstr(Opcode) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 295 | .addDef(Res) |
| 296 | .addUse(Addr) |
| 297 | .addMemOperand(&MMO); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 298 | } |
| 299 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 300 | MachineInstrBuilder MachineIRBuilderBase::buildStore(unsigned Val, |
| 301 | unsigned Addr, |
| 302 | MachineMemOperand &MMO) { |
| 303 | assert(getMRI()->getType(Val).isValid() && "invalid operand type"); |
| 304 | assert(getMRI()->getType(Addr).isPointer() && "invalid operand type"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 305 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 306 | return buildInstr(TargetOpcode::G_STORE) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 307 | .addUse(Val) |
| 308 | .addUse(Addr) |
| 309 | .addMemOperand(&MMO); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 310 | } |
| 311 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 312 | MachineInstrBuilder MachineIRBuilderBase::buildUAdde(unsigned Res, |
| 313 | unsigned CarryOut, |
| 314 | unsigned Op0, unsigned Op1, |
| 315 | unsigned CarryIn) { |
| 316 | assert(getMRI()->getType(Res).isScalar() && "invalid operand type"); |
| 317 | assert(getMRI()->getType(Res) == getMRI()->getType(Op0) && |
| 318 | getMRI()->getType(Res) == getMRI()->getType(Op1) && "type mismatch"); |
| 319 | assert(getMRI()->getType(CarryOut).isScalar() && "invalid operand type"); |
| 320 | assert(getMRI()->getType(CarryOut) == getMRI()->getType(CarryIn) && |
| 321 | "type mismatch"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 322 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 323 | return buildInstr(TargetOpcode::G_UADDE) |
Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 324 | .addDef(Res) |
| 325 | .addDef(CarryOut) |
| 326 | .addUse(Op0) |
| 327 | .addUse(Op1) |
| 328 | .addUse(CarryIn); |
| 329 | } |
| 330 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 331 | MachineInstrBuilder MachineIRBuilderBase::buildAnyExt(unsigned Res, |
| 332 | unsigned Op) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 333 | validateTruncExt(Res, Op, true); |
| 334 | return buildInstr(TargetOpcode::G_ANYEXT).addDef(Res).addUse(Op); |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 335 | } |
| 336 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 337 | MachineInstrBuilder MachineIRBuilderBase::buildSExt(unsigned Res, unsigned Op) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 338 | validateTruncExt(Res, Op, true); |
| 339 | return buildInstr(TargetOpcode::G_SEXT).addDef(Res).addUse(Op); |
Tim Northover | 6cd4b23 | 2016-08-23 21:01:26 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 342 | MachineInstrBuilder MachineIRBuilderBase::buildZExt(unsigned Res, unsigned Op) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 343 | validateTruncExt(Res, Op, true); |
| 344 | return buildInstr(TargetOpcode::G_ZEXT).addDef(Res).addUse(Op); |
Tim Northover | 6cd4b23 | 2016-08-23 21:01:26 +0000 | [diff] [blame] | 345 | } |
| 346 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 347 | MachineInstrBuilder MachineIRBuilderBase::buildExtOrTrunc(unsigned ExtOpc, |
| 348 | unsigned Res, |
| 349 | unsigned Op) { |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 350 | assert((TargetOpcode::G_ANYEXT == ExtOpc || TargetOpcode::G_ZEXT == ExtOpc || |
| 351 | TargetOpcode::G_SEXT == ExtOpc) && |
| 352 | "Expecting Extending Opc"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 353 | assert(getMRI()->getType(Res).isScalar() || |
| 354 | getMRI()->getType(Res).isVector()); |
| 355 | assert(getMRI()->getType(Res).isScalar() == getMRI()->getType(Op).isScalar()); |
Tim Northover | c990236 | 2017-06-27 22:45:35 +0000 | [diff] [blame] | 356 | |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 357 | unsigned Opcode = TargetOpcode::COPY; |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 358 | if (getMRI()->getType(Res).getSizeInBits() > |
| 359 | getMRI()->getType(Op).getSizeInBits()) |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 360 | Opcode = ExtOpc; |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 361 | else if (getMRI()->getType(Res).getSizeInBits() < |
| 362 | getMRI()->getType(Op).getSizeInBits()) |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 363 | Opcode = TargetOpcode::G_TRUNC; |
Tim Northover | c990236 | 2017-06-27 22:45:35 +0000 | [diff] [blame] | 364 | else |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 365 | assert(getMRI()->getType(Res) == getMRI()->getType(Op)); |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 366 | |
| 367 | return buildInstr(Opcode).addDef(Res).addUse(Op); |
| 368 | } |
| 369 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 370 | MachineInstrBuilder MachineIRBuilderBase::buildSExtOrTrunc(unsigned Res, |
| 371 | unsigned Op) { |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 372 | return buildExtOrTrunc(TargetOpcode::G_SEXT, Res, Op); |
| 373 | } |
| 374 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 375 | MachineInstrBuilder MachineIRBuilderBase::buildZExtOrTrunc(unsigned Res, |
| 376 | unsigned Op) { |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 377 | return buildExtOrTrunc(TargetOpcode::G_ZEXT, Res, Op); |
| 378 | } |
Tim Northover | c990236 | 2017-06-27 22:45:35 +0000 | [diff] [blame] | 379 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 380 | MachineInstrBuilder MachineIRBuilderBase::buildAnyExtOrTrunc(unsigned Res, |
| 381 | unsigned Op) { |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 382 | return buildExtOrTrunc(TargetOpcode::G_ANYEXT, Res, Op); |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 383 | } |
| 384 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 385 | MachineInstrBuilder MachineIRBuilderBase::buildCast(unsigned Dst, |
| 386 | unsigned Src) { |
| 387 | LLT SrcTy = getMRI()->getType(Src); |
| 388 | LLT DstTy = getMRI()->getType(Dst); |
Tim Northover | 95b6d5f | 2017-03-06 19:04:17 +0000 | [diff] [blame] | 389 | if (SrcTy == DstTy) |
| 390 | return buildCopy(Dst, Src); |
| 391 | |
| 392 | unsigned Opcode; |
| 393 | if (SrcTy.isPointer() && DstTy.isScalar()) |
| 394 | Opcode = TargetOpcode::G_PTRTOINT; |
| 395 | else if (DstTy.isPointer() && SrcTy.isScalar()) |
| 396 | Opcode = TargetOpcode::G_INTTOPTR; |
| 397 | else { |
| 398 | assert(!SrcTy.isPointer() && !DstTy.isPointer() && "n G_ADDRCAST yet"); |
| 399 | Opcode = TargetOpcode::G_BITCAST; |
| 400 | } |
| 401 | |
| 402 | return buildInstr(Opcode).addDef(Dst).addUse(Src); |
| 403 | } |
| 404 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 405 | MachineInstrBuilder |
| 406 | MachineIRBuilderBase::buildExtract(unsigned Res, unsigned Src, uint64_t Index) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 407 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 408 | assert(getMRI()->getType(Src).isValid() && "invalid operand type"); |
| 409 | assert(getMRI()->getType(Res).isValid() && "invalid operand type"); |
| 410 | assert(Index + getMRI()->getType(Res).getSizeInBits() <= |
| 411 | getMRI()->getType(Src).getSizeInBits() && |
Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 412 | "extracting off end of register"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 413 | #endif |
| 414 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 415 | if (getMRI()->getType(Res).getSizeInBits() == |
| 416 | getMRI()->getType(Src).getSizeInBits()) { |
Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 417 | assert(Index == 0 && "insertion past the end of a register"); |
| 418 | return buildCast(Res, Src); |
| 419 | } |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 420 | |
Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 421 | return buildInstr(TargetOpcode::G_EXTRACT) |
| 422 | .addDef(Res) |
| 423 | .addUse(Src) |
| 424 | .addImm(Index); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 425 | } |
| 426 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 427 | void MachineIRBuilderBase::buildSequence(unsigned Res, ArrayRef<unsigned> Ops, |
| 428 | ArrayRef<uint64_t> Indices) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 429 | #ifndef NDEBUG |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 430 | assert(Ops.size() == Indices.size() && "incompatible args"); |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 431 | assert(!Ops.empty() && "invalid trivial sequence"); |
Tim Northover | 991b12b | 2016-08-30 20:51:25 +0000 | [diff] [blame] | 432 | assert(std::is_sorted(Indices.begin(), Indices.end()) && |
| 433 | "sequence offsets must be in ascending order"); |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 434 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 435 | assert(getMRI()->getType(Res).isValid() && "invalid operand type"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 436 | for (auto Op : Ops) |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 437 | assert(getMRI()->getType(Op).isValid() && "invalid operand type"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 438 | #endif |
| 439 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 440 | LLT ResTy = getMRI()->getType(Res); |
| 441 | LLT OpTy = getMRI()->getType(Ops[0]); |
Tim Northover | b57bf2a | 2017-06-23 16:15:37 +0000 | [diff] [blame] | 442 | unsigned OpSize = OpTy.getSizeInBits(); |
| 443 | bool MaybeMerge = true; |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 444 | for (unsigned i = 0; i < Ops.size(); ++i) { |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 445 | if (getMRI()->getType(Ops[i]) != OpTy || Indices[i] != i * OpSize) { |
Tim Northover | b57bf2a | 2017-06-23 16:15:37 +0000 | [diff] [blame] | 446 | MaybeMerge = false; |
| 447 | break; |
| 448 | } |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 449 | } |
Tim Northover | b57bf2a | 2017-06-23 16:15:37 +0000 | [diff] [blame] | 450 | |
| 451 | if (MaybeMerge && Ops.size() * OpSize == ResTy.getSizeInBits()) { |
| 452 | buildMerge(Res, Ops); |
| 453 | return; |
| 454 | } |
| 455 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 456 | unsigned ResIn = getMRI()->createGenericVirtualRegister(ResTy); |
Tim Northover | b57bf2a | 2017-06-23 16:15:37 +0000 | [diff] [blame] | 457 | buildUndef(ResIn); |
| 458 | |
| 459 | for (unsigned i = 0; i < Ops.size(); ++i) { |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 460 | unsigned ResOut = i + 1 == Ops.size() |
| 461 | ? Res |
| 462 | : getMRI()->createGenericVirtualRegister(ResTy); |
Tim Northover | b57bf2a | 2017-06-23 16:15:37 +0000 | [diff] [blame] | 463 | buildInsert(ResOut, ResIn, Ops[i], Indices[i]); |
| 464 | ResIn = ResOut; |
| 465 | } |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 466 | } |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 467 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 468 | MachineInstrBuilder MachineIRBuilderBase::buildUndef(unsigned Res) { |
Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 469 | return buildInstr(TargetOpcode::G_IMPLICIT_DEF).addDef(Res); |
Tim Northover | 81dafc1 | 2017-03-06 18:36:40 +0000 | [diff] [blame] | 470 | } |
| 471 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 472 | MachineInstrBuilder MachineIRBuilderBase::buildMerge(unsigned Res, |
| 473 | ArrayRef<unsigned> Ops) { |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 474 | |
| 475 | #ifndef NDEBUG |
| 476 | assert(!Ops.empty() && "invalid trivial sequence"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 477 | LLT Ty = getMRI()->getType(Ops[0]); |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 478 | for (auto Reg : Ops) |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 479 | assert(getMRI()->getType(Reg) == Ty && "type mismatch in input list"); |
| 480 | assert(Ops.size() * getMRI()->getType(Ops[0]).getSizeInBits() == |
| 481 | getMRI()->getType(Res).getSizeInBits() && |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 482 | "input operands do not cover output register"); |
| 483 | #endif |
| 484 | |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 485 | if (Ops.size() == 1) |
Tim Northover | 849fcca | 2017-06-27 21:41:40 +0000 | [diff] [blame] | 486 | return buildCast(Res, Ops[0]); |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 487 | |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 488 | MachineInstrBuilder MIB = buildInstr(TargetOpcode::G_MERGE_VALUES); |
| 489 | MIB.addDef(Res); |
| 490 | for (unsigned i = 0; i < Ops.size(); ++i) |
| 491 | MIB.addUse(Ops[i]); |
| 492 | return MIB; |
| 493 | } |
| 494 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 495 | MachineInstrBuilder MachineIRBuilderBase::buildUnmerge(ArrayRef<unsigned> Res, |
| 496 | unsigned Op) { |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 497 | |
| 498 | #ifndef NDEBUG |
| 499 | assert(!Res.empty() && "invalid trivial sequence"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 500 | LLT Ty = getMRI()->getType(Res[0]); |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 501 | for (auto Reg : Res) |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 502 | assert(getMRI()->getType(Reg) == Ty && "type mismatch in input list"); |
| 503 | assert(Res.size() * getMRI()->getType(Res[0]).getSizeInBits() == |
| 504 | getMRI()->getType(Op).getSizeInBits() && |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 505 | "input operands do not cover output register"); |
| 506 | #endif |
| 507 | |
| 508 | MachineInstrBuilder MIB = buildInstr(TargetOpcode::G_UNMERGE_VALUES); |
| 509 | for (unsigned i = 0; i < Res.size(); ++i) |
| 510 | MIB.addDef(Res[i]); |
| 511 | MIB.addUse(Op); |
| 512 | return MIB; |
| 513 | } |
| 514 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 515 | MachineInstrBuilder MachineIRBuilderBase::buildInsert(unsigned Res, |
| 516 | unsigned Src, unsigned Op, |
| 517 | unsigned Index) { |
| 518 | assert(Index + getMRI()->getType(Op).getSizeInBits() <= |
| 519 | getMRI()->getType(Res).getSizeInBits() && |
Tim Northover | c990236 | 2017-06-27 22:45:35 +0000 | [diff] [blame] | 520 | "insertion past the end of a register"); |
| 521 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 522 | if (getMRI()->getType(Res).getSizeInBits() == |
| 523 | getMRI()->getType(Op).getSizeInBits()) { |
Tim Northover | 95b6d5f | 2017-03-06 19:04:17 +0000 | [diff] [blame] | 524 | return buildCast(Res, Op); |
| 525 | } |
| 526 | |
Tim Northover | 3e6a7af | 2017-03-03 23:05:47 +0000 | [diff] [blame] | 527 | return buildInstr(TargetOpcode::G_INSERT) |
| 528 | .addDef(Res) |
| 529 | .addUse(Src) |
| 530 | .addUse(Op) |
| 531 | .addImm(Index); |
| 532 | } |
| 533 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 534 | MachineInstrBuilder MachineIRBuilderBase::buildIntrinsic(Intrinsic::ID ID, |
| 535 | unsigned Res, |
| 536 | bool HasSideEffects) { |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 537 | auto MIB = |
| 538 | buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 539 | : TargetOpcode::G_INTRINSIC); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 540 | if (Res) |
| 541 | MIB.addDef(Res); |
| 542 | MIB.addIntrinsicID(ID); |
| 543 | return MIB; |
| 544 | } |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 545 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 546 | MachineInstrBuilder MachineIRBuilderBase::buildTrunc(unsigned Res, |
| 547 | unsigned Op) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 548 | validateTruncExt(Res, Op, false); |
| 549 | return buildInstr(TargetOpcode::G_TRUNC).addDef(Res).addUse(Op); |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 550 | } |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 551 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 552 | MachineInstrBuilder MachineIRBuilderBase::buildFPTrunc(unsigned Res, |
| 553 | unsigned Op) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 554 | validateTruncExt(Res, Op, false); |
| 555 | return buildInstr(TargetOpcode::G_FPTRUNC).addDef(Res).addUse(Op); |
Tim Northover | a11be04 | 2016-08-19 22:40:08 +0000 | [diff] [blame] | 556 | } |
| 557 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 558 | MachineInstrBuilder MachineIRBuilderBase::buildICmp(CmpInst::Predicate Pred, |
| 559 | unsigned Res, unsigned Op0, |
| 560 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 561 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 562 | assert(getMRI()->getType(Op0) == getMRI()->getType(Op0) && "type mismatch"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 563 | assert(CmpInst::isIntPredicate(Pred) && "invalid predicate"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 564 | if (getMRI()->getType(Op0).isScalar() || getMRI()->getType(Op0).isPointer()) |
| 565 | assert(getMRI()->getType(Res).isScalar() && "type mismatch"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 566 | else |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 567 | assert(getMRI()->getType(Res).isVector() && |
| 568 | getMRI()->getType(Res).getNumElements() == |
| 569 | getMRI()->getType(Op0).getNumElements() && |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 570 | "type mismatch"); |
| 571 | #endif |
| 572 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 573 | return buildInstr(TargetOpcode::G_ICMP) |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 574 | .addDef(Res) |
| 575 | .addPredicate(Pred) |
| 576 | .addUse(Op0) |
| 577 | .addUse(Op1); |
| 578 | } |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 579 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 580 | MachineInstrBuilder MachineIRBuilderBase::buildFCmp(CmpInst::Predicate Pred, |
| 581 | unsigned Res, unsigned Op0, |
| 582 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 583 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 584 | assert((getMRI()->getType(Op0).isScalar() || |
| 585 | getMRI()->getType(Op0).isVector()) && |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 586 | "invalid operand type"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 587 | assert(getMRI()->getType(Op0) == getMRI()->getType(Op1) && "type mismatch"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 588 | assert(CmpInst::isFPPredicate(Pred) && "invalid predicate"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 589 | if (getMRI()->getType(Op0).isScalar()) |
| 590 | assert(getMRI()->getType(Res).isScalar() && "type mismatch"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 591 | else |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 592 | assert(getMRI()->getType(Res).isVector() && |
| 593 | getMRI()->getType(Res).getNumElements() == |
| 594 | getMRI()->getType(Op0).getNumElements() && |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 595 | "type mismatch"); |
| 596 | #endif |
| 597 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 598 | return buildInstr(TargetOpcode::G_FCMP) |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 599 | .addDef(Res) |
| 600 | .addPredicate(Pred) |
| 601 | .addUse(Op0) |
| 602 | .addUse(Op1); |
| 603 | } |
| 604 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 605 | MachineInstrBuilder MachineIRBuilderBase::buildSelect(unsigned Res, |
| 606 | unsigned Tst, |
| 607 | unsigned Op0, |
| 608 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 609 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 610 | LLT ResTy = getMRI()->getType(Res); |
Tim Northover | f50f2f3 | 2016-12-06 18:38:34 +0000 | [diff] [blame] | 611 | assert((ResTy.isScalar() || ResTy.isVector() || ResTy.isPointer()) && |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 612 | "invalid operand type"); |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 613 | assert(ResTy == getMRI()->getType(Op0) && ResTy == getMRI()->getType(Op1) && |
Tim Northover | f50f2f3 | 2016-12-06 18:38:34 +0000 | [diff] [blame] | 614 | "type mismatch"); |
| 615 | if (ResTy.isScalar() || ResTy.isPointer()) |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 616 | assert(getMRI()->getType(Tst).isScalar() && "type mismatch"); |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 617 | else |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 618 | assert((getMRI()->getType(Tst).isScalar() || |
| 619 | (getMRI()->getType(Tst).isVector() && |
| 620 | getMRI()->getType(Tst).getNumElements() == |
| 621 | getMRI()->getType(Op0).getNumElements())) && |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 622 | "type mismatch"); |
| 623 | #endif |
| 624 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 625 | return buildInstr(TargetOpcode::G_SELECT) |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 626 | .addDef(Res) |
| 627 | .addUse(Tst) |
| 628 | .addUse(Op0) |
| 629 | .addUse(Op1); |
| 630 | } |
Tim Northover | bdf67c9 | 2016-08-23 21:01:33 +0000 | [diff] [blame] | 631 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 632 | MachineInstrBuilder |
| 633 | MachineIRBuilderBase::buildInsertVectorElement(unsigned Res, unsigned Val, |
| 634 | unsigned Elt, unsigned Idx) { |
Volkan Keles | 04cb08c | 2017-03-10 19:08:28 +0000 | [diff] [blame] | 635 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 636 | LLT ResTy = getMRI()->getType(Res); |
| 637 | LLT ValTy = getMRI()->getType(Val); |
| 638 | LLT EltTy = getMRI()->getType(Elt); |
| 639 | LLT IdxTy = getMRI()->getType(Idx); |
Volkan Keles | 04cb08c | 2017-03-10 19:08:28 +0000 | [diff] [blame] | 640 | assert(ResTy.isVector() && ValTy.isVector() && "invalid operand type"); |
Kristof Beyls | 0f36e68 | 2017-04-19 07:23:57 +0000 | [diff] [blame] | 641 | assert(IdxTy.isScalar() && "invalid operand type"); |
Volkan Keles | 04cb08c | 2017-03-10 19:08:28 +0000 | [diff] [blame] | 642 | assert(ResTy.getNumElements() == ValTy.getNumElements() && "type mismatch"); |
| 643 | assert(ResTy.getElementType() == EltTy && "type mismatch"); |
| 644 | #endif |
| 645 | |
| 646 | return buildInstr(TargetOpcode::G_INSERT_VECTOR_ELT) |
| 647 | .addDef(Res) |
| 648 | .addUse(Val) |
| 649 | .addUse(Elt) |
| 650 | .addUse(Idx); |
| 651 | } |
| 652 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 653 | MachineInstrBuilder |
| 654 | MachineIRBuilderBase::buildExtractVectorElement(unsigned Res, unsigned Val, |
| 655 | unsigned Idx) { |
Volkan Keles | 04cb08c | 2017-03-10 19:08:28 +0000 | [diff] [blame] | 656 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 657 | LLT ResTy = getMRI()->getType(Res); |
| 658 | LLT ValTy = getMRI()->getType(Val); |
| 659 | LLT IdxTy = getMRI()->getType(Idx); |
Volkan Keles | 04cb08c | 2017-03-10 19:08:28 +0000 | [diff] [blame] | 660 | assert(ValTy.isVector() && "invalid operand type"); |
Kristof Beyls | 0f36e68 | 2017-04-19 07:23:57 +0000 | [diff] [blame] | 661 | assert((ResTy.isScalar() || ResTy.isPointer()) && "invalid operand type"); |
| 662 | assert(IdxTy.isScalar() && "invalid operand type"); |
Volkan Keles | 04cb08c | 2017-03-10 19:08:28 +0000 | [diff] [blame] | 663 | assert(ValTy.getElementType() == ResTy && "type mismatch"); |
| 664 | #endif |
| 665 | |
| 666 | return buildInstr(TargetOpcode::G_EXTRACT_VECTOR_ELT) |
| 667 | .addDef(Res) |
| 668 | .addUse(Val) |
| 669 | .addUse(Idx); |
| 670 | } |
| 671 | |
Daniel Sanders | 9481399 | 2018-07-09 19:33:40 +0000 | [diff] [blame] | 672 | MachineInstrBuilder MachineIRBuilderBase::buildAtomicCmpXchgWithSuccess( |
| 673 | unsigned OldValRes, unsigned SuccessRes, unsigned Addr, unsigned CmpVal, |
| 674 | unsigned NewVal, MachineMemOperand &MMO) { |
| 675 | #ifndef NDEBUG |
| 676 | LLT OldValResTy = getMRI()->getType(OldValRes); |
| 677 | LLT SuccessResTy = getMRI()->getType(SuccessRes); |
| 678 | LLT AddrTy = getMRI()->getType(Addr); |
| 679 | LLT CmpValTy = getMRI()->getType(CmpVal); |
| 680 | LLT NewValTy = getMRI()->getType(NewVal); |
| 681 | assert(OldValResTy.isScalar() && "invalid operand type"); |
| 682 | assert(SuccessResTy.isScalar() && "invalid operand type"); |
| 683 | assert(AddrTy.isPointer() && "invalid operand type"); |
| 684 | assert(CmpValTy.isValid() && "invalid operand type"); |
| 685 | assert(NewValTy.isValid() && "invalid operand type"); |
| 686 | assert(OldValResTy == CmpValTy && "type mismatch"); |
| 687 | assert(OldValResTy == NewValTy && "type mismatch"); |
| 688 | #endif |
| 689 | |
| 690 | return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS) |
| 691 | .addDef(OldValRes) |
| 692 | .addDef(SuccessRes) |
| 693 | .addUse(Addr) |
| 694 | .addUse(CmpVal) |
| 695 | .addUse(NewVal) |
| 696 | .addMemOperand(&MMO); |
| 697 | } |
| 698 | |
Daniel Sanders | aef1dfc | 2017-11-30 20:11:42 +0000 | [diff] [blame] | 699 | MachineInstrBuilder |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 700 | MachineIRBuilderBase::buildAtomicCmpXchg(unsigned OldValRes, unsigned Addr, |
| 701 | unsigned CmpVal, unsigned NewVal, |
| 702 | MachineMemOperand &MMO) { |
Daniel Sanders | aef1dfc | 2017-11-30 20:11:42 +0000 | [diff] [blame] | 703 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 704 | LLT OldValResTy = getMRI()->getType(OldValRes); |
| 705 | LLT AddrTy = getMRI()->getType(Addr); |
| 706 | LLT CmpValTy = getMRI()->getType(CmpVal); |
| 707 | LLT NewValTy = getMRI()->getType(NewVal); |
Daniel Sanders | aef1dfc | 2017-11-30 20:11:42 +0000 | [diff] [blame] | 708 | assert(OldValResTy.isScalar() && "invalid operand type"); |
| 709 | assert(AddrTy.isPointer() && "invalid operand type"); |
| 710 | assert(CmpValTy.isValid() && "invalid operand type"); |
| 711 | assert(NewValTy.isValid() && "invalid operand type"); |
| 712 | assert(OldValResTy == CmpValTy && "type mismatch"); |
| 713 | assert(OldValResTy == NewValTy && "type mismatch"); |
| 714 | #endif |
| 715 | |
| 716 | return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG) |
| 717 | .addDef(OldValRes) |
| 718 | .addUse(Addr) |
| 719 | .addUse(CmpVal) |
| 720 | .addUse(NewVal) |
| 721 | .addMemOperand(&MMO); |
| 722 | } |
| 723 | |
Daniel Sanders | 9481399 | 2018-07-09 19:33:40 +0000 | [diff] [blame] | 724 | MachineInstrBuilder |
| 725 | MachineIRBuilderBase::buildAtomicRMW(unsigned Opcode, unsigned OldValRes, |
| 726 | unsigned Addr, unsigned Val, |
| 727 | MachineMemOperand &MMO) { |
| 728 | #ifndef NDEBUG |
| 729 | LLT OldValResTy = getMRI()->getType(OldValRes); |
| 730 | LLT AddrTy = getMRI()->getType(Addr); |
| 731 | LLT ValTy = getMRI()->getType(Val); |
| 732 | assert(OldValResTy.isScalar() && "invalid operand type"); |
| 733 | assert(AddrTy.isPointer() && "invalid operand type"); |
| 734 | assert(ValTy.isValid() && "invalid operand type"); |
| 735 | assert(OldValResTy == ValTy && "type mismatch"); |
| 736 | #endif |
| 737 | |
| 738 | return buildInstr(Opcode) |
| 739 | .addDef(OldValRes) |
| 740 | .addUse(Addr) |
| 741 | .addUse(Val) |
| 742 | .addMemOperand(&MMO); |
| 743 | } |
| 744 | |
| 745 | MachineInstrBuilder |
| 746 | MachineIRBuilderBase::buildAtomicRMWXchg(unsigned OldValRes, unsigned Addr, |
| 747 | unsigned Val, MachineMemOperand &MMO) { |
| 748 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XCHG, OldValRes, Addr, Val, |
| 749 | MMO); |
| 750 | } |
| 751 | MachineInstrBuilder |
| 752 | MachineIRBuilderBase::buildAtomicRMWAdd(unsigned OldValRes, unsigned Addr, |
| 753 | unsigned Val, MachineMemOperand &MMO) { |
| 754 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_ADD, OldValRes, Addr, Val, |
| 755 | MMO); |
| 756 | } |
| 757 | MachineInstrBuilder |
| 758 | MachineIRBuilderBase::buildAtomicRMWSub(unsigned OldValRes, unsigned Addr, |
| 759 | unsigned Val, MachineMemOperand &MMO) { |
| 760 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_SUB, OldValRes, Addr, Val, |
| 761 | MMO); |
| 762 | } |
| 763 | MachineInstrBuilder |
| 764 | MachineIRBuilderBase::buildAtomicRMWAnd(unsigned OldValRes, unsigned Addr, |
| 765 | unsigned Val, MachineMemOperand &MMO) { |
| 766 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_AND, OldValRes, Addr, Val, |
| 767 | MMO); |
| 768 | } |
| 769 | MachineInstrBuilder |
| 770 | MachineIRBuilderBase::buildAtomicRMWNand(unsigned OldValRes, unsigned Addr, |
| 771 | unsigned Val, MachineMemOperand &MMO) { |
| 772 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_NAND, OldValRes, Addr, Val, |
| 773 | MMO); |
| 774 | } |
| 775 | MachineInstrBuilder |
| 776 | MachineIRBuilderBase::buildAtomicRMWOr(unsigned OldValRes, unsigned Addr, |
| 777 | unsigned Val, MachineMemOperand &MMO) { |
| 778 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_OR, OldValRes, Addr, Val, |
| 779 | MMO); |
| 780 | } |
| 781 | MachineInstrBuilder |
| 782 | MachineIRBuilderBase::buildAtomicRMWXor(unsigned OldValRes, unsigned Addr, |
| 783 | unsigned Val, MachineMemOperand &MMO) { |
| 784 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XOR, OldValRes, Addr, Val, |
| 785 | MMO); |
| 786 | } |
| 787 | MachineInstrBuilder |
| 788 | MachineIRBuilderBase::buildAtomicRMWMax(unsigned OldValRes, unsigned Addr, |
| 789 | unsigned Val, MachineMemOperand &MMO) { |
| 790 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MAX, OldValRes, Addr, Val, |
| 791 | MMO); |
| 792 | } |
| 793 | MachineInstrBuilder |
| 794 | MachineIRBuilderBase::buildAtomicRMWMin(unsigned OldValRes, unsigned Addr, |
| 795 | unsigned Val, MachineMemOperand &MMO) { |
| 796 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MIN, OldValRes, Addr, Val, |
| 797 | MMO); |
| 798 | } |
| 799 | MachineInstrBuilder |
| 800 | MachineIRBuilderBase::buildAtomicRMWUmax(unsigned OldValRes, unsigned Addr, |
| 801 | unsigned Val, MachineMemOperand &MMO) { |
| 802 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMAX, OldValRes, Addr, Val, |
| 803 | MMO); |
| 804 | } |
| 805 | MachineInstrBuilder |
| 806 | MachineIRBuilderBase::buildAtomicRMWUmin(unsigned OldValRes, unsigned Addr, |
| 807 | unsigned Val, MachineMemOperand &MMO) { |
| 808 | return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMIN, OldValRes, Addr, Val, |
| 809 | MMO); |
| 810 | } |
| 811 | |
Amara Emerson | 6aff5a7 | 2018-07-31 00:08:50 +0000 | [diff] [blame] | 812 | MachineInstrBuilder |
| 813 | MachineIRBuilderBase::buildBlockAddress(unsigned Res, const BlockAddress *BA) { |
| 814 | #ifndef NDEBUG |
| 815 | assert(getMRI()->getType(Res).isPointer() && "invalid res type"); |
| 816 | #endif |
| 817 | |
| 818 | return buildInstr(TargetOpcode::G_BLOCK_ADDR).addDef(Res).addBlockAddress(BA); |
| 819 | } |
| 820 | |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 821 | void MachineIRBuilderBase::validateTruncExt(unsigned Dst, unsigned Src, |
| 822 | bool IsExtend) { |
Richard Smith | 418237b | 2016-08-23 22:14:15 +0000 | [diff] [blame] | 823 | #ifndef NDEBUG |
Aditya Nandakumar | b1c467d | 2018-04-09 17:30:56 +0000 | [diff] [blame] | 824 | LLT SrcTy = getMRI()->getType(Src); |
| 825 | LLT DstTy = getMRI()->getType(Dst); |
Tim Northover | bdf67c9 | 2016-08-23 21:01:33 +0000 | [diff] [blame] | 826 | |
| 827 | if (DstTy.isVector()) { |
Daniel Sanders | 9481399 | 2018-07-09 19:33:40 +0000 | [diff] [blame] | 828 | assert(SrcTy.isVector() && "mismatched cast between vector and non-vector"); |
Tim Northover | bdf67c9 | 2016-08-23 21:01:33 +0000 | [diff] [blame] | 829 | assert(SrcTy.getNumElements() == DstTy.getNumElements() && |
| 830 | "different number of elements in a trunc/ext"); |
| 831 | } else |
| 832 | assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc"); |
| 833 | |
| 834 | if (IsExtend) |
| 835 | assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() && |
| 836 | "invalid narrowing extend"); |
| 837 | else |
| 838 | assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() && |
| 839 | "invalid widening trunc"); |
Richard Smith | 418237b | 2016-08-23 22:14:15 +0000 | [diff] [blame] | 840 | #endif |
Tim Northover | bdf67c9 | 2016-08-23 21:01:33 +0000 | [diff] [blame] | 841 | } |