blob: 3271b54aa830c64cc8a3cc7de28d25df37c94615 [file] [log] [blame]
Quentin Colombet2ad1f852016-02-11 17:44:59 +00001//===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the MachineIRBuidler class.
11//===----------------------------------------------------------------------===//
12#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
13
14#include "llvm/CodeGen/MachineFunction.h"
15#include "llvm/CodeGen/MachineInstr.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Tim Northover0f140c72016-09-09 11:46:34 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000018#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000019#include "llvm/CodeGen/TargetOpcodes.h"
20#include "llvm/CodeGen/TargetSubtargetInfo.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000021#include "llvm/IR/DebugInfo.h"
Quentin Colombet2ad1f852016-02-11 17:44:59 +000022
23using namespace llvm;
24
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000025void MachineIRBuilderBase::setMF(MachineFunction &MF) {
26 State.MF = &MF;
27 State.MBB = nullptr;
28 State.MRI = &MF.getRegInfo();
29 State.TII = MF.getSubtarget().getInstrInfo();
30 State.DL = DebugLoc();
31 State.II = MachineBasicBlock::iterator();
32 State.InsertedInstr = nullptr;
Quentin Colombet2ad1f852016-02-11 17:44:59 +000033}
34
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000035void MachineIRBuilderBase::setMBB(MachineBasicBlock &MBB) {
36 State.MBB = &MBB;
37 State.II = MBB.end();
Quentin Colombet2ad1f852016-02-11 17:44:59 +000038 assert(&getMF() == MBB.getParent() &&
39 "Basic block is in a different function");
40}
41
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000042void MachineIRBuilderBase::setInstr(MachineInstr &MI) {
Quentin Colombet2ad1f852016-02-11 17:44:59 +000043 assert(MI.getParent() && "Instruction is not part of a basic block");
Quentin Colombet91ebd712016-03-11 17:27:47 +000044 setMBB(*MI.getParent());
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000045 State.II = MI.getIterator();
Quentin Colombet2ad1f852016-02-11 17:44:59 +000046}
47
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000048void MachineIRBuilderBase::setInsertPt(MachineBasicBlock &MBB,
49 MachineBasicBlock::iterator II) {
Tim Northover05cc4852016-12-07 21:05:38 +000050 assert(MBB.getParent() == &getMF() &&
51 "Basic block is in a different function");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000052 State.MBB = &MBB;
53 State.II = II;
Quentin Colombet2ad1f852016-02-11 17:44:59 +000054}
55
Roman Tereshind5fa9fd2018-05-09 17:28:18 +000056void MachineIRBuilderBase::recordInsertion(MachineInstr *InsertedInstr) const {
57 if (State.InsertedInstr)
58 State.InsertedInstr(InsertedInstr);
59}
60
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000061void MachineIRBuilderBase::recordInsertions(
Tim Northover438c77c2016-08-25 17:37:32 +000062 std::function<void(MachineInstr *)> Inserted) {
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000063 State.InsertedInstr = std::move(Inserted);
Tim Northover438c77c2016-08-25 17:37:32 +000064}
65
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000066void MachineIRBuilderBase::stopRecordingInsertions() {
67 State.InsertedInstr = nullptr;
Tim Northover438c77c2016-08-25 17:37:32 +000068}
69
Quentin Colombetf9b49342016-03-11 17:27:58 +000070//------------------------------------------------------------------------------
71// Build instruction variants.
72//------------------------------------------------------------------------------
Tim Northovercc5f7622016-07-26 16:45:26 +000073
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000074MachineInstrBuilder MachineIRBuilderBase::buildInstr(unsigned Opcode) {
Tim Northovera5e38fa2016-09-22 13:49:25 +000075 return insertInstr(buildInstrNoInsert(Opcode));
76}
77
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000078MachineInstrBuilder MachineIRBuilderBase::buildInstrNoInsert(unsigned Opcode) {
79 MachineInstrBuilder MIB = BuildMI(getMF(), getDL(), getTII().get(Opcode));
Tim Northovera5e38fa2016-09-22 13:49:25 +000080 return MIB;
81}
82
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000083MachineInstrBuilder MachineIRBuilderBase::insertInstr(MachineInstrBuilder MIB) {
Tim Northovera51575f2016-07-29 17:43:52 +000084 getMBB().insert(getInsertPt(), MIB);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +000085 recordInsertion(MIB);
Tim Northovera51575f2016-07-29 17:43:52 +000086 return MIB;
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000087}
88
Adrian Prantlaac78ce2017-08-01 22:37:35 +000089MachineInstrBuilder
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000090MachineIRBuilderBase::buildDirectDbgValue(unsigned Reg, const MDNode *Variable,
91 const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +000092 assert(isa<DILocalVariable>(Variable) && "not a variable");
93 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000094 assert(
95 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
96 "Expected inlined-at fields to agree");
97 return insertInstr(BuildMI(getMF(), getDL(),
98 getTII().get(TargetOpcode::DBG_VALUE),
Adrian Prantlaac78ce2017-08-01 22:37:35 +000099 /*IsIndirect*/ false, Reg, Variable, Expr));
Tim Northover09aac4a2017-01-26 23:39:14 +0000100}
101
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000102MachineInstrBuilder MachineIRBuilderBase::buildIndirectDbgValue(
103 unsigned Reg, const MDNode *Variable, const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +0000104 assert(isa<DILocalVariable>(Variable) && "not a variable");
105 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000106 assert(
107 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
108 "Expected inlined-at fields to agree");
109 return insertInstr(BuildMI(getMF(), getDL(),
110 getTII().get(TargetOpcode::DBG_VALUE),
Adrian Prantlaac78ce2017-08-01 22:37:35 +0000111 /*IsIndirect*/ true, Reg, Variable, Expr));
Tim Northover09aac4a2017-01-26 23:39:14 +0000112}
113
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000114MachineInstrBuilder
115MachineIRBuilderBase::buildFIDbgValue(int FI, const MDNode *Variable,
116 const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +0000117 assert(isa<DILocalVariable>(Variable) && "not a variable");
118 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000119 assert(
120 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
121 "Expected inlined-at fields to agree");
Tim Northover09aac4a2017-01-26 23:39:14 +0000122 return buildInstr(TargetOpcode::DBG_VALUE)
123 .addFrameIndex(FI)
124 .addImm(0)
125 .addMetadata(Variable)
126 .addMetadata(Expr);
127}
128
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000129MachineInstrBuilder MachineIRBuilderBase::buildConstDbgValue(
130 const Constant &C, const MDNode *Variable, const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +0000131 assert(isa<DILocalVariable>(Variable) && "not a variable");
132 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000133 assert(
134 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
135 "Expected inlined-at fields to agree");
Tim Northover09aac4a2017-01-26 23:39:14 +0000136 auto MIB = buildInstr(TargetOpcode::DBG_VALUE);
137 if (auto *CI = dyn_cast<ConstantInt>(&C)) {
138 if (CI->getBitWidth() > 64)
139 MIB.addCImm(CI);
140 else
141 MIB.addImm(CI->getZExtValue());
Ahmed Bougacha4826bae2017-03-07 20:34:20 +0000142 } else if (auto *CFP = dyn_cast<ConstantFP>(&C)) {
Ahmed Bougachaadce3ee2017-03-07 20:52:57 +0000143 MIB.addFPImm(CFP);
Ahmed Bougacha4826bae2017-03-07 20:34:20 +0000144 } else {
145 // Insert %noreg if we didn't find a usable constant and had to drop it.
146 MIB.addReg(0U);
147 }
Tim Northover09aac4a2017-01-26 23:39:14 +0000148
Adrian Prantld92ac5a2017-07-28 22:46:20 +0000149 return MIB.addImm(0).addMetadata(Variable).addMetadata(Expr);
Tim Northover09aac4a2017-01-26 23:39:14 +0000150}
151
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000152MachineInstrBuilder MachineIRBuilderBase::buildFrameIndex(unsigned Res,
153 int Idx) {
154 assert(getMRI()->getType(Res).isPointer() && "invalid operand type");
Tim Northover0f140c72016-09-09 11:46:34 +0000155 return buildInstr(TargetOpcode::G_FRAME_INDEX)
Tim Northovera51575f2016-07-29 17:43:52 +0000156 .addDef(Res)
157 .addFrameIndex(Idx);
Tim Northoverbd505462016-07-22 16:59:52 +0000158}
Tim Northover33b07d62016-07-22 20:03:43 +0000159
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000160MachineInstrBuilder
161MachineIRBuilderBase::buildGlobalValue(unsigned Res, const GlobalValue *GV) {
162 assert(getMRI()->getType(Res).isPointer() && "invalid operand type");
163 assert(getMRI()->getType(Res).getAddressSpace() ==
Tim Northover032548f2016-09-12 12:10:41 +0000164 GV->getType()->getAddressSpace() &&
165 "address space mismatch");
166
167 return buildInstr(TargetOpcode::G_GLOBAL_VALUE)
168 .addDef(Res)
169 .addGlobalAddress(GV);
170}
171
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000172void MachineIRBuilderBase::validateBinaryOp(unsigned Res, unsigned Op0,
173 unsigned Op1) {
174 assert((getMRI()->getType(Res).isScalar() ||
175 getMRI()->getType(Res).isVector()) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000176 "invalid operand type");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000177 assert(getMRI()->getType(Res) == getMRI()->getType(Op0) &&
178 getMRI()->getType(Res) == getMRI()->getType(Op1) && "type mismatch");
Tim Northover33b07d62016-07-22 20:03:43 +0000179}
180
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000181MachineInstrBuilder MachineIRBuilderBase::buildGEP(unsigned Res, unsigned Op0,
182 unsigned Op1) {
183 assert(getMRI()->getType(Res).isPointer() &&
184 getMRI()->getType(Res) == getMRI()->getType(Op0) && "type mismatch");
185 assert(getMRI()->getType(Op1).isScalar() && "invalid offset type");
Tim Northovera7653b32016-09-12 11:20:22 +0000186
187 return buildInstr(TargetOpcode::G_GEP)
188 .addDef(Res)
189 .addUse(Op0)
190 .addUse(Op1);
191}
192
Daniel Sanders4e523662017-06-13 23:42:32 +0000193Optional<MachineInstrBuilder>
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000194MachineIRBuilderBase::materializeGEP(unsigned &Res, unsigned Op0,
195 const LLT &ValueTy, uint64_t Value) {
Daniel Sanders4e523662017-06-13 23:42:32 +0000196 assert(Res == 0 && "Res is a result argument");
197 assert(ValueTy.isScalar() && "invalid offset type");
198
199 if (Value == 0) {
200 Res = Op0;
201 return None;
202 }
203
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000204 Res = getMRI()->createGenericVirtualRegister(getMRI()->getType(Op0));
205 unsigned TmpReg = getMRI()->createGenericVirtualRegister(ValueTy);
Daniel Sanders4e523662017-06-13 23:42:32 +0000206
207 buildConstant(TmpReg, Value);
208 return buildGEP(Res, Op0, TmpReg);
209}
210
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000211MachineInstrBuilder MachineIRBuilderBase::buildPtrMask(unsigned Res,
212 unsigned Op0,
213 uint32_t NumBits) {
214 assert(getMRI()->getType(Res).isPointer() &&
215 getMRI()->getType(Res) == getMRI()->getType(Op0) && "type mismatch");
Tim Northoverc2f89562017-02-14 20:56:18 +0000216
217 return buildInstr(TargetOpcode::G_PTR_MASK)
218 .addDef(Res)
219 .addUse(Op0)
220 .addImm(NumBits);
221}
222
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000223MachineInstrBuilder MachineIRBuilderBase::buildBr(MachineBasicBlock &Dest) {
Tim Northover0f140c72016-09-09 11:46:34 +0000224 return buildInstr(TargetOpcode::G_BR).addMBB(&Dest);
Tim Northovercc5f7622016-07-26 16:45:26 +0000225}
226
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000227MachineInstrBuilder MachineIRBuilderBase::buildBrIndirect(unsigned Tgt) {
228 assert(getMRI()->getType(Tgt).isPointer() && "invalid branch destination");
Kristof Beyls65a12c02017-01-30 09:13:18 +0000229 return buildInstr(TargetOpcode::G_BRINDIRECT).addUse(Tgt);
230}
231
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000232MachineInstrBuilder MachineIRBuilderBase::buildCopy(unsigned Res, unsigned Op) {
233 assert(getMRI()->getType(Res) == LLT() || getMRI()->getType(Op) == LLT() ||
234 getMRI()->getType(Res) == getMRI()->getType(Op));
Tim Northovera51575f2016-07-29 17:43:52 +0000235 return buildInstr(TargetOpcode::COPY).addDef(Res).addUse(Op);
Tim Northover756eca32016-07-26 16:45:30 +0000236}
237
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000238MachineInstrBuilder
239MachineIRBuilderBase::buildConstant(unsigned Res, const ConstantInt &Val) {
240 LLT Ty = getMRI()->getType(Res);
Tim Northover1f8b1db2016-09-09 11:46:58 +0000241
Sam McCall03435f52016-12-06 10:14:36 +0000242 assert((Ty.isScalar() || Ty.isPointer()) && "invalid operand type");
Tim Northover9267ac52016-12-05 21:47:07 +0000243
244 const ConstantInt *NewVal = &Val;
245 if (Ty.getSizeInBits() != Val.getBitWidth())
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000246 NewVal = ConstantInt::get(getMF().getFunction().getContext(),
Tim Northover9267ac52016-12-05 21:47:07 +0000247 Val.getValue().sextOrTrunc(Ty.getSizeInBits()));
248
249 return buildInstr(TargetOpcode::G_CONSTANT).addDef(Res).addCImm(NewVal);
250}
251
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000252MachineInstrBuilder MachineIRBuilderBase::buildConstant(unsigned Res,
253 int64_t Val) {
254 auto IntN = IntegerType::get(getMF().getFunction().getContext(),
255 getMRI()->getType(Res).getSizeInBits());
Tim Northover9267ac52016-12-05 21:47:07 +0000256 ConstantInt *CI = ConstantInt::get(IntN, Val, true);
257 return buildConstant(Res, *CI);
Tim Northover9656f142016-08-04 20:54:13 +0000258}
259
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000260MachineInstrBuilder
261MachineIRBuilderBase::buildFConstant(unsigned Res, const ConstantFP &Val) {
262 assert(getMRI()->getType(Res).isScalar() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000263
Tim Northover0f140c72016-09-09 11:46:34 +0000264 return buildInstr(TargetOpcode::G_FCONSTANT).addDef(Res).addFPImm(&Val);
Tim Northoverb16734f2016-08-19 20:09:15 +0000265}
266
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000267MachineInstrBuilder MachineIRBuilderBase::buildFConstant(unsigned Res,
268 double Val) {
269 LLT DstTy = getMRI()->getType(Res);
270 auto &Ctx = getMF().getFunction().getContext();
Aditya Nandakumar91fc4e02018-03-09 17:31:51 +0000271 auto *CFP =
272 ConstantFP::get(Ctx, getAPFloatFromSize(Val, DstTy.getSizeInBits()));
273 return buildFConstant(Res, *CFP);
274}
275
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000276MachineInstrBuilder MachineIRBuilderBase::buildBrCond(unsigned Tst,
277 MachineBasicBlock &Dest) {
278 assert(getMRI()->getType(Tst).isScalar() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000279
Tim Northover0f140c72016-09-09 11:46:34 +0000280 return buildInstr(TargetOpcode::G_BRCOND).addUse(Tst).addMBB(&Dest);
Tim Northover69c2ba52016-07-29 17:58:00 +0000281}
282
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000283MachineInstrBuilder MachineIRBuilderBase::buildLoad(unsigned Res, unsigned Addr,
284 MachineMemOperand &MMO) {
Daniel Sanders5eb9f582018-04-28 18:14:50 +0000285 return buildLoadInstr(TargetOpcode::G_LOAD, Res, Addr, MMO);
286}
287
288MachineInstrBuilder
289MachineIRBuilderBase::buildLoadInstr(unsigned Opcode, unsigned Res,
290 unsigned Addr, MachineMemOperand &MMO) {
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000291 assert(getMRI()->getType(Res).isValid() && "invalid operand type");
292 assert(getMRI()->getType(Addr).isPointer() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000293
Daniel Sanders5eb9f582018-04-28 18:14:50 +0000294 return buildInstr(Opcode)
Tim Northovera51575f2016-07-29 17:43:52 +0000295 .addDef(Res)
296 .addUse(Addr)
297 .addMemOperand(&MMO);
Tim Northoverad2b7172016-07-26 20:23:26 +0000298}
299
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000300MachineInstrBuilder MachineIRBuilderBase::buildStore(unsigned Val,
301 unsigned Addr,
302 MachineMemOperand &MMO) {
303 assert(getMRI()->getType(Val).isValid() && "invalid operand type");
304 assert(getMRI()->getType(Addr).isPointer() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000305
Tim Northover0f140c72016-09-09 11:46:34 +0000306 return buildInstr(TargetOpcode::G_STORE)
Tim Northovera51575f2016-07-29 17:43:52 +0000307 .addUse(Val)
308 .addUse(Addr)
309 .addMemOperand(&MMO);
Tim Northoverad2b7172016-07-26 20:23:26 +0000310}
311
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000312MachineInstrBuilder MachineIRBuilderBase::buildUAdde(unsigned Res,
313 unsigned CarryOut,
314 unsigned Op0, unsigned Op1,
315 unsigned CarryIn) {
316 assert(getMRI()->getType(Res).isScalar() && "invalid operand type");
317 assert(getMRI()->getType(Res) == getMRI()->getType(Op0) &&
318 getMRI()->getType(Res) == getMRI()->getType(Op1) && "type mismatch");
319 assert(getMRI()->getType(CarryOut).isScalar() && "invalid operand type");
320 assert(getMRI()->getType(CarryOut) == getMRI()->getType(CarryIn) &&
321 "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000322
Tim Northover0f140c72016-09-09 11:46:34 +0000323 return buildInstr(TargetOpcode::G_UADDE)
Tim Northover9656f142016-08-04 20:54:13 +0000324 .addDef(Res)
325 .addDef(CarryOut)
326 .addUse(Op0)
327 .addUse(Op1)
328 .addUse(CarryIn);
329}
330
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000331MachineInstrBuilder MachineIRBuilderBase::buildAnyExt(unsigned Res,
332 unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000333 validateTruncExt(Res, Op, true);
334 return buildInstr(TargetOpcode::G_ANYEXT).addDef(Res).addUse(Op);
Tim Northover32335812016-08-04 18:35:11 +0000335}
336
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000337MachineInstrBuilder MachineIRBuilderBase::buildSExt(unsigned Res, unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000338 validateTruncExt(Res, Op, true);
339 return buildInstr(TargetOpcode::G_SEXT).addDef(Res).addUse(Op);
Tim Northover6cd4b232016-08-23 21:01:26 +0000340}
341
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000342MachineInstrBuilder MachineIRBuilderBase::buildZExt(unsigned Res, unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000343 validateTruncExt(Res, Op, true);
344 return buildInstr(TargetOpcode::G_ZEXT).addDef(Res).addUse(Op);
Tim Northover6cd4b232016-08-23 21:01:26 +0000345}
346
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000347MachineInstrBuilder MachineIRBuilderBase::buildExtOrTrunc(unsigned ExtOpc,
348 unsigned Res,
349 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000350 assert((TargetOpcode::G_ANYEXT == ExtOpc || TargetOpcode::G_ZEXT == ExtOpc ||
351 TargetOpcode::G_SEXT == ExtOpc) &&
352 "Expecting Extending Opc");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000353 assert(getMRI()->getType(Res).isScalar() ||
354 getMRI()->getType(Res).isVector());
355 assert(getMRI()->getType(Res).isScalar() == getMRI()->getType(Op).isScalar());
Tim Northoverc9902362017-06-27 22:45:35 +0000356
Tim Northovera7653b32016-09-12 11:20:22 +0000357 unsigned Opcode = TargetOpcode::COPY;
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000358 if (getMRI()->getType(Res).getSizeInBits() >
359 getMRI()->getType(Op).getSizeInBits())
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000360 Opcode = ExtOpc;
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000361 else if (getMRI()->getType(Res).getSizeInBits() <
362 getMRI()->getType(Op).getSizeInBits())
Tim Northovera7653b32016-09-12 11:20:22 +0000363 Opcode = TargetOpcode::G_TRUNC;
Tim Northoverc9902362017-06-27 22:45:35 +0000364 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000365 assert(getMRI()->getType(Res) == getMRI()->getType(Op));
Tim Northovera7653b32016-09-12 11:20:22 +0000366
367 return buildInstr(Opcode).addDef(Res).addUse(Op);
368}
369
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000370MachineInstrBuilder MachineIRBuilderBase::buildSExtOrTrunc(unsigned Res,
371 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000372 return buildExtOrTrunc(TargetOpcode::G_SEXT, Res, Op);
373}
374
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000375MachineInstrBuilder MachineIRBuilderBase::buildZExtOrTrunc(unsigned Res,
376 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000377 return buildExtOrTrunc(TargetOpcode::G_ZEXT, Res, Op);
378}
Tim Northoverc9902362017-06-27 22:45:35 +0000379
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000380MachineInstrBuilder MachineIRBuilderBase::buildAnyExtOrTrunc(unsigned Res,
381 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000382 return buildExtOrTrunc(TargetOpcode::G_ANYEXT, Res, Op);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000383}
384
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000385MachineInstrBuilder MachineIRBuilderBase::buildCast(unsigned Dst,
386 unsigned Src) {
387 LLT SrcTy = getMRI()->getType(Src);
388 LLT DstTy = getMRI()->getType(Dst);
Tim Northover95b6d5f2017-03-06 19:04:17 +0000389 if (SrcTy == DstTy)
390 return buildCopy(Dst, Src);
391
392 unsigned Opcode;
393 if (SrcTy.isPointer() && DstTy.isScalar())
394 Opcode = TargetOpcode::G_PTRTOINT;
395 else if (DstTy.isPointer() && SrcTy.isScalar())
396 Opcode = TargetOpcode::G_INTTOPTR;
397 else {
398 assert(!SrcTy.isPointer() && !DstTy.isPointer() && "n G_ADDRCAST yet");
399 Opcode = TargetOpcode::G_BITCAST;
400 }
401
402 return buildInstr(Opcode).addDef(Dst).addUse(Src);
403}
404
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000405MachineInstrBuilder
406MachineIRBuilderBase::buildExtract(unsigned Res, unsigned Src, uint64_t Index) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000407#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000408 assert(getMRI()->getType(Src).isValid() && "invalid operand type");
409 assert(getMRI()->getType(Res).isValid() && "invalid operand type");
410 assert(Index + getMRI()->getType(Res).getSizeInBits() <=
411 getMRI()->getType(Src).getSizeInBits() &&
Tim Northoverc2c545b2017-03-06 23:50:28 +0000412 "extracting off end of register");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000413#endif
414
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000415 if (getMRI()->getType(Res).getSizeInBits() ==
416 getMRI()->getType(Src).getSizeInBits()) {
Tim Northoverc2c545b2017-03-06 23:50:28 +0000417 assert(Index == 0 && "insertion past the end of a register");
418 return buildCast(Res, Src);
419 }
Tim Northover33b07d62016-07-22 20:03:43 +0000420
Tim Northoverc2c545b2017-03-06 23:50:28 +0000421 return buildInstr(TargetOpcode::G_EXTRACT)
422 .addDef(Res)
423 .addUse(Src)
424 .addImm(Index);
Tim Northover33b07d62016-07-22 20:03:43 +0000425}
426
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000427void MachineIRBuilderBase::buildSequence(unsigned Res, ArrayRef<unsigned> Ops,
428 ArrayRef<uint64_t> Indices) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000429#ifndef NDEBUG
Tim Northover0f140c72016-09-09 11:46:34 +0000430 assert(Ops.size() == Indices.size() && "incompatible args");
Tim Northover26b76f22016-08-19 18:32:14 +0000431 assert(!Ops.empty() && "invalid trivial sequence");
Tim Northover991b12b2016-08-30 20:51:25 +0000432 assert(std::is_sorted(Indices.begin(), Indices.end()) &&
433 "sequence offsets must be in ascending order");
Tim Northover91c81732016-08-19 17:17:06 +0000434
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000435 assert(getMRI()->getType(Res).isValid() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000436 for (auto Op : Ops)
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000437 assert(getMRI()->getType(Op).isValid() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000438#endif
439
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000440 LLT ResTy = getMRI()->getType(Res);
441 LLT OpTy = getMRI()->getType(Ops[0]);
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000442 unsigned OpSize = OpTy.getSizeInBits();
443 bool MaybeMerge = true;
Tim Northover91c81732016-08-19 17:17:06 +0000444 for (unsigned i = 0; i < Ops.size(); ++i) {
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000445 if (getMRI()->getType(Ops[i]) != OpTy || Indices[i] != i * OpSize) {
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000446 MaybeMerge = false;
447 break;
448 }
Tim Northover91c81732016-08-19 17:17:06 +0000449 }
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000450
451 if (MaybeMerge && Ops.size() * OpSize == ResTy.getSizeInBits()) {
452 buildMerge(Res, Ops);
453 return;
454 }
455
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000456 unsigned ResIn = getMRI()->createGenericVirtualRegister(ResTy);
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000457 buildUndef(ResIn);
458
459 for (unsigned i = 0; i < Ops.size(); ++i) {
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000460 unsigned ResOut = i + 1 == Ops.size()
461 ? Res
462 : getMRI()->createGenericVirtualRegister(ResTy);
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000463 buildInsert(ResOut, ResIn, Ops[i], Indices[i]);
464 ResIn = ResOut;
465 }
Tim Northover33b07d62016-07-22 20:03:43 +0000466}
Tim Northover5fb414d2016-07-29 22:32:36 +0000467
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000468MachineInstrBuilder MachineIRBuilderBase::buildUndef(unsigned Res) {
Tim Northoverff5e7e12017-06-30 20:27:36 +0000469 return buildInstr(TargetOpcode::G_IMPLICIT_DEF).addDef(Res);
Tim Northover81dafc12017-03-06 18:36:40 +0000470}
471
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000472MachineInstrBuilder MachineIRBuilderBase::buildMerge(unsigned Res,
473 ArrayRef<unsigned> Ops) {
Tim Northoverbf017292017-03-03 22:46:09 +0000474
475#ifndef NDEBUG
476 assert(!Ops.empty() && "invalid trivial sequence");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000477 LLT Ty = getMRI()->getType(Ops[0]);
Tim Northoverbf017292017-03-03 22:46:09 +0000478 for (auto Reg : Ops)
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000479 assert(getMRI()->getType(Reg) == Ty && "type mismatch in input list");
480 assert(Ops.size() * getMRI()->getType(Ops[0]).getSizeInBits() ==
481 getMRI()->getType(Res).getSizeInBits() &&
Tim Northoverbf017292017-03-03 22:46:09 +0000482 "input operands do not cover output register");
483#endif
484
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000485 if (Ops.size() == 1)
Tim Northover849fcca2017-06-27 21:41:40 +0000486 return buildCast(Res, Ops[0]);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000487
Tim Northoverbf017292017-03-03 22:46:09 +0000488 MachineInstrBuilder MIB = buildInstr(TargetOpcode::G_MERGE_VALUES);
489 MIB.addDef(Res);
490 for (unsigned i = 0; i < Ops.size(); ++i)
491 MIB.addUse(Ops[i]);
492 return MIB;
493}
494
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000495MachineInstrBuilder MachineIRBuilderBase::buildUnmerge(ArrayRef<unsigned> Res,
496 unsigned Op) {
Tim Northoverbf017292017-03-03 22:46:09 +0000497
498#ifndef NDEBUG
499 assert(!Res.empty() && "invalid trivial sequence");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000500 LLT Ty = getMRI()->getType(Res[0]);
Tim Northoverbf017292017-03-03 22:46:09 +0000501 for (auto Reg : Res)
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000502 assert(getMRI()->getType(Reg) == Ty && "type mismatch in input list");
503 assert(Res.size() * getMRI()->getType(Res[0]).getSizeInBits() ==
504 getMRI()->getType(Op).getSizeInBits() &&
Tim Northoverbf017292017-03-03 22:46:09 +0000505 "input operands do not cover output register");
506#endif
507
508 MachineInstrBuilder MIB = buildInstr(TargetOpcode::G_UNMERGE_VALUES);
509 for (unsigned i = 0; i < Res.size(); ++i)
510 MIB.addDef(Res[i]);
511 MIB.addUse(Op);
512 return MIB;
513}
514
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000515MachineInstrBuilder MachineIRBuilderBase::buildInsert(unsigned Res,
516 unsigned Src, unsigned Op,
517 unsigned Index) {
518 assert(Index + getMRI()->getType(Op).getSizeInBits() <=
519 getMRI()->getType(Res).getSizeInBits() &&
Tim Northoverc9902362017-06-27 22:45:35 +0000520 "insertion past the end of a register");
521
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000522 if (getMRI()->getType(Res).getSizeInBits() ==
523 getMRI()->getType(Op).getSizeInBits()) {
Tim Northover95b6d5f2017-03-06 19:04:17 +0000524 return buildCast(Res, Op);
525 }
526
Tim Northover3e6a7af2017-03-03 23:05:47 +0000527 return buildInstr(TargetOpcode::G_INSERT)
528 .addDef(Res)
529 .addUse(Src)
530 .addUse(Op)
531 .addImm(Index);
532}
533
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000534MachineInstrBuilder MachineIRBuilderBase::buildIntrinsic(Intrinsic::ID ID,
535 unsigned Res,
536 bool HasSideEffects) {
Tim Northover5fb414d2016-07-29 22:32:36 +0000537 auto MIB =
538 buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS
Tim Northover0f140c72016-09-09 11:46:34 +0000539 : TargetOpcode::G_INTRINSIC);
Tim Northover5fb414d2016-07-29 22:32:36 +0000540 if (Res)
541 MIB.addDef(Res);
542 MIB.addIntrinsicID(ID);
543 return MIB;
544}
Tim Northover32335812016-08-04 18:35:11 +0000545
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000546MachineInstrBuilder MachineIRBuilderBase::buildTrunc(unsigned Res,
547 unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000548 validateTruncExt(Res, Op, false);
549 return buildInstr(TargetOpcode::G_TRUNC).addDef(Res).addUse(Op);
Tim Northover32335812016-08-04 18:35:11 +0000550}
Tim Northoverde3aea0412016-08-17 20:25:25 +0000551
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000552MachineInstrBuilder MachineIRBuilderBase::buildFPTrunc(unsigned Res,
553 unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000554 validateTruncExt(Res, Op, false);
555 return buildInstr(TargetOpcode::G_FPTRUNC).addDef(Res).addUse(Op);
Tim Northovera11be042016-08-19 22:40:08 +0000556}
557
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000558MachineInstrBuilder MachineIRBuilderBase::buildICmp(CmpInst::Predicate Pred,
559 unsigned Res, unsigned Op0,
560 unsigned Op1) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000561#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000562 assert(getMRI()->getType(Op0) == getMRI()->getType(Op0) && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000563 assert(CmpInst::isIntPredicate(Pred) && "invalid predicate");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000564 if (getMRI()->getType(Op0).isScalar() || getMRI()->getType(Op0).isPointer())
565 assert(getMRI()->getType(Res).isScalar() && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000566 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000567 assert(getMRI()->getType(Res).isVector() &&
568 getMRI()->getType(Res).getNumElements() ==
569 getMRI()->getType(Op0).getNumElements() &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000570 "type mismatch");
571#endif
572
Tim Northover0f140c72016-09-09 11:46:34 +0000573 return buildInstr(TargetOpcode::G_ICMP)
Tim Northoverde3aea0412016-08-17 20:25:25 +0000574 .addDef(Res)
575 .addPredicate(Pred)
576 .addUse(Op0)
577 .addUse(Op1);
578}
Tim Northover5a28c362016-08-19 20:09:07 +0000579
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000580MachineInstrBuilder MachineIRBuilderBase::buildFCmp(CmpInst::Predicate Pred,
581 unsigned Res, unsigned Op0,
582 unsigned Op1) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000583#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000584 assert((getMRI()->getType(Op0).isScalar() ||
585 getMRI()->getType(Op0).isVector()) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000586 "invalid operand type");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000587 assert(getMRI()->getType(Op0) == getMRI()->getType(Op1) && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000588 assert(CmpInst::isFPPredicate(Pred) && "invalid predicate");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000589 if (getMRI()->getType(Op0).isScalar())
590 assert(getMRI()->getType(Res).isScalar() && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000591 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000592 assert(getMRI()->getType(Res).isVector() &&
593 getMRI()->getType(Res).getNumElements() ==
594 getMRI()->getType(Op0).getNumElements() &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000595 "type mismatch");
596#endif
597
Tim Northover0f140c72016-09-09 11:46:34 +0000598 return buildInstr(TargetOpcode::G_FCMP)
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000599 .addDef(Res)
600 .addPredicate(Pred)
601 .addUse(Op0)
602 .addUse(Op1);
603}
604
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000605MachineInstrBuilder MachineIRBuilderBase::buildSelect(unsigned Res,
606 unsigned Tst,
607 unsigned Op0,
608 unsigned Op1) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000609#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000610 LLT ResTy = getMRI()->getType(Res);
Tim Northoverf50f2f32016-12-06 18:38:34 +0000611 assert((ResTy.isScalar() || ResTy.isVector() || ResTy.isPointer()) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000612 "invalid operand type");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000613 assert(ResTy == getMRI()->getType(Op0) && ResTy == getMRI()->getType(Op1) &&
Tim Northoverf50f2f32016-12-06 18:38:34 +0000614 "type mismatch");
615 if (ResTy.isScalar() || ResTy.isPointer())
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000616 assert(getMRI()->getType(Tst).isScalar() && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000617 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000618 assert((getMRI()->getType(Tst).isScalar() ||
619 (getMRI()->getType(Tst).isVector() &&
620 getMRI()->getType(Tst).getNumElements() ==
621 getMRI()->getType(Op0).getNumElements())) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000622 "type mismatch");
623#endif
624
Tim Northover0f140c72016-09-09 11:46:34 +0000625 return buildInstr(TargetOpcode::G_SELECT)
Tim Northover5a28c362016-08-19 20:09:07 +0000626 .addDef(Res)
627 .addUse(Tst)
628 .addUse(Op0)
629 .addUse(Op1);
630}
Tim Northoverbdf67c92016-08-23 21:01:33 +0000631
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000632MachineInstrBuilder
633MachineIRBuilderBase::buildInsertVectorElement(unsigned Res, unsigned Val,
634 unsigned Elt, unsigned Idx) {
Volkan Keles04cb08c2017-03-10 19:08:28 +0000635#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000636 LLT ResTy = getMRI()->getType(Res);
637 LLT ValTy = getMRI()->getType(Val);
638 LLT EltTy = getMRI()->getType(Elt);
639 LLT IdxTy = getMRI()->getType(Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +0000640 assert(ResTy.isVector() && ValTy.isVector() && "invalid operand type");
Kristof Beyls0f36e682017-04-19 07:23:57 +0000641 assert(IdxTy.isScalar() && "invalid operand type");
Volkan Keles04cb08c2017-03-10 19:08:28 +0000642 assert(ResTy.getNumElements() == ValTy.getNumElements() && "type mismatch");
643 assert(ResTy.getElementType() == EltTy && "type mismatch");
644#endif
645
646 return buildInstr(TargetOpcode::G_INSERT_VECTOR_ELT)
647 .addDef(Res)
648 .addUse(Val)
649 .addUse(Elt)
650 .addUse(Idx);
651}
652
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000653MachineInstrBuilder
654MachineIRBuilderBase::buildExtractVectorElement(unsigned Res, unsigned Val,
655 unsigned Idx) {
Volkan Keles04cb08c2017-03-10 19:08:28 +0000656#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000657 LLT ResTy = getMRI()->getType(Res);
658 LLT ValTy = getMRI()->getType(Val);
659 LLT IdxTy = getMRI()->getType(Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +0000660 assert(ValTy.isVector() && "invalid operand type");
Kristof Beyls0f36e682017-04-19 07:23:57 +0000661 assert((ResTy.isScalar() || ResTy.isPointer()) && "invalid operand type");
662 assert(IdxTy.isScalar() && "invalid operand type");
Volkan Keles04cb08c2017-03-10 19:08:28 +0000663 assert(ValTy.getElementType() == ResTy && "type mismatch");
664#endif
665
666 return buildInstr(TargetOpcode::G_EXTRACT_VECTOR_ELT)
667 .addDef(Res)
668 .addUse(Val)
669 .addUse(Idx);
670}
671
Daniel Sanders94813992018-07-09 19:33:40 +0000672MachineInstrBuilder MachineIRBuilderBase::buildAtomicCmpXchgWithSuccess(
673 unsigned OldValRes, unsigned SuccessRes, unsigned Addr, unsigned CmpVal,
674 unsigned NewVal, MachineMemOperand &MMO) {
675#ifndef NDEBUG
676 LLT OldValResTy = getMRI()->getType(OldValRes);
677 LLT SuccessResTy = getMRI()->getType(SuccessRes);
678 LLT AddrTy = getMRI()->getType(Addr);
679 LLT CmpValTy = getMRI()->getType(CmpVal);
680 LLT NewValTy = getMRI()->getType(NewVal);
681 assert(OldValResTy.isScalar() && "invalid operand type");
682 assert(SuccessResTy.isScalar() && "invalid operand type");
683 assert(AddrTy.isPointer() && "invalid operand type");
684 assert(CmpValTy.isValid() && "invalid operand type");
685 assert(NewValTy.isValid() && "invalid operand type");
686 assert(OldValResTy == CmpValTy && "type mismatch");
687 assert(OldValResTy == NewValTy && "type mismatch");
688#endif
689
690 return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS)
691 .addDef(OldValRes)
692 .addDef(SuccessRes)
693 .addUse(Addr)
694 .addUse(CmpVal)
695 .addUse(NewVal)
696 .addMemOperand(&MMO);
697}
698
Daniel Sandersaef1dfc2017-11-30 20:11:42 +0000699MachineInstrBuilder
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000700MachineIRBuilderBase::buildAtomicCmpXchg(unsigned OldValRes, unsigned Addr,
701 unsigned CmpVal, unsigned NewVal,
702 MachineMemOperand &MMO) {
Daniel Sandersaef1dfc2017-11-30 20:11:42 +0000703#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000704 LLT OldValResTy = getMRI()->getType(OldValRes);
705 LLT AddrTy = getMRI()->getType(Addr);
706 LLT CmpValTy = getMRI()->getType(CmpVal);
707 LLT NewValTy = getMRI()->getType(NewVal);
Daniel Sandersaef1dfc2017-11-30 20:11:42 +0000708 assert(OldValResTy.isScalar() && "invalid operand type");
709 assert(AddrTy.isPointer() && "invalid operand type");
710 assert(CmpValTy.isValid() && "invalid operand type");
711 assert(NewValTy.isValid() && "invalid operand type");
712 assert(OldValResTy == CmpValTy && "type mismatch");
713 assert(OldValResTy == NewValTy && "type mismatch");
714#endif
715
716 return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG)
717 .addDef(OldValRes)
718 .addUse(Addr)
719 .addUse(CmpVal)
720 .addUse(NewVal)
721 .addMemOperand(&MMO);
722}
723
Daniel Sanders94813992018-07-09 19:33:40 +0000724MachineInstrBuilder
725MachineIRBuilderBase::buildAtomicRMW(unsigned Opcode, unsigned OldValRes,
726 unsigned Addr, unsigned Val,
727 MachineMemOperand &MMO) {
728#ifndef NDEBUG
729 LLT OldValResTy = getMRI()->getType(OldValRes);
730 LLT AddrTy = getMRI()->getType(Addr);
731 LLT ValTy = getMRI()->getType(Val);
732 assert(OldValResTy.isScalar() && "invalid operand type");
733 assert(AddrTy.isPointer() && "invalid operand type");
734 assert(ValTy.isValid() && "invalid operand type");
735 assert(OldValResTy == ValTy && "type mismatch");
736#endif
737
738 return buildInstr(Opcode)
739 .addDef(OldValRes)
740 .addUse(Addr)
741 .addUse(Val)
742 .addMemOperand(&MMO);
743}
744
745MachineInstrBuilder
746MachineIRBuilderBase::buildAtomicRMWXchg(unsigned OldValRes, unsigned Addr,
747 unsigned Val, MachineMemOperand &MMO) {
748 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XCHG, OldValRes, Addr, Val,
749 MMO);
750}
751MachineInstrBuilder
752MachineIRBuilderBase::buildAtomicRMWAdd(unsigned OldValRes, unsigned Addr,
753 unsigned Val, MachineMemOperand &MMO) {
754 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_ADD, OldValRes, Addr, Val,
755 MMO);
756}
757MachineInstrBuilder
758MachineIRBuilderBase::buildAtomicRMWSub(unsigned OldValRes, unsigned Addr,
759 unsigned Val, MachineMemOperand &MMO) {
760 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_SUB, OldValRes, Addr, Val,
761 MMO);
762}
763MachineInstrBuilder
764MachineIRBuilderBase::buildAtomicRMWAnd(unsigned OldValRes, unsigned Addr,
765 unsigned Val, MachineMemOperand &MMO) {
766 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_AND, OldValRes, Addr, Val,
767 MMO);
768}
769MachineInstrBuilder
770MachineIRBuilderBase::buildAtomicRMWNand(unsigned OldValRes, unsigned Addr,
771 unsigned Val, MachineMemOperand &MMO) {
772 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_NAND, OldValRes, Addr, Val,
773 MMO);
774}
775MachineInstrBuilder
776MachineIRBuilderBase::buildAtomicRMWOr(unsigned OldValRes, unsigned Addr,
777 unsigned Val, MachineMemOperand &MMO) {
778 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_OR, OldValRes, Addr, Val,
779 MMO);
780}
781MachineInstrBuilder
782MachineIRBuilderBase::buildAtomicRMWXor(unsigned OldValRes, unsigned Addr,
783 unsigned Val, MachineMemOperand &MMO) {
784 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_XOR, OldValRes, Addr, Val,
785 MMO);
786}
787MachineInstrBuilder
788MachineIRBuilderBase::buildAtomicRMWMax(unsigned OldValRes, unsigned Addr,
789 unsigned Val, MachineMemOperand &MMO) {
790 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MAX, OldValRes, Addr, Val,
791 MMO);
792}
793MachineInstrBuilder
794MachineIRBuilderBase::buildAtomicRMWMin(unsigned OldValRes, unsigned Addr,
795 unsigned Val, MachineMemOperand &MMO) {
796 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_MIN, OldValRes, Addr, Val,
797 MMO);
798}
799MachineInstrBuilder
800MachineIRBuilderBase::buildAtomicRMWUmax(unsigned OldValRes, unsigned Addr,
801 unsigned Val, MachineMemOperand &MMO) {
802 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMAX, OldValRes, Addr, Val,
803 MMO);
804}
805MachineInstrBuilder
806MachineIRBuilderBase::buildAtomicRMWUmin(unsigned OldValRes, unsigned Addr,
807 unsigned Val, MachineMemOperand &MMO) {
808 return buildAtomicRMW(TargetOpcode::G_ATOMICRMW_UMIN, OldValRes, Addr, Val,
809 MMO);
810}
811
Amara Emerson6aff5a72018-07-31 00:08:50 +0000812MachineInstrBuilder
813MachineIRBuilderBase::buildBlockAddress(unsigned Res, const BlockAddress *BA) {
814#ifndef NDEBUG
815 assert(getMRI()->getType(Res).isPointer() && "invalid res type");
816#endif
817
818 return buildInstr(TargetOpcode::G_BLOCK_ADDR).addDef(Res).addBlockAddress(BA);
819}
820
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000821void MachineIRBuilderBase::validateTruncExt(unsigned Dst, unsigned Src,
822 bool IsExtend) {
Richard Smith418237b2016-08-23 22:14:15 +0000823#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000824 LLT SrcTy = getMRI()->getType(Src);
825 LLT DstTy = getMRI()->getType(Dst);
Tim Northoverbdf67c92016-08-23 21:01:33 +0000826
827 if (DstTy.isVector()) {
Daniel Sanders94813992018-07-09 19:33:40 +0000828 assert(SrcTy.isVector() && "mismatched cast between vector and non-vector");
Tim Northoverbdf67c92016-08-23 21:01:33 +0000829 assert(SrcTy.getNumElements() == DstTy.getNumElements() &&
830 "different number of elements in a trunc/ext");
831 } else
832 assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc");
833
834 if (IsExtend)
835 assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() &&
836 "invalid narrowing extend");
837 else
838 assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() &&
839 "invalid widening trunc");
Richard Smith418237b2016-08-23 22:14:15 +0000840#endif
Tim Northoverbdf67c92016-08-23 21:01:33 +0000841}