blob: 16ad23a078325eb7f3e79ac9a091ee4285eb18a2 [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000015#include "AMDGPU.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUInstrInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000018#include "AMDGPURegisterInfo.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUSubtarget.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000020#include "SIDefines.h"
Christian Konigf82901a2013-02-26 17:52:23 +000021#include "SIISelLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "SIInstrInfo.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000023#include "SIMachineFunctionInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIRegisterInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000025#include "llvm/ADT/APInt.h"
26#include "llvm/ADT/SmallVector.h"
27#include "llvm/ADT/StringRef.h"
Jan Veselyf97de002016-05-13 20:39:29 +000028#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000029#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/ISDOpcodes.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/MachineValueType.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000034#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000035#include "llvm/CodeGen/SelectionDAGISel.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000036#include "llvm/CodeGen/SelectionDAGNodes.h"
37#include "llvm/CodeGen/ValueTypes.h"
38#include "llvm/IR/BasicBlock.h"
39#include "llvm/IR/Instruction.h"
40#include "llvm/MC/MCInstrDesc.h"
41#include "llvm/Support/Casting.h"
42#include "llvm/Support/CodeGen.h"
43#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/MathExtras.h"
45#include <cassert>
46#include <cstdint>
47#include <new>
48#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000049
50using namespace llvm;
51
Matt Arsenaultd2759212016-02-13 01:24:08 +000052namespace llvm {
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000053
Matt Arsenaultd2759212016-02-13 01:24:08 +000054class R600InstrInfo;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000055
56} // end namespace llvm
Matt Arsenaultd2759212016-02-13 01:24:08 +000057
Tom Stellard75aadc22012-12-11 21:25:42 +000058//===----------------------------------------------------------------------===//
59// Instruction Selector Implementation
60//===----------------------------------------------------------------------===//
61
62namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000063
Tom Stellard75aadc22012-12-11 21:25:42 +000064/// AMDGPU specific code to select AMDGPU machine instructions for
65/// SelectionDAG operations.
66class AMDGPUDAGToDAGISel : public SelectionDAGISel {
67 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
68 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000069 const AMDGPUSubtarget *Subtarget;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000070 AMDGPUAS AMDGPUASI;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000071
Tom Stellard75aadc22012-12-11 21:25:42 +000072public:
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000073 explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000074 : SelectionDAGISel(TM, OptLevel){
75 AMDGPUASI = AMDGPU::getAMDGPUAS(TM);
76 }
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000077 ~AMDGPUDAGToDAGISel() override = default;
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000078
Eric Christopher7792e322015-01-30 23:24:40 +000079 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000080 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000081 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000082 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000083
84private:
Matt Arsenault156d3ae2017-05-17 21:02:58 +000085 std::pair<SDValue, SDValue> foldFrameIndex(SDValue N) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +000086 bool isNoNanSrc(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000087 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000088 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000089 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000090 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000091 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000092
Jan Vesely43b7b5b2016-04-07 19:23:11 +000093 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000094 bool isUniformBr(const SDNode *N) const;
95
Tom Stellard381a94a2015-05-12 15:00:49 +000096 SDNode *glueCopyToM0(SDNode *N) const;
97
Tom Stellarddf94dc32013-08-14 23:24:24 +000098 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000099 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000100 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
101 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +0000102 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000103 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000104 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
105 unsigned OffsetBits) const;
106 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000107 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
108 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000109 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000110 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
111 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
112 SDValue &TFE) const;
113 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000114 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
115 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000116 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000117 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000118 SDValue &SLC) const;
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000119 bool SelectMUBUFScratchOffen(SDNode *Root,
120 SDValue Addr, SDValue &RSrc, SDValue &VAddr,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000121 SDValue &SOffset, SDValue &ImmOffset) const;
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000122 bool SelectMUBUFScratchOffset(SDNode *Root,
123 SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000124 SDValue &Offset) const;
125
Tom Stellard155bbb72014-08-11 22:18:17 +0000126 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
127 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000128 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000129 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +0000130 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000131 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
132 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000133 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000134 SDValue &SOffset,
135 SDValue &ImmOffset) const;
136 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
137 SDValue &ImmOffset) const;
138 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
139 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000140
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000141 bool SelectFlatAtomic(SDValue Addr, SDValue &VAddr,
142 SDValue &Offset, SDValue &SLC) const;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000143 bool SelectFlatAtomicSigned(SDValue Addr, SDValue &VAddr,
144 SDValue &Offset, SDValue &SLC) const;
145
146 template <bool IsSigned>
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000147 bool SelectFlatOffset(SDValue Addr, SDValue &VAddr,
148 SDValue &Offset, SDValue &SLC) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000149
Tom Stellarddee26a22015-08-06 19:28:30 +0000150 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
151 bool &Imm) const;
152 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
153 bool &Imm) const;
154 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000155 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000156 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
157 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000158 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000159 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000160 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000161
162 bool SelectVOP3Mods_NNaN(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000163 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Matt Arsenaultdf58e822017-04-25 21:17:38 +0000164 bool SelectVOP3NoMods(SDValue In, SDValue &Src) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000165 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
166 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000167 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
168 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Matt Arsenault4831ce52015-01-06 23:00:37 +0000170 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
171 SDValue &Clamp,
172 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000173
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +0000174 bool SelectVOP3OMods(SDValue In, SDValue &Src,
175 SDValue &Clamp, SDValue &Omod) const;
176
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000177 bool SelectVOP3PMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
178 bool SelectVOP3PMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
179 SDValue &Clamp) const;
180
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000181 bool SelectVOP3OpSel(SDValue In, SDValue &Src, SDValue &SrcMods) const;
182 bool SelectVOP3OpSel0(SDValue In, SDValue &Src, SDValue &SrcMods,
183 SDValue &Clamp) const;
184
185 bool SelectVOP3OpSelMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
186 bool SelectVOP3OpSelMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
187 SDValue &Clamp) const;
188
Justin Bogner95927c02016-05-12 21:03:32 +0000189 void SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000190 void SelectUADDO_USUBO(SDNode *N);
Justin Bogner95927c02016-05-12 21:03:32 +0000191 void SelectDIV_SCALE(SDNode *N);
Tom Stellard8485fa02016-12-07 02:42:15 +0000192 void SelectFMA_W_CHAIN(SDNode *N);
193 void SelectFMUL_W_CHAIN(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000194
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000195 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000196 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000197 void SelectS_BFEFromShifts(SDNode *N);
198 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000199 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000200 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000201 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000202
Tom Stellard75aadc22012-12-11 21:25:42 +0000203 // Include the pieces autogenerated from the target description.
204#include "AMDGPUGenDAGISel.inc"
205};
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000206
Tom Stellard75aadc22012-12-11 21:25:42 +0000207} // end anonymous namespace
208
209/// \brief This pass converts a legalized DAG into a AMDGPU-specific
210// DAG, ready for instruction scheduling.
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000211FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM,
212 CodeGenOpt::Level OptLevel) {
213 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000214}
215
Eric Christopher7792e322015-01-30 23:24:40 +0000216bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000217 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000218 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000219}
220
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000221bool AMDGPUDAGToDAGISel::isNoNanSrc(SDValue N) const {
222 if (TM.Options.NoNaNsFPMath)
223 return true;
224
225 // TODO: Move into isKnownNeverNaN
Amara Emersond28f0cd42017-05-01 15:17:51 +0000226 if (N->getFlags().isDefined())
227 return N->getFlags().hasNoNaNs();
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000228
229 return CurDAG->isKnownNeverNaN(N);
230}
231
Matt Arsenaultfe267752016-07-28 00:32:02 +0000232bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
233 const SIInstrInfo *TII
234 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
235
236 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
237 return TII->isInlineConstant(C->getAPIntValue());
238
239 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
240 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
241
242 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000243}
244
Tom Stellarddf94dc32013-08-14 23:24:24 +0000245/// \brief Determine the register class for \p OpNo
246/// \returns The register class of the virtual register that will be used for
247/// the given operand number \OpNo or NULL if the register class cannot be
248/// determined.
249const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
250 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000251 if (!N->isMachineOpcode()) {
252 if (N->getOpcode() == ISD::CopyToReg) {
253 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
254 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
255 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
256 return MRI.getRegClass(Reg);
257 }
258
259 const SIRegisterInfo *TRI
260 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
261 return TRI->getPhysRegClass(Reg);
262 }
263
Matt Arsenault209a7b92014-04-18 07:40:20 +0000264 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000265 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000266
Tom Stellarddf94dc32013-08-14 23:24:24 +0000267 switch (N->getMachineOpcode()) {
268 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000269 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000270 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000271 unsigned OpIdx = Desc.getNumDefs() + OpNo;
272 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000273 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000274 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000275 if (RegClass == -1)
276 return nullptr;
277
Eric Christopher7792e322015-01-30 23:24:40 +0000278 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000279 }
280 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000281 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000282 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000283 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000284
285 SDValue SubRegOp = N->getOperand(OpNo + 1);
286 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000287 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
288 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000289 }
290 }
291}
292
Tom Stellard381a94a2015-05-12 15:00:49 +0000293SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
294 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000295 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUASI.LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000296 return N;
297
298 const SITargetLowering& Lowering =
299 *static_cast<const SITargetLowering*>(getTargetLowering());
300
301 // Write max value to m0 before each load operation
302
303 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
304 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
305
306 SDValue Glue = M0.getValue(1);
307
308 SmallVector <SDValue, 8> Ops;
309 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
310 Ops.push_back(N->getOperand(i));
311 }
312 Ops.push_back(Glue);
313 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
314
315 return N;
316}
317
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000318static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000319 switch (NumVectorElts) {
320 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000321 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000322 case 2:
323 return AMDGPU::SReg_64RegClassID;
324 case 4:
325 return AMDGPU::SReg_128RegClassID;
326 case 8:
327 return AMDGPU::SReg_256RegClassID;
328 case 16:
329 return AMDGPU::SReg_512RegClassID;
330 }
331
332 llvm_unreachable("invalid vector size");
333}
334
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000335static bool getConstantValue(SDValue N, uint32_t &Out) {
336 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
337 Out = C->getAPIntValue().getZExtValue();
338 return true;
339 }
340
341 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N)) {
342 Out = C->getValueAPF().bitcastToAPInt().getZExtValue();
343 return true;
344 }
345
346 return false;
347}
348
Justin Bogner95927c02016-05-12 21:03:32 +0000349void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000350 unsigned int Opc = N->getOpcode();
351 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000352 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000353 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000354 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000355
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000356 if (isa<AtomicSDNode>(N) ||
357 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000358 N = glueCopyToM0(N);
359
Tom Stellard75aadc22012-12-11 21:25:42 +0000360 switch (Opc) {
361 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000362 // We are selecting i64 ADD here instead of custom lower it during
363 // DAG legalization, so we can fold some i64 ADDs used for address
364 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000365 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000366 case ISD::ADDC:
367 case ISD::ADDE:
368 case ISD::SUB:
369 case ISD::SUBC:
370 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000371 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000372 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000373 break;
374
Justin Bogner95927c02016-05-12 21:03:32 +0000375 SelectADD_SUB_I64(N);
376 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000377 }
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000378 case ISD::UADDO:
379 case ISD::USUBO: {
380 SelectUADDO_USUBO(N);
381 return;
382 }
Tom Stellard8485fa02016-12-07 02:42:15 +0000383 case AMDGPUISD::FMUL_W_CHAIN: {
384 SelectFMUL_W_CHAIN(N);
385 return;
386 }
387 case AMDGPUISD::FMA_W_CHAIN: {
388 SelectFMA_W_CHAIN(N);
389 return;
390 }
391
Matt Arsenault064c2062014-06-11 17:40:32 +0000392 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000393 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000394 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000395 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000396 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000397 EVT VT = N->getValueType(0);
398 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000399 EVT EltVT = VT.getVectorElementType();
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000400
401 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
402 if (Opc == ISD::BUILD_VECTOR) {
403 uint32_t LHSVal, RHSVal;
404 if (getConstantValue(N->getOperand(0), LHSVal) &&
405 getConstantValue(N->getOperand(1), RHSVal)) {
406 uint32_t K = LHSVal | (RHSVal << 16);
407 CurDAG->SelectNodeTo(N, AMDGPU::S_MOV_B32, VT,
408 CurDAG->getTargetConstant(K, SDLoc(N), MVT::i32));
409 return;
410 }
411 }
412
413 break;
414 }
415
Matt Arsenault064c2062014-06-11 17:40:32 +0000416 assert(EltVT.bitsEq(MVT::i32));
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000417
Eric Christopher7792e322015-01-30 23:24:40 +0000418 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000419 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000420 } else {
421 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
422 // that adds a 128 bits reg copy when going through TwoAddressInstructions
423 // pass. We want to avoid 128 bits copies as much as possible because they
424 // can't be bundled by our scheduler.
425 switch(NumVectorElts) {
426 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000427 case 4:
428 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
429 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
430 else
431 RegClassID = AMDGPU::R600_Reg128RegClassID;
432 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000433 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
434 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000435 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000436
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000437 SDLoc DL(N);
438 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000439
440 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000441 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
442 RegClass);
443 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000444 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000445
446 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
447 "supported yet");
448 // 16 = Max Num Vector Elements
449 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
450 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000451 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000452
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000453 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000454 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000455 unsigned NOps = N->getNumOperands();
456 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000457 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000458 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000459 IsRegSeq = false;
460 break;
461 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000462 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
463 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000464 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
465 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000466 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000467
468 if (NOps != NumVectorElts) {
469 // Fill in the missing undef elements if this was a scalar_to_vector.
470 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
471
472 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000473 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000474 for (unsigned i = NOps; i < NumVectorElts; ++i) {
475 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
476 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000477 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000478 }
479 }
480
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000481 if (!IsRegSeq)
482 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000483 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
484 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000485 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000486 case ISD::BUILD_PAIR: {
487 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000488 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000489 break;
490 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000491 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000492 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000493 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
494 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
495 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000496 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000497 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
498 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
499 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000500 } else {
501 llvm_unreachable("Unhandled value type for BUILD_PAIR");
502 }
503 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
504 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000505 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
506 N->getValueType(0), Ops));
507 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000508 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000509
510 case ISD::Constant:
511 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000512 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000513 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
514 break;
515
516 uint64_t Imm;
517 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
518 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
519 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000520 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000521 Imm = C->getZExtValue();
522 }
523
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000524 SDLoc DL(N);
525 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
526 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
527 MVT::i32));
528 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
529 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000530 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000531 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
532 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
533 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000534 };
535
Justin Bogner95927c02016-05-12 21:03:32 +0000536 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
537 N->getValueType(0), Ops));
538 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000539 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000540 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000541 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000542 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000543 break;
544 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000545
546 case AMDGPUISD::BFE_I32:
547 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000548 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000549 break;
550
551 // There is a scalar version available, but unlike the vector version which
552 // has a separate operand for the offset and width, the scalar version packs
553 // the width and offset into a single operand. Try to move to the scalar
554 // version if the offsets are constant, so that we can try to keep extended
555 // loads of kernel arguments in SGPRs.
556
557 // TODO: Technically we could try to pattern match scalar bitshifts of
558 // dynamic values, but it's probably not useful.
559 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
560 if (!Offset)
561 break;
562
563 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
564 if (!Width)
565 break;
566
567 bool Signed = Opc == AMDGPUISD::BFE_I32;
568
Matt Arsenault78b86702014-04-18 05:19:26 +0000569 uint32_t OffsetVal = Offset->getZExtValue();
570 uint32_t WidthVal = Width->getZExtValue();
571
Justin Bogner95927c02016-05-12 21:03:32 +0000572 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
573 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
574 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000575 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000576 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000577 SelectDIV_SCALE(N);
578 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000579 }
Tom Stellard3457a842014-10-09 19:06:00 +0000580 case ISD::CopyToReg: {
581 const SITargetLowering& Lowering =
582 *static_cast<const SITargetLowering*>(getTargetLowering());
Matt Arsenault0d0d6c22017-04-12 21:58:23 +0000583 N = Lowering.legalizeTargetIndependentNode(N, *CurDAG);
Tom Stellard3457a842014-10-09 19:06:00 +0000584 break;
585 }
Marek Olsak9b728682015-03-24 13:40:27 +0000586 case ISD::AND:
587 case ISD::SRL:
588 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000589 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000590 if (N->getValueType(0) != MVT::i32 ||
591 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
592 break;
593
Justin Bogner95927c02016-05-12 21:03:32 +0000594 SelectS_BFE(N);
595 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000596 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000597 SelectBRCOND(N);
598 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000599
600 case AMDGPUISD::ATOMIC_CMP_SWAP:
601 SelectATOMIC_CMP_SWAP(N);
602 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000603 }
Tom Stellard3457a842014-10-09 19:06:00 +0000604
Justin Bogner95927c02016-05-12 21:03:32 +0000605 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000606}
607
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000608bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
609 if (!N->readMem())
610 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000611 if (CbId == -1)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000612 return N->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000613
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000614 return N->getAddressSpace() == AMDGPUASI.CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000615}
616
Tom Stellardbc4497b2016-02-12 23:45:29 +0000617bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
618 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000619 const Instruction *Term = BB->getTerminator();
620 return Term->getMetadata("amdgpu.uniform") ||
621 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000622}
623
Mehdi Amini117296c2016-10-01 02:56:57 +0000624StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000625 return "AMDGPU DAG->DAG Pattern Instruction Selection";
626}
627
Tom Stellard41fc7852013-07-23 01:48:42 +0000628//===----------------------------------------------------------------------===//
629// Complex Patterns
630//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000631
Tom Stellard365366f2013-01-23 02:09:06 +0000632bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000633 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000634 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000635 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
636 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000637 return true;
638 }
639 return false;
640}
641
642bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
643 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000644 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000645 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000646 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000647 return true;
648 }
649 return false;
650}
651
Tom Stellard75aadc22012-12-11 21:25:42 +0000652bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
653 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000654 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000655
656 if (Addr.getOpcode() == ISD::ADD
657 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
658 && isInt<16>(IMMOffset->getZExtValue())) {
659
660 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000661 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
662 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000663 return true;
664 // If the pointer address is constant, we can move it to the offset field.
665 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
666 && isInt<16>(IMMOffset->getZExtValue())) {
667 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000668 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000669 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000670 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
671 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000672 return true;
673 }
674
675 // Default case, no offset
676 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000677 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000678 return true;
679}
680
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000681bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
682 SDValue &Offset) {
683 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000684 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000685
686 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
687 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000688 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Jan Vesely06200bd2017-01-06 21:00:46 +0000689 } else if ((Addr.getOpcode() == AMDGPUISD::DWORDADDR) &&
690 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(0)))) {
691 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
692 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000693 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
694 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
695 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000696 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000697 } else {
698 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000699 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000700 }
701
702 return true;
703}
Christian Konigd910b7d2013-02-26 17:52:16 +0000704
Justin Bogner95927c02016-05-12 21:03:32 +0000705void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000706 SDLoc DL(N);
707 SDValue LHS = N->getOperand(0);
708 SDValue RHS = N->getOperand(1);
709
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000710 unsigned Opcode = N->getOpcode();
711 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
712 bool ProduceCarry =
713 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
714 bool IsAdd =
715 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000716
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000717 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
718 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000719
720 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
721 DL, MVT::i32, LHS, Sub0);
722 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
723 DL, MVT::i32, LHS, Sub1);
724
725 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
726 DL, MVT::i32, RHS, Sub0);
727 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
728 DL, MVT::i32, RHS, Sub1);
729
730 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000731
Tom Stellard80942a12014-09-05 14:07:59 +0000732 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000733 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
734
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000735 SDNode *AddLo;
736 if (!ConsumeCarry) {
737 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
738 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
739 } else {
740 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
741 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
742 }
743 SDValue AddHiArgs[] = {
744 SDValue(Hi0, 0),
745 SDValue(Hi1, 0),
746 SDValue(AddLo, 1)
747 };
748 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000749
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000750 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000751 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000752 SDValue(AddLo,0),
753 Sub0,
754 SDValue(AddHi,0),
755 Sub1,
756 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000757 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
758 MVT::i64, RegSequenceArgs);
759
760 if (ProduceCarry) {
761 // Replace the carry-use
762 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
763 }
764
765 // Replace the remaining uses.
766 CurDAG->ReplaceAllUsesWith(N, RegSequence);
767 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000768}
769
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000770void AMDGPUDAGToDAGISel::SelectUADDO_USUBO(SDNode *N) {
771 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
772 // carry out despite the _i32 name. These were renamed in VI to _U32.
773 // FIXME: We should probably rename the opcodes here.
774 unsigned Opc = N->getOpcode() == ISD::UADDO ?
775 AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
776
777 CurDAG->SelectNodeTo(N, Opc, N->getVTList(),
778 { N->getOperand(0), N->getOperand(1) });
779}
780
Tom Stellard8485fa02016-12-07 02:42:15 +0000781void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) {
782 SDLoc SL(N);
783 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod
784 SDValue Ops[10];
785
786 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]);
787 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
788 SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]);
789 Ops[8] = N->getOperand(0);
790 Ops[9] = N->getOperand(4);
791
792 CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops);
793}
794
795void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) {
796 SDLoc SL(N);
797 // src0_modifiers, src0, src1_modifiers, src1, clamp, omod
798 SDValue Ops[8];
799
800 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]);
801 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
802 Ops[6] = N->getOperand(0);
803 Ops[7] = N->getOperand(3);
804
805 CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops);
806}
807
Matt Arsenault044f1d12015-02-14 04:24:28 +0000808// We need to handle this here because tablegen doesn't support matching
809// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000810void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000811 SDLoc SL(N);
812 EVT VT = N->getValueType(0);
813
814 assert(VT == MVT::f32 || VT == MVT::f64);
815
816 unsigned Opc
817 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
818
Matt Arsenault3b99f122017-01-19 06:04:12 +0000819 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2) };
820 CurDAG->SelectNodeTo(N, Opc, N->getVTList(), Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000821}
822
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000823bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
824 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000825 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
826 (OffsetBits == 8 && !isUInt<8>(Offset)))
827 return false;
828
Matt Arsenault706f9302015-07-06 16:01:58 +0000829 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
830 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000831 return true;
832
833 // On Southern Islands instruction with a negative base value and an offset
834 // don't seem to work.
835 return CurDAG->SignBitIsZero(Base);
836}
837
838bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
839 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000840 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000841 if (CurDAG->isBaseWithConstantOffset(Addr)) {
842 SDValue N0 = Addr.getOperand(0);
843 SDValue N1 = Addr.getOperand(1);
844 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
845 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
846 // (add n0, c0)
847 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000848 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000849 return true;
850 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000851 } else if (Addr.getOpcode() == ISD::SUB) {
852 // sub C, x -> add (sub 0, x), C
853 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
854 int64_t ByteOffset = C->getSExtValue();
855 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000856 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000857
Matt Arsenault966a94f2015-09-08 19:34:22 +0000858 // XXX - This is kind of hacky. Create a dummy sub node so we can check
859 // the known bits in isDSOffsetLegal. We need to emit the selected node
860 // here, so this is thrown away.
861 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
862 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000863
Matt Arsenault966a94f2015-09-08 19:34:22 +0000864 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
865 MachineSDNode *MachineSub
866 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
867 Zero, Addr.getOperand(1));
868
869 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000870 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000871 return true;
872 }
873 }
874 }
875 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
876 // If we have a constant address, prefer to put the constant into the
877 // offset. This can save moves to load the constant address since multiple
878 // operations can share the zero base address register, and enables merging
879 // into read2 / write2 instructions.
880
881 SDLoc DL(Addr);
882
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000883 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000884 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000885 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000886 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000887 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000888 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000889 return true;
890 }
891 }
892
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000893 // default case
894 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000895 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000896 return true;
897}
898
Matt Arsenault966a94f2015-09-08 19:34:22 +0000899// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000900bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
901 SDValue &Offset0,
902 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000903 SDLoc DL(Addr);
904
Tom Stellardf3fc5552014-08-22 18:49:35 +0000905 if (CurDAG->isBaseWithConstantOffset(Addr)) {
906 SDValue N0 = Addr.getOperand(0);
907 SDValue N1 = Addr.getOperand(1);
908 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
909 unsigned DWordOffset0 = C1->getZExtValue() / 4;
910 unsigned DWordOffset1 = DWordOffset0 + 1;
911 // (add n0, c0)
912 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
913 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000914 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
915 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000916 return true;
917 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000918 } else if (Addr.getOpcode() == ISD::SUB) {
919 // sub C, x -> add (sub 0, x), C
920 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
921 unsigned DWordOffset0 = C->getZExtValue() / 4;
922 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000923
Matt Arsenault966a94f2015-09-08 19:34:22 +0000924 if (isUInt<8>(DWordOffset0)) {
925 SDLoc DL(Addr);
926 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
927
928 // XXX - This is kind of hacky. Create a dummy sub node so we can check
929 // the known bits in isDSOffsetLegal. We need to emit the selected node
930 // here, so this is thrown away.
931 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
932 Zero, Addr.getOperand(1));
933
934 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
935 MachineSDNode *MachineSub
936 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
937 Zero, Addr.getOperand(1));
938
939 Base = SDValue(MachineSub, 0);
940 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
941 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
942 return true;
943 }
944 }
945 }
946 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000947 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
948 unsigned DWordOffset1 = DWordOffset0 + 1;
949 assert(4 * DWordOffset0 == CAddr->getZExtValue());
950
951 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000952 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000953 MachineSDNode *MovZero
954 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000955 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000956 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000957 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
958 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000959 return true;
960 }
961 }
962
Tom Stellardf3fc5552014-08-22 18:49:35 +0000963 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000964
965 // FIXME: This is broken on SI where we still need to check if the base
966 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000967 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000968 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
969 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000970 return true;
971}
972
Matt Arsenault0774ea22017-04-24 19:40:59 +0000973static bool isLegalMUBUFImmOffset(unsigned Imm) {
974 return isUInt<12>(Imm);
975}
976
Tom Stellardb02094e2014-07-21 15:45:01 +0000977static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
Matt Arsenault0774ea22017-04-24 19:40:59 +0000978 return isLegalMUBUFImmOffset(Imm->getZExtValue());
Tom Stellardb02094e2014-07-21 15:45:01 +0000979}
980
Changpeng Fangb41574a2015-12-22 20:55:23 +0000981bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000982 SDValue &VAddr, SDValue &SOffset,
983 SDValue &Offset, SDValue &Offen,
984 SDValue &Idxen, SDValue &Addr64,
985 SDValue &GLC, SDValue &SLC,
986 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000987 // Subtarget prefers to use flat instruction
988 if (Subtarget->useFlatForGlobal())
989 return false;
990
Tom Stellardb02c2682014-06-24 23:33:07 +0000991 SDLoc DL(Addr);
992
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000993 if (!GLC.getNode())
994 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
995 if (!SLC.getNode())
996 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000997 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000998
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000999 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
1000 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
1001 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
1002 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001003
Tom Stellardb02c2682014-06-24 23:33:07 +00001004 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1005 SDValue N0 = Addr.getOperand(0);
1006 SDValue N1 = Addr.getOperand(1);
1007 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1008
Tom Stellard94b72312015-02-11 00:34:35 +00001009 if (N0.getOpcode() == ISD::ADD) {
1010 // (add (add N2, N3), C1) -> addr64
1011 SDValue N2 = N0.getOperand(0);
1012 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001013 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +00001014 Ptr = N2;
1015 VAddr = N3;
1016 } else {
Tom Stellard155bbb72014-08-11 22:18:17 +00001017 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001018 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001019 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +00001020 }
1021
1022 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +00001023 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1024 return true;
1025 }
1026
1027 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +00001028 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001029 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +00001030 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001031 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
1032 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001033 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001034 }
1035 }
Tom Stellard94b72312015-02-11 00:34:35 +00001036
Tom Stellardb02c2682014-06-24 23:33:07 +00001037 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +00001038 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +00001039 SDValue N0 = Addr.getOperand(0);
1040 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001041 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001042 Ptr = N0;
1043 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001044 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001045 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001046 }
1047
Tom Stellard155bbb72014-08-11 22:18:17 +00001048 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001049 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001050 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001051 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001052
1053 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +00001054}
1055
1056bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001057 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001058 SDValue &Offset, SDValue &GLC,
1059 SDValue &SLC, SDValue &TFE) const {
1060 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +00001061
Tom Stellard70580f82015-07-20 14:28:41 +00001062 // addr64 bit was removed for volcanic islands.
1063 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1064 return false;
1065
Changpeng Fangb41574a2015-12-22 20:55:23 +00001066 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1067 GLC, SLC, TFE))
1068 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +00001069
1070 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
1071 if (C->getSExtValue()) {
1072 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +00001073
1074 const SITargetLowering& Lowering =
1075 *static_cast<const SITargetLowering*>(getTargetLowering());
1076
1077 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001078 return true;
1079 }
Matt Arsenault485defe2014-11-05 19:01:17 +00001080
Tom Stellard155bbb72014-08-11 22:18:17 +00001081 return false;
1082}
1083
Tom Stellard7980fc82014-09-25 18:30:26 +00001084bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001085 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001086 SDValue &Offset,
1087 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001088 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +00001089 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001090
Tom Stellard1f9939f2015-02-27 14:59:41 +00001091 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001092}
1093
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001094static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
1095 auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
1096 return PSV && PSV->isStack();
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001097}
1098
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001099std::pair<SDValue, SDValue> AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
1100 const MachineFunction &MF = CurDAG->getMachineFunction();
1101 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1102
1103 if (auto FI = dyn_cast<FrameIndexSDNode>(N)) {
1104 SDValue TFI = CurDAG->getTargetFrameIndex(FI->getIndex(),
1105 FI->getValueType(0));
1106
1107 // If we can resolve this to a frame index access, this is relative to the
1108 // frame pointer SGPR.
1109 return std::make_pair(TFI, CurDAG->getRegister(Info->getFrameOffsetReg(),
1110 MVT::i32));
1111 }
1112
1113 // If we don't know this private access is a local stack object, it needs to
1114 // be relative to the entry point's scratch wave offset register.
1115 return std::make_pair(N, CurDAG->getRegister(Info->getScratchWaveOffsetReg(),
1116 MVT::i32));
1117}
1118
1119bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffen(SDNode *Root,
1120 SDValue Addr, SDValue &Rsrc,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001121 SDValue &VAddr, SDValue &SOffset,
1122 SDValue &ImmOffset) const {
Tom Stellardb02094e2014-07-21 15:45:01 +00001123
1124 SDLoc DL(Addr);
1125 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001126 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001127
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001128 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001129
Matt Arsenault0774ea22017-04-24 19:40:59 +00001130 if (ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
1131 unsigned Imm = CAddr->getZExtValue();
1132 assert(!isLegalMUBUFImmOffset(Imm) &&
1133 "should have been selected by other pattern");
1134
1135 SDValue HighBits = CurDAG->getTargetConstant(Imm & ~4095, DL, MVT::i32);
1136 MachineSDNode *MovHighBits = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
1137 DL, MVT::i32, HighBits);
1138 VAddr = SDValue(MovHighBits, 0);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001139
1140 // In a call sequence, stores to the argument stack area are relative to the
1141 // stack pointer.
1142 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Root)->getPointerInfo();
1143 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1144 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1145
1146 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
Matt Arsenault0774ea22017-04-24 19:40:59 +00001147 ImmOffset = CurDAG->getTargetConstant(Imm & 4095, DL, MVT::i16);
1148 return true;
1149 }
1150
Tom Stellardb02094e2014-07-21 15:45:01 +00001151 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Matt Arsenault0774ea22017-04-24 19:40:59 +00001152 // (add n0, c1)
1153
Tom Stellard78655fc2015-07-16 19:40:09 +00001154 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001155 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001156
Tom Stellard78655fc2015-07-16 19:40:09 +00001157 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001158 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001159 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001160 std::tie(VAddr, SOffset) = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001161 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1162 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001163 }
1164 }
1165
Tom Stellardb02094e2014-07-21 15:45:01 +00001166 // (node)
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001167 std::tie(VAddr, SOffset) = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001168 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001169 return true;
1170}
1171
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001172bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffset(SDNode *Root,
1173 SDValue Addr,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001174 SDValue &SRsrc,
1175 SDValue &SOffset,
1176 SDValue &Offset) const {
1177 ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr);
1178 if (!CAddr || !isLegalMUBUFImmOffset(CAddr))
1179 return false;
1180
1181 SDLoc DL(Addr);
1182 MachineFunction &MF = CurDAG->getMachineFunction();
1183 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1184
1185 SRsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001186
1187 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Root)->getPointerInfo();
1188 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1189 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1190
1191 // FIXME: Get from MachinePointerInfo? We should only be using the frame
1192 // offset if we know this is in a call sequence.
1193 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
1194
Matt Arsenault0774ea22017-04-24 19:40:59 +00001195 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
1196 return true;
1197}
1198
Tom Stellard155bbb72014-08-11 22:18:17 +00001199bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1200 SDValue &SOffset, SDValue &Offset,
1201 SDValue &GLC, SDValue &SLC,
1202 SDValue &TFE) const {
1203 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001204 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001205 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001206
Changpeng Fangb41574a2015-12-22 20:55:23 +00001207 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1208 GLC, SLC, TFE))
1209 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001210
Tom Stellard155bbb72014-08-11 22:18:17 +00001211 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1212 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1213 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001214 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001215 APInt::getAllOnesValue(32).getZExtValue(); // Size
1216 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001217
1218 const SITargetLowering& Lowering =
1219 *static_cast<const SITargetLowering*>(getTargetLowering());
1220
1221 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001222 return true;
1223 }
1224 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001225}
1226
Tom Stellard7980fc82014-09-25 18:30:26 +00001227bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001228 SDValue &Soffset, SDValue &Offset
1229 ) const {
1230 SDValue GLC, SLC, TFE;
1231
1232 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1233}
1234bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001235 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001236 SDValue &SLC) const {
1237 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001238
1239 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1240}
1241
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001242bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001243 SDValue &SOffset,
1244 SDValue &ImmOffset) const {
1245 SDLoc DL(Constant);
1246 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1247 uint32_t Overflow = 0;
1248
1249 if (Imm >= 4096) {
1250 if (Imm <= 4095 + 64) {
1251 // Use an SOffset inline constant for 1..64
1252 Overflow = Imm - 4095;
1253 Imm = 4095;
1254 } else {
1255 // Try to keep the same value in SOffset for adjacent loads, so that
1256 // the corresponding register contents can be re-used.
1257 //
1258 // Load values with all low-bits set into SOffset, so that a larger
1259 // range of values can be covered using s_movk_i32
1260 uint32_t High = (Imm + 1) & ~4095;
1261 uint32_t Low = (Imm + 1) & 4095;
1262 Imm = Low;
1263 Overflow = High - 1;
1264 }
1265 }
1266
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001267 // There is a hardware bug in SI and CI which prevents address clamping in
1268 // MUBUF instructions from working correctly with SOffsets. The immediate
1269 // offset is unaffected.
1270 if (Overflow > 0 &&
1271 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1272 return false;
1273
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001274 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1275
1276 if (Overflow <= 64)
1277 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1278 else
1279 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1280 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1281 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001282
1283 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001284}
1285
1286bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1287 SDValue &SOffset,
1288 SDValue &ImmOffset) const {
1289 SDLoc DL(Offset);
1290
1291 if (!isa<ConstantSDNode>(Offset))
1292 return false;
1293
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001294 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001295}
1296
1297bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1298 SDValue &SOffset,
1299 SDValue &ImmOffset,
1300 SDValue &VOffset) const {
1301 SDLoc DL(Offset);
1302
1303 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001304 if (isa<ConstantSDNode>(Offset)) {
1305 SDValue Tmp1, Tmp2;
1306
1307 // When necessary, use a voffset in <= CI anyway to work around a hardware
1308 // bug.
1309 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1310 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1311 return false;
1312 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001313
1314 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1315 SDValue N0 = Offset.getOperand(0);
1316 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001317 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1318 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1319 VOffset = N0;
1320 return true;
1321 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001322 }
1323
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001324 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1325 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1326 VOffset = Offset;
1327
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001328 return true;
1329}
1330
Matt Arsenault4e309b02017-07-29 01:03:53 +00001331template <bool IsSigned>
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001332bool AMDGPUDAGToDAGISel::SelectFlatOffset(SDValue Addr,
1333 SDValue &VAddr,
1334 SDValue &Offset,
1335 SDValue &SLC) const {
1336 int64_t OffsetVal = 0;
1337
1338 if (Subtarget->hasFlatInstOffsets() &&
1339 CurDAG->isBaseWithConstantOffset(Addr)) {
1340 SDValue N0 = Addr.getOperand(0);
1341 SDValue N1 = Addr.getOperand(1);
Matt Arsenault4e309b02017-07-29 01:03:53 +00001342 int64_t COffsetVal = cast<ConstantSDNode>(N1)->getSExtValue();
1343
1344 if ((IsSigned && isInt<13>(COffsetVal)) ||
1345 (!IsSigned && isUInt<12>(COffsetVal))) {
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001346 Addr = N0;
1347 OffsetVal = COffsetVal;
1348 }
1349 }
1350
Matt Arsenault7757c592016-06-09 23:42:54 +00001351 VAddr = Addr;
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001352 Offset = CurDAG->getTargetConstant(OffsetVal, SDLoc(), MVT::i16);
Matt Arsenault47ccafe2017-05-11 17:38:33 +00001353 SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001354
Matt Arsenault7757c592016-06-09 23:42:54 +00001355 return true;
1356}
1357
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001358bool AMDGPUDAGToDAGISel::SelectFlatAtomic(SDValue Addr,
1359 SDValue &VAddr,
1360 SDValue &Offset,
1361 SDValue &SLC) const {
Matt Arsenault4e309b02017-07-29 01:03:53 +00001362 return SelectFlatOffset<false>(Addr, VAddr, Offset, SLC);
1363}
1364
1365bool AMDGPUDAGToDAGISel::SelectFlatAtomicSigned(SDValue Addr,
1366 SDValue &VAddr,
1367 SDValue &Offset,
1368 SDValue &SLC) const {
1369 return SelectFlatOffset<true>(Addr, VAddr, Offset, SLC);
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001370}
1371
Tom Stellarddee26a22015-08-06 19:28:30 +00001372bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1373 SDValue &Offset, bool &Imm) const {
1374
1375 // FIXME: Handle non-constant offsets.
1376 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1377 if (!C)
1378 return false;
1379
1380 SDLoc SL(ByteOffsetNode);
Marek Olsak8973a0a2017-05-24 14:53:50 +00001381 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
Tom Stellarddee26a22015-08-06 19:28:30 +00001382 int64_t ByteOffset = C->getSExtValue();
Tom Stellard08efb7e2017-01-27 18:41:14 +00001383 int64_t EncodedOffset = AMDGPU::getSMRDEncodedOffset(*Subtarget, ByteOffset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001384
Tom Stellard08efb7e2017-01-27 18:41:14 +00001385 if (AMDGPU::isLegalSMRDImmOffset(*Subtarget, ByteOffset)) {
Tom Stellarddee26a22015-08-06 19:28:30 +00001386 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1387 Imm = true;
1388 return true;
1389 }
1390
Tom Stellard217361c2015-08-06 19:28:38 +00001391 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1392 return false;
1393
Marek Olsak8973a0a2017-05-24 14:53:50 +00001394 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1395 // 32-bit Immediates are supported on Sea Islands.
Tom Stellard217361c2015-08-06 19:28:38 +00001396 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1397 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001398 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1399 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1400 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001401 }
Tom Stellard217361c2015-08-06 19:28:38 +00001402 Imm = false;
1403 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001404}
1405
1406bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1407 SDValue &Offset, bool &Imm) const {
Tom Stellarddee26a22015-08-06 19:28:30 +00001408 SDLoc SL(Addr);
1409 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1410 SDValue N0 = Addr.getOperand(0);
1411 SDValue N1 = Addr.getOperand(1);
1412
1413 if (SelectSMRDOffset(N1, Offset, Imm)) {
1414 SBase = N0;
1415 return true;
1416 }
1417 }
1418 SBase = Addr;
1419 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1420 Imm = true;
1421 return true;
1422}
1423
1424bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1425 SDValue &Offset) const {
1426 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001427 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1428}
Tom Stellarddee26a22015-08-06 19:28:30 +00001429
Marek Olsak8973a0a2017-05-24 14:53:50 +00001430bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1431 SDValue &Offset) const {
1432
1433 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1434 return false;
1435
1436 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001437 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1438 return false;
1439
Marek Olsak8973a0a2017-05-24 14:53:50 +00001440 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001441}
1442
Tom Stellarddee26a22015-08-06 19:28:30 +00001443bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1444 SDValue &Offset) const {
1445 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001446 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1447 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001448}
1449
1450bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1451 SDValue &Offset) const {
1452 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001453 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1454}
Tom Stellarddee26a22015-08-06 19:28:30 +00001455
Marek Olsak8973a0a2017-05-24 14:53:50 +00001456bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1457 SDValue &Offset) const {
1458 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1459 return false;
1460
1461 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001462 if (!SelectSMRDOffset(Addr, Offset, Imm))
1463 return false;
1464
Marek Olsak8973a0a2017-05-24 14:53:50 +00001465 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001466}
1467
Tom Stellarddee26a22015-08-06 19:28:30 +00001468bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1469 SDValue &Offset) const {
1470 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001471 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1472 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001473}
1474
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001475bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1476 SDValue &Base,
1477 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001478 SDLoc DL(Index);
1479
1480 if (CurDAG->isBaseWithConstantOffset(Index)) {
1481 SDValue N0 = Index.getOperand(0);
1482 SDValue N1 = Index.getOperand(1);
1483 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1484
1485 // (add n0, c0)
1486 Base = N0;
1487 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1488 return true;
1489 }
1490
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001491 if (isa<ConstantSDNode>(Index))
1492 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001493
1494 Base = Index;
1495 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1496 return true;
1497}
1498
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001499SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1500 SDValue Val, uint32_t Offset,
1501 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001502 // Transformation function, pack the offset and width of a BFE into
1503 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1504 // source, bits [5:0] contain the offset and bits [22:16] the width.
1505 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001506 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001507
1508 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1509}
1510
Justin Bogner95927c02016-05-12 21:03:32 +00001511void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001512 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1513 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1514 // Predicate: 0 < b <= c < 32
1515
1516 const SDValue &Shl = N->getOperand(0);
1517 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1518 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1519
1520 if (B && C) {
1521 uint32_t BVal = B->getZExtValue();
1522 uint32_t CVal = C->getZExtValue();
1523
1524 if (0 < BVal && BVal <= CVal && CVal < 32) {
1525 bool Signed = N->getOpcode() == ISD::SRA;
1526 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1527
Justin Bogner95927c02016-05-12 21:03:32 +00001528 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1529 32 - CVal));
1530 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001531 }
1532 }
Justin Bogner95927c02016-05-12 21:03:32 +00001533 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001534}
1535
Justin Bogner95927c02016-05-12 21:03:32 +00001536void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001537 switch (N->getOpcode()) {
1538 case ISD::AND:
1539 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1540 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1541 // Predicate: isMask(mask)
1542 const SDValue &Srl = N->getOperand(0);
1543 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1544 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1545
1546 if (Shift && Mask) {
1547 uint32_t ShiftVal = Shift->getZExtValue();
1548 uint32_t MaskVal = Mask->getZExtValue();
1549
1550 if (isMask_32(MaskVal)) {
1551 uint32_t WidthVal = countPopulation(MaskVal);
1552
Justin Bogner95927c02016-05-12 21:03:32 +00001553 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1554 Srl.getOperand(0), ShiftVal, WidthVal));
1555 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001556 }
1557 }
1558 }
1559 break;
1560 case ISD::SRL:
1561 if (N->getOperand(0).getOpcode() == ISD::AND) {
1562 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1563 // Predicate: isMask(mask >> b)
1564 const SDValue &And = N->getOperand(0);
1565 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1566 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1567
1568 if (Shift && Mask) {
1569 uint32_t ShiftVal = Shift->getZExtValue();
1570 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1571
1572 if (isMask_32(MaskVal)) {
1573 uint32_t WidthVal = countPopulation(MaskVal);
1574
Justin Bogner95927c02016-05-12 21:03:32 +00001575 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1576 And.getOperand(0), ShiftVal, WidthVal));
1577 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001578 }
1579 }
Justin Bogner95927c02016-05-12 21:03:32 +00001580 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1581 SelectS_BFEFromShifts(N);
1582 return;
1583 }
Marek Olsak9b728682015-03-24 13:40:27 +00001584 break;
1585 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001586 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1587 SelectS_BFEFromShifts(N);
1588 return;
1589 }
Marek Olsak9b728682015-03-24 13:40:27 +00001590 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001591
1592 case ISD::SIGN_EXTEND_INREG: {
1593 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1594 SDValue Src = N->getOperand(0);
1595 if (Src.getOpcode() != ISD::SRL)
1596 break;
1597
1598 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1599 if (!Amt)
1600 break;
1601
1602 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001603 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1604 Amt->getZExtValue(), Width));
1605 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001606 }
Marek Olsak9b728682015-03-24 13:40:27 +00001607 }
1608
Justin Bogner95927c02016-05-12 21:03:32 +00001609 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001610}
1611
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001612bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1613 assert(N->getOpcode() == ISD::BRCOND);
1614 if (!N->hasOneUse())
1615 return false;
1616
1617 SDValue Cond = N->getOperand(1);
1618 if (Cond.getOpcode() == ISD::CopyToReg)
1619 Cond = Cond.getOperand(2);
1620
1621 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1622 return false;
1623
1624 MVT VT = Cond.getOperand(0).getSimpleValueType();
1625 if (VT == MVT::i32)
1626 return true;
1627
1628 if (VT == MVT::i64) {
1629 auto ST = static_cast<const SISubtarget *>(Subtarget);
1630
1631 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1632 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1633 }
1634
1635 return false;
1636}
1637
Justin Bogner95927c02016-05-12 21:03:32 +00001638void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001639 SDValue Cond = N->getOperand(1);
1640
Matt Arsenault327188a2016-12-15 21:57:11 +00001641 if (Cond.isUndef()) {
1642 CurDAG->SelectNodeTo(N, AMDGPU::SI_BR_UNDEF, MVT::Other,
1643 N->getOperand(2), N->getOperand(0));
1644 return;
1645 }
1646
Tom Stellardbc4497b2016-02-12 23:45:29 +00001647 if (isCBranchSCC(N)) {
1648 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001649 SelectCode(N);
1650 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001651 }
1652
Tom Stellardbc4497b2016-02-12 23:45:29 +00001653 SDLoc SL(N);
1654
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001655 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001656 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1657 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001658 VCC.getValue(0));
Tom Stellardbc4497b2016-02-12 23:45:29 +00001659}
1660
Matt Arsenault88701812016-06-09 23:42:48 +00001661// This is here because there isn't a way to use the generated sub0_sub1 as the
1662// subreg index to EXTRACT_SUBREG in tablegen.
1663void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1664 MemSDNode *Mem = cast<MemSDNode>(N);
1665 unsigned AS = Mem->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00001666 if (AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault7757c592016-06-09 23:42:54 +00001667 SelectCode(N);
1668 return;
1669 }
Matt Arsenault88701812016-06-09 23:42:48 +00001670
1671 MVT VT = N->getSimpleValueType(0);
1672 bool Is32 = (VT == MVT::i32);
1673 SDLoc SL(N);
1674
1675 MachineSDNode *CmpSwap = nullptr;
1676 if (Subtarget->hasAddr64()) {
1677 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1678
1679 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001680 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_ADDR64_RTN :
1681 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_ADDR64_RTN;
Matt Arsenault88701812016-06-09 23:42:48 +00001682 SDValue CmpVal = Mem->getOperand(2);
1683
1684 // XXX - Do we care about glue operands?
1685
1686 SDValue Ops[] = {
1687 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1688 };
1689
1690 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1691 }
1692 }
1693
1694 if (!CmpSwap) {
1695 SDValue SRsrc, SOffset, Offset, SLC;
1696 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001697 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN :
1698 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_OFFSET_RTN;
Matt Arsenault88701812016-06-09 23:42:48 +00001699
1700 SDValue CmpVal = Mem->getOperand(2);
1701 SDValue Ops[] = {
1702 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1703 };
1704
1705 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1706 }
1707 }
1708
1709 if (!CmpSwap) {
1710 SelectCode(N);
1711 return;
1712 }
1713
1714 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1715 *MMOs = Mem->getMemOperand();
1716 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1717
1718 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1719 SDValue Extract
1720 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1721
1722 ReplaceUses(SDValue(N, 0), Extract);
1723 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1724 CurDAG->RemoveDeadNode(N);
1725}
1726
Tom Stellardb4a313a2014-08-01 00:32:39 +00001727bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1728 SDValue &SrcMods) const {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001729 unsigned Mods = 0;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001730 Src = In;
1731
1732 if (Src.getOpcode() == ISD::FNEG) {
1733 Mods |= SISrcMods::NEG;
1734 Src = Src.getOperand(0);
1735 }
1736
1737 if (Src.getOpcode() == ISD::FABS) {
1738 Mods |= SISrcMods::ABS;
1739 Src = Src.getOperand(0);
1740 }
1741
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001742 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743 return true;
1744}
1745
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00001746bool AMDGPUDAGToDAGISel::SelectVOP3Mods_NNaN(SDValue In, SDValue &Src,
1747 SDValue &SrcMods) const {
1748 SelectVOP3Mods(In, Src, SrcMods);
1749 return isNoNanSrc(Src);
1750}
1751
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001752bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src) const {
1753 if (In.getOpcode() == ISD::FABS || In.getOpcode() == ISD::FNEG)
1754 return false;
1755
1756 Src = In;
1757 return true;
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001758}
1759
Tom Stellardb4a313a2014-08-01 00:32:39 +00001760bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1761 SDValue &SrcMods, SDValue &Clamp,
1762 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001763 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001764 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1765 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001766
1767 return SelectVOP3Mods(In, Src, SrcMods);
1768}
1769
Matt Arsenault4831ce52015-01-06 23:00:37 +00001770bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1771 SDValue &SrcMods,
1772 SDValue &Clamp,
1773 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001774 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001775 return SelectVOP3Mods(In, Src, SrcMods);
1776}
1777
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001778bool AMDGPUDAGToDAGISel::SelectVOP3OMods(SDValue In, SDValue &Src,
1779 SDValue &Clamp, SDValue &Omod) const {
1780 Src = In;
1781
1782 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001783 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1784 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001785
1786 return true;
1787}
1788
Matt Arsenault98f29462017-05-17 20:30:58 +00001789static SDValue stripBitcast(SDValue Val) {
1790 return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val;
1791}
1792
1793// Figure out if this is really an extract of the high 16-bits of a dword.
1794static bool isExtractHiElt(SDValue In, SDValue &Out) {
1795 In = stripBitcast(In);
1796 if (In.getOpcode() != ISD::TRUNCATE)
1797 return false;
1798
1799 SDValue Srl = In.getOperand(0);
1800 if (Srl.getOpcode() == ISD::SRL) {
1801 if (ConstantSDNode *ShiftAmt = dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
1802 if (ShiftAmt->getZExtValue() == 16) {
1803 Out = stripBitcast(Srl.getOperand(0));
1804 return true;
1805 }
1806 }
1807 }
1808
1809 return false;
1810}
1811
1812// Look through operations that obscure just looking at the low 16-bits of the
1813// same register.
1814static SDValue stripExtractLoElt(SDValue In) {
1815 if (In.getOpcode() == ISD::TRUNCATE) {
1816 SDValue Src = In.getOperand(0);
1817 if (Src.getValueType().getSizeInBits() == 32)
1818 return stripBitcast(Src);
1819 }
1820
1821 return In;
1822}
1823
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001824bool AMDGPUDAGToDAGISel::SelectVOP3PMods(SDValue In, SDValue &Src,
1825 SDValue &SrcMods) const {
1826 unsigned Mods = 0;
1827 Src = In;
1828
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001829 if (Src.getOpcode() == ISD::FNEG) {
Matt Arsenault786eeea2017-05-17 20:00:00 +00001830 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001831 Src = Src.getOperand(0);
1832 }
1833
Matt Arsenault786eeea2017-05-17 20:00:00 +00001834 if (Src.getOpcode() == ISD::BUILD_VECTOR) {
1835 unsigned VecMods = Mods;
1836
Matt Arsenault98f29462017-05-17 20:30:58 +00001837 SDValue Lo = stripBitcast(Src.getOperand(0));
1838 SDValue Hi = stripBitcast(Src.getOperand(1));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001839
1840 if (Lo.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001841 Lo = stripBitcast(Lo.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001842 Mods ^= SISrcMods::NEG;
1843 }
1844
1845 if (Hi.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001846 Hi = stripBitcast(Hi.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001847 Mods ^= SISrcMods::NEG_HI;
1848 }
1849
Matt Arsenault98f29462017-05-17 20:30:58 +00001850 if (isExtractHiElt(Lo, Lo))
1851 Mods |= SISrcMods::OP_SEL_0;
1852
1853 if (isExtractHiElt(Hi, Hi))
1854 Mods |= SISrcMods::OP_SEL_1;
1855
1856 Lo = stripExtractLoElt(Lo);
1857 Hi = stripExtractLoElt(Hi);
1858
Matt Arsenault786eeea2017-05-17 20:00:00 +00001859 if (Lo == Hi && !isInlineImmediate(Lo.getNode())) {
1860 // Really a scalar input. Just select from the low half of the register to
1861 // avoid packing.
1862
1863 Src = Lo;
1864 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1865 return true;
1866 }
1867
1868 Mods = VecMods;
1869 }
1870
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001871 // Packed instructions do not have abs modifiers.
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001872 Mods |= SISrcMods::OP_SEL_1;
1873
1874 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1875 return true;
1876}
1877
1878bool AMDGPUDAGToDAGISel::SelectVOP3PMods0(SDValue In, SDValue &Src,
1879 SDValue &SrcMods,
1880 SDValue &Clamp) const {
1881 SDLoc SL(In);
1882
1883 // FIXME: Handle clamp and op_sel
1884 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1885
1886 return SelectVOP3PMods(In, Src, SrcMods);
1887}
1888
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +00001889bool AMDGPUDAGToDAGISel::SelectVOP3OpSel(SDValue In, SDValue &Src,
1890 SDValue &SrcMods) const {
1891 Src = In;
1892 // FIXME: Handle op_sel
1893 SrcMods = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
1894 return true;
1895}
1896
1897bool AMDGPUDAGToDAGISel::SelectVOP3OpSel0(SDValue In, SDValue &Src,
1898 SDValue &SrcMods,
1899 SDValue &Clamp) const {
1900 SDLoc SL(In);
1901
1902 // FIXME: Handle clamp
1903 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1904
1905 return SelectVOP3OpSel(In, Src, SrcMods);
1906}
1907
1908bool AMDGPUDAGToDAGISel::SelectVOP3OpSelMods(SDValue In, SDValue &Src,
1909 SDValue &SrcMods) const {
1910 // FIXME: Handle op_sel
1911 return SelectVOP3Mods(In, Src, SrcMods);
1912}
1913
1914bool AMDGPUDAGToDAGISel::SelectVOP3OpSelMods0(SDValue In, SDValue &Src,
1915 SDValue &SrcMods,
1916 SDValue &Clamp) const {
1917 SDLoc SL(In);
1918
1919 // FIXME: Handle clamp
1920 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1921
1922 return SelectVOP3OpSelMods(In, Src, SrcMods);
1923}
1924
Christian Konigd910b7d2013-02-26 17:52:16 +00001925void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001926 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001927 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001928 bool IsModified = false;
1929 do {
1930 IsModified = false;
1931 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001932 for (SDNode &Node : CurDAG->allnodes()) {
1933 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001934 if (!MachineNode)
1935 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001936
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001937 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001938 if (ResNode != &Node) {
1939 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001940 IsModified = true;
1941 }
Tom Stellard2183b702013-06-03 17:39:46 +00001942 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001943 CurDAG->RemoveDeadNodes();
1944 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001945}