blob: 6945540da0774473031096fd076b0d4534037f7f [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
Rafael Espindolae45a79a2006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3130a752006-09-13 12:09:43 +000018 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindolae45a79a2006-09-11 17:25:40 +000019}
20
Rafael Espindola708cb602006-11-08 17:07:32 +000021def op_addr_mode2 : Operand<iPTR> {
22 let PrintMethod = "printAddrMode2";
23 let MIOperandInfo = (ops ptr_rc, i32imm);
24}
25
Rafael Espindola19398ec2006-10-17 18:04:53 +000026def op_addr_mode5 : Operand<iPTR> {
27 let PrintMethod = "printAddrMode5";
Rafael Espindola19398ec2006-10-17 18:04:53 +000028 let MIOperandInfo = (ops ptr_rc, i32imm);
29}
30
Rafael Espindola185c5c22006-07-11 11:36:48 +000031def memri : Operand<iPTR> {
32 let PrintMethod = "printMemRegImm";
Rafael Espindola185c5c22006-07-11 11:36:48 +000033 let MIOperandInfo = (ops i32imm, ptr_rc);
34}
35
Rafael Espindolae40a7e22006-07-10 01:41:35 +000036// Define ARM specific addressing mode.
Rafael Espindolae45a79a2006-09-11 17:25:40 +000037//Addressing Mode 1: data processing operands
Evan Cheng577ef762006-10-11 21:03:53 +000038def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
39 []>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000040
Rafael Espindola708cb602006-11-08 17:07:32 +000041//Addressing Mode 2: Load and Store Word or Unsigned Byte
42def addr_mode2 : ComplexPattern<iPTR, 2, "SelectAddrMode2", [], []>;
43
Rafael Espindola19398ec2006-10-17 18:04:53 +000044//Addressing Mode 5: VFP load/store
45def addr_mode5 : ComplexPattern<iPTR, 2, "SelectAddrMode5", [], []>;
46
Rafael Espindola185c5c22006-07-11 11:36:48 +000047//register plus/minus 12 bit offset
Evan Cheng577ef762006-10-11 21:03:53 +000048def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000049//register plus scaled register
Evan Cheng577ef762006-10-11 21:03:53 +000050//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000051
52//===----------------------------------------------------------------------===//
Rafael Espindola203922d2006-10-16 17:57:20 +000053// Instruction Class Templates
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054//===----------------------------------------------------------------------===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
56 let Namespace = "ARM";
57
58 dag OperandList = ops;
59 let AsmString = asmstr;
60 let Pattern = pattern;
61}
62
Rafael Espindola203922d2006-10-16 17:57:20 +000063class IntBinOp<string OpcStr, SDNode OpNode> :
64 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
65 !strconcat(OpcStr, " $dst, $a, $b"),
66 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
67
Rafael Espindolaf63752f2006-10-16 18:32:36 +000068class FPBinOp<string OpcStr, SDNode OpNode> :
69 InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
70 !strconcat(OpcStr, " $dst, $a, $b"),
71 [(set FPRegs:$dst, (OpNode FPRegs:$a, FPRegs:$b))]>;
72
Rafael Espindolae341d602006-10-16 18:39:22 +000073class DFPBinOp<string OpcStr, SDNode OpNode> :
74 InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
75 !strconcat(OpcStr, " $dst, $a, $b"),
76 [(set DFPRegs:$dst, (OpNode DFPRegs:$a, DFPRegs:$b))]>;
77
Rafael Espindola39682632006-10-17 20:45:22 +000078class FPUnaryOp<string OpcStr, SDNode OpNode> :
79 InstARM<(ops FPRegs:$dst, FPRegs:$src),
80 !strconcat(OpcStr, " $dst, $src"),
81 [(set FPRegs:$dst, (OpNode FPRegs:$src))]>;
82
83class DFPUnaryOp<string OpcStr, SDNode OpNode> :
84 InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
85 !strconcat(OpcStr, " $dst, $src"),
86 [(set DFPRegs:$dst, (OpNode DFPRegs:$src))]>;
87
Rafael Espindolab23dc142006-10-16 18:18:14 +000088class Addr1BinOp<string OpcStr, SDNode OpNode> :
89 InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
90 !strconcat(OpcStr, " $dst, $a, $b"),
91 [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>;
92
Rafael Espindola203922d2006-10-16 17:57:20 +000093//===----------------------------------------------------------------------===//
94// Instructions
95//===----------------------------------------------------------------------===//
96
Rafael Espindolae08b9852006-08-24 13:45:55 +000097def brtarget : Operand<OtherVT>;
98
Rafael Espindolafe03fe92006-08-24 16:13:15 +000099// Operand for printing out a condition code.
100let PrintMethod = "printCCOperand" in
101 def CCOp : Operand<i32>;
102
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000103def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +0000104def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
105 [SDNPHasChain, SDNPOutFlag]>;
106def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
107 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000108
Rafael Espindola75269be2006-07-16 01:02:57 +0000109def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
110def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
111 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000112def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
113 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000114
115def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000116def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000117
Rafael Espindolad15c8922006-10-10 12:56:00 +0000118def SDTarmfmstat : SDTypeProfile<0, 0, []>;
119def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
120
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000121def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000122def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
123
Rafael Espindolad0dee772006-08-21 22:00:32 +0000124def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
125def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +0000126
Rafael Espindolab5093882006-10-07 14:24:52 +0000127def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +0000128def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000129def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +0000130def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +0000131def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000132def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +0000133def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000134def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000135
136def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindolaaa2a12f2006-10-06 20:33:26 +0000137def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
138 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000139
Rafael Espindolae04df412006-10-05 16:48:49 +0000140def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
141def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
142
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000143def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
144 "!ADJCALLSTACKUP $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000145 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000146
147def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
148 "!ADJCALLSTACKDOWN $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000149 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000150
Rafael Espindolaf8274c02006-10-19 13:45:00 +0000151def IMPLICIT_DEF_Int : InstARM<(ops IntRegs:$dst),
152 "@IMPLICIT_DEF $dst",
153 [(set IntRegs:$dst, (undef))]>;
154def IMPLICIT_DEF_FP : InstARM<(ops FPRegs:$dst), "@IMPLICIT_DEF $dst",
155 [(set FPRegs:$dst, (undef))]>;
156def IMPLICIT_DEF_DFP : InstARM<(ops DFPRegs:$dst), "@IMPLICIT_DEF $dst",
157 [(set DFPRegs:$dst, (undef))]>;
158
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000159let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000160 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000161}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000162
Rafael Espindolaf719c5f2006-10-16 21:10:32 +0000163let noResults = 1, Defs = [R0, R1, R2, R3, R14] in {
164 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", []>;
Rafael Espindolabad44072006-10-18 16:21:43 +0000165 def blx : InstARM<(ops IntRegs:$func, variable_ops), "blx $func", [(ARMcall IntRegs:$func)]>;
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000166}
Rafael Espindola75269be2006-07-16 01:02:57 +0000167
Rafael Espindola708cb602006-11-08 17:07:32 +0000168def LDR : InstARM<(ops IntRegs:$dst, op_addr_mode2:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000169 "ldr $dst, $addr",
Rafael Espindola708cb602006-11-08 17:07:32 +0000170 [(set IntRegs:$dst, (load addr_mode2:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000171
Rafael Espindola677ee832006-10-16 17:17:22 +0000172def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000173 "ldrb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000174 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
175
176def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000177 "ldrsb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000178 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
179
180def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000181 "ldrh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000182 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
183
184def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000185 "ldrsh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000186 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
187
Rafael Espindola708cb602006-11-08 17:07:32 +0000188def STR : InstARM<(ops IntRegs:$src, op_addr_mode2:$addr),
189 "str $src, $addr",
190 [(store IntRegs:$src, addr_mode2:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000191
Rafael Espindolab43efe82006-10-23 20:34:27 +0000192def STRB : InstARM<(ops IntRegs:$src, IntRegs:$addr),
193 "strb $src, [$addr]",
194 [(truncstorei8 IntRegs:$src, IntRegs:$addr)]>;
195
196def STRH : InstARM<(ops IntRegs:$src, IntRegs:$addr),
197 "strh $src, [$addr]",
198 [(truncstorei16 IntRegs:$src, IntRegs:$addr)]>;
199
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000200def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
201 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000202
Rafael Espindolab23dc142006-10-16 18:18:14 +0000203def ADD : Addr1BinOp<"add", add>;
204def ADCS : Addr1BinOp<"adcs", adde>;
205def ADDS : Addr1BinOp<"adds", addc>;
Rafael Espindola396b4a62006-10-09 17:18:28 +0000206
Rafael Espindolac3ed77e2006-08-17 17:09:40 +0000207// "LEA" forms of add
208def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
209 "add $dst, ${addr:arith}",
210 [(set IntRegs:$dst, iaddr:$addr)]>;
211
212
Rafael Espindolab23dc142006-10-16 18:18:14 +0000213def SUB : Addr1BinOp<"sub", sub>;
214def SBCS : Addr1BinOp<"sbcs", sube>;
215def SUBS : Addr1BinOp<"subs", subc>;
216def AND : Addr1BinOp<"and", and>;
217def EOR : Addr1BinOp<"eor", xor>;
218def ORR : Addr1BinOp<"orr", or>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000219
Rafael Espindolad0dee772006-08-21 22:00:32 +0000220let isTwoAddress = 1 in {
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000221 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
222 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindola29e48752006-08-24 17:19:08 +0000223 "mov$cc $dst, $true",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000224 [(set IntRegs:$dst, (armselect addr_mode1:$true,
225 IntRegs:$false, imm:$cc))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000226}
227
Rafael Espindola203922d2006-10-16 17:57:20 +0000228def MUL : IntBinOp<"mul", mul>;
Rafael Espindolac7829d62006-09-11 19:24:19 +0000229
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000230let Defs = [R0] in {
Rafael Espindola203922d2006-10-16 17:57:20 +0000231 def SMULL : IntBinOp<"smull r12,", mulhs>;
232 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000233}
234
Chris Lattneraaeede02006-10-24 16:47:57 +0000235let isTerminator = 1, isBranch = 1 in {
Rafael Espindola01dd97a2006-10-18 16:20:57 +0000236 def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
237 "b$cc $dst",
238 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000239
Rafael Espindola01dd97a2006-10-18 16:20:57 +0000240 def b : InstARM<(ops brtarget:$dst),
241 "b $dst",
242 [(br bb:$dst)]>;
243}
Rafael Espindola778769a2006-09-08 12:47:03 +0000244
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000245def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolad0dee772006-08-21 22:00:32 +0000246 "cmp $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000247 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000248
Rafael Espindolad15c8922006-10-10 12:56:00 +0000249// Floating Point Compare
Rafael Espindola3874a162006-10-13 13:14:59 +0000250def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
251 "fcmps $a, $b",
252 [(armcmp FPRegs:$a, FPRegs:$b)]>;
253
Rafael Espindola3874a162006-10-13 13:14:59 +0000254def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
255 "fcmpd $a, $b",
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000256 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
257
Rafael Espindolac31ee942006-10-17 13:13:23 +0000258// Floating Point Copy
259def FCPYS : InstARM<(ops FPRegs:$dst, FPRegs:$src), "fcpys $dst, $src", []>;
260
261def FCPYD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src), "fcpyd $dst, $src", []>;
262
Rafael Espindola53f78be2006-09-29 21:20:16 +0000263// Floating Point Conversion
264// We use bitconvert for moving the data between the register classes.
265// The format conversion is done with ARM specific nodes
266
267def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
268 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
269
270def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
271 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
272
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000273def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
274 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
275
Rafael Espindolae04df412006-10-05 16:48:49 +0000276def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
277 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
278
Rafael Espindola53f78be2006-09-29 21:20:16 +0000279def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
280 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000281
Rafael Espindola57d109f2006-10-10 18:55:14 +0000282def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
283 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
284
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000285def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
286 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000287
Rafael Espindola57d109f2006-10-10 18:55:14 +0000288def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
289 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
290
Rafael Espindolab5093882006-10-07 14:24:52 +0000291def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
292 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
293
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000294def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
295 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
296
Rafael Espindolab5093882006-10-07 14:24:52 +0000297def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
298 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
299
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000300def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
301 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
302
Rafael Espindola9e29ec32006-10-09 17:50:29 +0000303def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
304 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
305
306def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
307 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000308
Rafael Espindolad15c8922006-10-10 12:56:00 +0000309def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
310
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000311// Floating Point Arithmetic
Rafael Espindolae341d602006-10-16 18:39:22 +0000312def FADDS : FPBinOp<"fadds", fadd>;
313def FADDD : DFPBinOp<"faddd", fadd>;
314def FSUBS : FPBinOp<"fsubs", fsub>;
315def FSUBD : DFPBinOp<"fsubd", fsub>;
Rafael Espindolab5f1ff332006-10-10 19:35:01 +0000316
Rafael Espindola39682632006-10-17 20:45:22 +0000317def FNEGS : FPUnaryOp<"fnegs", fneg>;
318def FNEGD : DFPUnaryOp<"fnegd", fneg>;
319def FABSS : FPUnaryOp<"fabss", fabs>;
320def FABSD : DFPUnaryOp<"fabsd", fabs>;
Rafael Espindola99bf1332006-10-17 20:33:13 +0000321
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000322def FMULS : FPBinOp<"fmuls", fmul>;
Rafael Espindolae341d602006-10-16 18:39:22 +0000323def FMULD : DFPBinOp<"fmuld", fmul>;
Rafael Espindolaafdd47ac2006-10-16 21:50:04 +0000324def FDIVS : FPBinOp<"fdivs", fdiv>;
325def FDIVD : DFPBinOp<"fdivd", fdiv>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000326
327// Floating Point Load
Rafael Espindola19398ec2006-10-17 18:04:53 +0000328def FLDS : InstARM<(ops FPRegs:$dst, op_addr_mode5:$addr),
329 "flds $dst, $addr",
330 [(set FPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000331
Rafael Espindola19398ec2006-10-17 18:04:53 +0000332def FLDD : InstARM<(ops DFPRegs:$dst, op_addr_mode5:$addr),
333 "fldd $dst, $addr",
334 [(set DFPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindolaf719c5f2006-10-16 21:10:32 +0000335
Rafael Espindola418c8e62006-10-17 13:36:07 +0000336// Floating Point Store
Rafael Espindola19398ec2006-10-17 18:04:53 +0000337def FSTS : InstARM<(ops FPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola2d7d1422006-10-17 18:29:14 +0000338 "fsts $src, $addr",
Rafael Espindola19398ec2006-10-17 18:04:53 +0000339 [(store FPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +0000340
Rafael Espindola19398ec2006-10-17 18:04:53 +0000341def FSTD : InstARM<(ops DFPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola2d7d1422006-10-17 18:29:14 +0000342 "fstd $src, $addr",
Rafael Espindola19398ec2006-10-17 18:04:53 +0000343 [(store DFPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +0000344
Rafael Espindolaf719c5f2006-10-16 21:10:32 +0000345def : Pat<(ARMcall tglobaladdr:$dst),
346 (bl tglobaladdr:$dst)>;
347
348def : Pat<(ARMcall texternalsym:$dst),
349 (bl texternalsym:$dst)>;
Rafael Espindola336d62e2006-10-19 17:05:03 +0000350
351def : Pat<(extloadi8 IntRegs:$addr),
352 (LDRB IntRegs:$addr)>;
353def : Pat<(extloadi16 IntRegs:$addr),
354 (LDRH IntRegs:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +0000355
356// zextload bool -> zextload byte
357def : Pat<(i32 (zextloadi1 IntRegs:$addr)), (LDRB IntRegs:$addr)>;
358def : Pat<(i32 (zextloadi1 IntRegs:$addr)), (LDRB IntRegs:$addr)>;
359
360// truncstore bool -> truncstore byte.
361def : Pat<(truncstorei1 IntRegs:$src, IntRegs:$addr),
362 (STRB IntRegs:$addr, IntRegs:$src)>;
363def : Pat<(truncstorei1 IntRegs:$src, IntRegs:$addr),
364 (STRB IntRegs:$addr, IntRegs:$src)>;