| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the "Instituto Nokia de Tecnologia" and |
| 6 | // is distributed under the University of Illinois Open Source |
| 7 | // License. See LICENSE.TXT for details. |
| 8 | // |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | // |
| 11 | // This file describes the ARM instructions in TableGen format. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 15 | // Address operands |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 16 | def op_addr_mode1 : Operand<iPTR> { |
| 17 | let PrintMethod = "printAddrMode1"; |
| Rafael Espindola | 3130a75 | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 18 | let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm); |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 19 | } |
| 20 | |
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame^] | 21 | def op_addr_mode2 : Operand<iPTR> { |
| 22 | let PrintMethod = "printAddrMode2"; |
| 23 | let MIOperandInfo = (ops ptr_rc, i32imm); |
| 24 | } |
| 25 | |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 26 | def op_addr_mode5 : Operand<iPTR> { |
| 27 | let PrintMethod = "printAddrMode5"; |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 28 | let MIOperandInfo = (ops ptr_rc, i32imm); |
| 29 | } |
| 30 | |
| Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 31 | def memri : Operand<iPTR> { |
| 32 | let PrintMethod = "printMemRegImm"; |
| Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 33 | let MIOperandInfo = (ops i32imm, ptr_rc); |
| 34 | } |
| 35 | |
| Rafael Espindola | e40a7e2 | 2006-07-10 01:41:35 +0000 | [diff] [blame] | 36 | // Define ARM specific addressing mode. |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 37 | //Addressing Mode 1: data processing operands |
| Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 38 | def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl], |
| 39 | []>; |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 40 | |
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame^] | 41 | //Addressing Mode 2: Load and Store Word or Unsigned Byte |
| 42 | def addr_mode2 : ComplexPattern<iPTR, 2, "SelectAddrMode2", [], []>; |
| 43 | |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 44 | //Addressing Mode 5: VFP load/store |
| 45 | def addr_mode5 : ComplexPattern<iPTR, 2, "SelectAddrMode5", [], []>; |
| 46 | |
| Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 47 | //register plus/minus 12 bit offset |
| Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 48 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>; |
| Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 49 | //register plus scaled register |
| Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 50 | //def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>; |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 51 | |
| 52 | //===----------------------------------------------------------------------===// |
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 53 | // Instruction Class Templates |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 54 | //===----------------------------------------------------------------------===// |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 55 | class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction { |
| 56 | let Namespace = "ARM"; |
| 57 | |
| 58 | dag OperandList = ops; |
| 59 | let AsmString = asmstr; |
| 60 | let Pattern = pattern; |
| 61 | } |
| 62 | |
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 63 | class IntBinOp<string OpcStr, SDNode OpNode> : |
| 64 | InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b), |
| 65 | !strconcat(OpcStr, " $dst, $a, $b"), |
| 66 | [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>; |
| 67 | |
| Rafael Espindola | f63752f | 2006-10-16 18:32:36 +0000 | [diff] [blame] | 68 | class FPBinOp<string OpcStr, SDNode OpNode> : |
| 69 | InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b), |
| 70 | !strconcat(OpcStr, " $dst, $a, $b"), |
| 71 | [(set FPRegs:$dst, (OpNode FPRegs:$a, FPRegs:$b))]>; |
| 72 | |
| Rafael Espindola | e341d60 | 2006-10-16 18:39:22 +0000 | [diff] [blame] | 73 | class DFPBinOp<string OpcStr, SDNode OpNode> : |
| 74 | InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b), |
| 75 | !strconcat(OpcStr, " $dst, $a, $b"), |
| 76 | [(set DFPRegs:$dst, (OpNode DFPRegs:$a, DFPRegs:$b))]>; |
| 77 | |
| Rafael Espindola | 3968263 | 2006-10-17 20:45:22 +0000 | [diff] [blame] | 78 | class FPUnaryOp<string OpcStr, SDNode OpNode> : |
| 79 | InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 80 | !strconcat(OpcStr, " $dst, $src"), |
| 81 | [(set FPRegs:$dst, (OpNode FPRegs:$src))]>; |
| 82 | |
| 83 | class DFPUnaryOp<string OpcStr, SDNode OpNode> : |
| 84 | InstARM<(ops DFPRegs:$dst, DFPRegs:$src), |
| 85 | !strconcat(OpcStr, " $dst, $src"), |
| 86 | [(set DFPRegs:$dst, (OpNode DFPRegs:$src))]>; |
| 87 | |
| Rafael Espindola | b23dc14 | 2006-10-16 18:18:14 +0000 | [diff] [blame] | 88 | class Addr1BinOp<string OpcStr, SDNode OpNode> : |
| 89 | InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
| 90 | !strconcat(OpcStr, " $dst, $a, $b"), |
| 91 | [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>; |
| 92 | |
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 93 | //===----------------------------------------------------------------------===// |
| 94 | // Instructions |
| 95 | //===----------------------------------------------------------------------===// |
| 96 | |
| Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 97 | def brtarget : Operand<OtherVT>; |
| 98 | |
| Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 99 | // Operand for printing out a condition code. |
| 100 | let PrintMethod = "printCCOperand" in |
| 101 | def CCOp : Operand<i32>; |
| 102 | |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 103 | def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| Evan Cheng | 81b645a | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 104 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq, |
| 105 | [SDNPHasChain, SDNPOutFlag]>; |
| 106 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq, |
| 107 | [SDNPHasChain, SDNPOutFlag]>; |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 108 | |
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 109 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
| 110 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 111 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| Rafael Espindola | a94b9e3 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 112 | def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet, |
| 113 | [SDNPHasChain, SDNPOptInFlag]>; |
| Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 114 | |
| 115 | def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>; |
| Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 116 | def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>; |
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 117 | |
| Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 118 | def SDTarmfmstat : SDTypeProfile<0, 0, []>; |
| 119 | def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>; |
| 120 | |
| Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 121 | def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 122 | def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>; |
| 123 | |
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 124 | def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 125 | def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>; |
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 126 | |
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 127 | def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>; |
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 128 | def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>; |
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 129 | def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>; |
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 130 | def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>; |
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 131 | def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>; |
| Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 132 | def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>; |
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 133 | def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>; |
| Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 134 | def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>; |
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 135 | |
| 136 | def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>; |
| Rafael Espindola | aa2a12f | 2006-10-06 20:33:26 +0000 | [diff] [blame] | 137 | def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd, |
| 138 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 139 | |
| Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 140 | def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>; |
| 141 | def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>; |
| 142 | |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 143 | def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt), |
| 144 | "!ADJCALLSTACKUP $amt", |
| Chris Lattner | 8c9422c | 2006-10-12 18:00:26 +0000 | [diff] [blame] | 145 | [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>; |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 146 | |
| 147 | def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt), |
| 148 | "!ADJCALLSTACKDOWN $amt", |
| Chris Lattner | 8c9422c | 2006-10-12 18:00:26 +0000 | [diff] [blame] | 149 | [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>; |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 150 | |
| Rafael Espindola | f8274c0 | 2006-10-19 13:45:00 +0000 | [diff] [blame] | 151 | def IMPLICIT_DEF_Int : InstARM<(ops IntRegs:$dst), |
| 152 | "@IMPLICIT_DEF $dst", |
| 153 | [(set IntRegs:$dst, (undef))]>; |
| 154 | def IMPLICIT_DEF_FP : InstARM<(ops FPRegs:$dst), "@IMPLICIT_DEF $dst", |
| 155 | [(set FPRegs:$dst, (undef))]>; |
| 156 | def IMPLICIT_DEF_DFP : InstARM<(ops DFPRegs:$dst), "@IMPLICIT_DEF $dst", |
| 157 | [(set DFPRegs:$dst, (undef))]>; |
| 158 | |
| Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 159 | let isReturn = 1 in { |
| Rafael Espindola | a94b9e3 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 160 | def bx: InstARM<(ops), "bx r14", [(retflag)]>; |
| Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 161 | } |
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 162 | |
| Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 163 | let noResults = 1, Defs = [R0, R1, R2, R3, R14] in { |
| 164 | def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", []>; |
| Rafael Espindola | bad4407 | 2006-10-18 16:21:43 +0000 | [diff] [blame] | 165 | def blx : InstARM<(ops IntRegs:$func, variable_ops), "blx $func", [(ARMcall IntRegs:$func)]>; |
| Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 166 | } |
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 167 | |
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame^] | 168 | def LDR : InstARM<(ops IntRegs:$dst, op_addr_mode2:$addr), |
| Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 169 | "ldr $dst, $addr", |
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame^] | 170 | [(set IntRegs:$dst, (load addr_mode2:$addr))]>; |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 171 | |
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 172 | def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
| Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 173 | "ldrb $dst, [$addr]", |
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 174 | [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>; |
| 175 | |
| 176 | def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
| Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 177 | "ldrsb $dst, [$addr]", |
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 178 | [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>; |
| 179 | |
| 180 | def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
| Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 181 | "ldrh $dst, [$addr]", |
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 182 | [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>; |
| 183 | |
| 184 | def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr), |
| Rafael Espindola | c4abf8d | 2006-10-16 17:38:12 +0000 | [diff] [blame] | 185 | "ldrsh $dst, [$addr]", |
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 186 | [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>; |
| 187 | |
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame^] | 188 | def STR : InstARM<(ops IntRegs:$src, op_addr_mode2:$addr), |
| 189 | "str $src, $addr", |
| 190 | [(store IntRegs:$src, addr_mode2:$addr)]>; |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 191 | |
| Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 192 | def STRB : InstARM<(ops IntRegs:$src, IntRegs:$addr), |
| 193 | "strb $src, [$addr]", |
| 194 | [(truncstorei8 IntRegs:$src, IntRegs:$addr)]>; |
| 195 | |
| 196 | def STRH : InstARM<(ops IntRegs:$src, IntRegs:$addr), |
| 197 | "strh $src, [$addr]", |
| 198 | [(truncstorei16 IntRegs:$src, IntRegs:$addr)]>; |
| 199 | |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 200 | def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src), |
| 201 | "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>; |
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 202 | |
| Rafael Espindola | b23dc14 | 2006-10-16 18:18:14 +0000 | [diff] [blame] | 203 | def ADD : Addr1BinOp<"add", add>; |
| 204 | def ADCS : Addr1BinOp<"adcs", adde>; |
| 205 | def ADDS : Addr1BinOp<"adds", addc>; |
| Rafael Espindola | 396b4a6 | 2006-10-09 17:18:28 +0000 | [diff] [blame] | 206 | |
| Rafael Espindola | c3ed77e | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 207 | // "LEA" forms of add |
| 208 | def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr), |
| 209 | "add $dst, ${addr:arith}", |
| 210 | [(set IntRegs:$dst, iaddr:$addr)]>; |
| 211 | |
| 212 | |
| Rafael Espindola | b23dc14 | 2006-10-16 18:18:14 +0000 | [diff] [blame] | 213 | def SUB : Addr1BinOp<"sub", sub>; |
| 214 | def SBCS : Addr1BinOp<"sbcs", sube>; |
| 215 | def SUBS : Addr1BinOp<"subs", subc>; |
| 216 | def AND : Addr1BinOp<"and", and>; |
| 217 | def EOR : Addr1BinOp<"eor", xor>; |
| 218 | def ORR : Addr1BinOp<"orr", or>; |
| Rafael Espindola | 4443c7d | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 219 | |
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 220 | let isTwoAddress = 1 in { |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 221 | def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false, |
| 222 | op_addr_mode1:$true, CCOp:$cc), |
| Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 223 | "mov$cc $dst, $true", |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 224 | [(set IntRegs:$dst, (armselect addr_mode1:$true, |
| 225 | IntRegs:$false, imm:$cc))]>; |
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 226 | } |
| 227 | |
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 228 | def MUL : IntBinOp<"mul", mul>; |
| Rafael Espindola | c7829d6 | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 229 | |
| Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 230 | let Defs = [R0] in { |
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 231 | def SMULL : IntBinOp<"smull r12,", mulhs>; |
| 232 | def UMULL : IntBinOp<"umull r12,", mulhu>; |
| Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 233 | } |
| 234 | |
| Chris Lattner | aaeede0 | 2006-10-24 16:47:57 +0000 | [diff] [blame] | 235 | let isTerminator = 1, isBranch = 1 in { |
| Rafael Espindola | 01dd97a | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 236 | def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc), |
| 237 | "b$cc $dst", |
| 238 | [(armbr bb:$dst, imm:$cc)]>; |
| Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 239 | |
| Rafael Espindola | 01dd97a | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 240 | def b : InstARM<(ops brtarget:$dst), |
| 241 | "b $dst", |
| 242 | [(br bb:$dst)]>; |
| 243 | } |
| Rafael Espindola | 778769a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 244 | |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 245 | def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b), |
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 246 | "cmp $a, $b", |
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 247 | [(armcmp IntRegs:$a, addr_mode1:$b)]>; |
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 248 | |
| Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 249 | // Floating Point Compare |
| Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 250 | def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b), |
| 251 | "fcmps $a, $b", |
| 252 | [(armcmp FPRegs:$a, FPRegs:$b)]>; |
| 253 | |
| Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 254 | def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b), |
| 255 | "fcmpd $a, $b", |
| Rafael Espindola | d1a4ea4 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 256 | [(armcmp DFPRegs:$a, DFPRegs:$b)]>; |
| 257 | |
| Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 258 | // Floating Point Copy |
| 259 | def FCPYS : InstARM<(ops FPRegs:$dst, FPRegs:$src), "fcpys $dst, $src", []>; |
| 260 | |
| 261 | def FCPYD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src), "fcpyd $dst, $src", []>; |
| 262 | |
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 263 | // Floating Point Conversion |
| 264 | // We use bitconvert for moving the data between the register classes. |
| 265 | // The format conversion is done with ARM specific nodes |
| 266 | |
| 267 | def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src), |
| 268 | "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>; |
| 269 | |
| 270 | def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src), |
| 271 | "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>; |
| 272 | |
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 273 | def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src), |
| 274 | "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>; |
| 275 | |
| Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 276 | def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1), |
| 277 | "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>; |
| 278 | |
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 279 | def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 280 | "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>; |
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 281 | |
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 282 | def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 283 | "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>; |
| 284 | |
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 285 | def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 286 | "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>; |
| Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 287 | |
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 288 | def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src), |
| 289 | "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>; |
| 290 | |
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 291 | def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 292 | "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>; |
| 293 | |
| Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 294 | def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 295 | "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>; |
| 296 | |
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 297 | def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 298 | "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>; |
| 299 | |
| Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 300 | def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src), |
| 301 | "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>; |
| 302 | |
| Rafael Espindola | 9e29ec3 | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 303 | def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 304 | "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
| 305 | |
| 306 | def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src), |
| 307 | "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
| Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 308 | |
| Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 309 | def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>; |
| 310 | |
| Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 311 | // Floating Point Arithmetic |
| Rafael Espindola | e341d60 | 2006-10-16 18:39:22 +0000 | [diff] [blame] | 312 | def FADDS : FPBinOp<"fadds", fadd>; |
| 313 | def FADDD : DFPBinOp<"faddd", fadd>; |
| 314 | def FSUBS : FPBinOp<"fsubs", fsub>; |
| 315 | def FSUBD : DFPBinOp<"fsubd", fsub>; |
| Rafael Espindola | b5f1ff33 | 2006-10-10 19:35:01 +0000 | [diff] [blame] | 316 | |
| Rafael Espindola | 3968263 | 2006-10-17 20:45:22 +0000 | [diff] [blame] | 317 | def FNEGS : FPUnaryOp<"fnegs", fneg>; |
| 318 | def FNEGD : DFPUnaryOp<"fnegd", fneg>; |
| 319 | def FABSS : FPUnaryOp<"fabss", fabs>; |
| 320 | def FABSD : DFPUnaryOp<"fabsd", fabs>; |
| Rafael Espindola | 99bf133 | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 321 | |
| Rafael Espindola | f63752f | 2006-10-16 18:32:36 +0000 | [diff] [blame] | 322 | def FMULS : FPBinOp<"fmuls", fmul>; |
| Rafael Espindola | e341d60 | 2006-10-16 18:39:22 +0000 | [diff] [blame] | 323 | def FMULD : DFPBinOp<"fmuld", fmul>; |
| Rafael Espindola | afdd47ac | 2006-10-16 21:50:04 +0000 | [diff] [blame] | 324 | def FDIVS : FPBinOp<"fdivs", fdiv>; |
| 325 | def FDIVD : DFPBinOp<"fdivd", fdiv>; |
| Rafael Espindola | 58c368b | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 326 | |
| 327 | // Floating Point Load |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 328 | def FLDS : InstARM<(ops FPRegs:$dst, op_addr_mode5:$addr), |
| 329 | "flds $dst, $addr", |
| 330 | [(set FPRegs:$dst, (load addr_mode5:$addr))]>; |
| Rafael Espindola | 58c368b | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 331 | |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 332 | def FLDD : InstARM<(ops DFPRegs:$dst, op_addr_mode5:$addr), |
| 333 | "fldd $dst, $addr", |
| 334 | [(set DFPRegs:$dst, (load addr_mode5:$addr))]>; |
| Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 335 | |
| Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 336 | // Floating Point Store |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 337 | def FSTS : InstARM<(ops FPRegs:$src, op_addr_mode5:$addr), |
| Rafael Espindola | 2d7d142 | 2006-10-17 18:29:14 +0000 | [diff] [blame] | 338 | "fsts $src, $addr", |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 339 | [(store FPRegs:$src, addr_mode5:$addr)]>; |
| Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 340 | |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 341 | def FSTD : InstARM<(ops DFPRegs:$src, op_addr_mode5:$addr), |
| Rafael Espindola | 2d7d142 | 2006-10-17 18:29:14 +0000 | [diff] [blame] | 342 | "fstd $src, $addr", |
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 343 | [(store DFPRegs:$src, addr_mode5:$addr)]>; |
| Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 344 | |
| Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 345 | def : Pat<(ARMcall tglobaladdr:$dst), |
| 346 | (bl tglobaladdr:$dst)>; |
| 347 | |
| 348 | def : Pat<(ARMcall texternalsym:$dst), |
| 349 | (bl texternalsym:$dst)>; |
| Rafael Espindola | 336d62e | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 350 | |
| 351 | def : Pat<(extloadi8 IntRegs:$addr), |
| 352 | (LDRB IntRegs:$addr)>; |
| 353 | def : Pat<(extloadi16 IntRegs:$addr), |
| 354 | (LDRH IntRegs:$addr)>; |
| Rafael Espindola | 0cd8d14 | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 355 | |
| 356 | // zextload bool -> zextload byte |
| 357 | def : Pat<(i32 (zextloadi1 IntRegs:$addr)), (LDRB IntRegs:$addr)>; |
| 358 | def : Pat<(i32 (zextloadi1 IntRegs:$addr)), (LDRB IntRegs:$addr)>; |
| 359 | |
| 360 | // truncstore bool -> truncstore byte. |
| 361 | def : Pat<(truncstorei1 IntRegs:$src, IntRegs:$addr), |
| 362 | (STRB IntRegs:$addr, IntRegs:$src)>; |
| 363 | def : Pat<(truncstorei1 IntRegs:$src, IntRegs:$addr), |
| 364 | (STRB IntRegs:$addr, IntRegs:$src)>; |