blob: d56f9cd06cdfb3b7a95c1a38421aab6dd0ccb9f1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// Interface definition of the TargetLowering class that is common
Tom Stellard75aadc22012-12-11 21:25:42 +000012/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000016#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000019#include "AMDGPU.h"
Matt Arsenaulte622dc32017-04-11 22:29:24 +000020#include "llvm/CodeGen/CallingConvLower.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000021#include "llvm/CodeGen/TargetLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022
23namespace llvm {
24
Tom Stellardc026e8b2013-06-28 15:47:08 +000025class AMDGPUMachineFunction;
Tom Stellard5bfbae52018-07-11 20:59:01 +000026class AMDGPUSubtarget;
Matt Arsenault8623e8d2017-08-03 23:00:29 +000027struct ArgDescriptor;
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29class AMDGPUTargetLowering : public TargetLowering {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000030private:
Tom Stellard5bfbae52018-07-11 20:59:01 +000031 const AMDGPUSubtarget *Subtarget;
Tom Stellardc5a154d2018-06-28 23:47:12 +000032
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000033 /// \returns AMDGPUISD::FFBH_U32 node if the incoming \p Op may have been
34 /// legalized from a smaller type VT. Need to match pre-legalized type because
35 /// the generic legalization inserts the add/sub between the select and
36 /// compare.
Wei Ding5676aca2017-10-12 19:37:14 +000037 SDValue getFFBX_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL, unsigned Opc) const;
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000038
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000039public:
Matt Arsenault4f6318f2017-11-06 17:04:37 +000040 static unsigned numBitsUnsigned(SDValue Op, SelectionDAG &DAG);
41 static unsigned numBitsSigned(SDValue Op, SelectionDAG &DAG);
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000042
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000043protected:
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000044 AMDGPUAS AMDGPUASI;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000045
Tom Stellardd86003e2013-08-14 23:25:00 +000046 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
47 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000048 /// Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000049 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000050
Matt Arsenault16e31332014-09-10 21:44:27 +000051 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000052 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
53 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000054 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000055 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000056
Matt Arsenaultb5d23272017-03-24 20:04:18 +000057 SDValue LowerFROUND32_16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000058 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
59 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000060 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault7121bed2018-08-16 17:07:52 +000061 SDValue LowerFLOG(SDValue Op, SelectionDAG &DAG,
Vedran Mileticad21f262017-11-27 13:26:38 +000062 double Log2BaseInverted) const;
Matt Arsenault7121bed2018-08-16 17:07:52 +000063 SDValue lowerFEXP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000064
Wei Ding5676aca2017-10-12 19:37:14 +000065 SDValue LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf058d672016-01-11 16:50:29 +000066
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000067 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000068 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000069 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000070 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000071
Matt Arsenaultc9961752014-10-03 23:54:56 +000072 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard94c21bc2016-11-01 16:31:48 +000073 SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultc9961752014-10-03 23:54:56 +000074 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
75 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
76
Matt Arsenault14d46452014-06-15 20:23:38 +000077 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
78
Matt Arsenault6e3a4512016-01-18 22:01:13 +000079protected:
Matt Arsenault8af47a02016-07-01 22:55:55 +000080 bool shouldCombineMemoryType(EVT VT) const;
Matt Arsenault327bb5a2016-07-01 22:47:50 +000081 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultca3976f2014-07-15 02:06:31 +000082 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultb3463552017-07-15 05:52:59 +000083 SDValue performAssertSZExtCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000084
85 SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL,
86 unsigned Opc, SDValue LHS,
87 uint32_t ValLo, uint32_t ValHi) const;
Matt Arsenault24692112015-07-14 18:20:33 +000088 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000089 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000090 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault762d4982018-05-09 18:37:39 +000091 SDValue performTruncateCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000092 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2712d4a2016-08-27 01:32:27 +000093 SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
94 SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const;
95 SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Wei Ding5676aca2017-10-12 19:37:14 +000096 SDValue performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000097 SDValue RHS, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000098 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000099
100 bool isConstantCostlierToNegate(SDValue N) const;
Matt Arsenault2529fba2017-01-12 00:09:34 +0000101 SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9dba9bd2017-02-02 02:27:04 +0000102 SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +0000103 SDValue performRcpCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +0000104
Matt Arsenaultc9df7942014-06-11 03:29:54 +0000105 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +0000106
Tom Stellard067c8152014-07-21 14:01:14 +0000107 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
108 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000109
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000110 /// Return 64-bit value Op as two 32-bit integers.
111 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
112 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000113 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
114 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000115
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000116 /// Split a vector load into 2 loads of half the vector.
Matt Arsenault83e60582014-07-24 17:10:35 +0000117 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
118
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000119 /// Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +0000120 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000121
Tom Stellard2ffc3302013-08-26 15:05:44 +0000122 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +0000123 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +0000124 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000125 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000126 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
127 SmallVectorImpl<SDValue> &Results) const;
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000128
129 void analyzeFormalArgumentsCompute(
130 CCState &State,
131 const SmallVectorImpl<ISD::InputArg> &Ins) const;
132
Tom Stellard75aadc22012-12-11 21:25:42 +0000133public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000134 AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000135
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000136 bool mayIgnoreSignedZero(SDValue Op) const {
Matt Arsenault74a576e2017-01-25 06:27:02 +0000137 if (getTargetMachine().Options.NoSignedZerosFPMath)
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000138 return true;
139
Amara Emersond28f0cd42017-05-01 15:17:51 +0000140 const auto Flags = Op.getNode()->getFlags();
141 if (Flags.isDefined())
142 return Flags.hasNoSignedZeros();
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000143
144 return false;
145 }
146
Matt Arsenault67a98152018-05-16 11:47:30 +0000147 static inline SDValue stripBitcast(SDValue Val) {
148 return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val;
149 }
150
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000151 static bool allUsesHaveSourceMods(const SDNode *N,
152 unsigned CostThreshold = 4);
Craig Topper5656db42014-04-29 07:57:24 +0000153 bool isFAbsFree(EVT VT) const override;
154 bool isFNegFree(EVT VT) const override;
155 bool isTruncateFree(EVT Src, EVT Dest) const override;
156 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000157
Craig Topper5656db42014-04-29 07:57:24 +0000158 bool isZExtFree(Type *Src, Type *Dest) const override;
159 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000160 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000161
Craig Topper5656db42014-04-29 07:57:24 +0000162 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000163
Mehdi Amini44ede332015-07-09 02:09:04 +0000164 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000165 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000166
167 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
168 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000169 bool shouldReduceLoadWidth(SDNode *Load,
170 ISD::LoadExtType ExtType,
171 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000172
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000173 bool isLoadBitCastBeneficial(EVT, EVT) const final;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000174
175 bool storeOfVectorConstantIsCheap(EVT MemVT,
176 unsigned NumElem,
177 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000178 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000179 bool isCheapToSpeculateCttz() const override;
180 bool isCheapToSpeculateCtlz() const override;
181
Matt Arsenault4cc0b852018-03-05 16:25:10 +0000182 bool isSDNodeAlwaysUniform(const SDNode *N) const override;
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000183 static CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000184 static CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC, bool IsVarArg);
185
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000186 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper5656db42014-04-29 07:57:24 +0000187 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000188 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
189 SelectionDAG &DAG) const override;
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000190
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000191 SDValue addTokenForArgument(SDValue Chain,
192 SelectionDAG &DAG,
193 MachineFrameInfo &MFI,
194 int ClobberedFI) const;
195
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000196 SDValue lowerUnhandledCall(CallLoweringInfo &CLI,
197 SmallVectorImpl<SDValue> &InVals,
198 StringRef Reason) const;
Craig Topper5656db42014-04-29 07:57:24 +0000199 SDValue LowerCall(CallLoweringInfo &CLI,
200 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000201
Matt Arsenault19c54882015-08-26 18:37:13 +0000202 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
203 SelectionDAG &DAG) const;
204
Craig Topper5656db42014-04-29 07:57:24 +0000205 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000206 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000207 void ReplaceNodeResults(SDNode * N,
208 SmallVectorImpl<SDValue> &Results,
209 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000210
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000211 SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000212 SDValue RHS, SDValue True, SDValue False,
213 SDValue CC, DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000214
Craig Topper5656db42014-04-29 07:57:24 +0000215 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000216
Mark Searlese4f067e2017-12-19 19:26:23 +0000217 // FIXME: Turn off MergeConsecutiveStores() before Instruction Selection
218 // for AMDGPU.
219 // A commit ( git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@319036
220 // 91177308-0d34-0410-b5e6-96231b3b80d8 ) turned on
221 // MergeConsecutiveStores() before Instruction Selection for all targets.
222 // Enough AMDGPU compiles go into an infinite loop ( MergeConsecutiveStores()
223 // merges two stores; LegalizeStoreOps() un-merges; MergeConsecutiveStores()
224 // re-merges, etc. ) to warrant turning it off for now.
225 bool mergeStoresAfterLegalization() const override { return false; }
226
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000227 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
228 return true;
229 }
Evandro Menezes21f9ce12016-11-10 23:31:06 +0000230 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
231 int &RefinementSteps, bool &UseOneConstNR,
232 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +0000233 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
234 int &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000235
Craig Topper5656db42014-04-29 07:57:24 +0000236 virtual SDNode *PostISelFolding(MachineSDNode *N,
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000237 SelectionDAG &DAG) const = 0;
Christian Konigd910b7d2013-02-26 17:52:16 +0000238
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000239 /// Determine which of the bits specified in \p Mask are known to be
Tom Stellard75aadc22012-12-11 21:25:42 +0000240 /// either zero or one and return them in the \p KnownZero and \p KnownOne
241 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000242 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000243 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000244 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000245 const SelectionDAG &DAG,
246 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000247
Simon Pilgrim3c81c34d2017-03-31 13:54:09 +0000248 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts,
249 const SelectionDAG &DAG,
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000250 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000251
Matt Arsenaultc3dc8e62018-08-03 18:27:52 +0000252 bool isKnownNeverNaNForTargetNode(SDValue Op,
253 const SelectionDAG &DAG,
254 bool SNaN = false,
255 unsigned Depth = 0) const override;
256
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000257 /// Helper function that adds Reg to the LiveIn list of the DAG's
Tom Stellardb02094e2014-07-21 15:45:01 +0000258 /// MachineFunction.
259 ///
Matt Arsenaulte0e68a72017-06-19 21:52:45 +0000260 /// \returns a RegisterSDNode representing Reg if \p RawReg is true, otherwise
261 /// a copy from the register.
262 SDValue CreateLiveInRegister(SelectionDAG &DAG,
263 const TargetRegisterClass *RC,
264 unsigned Reg, EVT VT,
265 const SDLoc &SL,
266 bool RawReg = false) const;
267 SDValue CreateLiveInRegister(SelectionDAG &DAG,
268 const TargetRegisterClass *RC,
269 unsigned Reg, EVT VT) const {
270 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()));
271 }
272
273 // Returns the raw live in register rather than a copy from it.
274 SDValue CreateLiveInRegisterRaw(SelectionDAG &DAG,
275 const TargetRegisterClass *RC,
276 unsigned Reg, EVT VT) const {
277 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()), true);
278 }
Tom Stellarddcb9f092015-07-09 21:20:37 +0000279
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000280 /// Similar to CreateLiveInRegister, except value maybe loaded from a stack
281 /// slot rather than passed in a register.
282 SDValue loadStackInputValue(SelectionDAG &DAG,
283 EVT VT,
284 const SDLoc &SL,
285 int64_t Offset) const;
286
287 SDValue storeStackInputValue(SelectionDAG &DAG,
288 const SDLoc &SL,
289 SDValue Chain,
290 SDValue StackPtr,
291 SDValue ArgVal,
292 int64_t Offset) const;
293
294 SDValue loadInputValue(SelectionDAG &DAG,
295 const TargetRegisterClass *RC,
296 EVT VT, const SDLoc &SL,
297 const ArgDescriptor &Arg) const;
298
Tom Stellarddcb9f092015-07-09 21:20:37 +0000299 enum ImplicitParameter {
Jan Veselyfea814d2016-06-21 20:46:20 +0000300 FIRST_IMPLICIT,
301 GRID_DIM = FIRST_IMPLICIT,
302 GRID_OFFSET,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000303 };
304
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000305 /// Helper function that returns the byte offset of the given
Tom Stellarddcb9f092015-07-09 21:20:37 +0000306 /// type of implicit parameter.
Matt Arsenault75e71922018-06-28 10:18:55 +0000307 uint32_t getImplicitParameterOffset(const MachineFunction &MF,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000308 const ImplicitParameter Param) const;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000309
310 AMDGPUAS getAMDGPUAS() const {
311 return AMDGPUASI;
312 }
Yaxun Liufd23a0c2017-04-24 18:26:27 +0000313
314 MVT getFenceOperandTy(const DataLayout &DL) const override {
315 return MVT::i32;
316 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000317};
318
319namespace AMDGPUISD {
320
Matthias Braund04893f2015-05-07 21:33:59 +0000321enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000322 // AMDIL ISD Opcodes
323 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000324 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000325 BRANCH_COND,
326 // End AMDIL ISD Opcodes
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000327
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000328 // Function call.
329 CALL,
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000330 TC_RETURN,
Matt Arsenault3e025382017-04-24 17:49:13 +0000331 TRAP,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000332
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000333 // Masked control flow nodes.
334 IF,
335 ELSE,
336 LOOP,
337
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000338 // A uniform kernel return that terminates the wavefront.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000339 ENDPGM,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000340
341 // Return to a shader part's epilog code.
342 RETURN_TO_EPILOG,
343
344 // Return with values from a non-entry function.
345 RET_FLAG,
346
Tom Stellard75aadc22012-12-11 21:25:42 +0000347 DWORDADDR,
348 FRACT,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000349
350 /// CLAMP value between 0.0 and 1.0. NaN clamped to 0, following clamp output
351 /// modifier behavior with dx10_enable.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000352 CLAMP,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000353
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000354 // This is SETCC with the full mask result which is used for a compare with a
Wei Ding07e03712016-07-28 16:42:13 +0000355 // result bit per item in the wavefront.
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000356 SETCC,
Tom Stellard8485fa02016-12-07 02:42:15 +0000357 SETREG,
358 // FP ops with input and output chain.
359 FMA_W_CHAIN,
360 FMUL_W_CHAIN,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000361
362 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
363 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000364 COS_HW,
365 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000366 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000367 FMIN_LEGACY,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000368 FMAX3,
369 SMAX3,
370 UMAX3,
371 FMIN3,
372 SMIN3,
373 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000374 FMED3,
375 SMED3,
376 UMED3,
Farhana Aleenc370d7b2018-07-16 18:19:59 +0000377 FDOT2,
Tom Stellard75aadc22012-12-11 21:25:42 +0000378 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000379 DIV_SCALE,
380 DIV_FMAS,
381 DIV_FIXUP,
Wei Ding4d3d4ca2017-02-24 23:00:29 +0000382 // For emitting ISD::FMAD when f32 denormals are enabled because mac/mad is
383 // treated as an illegal operation.
384 FMAD_FTZ,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000385 TRIG_PREOP, // 1 ULP max error for f64
386
387 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
388 // For f64, max error 2^29 ULP, handles denormals.
389 RCP,
390 RSQ,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000391 RCP_LEGACY,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000392 RSQ_LEGACY,
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +0000393 RCP_IFLAG,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000394 FMUL_LEGACY,
Matt Arsenault79963e82016-02-13 01:03:00 +0000395 RSQ_CLAMP,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000396 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000397 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000398 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000399 CARRY,
400 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000401 BFE_U32, // Extract range of bits with zero extension to 32-bits.
402 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000403 BFI, // (src0 & src1) | (~src0 & src2)
404 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000405 FFBH_U32, // ctlz with -1 if input is zero.
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000406 FFBH_I32,
Wei Ding5676aca2017-10-12 19:37:14 +0000407 FFBL_B32, // cttz with -1 if input is zero.
Tom Stellard50122a52014-04-07 19:45:41 +0000408 MUL_U24,
409 MUL_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000410 MULHI_U24,
411 MULHI_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000412 MAD_U24,
413 MAD_I24,
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000414 MAD_U64_U32,
415 MAD_I64_I32,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000416 MUL_LOHI_I24,
417 MUL_LOHI_U24,
Stanislav Mekhanoshin8fd3c4e2018-06-12 23:50:37 +0000418 PERM,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000419 TEXTURE_FETCH,
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000420 EXPORT, // exp on SI+
421 EXPORT_DONE, // exp on SI+ with done bit set
422 R600_EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000423 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000424 REGISTER_LOAD,
425 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000426 SAMPLE,
427 SAMPLEB,
428 SAMPLED,
429 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000430
431 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
432 CVT_F32_UBYTE0,
433 CVT_F32_UBYTE1,
434 CVT_F32_UBYTE2,
435 CVT_F32_UBYTE3,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000436
437 // Convert two float 32 numbers into a single register holding two packed f16
438 // with round to zero.
439 CVT_PKRTZ_F16_F32,
Marek Olsak13e47412018-01-31 20:18:04 +0000440 CVT_PKNORM_I16_F32,
441 CVT_PKNORM_U16_F32,
442 CVT_PK_I16_I32,
443 CVT_PK_U16_U32,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000444
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000445 // Same as the standard node, except the high bits of the resulting integer
446 // are known 0.
447 FP_TO_FP16,
448
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000449 // Wrapper around fp16 results that are known to zero the high bits.
450 FP16_ZEXT,
451
Tom Stellard880a80a2014-06-17 16:53:14 +0000452 /// This node is for VLIW targets and it is used to represent a vector
453 /// that is stored in consecutive registers with the same channel.
454 /// For example:
455 /// |X |Y|Z|W|
456 /// T0|v.x| | | |
457 /// T1|v.y| | | |
458 /// T2|v.z| | | |
459 /// T3|v.w| | | |
460 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000461 /// Pointer to the start of the shader's constant data.
462 CONST_DATA_PTR,
Marek Olsak2d825902017-04-28 20:21:58 +0000463 INIT_EXEC,
464 INIT_EXEC_FROM_INPUT,
Tom Stellardfc92e772015-05-12 14:18:14 +0000465 SENDMSG,
Jan Veselyd48445d2017-01-04 18:06:55 +0000466 SENDMSGHALT,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000467 INTERP_MOV,
468 INTERP_P1,
469 INTERP_P2,
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000470 PC_ADD_REL_OFFSET,
Matt Arsenault03006fd2016-07-19 16:27:56 +0000471 KILL,
Jan Veselyf1705042017-01-20 21:24:26 +0000472 DUMMY_CHAIN,
Tom Stellard9fa17912013-08-14 23:24:45 +0000473 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000474 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000475 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000476 TBUFFER_STORE_FORMAT,
David Stuttard70e8bc12017-06-22 16:29:22 +0000477 TBUFFER_STORE_FORMAT_X3,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000478 TBUFFER_STORE_FORMAT_D16,
David Stuttard70e8bc12017-06-22 16:29:22 +0000479 TBUFFER_LOAD_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000480 TBUFFER_LOAD_FORMAT_D16,
Tom Stellard354a43c2016-04-01 18:27:37 +0000481 ATOMIC_CMP_SWAP,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000482 ATOMIC_INC,
483 ATOMIC_DEC,
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000484 ATOMIC_LOAD_FADD,
485 ATOMIC_LOAD_FMIN,
486 ATOMIC_LOAD_FMAX,
Tom Stellard6f9ef142016-12-20 17:19:44 +0000487 BUFFER_LOAD,
488 BUFFER_LOAD_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000489 BUFFER_LOAD_FORMAT_D16,
Marek Olsak5cec6412017-11-09 01:52:48 +0000490 BUFFER_STORE,
491 BUFFER_STORE_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000492 BUFFER_STORE_FORMAT_D16,
Marek Olsak5cec6412017-11-09 01:52:48 +0000493 BUFFER_ATOMIC_SWAP,
494 BUFFER_ATOMIC_ADD,
495 BUFFER_ATOMIC_SUB,
496 BUFFER_ATOMIC_SMIN,
497 BUFFER_ATOMIC_UMIN,
498 BUFFER_ATOMIC_SMAX,
499 BUFFER_ATOMIC_UMAX,
500 BUFFER_ATOMIC_AND,
501 BUFFER_ATOMIC_OR,
502 BUFFER_ATOMIC_XOR,
503 BUFFER_ATOMIC_CMPSWAP,
Changpeng Fang4737e892018-01-18 22:08:53 +0000504
Tom Stellard75aadc22012-12-11 21:25:42 +0000505 LAST_AMDGPU_ISD_NUMBER
506};
507
508
509} // End namespace AMDGPUISD
510
Tom Stellard75aadc22012-12-11 21:25:42 +0000511} // End namespace llvm
512
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000513#endif