blob: b7c2999a7c74319385a3b508297589f26d30270f [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtin355103f2016-09-23 09:08:07 +00006//
7//===----------------------------------------------------------------------===//
8
9//===----------------------------------------------------------------------===//
10// VOP2 Classes
11//===----------------------------------------------------------------------===//
12
13class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
14 bits<8> vdst;
15 bits<9> src0;
16 bits<8> src1;
17
18 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
19 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
20 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
21 let Inst{30-25} = op;
22 let Inst{31} = 0x0; //encoding
23}
24
25class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
26 bits<8> vdst;
27 bits<9> src0;
28 bits<8> src1;
29 bits<32> imm;
30
31 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
32 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
33 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
34 let Inst{30-25} = op;
35 let Inst{31} = 0x0; // encoding
36 let Inst{63-32} = imm;
37}
38
Sam Koltona568e3d2016-12-22 12:57:41 +000039class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
40 bits<8> vdst;
41 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000042
Sam Koltona568e3d2016-12-22 12:57:41 +000043 let Inst{8-0} = 0xf9; // sdwa
44 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
45 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
46 let Inst{30-25} = op;
47 let Inst{31} = 0x0; // encoding
48}
49
Sam Koltonf7659d712017-05-23 10:08:55 +000050class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
51 bits<8> vdst;
52 bits<9> src1;
53
54 let Inst{8-0} = 0xf9; // sdwa
55 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
56 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
57 let Inst{30-25} = op;
58 let Inst{31} = 0x0; // encoding
59 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
60}
61
Valery Pykhtin355103f2016-09-23 09:08:07 +000062class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000063 VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> {
Valery Pykhtin355103f2016-09-23 09:08:07 +000064
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000065 let AsmOperands = P.Asm32;
Valery Pykhtin355103f2016-09-23 09:08:07 +000066
67 let Size = 4;
68 let mayLoad = 0;
69 let mayStore = 0;
70 let hasSideEffects = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +000071
72 let VOP2 = 1;
73 let VALU = 1;
74 let Uses = [EXEC];
75
76 let AsmVariantName = AMDGPUAsmVariants.Default;
Valery Pykhtin355103f2016-09-23 09:08:07 +000077}
78
79class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
80 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
81 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
82
83 let isPseudo = 0;
84 let isCodeGenOnly = 0;
85
Sam Koltona6792a32016-12-22 11:30:48 +000086 let Constraints = ps.Constraints;
87 let DisableEncoding = ps.DisableEncoding;
88
Valery Pykhtin355103f2016-09-23 09:08:07 +000089 // copy relevant pseudo op flags
90 let SubtargetPredicate = ps.SubtargetPredicate;
91 let AsmMatchConverter = ps.AsmMatchConverter;
92 let AsmVariantName = ps.AsmVariantName;
93 let Constraints = ps.Constraints;
94 let DisableEncoding = ps.DisableEncoding;
95 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +000096 let UseNamedOperandTable = ps.UseNamedOperandTable;
97 let Uses = ps.Uses;
Stanislav Mekhanoshinf6300472018-01-15 17:55:35 +000098 let Defs = ps.Defs;
Valery Pykhtin355103f2016-09-23 09:08:07 +000099}
100
Sam Koltona568e3d2016-12-22 12:57:41 +0000101class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
102 VOP_SDWA_Pseudo <OpName, P, pattern> {
103 let AsmMatchConverter = "cvtSdwaVOP2";
104}
105
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000106class VOP2_DPP_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
107 VOP_DPP_Pseudo <OpName, P, pattern> {
108}
109
110
Valery Pykhtin355103f2016-09-23 09:08:07 +0000111class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
112 list<dag> ret = !if(P.HasModifiers,
113 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000114 (node (P.Src0VT
115 !if(P.HasOMod,
116 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
117 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000118 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
119 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
120}
121
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000122multiclass VOP2Inst_e32<string opName,
123 VOPProfile P,
124 SDPatternOperator node = null_frag,
125 string revOp = opName,
126 bit GFX9Renamed = 0> {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000127 let renamedInGFX9 = GFX9Renamed in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000128 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000129 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000130 } // End renamedInGFX9 = GFX9Renamed
131}
Sam Koltona568e3d2016-12-22 12:57:41 +0000132
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000133multiclass VOP2Inst_e64<string opName,
134 VOPProfile P,
135 SDPatternOperator node = null_frag,
136 string revOp = opName,
137 bit GFX9Renamed = 0> {
138 let renamedInGFX9 = GFX9Renamed in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000139 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
140 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000141 } // End renamedInGFX9 = GFX9Renamed
Valery Pykhtin355103f2016-09-23 09:08:07 +0000142}
143
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000144multiclass VOP2Inst_sdwa<string opName,
145 VOPProfile P,
146 SDPatternOperator node = null_frag,
147 string revOp = opName,
148 bit GFX9Renamed = 0> {
149 let renamedInGFX9 = GFX9Renamed in {
150 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
151 } // End renamedInGFX9 = GFX9Renamed
152}
153
154multiclass VOP2Inst<string opName,
155 VOPProfile P,
156 SDPatternOperator node = null_frag,
157 string revOp = opName,
158 bit GFX9Renamed = 0> :
159 VOP2Inst_e32<opName, P, node, revOp, GFX9Renamed>,
160 VOP2Inst_e64<opName, P, node, revOp, GFX9Renamed>,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000161 VOP2Inst_sdwa<opName, P, node, revOp, GFX9Renamed> {
162 let renamedInGFX9 = GFX9Renamed in {
163 foreach _ = BoolToList<P.HasExtDPP>.ret in
164 def _dpp : VOP2_DPP_Pseudo <opName, P>;
165 }
166}
Konstantin Zhuravlyov9da26b22018-09-27 19:46:41 +0000167
Valery Pykhtin355103f2016-09-23 09:08:07 +0000168multiclass VOP2bInst <string opName,
169 VOPProfile P,
170 SDPatternOperator node = null_frag,
171 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000172 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000173 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000174 let renamedInGFX9 = GFX9Renamed in {
175 let SchedRW = [Write32Bit, WriteSALU] in {
176 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000177 def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000178 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000179
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000180 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
181 let AsmMatchConverter = "cvtSdwaVOP2b";
182 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000183 foreach _ = BoolToList<P.HasExtDPP>.ret in
184 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000185 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000186
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000187 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
188 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
189 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000190 }
191}
192
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000193class VOP2bInstAlias <VOP2_Pseudo ps, Instruction inst,
194 string OpName, string opnd> :
195 InstAlias <OpName#" "#!subst("vcc", opnd, ps.Pfl.Asm32),
196 (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0,
197 ps.Pfl.Src1RC32:$src1)>,
198 PredicateControl {
199}
200
201multiclass VOP2bInstAliases<VOP2_Pseudo ps, VOP2_Real inst, string OpName> {
202 def : VOP2bInstAlias<ps, inst, OpName, "vcc">;
203}
204
Valery Pykhtin355103f2016-09-23 09:08:07 +0000205multiclass VOP2eInst <string opName,
206 VOPProfile P,
207 SDPatternOperator node = null_frag,
208 string revOp = opName,
209 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
210
211 let SchedRW = [Write32Bit] in {
212 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
213 def _e32 : VOP2_Pseudo <opName, P>,
214 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000215
216 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
217 let AsmMatchConverter = "cvtSdwaVOP2b";
218 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000219
220 foreach _ = BoolToList<P.HasExtDPP>.ret in
221 def _dpp : VOP2_DPP_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000222 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000223
Valery Pykhtin355103f2016-09-23 09:08:07 +0000224 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
225 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
226 }
227}
228
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000229class VOP2eInstAlias <VOP2_Pseudo ps, Instruction inst, string opnd> :
230 InstAlias <ps.OpName#" "#ps.Pfl.Asm32#", "#opnd,
231 (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0,
232 ps.Pfl.Src1RC32:$src1)>,
233 PredicateControl {
234}
235
236multiclass VOP2eInstAliases<VOP2_Pseudo ps, VOP2_Real inst> {
237 def : VOP2eInstAlias<ps, inst, "vcc">;
238}
239
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000240class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000241 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
242 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000243 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000244
245 // Hack to stop printing _e64
246 let DstRC = RegisterOperand<VGPR_32>;
247 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000248}
249
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000250def VOP_MADAK_F16 : VOP_MADAK <f16>;
251def VOP_MADAK_F32 : VOP_MADAK <f32>;
252
253class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000254 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
255 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000256 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000257
258 // Hack to stop printing _e64
259 let DstRC = RegisterOperand<VGPR_32>;
260 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000261}
262
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000263def VOP_MADMK_F16 : VOP_MADMK <f16>;
264def VOP_MADMK_F32 : VOP_MADMK <f32>;
265
Matt Arsenault678e1112017-04-10 17:58:06 +0000266// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
267// and processing time but it makes it easier to convert to mad.
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000268class VOP_MAC <ValueType vt0, ValueType vt1=vt0> : VOPProfile <[vt0, vt1, vt1, vt0]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000269 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
270 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000271 0, HasModifiers, HasModifiers, HasOMod,
272 Src0Mod, Src1Mod, Src2Mod>.ret;
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000273 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000274 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000275 VGPR_32:$src2, // stub argument
Valery Pykhtin355103f2016-09-23 09:08:07 +0000276 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
277 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000278
Sam Kolton9772eb32017-01-11 11:46:30 +0000279 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
280 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000281 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000282 clampmod:$clamp, omod:$omod,
283 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000284 src0_sel:$src0_sel, src1_sel:$src1_sel);
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000285 let Asm32 = getAsm32<1, 2, vt0>.ret;
286 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt0>.ret;
287 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt0>.ret;
288 let AsmSDWA = getAsmSDWA<1, 2, vt0>.ret;
289 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt0>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000290 let HasSrc2 = 0;
291 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000292
Sam Koltona3ec5c12016-10-07 14:46:06 +0000293 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000294 let HasExtDPP = 1;
295 let HasExtSDWA = 1;
296 let HasExtSDWA9 = 0;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000297 let TieRegDPP = "$src2";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000298}
299
Konstantin Zhuravlyov7d424aa2018-09-27 19:24:05 +0000300def VOP_MAC_F16 : VOP_MAC <f16>;
301def VOP_MAC_F32 : VOP_MAC <f32>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000302
Valery Pykhtin355103f2016-09-23 09:08:07 +0000303// Write out to vcc or arbitrary SGPR.
Tim Renoufcfdfba92019-03-18 19:35:44 +0000304def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped], 0, /*EnableClamp=*/1> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000305 let Asm32 = "$vdst, vcc, $src0, $src1";
Tim Renoufcfdfba92019-03-18 19:35:44 +0000306 let Asm64 = "$vdst, $sdst, $src0, $src1$clamp";
Sam Koltone66365e2016-12-27 10:06:42 +0000307 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000308 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000309 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000310 let Outs32 = (outs DstRC:$vdst);
311 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
312}
313
314// Write out to vcc or arbitrary SGPR and read in from vcc or
315// arbitrary SGPR.
Tim Renoufcfdfba92019-03-18 19:35:44 +0000316def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], 0, /*EnableClamp=*/1> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000317 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
Tim Renoufcfdfba92019-03-18 19:35:44 +0000318 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2$clamp";
Sam Koltone66365e2016-12-27 10:06:42 +0000319 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000320 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000321 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000322 let Outs32 = (outs DstRC:$vdst);
323 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
324
325 // Suppress src2 implied by type since the 32-bit encoding uses an
326 // implicit VCC use.
327 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000328
Sam Koltonf7659d712017-05-23 10:08:55 +0000329 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
330 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000331 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000332 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000333 src0_sel:$src0_sel, src1_sel:$src1_sel);
334
Connor Abbott79f3ade2017-08-07 19:10:56 +0000335 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000336 Src0DPP:$src0,
337 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000338 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
339 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
340 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000341 let HasExtDPP = 1;
342 let HasExtSDWA = 1;
343 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000344}
345
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000346// Read in from vcc or arbitrary SGPR.
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000347def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], /*EnableF32SrcMods=*/1> {
Stanislav Mekhanoshin4f331cb2019-04-26 23:16:16 +0000348 let Asm32 = "$vdst, $src0, $src1";
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000349 let Asm64 = "$vdst, $src0_modifiers, $src1_modifiers, $src2";
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000350 let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
351 let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
352 let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
353
Valery Pykhtin355103f2016-09-23 09:08:07 +0000354 let Outs32 = (outs DstRC:$vdst);
355 let Outs64 = (outs DstRC:$vdst);
356
357 // Suppress src2 implied by type since the 32-bit encoding uses an
358 // implicit VCC use.
359 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000360
361 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
362 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
363 clampmod:$clamp,
364 dst_sel:$dst_sel, dst_unused:$dst_unused,
365 src0_sel:$src0_sel, src1_sel:$src1_sel);
366
367 let InsDPP = (ins DstRCDPP:$old,
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000368 Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
369 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +0000370 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
371 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
372 let HasExt = 1;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000373 let HasExtDPP = 1;
374 let HasExtSDWA = 1;
375 let HasExtSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000376}
377
378def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
379 let Outs32 = (outs SReg_32:$vdst);
380 let Outs64 = Outs32;
Dmitry Preobrazhensky6023d592019-03-04 12:48:32 +0000381 let Ins32 = (ins VRegOrLds_32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000382 let Ins64 = Ins32;
383 let Asm32 = " $vdst, $src0, $src1";
384 let Asm64 = Asm32;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000385
Sam Koltonca5a30e2017-06-22 12:42:14 +0000386 let HasExt = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000387 let HasExtDPP = 0;
388 let HasExtSDWA = 0;
389 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000390}
391
Tim Renouf2a99fa22018-02-28 19:10:32 +0000392def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000393 let Outs32 = (outs VGPR_32:$vdst);
394 let Outs64 = Outs32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000395 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000396 let Ins64 = Ins32;
397 let Asm32 = " $vdst, $src0, $src1";
398 let Asm64 = Asm32;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000399 let HasSrc2 = 0;
400 let HasSrc2Mods = 0;
Konstantin Zhuravlyov5f1b8182018-09-27 20:49:00 +0000401
402 let HasExt = 0;
403 let HasExtDPP = 0;
404 let HasExtSDWA = 0;
405 let HasExtSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000406}
407
408//===----------------------------------------------------------------------===//
409// VOP2 Instructions
410//===----------------------------------------------------------------------===//
411
Valery Pykhtin355103f2016-09-23 09:08:07 +0000412defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000413def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000414
415let isCommutable = 1 in {
416defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
417defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
418defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
419defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
420defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000421defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>;
422defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>;
423defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>;
424defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000425defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum_like>;
426defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum_like>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000427defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>;
428defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>;
429defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>;
430defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000431defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
432defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
433defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000434defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>;
435defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>;
436defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000437
438let Constraints = "$vdst = $src2", DisableEncoding="$src2",
439 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000440defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000441}
442
Alexander Timofeev36617f012018-09-21 10:31:22 +0000443def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000444
445// No patterns so that the scalar instructions are always selected.
446// The scalar versions will be replaced with vector when needed later.
447
448// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
449// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000450defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
451defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
452defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
453defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
454defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
455defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000456
457
458let SubtargetPredicate = HasAddNoCarryInsts in {
Tim Renoufcfdfba92019-03-18 19:35:44 +0000459defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_add_u32", 1>;
460defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>;
461defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000462}
463
Valery Pykhtin355103f2016-09-23 09:08:07 +0000464} // End isCommutable = 1
465
466// These are special and do not read the exec mask.
467let isConvergent = 1, Uses = []<Register> in {
468def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000469 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000470
Tim Renouf2a99fa22018-02-28 19:10:32 +0000471let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in {
472def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE,
Alexander Timofeev36617f012018-09-21 10:31:22 +0000473 [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>;
Tim Renouf2a99fa22018-02-28 19:10:32 +0000474} // End $vdst = $vdst_in, DisableEncoding $vdst_in
Valery Pykhtin355103f2016-09-23 09:08:07 +0000475} // End isConvergent = 1
476
Sam Koltonca5a30e2017-06-22 12:42:14 +0000477defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
478defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
479defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
480defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
481defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
482defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
Matt Arsenault709374d2018-08-01 20:13:58 +0000483defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>;
484defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>;
485defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>;
486defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>;
487defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000488
Valery Pykhtin355103f2016-09-23 09:08:07 +0000489
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000490let SubtargetPredicate = isGFX6GFX7 in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000491defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
492defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000493} // End SubtargetPredicate = isGFX6GFX7
Valery Pykhtin355103f2016-09-23 09:08:07 +0000494
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000495let SubtargetPredicate = isGFX6GFX7GFX10 in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000496let isCommutable = 1 in {
497defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000498defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
499defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
500defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000501} // End isCommutable = 1
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000502} // End SubtargetPredicate = isGFX6GFX7GFX10
Alexander Timofeev36617f012018-09-21 10:31:22 +0000503
504class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
505 GCNPat<
506 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
507 !if(!cast<Commutable_REV>(Inst).IsOrig,
508 (Inst $src0, $src1),
509 (Inst $src1, $src0)
510 )
511 >;
512
Tim Renoufcfdfba92019-03-18 19:35:44 +0000513class DivergentClampingBinOp<SDPatternOperator Op, VOP_Pseudo Inst> :
514 GCNPat<
515 (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1),
516 !if(!cast<Commutable_REV>(Inst).IsOrig,
517 (Inst $src0, $src1, 0),
518 (Inst $src1, $src0, 0)
519 )
520 >;
521
Matt Arsenault344d68d2019-05-03 15:08:36 +0000522def : DivergentBinOp<srl, V_LSHRREV_B32_e64>;
523def : DivergentBinOp<sra, V_ASHRREV_I32_e64>;
524def : DivergentBinOp<shl, V_LSHLREV_B32_e64>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000525
526let SubtargetPredicate = HasAddNoCarryInsts in {
527 def : DivergentBinOp<add, V_ADD_U32_e32>;
Matt Arsenault657ef482019-05-03 15:37:07 +0000528 def : DivergentClampingBinOp<sub, V_SUB_U32_e64>;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000529}
530
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000531let SubtargetPredicate = isGFX6GFX7GFX8GFX9, Predicates = [isGFX6GFX7GFX8GFX9] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000532def : DivergentBinOp<add, V_ADD_I32_e32>;
Matt Arsenault657ef482019-05-03 15:37:07 +0000533def : DivergentClampingBinOp<sub, V_SUB_I32_e64>;
Changpeng Fang73b72722019-05-08 19:46:04 +0000534}
Alexander Timofeev36617f012018-09-21 10:31:22 +0000535
Alexander Timofeev36617f012018-09-21 10:31:22 +0000536def : DivergentBinOp<adde, V_ADDC_U32_e32>;
537def : DivergentBinOp<sube, V_SUBB_U32_e32>;
538
539class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> :
540 GCNPat<
541 (getDivergentFrag<Op>.ret i64:$src0, i64:$src1),
542 (REG_SEQUENCE VReg_64,
543 (Inst
544 (i32 (EXTRACT_SUBREG $src0, sub0)),
545 (i32 (EXTRACT_SUBREG $src1, sub0))
546 ), sub0,
547 (Inst
548 (i32 (EXTRACT_SUBREG $src0, sub1)),
549 (i32 (EXTRACT_SUBREG $src1, sub1))
550 ), sub1
551 )
552 >;
553
554def : divergent_i64_BinOp <and, V_AND_B32_e32>;
555def : divergent_i64_BinOp <or, V_OR_B32_e32>;
556def : divergent_i64_BinOp <xor, V_XOR_B32_e32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000557
Sam Koltonf7659d712017-05-23 10:08:55 +0000558let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000559
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000560let FPDPRounding = 1 in {
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000561def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000562defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
563} // End FPDPRounding = 1
564
Valery Pykhtin355103f2016-09-23 09:08:07 +0000565defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
566defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000567defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000568
569let isCommutable = 1 in {
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000570let FPDPRounding = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000571defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
572defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000573defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000574defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000575def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000576} // End FPDPRounding = 1
Valery Pykhtin355103f2016-09-23 09:08:07 +0000577defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
578defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000579defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000580defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000581defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum_like>;
582defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum_like>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000583defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
584defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
585defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
586defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000587
588let Constraints = "$vdst = $src2", DisableEncoding="$src2",
589 isConvertibleToThreeAddress = 1 in {
590defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
591}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000592} // End isCommutable = 1
593
Sam Koltonf7659d712017-05-23 10:08:55 +0000594} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000595
Matt Arsenault0084adc2018-04-30 19:08:16 +0000596let SubtargetPredicate = HasDLInsts in {
597
598defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>;
599
600let Constraints = "$vdst = $src2",
601 DisableEncoding="$src2",
602 isConvertibleToThreeAddress = 1,
603 isCommutable = 1 in {
604defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>;
605}
606
607} // End SubtargetPredicate = HasDLInsts
608
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000609let SubtargetPredicate = isGFX10Plus in {
Tom Stellard115a6152016-11-10 16:02:37 +0000610
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000611def V_FMAMK_F32 : VOP2_Pseudo<"v_fmamk_f32", VOP_MADMK_F32, [], "">;
612let FPDPRounding = 1 in
613def V_FMAMK_F16 : VOP2_Pseudo <"v_fmamk_f16", VOP_MADMK_F16, [], "">;
Tom Stellard115a6152016-11-10 16:02:37 +0000614
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000615let isCommutable = 1 in {
616def V_FMAAK_F32 : VOP2_Pseudo<"v_fmaak_f32", VOP_MADAK_F32, [], "">;
617let FPDPRounding = 1 in
618def V_FMAAK_F16 : VOP2_Pseudo <"v_fmaak_f16", VOP_MADAK_F16, [], "">;
619} // End isCommutable = 1
Tom Stellard115a6152016-11-10 16:02:37 +0000620
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000621let Constraints = "$vdst = $src2",
622 DisableEncoding="$src2",
623 isConvertibleToThreeAddress = 1,
624 isCommutable = 1 in {
625defm V_FMAC_F16 : VOP2Inst <"v_fmac_f16", VOP_MAC_F16>;
Tom Stellard115a6152016-11-10 16:02:37 +0000626}
627
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000628defm V_PK_FMAC_F16 : VOP2Inst<"v_pk_fmac_f16", VOP_V2F16_V2F16_V2F16>;
629
630} // End SubtargetPredicate = isGFX10Plus
631
632// Note: 16-bit instructions produce a 0 result in the high 16-bits
633// on GFX8 and GFX9 and preserve high 16 bits on GFX10+
634def ClearHI16 : OutPatFrag<(ops node:$op),
635 (V_AND_B32_e64 $op, (V_MOV_B32_e32 (i32 0xffff)))>;
636
637multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst,
638 bit PreservesHI16 = 0> {
Tom Stellard115a6152016-11-10 16:02:37 +0000639
Matt Arsenault90c75932017-10-03 00:06:41 +0000640def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000641 (op i16:$src0, i16:$src1),
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000642 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1))
Tom Stellard115a6152016-11-10 16:02:37 +0000643>;
644
Matt Arsenault90c75932017-10-03 00:06:41 +0000645def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000646 (i32 (zext (op i16:$src0, i16:$src1))),
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000647 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1))
648>;
649
650def : GCNPat<
651 (i64 (zext (op i16:$src0, i16:$src1))),
652 (REG_SEQUENCE VReg_64,
653 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)),
654 sub0,
655 (V_MOV_B32_e32 (i32 0)), sub1)
656>;
657}
658
659multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst,
660 bit PreservesHI16 = 0> {
661
662def : GCNPat<
663 (op i16:$src0, i16:$src1),
664 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0))
665>;
666
667def : GCNPat<
668 (i32 (zext (op i16:$src0, i16:$src1))),
669 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0))
Tom Stellard115a6152016-11-10 16:02:37 +0000670>;
671
672
Matt Arsenault90c75932017-10-03 00:06:41 +0000673def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000674 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000675 (REG_SEQUENCE VReg_64,
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000676 !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)),
677 sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000678 (V_MOV_B32_e32 (i32 0)), sub1)
679>;
680}
681
Matt Arsenault90c75932017-10-03 00:06:41 +0000682class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000683 (i16 (ext i1:$src)),
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000684 (V_CNDMASK_B32_e64 (i32 0/*src0mod*/), (i32 0/*src0*/),
685 (i32 0/*src1mod*/), (i32 1/*src1*/),
686 $src)
Tom Stellard115a6152016-11-10 16:02:37 +0000687>;
688
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000689let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000690
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000691let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in {
Matt Arsenault27c06292016-12-09 06:19:12 +0000692defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
693defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
694defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
695defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
696defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
697defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
698defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000699}
700
701let Predicates = [Has16BitInsts, isGFX10Plus] in {
702defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64, 1>;
703defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64, 1>;
704defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64, 1>;
705defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64, 1>;
706defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64, 1>;
707defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64, 1>;
708defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64, 1>;
709}
Tom Stellard115a6152016-11-10 16:02:37 +0000710
Matt Arsenault90c75932017-10-03 00:06:41 +0000711def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000712 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000713 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000714>;
715
Matt Arsenault90c75932017-10-03 00:06:41 +0000716def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000717 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000718 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000719>;
720
Matt Arsenault90c75932017-10-03 00:06:41 +0000721def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000722 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000723 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000724>;
Tom Stellard115a6152016-11-10 16:02:37 +0000725
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000726let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in {
Matt Arsenault94163282016-12-22 16:36:25 +0000727defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
728defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
729defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000730}
731
732let Predicates = [Has16BitInsts, isGFX10Plus] in {
733defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64, 1>;
734defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64, 1>;
735defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64, 1>;
736}
Tom Stellard115a6152016-11-10 16:02:37 +0000737
738def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000739def : ZExt_i16_i1_Pat<anyext>;
740
Matt Arsenault90c75932017-10-03 00:06:41 +0000741def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000742 (i16 (sext i1:$src)),
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000743 (V_CNDMASK_B32_e64 /*src0mod*/(i32 0), /*src0*/(i32 0),
744 /*src1mod*/(i32 0), /*src1*/(i32 -1), $src)
Tom Stellardd23de362016-11-15 21:25:56 +0000745>;
746
Matt Arsenaultaf635242017-01-30 19:30:24 +0000747// Undo sub x, c -> add x, -c canonicalization since c is more likely
748// an inline immediate than -c.
749// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000750def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000751 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
752 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
753>;
754
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000755} // End Predicates = [Has16BitInsts, isGFX7GFX8GFX9]
Tom Stellard115a6152016-11-10 16:02:37 +0000756
Valery Pykhtin355103f2016-09-23 09:08:07 +0000757
758//===----------------------------------------------------------------------===//
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000759// Target-specific instruction encodings.
760//===----------------------------------------------------------------------===//
761
762class VOP2_DPP<bits<6> op, VOP2_Pseudo ps,
763 string opName = ps.OpName, VOPProfile p = ps.Pfl> :
764 VOP_DPP<opName, p> {
765 let hasSideEffects = ps.hasSideEffects;
766 let Defs = ps.Defs;
767 let SchedRW = ps.SchedRW;
768 let Uses = ps.Uses;
769
770 bits<8> vdst;
771 bits<8> src1;
772 let Inst{8-0} = 0xfa;
773 let Inst{16-9} = !if(p.HasSrc1, src1{7-0}, 0);
774 let Inst{24-17} = !if(p.EmitDst, vdst{7-0}, 0);
775 let Inst{30-25} = op;
776 let Inst{31} = 0x0;
777}
778
779//===----------------------------------------------------------------------===//
780// GFX10.
781//===----------------------------------------------------------------------===//
782
783let AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" in {
784 //===------------------------------- VOP2 -------------------------------===//
785 multiclass VOP2Only_Real_MADK_gfx10<bits<6> op> {
786 def _gfx10 :
787 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.GFX10>,
788 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
789 }
790 multiclass VOP2Only_Real_MADK_gfx10_with_name<bits<6> op, string opName,
791 string asmName> {
792 def _gfx10 :
793 VOP2_Real<!cast<VOP2_Pseudo>(opName), SIEncodingFamily.GFX10>,
794 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(opName).Pfl> {
795 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName);
796 let AsmString = asmName # ps.AsmOperands;
797 }
798 }
799 multiclass VOP2_Real_e32_gfx10<bits<6> op> {
800 def _e32_gfx10 :
801 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX10>,
802 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
803 }
804 multiclass VOP2_Real_e64_gfx10<bits<6> op> {
805 def _e64_gfx10 :
806 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>,
807 VOP3e_gfx10<{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
808 }
809 multiclass VOP2_Real_sdwa_gfx10<bits<6> op> {
810 def _sdwa_gfx10 :
811 VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
812 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
813 let DecoderNamespace = "SDWA10";
814 }
815 }
816
817 //===------------------------- VOP2 (with name) -------------------------===//
818 multiclass VOP2_Real_e32_gfx10_with_name<bits<6> op, string opName,
819 string asmName> {
820 def _e32_gfx10 :
821 VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>,
822 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> {
823 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32");
824 let AsmString = asmName # ps.AsmOperands;
825 }
826 }
827 multiclass VOP2_Real_e64_gfx10_with_name<bits<6> op, string opName,
828 string asmName> {
829 def _e64_gfx10 :
830 VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>,
831 VOP3e_gfx10<{0, 1, 0, 0, op{5-0}},
832 !cast<VOP3_Pseudo>(opName#"_e64").Pfl> {
833 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(opName#"_e64");
834 let AsmString = asmName # ps.AsmOperands;
835 }
836 }
837 let DecoderNamespace = "SDWA10" in {
838 multiclass VOP2_Real_sdwa_gfx10_with_name<bits<6> op, string opName,
839 string asmName> {
840 def _sdwa_gfx10 :
841 VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>,
842 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> {
843 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa");
844 let AsmString = asmName # ps.AsmOperands;
845 }
846 }
847 } // End DecoderNamespace = "SDWA10"
848
849 //===------------------------------ VOP2be ------------------------------===//
850 multiclass VOP2be_Real_gfx10<bits<6> op, string opName, string asmName> {
851 def _e32_gfx10 :
852 VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>,
853 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> {
854 VOP2_Pseudo Ps = !cast<VOP2_Pseudo>(opName#"_e32");
855 let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands);
856 }
857 def _e64_gfx10 :
858 VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>,
859 VOP3be_gfx10<{0, 1, 0, 0, op{5-0}},
860 !cast<VOP3_Pseudo>(opName#"_e64").Pfl> {
861 VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64");
862 let AsmString = asmName # Ps.AsmOperands;
863 }
864 def _sdwa_gfx10 :
865 VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>,
866 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> {
867 VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa");
868 let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands);
869 let DecoderNamespace = "SDWA10";
870 }
871
872 def _sdwa_w64_gfx10 :
873 Base_VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>,
874 VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> {
875 VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa");
876 let AsmString = asmName # Ps.AsmOperands;
877 let isAsmParserOnly = 1;
878 let DecoderNamespace = "SDWA10";
879 }
880 }
881
882 //===----------------------------- VOP3Only -----------------------------===//
883 multiclass VOP3Only_Real_gfx10<bits<10> op> {
884 def _e64_gfx10 :
885 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>,
886 VOP3e_gfx10<op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
887 }
888
889 //===---------------------------- VOP3beOnly ----------------------------===//
890 multiclass VOP3beOnly_Real_gfx10<bits<10> op, string opName, string asmName> {
891 def _e64_gfx10 :
892 VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>,
893 VOP3be_gfx10<op, !cast<VOP3_Pseudo>(opName#"_e64").Pfl> {
894 VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64");
895 let AsmString = asmName # Ps.AsmOperands;
896 }
897 }
898} // End AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10"
899
900multiclass Base_VOP2_Real_gfx10<bits<6> op> :
901 VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>;
902
903multiclass VOP2_Real_gfx10<bits<6> op> :
904 VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>,
905 VOP2_Real_sdwa_gfx10<op>;
906
907multiclass VOP2_Real_gfx10_with_name<bits<6> op, string opName,
908 string asmName> :
909 VOP2_Real_e32_gfx10_with_name<op, opName, asmName>,
910 VOP2_Real_e64_gfx10_with_name<op, opName, asmName>,
911 VOP2_Real_sdwa_gfx10_with_name<op, opName, asmName>;
912
913defm V_CNDMASK_B32 : Base_VOP2_Real_gfx10<0x001>;
914defm V_XNOR_B32 : VOP2_Real_gfx10<0x01e>;
915defm V_FMAC_F32 : VOP2_Real_gfx10<0x02b>;
916defm V_FMAMK_F32 : VOP2Only_Real_MADK_gfx10<0x02c>;
917defm V_FMAAK_F32 : VOP2Only_Real_MADK_gfx10<0x02d>;
918defm V_ADD_F16 : VOP2_Real_gfx10<0x032>;
919defm V_SUB_F16 : VOP2_Real_gfx10<0x033>;
920defm V_SUBREV_F16 : VOP2_Real_gfx10<0x034>;
921defm V_MUL_F16 : VOP2_Real_gfx10<0x035>;
922defm V_FMAC_F16 : VOP2_Real_gfx10<0x036>;
923defm V_FMAMK_F16 : VOP2Only_Real_MADK_gfx10<0x037>;
924defm V_FMAAK_F16 : VOP2Only_Real_MADK_gfx10<0x038>;
925defm V_MAX_F16 : VOP2_Real_gfx10<0x039>;
926defm V_MIN_F16 : VOP2_Real_gfx10<0x03a>;
927defm V_LDEXP_F16 : VOP2_Real_gfx10<0x03b>;
928defm V_PK_FMAC_F16 : VOP2_Real_e32_gfx10<0x03c>;
929
930// VOP2 no carry-in, carry-out.
931defm V_ADD_NC_U32 :
932 VOP2_Real_gfx10_with_name<0x025, "V_ADD_U32", "v_add_nc_u32">;
933defm V_SUB_NC_U32 :
934 VOP2_Real_gfx10_with_name<0x026, "V_SUB_U32", "v_sub_nc_u32">;
935defm V_SUBREV_NC_U32 :
936 VOP2_Real_gfx10_with_name<0x027, "V_SUBREV_U32", "v_subrev_nc_u32">;
937
938// VOP2 carry-in, carry-out.
939defm V_ADD_CO_CI_U32 :
940 VOP2be_Real_gfx10<0x028, "V_ADDC_U32", "v_add_co_ci_u32">;
941defm V_SUB_CO_CI_U32 :
942 VOP2be_Real_gfx10<0x029, "V_SUBB_U32", "v_sub_co_ci_u32">;
943defm V_SUBREV_CO_CI_U32 :
944 VOP2be_Real_gfx10<0x02a, "V_SUBBREV_U32", "v_subrev_co_ci_u32">;
945
946// VOP3 only.
947defm V_BFM_B32 : VOP3Only_Real_gfx10<0x363>;
948defm V_BCNT_U32_B32 : VOP3Only_Real_gfx10<0x364>;
949defm V_MBCNT_LO_U32_B32 : VOP3Only_Real_gfx10<0x365>;
950defm V_MBCNT_HI_U32_B32 : VOP3Only_Real_gfx10<0x366>;
951defm V_LDEXP_F32 : VOP3Only_Real_gfx10<0x362>;
952defm V_CVT_PKNORM_I16_F32 : VOP3Only_Real_gfx10<0x368>;
953defm V_CVT_PKNORM_U16_F32 : VOP3Only_Real_gfx10<0x369>;
954defm V_CVT_PK_U16_U32 : VOP3Only_Real_gfx10<0x36a>;
955defm V_CVT_PK_I16_I32 : VOP3Only_Real_gfx10<0x36b>;
956
957// VOP3 carry-in, carry-out.
958defm V_ADD_CO_U32 :
959 VOP3beOnly_Real_gfx10<0x30f, "V_ADD_I32", "v_add_co_u32">;
960defm V_SUB_CO_U32 :
961 VOP3beOnly_Real_gfx10<0x310, "V_SUB_I32", "v_sub_co_u32">;
962defm V_SUBREV_CO_U32 :
963 VOP3beOnly_Real_gfx10<0x319, "V_SUBREV_I32", "v_subrev_co_u32">;
964
965let SubtargetPredicate = isGFX10Plus in {
966 defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx10>;
967
968 defm : VOP2bInstAliases<
969 V_ADDC_U32_e32, V_ADD_CO_CI_U32_e32_gfx10, "v_add_co_ci_u32">;
970 defm : VOP2bInstAliases<
971 V_SUBB_U32_e32, V_SUB_CO_CI_U32_e32_gfx10, "v_sub_co_ci_u32">;
972 defm : VOP2bInstAliases<
973 V_SUBBREV_U32_e32, V_SUBREV_CO_CI_U32_e32_gfx10, "v_subrev_co_ci_u32">;
974} // End SubtargetPredicate = isGFX10Plus
975
976//===----------------------------------------------------------------------===//
977// GFX6, GFX7, GFX10.
Valery Pykhtin355103f2016-09-23 09:08:07 +0000978//===----------------------------------------------------------------------===//
979
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000980class VOP2_DPPe <bits<6> op, VOP2_DPP_Pseudo ps, VOPProfile P = ps.Pfl> :
981 VOP_DPPe <P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000982 bits<8> vdst;
983 bits<8> src1;
984 let Inst{8-0} = 0xfa; //dpp
985 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
986 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
987 let Inst{30-25} = op;
988 let Inst{31} = 0x0; //encoding
989}
990
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +0000991let AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" in {
992 multiclass VOP2Only_Real_gfx6_gfx7<bits<6> op> {
993 def _gfx6_gfx7 :
994 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
995 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
996 }
997 multiclass VOP2Only_Real_MADK_gfx6_gfx7<bits<6> op> {
998 def _gfx6_gfx7 :
999 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
1000 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
1001 }
1002 multiclass VOP2_Real_e32_gfx6_gfx7<bits<6> op> {
1003 def _e32_gfx6_gfx7 :
1004 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
1005 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
1006 }
1007 multiclass VOP2_Real_e64_gfx6_gfx7<bits<6> op> {
1008 def _e64_gfx6_gfx7 :
1009 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
1010 VOP3e_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
1011 }
1012 multiclass VOP2be_Real_e64_gfx6_gfx7<bits<6> op> {
1013 def _e64_gfx6_gfx7 :
1014 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
1015 VOP3be_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
1016 }
1017} // End AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7"
1018
1019multiclass VOP2Only_Real_MADK_gfx6_gfx7_gfx10<bits<6> op> :
1020 VOP2Only_Real_MADK_gfx6_gfx7<op>, VOP2Only_Real_MADK_gfx10<op>;
1021
1022multiclass VOP2_Real_gfx6_gfx7<bits<6> op> :
1023 VOP2_Real_e32_gfx6_gfx7<op>, VOP2_Real_e64_gfx6_gfx7<op>;
1024
1025multiclass VOP2_Real_gfx6_gfx7_gfx10<bits<6> op> :
1026 VOP2_Real_gfx6_gfx7<op>, VOP2_Real_gfx10<op>;
1027
1028multiclass VOP2be_Real_gfx6_gfx7<bits<6> op> :
1029 VOP2_Real_e32_gfx6_gfx7<op>, VOP2be_Real_e64_gfx6_gfx7<op>;
1030
1031defm V_CNDMASK_B32 : VOP2_Real_gfx6_gfx7<0x000>;
1032defm V_MIN_LEGACY_F32 : VOP2_Real_gfx6_gfx7<0x00d>;
1033defm V_MAX_LEGACY_F32 : VOP2_Real_gfx6_gfx7<0x00e>;
1034defm V_LSHR_B32 : VOP2_Real_gfx6_gfx7<0x015>;
1035defm V_ASHR_I32 : VOP2_Real_gfx6_gfx7<0x017>;
1036defm V_LSHL_B32 : VOP2_Real_gfx6_gfx7<0x019>;
1037defm V_BFM_B32 : VOP2_Real_gfx6_gfx7<0x01e>;
1038defm V_BCNT_U32_B32 : VOP2_Real_gfx6_gfx7<0x022>;
1039defm V_MBCNT_LO_U32_B32 : VOP2_Real_gfx6_gfx7<0x023>;
1040defm V_MBCNT_HI_U32_B32 : VOP2_Real_gfx6_gfx7<0x024>;
1041defm V_LDEXP_F32 : VOP2_Real_gfx6_gfx7<0x02b>;
1042defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_gfx6_gfx7<0x02c>;
1043defm V_CVT_PKNORM_I16_F32 : VOP2_Real_gfx6_gfx7<0x02d>;
1044defm V_CVT_PKNORM_U16_F32 : VOP2_Real_gfx6_gfx7<0x02e>;
1045defm V_CVT_PK_U16_U32 : VOP2_Real_gfx6_gfx7<0x030>;
1046defm V_CVT_PK_I16_I32 : VOP2_Real_gfx6_gfx7<0x031>;
1047defm V_ADD_I32 : VOP2be_Real_gfx6_gfx7<0x025>;
1048defm V_SUB_I32 : VOP2be_Real_gfx6_gfx7<0x026>;
1049defm V_SUBREV_I32 : VOP2be_Real_gfx6_gfx7<0x027>;
1050defm V_ADDC_U32 : VOP2be_Real_gfx6_gfx7<0x028>;
1051defm V_SUBB_U32 : VOP2be_Real_gfx6_gfx7<0x029>;
1052defm V_SUBBREV_U32 : VOP2be_Real_gfx6_gfx7<0x02a>;
1053
1054defm V_READLANE_B32 : VOP2Only_Real_gfx6_gfx7<0x001>;
1055
1056let InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in {
1057 defm V_WRITELANE_B32 : VOP2Only_Real_gfx6_gfx7<0x002>;
1058} // End InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in)
1059
1060let SubtargetPredicate = isGFX6GFX7 in {
1061 defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx6_gfx7>;
1062} // End SubtargetPredicate = isGFX6GFX7
1063
1064defm V_ADD_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x003>;
1065defm V_SUB_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x004>;
1066defm V_SUBREV_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x005>;
1067defm V_MAC_LEGACY_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x006>;
1068defm V_MUL_LEGACY_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x007>;
1069defm V_MUL_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x008>;
1070defm V_MUL_I32_I24 : VOP2_Real_gfx6_gfx7_gfx10<0x009>;
1071defm V_MUL_HI_I32_I24 : VOP2_Real_gfx6_gfx7_gfx10<0x00a>;
1072defm V_MUL_U32_U24 : VOP2_Real_gfx6_gfx7_gfx10<0x00b>;
1073defm V_MUL_HI_U32_U24 : VOP2_Real_gfx6_gfx7_gfx10<0x00c>;
1074defm V_MIN_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x00f>;
1075defm V_MAX_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x010>;
1076defm V_MIN_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x011>;
1077defm V_MAX_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x012>;
1078defm V_MIN_U32 : VOP2_Real_gfx6_gfx7_gfx10<0x013>;
1079defm V_MAX_U32 : VOP2_Real_gfx6_gfx7_gfx10<0x014>;
1080defm V_LSHRREV_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x016>;
1081defm V_ASHRREV_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x018>;
1082defm V_LSHLREV_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01a>;
1083defm V_AND_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01b>;
1084defm V_OR_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01c>;
1085defm V_XOR_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01d>;
1086defm V_MAC_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x01f>;
1087defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x02f>;
1088defm V_MADMK_F32 : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x020>;
1089defm V_MADAK_F32 : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x021>;
1090
1091//===----------------------------------------------------------------------===//
1092// GFX8, GFX9 (VI).
1093//===----------------------------------------------------------------------===//
1094
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001095let AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8" in {
Valery Pykhtin355103f2016-09-23 09:08:07 +00001096
Valery Pykhtin355103f2016-09-23 09:08:07 +00001097multiclass VOP2_Real_MADK_vi <bits<6> op> {
1098 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
1099 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
1100}
1101
1102multiclass VOP2_Real_e32_vi <bits<6> op> {
1103 def _e32_vi :
1104 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
1105 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
1106}
1107
1108multiclass VOP2_Real_e64_vi <bits<10> op> {
1109 def _e64_vi :
1110 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
1111 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
1112}
1113
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +00001114multiclass VOP2_Real_e64only_vi <bits<10> op> {
1115 def _e64_vi :
1116 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
1117 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
1118 // Hack to stop printing _e64
1119 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
1120 let OutOperandList = (outs VGPR_32:$vdst);
1121 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
1122 }
1123}
1124
Valery Pykhtin355103f2016-09-23 09:08:07 +00001125multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
1126 VOP2_Real_e32_vi<op>,
1127 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
1128
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001129} // End AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8"
Matt Arsenaultb4493e92017-02-10 02:42:31 +00001130
Sam Koltona568e3d2016-12-22 12:57:41 +00001131multiclass VOP2_SDWA_Real <bits<6> op> {
1132 def _sdwa_vi :
1133 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
1134 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
1135}
Valery Pykhtin355103f2016-09-23 09:08:07 +00001136
Sam Koltonf7659d712017-05-23 10:08:55 +00001137multiclass VOP2_SDWA9_Real <bits<6> op> {
1138 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +00001139 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
1140 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +00001141}
1142
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001143let AssemblerPredicates = [isGFX8Only] in {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001144
1145multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
1146 def _e32_vi :
1147 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
1148 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
1149 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
1150 let AsmString = AsmName # ps.AsmOperands;
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001151 let DecoderNamespace = "GFX8";
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001152 }
1153 def _e64_vi :
1154 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
1155 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
1156 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
1157 let AsmString = AsmName # ps.AsmOperands;
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001158 let DecoderNamespace = "GFX8";
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001159 }
1160 def _sdwa_vi :
1161 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
1162 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
1163 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
1164 let AsmString = AsmName # ps.AsmOperands;
1165 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001166 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
1167 def _dpp_vi :
1168 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.VI>,
1169 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
1170 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
1171 let AsmString = AsmName # ps.AsmOperands;
1172 }
Sam Koltone66365e2016-12-27 10:06:42 +00001173}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001174}
1175
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001176let AssemblerPredicates = [isGFX9Only] in {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001177
1178multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
1179 def _e32_gfx9 :
1180 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
1181 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
1182 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
1183 let AsmString = AsmName # ps.AsmOperands;
1184 let DecoderNamespace = "GFX9";
1185 }
1186 def _e64_gfx9 :
1187 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
1188 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
1189 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
1190 let AsmString = AsmName # ps.AsmOperands;
1191 let DecoderNamespace = "GFX9";
1192 }
1193 def _sdwa_gfx9 :
1194 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
1195 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
1196 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
1197 let AsmString = AsmName # ps.AsmOperands;
1198 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001199 foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in
1200 def _dpp_gfx9 :
1201 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.GFX9>,
1202 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> {
1203 VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp");
1204 let AsmString = AsmName # ps.AsmOperands;
1205 let DecoderNamespace = "SDWA9";
1206 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001207}
1208
1209multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
1210 def _e32_gfx9 :
1211 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
1212 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
1213 let DecoderNamespace = "GFX9";
1214 }
1215 def _e64_gfx9 :
1216 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
1217 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
1218 let DecoderNamespace = "GFX9";
1219 }
1220 def _sdwa_gfx9 :
1221 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
1222 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
1223 }
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001224 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
1225 def _dpp_gfx9 :
1226 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.GFX9>,
1227 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")> {
1228 let DecoderNamespace = "SDWA9";
1229 }
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001230}
1231
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001232} // AssemblerPredicates = [isGFX9Only]
Sam Koltone66365e2016-12-27 10:06:42 +00001233
Valery Pykhtin355103f2016-09-23 09:08:07 +00001234multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +00001235 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Valery Pykhtin3d9afa22018-11-30 14:21:56 +00001236
1237 foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in
1238 def _dpp_vi :
1239 VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.VI>,
1240 VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001241}
1242
Dmitry Preobrazhensky4c45e6f2018-04-16 12:41:38 +00001243defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001244defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
1245defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
1246defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
1247defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
1248defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
1249defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
1250defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
1251defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
1252defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
1253defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
1254defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
1255defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
1256defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
1257defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
1258defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
1259defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
1260defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
1261defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
1262defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
1263defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
1264defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
1265defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
1266defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
1267defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +00001268
1269defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
1270defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
1271defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
1272defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
1273defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
1274defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
1275
1276defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
1277defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
1278defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
1279defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
1280defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
1281defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
1282
1283defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
1284defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
1285defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001286
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +00001287defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
1288defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
1289defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
1290defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
1291defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
1292defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
1293defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
1294defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
1295defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
1296defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
1297defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001298
1299defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
1300defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
1301defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
1302defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
1303defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
1304defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
1305defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
1306defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
1307defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
1308defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
1309defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
1310defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
1311defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +00001312defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +00001313defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
1314defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
1315defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
1316defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
1317defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
1318defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
1319defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
1320
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001321let SubtargetPredicate = isGFX8GFX9 in {
Valery Pykhtin355103f2016-09-23 09:08:07 +00001322
1323// Aliases to simplify matching of floating-point instructions that
1324// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +00001325class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +00001326 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +00001327 !if(inst.Pfl.HasOMod,
1328 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
1329 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +00001330>, PredicateControl {
1331 let UseInstAsmMatchConverter = 0;
1332 let AsmVariantName = AMDGPUAsmVariants.VOP3;
1333}
1334
1335def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
1336def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
1337def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
1338def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
1339def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
1340
Stanislav Mekhanoshin8f3da702019-04-26 16:37:51 +00001341defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_vi>;
1342
1343defm : VOP2bInstAliases<V_ADD_I32_e32, V_ADD_CO_U32_e32_gfx9, "v_add_co_u32">;
1344defm : VOP2bInstAliases<V_ADDC_U32_e32, V_ADDC_CO_U32_e32_gfx9, "v_addc_co_u32">;
1345defm : VOP2bInstAliases<V_SUB_I32_e32, V_SUB_CO_U32_e32_gfx9, "v_sub_co_u32">;
1346defm : VOP2bInstAliases<V_SUBB_U32_e32, V_SUBB_CO_U32_e32_gfx9, "v_subb_co_u32">;
1347defm : VOP2bInstAliases<V_SUBREV_I32_e32, V_SUBREV_CO_U32_e32_gfx9, "v_subrev_co_u32">;
1348defm : VOP2bInstAliases<V_SUBBREV_U32_e32, V_SUBBREV_CO_U32_e32_gfx9, "v_subbrev_co_u32">;
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001349} // End SubtargetPredicate = isGFX8GFX9
Matt Arsenault0084adc2018-04-30 19:08:16 +00001350
1351let SubtargetPredicate = HasDLInsts in {
1352
1353defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>;
1354defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>;
1355
1356} // End SubtargetPredicate = HasDLInsts