blob: ca42c13a9098930f53d036692c3e4380ed643c8f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Custom DAG lowering for SI
12//
13//===----------------------------------------------------------------------===//
14
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000015#ifdef _MSC_VER
16// Provide M_PI.
17#define _USE_MATH_DEFINES
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000018#endif
19
Christian Konig99ee0f42013-03-07 09:04:14 +000020#include "AMDGPU.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000021#include "AMDGPUIntrinsicInfo.h"
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000022#include "AMDGPUSubtarget.h"
Tom Stellard8485fa02016-12-07 02:42:15 +000023#include "SIDefines.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000024#include "SIISelLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "SIInstrInfo.h"
26#include "SIMachineFunctionInfo.h"
27#include "SIRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000028#include "Utils/AMDGPUBaseInfo.h"
29#include "llvm/ADT/APFloat.h"
30#include "llvm/ADT/APInt.h"
31#include "llvm/ADT/ArrayRef.h"
Alexey Samsonova253bf92014-08-27 19:36:53 +000032#include "llvm/ADT/BitVector.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000033#include "llvm/ADT/SmallVector.h"
34#include "llvm/ADT/StringRef.h"
Matt Arsenault9a10cea2016-01-26 04:29:24 +000035#include "llvm/ADT/StringSwitch.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000036#include "llvm/ADT/Twine.h"
Wei Ding07e03712016-07-28 16:42:13 +000037#include "llvm/CodeGen/Analysis.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000038#include "llvm/CodeGen/CallingConvLower.h"
39#include "llvm/CodeGen/DAGCombine.h"
40#include "llvm/CodeGen/ISDOpcodes.h"
41#include "llvm/CodeGen/MachineBasicBlock.h"
42#include "llvm/CodeGen/MachineFrameInfo.h"
43#include "llvm/CodeGen/MachineFunction.h"
44#include "llvm/CodeGen/MachineInstr.h"
45#include "llvm/CodeGen/MachineInstrBuilder.h"
46#include "llvm/CodeGen/MachineMemOperand.h"
47#include "llvm/CodeGen/MachineOperand.h"
48#include "llvm/CodeGen/MachineRegisterInfo.h"
49#include "llvm/CodeGen/MachineValueType.h"
50#include "llvm/CodeGen/SelectionDAG.h"
51#include "llvm/CodeGen/SelectionDAGNodes.h"
52#include "llvm/CodeGen/ValueTypes.h"
53#include "llvm/IR/Constants.h"
54#include "llvm/IR/DataLayout.h"
55#include "llvm/IR/DebugLoc.h"
56#include "llvm/IR/DerivedTypes.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000057#include "llvm/IR/DiagnosticInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000058#include "llvm/IR/Function.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000059#include "llvm/IR/GlobalValue.h"
60#include "llvm/IR/InstrTypes.h"
61#include "llvm/IR/Instruction.h"
62#include "llvm/IR/Instructions.h"
63#include "llvm/IR/Type.h"
64#include "llvm/Support/Casting.h"
65#include "llvm/Support/CodeGen.h"
66#include "llvm/Support/CommandLine.h"
67#include "llvm/Support/Compiler.h"
68#include "llvm/Support/ErrorHandling.h"
69#include "llvm/Support/MathExtras.h"
70#include "llvm/Target/TargetCallingConv.h"
71#include "llvm/Target/TargetMachine.h"
72#include "llvm/Target/TargetOptions.h"
73#include "llvm/Target/TargetRegisterInfo.h"
74#include <cassert>
75#include <cmath>
76#include <cstdint>
77#include <iterator>
78#include <tuple>
79#include <utility>
80#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000081
82using namespace llvm;
83
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000084static cl::opt<bool> EnableVGPRIndexMode(
85 "amdgpu-vgpr-index-mode",
86 cl::desc("Use GPR indexing mode instead of movrel for vector indexing"),
87 cl::init(false));
88
Tom Stellardf110f8f2016-04-14 16:27:03 +000089static unsigned findFirstFreeSGPR(CCState &CCInfo) {
90 unsigned NumSGPRs = AMDGPU::SGPR_32RegClass.getNumRegs();
91 for (unsigned Reg = 0; Reg < NumSGPRs; ++Reg) {
92 if (!CCInfo.isAllocated(AMDGPU::SGPR0 + Reg)) {
93 return AMDGPU::SGPR0 + Reg;
94 }
95 }
96 llvm_unreachable("Cannot allocate sgpr");
97}
98
Matt Arsenault43e92fe2016-06-24 06:30:11 +000099SITargetLowering::SITargetLowering(const TargetMachine &TM,
100 const SISubtarget &STI)
Eric Christopher7792e322015-01-30 23:24:40 +0000101 : AMDGPUTargetLowering(TM, STI) {
Tom Stellard1bd80722014-04-30 15:31:33 +0000102 addRegisterClass(MVT::i1, &AMDGPU::VReg_1RegClass);
Tom Stellard436780b2014-05-15 14:41:57 +0000103 addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000104
Marek Olsak79c05872016-11-25 17:37:09 +0000105 addRegisterClass(MVT::i32, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000106 addRegisterClass(MVT::f32, &AMDGPU::VGPR_32RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000107
Tom Stellard436780b2014-05-15 14:41:57 +0000108 addRegisterClass(MVT::f64, &AMDGPU::VReg_64RegClass);
109 addRegisterClass(MVT::v2i32, &AMDGPU::SReg_64RegClass);
110 addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000111
Matt Arsenault61001bb2015-11-25 19:58:34 +0000112 addRegisterClass(MVT::v2i64, &AMDGPU::SReg_128RegClass);
113 addRegisterClass(MVT::v2f64, &AMDGPU::SReg_128RegClass);
114
Tom Stellard436780b2014-05-15 14:41:57 +0000115 addRegisterClass(MVT::v4i32, &AMDGPU::SReg_128RegClass);
116 addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000117
Tom Stellardf0a21072014-11-18 20:39:39 +0000118 addRegisterClass(MVT::v8i32, &AMDGPU::SReg_256RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000119 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
120
Tom Stellardf0a21072014-11-18 20:39:39 +0000121 addRegisterClass(MVT::v16i32, &AMDGPU::SReg_512RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000122 addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000123
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000124 if (Subtarget->has16BitInsts()) {
Marek Olsak79c05872016-11-25 17:37:09 +0000125 addRegisterClass(MVT::i16, &AMDGPU::SReg_32_XM0RegClass);
126 addRegisterClass(MVT::f16, &AMDGPU::SReg_32_XM0RegClass);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000127 }
Tom Stellard115a6152016-11-10 16:02:37 +0000128
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000129 computeRegisterProperties(STI.getRegisterInfo());
Tom Stellard75aadc22012-12-11 21:25:42 +0000130
Tom Stellard35bb18c2013-08-26 15:06:04 +0000131 // We need to custom lower vector stores from local memory
Matt Arsenault71e66762016-05-21 02:27:49 +0000132 setOperationAction(ISD::LOAD, MVT::v2i32, Custom);
Tom Stellard35bb18c2013-08-26 15:06:04 +0000133 setOperationAction(ISD::LOAD, MVT::v4i32, Custom);
Tom Stellardaf775432013-10-23 00:44:32 +0000134 setOperationAction(ISD::LOAD, MVT::v8i32, Custom);
135 setOperationAction(ISD::LOAD, MVT::v16i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000136 setOperationAction(ISD::LOAD, MVT::i1, Custom);
Matt Arsenault2b957b52016-05-02 20:07:26 +0000137
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000138 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000139 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
140 setOperationAction(ISD::STORE, MVT::v8i32, Custom);
141 setOperationAction(ISD::STORE, MVT::v16i32, Custom);
142 setOperationAction(ISD::STORE, MVT::i1, Custom);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000143
Jan Vesely06200bd2017-01-06 21:00:46 +0000144 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Expand);
145 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
146 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
147 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
148 setTruncStoreAction(MVT::v32i32, MVT::v32i16, Expand);
149 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Expand);
150 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Expand);
151 setTruncStoreAction(MVT::v8i32, MVT::v8i8, Expand);
152 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
153 setTruncStoreAction(MVT::v32i32, MVT::v32i8, Expand);
154
Matt Arsenault71e66762016-05-21 02:27:49 +0000155 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
156 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000157 setOperationAction(ISD::ConstantPool, MVT::v2i64, Expand);
158
159 setOperationAction(ISD::SELECT, MVT::i1, Promote);
Tom Stellard0ec134f2014-02-04 17:18:40 +0000160 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Tom Stellardda99c6e2014-03-24 16:07:30 +0000161 setOperationAction(ISD::SELECT, MVT::f64, Promote);
162 AddPromotedToType(ISD::SELECT, MVT::f64, MVT::i64);
Tom Stellard81d871d2013-11-13 23:36:50 +0000163
Tom Stellard3ca1bfc2014-06-10 16:01:22 +0000164 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
165 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
166 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
167 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000168 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
Tom Stellard754f80f2013-04-05 23:31:51 +0000169
Tom Stellardd1efda82016-01-20 21:48:24 +0000170 setOperationAction(ISD::SETCC, MVT::i1, Promote);
Tom Stellard83747202013-07-18 21:43:53 +0000171 setOperationAction(ISD::SETCC, MVT::v2i1, Expand);
172 setOperationAction(ISD::SETCC, MVT::v4i1, Expand);
Matt Arsenault18f56be2016-12-22 16:27:11 +0000173 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Tom Stellard83747202013-07-18 21:43:53 +0000174
Matt Arsenault71e66762016-05-21 02:27:49 +0000175 setOperationAction(ISD::TRUNCATE, MVT::v2i32, Expand);
176 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Matt Arsenaulte306a322014-10-21 16:25:08 +0000177
Matt Arsenault4e466652014-04-16 01:41:30 +0000178 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i1, Custom);
179 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i1, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000180 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
181 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000182 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000184 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::Other, Custom);
185
Tom Stellard9fa17912013-08-14 23:24:45 +0000186 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f32, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000187 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v4f32, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000188 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Matt Arsenault4165efd2017-01-17 07:26:53 +0000189 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2i16, Custom);
190 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2f16, Custom);
Matt Arsenault1f17c662017-02-22 00:27:34 +0000191 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v2f16, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000192
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000193 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000194 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000195 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
196 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
197 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
198 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000199
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000200 setOperationAction(ISD::UADDO, MVT::i32, Legal);
201 setOperationAction(ISD::USUBO, MVT::i32, Legal);
202
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000203 // We only support LOAD/STORE and vector manipulation ops for vectors
204 // with > 4 elements.
Matt Arsenault61001bb2015-11-25 19:58:34 +0000205 for (MVT VT : {MVT::v8i32, MVT::v8f32, MVT::v16i32, MVT::v16f32, MVT::v2i64, MVT::v2f64}) {
Tom Stellard967bf582014-02-13 23:34:15 +0000206 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000207 switch (Op) {
Tom Stellard967bf582014-02-13 23:34:15 +0000208 case ISD::LOAD:
209 case ISD::STORE:
210 case ISD::BUILD_VECTOR:
211 case ISD::BITCAST:
212 case ISD::EXTRACT_VECTOR_ELT:
213 case ISD::INSERT_VECTOR_ELT:
Tom Stellard967bf582014-02-13 23:34:15 +0000214 case ISD::INSERT_SUBVECTOR:
215 case ISD::EXTRACT_SUBVECTOR:
Matt Arsenault61001bb2015-11-25 19:58:34 +0000216 case ISD::SCALAR_TO_VECTOR:
Tom Stellard967bf582014-02-13 23:34:15 +0000217 break;
Tom Stellardc0503db2014-08-09 01:06:56 +0000218 case ISD::CONCAT_VECTORS:
219 setOperationAction(Op, VT, Custom);
220 break;
Tom Stellard967bf582014-02-13 23:34:15 +0000221 default:
Matt Arsenaultd504a742014-05-15 21:44:05 +0000222 setOperationAction(Op, VT, Expand);
Tom Stellard967bf582014-02-13 23:34:15 +0000223 break;
224 }
225 }
226 }
227
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000228 // TODO: For dynamic 64-bit vector inserts/extracts, should emit a pseudo that
229 // is expanded to avoid having two separate loops in case the index is a VGPR.
230
Matt Arsenault61001bb2015-11-25 19:58:34 +0000231 // Most operations are naturally 32-bit vector operations. We only support
232 // load and store of i64 vectors, so promote v2i64 vector operations to v4i32.
233 for (MVT Vec64 : { MVT::v2i64, MVT::v2f64 }) {
234 setOperationAction(ISD::BUILD_VECTOR, Vec64, Promote);
235 AddPromotedToType(ISD::BUILD_VECTOR, Vec64, MVT::v4i32);
236
237 setOperationAction(ISD::EXTRACT_VECTOR_ELT, Vec64, Promote);
238 AddPromotedToType(ISD::EXTRACT_VECTOR_ELT, Vec64, MVT::v4i32);
239
240 setOperationAction(ISD::INSERT_VECTOR_ELT, Vec64, Promote);
241 AddPromotedToType(ISD::INSERT_VECTOR_ELT, Vec64, MVT::v4i32);
242
243 setOperationAction(ISD::SCALAR_TO_VECTOR, Vec64, Promote);
244 AddPromotedToType(ISD::SCALAR_TO_VECTOR, Vec64, MVT::v4i32);
245 }
246
Matt Arsenault71e66762016-05-21 02:27:49 +0000247 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
248 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
249 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
250 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000251
Matt Arsenault3aef8092017-01-23 23:09:58 +0000252 // Avoid stack access for these.
253 // TODO: Generalize to more vector types.
254 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i16, Custom);
255 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f16, Custom);
256 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i16, Custom);
257 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f16, Custom);
258
Tom Stellard354a43c2016-04-01 18:27:37 +0000259 // BUFFER/FLAT_ATOMIC_CMP_SWAP on GCN GPUs needs input marshalling,
260 // and output demarshalling
261 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
262 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
263
264 // We can't return success/failure, only the old value,
265 // let LLVM add the comparison
266 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i32, Expand);
267 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i64, Expand);
268
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000269 if (getSubtarget()->hasFlatAddressSpace()) {
Matt Arsenault99c14522016-04-25 19:27:24 +0000270 setOperationAction(ISD::ADDRSPACECAST, MVT::i32, Custom);
271 setOperationAction(ISD::ADDRSPACECAST, MVT::i64, Custom);
272 }
273
Matt Arsenault71e66762016-05-21 02:27:49 +0000274 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
275 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
276
277 // On SI this is s_memtime and s_memrealtime on VI.
278 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
Wei Dingee21a362017-01-24 06:41:21 +0000279 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Wei Ding205bfdb2017-02-10 02:15:29 +0000280 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Matt Arsenault71e66762016-05-21 02:27:49 +0000281
282 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
283 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
284
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000285 if (Subtarget->getGeneration() >= SISubtarget::SEA_ISLANDS) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000286 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
287 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
288 setOperationAction(ISD::FRINT, MVT::f64, Legal);
289 }
290
291 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
292
293 setOperationAction(ISD::FSIN, MVT::f32, Custom);
294 setOperationAction(ISD::FCOS, MVT::f32, Custom);
295 setOperationAction(ISD::FDIV, MVT::f32, Custom);
296 setOperationAction(ISD::FDIV, MVT::f64, Custom);
297
Tom Stellard115a6152016-11-10 16:02:37 +0000298 if (Subtarget->has16BitInsts()) {
299 setOperationAction(ISD::Constant, MVT::i16, Legal);
300
301 setOperationAction(ISD::SMIN, MVT::i16, Legal);
302 setOperationAction(ISD::SMAX, MVT::i16, Legal);
303
304 setOperationAction(ISD::UMIN, MVT::i16, Legal);
305 setOperationAction(ISD::UMAX, MVT::i16, Legal);
306
Tom Stellard115a6152016-11-10 16:02:37 +0000307 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Promote);
308 AddPromotedToType(ISD::SIGN_EXTEND, MVT::i16, MVT::i32);
309
310 setOperationAction(ISD::ROTR, MVT::i16, Promote);
311 setOperationAction(ISD::ROTL, MVT::i16, Promote);
312
313 setOperationAction(ISD::SDIV, MVT::i16, Promote);
314 setOperationAction(ISD::UDIV, MVT::i16, Promote);
315 setOperationAction(ISD::SREM, MVT::i16, Promote);
316 setOperationAction(ISD::UREM, MVT::i16, Promote);
317
318 setOperationAction(ISD::BSWAP, MVT::i16, Promote);
319 setOperationAction(ISD::BITREVERSE, MVT::i16, Promote);
320
321 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
322 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Promote);
323 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
324 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Promote);
325
326 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
327
328 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
329
330 setOperationAction(ISD::LOAD, MVT::i16, Custom);
331
332 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
333
Tom Stellard115a6152016-11-10 16:02:37 +0000334 setOperationAction(ISD::FP16_TO_FP, MVT::i16, Promote);
335 AddPromotedToType(ISD::FP16_TO_FP, MVT::i16, MVT::i32);
336 setOperationAction(ISD::FP_TO_FP16, MVT::i16, Promote);
337 AddPromotedToType(ISD::FP_TO_FP16, MVT::i16, MVT::i32);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000338
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000339 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
340 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
341 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
342 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000343
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000344 // F16 - Constant Actions.
Matt Arsenaulte96d0372016-12-08 20:14:46 +0000345 setOperationAction(ISD::ConstantFP, MVT::f16, Legal);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000346
347 // F16 - Load/Store Actions.
348 setOperationAction(ISD::LOAD, MVT::f16, Promote);
349 AddPromotedToType(ISD::LOAD, MVT::f16, MVT::i16);
350 setOperationAction(ISD::STORE, MVT::f16, Promote);
351 AddPromotedToType(ISD::STORE, MVT::f16, MVT::i16);
352
353 // F16 - VOP1 Actions.
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +0000354 setOperationAction(ISD::FP_ROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000355 setOperationAction(ISD::FCOS, MVT::f16, Promote);
356 setOperationAction(ISD::FSIN, MVT::f16, Promote);
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000357 setOperationAction(ISD::FP_TO_SINT, MVT::f16, Promote);
358 setOperationAction(ISD::FP_TO_UINT, MVT::f16, Promote);
359 setOperationAction(ISD::SINT_TO_FP, MVT::f16, Promote);
360 setOperationAction(ISD::UINT_TO_FP, MVT::f16, Promote);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000361
362 // F16 - VOP2 Actions.
Konstantin Zhuravlyov662e01d2016-11-17 03:49:01 +0000363 setOperationAction(ISD::BR_CC, MVT::f16, Expand);
Konstantin Zhuravlyov2a87a422016-11-16 03:16:26 +0000364 setOperationAction(ISD::SELECT_CC, MVT::f16, Expand);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000365 setOperationAction(ISD::FMAXNUM, MVT::f16, Legal);
366 setOperationAction(ISD::FMINNUM, MVT::f16, Legal);
Matt Arsenault4052a572016-12-22 03:05:41 +0000367 setOperationAction(ISD::FDIV, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000368
369 // F16 - VOP3 Actions.
370 setOperationAction(ISD::FMA, MVT::f16, Legal);
371 if (!Subtarget->hasFP16Denormals())
372 setOperationAction(ISD::FMAD, MVT::f16, Legal);
Tom Stellard115a6152016-11-10 16:02:37 +0000373 }
374
Matt Arsenault02cb0ff2014-09-29 14:59:34 +0000375 setTargetDAGCombine(ISD::FADD);
Matt Arsenault8675db12014-08-29 16:01:14 +0000376 setTargetDAGCombine(ISD::FSUB);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000377 setTargetDAGCombine(ISD::FMINNUM);
378 setTargetDAGCombine(ISD::FMAXNUM);
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000379 setTargetDAGCombine(ISD::SMIN);
380 setTargetDAGCombine(ISD::SMAX);
381 setTargetDAGCombine(ISD::UMIN);
382 setTargetDAGCombine(ISD::UMAX);
Tom Stellard75aadc22012-12-11 21:25:42 +0000383 setTargetDAGCombine(ISD::SETCC);
Matt Arsenaultd0101a22015-01-06 23:00:46 +0000384 setTargetDAGCombine(ISD::AND);
Matt Arsenaultf2290332015-01-06 23:00:39 +0000385 setTargetDAGCombine(ISD::OR);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000386 setTargetDAGCombine(ISD::XOR);
Konstantin Zhuravlyovfda33ea2016-10-21 22:10:03 +0000387 setTargetDAGCombine(ISD::SINT_TO_FP);
Matt Arsenault364a6742014-06-11 17:50:44 +0000388 setTargetDAGCombine(ISD::UINT_TO_FP);
Matt Arsenault9cd90712016-04-14 01:42:16 +0000389 setTargetDAGCombine(ISD::FCANONICALIZE);
Matt Arsenault364a6742014-06-11 17:50:44 +0000390
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000391 // All memory operations. Some folding on the pointer operand is done to help
392 // matching the constant offsets in the addressing modes.
393 setTargetDAGCombine(ISD::LOAD);
394 setTargetDAGCombine(ISD::STORE);
395 setTargetDAGCombine(ISD::ATOMIC_LOAD);
396 setTargetDAGCombine(ISD::ATOMIC_STORE);
397 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP);
398 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
399 setTargetDAGCombine(ISD::ATOMIC_SWAP);
400 setTargetDAGCombine(ISD::ATOMIC_LOAD_ADD);
401 setTargetDAGCombine(ISD::ATOMIC_LOAD_SUB);
402 setTargetDAGCombine(ISD::ATOMIC_LOAD_AND);
403 setTargetDAGCombine(ISD::ATOMIC_LOAD_OR);
404 setTargetDAGCombine(ISD::ATOMIC_LOAD_XOR);
405 setTargetDAGCombine(ISD::ATOMIC_LOAD_NAND);
406 setTargetDAGCombine(ISD::ATOMIC_LOAD_MIN);
407 setTargetDAGCombine(ISD::ATOMIC_LOAD_MAX);
408 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMIN);
409 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMAX);
410
Christian Konigeecebd02013-03-26 14:04:02 +0000411 setSchedulingPreference(Sched::RegPressure);
Tom Stellard75aadc22012-12-11 21:25:42 +0000412}
413
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000414const SISubtarget *SITargetLowering::getSubtarget() const {
415 return static_cast<const SISubtarget *>(Subtarget);
416}
417
Tom Stellard0125f2a2013-06-25 02:39:35 +0000418//===----------------------------------------------------------------------===//
419// TargetLowering queries
420//===----------------------------------------------------------------------===//
421
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000422bool SITargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
423 const CallInst &CI,
424 unsigned IntrID) const {
425 switch (IntrID) {
426 case Intrinsic::amdgcn_atomic_inc:
427 case Intrinsic::amdgcn_atomic_dec:
428 Info.opc = ISD::INTRINSIC_W_CHAIN;
429 Info.memVT = MVT::getVT(CI.getType());
430 Info.ptrVal = CI.getOperand(0);
431 Info.align = 0;
432 Info.vol = false;
433 Info.readMem = true;
434 Info.writeMem = true;
435 return true;
436 default:
437 return false;
438 }
439}
440
Matt Arsenaulte306a322014-10-21 16:25:08 +0000441bool SITargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &,
442 EVT) const {
443 // SI has some legal vector types, but no legal vector operations. Say no
444 // shuffles are legal in order to prefer scalarizing some vector operations.
445 return false;
446}
447
Tom Stellard70580f82015-07-20 14:28:41 +0000448bool SITargetLowering::isLegalFlatAddressingMode(const AddrMode &AM) const {
449 // Flat instructions do not have offsets, and only have the register
450 // address.
451 return AM.BaseOffs == 0 && (AM.Scale == 0 || AM.Scale == 1);
452}
453
Matt Arsenault711b3902015-08-07 20:18:34 +0000454bool SITargetLowering::isLegalMUBUFAddressingMode(const AddrMode &AM) const {
455 // MUBUF / MTBUF instructions have a 12-bit unsigned byte offset, and
456 // additionally can do r + r + i with addr64. 32-bit has more addressing
457 // mode options. Depending on the resource constant, it can also do
458 // (i64 r0) + (i32 r1) * (i14 i).
459 //
460 // Private arrays end up using a scratch buffer most of the time, so also
461 // assume those use MUBUF instructions. Scratch loads / stores are currently
462 // implemented as mubuf instructions with offen bit set, so slightly
463 // different than the normal addr64.
464 if (!isUInt<12>(AM.BaseOffs))
465 return false;
466
467 // FIXME: Since we can split immediate into soffset and immediate offset,
468 // would it make sense to allow any immediate?
469
470 switch (AM.Scale) {
471 case 0: // r + i or just i, depending on HasBaseReg.
472 return true;
473 case 1:
474 return true; // We have r + r or r + i.
475 case 2:
476 if (AM.HasBaseReg) {
477 // Reject 2 * r + r.
478 return false;
479 }
480
481 // Allow 2 * r as r + r
482 // Or 2 * r + i is allowed as r + r + i.
483 return true;
484 default: // Don't allow n * r
485 return false;
486 }
487}
488
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000489bool SITargetLowering::isLegalAddressingMode(const DataLayout &DL,
490 const AddrMode &AM, Type *Ty,
491 unsigned AS) const {
Matt Arsenault5015a892014-08-15 17:17:07 +0000492 // No global is ever allowed as a base.
493 if (AM.BaseGV)
494 return false;
495
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000496 switch (AS) {
Eugene Zelenko66203762017-01-21 00:53:49 +0000497 case AMDGPUAS::GLOBAL_ADDRESS:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000498 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Tom Stellard70580f82015-07-20 14:28:41 +0000499 // Assume the we will use FLAT for all global memory accesses
500 // on VI.
501 // FIXME: This assumption is currently wrong. On VI we still use
502 // MUBUF instructions for the r + i addressing mode. As currently
503 // implemented, the MUBUF instructions only work on buffer < 4GB.
504 // It may be possible to support > 4GB buffers with MUBUF instructions,
505 // by setting the stride value in the resource descriptor which would
506 // increase the size limit to (stride * 4GB). However, this is risky,
507 // because it has never been validated.
508 return isLegalFlatAddressingMode(AM);
509 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000510
Matt Arsenault711b3902015-08-07 20:18:34 +0000511 return isLegalMUBUFAddressingMode(AM);
Eugene Zelenko66203762017-01-21 00:53:49 +0000512
513 case AMDGPUAS::CONSTANT_ADDRESS:
Matt Arsenault711b3902015-08-07 20:18:34 +0000514 // If the offset isn't a multiple of 4, it probably isn't going to be
515 // correctly aligned.
Matt Arsenault3cc1e002016-08-13 01:43:51 +0000516 // FIXME: Can we get the real alignment here?
Matt Arsenault711b3902015-08-07 20:18:34 +0000517 if (AM.BaseOffs % 4 != 0)
518 return isLegalMUBUFAddressingMode(AM);
519
520 // There are no SMRD extloads, so if we have to do a small type access we
521 // will use a MUBUF load.
522 // FIXME?: We also need to do this if unaligned, but we don't know the
523 // alignment here.
524 if (DL.getTypeStoreSize(Ty) < 4)
525 return isLegalMUBUFAddressingMode(AM);
526
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000527 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000528 // SMRD instructions have an 8-bit, dword offset on SI.
529 if (!isUInt<8>(AM.BaseOffs / 4))
530 return false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000531 } else if (Subtarget->getGeneration() == SISubtarget::SEA_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000532 // On CI+, this can also be a 32-bit literal constant offset. If it fits
533 // in 8-bits, it can use a smaller encoding.
534 if (!isUInt<32>(AM.BaseOffs / 4))
535 return false;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000536 } else if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000537 // On VI, these use the SMEM format and the offset is 20-bit in bytes.
538 if (!isUInt<20>(AM.BaseOffs))
539 return false;
540 } else
541 llvm_unreachable("unhandled generation");
542
543 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
544 return true;
545
546 if (AM.Scale == 1 && AM.HasBaseReg)
547 return true;
548
549 return false;
Matt Arsenault711b3902015-08-07 20:18:34 +0000550
551 case AMDGPUAS::PRIVATE_ADDRESS:
Matt Arsenault711b3902015-08-07 20:18:34 +0000552 return isLegalMUBUFAddressingMode(AM);
553
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000554 case AMDGPUAS::LOCAL_ADDRESS:
Eugene Zelenko66203762017-01-21 00:53:49 +0000555 case AMDGPUAS::REGION_ADDRESS:
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000556 // Basic, single offset DS instructions allow a 16-bit unsigned immediate
557 // field.
558 // XXX - If doing a 4-byte aligned 8-byte type access, we effectively have
559 // an 8-bit dword offset but we don't know the alignment here.
560 if (!isUInt<16>(AM.BaseOffs))
Matt Arsenault5015a892014-08-15 17:17:07 +0000561 return false;
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000562
563 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
564 return true;
565
566 if (AM.Scale == 1 && AM.HasBaseReg)
567 return true;
568
Matt Arsenault5015a892014-08-15 17:17:07 +0000569 return false;
Eugene Zelenko66203762017-01-21 00:53:49 +0000570
Tom Stellard70580f82015-07-20 14:28:41 +0000571 case AMDGPUAS::FLAT_ADDRESS:
Matt Arsenault7d1b6c82016-04-29 06:25:10 +0000572 case AMDGPUAS::UNKNOWN_ADDRESS_SPACE:
573 // For an unknown address space, this usually means that this is for some
574 // reason being used for pure arithmetic, and not based on some addressing
575 // computation. We don't have instructions that compute pointers with any
576 // addressing modes, so treat them as having no offset like flat
577 // instructions.
Tom Stellard70580f82015-07-20 14:28:41 +0000578 return isLegalFlatAddressingMode(AM);
579
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000580 default:
581 llvm_unreachable("unhandled address space");
582 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000583}
584
Matt Arsenaulte6986632015-01-14 01:35:22 +0000585bool SITargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000586 unsigned AddrSpace,
587 unsigned Align,
588 bool *IsFast) const {
Matt Arsenault1018c892014-04-24 17:08:26 +0000589 if (IsFast)
590 *IsFast = false;
591
Matt Arsenault1018c892014-04-24 17:08:26 +0000592 // TODO: I think v3i32 should allow unaligned accesses on CI with DS_READ_B96,
593 // which isn't a simple VT.
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000594 // Until MVT is extended to handle this, simply check for the size and
595 // rely on the condition below: allow accesses if the size is a multiple of 4.
596 if (VT == MVT::Other || (VT != MVT::Other && VT.getSizeInBits() > 1024 &&
597 VT.getStoreSize() > 16)) {
Tom Stellard81d871d2013-11-13 23:36:50 +0000598 return false;
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000599 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000600
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000601 if (AddrSpace == AMDGPUAS::LOCAL_ADDRESS ||
602 AddrSpace == AMDGPUAS::REGION_ADDRESS) {
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000603 // ds_read/write_b64 require 8-byte alignment, but we can do a 4 byte
604 // aligned, 8 byte access in a single operation using ds_read2/write2_b32
605 // with adjacent offsets.
Sanjay Patelce74db92015-09-03 15:03:19 +0000606 bool AlignedBy4 = (Align % 4 == 0);
607 if (IsFast)
608 *IsFast = AlignedBy4;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000609
Sanjay Patelce74db92015-09-03 15:03:19 +0000610 return AlignedBy4;
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000611 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000612
Tom Stellard64a9d082016-10-14 18:10:39 +0000613 // FIXME: We have to be conservative here and assume that flat operations
614 // will access scratch. If we had access to the IR function, then we
615 // could determine if any private memory was used in the function.
616 if (!Subtarget->hasUnalignedScratchAccess() &&
617 (AddrSpace == AMDGPUAS::PRIVATE_ADDRESS ||
618 AddrSpace == AMDGPUAS::FLAT_ADDRESS)) {
619 return false;
620 }
621
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000622 if (Subtarget->hasUnalignedBufferAccess()) {
623 // If we have an uniform constant load, it still requires using a slow
624 // buffer instruction if unaligned.
625 if (IsFast) {
626 *IsFast = (AddrSpace == AMDGPUAS::CONSTANT_ADDRESS) ?
627 (Align % 4 == 0) : true;
628 }
629
630 return true;
631 }
632
Tom Stellard33e64c62015-02-04 20:49:52 +0000633 // Smaller than dword value must be aligned.
Tom Stellard33e64c62015-02-04 20:49:52 +0000634 if (VT.bitsLT(MVT::i32))
635 return false;
636
Matt Arsenault1018c892014-04-24 17:08:26 +0000637 // 8.1.6 - For Dword or larger reads or writes, the two LSBs of the
638 // byte-address are ignored, thus forcing Dword alignment.
Tom Stellarde812f2f2014-07-21 15:45:06 +0000639 // This applies to private, global, and constant memory.
Matt Arsenault1018c892014-04-24 17:08:26 +0000640 if (IsFast)
641 *IsFast = true;
Tom Stellardc6b299c2015-02-02 18:02:28 +0000642
643 return VT.bitsGT(MVT::i32) && Align % 4 == 0;
Tom Stellard0125f2a2013-06-25 02:39:35 +0000644}
645
Matt Arsenault46645fa2014-07-28 17:49:26 +0000646EVT SITargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
647 unsigned SrcAlign, bool IsMemset,
648 bool ZeroMemset,
649 bool MemcpyStrSrc,
650 MachineFunction &MF) const {
651 // FIXME: Should account for address space here.
652
653 // The default fallback uses the private pointer size as a guess for a type to
654 // use. Make sure we switch these to 64-bit accesses.
655
656 if (Size >= 16 && DstAlign >= 4) // XXX: Should only do for global
657 return MVT::v4i32;
658
659 if (Size >= 8 && DstAlign >= 4)
660 return MVT::v2i32;
661
662 // Use the default.
663 return MVT::Other;
664}
665
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000666static bool isFlatGlobalAddrSpace(unsigned AS) {
667 return AS == AMDGPUAS::GLOBAL_ADDRESS ||
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000668 AS == AMDGPUAS::FLAT_ADDRESS ||
669 AS == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000670}
671
672bool SITargetLowering::isNoopAddrSpaceCast(unsigned SrcAS,
673 unsigned DestAS) const {
Matt Arsenault37fefd62016-06-10 02:18:02 +0000674 return isFlatGlobalAddrSpace(SrcAS) && isFlatGlobalAddrSpace(DestAS);
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000675}
676
Alexander Timofeev18009562016-12-08 17:28:47 +0000677bool SITargetLowering::isMemOpHasNoClobberedMemOperand(const SDNode *N) const {
678 const MemSDNode *MemNode = cast<MemSDNode>(N);
679 const Value *Ptr = MemNode->getMemOperand()->getValue();
680 const Instruction *I = dyn_cast<Instruction>(Ptr);
681 return I && I->getMetadata("amdgpu.noclobber");
682}
683
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000684bool SITargetLowering::isCheapAddrSpaceCast(unsigned SrcAS,
685 unsigned DestAS) const {
686 // Flat -> private/local is a simple truncate.
687 // Flat -> global is no-op
688 if (SrcAS == AMDGPUAS::FLAT_ADDRESS)
689 return true;
690
691 return isNoopAddrSpaceCast(SrcAS, DestAS);
692}
693
Tom Stellarda6f24c62015-12-15 20:55:55 +0000694bool SITargetLowering::isMemOpUniform(const SDNode *N) const {
695 const MemSDNode *MemNode = cast<MemSDNode>(N);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000696
Tom Stellard08efb7e2017-01-27 18:41:14 +0000697 return AMDGPU::isUniformMMO(MemNode->getMemOperand());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000698}
699
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000700TargetLoweringBase::LegalizeTypeAction
701SITargetLowering::getPreferredVectorAction(EVT VT) const {
702 if (VT.getVectorNumElements() != 1 && VT.getScalarType().bitsLE(MVT::i16))
703 return TypeSplitVector;
704
705 return TargetLoweringBase::getPreferredVectorAction(VT);
Tom Stellardd86003e2013-08-14 23:25:00 +0000706}
Tom Stellard0125f2a2013-06-25 02:39:35 +0000707
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000708bool SITargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
709 Type *Ty) const {
Matt Arsenault749035b2016-07-30 01:40:36 +0000710 // FIXME: Could be smarter if called for vector constants.
711 return true;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000712}
713
Tom Stellard2e045bb2016-01-20 00:13:22 +0000714bool SITargetLowering::isTypeDesirableForOp(unsigned Op, EVT VT) const {
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000715 if (Subtarget->has16BitInsts() && VT == MVT::i16) {
716 switch (Op) {
717 case ISD::LOAD:
718 case ISD::STORE:
Tom Stellard2e045bb2016-01-20 00:13:22 +0000719
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000720 // These operations are done with 32-bit instructions anyway.
721 case ISD::AND:
722 case ISD::OR:
723 case ISD::XOR:
724 case ISD::SELECT:
725 // TODO: Extensions?
726 return true;
727 default:
728 return false;
729 }
730 }
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000731
Tom Stellard2e045bb2016-01-20 00:13:22 +0000732 // SimplifySetCC uses this function to determine whether or not it should
733 // create setcc with i1 operands. We don't have instructions for i1 setcc.
734 if (VT == MVT::i1 && Op == ISD::SETCC)
735 return false;
736
737 return TargetLowering::isTypeDesirableForOp(Op, VT);
738}
739
Jan Veselyfea814d2016-06-21 20:46:20 +0000740SDValue SITargetLowering::LowerParameterPtr(SelectionDAG &DAG,
741 const SDLoc &SL, SDValue Chain,
742 unsigned Offset) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000743 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardec2e43c2014-09-22 15:35:29 +0000744 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000745 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Matt Arsenaultac234b62015-11-30 21:15:57 +0000746 unsigned InputPtrReg = TRI->getPreloadedValue(MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
Tom Stellard94593ee2013-06-03 17:40:18 +0000747
Matt Arsenault86033ca2014-07-28 17:31:39 +0000748 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000749 MVT PtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulta0269b62015-06-01 21:58:24 +0000750 SDValue BasePtr = DAG.getCopyFromReg(Chain, SL,
751 MRI.getLiveInVirtReg(InputPtrReg), PtrVT);
Jan Veselyfea814d2016-06-21 20:46:20 +0000752 return DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
753 DAG.getConstant(Offset, SL, PtrVT));
754}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000755
Jan Veselyfea814d2016-06-21 20:46:20 +0000756SDValue SITargetLowering::LowerParameter(SelectionDAG &DAG, EVT VT, EVT MemVT,
757 const SDLoc &SL, SDValue Chain,
Matt Arsenault6dca5422017-01-09 18:52:39 +0000758 unsigned Offset, bool Signed,
759 const ISD::InputArg *Arg) const {
Jan Veselyfea814d2016-06-21 20:46:20 +0000760 const DataLayout &DL = DAG.getDataLayout();
Tom Stellard083f1622016-10-17 16:56:19 +0000761 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
Jan Veselyfea814d2016-06-21 20:46:20 +0000762 PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault86033ca2014-07-28 17:31:39 +0000763 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
764
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000765 unsigned Align = DL.getABITypeAlignment(Ty);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000766
Jan Veselyfea814d2016-06-21 20:46:20 +0000767 SDValue Ptr = LowerParameterPtr(DAG, SL, Chain, Offset);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000768 SDValue Load = DAG.getLoad(MemVT, SL, Chain, Ptr, PtrInfo, Align,
769 MachineMemOperand::MONonTemporal |
770 MachineMemOperand::MODereferenceable |
771 MachineMemOperand::MOInvariant);
772
Matt Arsenault6dca5422017-01-09 18:52:39 +0000773 SDValue Val = Load;
774 if (Arg && (Arg->Flags.isSExt() || Arg->Flags.isZExt()) &&
775 VT.bitsLT(MemVT)) {
776 unsigned Opc = Arg->Flags.isZExt() ? ISD::AssertZext : ISD::AssertSext;
777 Val = DAG.getNode(Opc, SL, MemVT, Val, DAG.getValueType(VT));
778 }
779
Tom Stellardbc6c5232016-10-17 16:21:45 +0000780 if (MemVT.isFloatingPoint())
Matt Arsenault6dca5422017-01-09 18:52:39 +0000781 Val = getFPExtOrFPTrunc(DAG, Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000782 else if (Signed)
Matt Arsenault6dca5422017-01-09 18:52:39 +0000783 Val = DAG.getSExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000784 else
Matt Arsenault6dca5422017-01-09 18:52:39 +0000785 Val = DAG.getZExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000786
Matt Arsenault6dca5422017-01-09 18:52:39 +0000787 return DAG.getMergeValues({ Val, Load.getValue(1) }, SL);
Tom Stellard94593ee2013-06-03 17:40:18 +0000788}
789
Christian Konig2c8f6d52013-03-07 09:03:52 +0000790SDValue SITargetLowering::LowerFormalArguments(
Eric Christopher7792e322015-01-30 23:24:40 +0000791 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000792 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
793 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000794 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000795
796 MachineFunction &MF = DAG.getMachineFunction();
797 FunctionType *FType = MF.getFunction()->getFunctionType();
Christian Konig99ee0f42013-03-07 09:04:14 +0000798 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000799 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000800
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000801 if (Subtarget->isAmdHsaOS() && AMDGPU::isShader(CallConv)) {
Matt Arsenaultd48da142015-11-02 23:23:02 +0000802 const Function *Fn = MF.getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000803 DiagnosticInfoUnsupported NoGraphicsHSA(
804 *Fn, "unsupported non-compute shaders with HSA", DL.getDebugLoc());
Matt Arsenaultd48da142015-11-02 23:23:02 +0000805 DAG.getContext()->diagnose(NoGraphicsHSA);
Diana Picus81bc3172016-05-26 15:24:55 +0000806 return DAG.getEntryNode();
Matt Arsenaultd48da142015-11-02 23:23:02 +0000807 }
808
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000809 // Create stack objects that are used for emitting debugger prologue if
810 // "amdgpu-debugger-emit-prologue" attribute was specified.
811 if (ST.debuggerEmitPrologue())
812 createDebuggerPrologueStackObjects(MF);
813
Christian Konig2c8f6d52013-03-07 09:03:52 +0000814 SmallVector<ISD::InputArg, 16> Splits;
Alexey Samsonova253bf92014-08-27 19:36:53 +0000815 BitVector Skipped(Ins.size());
Christian Konig99ee0f42013-03-07 09:04:14 +0000816
817 for (unsigned i = 0, e = Ins.size(), PSInputNum = 0; i != e; ++i) {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000818 const ISD::InputArg &Arg = Ins[i];
Matt Arsenault758659232013-05-18 00:21:46 +0000819
820 // First check if it's a PS input addr
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000821 if (CallConv == CallingConv::AMDGPU_PS && !Arg.Flags.isInReg() &&
Marek Olsakb6c8c3d2016-01-13 11:46:10 +0000822 !Arg.Flags.isByVal() && PSInputNum <= 15) {
Christian Konig99ee0f42013-03-07 09:04:14 +0000823
Marek Olsakfccabaf2016-01-13 11:45:36 +0000824 if (!Arg.Used && !Info->isPSInputAllocated(PSInputNum)) {
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000825 // We can safely skip PS inputs
Alexey Samsonova253bf92014-08-27 19:36:53 +0000826 Skipped.set(i);
Christian Konig99ee0f42013-03-07 09:04:14 +0000827 ++PSInputNum;
828 continue;
829 }
830
Marek Olsakfccabaf2016-01-13 11:45:36 +0000831 Info->markPSInputAllocated(PSInputNum);
832 if (Arg.Used)
833 Info->PSInputEna |= 1 << PSInputNum;
834
835 ++PSInputNum;
Christian Konig99ee0f42013-03-07 09:04:14 +0000836 }
837
Matt Arsenault539ca882016-05-05 20:27:02 +0000838 if (AMDGPU::isShader(CallConv)) {
839 // Second split vertices into their elements
840 if (Arg.VT.isVector()) {
841 ISD::InputArg NewArg = Arg;
842 NewArg.Flags.setSplit();
843 NewArg.VT = Arg.VT.getVectorElementType();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000844
Matt Arsenault539ca882016-05-05 20:27:02 +0000845 // We REALLY want the ORIGINAL number of vertex elements here, e.g. a
846 // three or five element vertex only needs three or five registers,
847 // NOT four or eight.
848 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
849 unsigned NumElements = ParamType->getVectorNumElements();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000850
Matt Arsenault539ca882016-05-05 20:27:02 +0000851 for (unsigned j = 0; j != NumElements; ++j) {
852 Splits.push_back(NewArg);
853 NewArg.PartOffset += NewArg.VT.getStoreSize();
854 }
855 } else {
856 Splits.push_back(Arg);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000857 }
Christian Konig2c8f6d52013-03-07 09:03:52 +0000858 }
859 }
860
861 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000862 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
863 *DAG.getContext());
Christian Konig2c8f6d52013-03-07 09:03:52 +0000864
Christian Konig99ee0f42013-03-07 09:04:14 +0000865 // At least one interpolation mode must be enabled or else the GPU will hang.
Marek Olsakfccabaf2016-01-13 11:45:36 +0000866 //
867 // Check PSInputAddr instead of PSInputEna. The idea is that if the user set
868 // PSInputAddr, the user wants to enable some bits after the compilation
869 // based on run-time states. Since we can't know what the final PSInputEna
870 // will look like, so we shouldn't do anything here and the user should take
871 // responsibility for the correct programming.
Marek Olsak46dadbf2016-01-13 17:23:20 +0000872 //
873 // Otherwise, the following restrictions apply:
874 // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled.
875 // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be
876 // enabled too.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000877 if (CallConv == CallingConv::AMDGPU_PS &&
Marek Olsak46dadbf2016-01-13 17:23:20 +0000878 ((Info->getPSInputAddr() & 0x7F) == 0 ||
NAKAMURA Takumife1202c2016-06-20 00:37:41 +0000879 ((Info->getPSInputAddr() & 0xF) == 0 && Info->isPSInputAllocated(11)))) {
Christian Konig99ee0f42013-03-07 09:04:14 +0000880 CCInfo.AllocateReg(AMDGPU::VGPR0);
881 CCInfo.AllocateReg(AMDGPU::VGPR1);
Marek Olsakfccabaf2016-01-13 11:45:36 +0000882 Info->markPSInputAllocated(0);
883 Info->PSInputEna |= 1;
Christian Konig99ee0f42013-03-07 09:04:14 +0000884 }
885
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000886 if (!AMDGPU::isShader(CallConv)) {
Tom Stellardf110f8f2016-04-14 16:27:03 +0000887 assert(Info->hasWorkGroupIDX() && Info->hasWorkItemIDX());
888 } else {
Tom Stellard2f3f9852017-01-25 01:25:13 +0000889 assert(!Info->hasDispatchPtr() &&
Tom Stellardf110f8f2016-04-14 16:27:03 +0000890 !Info->hasKernargSegmentPtr() && !Info->hasFlatScratchInit() &&
891 !Info->hasWorkGroupIDX() && !Info->hasWorkGroupIDY() &&
892 !Info->hasWorkGroupIDZ() && !Info->hasWorkGroupInfo() &&
893 !Info->hasWorkItemIDX() && !Info->hasWorkItemIDY() &&
894 !Info->hasWorkItemIDZ());
Tom Stellardaf775432013-10-23 00:44:32 +0000895 }
896
Tom Stellard2f3f9852017-01-25 01:25:13 +0000897 if (Info->hasPrivateMemoryInputPtr()) {
898 unsigned PrivateMemoryPtrReg = Info->addPrivateMemoryPtr(*TRI);
899 MF.addLiveIn(PrivateMemoryPtrReg, &AMDGPU::SReg_64RegClass);
900 CCInfo.AllocateReg(PrivateMemoryPtrReg);
901 }
902
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000903 // FIXME: How should these inputs interact with inreg / custom SGPR inputs?
904 if (Info->hasPrivateSegmentBuffer()) {
905 unsigned PrivateSegmentBufferReg = Info->addPrivateSegmentBuffer(*TRI);
906 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SReg_128RegClass);
907 CCInfo.AllocateReg(PrivateSegmentBufferReg);
908 }
909
910 if (Info->hasDispatchPtr()) {
911 unsigned DispatchPtrReg = Info->addDispatchPtr(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000912 MF.addLiveIn(DispatchPtrReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000913 CCInfo.AllocateReg(DispatchPtrReg);
914 }
915
Matt Arsenault48ab5262016-04-25 19:27:18 +0000916 if (Info->hasQueuePtr()) {
917 unsigned QueuePtrReg = Info->addQueuePtr(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000918 MF.addLiveIn(QueuePtrReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault48ab5262016-04-25 19:27:18 +0000919 CCInfo.AllocateReg(QueuePtrReg);
920 }
921
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000922 if (Info->hasKernargSegmentPtr()) {
923 unsigned InputPtrReg = Info->addKernargSegmentPtr(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000924 MF.addLiveIn(InputPtrReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000925 CCInfo.AllocateReg(InputPtrReg);
926 }
927
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000928 if (Info->hasDispatchID()) {
929 unsigned DispatchIDReg = Info->addDispatchID(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000930 MF.addLiveIn(DispatchIDReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000931 CCInfo.AllocateReg(DispatchIDReg);
932 }
933
Matt Arsenault296b8492016-02-12 06:31:30 +0000934 if (Info->hasFlatScratchInit()) {
935 unsigned FlatScratchInitReg = Info->addFlatScratchInit(*TRI);
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000936 MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SGPR_64RegClass);
Matt Arsenault296b8492016-02-12 06:31:30 +0000937 CCInfo.AllocateReg(FlatScratchInitReg);
938 }
939
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000940 if (!AMDGPU::isShader(CallConv))
941 analyzeFormalArgumentsCompute(CCInfo, Ins);
942 else
943 AnalyzeFormalArguments(CCInfo, Splits);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000944
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000945 SmallVector<SDValue, 16> Chains;
946
Christian Konig2c8f6d52013-03-07 09:03:52 +0000947 for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
Christian Konigb7be72d2013-05-17 09:46:48 +0000948 const ISD::InputArg &Arg = Ins[i];
Alexey Samsonova253bf92014-08-27 19:36:53 +0000949 if (Skipped[i]) {
Christian Konigb7be72d2013-05-17 09:46:48 +0000950 InVals.push_back(DAG.getUNDEF(Arg.VT));
Christian Konig99ee0f42013-03-07 09:04:14 +0000951 continue;
952 }
953
Christian Konig2c8f6d52013-03-07 09:03:52 +0000954 CCValAssign &VA = ArgLocs[ArgIdx++];
Craig Topper7f416c82014-11-16 21:17:18 +0000955 MVT VT = VA.getLocVT();
Tom Stellarded882c22013-06-03 17:40:11 +0000956
957 if (VA.isMemLoc()) {
Tom Stellardaf775432013-10-23 00:44:32 +0000958 VT = Ins[i].VT;
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000959 EVT MemVT = VA.getLocVT();
Tom Stellard2f3f9852017-01-25 01:25:13 +0000960 const unsigned Offset = Subtarget->getExplicitKernelArgOffset(MF) +
Tom Stellardb5798b02015-06-26 21:15:03 +0000961 VA.getLocMemOffset();
Tom Stellard94593ee2013-06-03 17:40:18 +0000962 // The first 36 bytes of the input buffer contains information about
963 // thread group and global sizes.
Matt Arsenault0d519732015-07-10 22:28:41 +0000964 SDValue Arg = LowerParameter(DAG, VT, MemVT, DL, Chain,
Matt Arsenault6dca5422017-01-09 18:52:39 +0000965 Offset, Ins[i].Flags.isSExt(),
966 &Ins[i]);
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000967 Chains.push_back(Arg.getValue(1));
Tom Stellardca7ecf32014-08-22 18:49:31 +0000968
Craig Toppere3dcce92015-08-01 22:20:21 +0000969 auto *ParamTy =
Andrew Trick05938a52015-02-16 18:10:47 +0000970 dyn_cast<PointerType>(FType->getParamType(Ins[i].getOrigArgIndex()));
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000971 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Tom Stellardca7ecf32014-08-22 18:49:31 +0000972 ParamTy && ParamTy->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS) {
973 // On SI local pointers are just offsets into LDS, so they are always
974 // less than 16-bits. On CI and newer they could potentially be
975 // real pointers, so we can't guarantee their size.
976 Arg = DAG.getNode(ISD::AssertZext, DL, Arg.getValueType(), Arg,
977 DAG.getValueType(MVT::i16));
978 }
979
Tom Stellarded882c22013-06-03 17:40:11 +0000980 InVals.push_back(Arg);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000981 Info->setABIArgOffset(Offset + MemVT.getStoreSize());
Tom Stellarded882c22013-06-03 17:40:11 +0000982 continue;
983 }
Christian Konig2c8f6d52013-03-07 09:03:52 +0000984 assert(VA.isRegLoc() && "Parameter must be in a register!");
985
986 unsigned Reg = VA.getLocReg();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000987
988 if (VT == MVT::i64) {
989 // For now assume it is a pointer
990 Reg = TRI->getMatchingSuperReg(Reg, AMDGPU::sub0,
Matt Arsenaultcdad3162016-11-29 19:39:48 +0000991 &AMDGPU::SGPR_64RegClass);
992 Reg = MF.addLiveIn(Reg, &AMDGPU::SGPR_64RegClass);
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000993 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
994 InVals.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000995 continue;
996 }
997
998 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
999
1000 Reg = MF.addLiveIn(Reg, RC);
1001 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
1002
Christian Konig2c8f6d52013-03-07 09:03:52 +00001003 if (Arg.VT.isVector()) {
Christian Konig2c8f6d52013-03-07 09:03:52 +00001004 // Build a vector from the registers
Andrew Trick05938a52015-02-16 18:10:47 +00001005 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
Christian Konig2c8f6d52013-03-07 09:03:52 +00001006 unsigned NumElements = ParamType->getVectorNumElements();
1007
1008 SmallVector<SDValue, 4> Regs;
1009 Regs.push_back(Val);
1010 for (unsigned j = 1; j != NumElements; ++j) {
1011 Reg = ArgLocs[ArgIdx++].getLocReg();
1012 Reg = MF.addLiveIn(Reg, RC);
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001013
1014 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
1015 Regs.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +00001016 }
1017
1018 // Fill up the missing vector elements
1019 NumElements = Arg.VT.getVectorNumElements() - NumElements;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00001020 Regs.append(NumElements, DAG.getUNDEF(VT));
Matt Arsenault758659232013-05-18 00:21:46 +00001021
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001022 InVals.push_back(DAG.getBuildVector(Arg.VT, DL, Regs));
Christian Konig2c8f6d52013-03-07 09:03:52 +00001023 continue;
1024 }
1025
1026 InVals.push_back(Val);
1027 }
Tom Stellarde99fb652015-01-20 19:33:04 +00001028
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001029 // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read
1030 // these from the dispatch pointer.
1031
1032 // Start adding system SGPRs.
1033 if (Info->hasWorkGroupIDX()) {
1034 unsigned Reg = Info->addWorkGroupIDX();
Marek Olsak79c05872016-11-25 17:37:09 +00001035 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001036 CCInfo.AllocateReg(Reg);
Tom Stellardf110f8f2016-04-14 16:27:03 +00001037 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001038
1039 if (Info->hasWorkGroupIDY()) {
1040 unsigned Reg = Info->addWorkGroupIDY();
Marek Olsak79c05872016-11-25 17:37:09 +00001041 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001042 CCInfo.AllocateReg(Reg);
Tom Stellarde99fb652015-01-20 19:33:04 +00001043 }
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001044
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001045 if (Info->hasWorkGroupIDZ()) {
1046 unsigned Reg = Info->addWorkGroupIDZ();
Marek Olsak79c05872016-11-25 17:37:09 +00001047 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001048 CCInfo.AllocateReg(Reg);
1049 }
1050
1051 if (Info->hasWorkGroupInfo()) {
1052 unsigned Reg = Info->addWorkGroupInfo();
Marek Olsak79c05872016-11-25 17:37:09 +00001053 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001054 CCInfo.AllocateReg(Reg);
1055 }
1056
1057 if (Info->hasPrivateSegmentWaveByteOffset()) {
1058 // Scratch wave offset passed in system SGPR.
Tom Stellardf110f8f2016-04-14 16:27:03 +00001059 unsigned PrivateSegmentWaveByteOffsetReg;
1060
1061 if (AMDGPU::isShader(CallConv)) {
1062 PrivateSegmentWaveByteOffsetReg = findFirstFreeSGPR(CCInfo);
1063 Info->setPrivateSegmentWaveByteOffset(PrivateSegmentWaveByteOffsetReg);
1064 } else
1065 PrivateSegmentWaveByteOffsetReg = Info->addPrivateSegmentWaveByteOffset();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001066
1067 MF.addLiveIn(PrivateSegmentWaveByteOffsetReg, &AMDGPU::SGPR_32RegClass);
1068 CCInfo.AllocateReg(PrivateSegmentWaveByteOffsetReg);
1069 }
1070
1071 // Now that we've figured out where the scratch register inputs are, see if
1072 // should reserve the arguments and use them directly.
Matthias Braun941a7052016-07-28 18:40:00 +00001073 bool HasStackObjects = MF.getFrameInfo().hasStackObjects();
Matt Arsenault296b8492016-02-12 06:31:30 +00001074 // Record that we know we have non-spill stack objects so we don't need to
1075 // check all stack objects later.
1076 if (HasStackObjects)
1077 Info->setHasNonSpillStackObjects(true);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001078
Matt Arsenault253640e2016-10-13 13:10:00 +00001079 // Everything live out of a block is spilled with fast regalloc, so it's
1080 // almost certain that spilling will be required.
1081 if (getTargetMachine().getOptLevel() == CodeGenOpt::None)
1082 HasStackObjects = true;
1083
Tom Stellard2f3f9852017-01-25 01:25:13 +00001084 if (ST.isAmdCodeObjectV2(MF)) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001085 if (HasStackObjects) {
1086 // If we have stack objects, we unquestionably need the private buffer
Tom Stellard0b76fc4c2016-09-16 21:34:26 +00001087 // resource. For the Code Object V2 ABI, this will be the first 4 user
1088 // SGPR inputs. We can reserve those and use them directly.
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001089
1090 unsigned PrivateSegmentBufferReg = TRI->getPreloadedValue(
1091 MF, SIRegisterInfo::PRIVATE_SEGMENT_BUFFER);
1092 Info->setScratchRSrcReg(PrivateSegmentBufferReg);
1093
1094 unsigned PrivateSegmentWaveByteOffsetReg = TRI->getPreloadedValue(
1095 MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
1096 Info->setScratchWaveOffsetReg(PrivateSegmentWaveByteOffsetReg);
1097 } else {
1098 unsigned ReservedBufferReg
1099 = TRI->reservedPrivateSegmentBufferReg(MF);
1100 unsigned ReservedOffsetReg
1101 = TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
1102
1103 // We tentatively reserve the last registers (skipping the last two
1104 // which may contain VCC). After register allocation, we'll replace
1105 // these with the ones immediately after those which were really
1106 // allocated. In the prologue copies will be inserted from the argument
1107 // to these reserved registers.
1108 Info->setScratchRSrcReg(ReservedBufferReg);
1109 Info->setScratchWaveOffsetReg(ReservedOffsetReg);
1110 }
1111 } else {
1112 unsigned ReservedBufferReg = TRI->reservedPrivateSegmentBufferReg(MF);
1113
1114 // Without HSA, relocations are used for the scratch pointer and the
1115 // buffer resource setup is always inserted in the prologue. Scratch wave
1116 // offset is still in an input SGPR.
1117 Info->setScratchRSrcReg(ReservedBufferReg);
1118
1119 if (HasStackObjects) {
1120 unsigned ScratchWaveOffsetReg = TRI->getPreloadedValue(
1121 MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
1122 Info->setScratchWaveOffsetReg(ScratchWaveOffsetReg);
1123 } else {
1124 unsigned ReservedOffsetReg
1125 = TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
1126 Info->setScratchWaveOffsetReg(ReservedOffsetReg);
1127 }
1128 }
1129
1130 if (Info->hasWorkItemIDX()) {
1131 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_X);
1132 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1133 CCInfo.AllocateReg(Reg);
Tom Stellardf110f8f2016-04-14 16:27:03 +00001134 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001135
1136 if (Info->hasWorkItemIDY()) {
1137 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Y);
1138 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1139 CCInfo.AllocateReg(Reg);
1140 }
1141
1142 if (Info->hasWorkItemIDZ()) {
1143 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Z);
1144 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1145 CCInfo.AllocateReg(Reg);
1146 }
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001147
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001148 if (Chains.empty())
1149 return Chain;
1150
1151 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Christian Konig2c8f6d52013-03-07 09:03:52 +00001152}
1153
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001154SDValue
1155SITargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
1156 bool isVarArg,
1157 const SmallVectorImpl<ISD::OutputArg> &Outs,
1158 const SmallVectorImpl<SDValue> &OutVals,
1159 const SDLoc &DL, SelectionDAG &DAG) const {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001160 MachineFunction &MF = DAG.getMachineFunction();
1161 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1162
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +00001163 if (!AMDGPU::isShader(CallConv))
Marek Olsak8a0f3352016-01-13 17:23:04 +00001164 return AMDGPUTargetLowering::LowerReturn(Chain, CallConv, isVarArg, Outs,
1165 OutVals, DL, DAG);
1166
Marek Olsak8e9cc632016-01-13 17:23:09 +00001167 Info->setIfReturnsVoid(Outs.size() == 0);
1168
Marek Olsak8a0f3352016-01-13 17:23:04 +00001169 SmallVector<ISD::OutputArg, 48> Splits;
1170 SmallVector<SDValue, 48> SplitVals;
1171
1172 // Split vectors into their elements.
1173 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
1174 const ISD::OutputArg &Out = Outs[i];
1175
1176 if (Out.VT.isVector()) {
1177 MVT VT = Out.VT.getVectorElementType();
1178 ISD::OutputArg NewOut = Out;
1179 NewOut.Flags.setSplit();
1180 NewOut.VT = VT;
1181
1182 // We want the original number of vector elements here, e.g.
1183 // three or five, not four or eight.
1184 unsigned NumElements = Out.ArgVT.getVectorNumElements();
1185
1186 for (unsigned j = 0; j != NumElements; ++j) {
1187 SDValue Elem = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, OutVals[i],
1188 DAG.getConstant(j, DL, MVT::i32));
1189 SplitVals.push_back(Elem);
1190 Splits.push_back(NewOut);
1191 NewOut.PartOffset += NewOut.VT.getStoreSize();
1192 }
1193 } else {
1194 SplitVals.push_back(OutVals[i]);
1195 Splits.push_back(Out);
1196 }
1197 }
1198
1199 // CCValAssign - represent the assignment of the return value to a location.
1200 SmallVector<CCValAssign, 48> RVLocs;
1201
1202 // CCState - Info about the registers and stack slots.
1203 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1204 *DAG.getContext());
1205
1206 // Analyze outgoing return values.
1207 AnalyzeReturn(CCInfo, Splits);
1208
1209 SDValue Flag;
1210 SmallVector<SDValue, 48> RetOps;
1211 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1212
1213 // Copy the result values into the output registers.
1214 for (unsigned i = 0, realRVLocIdx = 0;
1215 i != RVLocs.size();
1216 ++i, ++realRVLocIdx) {
1217 CCValAssign &VA = RVLocs[i];
1218 assert(VA.isRegLoc() && "Can only return in registers!");
1219
1220 SDValue Arg = SplitVals[realRVLocIdx];
1221
1222 // Copied from other backends.
1223 switch (VA.getLocInfo()) {
1224 default: llvm_unreachable("Unknown loc info!");
1225 case CCValAssign::Full:
1226 break;
1227 case CCValAssign::BCvt:
1228 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1229 break;
1230 }
1231
1232 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
1233 Flag = Chain.getValue(1);
1234 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
1235 }
1236
1237 // Update chain and glue.
1238 RetOps[0] = Chain;
1239 if (Flag.getNode())
1240 RetOps.push_back(Flag);
1241
Matt Arsenault9babdf42016-06-22 20:15:28 +00001242 unsigned Opc = Info->returnsVoid() ? AMDGPUISD::ENDPGM : AMDGPUISD::RETURN;
1243 return DAG.getNode(Opc, DL, MVT::Other, RetOps);
Marek Olsak8a0f3352016-01-13 17:23:04 +00001244}
1245
Matt Arsenault9a10cea2016-01-26 04:29:24 +00001246unsigned SITargetLowering::getRegisterByName(const char* RegName, EVT VT,
1247 SelectionDAG &DAG) const {
1248 unsigned Reg = StringSwitch<unsigned>(RegName)
1249 .Case("m0", AMDGPU::M0)
1250 .Case("exec", AMDGPU::EXEC)
1251 .Case("exec_lo", AMDGPU::EXEC_LO)
1252 .Case("exec_hi", AMDGPU::EXEC_HI)
1253 .Case("flat_scratch", AMDGPU::FLAT_SCR)
1254 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
1255 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
1256 .Default(AMDGPU::NoRegister);
1257
1258 if (Reg == AMDGPU::NoRegister) {
1259 report_fatal_error(Twine("invalid register name \""
1260 + StringRef(RegName) + "\"."));
1261
1262 }
1263
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001264 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Matt Arsenault9a10cea2016-01-26 04:29:24 +00001265 Subtarget->getRegisterInfo()->regsOverlap(Reg, AMDGPU::FLAT_SCR)) {
1266 report_fatal_error(Twine("invalid register \""
1267 + StringRef(RegName) + "\" for subtarget."));
1268 }
1269
1270 switch (Reg) {
1271 case AMDGPU::M0:
1272 case AMDGPU::EXEC_LO:
1273 case AMDGPU::EXEC_HI:
1274 case AMDGPU::FLAT_SCR_LO:
1275 case AMDGPU::FLAT_SCR_HI:
1276 if (VT.getSizeInBits() == 32)
1277 return Reg;
1278 break;
1279 case AMDGPU::EXEC:
1280 case AMDGPU::FLAT_SCR:
1281 if (VT.getSizeInBits() == 64)
1282 return Reg;
1283 break;
1284 default:
1285 llvm_unreachable("missing register type checking");
1286 }
1287
1288 report_fatal_error(Twine("invalid type for register \""
1289 + StringRef(RegName) + "\"."));
1290}
1291
Matt Arsenault786724a2016-07-12 21:41:32 +00001292// If kill is not the last instruction, split the block so kill is always a
1293// proper terminator.
1294MachineBasicBlock *SITargetLowering::splitKillBlock(MachineInstr &MI,
1295 MachineBasicBlock *BB) const {
1296 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1297
1298 MachineBasicBlock::iterator SplitPoint(&MI);
1299 ++SplitPoint;
1300
1301 if (SplitPoint == BB->end()) {
1302 // Don't bother with a new block.
1303 MI.setDesc(TII->get(AMDGPU::SI_KILL_TERMINATOR));
1304 return BB;
1305 }
1306
1307 MachineFunction *MF = BB->getParent();
1308 MachineBasicBlock *SplitBB
1309 = MF->CreateMachineBasicBlock(BB->getBasicBlock());
1310
Matt Arsenault786724a2016-07-12 21:41:32 +00001311 MF->insert(++MachineFunction::iterator(BB), SplitBB);
1312 SplitBB->splice(SplitBB->begin(), BB, SplitPoint, BB->end());
1313
Matt Arsenaultd40ded62016-07-22 17:01:15 +00001314 SplitBB->transferSuccessorsAndUpdatePHIs(BB);
Matt Arsenault786724a2016-07-12 21:41:32 +00001315 BB->addSuccessor(SplitBB);
1316
1317 MI.setDesc(TII->get(AMDGPU::SI_KILL_TERMINATOR));
1318 return SplitBB;
1319}
1320
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001321// Do a v_movrels_b32 or v_movreld_b32 for each unique value of \p IdxReg in the
1322// wavefront. If the value is uniform and just happens to be in a VGPR, this
1323// will only do one iteration. In the worst case, this will loop 64 times.
1324//
1325// TODO: Just use v_readlane_b32 if we know the VGPR has a uniform value.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001326static MachineBasicBlock::iterator emitLoadM0FromVGPRLoop(
1327 const SIInstrInfo *TII,
1328 MachineRegisterInfo &MRI,
1329 MachineBasicBlock &OrigBB,
1330 MachineBasicBlock &LoopBB,
1331 const DebugLoc &DL,
1332 const MachineOperand &IdxReg,
1333 unsigned InitReg,
1334 unsigned ResultReg,
1335 unsigned PhiReg,
1336 unsigned InitSaveExecReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001337 int Offset,
1338 bool UseGPRIdxMode) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001339 MachineBasicBlock::iterator I = LoopBB.begin();
1340
1341 unsigned PhiExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1342 unsigned NewExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1343 unsigned CurrentIdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1344 unsigned CondReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1345
1346 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiReg)
1347 .addReg(InitReg)
1348 .addMBB(&OrigBB)
1349 .addReg(ResultReg)
1350 .addMBB(&LoopBB);
1351
1352 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiExec)
1353 .addReg(InitSaveExecReg)
1354 .addMBB(&OrigBB)
1355 .addReg(NewExec)
1356 .addMBB(&LoopBB);
1357
1358 // Read the next variant <- also loop target.
1359 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), CurrentIdxReg)
1360 .addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
1361
1362 // Compare the just read M0 value to all possible Idx values.
1363 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e64), CondReg)
1364 .addReg(CurrentIdxReg)
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +00001365 .addReg(IdxReg.getReg(), 0, IdxReg.getSubReg());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001366
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001367 if (UseGPRIdxMode) {
1368 unsigned IdxReg;
1369 if (Offset == 0) {
1370 IdxReg = CurrentIdxReg;
1371 } else {
1372 IdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1373 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), IdxReg)
1374 .addReg(CurrentIdxReg, RegState::Kill)
1375 .addImm(Offset);
1376 }
1377
1378 MachineInstr *SetIdx =
1379 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_IDX))
1380 .addReg(IdxReg, RegState::Kill);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001381 SetIdx->getOperand(2).setIsUndef();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001382 } else {
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001383 // Move index from VCC into M0
1384 if (Offset == 0) {
1385 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1386 .addReg(CurrentIdxReg, RegState::Kill);
1387 } else {
1388 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
1389 .addReg(CurrentIdxReg, RegState::Kill)
1390 .addImm(Offset);
1391 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001392 }
1393
1394 // Update EXEC, save the original EXEC value to VCC.
1395 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), NewExec)
1396 .addReg(CondReg, RegState::Kill);
1397
1398 MRI.setSimpleHint(NewExec, CondReg);
1399
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001400 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001401 MachineInstr *InsertPt =
1402 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001403 .addReg(AMDGPU::EXEC)
1404 .addReg(NewExec);
1405
1406 // XXX - s_xor_b64 sets scc to 1 if the result is nonzero, so can we use
1407 // s_cbranch_scc0?
1408
1409 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover.
1410 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
1411 .addMBB(&LoopBB);
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001412
1413 return InsertPt->getIterator();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001414}
1415
1416// This has slightly sub-optimal regalloc when the source vector is killed by
1417// the read. The register allocator does not understand that the kill is
1418// per-workitem, so is kept alive for the whole loop so we end up not re-using a
1419// subregister from it, using 1 more VGPR than necessary. This was saved when
1420// this was expanded after register allocation.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001421static MachineBasicBlock::iterator loadM0FromVGPR(const SIInstrInfo *TII,
1422 MachineBasicBlock &MBB,
1423 MachineInstr &MI,
1424 unsigned InitResultReg,
1425 unsigned PhiReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001426 int Offset,
1427 bool UseGPRIdxMode) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001428 MachineFunction *MF = MBB.getParent();
1429 MachineRegisterInfo &MRI = MF->getRegInfo();
1430 const DebugLoc &DL = MI.getDebugLoc();
1431 MachineBasicBlock::iterator I(&MI);
1432
1433 unsigned DstReg = MI.getOperand(0).getReg();
1434 unsigned SaveExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1435 unsigned TmpExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1436
1437 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), TmpExec);
1438
1439 // Save the EXEC mask
1440 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), SaveExec)
1441 .addReg(AMDGPU::EXEC);
1442
1443 // To insert the loop we need to split the block. Move everything after this
1444 // point to a new block, and insert a new empty block between the two.
1445 MachineBasicBlock *LoopBB = MF->CreateMachineBasicBlock();
1446 MachineBasicBlock *RemainderBB = MF->CreateMachineBasicBlock();
1447 MachineFunction::iterator MBBI(MBB);
1448 ++MBBI;
1449
1450 MF->insert(MBBI, LoopBB);
1451 MF->insert(MBBI, RemainderBB);
1452
1453 LoopBB->addSuccessor(LoopBB);
1454 LoopBB->addSuccessor(RemainderBB);
1455
1456 // Move the rest of the block into a new block.
Matt Arsenaultd40ded62016-07-22 17:01:15 +00001457 RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001458 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
1459
1460 MBB.addSuccessor(LoopBB);
1461
1462 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
1463
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001464 auto InsPt = emitLoadM0FromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, *Idx,
1465 InitResultReg, DstReg, PhiReg, TmpExec,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001466 Offset, UseGPRIdxMode);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001467
1468 MachineBasicBlock::iterator First = RemainderBB->begin();
1469 BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
1470 .addReg(SaveExec);
1471
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001472 return InsPt;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001473}
1474
1475// Returns subreg index, offset
1476static std::pair<unsigned, int>
1477computeIndirectRegAndOffset(const SIRegisterInfo &TRI,
1478 const TargetRegisterClass *SuperRC,
1479 unsigned VecReg,
1480 int Offset) {
1481 int NumElts = SuperRC->getSize() / 4;
1482
1483 // Skip out of bounds offsets, or else we would end up using an undefined
1484 // register.
1485 if (Offset >= NumElts || Offset < 0)
1486 return std::make_pair(AMDGPU::sub0, Offset);
1487
1488 return std::make_pair(AMDGPU::sub0 + Offset, 0);
1489}
1490
1491// Return true if the index is an SGPR and was set.
1492static bool setM0ToIndexFromSGPR(const SIInstrInfo *TII,
1493 MachineRegisterInfo &MRI,
1494 MachineInstr &MI,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001495 int Offset,
1496 bool UseGPRIdxMode,
1497 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001498 MachineBasicBlock *MBB = MI.getParent();
1499 const DebugLoc &DL = MI.getDebugLoc();
1500 MachineBasicBlock::iterator I(&MI);
1501
1502 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
1503 const TargetRegisterClass *IdxRC = MRI.getRegClass(Idx->getReg());
1504
1505 assert(Idx->getReg() != AMDGPU::NoRegister);
1506
1507 if (!TII->getRegisterInfo().isSGPRClass(IdxRC))
1508 return false;
1509
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001510 if (UseGPRIdxMode) {
1511 unsigned IdxMode = IsIndirectSrc ?
1512 VGPRIndexMode::SRC0_ENABLE : VGPRIndexMode::DST_ENABLE;
1513 if (Offset == 0) {
1514 MachineInstr *SetOn =
Diana Picus116bbab2017-01-13 09:58:52 +00001515 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1516 .add(*Idx)
1517 .addImm(IdxMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001518
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001519 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001520 } else {
1521 unsigned Tmp = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
1522 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), Tmp)
Diana Picus116bbab2017-01-13 09:58:52 +00001523 .add(*Idx)
1524 .addImm(Offset);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001525 MachineInstr *SetOn =
1526 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1527 .addReg(Tmp, RegState::Kill)
1528 .addImm(IdxMode);
1529
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001530 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001531 }
1532
1533 return true;
1534 }
1535
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001536 if (Offset == 0) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00001537 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1538 .add(*Idx);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001539 } else {
1540 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00001541 .add(*Idx)
1542 .addImm(Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001543 }
1544
1545 return true;
1546}
1547
1548// Control flow needs to be inserted if indexing with a VGPR.
1549static MachineBasicBlock *emitIndirectSrc(MachineInstr &MI,
1550 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001551 const SISubtarget &ST) {
1552 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001553 const SIRegisterInfo &TRI = TII->getRegisterInfo();
1554 MachineFunction *MF = MBB.getParent();
1555 MachineRegisterInfo &MRI = MF->getRegInfo();
1556
1557 unsigned Dst = MI.getOperand(0).getReg();
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001558 unsigned SrcReg = TII->getNamedOperand(MI, AMDGPU::OpName::src)->getReg();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001559 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
1560
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001561 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001562
1563 unsigned SubReg;
1564 std::tie(SubReg, Offset)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001565 = computeIndirectRegAndOffset(TRI, VecRC, SrcReg, Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001566
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001567 bool UseGPRIdxMode = ST.hasVGPRIndexMode() && EnableVGPRIndexMode;
1568
1569 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, true)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001570 MachineBasicBlock::iterator I(&MI);
1571 const DebugLoc &DL = MI.getDebugLoc();
1572
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001573 if (UseGPRIdxMode) {
1574 // TODO: Look at the uses to avoid the copy. This may require rescheduling
1575 // to avoid interfering with other uses, so probably requires a new
1576 // optimization pass.
1577 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001578 .addReg(SrcReg, RegState::Undef, SubReg)
1579 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001580 .addReg(AMDGPU::M0, RegState::Implicit);
1581 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1582 } else {
1583 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001584 .addReg(SrcReg, RegState::Undef, SubReg)
1585 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001586 }
1587
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001588 MI.eraseFromParent();
1589
1590 return &MBB;
1591 }
1592
1593 const DebugLoc &DL = MI.getDebugLoc();
1594 MachineBasicBlock::iterator I(&MI);
1595
1596 unsigned PhiReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1597 unsigned InitReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1598
1599 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), InitReg);
1600
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001601 if (UseGPRIdxMode) {
1602 MachineInstr *SetOn = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1603 .addImm(0) // Reset inside loop.
1604 .addImm(VGPRIndexMode::SRC0_ENABLE);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001605 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001606
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001607 // Disable again after the loop.
1608 BuildMI(MBB, std::next(I), DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1609 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001610
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001611 auto InsPt = loadM0FromVGPR(TII, MBB, MI, InitReg, PhiReg, Offset, UseGPRIdxMode);
1612 MachineBasicBlock *LoopBB = InsPt->getParent();
1613
1614 if (UseGPRIdxMode) {
1615 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001616 .addReg(SrcReg, RegState::Undef, SubReg)
1617 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001618 .addReg(AMDGPU::M0, RegState::Implicit);
1619 } else {
1620 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001621 .addReg(SrcReg, RegState::Undef, SubReg)
1622 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001623 }
1624
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001625 MI.eraseFromParent();
1626
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001627 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001628}
1629
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001630static unsigned getMOVRELDPseudo(const TargetRegisterClass *VecRC) {
1631 switch (VecRC->getSize()) {
1632 case 4:
1633 return AMDGPU::V_MOVRELD_B32_V1;
1634 case 8:
1635 return AMDGPU::V_MOVRELD_B32_V2;
1636 case 16:
1637 return AMDGPU::V_MOVRELD_B32_V4;
1638 case 32:
1639 return AMDGPU::V_MOVRELD_B32_V8;
1640 case 64:
1641 return AMDGPU::V_MOVRELD_B32_V16;
1642 default:
1643 llvm_unreachable("unsupported size for MOVRELD pseudos");
1644 }
1645}
1646
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001647static MachineBasicBlock *emitIndirectDst(MachineInstr &MI,
1648 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001649 const SISubtarget &ST) {
1650 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001651 const SIRegisterInfo &TRI = TII->getRegisterInfo();
1652 MachineFunction *MF = MBB.getParent();
1653 MachineRegisterInfo &MRI = MF->getRegInfo();
1654
1655 unsigned Dst = MI.getOperand(0).getReg();
1656 const MachineOperand *SrcVec = TII->getNamedOperand(MI, AMDGPU::OpName::src);
1657 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
1658 const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val);
1659 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
1660 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcVec->getReg());
1661
1662 // This can be an immediate, but will be folded later.
1663 assert(Val->getReg());
1664
1665 unsigned SubReg;
1666 std::tie(SubReg, Offset) = computeIndirectRegAndOffset(TRI, VecRC,
1667 SrcVec->getReg(),
1668 Offset);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001669 bool UseGPRIdxMode = ST.hasVGPRIndexMode() && EnableVGPRIndexMode;
1670
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001671 if (Idx->getReg() == AMDGPU::NoRegister) {
1672 MachineBasicBlock::iterator I(&MI);
1673 const DebugLoc &DL = MI.getDebugLoc();
1674
1675 assert(Offset == 0);
1676
1677 BuildMI(MBB, I, DL, TII->get(TargetOpcode::INSERT_SUBREG), Dst)
Diana Picus116bbab2017-01-13 09:58:52 +00001678 .add(*SrcVec)
1679 .add(*Val)
1680 .addImm(SubReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001681
1682 MI.eraseFromParent();
1683 return &MBB;
1684 }
1685
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001686 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, false)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001687 MachineBasicBlock::iterator I(&MI);
1688 const DebugLoc &DL = MI.getDebugLoc();
1689
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001690 if (UseGPRIdxMode) {
1691 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00001692 .addReg(SrcVec->getReg(), RegState::Undef, SubReg) // vdst
1693 .add(*Val)
1694 .addReg(Dst, RegState::ImplicitDefine)
1695 .addReg(SrcVec->getReg(), RegState::Implicit)
1696 .addReg(AMDGPU::M0, RegState::Implicit);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001697
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001698 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1699 } else {
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001700 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001701
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001702 BuildMI(MBB, I, DL, MovRelDesc)
1703 .addReg(Dst, RegState::Define)
1704 .addReg(SrcVec->getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001705 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001706 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001707 }
1708
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001709 MI.eraseFromParent();
1710 return &MBB;
1711 }
1712
1713 if (Val->isReg())
1714 MRI.clearKillFlags(Val->getReg());
1715
1716 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001717
1718 if (UseGPRIdxMode) {
1719 MachineBasicBlock::iterator I(&MI);
1720
1721 MachineInstr *SetOn = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
1722 .addImm(0) // Reset inside loop.
1723 .addImm(VGPRIndexMode::DST_ENABLE);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00001724 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001725
1726 // Disable again after the loop.
1727 BuildMI(MBB, std::next(I), DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
1728 }
1729
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001730 unsigned PhiReg = MRI.createVirtualRegister(VecRC);
1731
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001732 auto InsPt = loadM0FromVGPR(TII, MBB, MI, SrcVec->getReg(), PhiReg,
1733 Offset, UseGPRIdxMode);
1734 MachineBasicBlock *LoopBB = InsPt->getParent();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001735
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001736 if (UseGPRIdxMode) {
1737 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00001738 .addReg(PhiReg, RegState::Undef, SubReg) // vdst
1739 .add(*Val) // src0
1740 .addReg(Dst, RegState::ImplicitDefine)
1741 .addReg(PhiReg, RegState::Implicit)
1742 .addReg(AMDGPU::M0, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001743 } else {
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001744 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001745
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001746 BuildMI(*LoopBB, InsPt, DL, MovRelDesc)
1747 .addReg(Dst, RegState::Define)
1748 .addReg(PhiReg)
Diana Picus116bbab2017-01-13 09:58:52 +00001749 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00001750 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001751 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001752
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00001753 MI.eraseFromParent();
1754
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001755 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001756}
1757
Matt Arsenault786724a2016-07-12 21:41:32 +00001758MachineBasicBlock *SITargetLowering::EmitInstrWithCustomInserter(
1759 MachineInstr &MI, MachineBasicBlock *BB) const {
Tom Stellard244891d2016-12-20 15:52:17 +00001760
1761 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1762 MachineFunction *MF = BB->getParent();
1763 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
1764
1765 if (TII->isMIMG(MI)) {
1766 if (!MI.memoperands_empty())
1767 return BB;
1768 // Add a memoperand for mimg instructions so that they aren't assumed to
1769 // be ordered memory instuctions.
1770
1771 MachinePointerInfo PtrInfo(MFI->getImagePSV());
1772 MachineMemOperand::Flags Flags = MachineMemOperand::MODereferenceable;
1773 if (MI.mayStore())
1774 Flags |= MachineMemOperand::MOStore;
1775
1776 if (MI.mayLoad())
1777 Flags |= MachineMemOperand::MOLoad;
1778
1779 auto MMO = MF->getMachineMemOperand(PtrInfo, Flags, 0, 0);
1780 MI.addMemOperand(*MF, MMO);
1781 return BB;
1782 }
1783
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001784 switch (MI.getOpcode()) {
Wei Ding205bfdb2017-02-10 02:15:29 +00001785 case AMDGPU::S_TRAP_PSEUDO: {
1786 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenaultb4493e92017-02-10 02:42:31 +00001787 const int TrapType = MI.getOperand(0).getImm();
Wei Dingee21a362017-01-24 06:41:21 +00001788
Wei Ding205bfdb2017-02-10 02:15:29 +00001789 if (Subtarget->getTrapHandlerAbi() == SISubtarget::TrapHandlerAbiHsa &&
1790 Subtarget->isTrapHandlerEnabled()) {
Wei Dingee21a362017-01-24 06:41:21 +00001791
Wei Ding205bfdb2017-02-10 02:15:29 +00001792 MachineFunction *MF = BB->getParent();
1793 SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1794 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
1795 assert(UserSGPR != AMDGPU::NoRegister);
Wei Dingee21a362017-01-24 06:41:21 +00001796
Wei Ding205bfdb2017-02-10 02:15:29 +00001797 if (!BB->isLiveIn(UserSGPR))
1798 BB->addLiveIn(UserSGPR);
1799
1800 BuildMI(*BB, MI, DL, TII->get(AMDGPU::COPY), AMDGPU::SGPR0_SGPR1)
1801 .addReg(UserSGPR);
1802 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_TRAP))
Matt Arsenaultb4493e92017-02-10 02:42:31 +00001803 .addImm(TrapType)
Wei Ding205bfdb2017-02-10 02:15:29 +00001804 .addReg(AMDGPU::SGPR0_SGPR1, RegState::Implicit);
1805 } else {
Matt Arsenaultb4493e92017-02-10 02:42:31 +00001806 switch (TrapType) {
Wei Dingf2cce022017-02-22 23:22:19 +00001807 case SISubtarget::TrapIDLLVMTrap:
Wei Ding205bfdb2017-02-10 02:15:29 +00001808 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_ENDPGM));
1809 break;
Wei Dingf2cce022017-02-22 23:22:19 +00001810 case SISubtarget::TrapIDLLVMDebugTrap: {
Wei Ding205bfdb2017-02-10 02:15:29 +00001811 DiagnosticInfoUnsupported NoTrap(*MF->getFunction(),
1812 "debugtrap handler not supported",
1813 DL,
1814 DS_Warning);
Matt Arsenaultb4493e92017-02-10 02:42:31 +00001815 LLVMContext &C = MF->getFunction()->getContext();
Wei Ding205bfdb2017-02-10 02:15:29 +00001816 C.diagnose(NoTrap);
1817 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_NOP))
1818 .addImm(0);
1819 break;
1820 }
1821 default:
1822 llvm_unreachable("unsupported trap handler type!");
1823 }
1824 }
Wei Dingee21a362017-01-24 06:41:21 +00001825
1826 MI.eraseFromParent();
1827 return BB;
1828 }
Eugene Zelenko66203762017-01-21 00:53:49 +00001829 case AMDGPU::SI_INIT_M0:
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001830 BuildMI(*BB, MI.getIterator(), MI.getDebugLoc(),
Matt Arsenault4ac341c2016-04-14 21:58:15 +00001831 TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
Diana Picus116bbab2017-01-13 09:58:52 +00001832 .add(MI.getOperand(0));
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001833 MI.eraseFromParent();
Matt Arsenault20711b72015-02-20 22:10:45 +00001834 return BB;
Eugene Zelenko66203762017-01-21 00:53:49 +00001835
Changpeng Fang01f60622016-03-15 17:28:44 +00001836 case AMDGPU::GET_GROUPSTATICSIZE: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001837 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault3c07c812016-07-22 17:01:33 +00001838 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_MOV_B32))
Diana Picus116bbab2017-01-13 09:58:52 +00001839 .add(MI.getOperand(0))
1840 .addImm(MFI->getLDSSize());
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001841 MI.eraseFromParent();
Changpeng Fang01f60622016-03-15 17:28:44 +00001842 return BB;
1843 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001844 case AMDGPU::SI_INDIRECT_SRC_V1:
1845 case AMDGPU::SI_INDIRECT_SRC_V2:
1846 case AMDGPU::SI_INDIRECT_SRC_V4:
1847 case AMDGPU::SI_INDIRECT_SRC_V8:
1848 case AMDGPU::SI_INDIRECT_SRC_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001849 return emitIndirectSrc(MI, *BB, *getSubtarget());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00001850 case AMDGPU::SI_INDIRECT_DST_V1:
1851 case AMDGPU::SI_INDIRECT_DST_V2:
1852 case AMDGPU::SI_INDIRECT_DST_V4:
1853 case AMDGPU::SI_INDIRECT_DST_V8:
1854 case AMDGPU::SI_INDIRECT_DST_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00001855 return emitIndirectDst(MI, *BB, *getSubtarget());
Matt Arsenault786724a2016-07-12 21:41:32 +00001856 case AMDGPU::SI_KILL:
1857 return splitKillBlock(MI, BB);
Matt Arsenault22e41792016-08-27 01:00:37 +00001858 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
1859 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Matt Arsenault22e41792016-08-27 01:00:37 +00001860
1861 unsigned Dst = MI.getOperand(0).getReg();
1862 unsigned Src0 = MI.getOperand(1).getReg();
1863 unsigned Src1 = MI.getOperand(2).getReg();
1864 const DebugLoc &DL = MI.getDebugLoc();
1865 unsigned SrcCond = MI.getOperand(3).getReg();
1866
1867 unsigned DstLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1868 unsigned DstHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1869
1870 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
1871 .addReg(Src0, 0, AMDGPU::sub0)
1872 .addReg(Src1, 0, AMDGPU::sub0)
1873 .addReg(SrcCond);
1874 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
1875 .addReg(Src0, 0, AMDGPU::sub1)
1876 .addReg(Src1, 0, AMDGPU::sub1)
1877 .addReg(SrcCond);
1878
1879 BuildMI(*BB, MI, DL, TII->get(AMDGPU::REG_SEQUENCE), Dst)
1880 .addReg(DstLo)
1881 .addImm(AMDGPU::sub0)
1882 .addReg(DstHi)
1883 .addImm(AMDGPU::sub1);
1884 MI.eraseFromParent();
1885 return BB;
1886 }
Matt Arsenault327188a2016-12-15 21:57:11 +00001887 case AMDGPU::SI_BR_UNDEF: {
1888 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
1889 const DebugLoc &DL = MI.getDebugLoc();
1890 MachineInstr *Br = BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_CBRANCH_SCC1))
Diana Picus116bbab2017-01-13 09:58:52 +00001891 .add(MI.getOperand(0));
Matt Arsenault327188a2016-12-15 21:57:11 +00001892 Br->getOperand(1).setIsUndef(true); // read undef SCC
1893 MI.eraseFromParent();
1894 return BB;
1895 }
Changpeng Fang01f60622016-03-15 17:28:44 +00001896 default:
1897 return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
Tom Stellard75aadc22012-12-11 21:25:42 +00001898 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001899}
1900
Matt Arsenault423bf3f2015-01-29 19:34:32 +00001901bool SITargetLowering::enableAggressiveFMAFusion(EVT VT) const {
1902 // This currently forces unfolding various combinations of fsub into fma with
1903 // free fneg'd operands. As long as we have fast FMA (controlled by
1904 // isFMAFasterThanFMulAndFAdd), we should perform these.
1905
1906 // When fma is quarter rate, for f64 where add / sub are at best half rate,
1907 // most of these combines appear to be cycle neutral but save on instruction
1908 // count / code size.
1909 return true;
1910}
1911
Mehdi Amini44ede332015-07-09 02:09:04 +00001912EVT SITargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx,
1913 EVT VT) const {
Tom Stellard83747202013-07-18 21:43:53 +00001914 if (!VT.isVector()) {
1915 return MVT::i1;
1916 }
Matt Arsenault8596f712014-11-28 22:51:38 +00001917 return EVT::getVectorVT(Ctx, MVT::i1, VT.getVectorNumElements());
Tom Stellard75aadc22012-12-11 21:25:42 +00001918}
1919
Matt Arsenault94163282016-12-22 16:36:25 +00001920MVT SITargetLowering::getScalarShiftAmountTy(const DataLayout &, EVT VT) const {
1921 // TODO: Should i16 be used always if legal? For now it would force VALU
1922 // shifts.
1923 return (VT == MVT::i16) ? MVT::i16 : MVT::i32;
Christian Konig082a14a2013-03-18 11:34:05 +00001924}
1925
Matt Arsenault423bf3f2015-01-29 19:34:32 +00001926// Answering this is somewhat tricky and depends on the specific device which
1927// have different rates for fma or all f64 operations.
1928//
1929// v_fma_f64 and v_mul_f64 always take the same number of cycles as each other
1930// regardless of which device (although the number of cycles differs between
1931// devices), so it is always profitable for f64.
1932//
1933// v_fma_f32 takes 4 or 16 cycles depending on the device, so it is profitable
1934// only on full rate devices. Normally, we should prefer selecting v_mad_f32
1935// which we can always do even without fused FP ops since it returns the same
1936// result as the separate operations and since it is always full
1937// rate. Therefore, we lie and report that it is not faster for f32. v_mad_f32
1938// however does not support denormals, so we do report fma as faster if we have
1939// a fast fma device and require denormals.
1940//
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00001941bool SITargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
1942 VT = VT.getScalarType();
1943
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00001944 switch (VT.getSimpleVT().SimpleTy) {
1945 case MVT::f32:
Matt Arsenault423bf3f2015-01-29 19:34:32 +00001946 // This is as fast on some subtargets. However, we always have full rate f32
1947 // mad available which returns the same result as the separate operations
Matt Arsenault8d630032015-02-20 22:10:41 +00001948 // which we should prefer over fma. We can't use this if we want to support
1949 // denormals, so only report this in these cases.
1950 return Subtarget->hasFP32Denormals() && Subtarget->hasFastFMAF32();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00001951 case MVT::f64:
1952 return true;
Matt Arsenault9e22bc22016-12-22 03:21:48 +00001953 case MVT::f16:
1954 return Subtarget->has16BitInsts() && Subtarget->hasFP16Denormals();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00001955 default:
1956 break;
1957 }
1958
1959 return false;
1960}
1961
Tom Stellard75aadc22012-12-11 21:25:42 +00001962//===----------------------------------------------------------------------===//
1963// Custom DAG Lowering Operations
1964//===----------------------------------------------------------------------===//
1965
1966SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
1967 switch (Op.getOpcode()) {
1968 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
Tom Stellardf8794352012-12-19 22:10:31 +00001969 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001970 case ISD::LOAD: {
Tom Stellarde812f2f2014-07-21 15:45:06 +00001971 SDValue Result = LowerLOAD(Op, DAG);
1972 assert((!Result.getNode() ||
1973 Result.getNode()->getNumValues() == 2) &&
1974 "Load should return a value and a chain");
1975 return Result;
Tom Stellard35bb18c2013-08-26 15:06:04 +00001976 }
Tom Stellardaf775432013-10-23 00:44:32 +00001977
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001978 case ISD::FSIN:
1979 case ISD::FCOS:
1980 return LowerTrig(Op, DAG);
Tom Stellard0ec134f2014-02-04 17:18:40 +00001981 case ISD::SELECT: return LowerSELECT(Op, DAG);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001982 case ISD::FDIV: return LowerFDIV(Op, DAG);
Tom Stellard354a43c2016-04-01 18:27:37 +00001983 case ISD::ATOMIC_CMP_SWAP: return LowerATOMIC_CMP_SWAP(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +00001984 case ISD::STORE: return LowerSTORE(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001985 case ISD::GlobalAddress: {
1986 MachineFunction &MF = DAG.getMachineFunction();
1987 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1988 return LowerGlobalAddress(MFI, Op, DAG);
Tom Stellard94593ee2013-06-03 17:40:18 +00001989 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001990 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00001991 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001992 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00001993 case ISD::ADDRSPACECAST: return lowerADDRSPACECAST(Op, DAG);
Matt Arsenault3aef8092017-01-23 23:09:58 +00001994 case ISD::INSERT_VECTOR_ELT:
1995 return lowerINSERT_VECTOR_ELT(Op, DAG);
1996 case ISD::EXTRACT_VECTOR_ELT:
1997 return lowerEXTRACT_VECTOR_ELT(Op, DAG);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00001998 case ISD::FP_ROUND:
1999 return lowerFP_ROUND(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +00002000 }
2001 return SDValue();
2002}
2003
Matt Arsenault3aef8092017-01-23 23:09:58 +00002004void SITargetLowering::ReplaceNodeResults(SDNode *N,
2005 SmallVectorImpl<SDValue> &Results,
2006 SelectionDAG &DAG) const {
2007 switch (N->getOpcode()) {
2008 case ISD::INSERT_VECTOR_ELT: {
2009 if (SDValue Res = lowerINSERT_VECTOR_ELT(SDValue(N, 0), DAG))
2010 Results.push_back(Res);
2011 return;
2012 }
2013 case ISD::EXTRACT_VECTOR_ELT: {
2014 if (SDValue Res = lowerEXTRACT_VECTOR_ELT(SDValue(N, 0), DAG))
2015 Results.push_back(Res);
2016 return;
2017 }
Matt Arsenault1f17c662017-02-22 00:27:34 +00002018 case ISD::INTRINSIC_WO_CHAIN: {
2019 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2020 switch (IID) {
2021 case Intrinsic::amdgcn_cvt_pkrtz: {
2022 SDValue Src0 = N->getOperand(1);
2023 SDValue Src1 = N->getOperand(2);
2024 SDLoc SL(N);
2025 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_PKRTZ_F16_F32, SL, MVT::i32,
2026 Src0, Src1);
2027
2028 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2f16, Cvt));
2029 return;
2030 }
2031 default:
2032 break;
2033 }
2034 }
Matt Arsenault3aef8092017-01-23 23:09:58 +00002035 default:
2036 break;
2037 }
2038}
2039
Tom Stellardf8794352012-12-19 22:10:31 +00002040/// \brief Helper function for LowerBRCOND
2041static SDNode *findUser(SDValue Value, unsigned Opcode) {
Tom Stellard75aadc22012-12-11 21:25:42 +00002042
Tom Stellardf8794352012-12-19 22:10:31 +00002043 SDNode *Parent = Value.getNode();
2044 for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
2045 I != E; ++I) {
2046
2047 if (I.getUse().get() != Value)
2048 continue;
2049
2050 if (I->getOpcode() == Opcode)
2051 return *I;
2052 }
Craig Topper062a2ba2014-04-25 05:30:21 +00002053 return nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00002054}
2055
Tom Stellardbc4497b2016-02-12 23:45:29 +00002056bool SITargetLowering::isCFIntrinsic(const SDNode *Intr) const {
Matt Arsenault6408c912016-09-16 22:11:18 +00002057 if (Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
2058 switch (cast<ConstantSDNode>(Intr->getOperand(1))->getZExtValue()) {
2059 case AMDGPUIntrinsic::amdgcn_if:
2060 case AMDGPUIntrinsic::amdgcn_else:
2061 case AMDGPUIntrinsic::amdgcn_end_cf:
2062 case AMDGPUIntrinsic::amdgcn_loop:
2063 return true;
2064 default:
2065 return false;
2066 }
Tom Stellardbc4497b2016-02-12 23:45:29 +00002067 }
Matt Arsenault6408c912016-09-16 22:11:18 +00002068
2069 if (Intr->getOpcode() == ISD::INTRINSIC_WO_CHAIN) {
2070 switch (cast<ConstantSDNode>(Intr->getOperand(0))->getZExtValue()) {
2071 case AMDGPUIntrinsic::amdgcn_break:
2072 case AMDGPUIntrinsic::amdgcn_if_break:
2073 case AMDGPUIntrinsic::amdgcn_else_break:
2074 return true;
2075 default:
2076 return false;
2077 }
2078 }
2079
2080 return false;
Tom Stellardbc4497b2016-02-12 23:45:29 +00002081}
2082
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00002083void SITargetLowering::createDebuggerPrologueStackObjects(
2084 MachineFunction &MF) const {
2085 // Create stack objects that are used for emitting debugger prologue.
2086 //
2087 // Debugger prologue writes work group IDs and work item IDs to scratch memory
2088 // at fixed location in the following format:
2089 // offset 0: work group ID x
2090 // offset 4: work group ID y
2091 // offset 8: work group ID z
2092 // offset 16: work item ID x
2093 // offset 20: work item ID y
2094 // offset 24: work item ID z
2095 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
2096 int ObjectIdx = 0;
2097
2098 // For each dimension:
2099 for (unsigned i = 0; i < 3; ++i) {
2100 // Create fixed stack object for work group ID.
Matthias Braun941a7052016-07-28 18:40:00 +00002101 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00002102 Info->setDebuggerWorkGroupIDStackObjectIndex(i, ObjectIdx);
2103 // Create fixed stack object for work item ID.
Matthias Braun941a7052016-07-28 18:40:00 +00002104 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4 + 16, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00002105 Info->setDebuggerWorkItemIDStackObjectIndex(i, ObjectIdx);
2106 }
2107}
2108
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00002109bool SITargetLowering::shouldEmitFixup(const GlobalValue *GV) const {
2110 const Triple &TT = getTargetMachine().getTargetTriple();
2111 return GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS &&
2112 AMDGPU::shouldEmitConstantsToTextSection(TT);
2113}
2114
2115bool SITargetLowering::shouldEmitGOTReloc(const GlobalValue *GV) const {
2116 return (GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS ||
2117 GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS) &&
2118 !shouldEmitFixup(GV) &&
2119 !getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
2120}
2121
2122bool SITargetLowering::shouldEmitPCReloc(const GlobalValue *GV) const {
2123 return !shouldEmitFixup(GV) && !shouldEmitGOTReloc(GV);
2124}
2125
Tom Stellardf8794352012-12-19 22:10:31 +00002126/// This transforms the control flow intrinsics to get the branch destination as
2127/// last parameter, also switches branch target with BR if the need arise
2128SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
2129 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002130 SDLoc DL(BRCOND);
Tom Stellardf8794352012-12-19 22:10:31 +00002131
2132 SDNode *Intr = BRCOND.getOperand(1).getNode();
2133 SDValue Target = BRCOND.getOperand(2);
Craig Topper062a2ba2014-04-25 05:30:21 +00002134 SDNode *BR = nullptr;
Tom Stellardbc4497b2016-02-12 23:45:29 +00002135 SDNode *SetCC = nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00002136
2137 if (Intr->getOpcode() == ISD::SETCC) {
2138 // As long as we negate the condition everything is fine
Tom Stellardbc4497b2016-02-12 23:45:29 +00002139 SetCC = Intr;
Tom Stellardf8794352012-12-19 22:10:31 +00002140 Intr = SetCC->getOperand(0).getNode();
2141
2142 } else {
2143 // Get the target from BR if we don't negate the condition
2144 BR = findUser(BRCOND, ISD::BR);
2145 Target = BR->getOperand(1);
2146 }
2147
Matt Arsenault6408c912016-09-16 22:11:18 +00002148 // FIXME: This changes the types of the intrinsics instead of introducing new
2149 // nodes with the correct types.
2150 // e.g. llvm.amdgcn.loop
2151
2152 // eg: i1,ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3
2153 // => t9: ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3, BasicBlock:ch<bb1 0x7fee5286d088>
2154
Nicolai Haehnleffbd56a2016-05-05 17:36:36 +00002155 if (!isCFIntrinsic(Intr)) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00002156 // This is a uniform branch so we don't need to legalize.
2157 return BRCOND;
2158 }
2159
Matt Arsenault6408c912016-09-16 22:11:18 +00002160 bool HaveChain = Intr->getOpcode() == ISD::INTRINSIC_VOID ||
2161 Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN;
2162
Tom Stellardbc4497b2016-02-12 23:45:29 +00002163 assert(!SetCC ||
2164 (SetCC->getConstantOperandVal(1) == 1 &&
Tom Stellardbc4497b2016-02-12 23:45:29 +00002165 cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
2166 ISD::SETNE));
Tom Stellardf8794352012-12-19 22:10:31 +00002167
Tom Stellardf8794352012-12-19 22:10:31 +00002168 // operands of the new intrinsic call
2169 SmallVector<SDValue, 4> Ops;
Matt Arsenault6408c912016-09-16 22:11:18 +00002170 if (HaveChain)
2171 Ops.push_back(BRCOND.getOperand(0));
2172
2173 Ops.append(Intr->op_begin() + (HaveChain ? 1 : 0), Intr->op_end());
Tom Stellardf8794352012-12-19 22:10:31 +00002174 Ops.push_back(Target);
2175
Matt Arsenault6408c912016-09-16 22:11:18 +00002176 ArrayRef<EVT> Res(Intr->value_begin() + 1, Intr->value_end());
2177
Tom Stellardf8794352012-12-19 22:10:31 +00002178 // build the new intrinsic call
2179 SDNode *Result = DAG.getNode(
2180 Res.size() > 1 ? ISD::INTRINSIC_W_CHAIN : ISD::INTRINSIC_VOID, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00002181 DAG.getVTList(Res), Ops).getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00002182
Matt Arsenault6408c912016-09-16 22:11:18 +00002183 if (!HaveChain) {
2184 SDValue Ops[] = {
2185 SDValue(Result, 0),
2186 BRCOND.getOperand(0)
2187 };
2188
2189 Result = DAG.getMergeValues(Ops, DL).getNode();
2190 }
2191
Tom Stellardf8794352012-12-19 22:10:31 +00002192 if (BR) {
2193 // Give the branch instruction our target
2194 SDValue Ops[] = {
2195 BR->getOperand(0),
2196 BRCOND.getOperand(2)
2197 };
Chandler Carruth356665a2014-08-01 22:09:43 +00002198 SDValue NewBR = DAG.getNode(ISD::BR, DL, BR->getVTList(), Ops);
2199 DAG.ReplaceAllUsesWith(BR, NewBR.getNode());
2200 BR = NewBR.getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00002201 }
2202
2203 SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
2204
2205 // Copy the intrinsic results to registers
2206 for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
2207 SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
2208 if (!CopyToReg)
2209 continue;
2210
2211 Chain = DAG.getCopyToReg(
2212 Chain, DL,
2213 CopyToReg->getOperand(1),
2214 SDValue(Result, i - 1),
2215 SDValue());
2216
2217 DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
2218 }
2219
2220 // Remove the old intrinsic from the chain
2221 DAG.ReplaceAllUsesOfValueWith(
2222 SDValue(Intr, Intr->getNumValues() - 1),
2223 Intr->getOperand(0));
2224
2225 return Chain;
Tom Stellard75aadc22012-12-11 21:25:42 +00002226}
2227
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002228SDValue SITargetLowering::getFPExtOrFPTrunc(SelectionDAG &DAG,
2229 SDValue Op,
2230 const SDLoc &DL,
2231 EVT VT) const {
2232 return Op.getValueType().bitsLE(VT) ?
2233 DAG.getNode(ISD::FP_EXTEND, DL, VT, Op) :
2234 DAG.getNode(ISD::FTRUNC, DL, VT, Op);
2235}
2236
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002237SDValue SITargetLowering::lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultafe614c2016-11-18 18:33:36 +00002238 assert(Op.getValueType() == MVT::f16 &&
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002239 "Do not know how to custom lower FP_ROUND for non-f16 type");
2240
Matt Arsenaultafe614c2016-11-18 18:33:36 +00002241 SDValue Src = Op.getOperand(0);
2242 EVT SrcVT = Src.getValueType();
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002243 if (SrcVT != MVT::f64)
2244 return Op;
2245
2246 SDLoc DL(Op);
Matt Arsenaultafe614c2016-11-18 18:33:36 +00002247
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00002248 SDValue FpToFp16 = DAG.getNode(ISD::FP_TO_FP16, DL, MVT::i32, Src);
2249 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, FpToFp16);
2250 return DAG.getNode(ISD::BITCAST, DL, MVT::f16, Trunc);;
2251}
2252
Matt Arsenault99c14522016-04-25 19:27:24 +00002253SDValue SITargetLowering::getSegmentAperture(unsigned AS,
2254 SelectionDAG &DAG) const {
Matt Arsenaulte823d922017-02-18 18:29:53 +00002255
2256 if (Subtarget->hasApertureRegs()) { // Read from Aperture Registers directly.
2257 unsigned RegNo = (AS == AMDGPUAS::LOCAL_ADDRESS) ? AMDGPU::SRC_SHARED_BASE :
2258 AMDGPU::SRC_PRIVATE_BASE;
2259 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass, RegNo, MVT::i32);
2260 }
2261
Matt Arsenault99c14522016-04-25 19:27:24 +00002262 SDLoc SL;
2263 MachineFunction &MF = DAG.getMachineFunction();
2264 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00002265 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
2266 assert(UserSGPR != AMDGPU::NoRegister);
2267
Matt Arsenault99c14522016-04-25 19:27:24 +00002268 SDValue QueuePtr = CreateLiveInRegister(
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00002269 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
Matt Arsenault99c14522016-04-25 19:27:24 +00002270
2271 // Offset into amd_queue_t for group_segment_aperture_base_hi /
2272 // private_segment_aperture_base_hi.
2273 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
2274
2275 SDValue Ptr = DAG.getNode(ISD::ADD, SL, MVT::i64, QueuePtr,
2276 DAG.getConstant(StructOffset, SL, MVT::i64));
2277
2278 // TODO: Use custom target PseudoSourceValue.
2279 // TODO: We should use the value from the IR intrinsic call, but it might not
2280 // be available and how do we get it?
2281 Value *V = UndefValue::get(PointerType::get(Type::getInt8Ty(*DAG.getContext()),
2282 AMDGPUAS::CONSTANT_ADDRESS));
2283
2284 MachinePointerInfo PtrInfo(V, StructOffset);
Justin Lebar9c375812016-07-15 18:27:10 +00002285 return DAG.getLoad(MVT::i32, SL, QueuePtr.getValue(1), Ptr, PtrInfo,
2286 MinAlign(64, StructOffset),
Justin Lebaradbf09e2016-09-11 01:38:58 +00002287 MachineMemOperand::MODereferenceable |
2288 MachineMemOperand::MOInvariant);
Matt Arsenault99c14522016-04-25 19:27:24 +00002289}
2290
2291SDValue SITargetLowering::lowerADDRSPACECAST(SDValue Op,
2292 SelectionDAG &DAG) const {
2293 SDLoc SL(Op);
2294 const AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(Op);
2295
2296 SDValue Src = ASC->getOperand(0);
2297
2298 // FIXME: Really support non-0 null pointers.
2299 SDValue SegmentNullPtr = DAG.getConstant(-1, SL, MVT::i32);
2300 SDValue FlatNullPtr = DAG.getConstant(0, SL, MVT::i64);
2301
2302 // flat -> local/private
2303 if (ASC->getSrcAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
2304 if (ASC->getDestAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
2305 ASC->getDestAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) {
2306 SDValue NonNull = DAG.getSetCC(SL, MVT::i1, Src, FlatNullPtr, ISD::SETNE);
2307 SDValue Ptr = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Src);
2308
2309 return DAG.getNode(ISD::SELECT, SL, MVT::i32,
2310 NonNull, Ptr, SegmentNullPtr);
2311 }
2312 }
2313
2314 // local/private -> flat
2315 if (ASC->getDestAddressSpace() == AMDGPUAS::FLAT_ADDRESS) {
2316 if (ASC->getSrcAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
2317 ASC->getSrcAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) {
2318 SDValue NonNull
2319 = DAG.getSetCC(SL, MVT::i1, Src, SegmentNullPtr, ISD::SETNE);
2320
2321 SDValue Aperture = getSegmentAperture(ASC->getSrcAddressSpace(), DAG);
2322 SDValue CvtPtr
2323 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Src, Aperture);
2324
2325 return DAG.getNode(ISD::SELECT, SL, MVT::i64, NonNull,
2326 DAG.getNode(ISD::BITCAST, SL, MVT::i64, CvtPtr),
2327 FlatNullPtr);
2328 }
2329 }
2330
2331 // global <-> flat are no-ops and never emitted.
2332
2333 const MachineFunction &MF = DAG.getMachineFunction();
2334 DiagnosticInfoUnsupported InvalidAddrSpaceCast(
2335 *MF.getFunction(), "invalid addrspacecast", SL.getDebugLoc());
2336 DAG.getContext()->diagnose(InvalidAddrSpaceCast);
2337
2338 return DAG.getUNDEF(ASC->getValueType(0));
2339}
2340
Matt Arsenault3aef8092017-01-23 23:09:58 +00002341SDValue SITargetLowering::lowerINSERT_VECTOR_ELT(SDValue Op,
2342 SelectionDAG &DAG) const {
2343 SDValue Idx = Op.getOperand(2);
2344 if (isa<ConstantSDNode>(Idx))
2345 return SDValue();
2346
2347 // Avoid stack access for dynamic indexing.
2348 SDLoc SL(Op);
2349 SDValue Vec = Op.getOperand(0);
2350 SDValue Val = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Op.getOperand(1));
2351
2352 // v_bfi_b32 (v_bfm_b32 16, (shl idx, 16)), val, vec
2353 SDValue ExtVal = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Val);
2354
2355 // Convert vector index to bit-index.
2356 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx,
2357 DAG.getConstant(16, SL, MVT::i32));
2358
2359 SDValue BCVec = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
2360
2361 SDValue BFM = DAG.getNode(ISD::SHL, SL, MVT::i32,
2362 DAG.getConstant(0xffff, SL, MVT::i32),
2363 ScaledIdx);
2364
2365 SDValue LHS = DAG.getNode(ISD::AND, SL, MVT::i32, BFM, ExtVal);
2366 SDValue RHS = DAG.getNode(ISD::AND, SL, MVT::i32,
2367 DAG.getNOT(SL, BFM, MVT::i32), BCVec);
2368
2369 SDValue BFI = DAG.getNode(ISD::OR, SL, MVT::i32, LHS, RHS);
2370 return DAG.getNode(ISD::BITCAST, SL, Op.getValueType(), BFI);
2371}
2372
2373SDValue SITargetLowering::lowerEXTRACT_VECTOR_ELT(SDValue Op,
2374 SelectionDAG &DAG) const {
2375 SDLoc SL(Op);
2376
2377 EVT ResultVT = Op.getValueType();
2378 SDValue Vec = Op.getOperand(0);
2379 SDValue Idx = Op.getOperand(1);
2380
2381 if (const ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx)) {
2382 SDValue Result = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
2383
2384 if (CIdx->getZExtValue() == 1) {
2385 Result = DAG.getNode(ISD::SRL, SL, MVT::i32, Result,
2386 DAG.getConstant(16, SL, MVT::i32));
2387 } else {
2388 assert(CIdx->getZExtValue() == 0);
2389 }
2390
2391 if (ResultVT.bitsLT(MVT::i32))
2392 Result = DAG.getNode(ISD::TRUNCATE, SL, MVT::i16, Result);
2393 return DAG.getNode(ISD::BITCAST, SL, ResultVT, Result);
2394 }
2395
2396 SDValue Sixteen = DAG.getConstant(16, SL, MVT::i32);
2397
2398 // Convert vector index to bit-index.
2399 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx, Sixteen);
2400
2401 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
2402 SDValue Elt = DAG.getNode(ISD::SRL, SL, MVT::i32, BC, ScaledIdx);
2403
2404 SDValue Result = Elt;
2405 if (ResultVT.bitsLT(MVT::i32))
2406 Result = DAG.getNode(ISD::TRUNCATE, SL, MVT::i16, Result);
2407
2408 return DAG.getNode(ISD::BITCAST, SL, ResultVT, Result);
2409}
2410
Tom Stellard418beb72016-07-13 14:23:33 +00002411bool
2412SITargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2413 // We can fold offsets for anything that doesn't require a GOT relocation.
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00002414 return (GA->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS ||
2415 GA->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS) &&
2416 !shouldEmitGOTReloc(GA->getGlobal());
Tom Stellard418beb72016-07-13 14:23:33 +00002417}
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002418
Benjamin Kramer061f4a52017-01-13 14:39:03 +00002419static SDValue
2420buildPCRelGlobalAddress(SelectionDAG &DAG, const GlobalValue *GV,
2421 const SDLoc &DL, unsigned Offset, EVT PtrVT,
2422 unsigned GAFlags = SIInstrInfo::MO_NONE) {
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002423 // In order to support pc-relative addressing, the PC_ADD_REL_OFFSET SDNode is
2424 // lowered to the following code sequence:
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002425 //
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002426 // For constant address space:
2427 // s_getpc_b64 s[0:1]
2428 // s_add_u32 s0, s0, $symbol
2429 // s_addc_u32 s1, s1, 0
2430 //
2431 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
2432 // a fixup or relocation is emitted to replace $symbol with a literal
2433 // constant, which is a pc-relative offset from the encoding of the $symbol
2434 // operand to the global variable.
2435 //
2436 // For global address space:
2437 // s_getpc_b64 s[0:1]
2438 // s_add_u32 s0, s0, $symbol@{gotpc}rel32@lo
2439 // s_addc_u32 s1, s1, $symbol@{gotpc}rel32@hi
2440 //
2441 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
2442 // fixups or relocations are emitted to replace $symbol@*@lo and
2443 // $symbol@*@hi with lower 32 bits and higher 32 bits of a literal constant,
2444 // which is a 64-bit pc-relative offset from the encoding of the $symbol
2445 // operand to the global variable.
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002446 //
2447 // What we want here is an offset from the value returned by s_getpc
2448 // (which is the address of the s_add_u32 instruction) to the global
2449 // variable, but since the encoding of $symbol starts 4 bytes after the start
2450 // of the s_add_u32 instruction, we end up with an offset that is 4 bytes too
2451 // small. This requires us to add 4 to the global variable offset in order to
2452 // compute the correct address.
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002453 SDValue PtrLo = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
2454 GAFlags);
2455 SDValue PtrHi = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
2456 GAFlags == SIInstrInfo::MO_NONE ?
2457 GAFlags : GAFlags + 1);
2458 return DAG.getNode(AMDGPUISD::PC_ADD_REL_OFFSET, DL, PtrVT, PtrLo, PtrHi);
Tom Stellardbf3e6e52016-06-14 20:29:59 +00002459}
2460
Tom Stellard418beb72016-07-13 14:23:33 +00002461SDValue SITargetLowering::LowerGlobalAddress(AMDGPUMachineFunction *MFI,
2462 SDValue Op,
2463 SelectionDAG &DAG) const {
2464 GlobalAddressSDNode *GSD = cast<GlobalAddressSDNode>(Op);
2465
2466 if (GSD->getAddressSpace() != AMDGPUAS::CONSTANT_ADDRESS &&
2467 GSD->getAddressSpace() != AMDGPUAS::GLOBAL_ADDRESS)
2468 return AMDGPUTargetLowering::LowerGlobalAddress(MFI, Op, DAG);
2469
2470 SDLoc DL(GSD);
2471 const GlobalValue *GV = GSD->getGlobal();
2472 EVT PtrVT = Op.getValueType();
2473
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00002474 if (shouldEmitFixup(GV))
Tom Stellard418beb72016-07-13 14:23:33 +00002475 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT);
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00002476 else if (shouldEmitPCReloc(GV))
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002477 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT,
2478 SIInstrInfo::MO_REL32);
Tom Stellard418beb72016-07-13 14:23:33 +00002479
2480 SDValue GOTAddr = buildPCRelGlobalAddress(DAG, GV, DL, 0, PtrVT,
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00002481 SIInstrInfo::MO_GOTPCREL32);
Tom Stellard418beb72016-07-13 14:23:33 +00002482
2483 Type *Ty = PtrVT.getTypeForEVT(*DAG.getContext());
2484 PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
2485 const DataLayout &DataLayout = DAG.getDataLayout();
2486 unsigned Align = DataLayout.getABITypeAlignment(PtrTy);
2487 // FIXME: Use a PseudoSourceValue once those can be assigned an address space.
2488 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
2489
Justin Lebar9c375812016-07-15 18:27:10 +00002490 return DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), GOTAddr, PtrInfo, Align,
Justin Lebaradbf09e2016-09-11 01:38:58 +00002491 MachineMemOperand::MODereferenceable |
2492 MachineMemOperand::MOInvariant);
Tom Stellard418beb72016-07-13 14:23:33 +00002493}
2494
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002495SDValue SITargetLowering::copyToM0(SelectionDAG &DAG, SDValue Chain,
2496 const SDLoc &DL, SDValue V) const {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002497 // We can't use S_MOV_B32 directly, because there is no way to specify m0 as
2498 // the destination register.
2499 //
Tom Stellardfc92e772015-05-12 14:18:14 +00002500 // We can't use CopyToReg, because MachineCSE won't combine COPY instructions,
2501 // so we will end up with redundant moves to m0.
2502 //
Matt Arsenault4ac341c2016-04-14 21:58:15 +00002503 // We use a pseudo to ensure we emit s_mov_b32 with m0 as the direct result.
2504
2505 // A Null SDValue creates a glue result.
2506 SDNode *M0 = DAG.getMachineNode(AMDGPU::SI_INIT_M0, DL, MVT::Other, MVT::Glue,
2507 V, Chain);
2508 return SDValue(M0, 0);
Tom Stellardfc92e772015-05-12 14:18:14 +00002509}
2510
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002511SDValue SITargetLowering::lowerImplicitZextParam(SelectionDAG &DAG,
2512 SDValue Op,
2513 MVT VT,
2514 unsigned Offset) const {
2515 SDLoc SL(Op);
2516 SDValue Param = LowerParameter(DAG, MVT::i32, MVT::i32, SL,
2517 DAG.getEntryNode(), Offset, false);
2518 // The local size values will have the hi 16-bits as zero.
2519 return DAG.getNode(ISD::AssertZext, SL, MVT::i32, Param,
2520 DAG.getValueType(VT));
2521}
2522
Benjamin Kramer061f4a52017-01-13 14:39:03 +00002523static SDValue emitNonHSAIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
2524 EVT VT) {
Matt Arsenaulte0132462016-01-30 05:19:45 +00002525 DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002526 "non-hsa intrinsic with hsa target",
2527 DL.getDebugLoc());
2528 DAG.getContext()->diagnose(BadIntrin);
2529 return DAG.getUNDEF(VT);
2530}
2531
Benjamin Kramer061f4a52017-01-13 14:39:03 +00002532static SDValue emitRemovedIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
2533 EVT VT) {
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002534 DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
2535 "intrinsic not supported on subtarget",
2536 DL.getDebugLoc());
Matt Arsenaulte0132462016-01-30 05:19:45 +00002537 DAG.getContext()->diagnose(BadIntrin);
2538 return DAG.getUNDEF(VT);
2539}
2540
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002541SDValue SITargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2542 SelectionDAG &DAG) const {
2543 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellarddcb9f092015-07-09 21:20:37 +00002544 auto MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002545 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002546
2547 EVT VT = Op.getValueType();
2548 SDLoc DL(Op);
2549 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2550
Sanjay Patela2607012015-09-16 16:31:21 +00002551 // TODO: Should this propagate fast-math-flags?
2552
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002553 switch (IntrinsicID) {
Tom Stellard2f3f9852017-01-25 01:25:13 +00002554 case Intrinsic::amdgcn_implicit_buffer_ptr: {
2555 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::PRIVATE_SEGMENT_BUFFER);
2556 return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass, Reg, VT);
2557 }
Tom Stellard48f29f22015-11-26 00:43:29 +00002558 case Intrinsic::amdgcn_dispatch_ptr:
Matt Arsenault48ab5262016-04-25 19:27:18 +00002559 case Intrinsic::amdgcn_queue_ptr: {
Tom Stellard2f3f9852017-01-25 01:25:13 +00002560 if (!Subtarget->isAmdCodeObjectV2(MF)) {
Oliver Stannard7e7d9832016-02-02 13:52:43 +00002561 DiagnosticInfoUnsupported BadIntrin(
2562 *MF.getFunction(), "unsupported hsa intrinsic without hsa target",
2563 DL.getDebugLoc());
Matt Arsenault800fecf2016-01-11 21:18:33 +00002564 DAG.getContext()->diagnose(BadIntrin);
2565 return DAG.getUNDEF(VT);
2566 }
2567
Matt Arsenault48ab5262016-04-25 19:27:18 +00002568 auto Reg = IntrinsicID == Intrinsic::amdgcn_dispatch_ptr ?
2569 SIRegisterInfo::DISPATCH_PTR : SIRegisterInfo::QUEUE_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00002570 return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass,
Matt Arsenault48ab5262016-04-25 19:27:18 +00002571 TRI->getPreloadedValue(MF, Reg), VT);
2572 }
Jan Veselyfea814d2016-06-21 20:46:20 +00002573 case Intrinsic::amdgcn_implicitarg_ptr: {
2574 unsigned offset = getImplicitParameterOffset(MFI, FIRST_IMPLICIT);
2575 return LowerParameterPtr(DAG, DL, DAG.getEntryNode(), offset);
2576 }
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00002577 case Intrinsic::amdgcn_kernarg_segment_ptr: {
2578 unsigned Reg
2579 = TRI->getPreloadedValue(MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
2580 return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass, Reg, VT);
2581 }
Matt Arsenault8d718dc2016-07-22 17:01:30 +00002582 case Intrinsic::amdgcn_dispatch_id: {
2583 unsigned Reg = TRI->getPreloadedValue(MF, SIRegisterInfo::DISPATCH_ID);
2584 return CreateLiveInRegister(DAG, &AMDGPU::SReg_64RegClass, Reg, VT);
2585 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002586 case Intrinsic::amdgcn_rcp:
2587 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
2588 case Intrinsic::amdgcn_rsq:
2589 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00002590 case Intrinsic::amdgcn_rsq_legacy:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002591 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002592 return emitRemovedIntrinsicError(DAG, DL, VT);
2593
2594 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00002595 case Intrinsic::amdgcn_rcp_legacy:
Matt Arsenault32fc5272016-07-26 16:45:45 +00002596 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
2597 return emitRemovedIntrinsicError(DAG, DL, VT);
2598 return DAG.getNode(AMDGPUISD::RCP_LEGACY, DL, VT, Op.getOperand(1));
Matt Arsenault09b2c4a2016-07-15 21:26:52 +00002599 case Intrinsic::amdgcn_rsq_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002600 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenault79963e82016-02-13 01:03:00 +00002601 return DAG.getNode(AMDGPUISD::RSQ_CLAMP, DL, VT, Op.getOperand(1));
Tom Stellard48f29f22015-11-26 00:43:29 +00002602
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002603 Type *Type = VT.getTypeForEVT(*DAG.getContext());
2604 APFloat Max = APFloat::getLargest(Type->getFltSemantics());
2605 APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
2606
2607 SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
2608 SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
2609 DAG.getConstantFP(Max, DL, VT));
2610 return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
2611 DAG.getConstantFP(Min, DL, VT));
2612 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002613 case Intrinsic::r600_read_ngroups_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002614 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002615 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002616
Tom Stellardec2e43c2014-09-22 15:35:29 +00002617 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2618 SI::KernelInputOffsets::NGROUPS_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002619 case Intrinsic::r600_read_ngroups_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002620 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002621 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002622
Tom Stellardec2e43c2014-09-22 15:35:29 +00002623 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2624 SI::KernelInputOffsets::NGROUPS_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002625 case Intrinsic::r600_read_ngroups_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002626 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002627 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002628
Tom Stellardec2e43c2014-09-22 15:35:29 +00002629 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2630 SI::KernelInputOffsets::NGROUPS_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002631 case Intrinsic::r600_read_global_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002632 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002633 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002634
Tom Stellardec2e43c2014-09-22 15:35:29 +00002635 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2636 SI::KernelInputOffsets::GLOBAL_SIZE_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002637 case Intrinsic::r600_read_global_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002638 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002639 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002640
Tom Stellardec2e43c2014-09-22 15:35:29 +00002641 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2642 SI::KernelInputOffsets::GLOBAL_SIZE_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002643 case Intrinsic::r600_read_global_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002644 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002645 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002646
Tom Stellardec2e43c2014-09-22 15:35:29 +00002647 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
2648 SI::KernelInputOffsets::GLOBAL_SIZE_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002649 case Intrinsic::r600_read_local_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002650 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002651 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002652
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002653 return lowerImplicitZextParam(DAG, Op, MVT::i16,
2654 SI::KernelInputOffsets::LOCAL_SIZE_X);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002655 case Intrinsic::r600_read_local_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002656 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002657 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002658
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002659 return lowerImplicitZextParam(DAG, Op, MVT::i16,
2660 SI::KernelInputOffsets::LOCAL_SIZE_Y);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002661 case Intrinsic::r600_read_local_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00002662 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00002663 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00002664
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00002665 return lowerImplicitZextParam(DAG, Op, MVT::i16,
2666 SI::KernelInputOffsets::LOCAL_SIZE_Z);
Matt Arsenault43976df2016-01-30 04:25:19 +00002667 case Intrinsic::amdgcn_workgroup_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002668 case Intrinsic::r600_read_tgid_x:
Marek Olsak79c05872016-11-25 17:37:09 +00002669 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32_XM0RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002670 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_X), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002671 case Intrinsic::amdgcn_workgroup_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002672 case Intrinsic::r600_read_tgid_y:
Marek Olsak79c05872016-11-25 17:37:09 +00002673 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32_XM0RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002674 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_Y), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002675 case Intrinsic::amdgcn_workgroup_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002676 case Intrinsic::r600_read_tgid_z:
Marek Olsak79c05872016-11-25 17:37:09 +00002677 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32_XM0RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002678 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKGROUP_ID_Z), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002679 case Intrinsic::amdgcn_workitem_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002680 case Intrinsic::r600_read_tidig_x:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002681 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002682 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_X), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002683 case Intrinsic::amdgcn_workitem_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002684 case Intrinsic::r600_read_tidig_y:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002685 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002686 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Y), VT);
Matt Arsenault43976df2016-01-30 04:25:19 +00002687 case Intrinsic::amdgcn_workitem_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002688 case Intrinsic::r600_read_tidig_z:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002689 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Matt Arsenaultac234b62015-11-30 21:15:57 +00002690 TRI->getPreloadedValue(MF, SIRegisterInfo::WORKITEM_ID_Z), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002691 case AMDGPUIntrinsic::SI_load_const: {
2692 SDValue Ops[] = {
2693 Op.getOperand(1),
2694 Op.getOperand(2)
2695 };
2696
2697 MachineMemOperand *MMO = MF.getMachineMemOperand(
Justin Lebaradbf09e2016-09-11 01:38:58 +00002698 MachinePointerInfo(),
2699 MachineMemOperand::MOLoad | MachineMemOperand::MODereferenceable |
2700 MachineMemOperand::MOInvariant,
2701 VT.getStoreSize(), 4);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002702 return DAG.getMemIntrinsicNode(AMDGPUISD::LOAD_CONSTANT, DL,
2703 Op->getVTList(), Ops, VT, MMO);
2704 }
Eugene Zelenko66203762017-01-21 00:53:49 +00002705 case AMDGPUIntrinsic::amdgcn_fdiv_fast:
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00002706 return lowerFDIV_FAST(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002707 case AMDGPUIntrinsic::SI_vs_load_input:
2708 return DAG.getNode(AMDGPUISD::LOAD_INPUT, DL, VT,
2709 Op.getOperand(1),
2710 Op.getOperand(2),
2711 Op.getOperand(3));
Tom Stellard2187bb82016-12-06 23:52:13 +00002712 case Intrinsic::amdgcn_interp_mov: {
2713 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
2714 SDValue Glue = M0.getValue(1);
2715 return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32, Op.getOperand(1),
2716 Op.getOperand(2), Op.getOperand(3), Glue);
2717 }
Tom Stellardad7d03d2015-12-15 17:02:49 +00002718 case Intrinsic::amdgcn_interp_p1: {
2719 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
2720 SDValue Glue = M0.getValue(1);
2721 return DAG.getNode(AMDGPUISD::INTERP_P1, DL, MVT::f32, Op.getOperand(1),
2722 Op.getOperand(2), Op.getOperand(3), Glue);
2723 }
2724 case Intrinsic::amdgcn_interp_p2: {
2725 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(5));
2726 SDValue Glue = SDValue(M0.getNode(), 1);
2727 return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, Op.getOperand(1),
2728 Op.getOperand(2), Op.getOperand(3), Op.getOperand(4),
2729 Glue);
2730 }
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00002731 case Intrinsic::amdgcn_sin:
2732 return DAG.getNode(AMDGPUISD::SIN_HW, DL, VT, Op.getOperand(1));
2733
2734 case Intrinsic::amdgcn_cos:
2735 return DAG.getNode(AMDGPUISD::COS_HW, DL, VT, Op.getOperand(1));
2736
2737 case Intrinsic::amdgcn_log_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002738 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00002739 return SDValue();
2740
2741 DiagnosticInfoUnsupported BadIntrin(
2742 *MF.getFunction(), "intrinsic not supported on subtarget",
2743 DL.getDebugLoc());
2744 DAG.getContext()->diagnose(BadIntrin);
2745 return DAG.getUNDEF(VT);
2746 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002747 case Intrinsic::amdgcn_ldexp:
2748 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT,
2749 Op.getOperand(1), Op.getOperand(2));
Matt Arsenault74015162016-05-28 00:19:52 +00002750
2751 case Intrinsic::amdgcn_fract:
2752 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
2753
Matt Arsenaultf75257a2016-01-23 05:32:20 +00002754 case Intrinsic::amdgcn_class:
2755 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
2756 Op.getOperand(1), Op.getOperand(2));
2757 case Intrinsic::amdgcn_div_fmas:
2758 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
2759 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
2760 Op.getOperand(4));
2761
2762 case Intrinsic::amdgcn_div_fixup:
2763 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
2764 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
2765
2766 case Intrinsic::amdgcn_trig_preop:
2767 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
2768 Op.getOperand(1), Op.getOperand(2));
2769 case Intrinsic::amdgcn_div_scale: {
2770 // 3rd parameter required to be a constant.
2771 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
2772 if (!Param)
2773 return DAG.getUNDEF(VT);
2774
2775 // Translate to the operands expected by the machine instruction. The
2776 // first parameter must be the same as the first instruction.
2777 SDValue Numerator = Op.getOperand(1);
2778 SDValue Denominator = Op.getOperand(2);
2779
2780 // Note this order is opposite of the machine instruction's operations,
2781 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
2782 // intrinsic has the numerator as the first operand to match a normal
2783 // division operation.
2784
2785 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
2786
2787 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
2788 Denominator, Numerator);
2789 }
Wei Ding07e03712016-07-28 16:42:13 +00002790 case Intrinsic::amdgcn_icmp: {
2791 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00002792 if (!CD)
2793 return DAG.getUNDEF(VT);
Wei Ding07e03712016-07-28 16:42:13 +00002794
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00002795 int CondCode = CD->getSExtValue();
Wei Ding07e03712016-07-28 16:42:13 +00002796 if (CondCode < ICmpInst::Predicate::FIRST_ICMP_PREDICATE ||
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00002797 CondCode > ICmpInst::Predicate::LAST_ICMP_PREDICATE)
Wei Ding07e03712016-07-28 16:42:13 +00002798 return DAG.getUNDEF(VT);
2799
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00002800 ICmpInst::Predicate IcInput = static_cast<ICmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00002801 ISD::CondCode CCOpcode = getICmpCondCode(IcInput);
2802 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
2803 Op.getOperand(2), DAG.getCondCode(CCOpcode));
2804 }
2805 case Intrinsic::amdgcn_fcmp: {
2806 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00002807 if (!CD)
2808 return DAG.getUNDEF(VT);
Wei Ding07e03712016-07-28 16:42:13 +00002809
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00002810 int CondCode = CD->getSExtValue();
2811 if (CondCode < FCmpInst::Predicate::FIRST_FCMP_PREDICATE ||
2812 CondCode > FCmpInst::Predicate::LAST_FCMP_PREDICATE)
Wei Ding07e03712016-07-28 16:42:13 +00002813 return DAG.getUNDEF(VT);
2814
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00002815 FCmpInst::Predicate IcInput = static_cast<FCmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00002816 ISD::CondCode CCOpcode = getFCmpCondCode(IcInput);
2817 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
2818 Op.getOperand(2), DAG.getCondCode(CCOpcode));
2819 }
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00002820 case Intrinsic::amdgcn_fmed3:
2821 return DAG.getNode(AMDGPUISD::FMED3, DL, VT,
2822 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Matt Arsenault32fc5272016-07-26 16:45:45 +00002823 case Intrinsic::amdgcn_fmul_legacy:
2824 return DAG.getNode(AMDGPUISD::FMUL_LEGACY, DL, VT,
2825 Op.getOperand(1), Op.getOperand(2));
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00002826 case Intrinsic::amdgcn_sffbh:
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00002827 return DAG.getNode(AMDGPUISD::FFBH_I32, DL, VT, Op.getOperand(1));
Matt Arsenaultf5262252017-02-22 23:04:58 +00002828 case Intrinsic::amdgcn_sbfe:
2829 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
2830 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
2831 case Intrinsic::amdgcn_ubfe:
2832 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
2833 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Matt Arsenault1f17c662017-02-22 00:27:34 +00002834 case Intrinsic::amdgcn_cvt_pkrtz: {
2835 // FIXME: Stop adding cast if v2f16 legal.
2836 EVT VT = Op.getValueType();
2837 SDValue Node = DAG.getNode(AMDGPUISD::CVT_PKRTZ_F16_F32, DL, MVT::i32,
2838 Op.getOperand(1), Op.getOperand(2));
2839 return DAG.getNode(ISD::BITCAST, DL, VT, Node);
2840 }
2841 case AMDGPUIntrinsic::SI_packf16: { // Legacy name
2842 EVT VT = Op.getValueType();
2843 return DAG.getNode(AMDGPUISD::CVT_PKRTZ_F16_F32, DL, VT,
2844 Op.getOperand(1), Op.getOperand(2));
2845 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002846 default:
2847 return AMDGPUTargetLowering::LowerOperation(Op, DAG);
2848 }
2849}
2850
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002851SDValue SITargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2852 SelectionDAG &DAG) const {
2853 unsigned IntrID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Tom Stellard6f9ef142016-12-20 17:19:44 +00002854 SDLoc DL(Op);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002855 switch (IntrID) {
2856 case Intrinsic::amdgcn_atomic_inc:
2857 case Intrinsic::amdgcn_atomic_dec: {
2858 MemSDNode *M = cast<MemSDNode>(Op);
2859 unsigned Opc = (IntrID == Intrinsic::amdgcn_atomic_inc) ?
2860 AMDGPUISD::ATOMIC_INC : AMDGPUISD::ATOMIC_DEC;
2861 SDValue Ops[] = {
2862 M->getOperand(0), // Chain
2863 M->getOperand(2), // Ptr
2864 M->getOperand(3) // Value
2865 };
2866
2867 return DAG.getMemIntrinsicNode(Opc, SDLoc(Op), M->getVTList(), Ops,
2868 M->getMemoryVT(), M->getMemOperand());
2869 }
Tom Stellard6f9ef142016-12-20 17:19:44 +00002870 case Intrinsic::amdgcn_buffer_load:
2871 case Intrinsic::amdgcn_buffer_load_format: {
2872 SDValue Ops[] = {
2873 Op.getOperand(0), // Chain
2874 Op.getOperand(2), // rsrc
2875 Op.getOperand(3), // vindex
2876 Op.getOperand(4), // offset
2877 Op.getOperand(5), // glc
2878 Op.getOperand(6) // slc
2879 };
2880 MachineFunction &MF = DAG.getMachineFunction();
2881 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
2882
2883 unsigned Opc = (IntrID == Intrinsic::amdgcn_buffer_load) ?
2884 AMDGPUISD::BUFFER_LOAD : AMDGPUISD::BUFFER_LOAD_FORMAT;
2885 EVT VT = Op.getValueType();
2886 EVT IntVT = VT.changeTypeToInteger();
2887
2888 MachineMemOperand *MMO = MF.getMachineMemOperand(
2889 MachinePointerInfo(MFI->getBufferPSV()),
2890 MachineMemOperand::MOLoad,
2891 VT.getStoreSize(), VT.getStoreSize());
2892
2893 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops, IntVT, MMO);
2894 }
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00002895 default:
2896 return SDValue();
2897 }
2898}
2899
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002900SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op,
2901 SelectionDAG &DAG) const {
2902 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellardfc92e772015-05-12 14:18:14 +00002903 SDLoc DL(Op);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002904 SDValue Chain = Op.getOperand(0);
2905 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2906
2907 switch (IntrinsicID) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00002908 case Intrinsic::amdgcn_exp: {
Matt Arsenault4165efd2017-01-17 07:26:53 +00002909 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
2910 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
2911 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(8));
2912 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(9));
2913
2914 const SDValue Ops[] = {
2915 Chain,
2916 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
2917 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
2918 Op.getOperand(4), // src0
2919 Op.getOperand(5), // src1
2920 Op.getOperand(6), // src2
2921 Op.getOperand(7), // src3
2922 DAG.getTargetConstant(0, DL, MVT::i1), // compr
2923 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
2924 };
2925
2926 unsigned Opc = Done->isNullValue() ?
2927 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
2928 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
2929 }
2930 case Intrinsic::amdgcn_exp_compr: {
2931 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
2932 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
2933 SDValue Src0 = Op.getOperand(4);
2934 SDValue Src1 = Op.getOperand(5);
2935 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(6));
2936 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(7));
2937
2938 SDValue Undef = DAG.getUNDEF(MVT::f32);
2939 const SDValue Ops[] = {
2940 Chain,
2941 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
2942 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
2943 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src0),
2944 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src1),
2945 Undef, // src2
2946 Undef, // src3
2947 DAG.getTargetConstant(1, DL, MVT::i1), // compr
2948 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
2949 };
2950
2951 unsigned Opc = Done->isNullValue() ?
2952 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
2953 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
2954 }
2955 case Intrinsic::amdgcn_s_sendmsg:
Matt Arsenaultd3e5cb72017-02-16 02:01:17 +00002956 case Intrinsic::amdgcn_s_sendmsghalt: {
2957 unsigned NodeOp = (IntrinsicID == Intrinsic::amdgcn_s_sendmsg) ?
2958 AMDGPUISD::SENDMSG : AMDGPUISD::SENDMSGHALT;
Tom Stellardfc92e772015-05-12 14:18:14 +00002959 Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
2960 SDValue Glue = Chain.getValue(1);
Matt Arsenaulta78ca622017-02-15 22:17:09 +00002961 return DAG.getNode(NodeOp, DL, MVT::Other, Chain,
Jan Veselyd48445d2017-01-04 18:06:55 +00002962 Op.getOperand(2), Glue);
2963 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002964 case AMDGPUIntrinsic::SI_tbuffer_store: {
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00002965 SDValue Ops[] = {
2966 Chain,
2967 Op.getOperand(2),
2968 Op.getOperand(3),
2969 Op.getOperand(4),
2970 Op.getOperand(5),
2971 Op.getOperand(6),
2972 Op.getOperand(7),
2973 Op.getOperand(8),
2974 Op.getOperand(9),
2975 Op.getOperand(10),
2976 Op.getOperand(11),
2977 Op.getOperand(12),
2978 Op.getOperand(13),
2979 Op.getOperand(14)
2980 };
2981
2982 EVT VT = Op.getOperand(3).getValueType();
2983
2984 MachineMemOperand *MMO = MF.getMachineMemOperand(
2985 MachinePointerInfo(),
2986 MachineMemOperand::MOStore,
2987 VT.getStoreSize(), 4);
2988 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_STORE_FORMAT, DL,
2989 Op->getVTList(), Ops, VT, MMO);
2990 }
Matt Arsenault00568682016-07-13 06:04:22 +00002991 case AMDGPUIntrinsic::AMDGPU_kill: {
Matt Arsenault03006fd2016-07-19 16:27:56 +00002992 SDValue Src = Op.getOperand(2);
2993 if (const ConstantFPSDNode *K = dyn_cast<ConstantFPSDNode>(Src)) {
Matt Arsenault00568682016-07-13 06:04:22 +00002994 if (!K->isNegative())
2995 return Chain;
Matt Arsenault03006fd2016-07-19 16:27:56 +00002996
2997 SDValue NegOne = DAG.getTargetConstant(FloatToBits(-1.0f), DL, MVT::i32);
2998 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, NegOne);
Matt Arsenault00568682016-07-13 06:04:22 +00002999 }
3000
Matt Arsenault03006fd2016-07-19 16:27:56 +00003001 SDValue Cast = DAG.getNode(ISD::BITCAST, DL, MVT::i32, Src);
3002 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, Cast);
Matt Arsenault00568682016-07-13 06:04:22 +00003003 }
Matt Arsenault4165efd2017-01-17 07:26:53 +00003004 case AMDGPUIntrinsic::SI_export: { // Legacy intrinsic.
Matt Arsenault7bee6ac2016-12-05 20:23:10 +00003005 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(2));
3006 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(3));
3007 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(4));
3008 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(5));
3009 const ConstantSDNode *Compr = cast<ConstantSDNode>(Op.getOperand(6));
3010
3011 const SDValue Ops[] = {
3012 Chain,
Matt Arsenault7bee6ac2016-12-05 20:23:10 +00003013 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8),
Matt Arsenault4165efd2017-01-17 07:26:53 +00003014 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8),
3015 Op.getOperand(7), // src0
3016 Op.getOperand(8), // src1
3017 Op.getOperand(9), // src2
3018 Op.getOperand(10), // src3
Matt Arsenault7bee6ac2016-12-05 20:23:10 +00003019 DAG.getTargetConstant(Compr->getZExtValue(), DL, MVT::i1),
Matt Arsenault4165efd2017-01-17 07:26:53 +00003020 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
Matt Arsenault7bee6ac2016-12-05 20:23:10 +00003021 };
3022
3023 unsigned Opc = Done->isNullValue() ?
3024 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
3025 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
3026 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003027 default:
3028 return SDValue();
3029 }
3030}
3031
Tom Stellard81d871d2013-11-13 23:36:50 +00003032SDValue SITargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
3033 SDLoc DL(Op);
3034 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault6dfda962016-02-10 18:21:39 +00003035 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaulta1436412016-02-10 18:21:45 +00003036 EVT MemVT = Load->getMemoryVT();
Matt Arsenault6dfda962016-02-10 18:21:39 +00003037
Matt Arsenaulta1436412016-02-10 18:21:45 +00003038 if (ExtType == ISD::NON_EXTLOAD && MemVT.getSizeInBits() < 32) {
Matt Arsenault6dfda962016-02-10 18:21:39 +00003039 // FIXME: Copied from PPC
3040 // First, load into 32 bits, then truncate to 1 bit.
3041
3042 SDValue Chain = Load->getChain();
3043 SDValue BasePtr = Load->getBasePtr();
3044 MachineMemOperand *MMO = Load->getMemOperand();
3045
Tom Stellard115a6152016-11-10 16:02:37 +00003046 EVT RealMemVT = (MemVT == MVT::i1) ? MVT::i8 : MVT::i16;
3047
Matt Arsenault6dfda962016-02-10 18:21:39 +00003048 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
Tom Stellard115a6152016-11-10 16:02:37 +00003049 BasePtr, RealMemVT, MMO);
Matt Arsenault6dfda962016-02-10 18:21:39 +00003050
3051 SDValue Ops[] = {
Matt Arsenaulta1436412016-02-10 18:21:45 +00003052 DAG.getNode(ISD::TRUNCATE, DL, MemVT, NewLD),
Matt Arsenault6dfda962016-02-10 18:21:39 +00003053 NewLD.getValue(1)
3054 };
3055
3056 return DAG.getMergeValues(Ops, DL);
3057 }
Tom Stellard81d871d2013-11-13 23:36:50 +00003058
Matt Arsenaulta1436412016-02-10 18:21:45 +00003059 if (!MemVT.isVector())
3060 return SDValue();
Matt Arsenault4d801cd2015-11-24 12:05:03 +00003061
Matt Arsenaulta1436412016-02-10 18:21:45 +00003062 assert(Op.getValueType().getVectorElementType() == MVT::i32 &&
3063 "Custom lowering for non-i32 vectors hasn't been implemented.");
Matt Arsenault4d801cd2015-11-24 12:05:03 +00003064
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003065 unsigned AS = Load->getAddressSpace();
3066 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
3067 AS, Load->getAlignment())) {
3068 SDValue Ops[2];
3069 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(Load, DAG);
3070 return DAG.getMergeValues(Ops, DL);
3071 }
3072
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00003073 MachineFunction &MF = DAG.getMachineFunction();
3074 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
3075 // If there is a possibilty that flat instruction access scratch memory
3076 // then we need to use the same legalization rules we use for private.
3077 if (AS == AMDGPUAS::FLAT_ADDRESS)
3078 AS = MFI->hasFlatScratchInit() ?
3079 AMDGPUAS::PRIVATE_ADDRESS : AMDGPUAS::GLOBAL_ADDRESS;
3080
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003081 unsigned NumElements = MemVT.getVectorNumElements();
3082 switch (AS) {
Matt Arsenaulta1436412016-02-10 18:21:45 +00003083 case AMDGPUAS::CONSTANT_ADDRESS:
3084 if (isMemOpUniform(Load))
3085 return SDValue();
3086 // Non-uniform loads will be selected to MUBUF instructions, so they
Alexander Timofeev18009562016-12-08 17:28:47 +00003087 // have the same legalization requirements as global and private
Matt Arsenaulta1436412016-02-10 18:21:45 +00003088 // loads.
3089 //
Justin Bognerb03fd122016-08-17 05:10:15 +00003090 LLVM_FALLTHROUGH;
Eugene Zelenko66203762017-01-21 00:53:49 +00003091 case AMDGPUAS::GLOBAL_ADDRESS:
Alexander Timofeeva57511c2016-12-15 15:17:19 +00003092 if (Subtarget->getScalarizeGlobalBehavior() && isMemOpUniform(Load) &&
3093 isMemOpHasNoClobberedMemOperand(Load))
Alexander Timofeev18009562016-12-08 17:28:47 +00003094 return SDValue();
3095 // Non-uniform loads will be selected to MUBUF instructions, so they
3096 // have the same legalization requirements as global and private
3097 // loads.
3098 //
Alexander Timofeev18009562016-12-08 17:28:47 +00003099 LLVM_FALLTHROUGH;
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003100 case AMDGPUAS::FLAT_ADDRESS:
3101 if (NumElements > 4)
Matt Arsenaulta1436412016-02-10 18:21:45 +00003102 return SplitVectorLoad(Op, DAG);
3103 // v4 loads are supported for private and global memory.
3104 return SDValue();
Eugene Zelenko66203762017-01-21 00:53:49 +00003105 case AMDGPUAS::PRIVATE_ADDRESS:
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003106 // Depending on the setting of the private_element_size field in the
3107 // resource descriptor, we can only make private accesses up to a certain
3108 // size.
3109 switch (Subtarget->getMaxPrivateElementSize()) {
3110 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00003111 return scalarizeVectorLoad(Load, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003112 case 8:
3113 if (NumElements > 2)
3114 return SplitVectorLoad(Op, DAG);
3115 return SDValue();
3116 case 16:
3117 // Same as global/flat
3118 if (NumElements > 4)
3119 return SplitVectorLoad(Op, DAG);
3120 return SDValue();
3121 default:
3122 llvm_unreachable("unsupported private_element_size");
3123 }
Eugene Zelenko66203762017-01-21 00:53:49 +00003124 case AMDGPUAS::LOCAL_ADDRESS:
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003125 if (NumElements > 2)
3126 return SplitVectorLoad(Op, DAG);
3127
3128 if (NumElements == 2)
3129 return SDValue();
3130
Matt Arsenaulta1436412016-02-10 18:21:45 +00003131 // If properly aligned, if we split we might be able to use ds_read_b64.
3132 return SplitVectorLoad(Op, DAG);
3133 default:
3134 return SDValue();
Tom Stellarde9373602014-01-22 19:24:14 +00003135 }
Tom Stellard81d871d2013-11-13 23:36:50 +00003136}
3137
Tom Stellard0ec134f2014-02-04 17:18:40 +00003138SDValue SITargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3139 if (Op.getValueType() != MVT::i64)
3140 return SDValue();
3141
3142 SDLoc DL(Op);
3143 SDValue Cond = Op.getOperand(0);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003144
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003145 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
3146 SDValue One = DAG.getConstant(1, DL, MVT::i32);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003147
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00003148 SDValue LHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(1));
3149 SDValue RHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(2));
3150
3151 SDValue Lo0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, Zero);
3152 SDValue Lo1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, Zero);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003153
3154 SDValue Lo = DAG.getSelect(DL, MVT::i32, Cond, Lo0, Lo1);
3155
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00003156 SDValue Hi0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, One);
3157 SDValue Hi1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, One);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003158
3159 SDValue Hi = DAG.getSelect(DL, MVT::i32, Cond, Hi0, Hi1);
3160
Ahmed Bougacha128f8732016-04-26 21:15:30 +00003161 SDValue Res = DAG.getBuildVector(MVT::v2i32, DL, {Lo, Hi});
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00003162 return DAG.getNode(ISD::BITCAST, DL, MVT::i64, Res);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003163}
3164
Matt Arsenault22ca3f82014-07-15 23:50:10 +00003165// Catch division cases where we can use shortcuts with rcp and rsq
3166// instructions.
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00003167SDValue SITargetLowering::lowerFastUnsafeFDIV(SDValue Op,
3168 SelectionDAG &DAG) const {
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003169 SDLoc SL(Op);
3170 SDValue LHS = Op.getOperand(0);
3171 SDValue RHS = Op.getOperand(1);
3172 EVT VT = Op.getValueType();
Matt Arsenault22ca3f82014-07-15 23:50:10 +00003173 bool Unsafe = DAG.getTarget().Options.UnsafeFPMath;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003174
3175 if (const ConstantFPSDNode *CLHS = dyn_cast<ConstantFPSDNode>(LHS)) {
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00003176 if (Unsafe || (VT == MVT::f32 && !Subtarget->hasFP32Denormals()) ||
3177 VT == MVT::f16) {
Matt Arsenault979902b2016-08-02 22:25:04 +00003178 if (CLHS->isExactlyValue(1.0)) {
3179 // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
3180 // the CI documentation has a worst case error of 1 ulp.
3181 // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
3182 // use it as long as we aren't trying to use denormals.
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00003183 //
3184 // v_rcp_f16 and v_rsq_f16 DO support denormals.
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003185
Matt Arsenault979902b2016-08-02 22:25:04 +00003186 // 1.0 / sqrt(x) -> rsq(x)
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00003187
Matt Arsenault979902b2016-08-02 22:25:04 +00003188 // XXX - Is UnsafeFPMath sufficient to do this for f64? The maximum ULP
3189 // error seems really high at 2^29 ULP.
3190 if (RHS.getOpcode() == ISD::FSQRT)
3191 return DAG.getNode(AMDGPUISD::RSQ, SL, VT, RHS.getOperand(0));
3192
3193 // 1.0 / x -> rcp(x)
3194 return DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
3195 }
3196
3197 // Same as for 1.0, but expand the sign out of the constant.
3198 if (CLHS->isExactlyValue(-1.0)) {
3199 // -1.0 / x -> rcp (fneg x)
3200 SDValue FNegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
3201 return DAG.getNode(AMDGPUISD::RCP, SL, VT, FNegRHS);
3202 }
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003203 }
3204 }
3205
Wei Dinged0f97f2016-06-09 19:17:15 +00003206 const SDNodeFlags *Flags = Op->getFlags();
3207
3208 if (Unsafe || Flags->hasAllowReciprocal()) {
Matt Arsenault22ca3f82014-07-15 23:50:10 +00003209 // Turn into multiply by the reciprocal.
3210 // x / y -> x * (1.0 / y)
Sanjay Patela2607012015-09-16 16:31:21 +00003211 SDNodeFlags Flags;
3212 Flags.setUnsafeAlgebra(true);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00003213 SDValue Recip = DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
Sanjay Patela2607012015-09-16 16:31:21 +00003214 return DAG.getNode(ISD::FMUL, SL, VT, LHS, Recip, &Flags);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00003215 }
3216
3217 return SDValue();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003218}
3219
Tom Stellard8485fa02016-12-07 02:42:15 +00003220static SDValue getFPBinOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
3221 EVT VT, SDValue A, SDValue B, SDValue GlueChain) {
3222 if (GlueChain->getNumValues() <= 1) {
3223 return DAG.getNode(Opcode, SL, VT, A, B);
3224 }
3225
3226 assert(GlueChain->getNumValues() == 3);
3227
3228 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
3229 switch (Opcode) {
3230 default: llvm_unreachable("no chain equivalent for opcode");
3231 case ISD::FMUL:
3232 Opcode = AMDGPUISD::FMUL_W_CHAIN;
3233 break;
3234 }
3235
3236 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B,
3237 GlueChain.getValue(2));
3238}
3239
3240static SDValue getFPTernOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
3241 EVT VT, SDValue A, SDValue B, SDValue C,
3242 SDValue GlueChain) {
3243 if (GlueChain->getNumValues() <= 1) {
3244 return DAG.getNode(Opcode, SL, VT, A, B, C);
3245 }
3246
3247 assert(GlueChain->getNumValues() == 3);
3248
3249 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
3250 switch (Opcode) {
3251 default: llvm_unreachable("no chain equivalent for opcode");
3252 case ISD::FMA:
3253 Opcode = AMDGPUISD::FMA_W_CHAIN;
3254 break;
3255 }
3256
3257 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B, C,
3258 GlueChain.getValue(2));
3259}
3260
Matt Arsenault4052a572016-12-22 03:05:41 +00003261SDValue SITargetLowering::LowerFDIV16(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00003262 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
3263 return FastLowered;
3264
Matt Arsenault4052a572016-12-22 03:05:41 +00003265 SDLoc SL(Op);
3266 SDValue Src0 = Op.getOperand(0);
3267 SDValue Src1 = Op.getOperand(1);
3268
3269 SDValue CvtSrc0 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src0);
3270 SDValue CvtSrc1 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src1);
3271
3272 SDValue RcpSrc1 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, CvtSrc1);
3273 SDValue Quot = DAG.getNode(ISD::FMUL, SL, MVT::f32, CvtSrc0, RcpSrc1);
3274
3275 SDValue FPRoundFlag = DAG.getTargetConstant(0, SL, MVT::i32);
3276 SDValue BestQuot = DAG.getNode(ISD::FP_ROUND, SL, MVT::f16, Quot, FPRoundFlag);
3277
3278 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f16, BestQuot, Src1, Src0);
3279}
3280
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00003281// Faster 2.5 ULP division that does not support denormals.
3282SDValue SITargetLowering::lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const {
3283 SDLoc SL(Op);
3284 SDValue LHS = Op.getOperand(1);
3285 SDValue RHS = Op.getOperand(2);
3286
3287 SDValue r1 = DAG.getNode(ISD::FABS, SL, MVT::f32, RHS);
3288
3289 const APFloat K0Val(BitsToFloat(0x6f800000));
3290 const SDValue K0 = DAG.getConstantFP(K0Val, SL, MVT::f32);
3291
3292 const APFloat K1Val(BitsToFloat(0x2f800000));
3293 const SDValue K1 = DAG.getConstantFP(K1Val, SL, MVT::f32);
3294
3295 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
3296
3297 EVT SetCCVT =
3298 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
3299
3300 SDValue r2 = DAG.getSetCC(SL, SetCCVT, r1, K0, ISD::SETOGT);
3301
3302 SDValue r3 = DAG.getNode(ISD::SELECT, SL, MVT::f32, r2, K1, One);
3303
3304 // TODO: Should this propagate fast-math-flags?
3305 r1 = DAG.getNode(ISD::FMUL, SL, MVT::f32, RHS, r3);
3306
3307 // rcp does not support denormals.
3308 SDValue r0 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, r1);
3309
3310 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, LHS, r0);
3311
3312 return DAG.getNode(ISD::FMUL, SL, MVT::f32, r3, Mul);
3313}
3314
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003315SDValue SITargetLowering::LowerFDIV32(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00003316 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
Eric Christopher538d09d02016-06-07 20:27:12 +00003317 return FastLowered;
Matt Arsenault22ca3f82014-07-15 23:50:10 +00003318
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003319 SDLoc SL(Op);
3320 SDValue LHS = Op.getOperand(0);
3321 SDValue RHS = Op.getOperand(1);
3322
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003323 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003324
Wei Dinged0f97f2016-06-09 19:17:15 +00003325 SDVTList ScaleVT = DAG.getVTList(MVT::f32, MVT::i1);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003326
Tom Stellard8485fa02016-12-07 02:42:15 +00003327 SDValue DenominatorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
3328 RHS, RHS, LHS);
3329 SDValue NumeratorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
3330 LHS, RHS, LHS);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003331
Matt Arsenaultdfec5ce2016-07-09 07:48:11 +00003332 // Denominator is scaled to not be denormal, so using rcp is ok.
Tom Stellard8485fa02016-12-07 02:42:15 +00003333 SDValue ApproxRcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32,
3334 DenominatorScaled);
3335 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f32,
3336 DenominatorScaled);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003337
Tom Stellard8485fa02016-12-07 02:42:15 +00003338 const unsigned Denorm32Reg = AMDGPU::Hwreg::ID_MODE |
3339 (4 << AMDGPU::Hwreg::OFFSET_SHIFT_) |
3340 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003341
Tom Stellard8485fa02016-12-07 02:42:15 +00003342 const SDValue BitField = DAG.getTargetConstant(Denorm32Reg, SL, MVT::i16);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003343
Tom Stellard8485fa02016-12-07 02:42:15 +00003344 if (!Subtarget->hasFP32Denormals()) {
3345 SDVTList BindParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
3346 const SDValue EnableDenormValue = DAG.getConstant(FP_DENORM_FLUSH_NONE,
3347 SL, MVT::i32);
3348 SDValue EnableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, BindParamVTs,
3349 DAG.getEntryNode(),
3350 EnableDenormValue, BitField);
3351 SDValue Ops[3] = {
3352 NegDivScale0,
3353 EnableDenorm.getValue(0),
3354 EnableDenorm.getValue(1)
3355 };
Matt Arsenault37fefd62016-06-10 02:18:02 +00003356
Tom Stellard8485fa02016-12-07 02:42:15 +00003357 NegDivScale0 = DAG.getMergeValues(Ops, SL);
3358 }
3359
3360 SDValue Fma0 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0,
3361 ApproxRcp, One, NegDivScale0);
3362
3363 SDValue Fma1 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, Fma0, ApproxRcp,
3364 ApproxRcp, Fma0);
3365
3366 SDValue Mul = getFPBinOp(DAG, ISD::FMUL, SL, MVT::f32, NumeratorScaled,
3367 Fma1, Fma1);
3368
3369 SDValue Fma2 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Mul,
3370 NumeratorScaled, Mul);
3371
3372 SDValue Fma3 = getFPTernOp(DAG, ISD::FMA,SL, MVT::f32, Fma2, Fma1, Mul, Fma2);
3373
3374 SDValue Fma4 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Fma3,
3375 NumeratorScaled, Fma3);
3376
3377 if (!Subtarget->hasFP32Denormals()) {
3378 const SDValue DisableDenormValue =
3379 DAG.getConstant(FP_DENORM_FLUSH_IN_FLUSH_OUT, SL, MVT::i32);
3380 SDValue DisableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, MVT::Other,
3381 Fma4.getValue(1),
3382 DisableDenormValue,
3383 BitField,
3384 Fma4.getValue(2));
3385
3386 SDValue OutputChain = DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
3387 DisableDenorm, DAG.getRoot());
3388 DAG.setRoot(OutputChain);
3389 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00003390
Wei Dinged0f97f2016-06-09 19:17:15 +00003391 SDValue Scale = NumeratorScaled.getValue(1);
Tom Stellard8485fa02016-12-07 02:42:15 +00003392 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f32,
3393 Fma4, Fma1, Fma3, Scale);
Matt Arsenault37fefd62016-06-10 02:18:02 +00003394
Wei Dinged0f97f2016-06-09 19:17:15 +00003395 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f32, Fmas, RHS, LHS);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003396}
3397
3398SDValue SITargetLowering::LowerFDIV64(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003399 if (DAG.getTarget().Options.UnsafeFPMath)
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00003400 return lowerFastUnsafeFDIV(Op, DAG);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003401
3402 SDLoc SL(Op);
3403 SDValue X = Op.getOperand(0);
3404 SDValue Y = Op.getOperand(1);
3405
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003406 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003407
3408 SDVTList ScaleVT = DAG.getVTList(MVT::f64, MVT::i1);
3409
3410 SDValue DivScale0 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, Y, Y, X);
3411
3412 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f64, DivScale0);
3413
3414 SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f64, DivScale0);
3415
3416 SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Rcp, One);
3417
3418 SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f64, Rcp, Fma0, Rcp);
3419
3420 SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Fma1, One);
3421
3422 SDValue DivScale1 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, X, Y, X);
3423
3424 SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f64, Fma1, Fma2, Fma1);
3425 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, DivScale1, Fma3);
3426
3427 SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f64,
3428 NegDivScale0, Mul, DivScale1);
3429
3430 SDValue Scale;
3431
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003432 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003433 // Workaround a hardware bug on SI where the condition output from div_scale
3434 // is not usable.
3435
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003436 const SDValue Hi = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00003437
3438 // Figure out if the scale to use for div_fmas.
3439 SDValue NumBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
3440 SDValue DenBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Y);
3441 SDValue Scale0BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale0);
3442 SDValue Scale1BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale1);
3443
3444 SDValue NumHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, NumBC, Hi);
3445 SDValue DenHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, DenBC, Hi);
3446
3447 SDValue Scale0Hi
3448 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale0BC, Hi);
3449 SDValue Scale1Hi
3450 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale1BC, Hi);
3451
3452 SDValue CmpDen = DAG.getSetCC(SL, MVT::i1, DenHi, Scale0Hi, ISD::SETEQ);
3453 SDValue CmpNum = DAG.getSetCC(SL, MVT::i1, NumHi, Scale1Hi, ISD::SETEQ);
3454 Scale = DAG.getNode(ISD::XOR, SL, MVT::i1, CmpNum, CmpDen);
3455 } else {
3456 Scale = DivScale1.getValue(1);
3457 }
3458
3459 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f64,
3460 Fma4, Fma3, Mul, Scale);
3461
3462 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f64, Fmas, Y, X);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003463}
3464
3465SDValue SITargetLowering::LowerFDIV(SDValue Op, SelectionDAG &DAG) const {
3466 EVT VT = Op.getValueType();
3467
3468 if (VT == MVT::f32)
3469 return LowerFDIV32(Op, DAG);
3470
3471 if (VT == MVT::f64)
3472 return LowerFDIV64(Op, DAG);
3473
Matt Arsenault4052a572016-12-22 03:05:41 +00003474 if (VT == MVT::f16)
3475 return LowerFDIV16(Op, DAG);
3476
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003477 llvm_unreachable("Unexpected type for fdiv");
3478}
3479
Tom Stellard81d871d2013-11-13 23:36:50 +00003480SDValue SITargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
3481 SDLoc DL(Op);
3482 StoreSDNode *Store = cast<StoreSDNode>(Op);
3483 EVT VT = Store->getMemoryVT();
3484
Matt Arsenault95245662016-02-11 05:32:46 +00003485 if (VT == MVT::i1) {
3486 return DAG.getTruncStore(Store->getChain(), DL,
3487 DAG.getSExtOrTrunc(Store->getValue(), DL, MVT::i32),
3488 Store->getBasePtr(), MVT::i1, Store->getMemOperand());
Tom Stellardb02094e2014-07-21 15:45:01 +00003489 }
3490
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003491 assert(VT.isVector() &&
3492 Store->getValue().getValueType().getScalarType() == MVT::i32);
3493
3494 unsigned AS = Store->getAddressSpace();
3495 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
3496 AS, Store->getAlignment())) {
3497 return expandUnalignedStore(Store, DAG);
3498 }
Tom Stellard81d871d2013-11-13 23:36:50 +00003499
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00003500 MachineFunction &MF = DAG.getMachineFunction();
3501 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
3502 // If there is a possibilty that flat instruction access scratch memory
3503 // then we need to use the same legalization rules we use for private.
3504 if (AS == AMDGPUAS::FLAT_ADDRESS)
3505 AS = MFI->hasFlatScratchInit() ?
3506 AMDGPUAS::PRIVATE_ADDRESS : AMDGPUAS::GLOBAL_ADDRESS;
3507
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003508 unsigned NumElements = VT.getVectorNumElements();
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003509 switch (AS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003510 case AMDGPUAS::GLOBAL_ADDRESS:
3511 case AMDGPUAS::FLAT_ADDRESS:
3512 if (NumElements > 4)
3513 return SplitVectorStore(Op, DAG);
3514 return SDValue();
3515 case AMDGPUAS::PRIVATE_ADDRESS: {
3516 switch (Subtarget->getMaxPrivateElementSize()) {
3517 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00003518 return scalarizeVectorStore(Store, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003519 case 8:
3520 if (NumElements > 2)
3521 return SplitVectorStore(Op, DAG);
3522 return SDValue();
3523 case 16:
3524 if (NumElements > 4)
3525 return SplitVectorStore(Op, DAG);
3526 return SDValue();
3527 default:
3528 llvm_unreachable("unsupported private_element_size");
3529 }
3530 }
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003531 case AMDGPUAS::LOCAL_ADDRESS: {
3532 if (NumElements > 2)
3533 return SplitVectorStore(Op, DAG);
3534
3535 if (NumElements == 2)
3536 return Op;
3537
Matt Arsenault95245662016-02-11 05:32:46 +00003538 // If properly aligned, if we split we might be able to use ds_write_b64.
3539 return SplitVectorStore(Op, DAG);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00003540 }
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00003541 default:
3542 llvm_unreachable("unhandled address space");
Matt Arsenault95245662016-02-11 05:32:46 +00003543 }
Tom Stellard81d871d2013-11-13 23:36:50 +00003544}
3545
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003546SDValue SITargetLowering::LowerTrig(SDValue Op, SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003547 SDLoc DL(Op);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003548 EVT VT = Op.getValueType();
3549 SDValue Arg = Op.getOperand(0);
Sanjay Patela2607012015-09-16 16:31:21 +00003550 // TODO: Should this propagate fast-math-flags?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003551 SDValue FractPart = DAG.getNode(AMDGPUISD::FRACT, DL, VT,
3552 DAG.getNode(ISD::FMUL, DL, VT, Arg,
3553 DAG.getConstantFP(0.5/M_PI, DL,
3554 VT)));
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003555
3556 switch (Op.getOpcode()) {
3557 case ISD::FCOS:
3558 return DAG.getNode(AMDGPUISD::COS_HW, SDLoc(Op), VT, FractPart);
3559 case ISD::FSIN:
3560 return DAG.getNode(AMDGPUISD::SIN_HW, SDLoc(Op), VT, FractPart);
3561 default:
3562 llvm_unreachable("Wrong trig opcode");
3563 }
3564}
3565
Tom Stellard354a43c2016-04-01 18:27:37 +00003566SDValue SITargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
3567 AtomicSDNode *AtomicNode = cast<AtomicSDNode>(Op);
3568 assert(AtomicNode->isCompareAndSwap());
3569 unsigned AS = AtomicNode->getAddressSpace();
3570
3571 // No custom lowering required for local address space
3572 if (!isFlatGlobalAddrSpace(AS))
3573 return Op;
3574
3575 // Non-local address space requires custom lowering for atomic compare
3576 // and swap; cmp and swap should be in a v2i32 or v2i64 in case of _X2
3577 SDLoc DL(Op);
3578 SDValue ChainIn = Op.getOperand(0);
3579 SDValue Addr = Op.getOperand(1);
3580 SDValue Old = Op.getOperand(2);
3581 SDValue New = Op.getOperand(3);
3582 EVT VT = Op.getValueType();
3583 MVT SimpleVT = VT.getSimpleVT();
3584 MVT VecType = MVT::getVectorVT(SimpleVT, 2);
3585
Ahmed Bougacha128f8732016-04-26 21:15:30 +00003586 SDValue NewOld = DAG.getBuildVector(VecType, DL, {New, Old});
Tom Stellard354a43c2016-04-01 18:27:37 +00003587 SDValue Ops[] = { ChainIn, Addr, NewOld };
Matt Arsenault88701812016-06-09 23:42:48 +00003588
3589 return DAG.getMemIntrinsicNode(AMDGPUISD::ATOMIC_CMP_SWAP, DL, Op->getVTList(),
3590 Ops, VT, AtomicNode->getMemOperand());
Tom Stellard354a43c2016-04-01 18:27:37 +00003591}
3592
Tom Stellard75aadc22012-12-11 21:25:42 +00003593//===----------------------------------------------------------------------===//
3594// Custom DAG optimizations
3595//===----------------------------------------------------------------------===//
3596
Matt Arsenault364a6742014-06-11 17:50:44 +00003597SDValue SITargetLowering::performUCharToFloatCombine(SDNode *N,
Matt Arsenaulte6986632015-01-14 01:35:22 +00003598 DAGCombinerInfo &DCI) const {
Matt Arsenault364a6742014-06-11 17:50:44 +00003599 EVT VT = N->getValueType(0);
3600 EVT ScalarVT = VT.getScalarType();
3601 if (ScalarVT != MVT::f32)
3602 return SDValue();
3603
3604 SelectionDAG &DAG = DCI.DAG;
3605 SDLoc DL(N);
3606
3607 SDValue Src = N->getOperand(0);
3608 EVT SrcVT = Src.getValueType();
3609
3610 // TODO: We could try to match extracting the higher bytes, which would be
3611 // easier if i8 vectors weren't promoted to i32 vectors, particularly after
3612 // types are legalized. v4i8 -> v4f32 is probably the only case to worry
3613 // about in practice.
3614 if (DCI.isAfterLegalizeVectorOps() && SrcVT == MVT::i32) {
3615 if (DAG.MaskedValueIsZero(Src, APInt::getHighBitsSet(32, 24))) {
3616 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Src);
3617 DCI.AddToWorklist(Cvt.getNode());
3618 return Cvt;
3619 }
3620 }
3621
Matt Arsenault364a6742014-06-11 17:50:44 +00003622 return SDValue();
3623}
3624
Eric Christopher6c5b5112015-03-11 18:43:21 +00003625/// \brief Return true if the given offset Size in bytes can be folded into
3626/// the immediate offsets of a memory instruction for the given address space.
3627static bool canFoldOffset(unsigned OffsetSize, unsigned AS,
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003628 const SISubtarget &STI) {
Eric Christopher6c5b5112015-03-11 18:43:21 +00003629 switch (AS) {
Eugene Zelenko66203762017-01-21 00:53:49 +00003630 case AMDGPUAS::GLOBAL_ADDRESS:
Eric Christopher6c5b5112015-03-11 18:43:21 +00003631 // MUBUF instructions a 12-bit offset in bytes.
3632 return isUInt<12>(OffsetSize);
Eugene Zelenko66203762017-01-21 00:53:49 +00003633 case AMDGPUAS::CONSTANT_ADDRESS:
Eric Christopher6c5b5112015-03-11 18:43:21 +00003634 // SMRD instructions have an 8-bit offset in dwords on SI and
3635 // a 20-bit offset in bytes on VI.
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003636 if (STI.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Eric Christopher6c5b5112015-03-11 18:43:21 +00003637 return isUInt<20>(OffsetSize);
3638 else
3639 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
Eric Christopher6c5b5112015-03-11 18:43:21 +00003640 case AMDGPUAS::LOCAL_ADDRESS:
Eugene Zelenko66203762017-01-21 00:53:49 +00003641 case AMDGPUAS::REGION_ADDRESS:
Eric Christopher6c5b5112015-03-11 18:43:21 +00003642 // The single offset versions have a 16-bit offset in bytes.
3643 return isUInt<16>(OffsetSize);
Eric Christopher6c5b5112015-03-11 18:43:21 +00003644 case AMDGPUAS::PRIVATE_ADDRESS:
3645 // Indirect register addressing does not use any offsets.
3646 default:
Eugene Zelenko66203762017-01-21 00:53:49 +00003647 return false;
Eric Christopher6c5b5112015-03-11 18:43:21 +00003648 }
3649}
3650
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003651// (shl (add x, c1), c2) -> add (shl x, c2), (shl c1, c2)
3652
3653// This is a variant of
3654// (mul (add x, c1), c2) -> add (mul x, c2), (mul c1, c2),
3655//
3656// The normal DAG combiner will do this, but only if the add has one use since
3657// that would increase the number of instructions.
3658//
3659// This prevents us from seeing a constant offset that can be folded into a
3660// memory instruction's addressing mode. If we know the resulting add offset of
3661// a pointer can be folded into an addressing offset, we can replace the pointer
3662// operand with the add of new constant offset. This eliminates one of the uses,
3663// and may allow the remaining use to also be simplified.
3664//
3665SDValue SITargetLowering::performSHLPtrCombine(SDNode *N,
3666 unsigned AddrSpace,
3667 DAGCombinerInfo &DCI) const {
3668 SDValue N0 = N->getOperand(0);
3669 SDValue N1 = N->getOperand(1);
3670
3671 if (N0.getOpcode() != ISD::ADD)
3672 return SDValue();
3673
3674 const ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N1);
3675 if (!CN1)
3676 return SDValue();
3677
3678 const ConstantSDNode *CAdd = dyn_cast<ConstantSDNode>(N0.getOperand(1));
3679 if (!CAdd)
3680 return SDValue();
3681
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003682 // If the resulting offset is too large, we can't fold it into the addressing
3683 // mode offset.
3684 APInt Offset = CAdd->getAPIntValue() << CN1->getAPIntValue();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003685 if (!canFoldOffset(Offset.getZExtValue(), AddrSpace, *getSubtarget()))
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003686 return SDValue();
3687
3688 SelectionDAG &DAG = DCI.DAG;
3689 SDLoc SL(N);
3690 EVT VT = N->getValueType(0);
3691
3692 SDValue ShlX = DAG.getNode(ISD::SHL, SL, VT, N0.getOperand(0), N1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003693 SDValue COffset = DAG.getConstant(Offset, SL, MVT::i32);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00003694
3695 return DAG.getNode(ISD::ADD, SL, VT, ShlX, COffset);
3696}
3697
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00003698SDValue SITargetLowering::performMemSDNodeCombine(MemSDNode *N,
3699 DAGCombinerInfo &DCI) const {
3700 SDValue Ptr = N->getBasePtr();
3701 SelectionDAG &DAG = DCI.DAG;
3702 SDLoc SL(N);
3703
3704 // TODO: We could also do this for multiplies.
3705 unsigned AS = N->getAddressSpace();
3706 if (Ptr.getOpcode() == ISD::SHL && AS != AMDGPUAS::PRIVATE_ADDRESS) {
3707 SDValue NewPtr = performSHLPtrCombine(Ptr.getNode(), AS, DCI);
3708 if (NewPtr) {
3709 SmallVector<SDValue, 8> NewOps(N->op_begin(), N->op_end());
3710
3711 NewOps[N->getOpcode() == ISD::STORE ? 2 : 1] = NewPtr;
3712 return SDValue(DAG.UpdateNodeOperands(N, NewOps), 0);
3713 }
3714 }
3715
3716 return SDValue();
3717}
3718
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003719static bool bitOpWithConstantIsReducible(unsigned Opc, uint32_t Val) {
3720 return (Opc == ISD::AND && (Val == 0 || Val == 0xffffffff)) ||
3721 (Opc == ISD::OR && (Val == 0xffffffff || Val == 0)) ||
3722 (Opc == ISD::XOR && Val == 0);
3723}
3724
3725// Break up 64-bit bit operation of a constant into two 32-bit and/or/xor. This
3726// will typically happen anyway for a VALU 64-bit and. This exposes other 32-bit
3727// integer combine opportunities since most 64-bit operations are decomposed
3728// this way. TODO: We won't want this for SALU especially if it is an inline
3729// immediate.
3730SDValue SITargetLowering::splitBinaryBitConstantOp(
3731 DAGCombinerInfo &DCI,
3732 const SDLoc &SL,
3733 unsigned Opc, SDValue LHS,
3734 const ConstantSDNode *CRHS) const {
3735 uint64_t Val = CRHS->getZExtValue();
3736 uint32_t ValLo = Lo_32(Val);
3737 uint32_t ValHi = Hi_32(Val);
3738 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3739
3740 if ((bitOpWithConstantIsReducible(Opc, ValLo) ||
3741 bitOpWithConstantIsReducible(Opc, ValHi)) ||
3742 (CRHS->hasOneUse() && !TII->isInlineConstant(CRHS->getAPIntValue()))) {
3743 // If we need to materialize a 64-bit immediate, it will be split up later
3744 // anyway. Avoid creating the harder to understand 64-bit immediate
3745 // materialization.
3746 return splitBinaryBitConstantOpImpl(DCI, SL, Opc, LHS, ValLo, ValHi);
3747 }
3748
3749 return SDValue();
3750}
3751
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003752SDValue SITargetLowering::performAndCombine(SDNode *N,
3753 DAGCombinerInfo &DCI) const {
3754 if (DCI.isBeforeLegalize())
3755 return SDValue();
3756
3757 SelectionDAG &DAG = DCI.DAG;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003758 EVT VT = N->getValueType(0);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003759 SDValue LHS = N->getOperand(0);
3760 SDValue RHS = N->getOperand(1);
3761
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003762
3763 if (VT == MVT::i64) {
3764 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
3765 if (CRHS) {
3766 if (SDValue Split
3767 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::AND, LHS, CRHS))
3768 return Split;
3769 }
3770 }
3771
3772 // (and (fcmp ord x, x), (fcmp une (fabs x), inf)) ->
3773 // fp_class x, ~(s_nan | q_nan | n_infinity | p_infinity)
3774 if (LHS.getOpcode() == ISD::SETCC && RHS.getOpcode() == ISD::SETCC) {
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003775 ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
3776 ISD::CondCode RCC = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
3777
3778 SDValue X = LHS.getOperand(0);
3779 SDValue Y = RHS.getOperand(0);
3780 if (Y.getOpcode() != ISD::FABS || Y.getOperand(0) != X)
3781 return SDValue();
3782
3783 if (LCC == ISD::SETO) {
3784 if (X != LHS.getOperand(1))
3785 return SDValue();
3786
3787 if (RCC == ISD::SETUNE) {
3788 const ConstantFPSDNode *C1 = dyn_cast<ConstantFPSDNode>(RHS.getOperand(1));
3789 if (!C1 || !C1->isInfinity() || C1->isNegative())
3790 return SDValue();
3791
3792 const uint32_t Mask = SIInstrFlags::N_NORMAL |
3793 SIInstrFlags::N_SUBNORMAL |
3794 SIInstrFlags::N_ZERO |
3795 SIInstrFlags::P_ZERO |
3796 SIInstrFlags::P_SUBNORMAL |
3797 SIInstrFlags::P_NORMAL;
3798
3799 static_assert(((~(SIInstrFlags::S_NAN |
3800 SIInstrFlags::Q_NAN |
3801 SIInstrFlags::N_INFINITY |
3802 SIInstrFlags::P_INFINITY)) & 0x3ff) == Mask,
3803 "mask not equal");
3804
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003805 SDLoc DL(N);
3806 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
3807 X, DAG.getConstant(Mask, DL, MVT::i32));
Matt Arsenaultd0101a22015-01-06 23:00:46 +00003808 }
3809 }
3810 }
3811
3812 return SDValue();
3813}
3814
Matt Arsenaultf2290332015-01-06 23:00:39 +00003815SDValue SITargetLowering::performOrCombine(SDNode *N,
3816 DAGCombinerInfo &DCI) const {
3817 SelectionDAG &DAG = DCI.DAG;
3818 SDValue LHS = N->getOperand(0);
3819 SDValue RHS = N->getOperand(1);
3820
Matt Arsenault3b082382016-04-12 18:24:38 +00003821 EVT VT = N->getValueType(0);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003822 if (VT == MVT::i1) {
3823 // or (fp_class x, c1), (fp_class x, c2) -> fp_class x, (c1 | c2)
3824 if (LHS.getOpcode() == AMDGPUISD::FP_CLASS &&
3825 RHS.getOpcode() == AMDGPUISD::FP_CLASS) {
3826 SDValue Src = LHS.getOperand(0);
3827 if (Src != RHS.getOperand(0))
3828 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00003829
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003830 const ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
3831 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
3832 if (!CLHS || !CRHS)
3833 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00003834
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003835 // Only 10 bits are used.
3836 static const uint32_t MaxMask = 0x3ff;
Matt Arsenault3b082382016-04-12 18:24:38 +00003837
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003838 uint32_t NewMask = (CLHS->getZExtValue() | CRHS->getZExtValue()) & MaxMask;
3839 SDLoc DL(N);
3840 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
3841 Src, DAG.getConstant(NewMask, DL, MVT::i32));
3842 }
Matt Arsenault3b082382016-04-12 18:24:38 +00003843
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003844 return SDValue();
3845 }
3846
3847 if (VT != MVT::i64)
3848 return SDValue();
3849
3850 // TODO: This could be a generic combine with a predicate for extracting the
3851 // high half of an integer being free.
3852
3853 // (or i64:x, (zero_extend i32:y)) ->
3854 // i64 (bitcast (v2i32 build_vector (or i32:y, lo_32(x)), hi_32(x)))
3855 if (LHS.getOpcode() == ISD::ZERO_EXTEND &&
3856 RHS.getOpcode() != ISD::ZERO_EXTEND)
3857 std::swap(LHS, RHS);
3858
3859 if (RHS.getOpcode() == ISD::ZERO_EXTEND) {
3860 SDValue ExtSrc = RHS.getOperand(0);
3861 EVT SrcVT = ExtSrc.getValueType();
3862 if (SrcVT == MVT::i32) {
3863 SDLoc SL(N);
3864 SDValue LowLHS, HiBits;
3865 std::tie(LowLHS, HiBits) = split64BitValue(LHS, DAG);
3866 SDValue LowOr = DAG.getNode(ISD::OR, SL, MVT::i32, LowLHS, ExtSrc);
3867
3868 DCI.AddToWorklist(LowOr.getNode());
3869 DCI.AddToWorklist(HiBits.getNode());
3870
3871 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
3872 LowOr, HiBits);
3873 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault3b082382016-04-12 18:24:38 +00003874 }
3875 }
3876
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003877 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
3878 if (CRHS) {
3879 if (SDValue Split
3880 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::OR, LHS, CRHS))
3881 return Split;
3882 }
Matt Arsenaultf2290332015-01-06 23:00:39 +00003883
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003884 return SDValue();
3885}
Matt Arsenaultf2290332015-01-06 23:00:39 +00003886
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003887SDValue SITargetLowering::performXorCombine(SDNode *N,
3888 DAGCombinerInfo &DCI) const {
3889 EVT VT = N->getValueType(0);
3890 if (VT != MVT::i64)
3891 return SDValue();
Matt Arsenaultf2290332015-01-06 23:00:39 +00003892
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00003893 SDValue LHS = N->getOperand(0);
3894 SDValue RHS = N->getOperand(1);
3895
3896 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
3897 if (CRHS) {
3898 if (SDValue Split
3899 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::XOR, LHS, CRHS))
3900 return Split;
Matt Arsenaultf2290332015-01-06 23:00:39 +00003901 }
3902
3903 return SDValue();
3904}
3905
3906SDValue SITargetLowering::performClassCombine(SDNode *N,
3907 DAGCombinerInfo &DCI) const {
3908 SelectionDAG &DAG = DCI.DAG;
3909 SDValue Mask = N->getOperand(1);
3910
3911 // fp_class x, 0 -> false
3912 if (const ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Mask)) {
3913 if (CMask->isNullValue())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003914 return DAG.getConstant(0, SDLoc(N), MVT::i1);
Matt Arsenaultf2290332015-01-06 23:00:39 +00003915 }
3916
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00003917 if (N->getOperand(0).isUndef())
3918 return DAG.getUNDEF(MVT::i1);
3919
Matt Arsenaultf2290332015-01-06 23:00:39 +00003920 return SDValue();
3921}
3922
Matt Arsenault9cd90712016-04-14 01:42:16 +00003923// Constant fold canonicalize.
3924SDValue SITargetLowering::performFCanonicalizeCombine(
3925 SDNode *N,
3926 DAGCombinerInfo &DCI) const {
3927 ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
3928 if (!CFP)
3929 return SDValue();
3930
3931 SelectionDAG &DAG = DCI.DAG;
3932 const APFloat &C = CFP->getValueAPF();
3933
3934 // Flush denormals to 0 if not enabled.
3935 if (C.isDenormal()) {
3936 EVT VT = N->getValueType(0);
3937 if (VT == MVT::f32 && !Subtarget->hasFP32Denormals())
3938 return DAG.getConstantFP(0.0, SDLoc(N), VT);
3939
3940 if (VT == MVT::f64 && !Subtarget->hasFP64Denormals())
3941 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenaultce841302016-12-22 03:05:37 +00003942
3943 if (VT == MVT::f16 && !Subtarget->hasFP16Denormals())
3944 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenault9cd90712016-04-14 01:42:16 +00003945 }
3946
3947 if (C.isNaN()) {
3948 EVT VT = N->getValueType(0);
3949 APFloat CanonicalQNaN = APFloat::getQNaN(C.getSemantics());
3950 if (C.isSignaling()) {
3951 // Quiet a signaling NaN.
3952 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
3953 }
3954
3955 // Make sure it is the canonical NaN bitpattern.
3956 //
3957 // TODO: Can we use -1 as the canonical NaN value since it's an inline
3958 // immediate?
3959 if (C.bitcastToAPInt() != CanonicalQNaN.bitcastToAPInt())
3960 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
3961 }
3962
3963 return SDValue(CFP, 0);
3964}
3965
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003966static unsigned minMaxOpcToMin3Max3Opc(unsigned Opc) {
3967 switch (Opc) {
3968 case ISD::FMAXNUM:
3969 return AMDGPUISD::FMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003970 case ISD::SMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003971 return AMDGPUISD::SMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003972 case ISD::UMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003973 return AMDGPUISD::UMAX3;
3974 case ISD::FMINNUM:
3975 return AMDGPUISD::FMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003976 case ISD::SMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003977 return AMDGPUISD::SMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00003978 case ISD::UMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00003979 return AMDGPUISD::UMIN3;
3980 default:
3981 llvm_unreachable("Not a min/max opcode");
3982 }
3983}
3984
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003985static SDValue performIntMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
3986 SDValue Op0, SDValue Op1, bool Signed) {
Matt Arsenaultf639c322016-01-28 20:53:42 +00003987 ConstantSDNode *K1 = dyn_cast<ConstantSDNode>(Op1);
3988 if (!K1)
3989 return SDValue();
3990
3991 ConstantSDNode *K0 = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
3992 if (!K0)
3993 return SDValue();
3994
Matt Arsenaultf639c322016-01-28 20:53:42 +00003995 if (Signed) {
3996 if (K0->getAPIntValue().sge(K1->getAPIntValue()))
3997 return SDValue();
3998 } else {
3999 if (K0->getAPIntValue().uge(K1->getAPIntValue()))
4000 return SDValue();
4001 }
4002
4003 EVT VT = K0->getValueType(0);
Tom Stellard115a6152016-11-10 16:02:37 +00004004
4005 MVT NVT = MVT::i32;
4006 unsigned ExtOp = Signed ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4007
4008 SDValue Tmp1, Tmp2, Tmp3;
4009 Tmp1 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(0));
4010 Tmp2 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(1));
4011 Tmp3 = DAG.getNode(ExtOp, SL, NVT, Op1);
4012
4013 if (VT == MVT::i16) {
4014 Tmp1 = DAG.getNode(Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3, SL, NVT,
4015 Tmp1, Tmp2, Tmp3);
4016
4017 return DAG.getNode(ISD::TRUNCATE, SL, VT, Tmp1);
4018 } else
4019 return DAG.getNode(Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3, SL, VT,
4020 Op0.getOperand(0), SDValue(K0, 0), SDValue(K1, 0));
Matt Arsenaultf639c322016-01-28 20:53:42 +00004021}
4022
4023static bool isKnownNeverSNan(SelectionDAG &DAG, SDValue Op) {
4024 if (!DAG.getTargetLoweringInfo().hasFloatingPointExceptions())
4025 return true;
4026
4027 return DAG.isKnownNeverNaN(Op);
4028}
4029
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00004030SDValue SITargetLowering::performFPMed3ImmCombine(SelectionDAG &DAG,
4031 const SDLoc &SL,
4032 SDValue Op0,
4033 SDValue Op1) const {
Matt Arsenaultf639c322016-01-28 20:53:42 +00004034 ConstantFPSDNode *K1 = dyn_cast<ConstantFPSDNode>(Op1);
4035 if (!K1)
4036 return SDValue();
4037
4038 ConstantFPSDNode *K0 = dyn_cast<ConstantFPSDNode>(Op0.getOperand(1));
4039 if (!K0)
4040 return SDValue();
4041
4042 // Ordered >= (although NaN inputs should have folded away by now).
4043 APFloat::cmpResult Cmp = K0->getValueAPF().compare(K1->getValueAPF());
4044 if (Cmp == APFloat::cmpGreaterThan)
4045 return SDValue();
4046
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00004047 // TODO: Check IEEE bit enabled?
4048 EVT VT = K0->getValueType(0);
4049 if (Subtarget->enableDX10Clamp()) {
4050 // If dx10_clamp is enabled, NaNs clamp to 0.0. This is the same as the
4051 // hardware fmed3 behavior converting to a min.
4052 // FIXME: Should this be allowing -0.0?
4053 if (K1->isExactlyValue(1.0) && K0->isExactlyValue(0.0))
4054 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Op0.getOperand(0));
4055 }
4056
4057 // No med3 for f16, but clamp is possible.
4058 if (VT == MVT::f16)
4059 return SDValue();
4060
Matt Arsenaultf639c322016-01-28 20:53:42 +00004061 // This isn't safe with signaling NaNs because in IEEE mode, min/max on a
4062 // signaling NaN gives a quiet NaN. The quiet NaN input to the min would then
4063 // give the other result, which is different from med3 with a NaN input.
4064 SDValue Var = Op0.getOperand(0);
4065 if (!isKnownNeverSNan(DAG, Var))
4066 return SDValue();
4067
4068 return DAG.getNode(AMDGPUISD::FMED3, SL, K0->getValueType(0),
4069 Var, SDValue(K0, 0), SDValue(K1, 0));
4070}
4071
4072SDValue SITargetLowering::performMinMaxCombine(SDNode *N,
4073 DAGCombinerInfo &DCI) const {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004074 SelectionDAG &DAG = DCI.DAG;
4075
4076 unsigned Opc = N->getOpcode();
4077 SDValue Op0 = N->getOperand(0);
4078 SDValue Op1 = N->getOperand(1);
4079
4080 // Only do this if the inner op has one use since this will just increases
4081 // register pressure for no benefit.
4082
Matt Arsenault5b39b342016-01-28 20:53:48 +00004083 if (Opc != AMDGPUISD::FMIN_LEGACY && Opc != AMDGPUISD::FMAX_LEGACY) {
4084 // max(max(a, b), c) -> max3(a, b, c)
4085 // min(min(a, b), c) -> min3(a, b, c)
4086 if (Op0.getOpcode() == Opc && Op0.hasOneUse()) {
4087 SDLoc DL(N);
4088 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
4089 DL,
4090 N->getValueType(0),
4091 Op0.getOperand(0),
4092 Op0.getOperand(1),
4093 Op1);
4094 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004095
Matt Arsenault5b39b342016-01-28 20:53:48 +00004096 // Try commuted.
4097 // max(a, max(b, c)) -> max3(a, b, c)
4098 // min(a, min(b, c)) -> min3(a, b, c)
4099 if (Op1.getOpcode() == Opc && Op1.hasOneUse()) {
4100 SDLoc DL(N);
4101 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
4102 DL,
4103 N->getValueType(0),
4104 Op0,
4105 Op1.getOperand(0),
4106 Op1.getOperand(1));
4107 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004108 }
4109
Matt Arsenaultf639c322016-01-28 20:53:42 +00004110 // min(max(x, K0), K1), K0 < K1 -> med3(x, K0, K1)
4111 if (Opc == ISD::SMIN && Op0.getOpcode() == ISD::SMAX && Op0.hasOneUse()) {
4112 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, true))
4113 return Med3;
4114 }
4115
4116 if (Opc == ISD::UMIN && Op0.getOpcode() == ISD::UMAX && Op0.hasOneUse()) {
4117 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, false))
4118 return Med3;
4119 }
4120
4121 // fminnum(fmaxnum(x, K0), K1), K0 < K1 && !is_snan(x) -> fmed3(x, K0, K1)
Matt Arsenault5b39b342016-01-28 20:53:48 +00004122 if (((Opc == ISD::FMINNUM && Op0.getOpcode() == ISD::FMAXNUM) ||
4123 (Opc == AMDGPUISD::FMIN_LEGACY &&
4124 Op0.getOpcode() == AMDGPUISD::FMAX_LEGACY)) &&
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00004125 (N->getValueType(0) == MVT::f32 ||
4126 (N->getValueType(0) == MVT::f16 && Subtarget->has16BitInsts())) &&
4127 Op0.hasOneUse()) {
Matt Arsenaultf639c322016-01-28 20:53:42 +00004128 if (SDValue Res = performFPMed3ImmCombine(DAG, SDLoc(N), Op0, Op1))
4129 return Res;
4130 }
4131
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004132 return SDValue();
4133}
4134
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00004135static bool isClampZeroToOne(SDValue A, SDValue B) {
4136 if (ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) {
4137 if (ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) {
4138 // FIXME: Should this be allowing -0.0?
4139 return (CA->isExactlyValue(0.0) && CB->isExactlyValue(1.0)) ||
4140 (CA->isExactlyValue(1.0) && CB->isExactlyValue(0.0));
4141 }
4142 }
4143
4144 return false;
4145}
4146
4147// FIXME: Should only worry about snans for version with chain.
4148SDValue SITargetLowering::performFMed3Combine(SDNode *N,
4149 DAGCombinerInfo &DCI) const {
4150 EVT VT = N->getValueType(0);
4151 // v_med3_f32 and v_max_f32 behave identically wrt denorms, exceptions and
4152 // NaNs. With a NaN input, the order of the operands may change the result.
4153
4154 SelectionDAG &DAG = DCI.DAG;
4155 SDLoc SL(N);
4156
4157 SDValue Src0 = N->getOperand(0);
4158 SDValue Src1 = N->getOperand(1);
4159 SDValue Src2 = N->getOperand(2);
4160
4161 if (isClampZeroToOne(Src0, Src1)) {
4162 // const_a, const_b, x -> clamp is safe in all cases including signaling
4163 // nans.
4164 // FIXME: Should this be allowing -0.0?
4165 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src2);
4166 }
4167
4168 // FIXME: dx10_clamp behavior assumed in instcombine. Should we really bother
4169 // handling no dx10-clamp?
4170 if (Subtarget->enableDX10Clamp()) {
4171 // If NaNs is clamped to 0, we are free to reorder the inputs.
4172
4173 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
4174 std::swap(Src0, Src1);
4175
4176 if (isa<ConstantFPSDNode>(Src1) && !isa<ConstantFPSDNode>(Src2))
4177 std::swap(Src1, Src2);
4178
4179 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
4180 std::swap(Src0, Src1);
4181
4182 if (isClampZeroToOne(Src1, Src2))
4183 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src0);
4184 }
4185
4186 return SDValue();
4187}
4188
Matt Arsenault1f17c662017-02-22 00:27:34 +00004189SDValue SITargetLowering::performCvtPkRTZCombine(SDNode *N,
4190 DAGCombinerInfo &DCI) const {
4191 SDValue Src0 = N->getOperand(0);
4192 SDValue Src1 = N->getOperand(1);
4193 if (Src0.isUndef() && Src1.isUndef())
4194 return DCI.DAG.getUNDEF(N->getValueType(0));
4195 return SDValue();
4196}
4197
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00004198unsigned SITargetLowering::getFusedOpcode(const SelectionDAG &DAG,
4199 const SDNode *N0,
4200 const SDNode *N1) const {
4201 EVT VT = N0->getValueType(0);
4202
Matt Arsenault770ec862016-12-22 03:55:35 +00004203 // Only do this if we are not trying to support denormals. v_mad_f32 does not
4204 // support denormals ever.
4205 if ((VT == MVT::f32 && !Subtarget->hasFP32Denormals()) ||
4206 (VT == MVT::f16 && !Subtarget->hasFP16Denormals()))
4207 return ISD::FMAD;
4208
4209 const TargetOptions &Options = DAG.getTarget().Options;
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00004210 if ((Options.AllowFPOpFusion == FPOpFusion::Fast ||
4211 Options.UnsafeFPMath ||
4212 (cast<BinaryWithFlagsSDNode>(N0)->Flags.hasUnsafeAlgebra() &&
4213 cast<BinaryWithFlagsSDNode>(N1)->Flags.hasUnsafeAlgebra())) &&
Matt Arsenault770ec862016-12-22 03:55:35 +00004214 isFMAFasterThanFMulAndFAdd(VT)) {
4215 return ISD::FMA;
4216 }
4217
4218 return 0;
4219}
4220
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004221SDValue SITargetLowering::performFAddCombine(SDNode *N,
4222 DAGCombinerInfo &DCI) const {
4223 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
4224 return SDValue();
4225
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004226 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault770ec862016-12-22 03:55:35 +00004227 EVT VT = N->getValueType(0);
4228 assert(!VT.isVector());
4229
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004230 SDLoc SL(N);
4231 SDValue LHS = N->getOperand(0);
4232 SDValue RHS = N->getOperand(1);
4233
4234 // These should really be instruction patterns, but writing patterns with
4235 // source modiifiers is a pain.
4236
4237 // fadd (fadd (a, a), b) -> mad 2.0, a, b
4238 if (LHS.getOpcode() == ISD::FADD) {
4239 SDValue A = LHS.getOperand(0);
4240 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00004241 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00004242 if (FusedOp != 0) {
4243 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00004244 return DAG.getNode(FusedOp, SL, VT, A, Two, RHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00004245 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004246 }
4247 }
4248
4249 // fadd (b, fadd (a, a)) -> mad 2.0, a, b
4250 if (RHS.getOpcode() == ISD::FADD) {
4251 SDValue A = RHS.getOperand(0);
4252 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00004253 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00004254 if (FusedOp != 0) {
4255 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00004256 return DAG.getNode(FusedOp, SL, VT, A, Two, LHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00004257 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004258 }
4259 }
4260
4261 return SDValue();
4262}
4263
4264SDValue SITargetLowering::performFSubCombine(SDNode *N,
4265 DAGCombinerInfo &DCI) const {
4266 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
4267 return SDValue();
4268
4269 SelectionDAG &DAG = DCI.DAG;
4270 SDLoc SL(N);
4271 EVT VT = N->getValueType(0);
4272 assert(!VT.isVector());
4273
4274 // Try to get the fneg to fold into the source modifier. This undoes generic
4275 // DAG combines and folds them into the mad.
4276 //
4277 // Only do this if we are not trying to support denormals. v_mad_f32 does
4278 // not support denormals ever.
Matt Arsenault770ec862016-12-22 03:55:35 +00004279 SDValue LHS = N->getOperand(0);
4280 SDValue RHS = N->getOperand(1);
4281 if (LHS.getOpcode() == ISD::FADD) {
4282 // (fsub (fadd a, a), c) -> mad 2.0, a, (fneg c)
4283 SDValue A = LHS.getOperand(0);
4284 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00004285 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00004286 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004287 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
4288 SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
4289
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00004290 return DAG.getNode(FusedOp, SL, VT, A, Two, NegRHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004291 }
4292 }
Matt Arsenault770ec862016-12-22 03:55:35 +00004293 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004294
Matt Arsenault770ec862016-12-22 03:55:35 +00004295 if (RHS.getOpcode() == ISD::FADD) {
4296 // (fsub c, (fadd a, a)) -> mad -2.0, a, c
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004297
Matt Arsenault770ec862016-12-22 03:55:35 +00004298 SDValue A = RHS.getOperand(0);
4299 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00004300 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00004301 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004302 const SDValue NegTwo = DAG.getConstantFP(-2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00004303 return DAG.getNode(FusedOp, SL, VT, A, NegTwo, LHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004304 }
4305 }
4306 }
4307
4308 return SDValue();
4309}
4310
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004311SDValue SITargetLowering::performSetCCCombine(SDNode *N,
4312 DAGCombinerInfo &DCI) const {
4313 SelectionDAG &DAG = DCI.DAG;
4314 SDLoc SL(N);
4315
4316 SDValue LHS = N->getOperand(0);
4317 SDValue RHS = N->getOperand(1);
4318 EVT VT = LHS.getValueType();
4319
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00004320 if (VT != MVT::f32 && VT != MVT::f64 && (Subtarget->has16BitInsts() &&
4321 VT != MVT::f16))
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004322 return SDValue();
4323
4324 // Match isinf pattern
4325 // (fcmp oeq (fabs x), inf) -> (fp_class x, (p_infinity | n_infinity))
4326 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
4327 if (CC == ISD::SETOEQ && LHS.getOpcode() == ISD::FABS) {
4328 const ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
4329 if (!CRHS)
4330 return SDValue();
4331
4332 const APFloat &APF = CRHS->getValueAPF();
4333 if (APF.isInfinity() && !APF.isNegative()) {
4334 unsigned Mask = SIInstrFlags::P_INFINITY | SIInstrFlags::N_INFINITY;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004335 return DAG.getNode(AMDGPUISD::FP_CLASS, SL, MVT::i1, LHS.getOperand(0),
4336 DAG.getConstant(Mask, SL, MVT::i32));
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004337 }
4338 }
4339
4340 return SDValue();
4341}
4342
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004343SDValue SITargetLowering::performCvtF32UByteNCombine(SDNode *N,
4344 DAGCombinerInfo &DCI) const {
4345 SelectionDAG &DAG = DCI.DAG;
4346 SDLoc SL(N);
4347 unsigned Offset = N->getOpcode() - AMDGPUISD::CVT_F32_UBYTE0;
4348
4349 SDValue Src = N->getOperand(0);
4350 SDValue Srl = N->getOperand(0);
4351 if (Srl.getOpcode() == ISD::ZERO_EXTEND)
4352 Srl = Srl.getOperand(0);
4353
4354 // TODO: Handle (or x, (srl y, 8)) pattern when known bits are zero.
4355 if (Srl.getOpcode() == ISD::SRL) {
4356 // cvt_f32_ubyte0 (srl x, 16) -> cvt_f32_ubyte2 x
4357 // cvt_f32_ubyte1 (srl x, 16) -> cvt_f32_ubyte3 x
4358 // cvt_f32_ubyte0 (srl x, 8) -> cvt_f32_ubyte1 x
4359
4360 if (const ConstantSDNode *C =
4361 dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
4362 Srl = DAG.getZExtOrTrunc(Srl.getOperand(0), SDLoc(Srl.getOperand(0)),
4363 EVT(MVT::i32));
4364
4365 unsigned SrcOffset = C->getZExtValue() + 8 * Offset;
4366 if (SrcOffset < 32 && SrcOffset % 8 == 0) {
4367 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0 + SrcOffset / 8, SL,
4368 MVT::f32, Srl);
4369 }
4370 }
4371 }
4372
4373 APInt Demanded = APInt::getBitsSet(32, 8 * Offset, 8 * Offset + 8);
4374
4375 APInt KnownZero, KnownOne;
4376 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
4377 !DCI.isBeforeLegalizeOps());
4378 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4379 if (TLO.ShrinkDemandedConstant(Src, Demanded) ||
4380 TLI.SimplifyDemandedBits(Src, Demanded, KnownZero, KnownOne, TLO)) {
4381 DCI.CommitTargetLoweringOpt(TLO);
4382 }
4383
4384 return SDValue();
4385}
4386
Tom Stellard75aadc22012-12-11 21:25:42 +00004387SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
4388 DAGCombinerInfo &DCI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00004389 switch (N->getOpcode()) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00004390 default:
4391 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004392 case ISD::FADD:
4393 return performFAddCombine(N, DCI);
4394 case ISD::FSUB:
4395 return performFSubCombine(N, DCI);
Matt Arsenault6f6233d2015-01-06 23:00:41 +00004396 case ISD::SETCC:
4397 return performSetCCCombine(N, DCI);
Matt Arsenault5b39b342016-01-28 20:53:48 +00004398 case ISD::FMAXNUM:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004399 case ISD::FMINNUM:
Matt Arsenault5881f4e2015-06-09 00:52:37 +00004400 case ISD::SMAX:
4401 case ISD::SMIN:
4402 case ISD::UMAX:
Matt Arsenault5b39b342016-01-28 20:53:48 +00004403 case ISD::UMIN:
4404 case AMDGPUISD::FMIN_LEGACY:
4405 case AMDGPUISD::FMAX_LEGACY: {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004406 if (DCI.getDAGCombineLevel() >= AfterLegalizeDAG &&
Tom Stellard7c840bc2015-03-16 15:53:55 +00004407 N->getValueType(0) != MVT::f64 &&
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004408 getTargetMachine().getOptLevel() > CodeGenOpt::None)
Matt Arsenaultf639c322016-01-28 20:53:42 +00004409 return performMinMaxCombine(N, DCI);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00004410 break;
4411 }
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00004412 case ISD::LOAD:
4413 case ISD::STORE:
4414 case ISD::ATOMIC_LOAD:
4415 case ISD::ATOMIC_STORE:
4416 case ISD::ATOMIC_CMP_SWAP:
4417 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
4418 case ISD::ATOMIC_SWAP:
4419 case ISD::ATOMIC_LOAD_ADD:
4420 case ISD::ATOMIC_LOAD_SUB:
4421 case ISD::ATOMIC_LOAD_AND:
4422 case ISD::ATOMIC_LOAD_OR:
4423 case ISD::ATOMIC_LOAD_XOR:
4424 case ISD::ATOMIC_LOAD_NAND:
4425 case ISD::ATOMIC_LOAD_MIN:
4426 case ISD::ATOMIC_LOAD_MAX:
4427 case ISD::ATOMIC_LOAD_UMIN:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004428 case ISD::ATOMIC_LOAD_UMAX:
4429 case AMDGPUISD::ATOMIC_INC:
Eugene Zelenko66203762017-01-21 00:53:49 +00004430 case AMDGPUISD::ATOMIC_DEC: // TODO: Target mem intrinsics.
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00004431 if (DCI.isBeforeLegalize())
4432 break;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004433 return performMemSDNodeCombine(cast<MemSDNode>(N), DCI);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00004434 case ISD::AND:
4435 return performAndCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00004436 case ISD::OR:
4437 return performOrCombine(N, DCI);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00004438 case ISD::XOR:
4439 return performXorCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00004440 case AMDGPUISD::FP_CLASS:
4441 return performClassCombine(N, DCI);
Matt Arsenault9cd90712016-04-14 01:42:16 +00004442 case ISD::FCANONICALIZE:
4443 return performFCanonicalizeCombine(N, DCI);
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004444 case AMDGPUISD::FRACT:
4445 case AMDGPUISD::RCP:
4446 case AMDGPUISD::RSQ:
Matt Arsenault32fc5272016-07-26 16:45:45 +00004447 case AMDGPUISD::RCP_LEGACY:
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004448 case AMDGPUISD::RSQ_LEGACY:
4449 case AMDGPUISD::RSQ_CLAMP:
4450 case AMDGPUISD::LDEXP: {
4451 SDValue Src = N->getOperand(0);
4452 if (Src.isUndef())
4453 return Src;
4454 break;
4455 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00004456 case ISD::SINT_TO_FP:
4457 case ISD::UINT_TO_FP:
4458 return performUCharToFloatCombine(N, DCI);
4459 case AMDGPUISD::CVT_F32_UBYTE0:
4460 case AMDGPUISD::CVT_F32_UBYTE1:
4461 case AMDGPUISD::CVT_F32_UBYTE2:
4462 case AMDGPUISD::CVT_F32_UBYTE3:
4463 return performCvtF32UByteNCombine(N, DCI);
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00004464 case AMDGPUISD::FMED3:
4465 return performFMed3Combine(N, DCI);
Matt Arsenault1f17c662017-02-22 00:27:34 +00004466 case AMDGPUISD::CVT_PKRTZ_F16_F32:
4467 return performCvtPkRTZCombine(N, DCI);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00004468 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00004469 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Tom Stellard75aadc22012-12-11 21:25:42 +00004470}
Christian Konigd910b7d2013-02-26 17:52:16 +00004471
Christian Konig8e06e2a2013-04-10 08:39:08 +00004472/// \brief Helper function for adjustWritemask
Benjamin Kramer635e3682013-05-23 15:43:05 +00004473static unsigned SubIdx2Lane(unsigned Idx) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00004474 switch (Idx) {
4475 default: return 0;
4476 case AMDGPU::sub0: return 0;
4477 case AMDGPU::sub1: return 1;
4478 case AMDGPU::sub2: return 2;
4479 case AMDGPU::sub3: return 3;
4480 }
4481}
4482
4483/// \brief Adjust the writemask of MIMG instructions
4484void SITargetLowering::adjustWritemask(MachineSDNode *&Node,
4485 SelectionDAG &DAG) const {
4486 SDNode *Users[4] = { };
Tom Stellard54774e52013-10-23 02:53:47 +00004487 unsigned Lane = 0;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00004488 unsigned DmaskIdx = (Node->getNumOperands() - Node->getNumValues() == 9) ? 2 : 3;
4489 unsigned OldDmask = Node->getConstantOperandVal(DmaskIdx);
Tom Stellard54774e52013-10-23 02:53:47 +00004490 unsigned NewDmask = 0;
Christian Konig8e06e2a2013-04-10 08:39:08 +00004491
4492 // Try to figure out the used register components
4493 for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
4494 I != E; ++I) {
4495
Matt Arsenault93e65ea2017-02-22 21:16:41 +00004496 // Don't look at users of the chain.
4497 if (I.getUse().getResNo() != 0)
4498 continue;
4499
Christian Konig8e06e2a2013-04-10 08:39:08 +00004500 // Abort if we can't understand the usage
4501 if (!I->isMachineOpcode() ||
4502 I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
4503 return;
4504
Tom Stellard54774e52013-10-23 02:53:47 +00004505 // Lane means which subreg of %VGPRa_VGPRb_VGPRc_VGPRd is used.
4506 // Note that subregs are packed, i.e. Lane==0 is the first bit set
4507 // in OldDmask, so it can be any of X,Y,Z,W; Lane==1 is the second bit
4508 // set, etc.
Christian Konig8b1ed282013-04-10 08:39:16 +00004509 Lane = SubIdx2Lane(I->getConstantOperandVal(1));
Christian Konig8e06e2a2013-04-10 08:39:08 +00004510
Tom Stellard54774e52013-10-23 02:53:47 +00004511 // Set which texture component corresponds to the lane.
4512 unsigned Comp;
4513 for (unsigned i = 0, Dmask = OldDmask; i <= Lane; i++) {
4514 assert(Dmask);
Tom Stellard03a5c082013-10-23 03:50:25 +00004515 Comp = countTrailingZeros(Dmask);
Tom Stellard54774e52013-10-23 02:53:47 +00004516 Dmask &= ~(1 << Comp);
4517 }
4518
Christian Konig8e06e2a2013-04-10 08:39:08 +00004519 // Abort if we have more than one user per component
4520 if (Users[Lane])
4521 return;
4522
4523 Users[Lane] = *I;
Tom Stellard54774e52013-10-23 02:53:47 +00004524 NewDmask |= 1 << Comp;
Christian Konig8e06e2a2013-04-10 08:39:08 +00004525 }
4526
Tom Stellard54774e52013-10-23 02:53:47 +00004527 // Abort if there's no change
4528 if (NewDmask == OldDmask)
Christian Konig8e06e2a2013-04-10 08:39:08 +00004529 return;
4530
4531 // Adjust the writemask in the node
4532 std::vector<SDValue> Ops;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00004533 Ops.insert(Ops.end(), Node->op_begin(), Node->op_begin() + DmaskIdx);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004534 Ops.push_back(DAG.getTargetConstant(NewDmask, SDLoc(Node), MVT::i32));
Nikolay Haustov2f684f12016-02-26 09:51:05 +00004535 Ops.insert(Ops.end(), Node->op_begin() + DmaskIdx + 1, Node->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +00004536 Node = (MachineSDNode*)DAG.UpdateNodeOperands(Node, Ops);
Christian Konig8e06e2a2013-04-10 08:39:08 +00004537
Christian Konig8b1ed282013-04-10 08:39:16 +00004538 // If we only got one lane, replace it with a copy
Tom Stellard54774e52013-10-23 02:53:47 +00004539 // (if NewDmask has only one bit set...)
4540 if (NewDmask && (NewDmask & (NewDmask-1)) == 0) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004541 SDValue RC = DAG.getTargetConstant(AMDGPU::VGPR_32RegClassID, SDLoc(),
4542 MVT::i32);
Christian Konig8b1ed282013-04-10 08:39:16 +00004543 SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004544 SDLoc(), Users[Lane]->getValueType(0),
Christian Konig8b1ed282013-04-10 08:39:16 +00004545 SDValue(Node, 0), RC);
4546 DAG.ReplaceAllUsesWith(Users[Lane], Copy);
4547 return;
4548 }
4549
Christian Konig8e06e2a2013-04-10 08:39:08 +00004550 // Update the users of the node with the new indices
4551 for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00004552 SDNode *User = Users[i];
4553 if (!User)
4554 continue;
4555
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004556 SDValue Op = DAG.getTargetConstant(Idx, SDLoc(User), MVT::i32);
Christian Konig8e06e2a2013-04-10 08:39:08 +00004557 DAG.UpdateNodeOperands(User, User->getOperand(0), Op);
4558
4559 switch (Idx) {
4560 default: break;
4561 case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
4562 case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
4563 case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
4564 }
4565 }
4566}
4567
Tom Stellardc98ee202015-07-16 19:40:07 +00004568static bool isFrameIndexOp(SDValue Op) {
4569 if (Op.getOpcode() == ISD::AssertZext)
4570 Op = Op.getOperand(0);
4571
4572 return isa<FrameIndexSDNode>(Op);
4573}
4574
Tom Stellard3457a842014-10-09 19:06:00 +00004575/// \brief Legalize target independent instructions (e.g. INSERT_SUBREG)
4576/// with frame index operands.
4577/// LLVM assumes that inputs are to these instructions are registers.
4578void SITargetLowering::legalizeTargetIndependentNode(SDNode *Node,
4579 SelectionDAG &DAG) const {
Tom Stellard8dd392e2014-10-09 18:09:15 +00004580
4581 SmallVector<SDValue, 8> Ops;
Tom Stellard3457a842014-10-09 19:06:00 +00004582 for (unsigned i = 0; i < Node->getNumOperands(); ++i) {
Tom Stellardc98ee202015-07-16 19:40:07 +00004583 if (!isFrameIndexOp(Node->getOperand(i))) {
Tom Stellard3457a842014-10-09 19:06:00 +00004584 Ops.push_back(Node->getOperand(i));
Tom Stellard8dd392e2014-10-09 18:09:15 +00004585 continue;
4586 }
4587
Tom Stellard3457a842014-10-09 19:06:00 +00004588 SDLoc DL(Node);
Tom Stellard8dd392e2014-10-09 18:09:15 +00004589 Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
Tom Stellard3457a842014-10-09 19:06:00 +00004590 Node->getOperand(i).getValueType(),
4591 Node->getOperand(i)), 0));
Tom Stellard8dd392e2014-10-09 18:09:15 +00004592 }
4593
Tom Stellard3457a842014-10-09 19:06:00 +00004594 DAG.UpdateNodeOperands(Node, Ops);
Tom Stellard8dd392e2014-10-09 18:09:15 +00004595}
4596
Matt Arsenault08d84942014-06-03 23:06:13 +00004597/// \brief Fold the instructions after selecting them.
Christian Konig8e06e2a2013-04-10 08:39:08 +00004598SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
4599 SelectionDAG &DAG) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004600 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00004601 unsigned Opcode = Node->getMachineOpcode();
Christian Konig8e06e2a2013-04-10 08:39:08 +00004602
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +00004603 if (TII->isMIMG(Opcode) && !TII->get(Opcode).mayStore() &&
4604 !TII->isGather4(Opcode))
Christian Konig8e06e2a2013-04-10 08:39:08 +00004605 adjustWritemask(Node, DAG);
4606
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00004607 if (Opcode == AMDGPU::INSERT_SUBREG ||
4608 Opcode == AMDGPU::REG_SEQUENCE) {
Tom Stellard8dd392e2014-10-09 18:09:15 +00004609 legalizeTargetIndependentNode(Node, DAG);
4610 return Node;
4611 }
Tom Stellard654d6692015-01-08 15:08:17 +00004612 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00004613}
Christian Konig8b1ed282013-04-10 08:39:16 +00004614
4615/// \brief Assign the register class depending on the number of
4616/// bits set in the writemask
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004617void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI,
Christian Konig8b1ed282013-04-10 08:39:16 +00004618 SDNode *Node) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004619 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004620
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004621 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004622
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004623 if (TII->isVOP3(MI.getOpcode())) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004624 // Make sure constant bus requirements are respected.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004625 TII->legalizeOperandsVOP3(MRI, MI);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00004626 return;
4627 }
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +00004628
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004629 if (TII->isMIMG(MI)) {
4630 unsigned VReg = MI.getOperand(0).getReg();
Changpeng Fang8236fe12016-11-14 18:33:18 +00004631 const TargetRegisterClass *RC = MRI.getRegClass(VReg);
4632 // TODO: Need mapping tables to handle other cases (register classes).
4633 if (RC != &AMDGPU::VReg_128RegClass)
4634 return;
4635
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004636 unsigned DmaskIdx = MI.getNumOperands() == 12 ? 3 : 4;
4637 unsigned Writemask = MI.getOperand(DmaskIdx).getImm();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004638 unsigned BitsSet = 0;
4639 for (unsigned i = 0; i < 4; ++i)
4640 BitsSet += Writemask & (1 << i) ? 1 : 0;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004641 switch (BitsSet) {
4642 default: return;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00004643 case 1: RC = &AMDGPU::VGPR_32RegClass; break;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004644 case 2: RC = &AMDGPU::VReg_64RegClass; break;
4645 case 3: RC = &AMDGPU::VReg_96RegClass; break;
4646 }
4647
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004648 unsigned NewOpcode = TII->getMaskedMIMGOp(MI.getOpcode(), BitsSet);
4649 MI.setDesc(TII->get(NewOpcode));
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004650 MRI.setRegClass(VReg, RC);
Christian Konig8b1ed282013-04-10 08:39:16 +00004651 return;
Christian Konig8b1ed282013-04-10 08:39:16 +00004652 }
4653
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004654 // Replace unused atomics with the no return version.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004655 int NoRetAtomicOp = AMDGPU::getAtomicNoRetOp(MI.getOpcode());
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004656 if (NoRetAtomicOp != -1) {
4657 if (!Node->hasAnyUseOfValue(0)) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004658 MI.setDesc(TII->get(NoRetAtomicOp));
4659 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00004660 return;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004661 }
4662
Tom Stellard354a43c2016-04-01 18:27:37 +00004663 // For mubuf_atomic_cmpswap, we need to have tablegen use an extract_subreg
4664 // instruction, because the return type of these instructions is a vec2 of
4665 // the memory type, so it can be tied to the input operand.
4666 // This means these instructions always have a use, so we need to add a
4667 // special case to check if the atomic has only one extract_subreg use,
4668 // which itself has no uses.
4669 if ((Node->hasNUsesOfValue(1, 0) &&
Nicolai Haehnle750082d2016-04-15 14:42:36 +00004670 Node->use_begin()->isMachineOpcode() &&
Tom Stellard354a43c2016-04-01 18:27:37 +00004671 Node->use_begin()->getMachineOpcode() == AMDGPU::EXTRACT_SUBREG &&
4672 !Node->use_begin()->hasAnyUseOfValue(0))) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004673 unsigned Def = MI.getOperand(0).getReg();
Tom Stellard354a43c2016-04-01 18:27:37 +00004674
4675 // Change this into a noret atomic.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004676 MI.setDesc(TII->get(NoRetAtomicOp));
4677 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00004678
4679 // If we only remove the def operand from the atomic instruction, the
4680 // extract_subreg will be left with a use of a vreg without a def.
4681 // So we need to insert an implicit_def to avoid machine verifier
4682 // errors.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004683 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
Tom Stellard354a43c2016-04-01 18:27:37 +00004684 TII->get(AMDGPU::IMPLICIT_DEF), Def);
4685 }
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00004686 return;
4687 }
Christian Konig8b1ed282013-04-10 08:39:16 +00004688}
Tom Stellard0518ff82013-06-03 17:39:58 +00004689
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004690static SDValue buildSMovImm32(SelectionDAG &DAG, const SDLoc &DL,
4691 uint64_t Val) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004692 SDValue K = DAG.getTargetConstant(Val, DL, MVT::i32);
Matt Arsenault485defe2014-11-05 19:01:17 +00004693 return SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, K), 0);
4694}
4695
4696MachineSDNode *SITargetLowering::wrapAddr64Rsrc(SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004697 const SDLoc &DL,
Matt Arsenault485defe2014-11-05 19:01:17 +00004698 SDValue Ptr) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004699 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault485defe2014-11-05 19:01:17 +00004700
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004701 // Build the half of the subregister with the constants before building the
4702 // full 128-bit register. If we are building multiple resource descriptors,
4703 // this will allow CSEing of the 2-component register.
4704 const SDValue Ops0[] = {
4705 DAG.getTargetConstant(AMDGPU::SGPR_64RegClassID, DL, MVT::i32),
4706 buildSMovImm32(DAG, DL, 0),
4707 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
4708 buildSMovImm32(DAG, DL, TII->getDefaultRsrcDataFormat() >> 32),
4709 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
4710 };
Matt Arsenault485defe2014-11-05 19:01:17 +00004711
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004712 SDValue SubRegHi = SDValue(DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL,
4713 MVT::v2i32, Ops0), 0);
Matt Arsenault485defe2014-11-05 19:01:17 +00004714
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004715 // Combine the constants and the pointer.
4716 const SDValue Ops1[] = {
4717 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
4718 Ptr,
4719 DAG.getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32),
4720 SubRegHi,
4721 DAG.getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32)
4722 };
Matt Arsenault485defe2014-11-05 19:01:17 +00004723
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00004724 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops1);
Matt Arsenault485defe2014-11-05 19:01:17 +00004725}
4726
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004727/// \brief Return a resource descriptor with the 'Add TID' bit enabled
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00004728/// The TID (Thread ID) is multiplied by the stride value (bits [61:48]
4729/// of the resource descriptor) to create an offset, which is added to
4730/// the resource pointer.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00004731MachineSDNode *SITargetLowering::buildRSRC(SelectionDAG &DAG, const SDLoc &DL,
4732 SDValue Ptr, uint32_t RsrcDword1,
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004733 uint64_t RsrcDword2And3) const {
4734 SDValue PtrLo = DAG.getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
4735 SDValue PtrHi = DAG.getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
4736 if (RsrcDword1) {
4737 PtrHi = SDValue(DAG.getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004738 DAG.getConstant(RsrcDword1, DL, MVT::i32)),
4739 0);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004740 }
4741
4742 SDValue DataLo = buildSMovImm32(DAG, DL,
4743 RsrcDword2And3 & UINT64_C(0xFFFFFFFF));
4744 SDValue DataHi = buildSMovImm32(DAG, DL, RsrcDword2And3 >> 32);
4745
4746 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004747 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004748 PtrLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004749 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004750 PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004751 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004752 DataLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004753 DAG.getTargetConstant(AMDGPU::sub2, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004754 DataHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004755 DAG.getTargetConstant(AMDGPU::sub3, DL, MVT::i32)
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00004756 };
4757
4758 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops);
4759}
4760
Tom Stellard94593ee2013-06-03 17:40:18 +00004761SDValue SITargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
4762 const TargetRegisterClass *RC,
4763 unsigned Reg, EVT VT) const {
4764 SDValue VReg = AMDGPUTargetLowering::CreateLiveInRegister(DAG, RC, Reg, VT);
4765
4766 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(DAG.getEntryNode()),
4767 cast<RegisterSDNode>(VReg)->getReg(), VT);
4768}
Tom Stellardd7e6f132015-04-08 01:09:26 +00004769
4770//===----------------------------------------------------------------------===//
4771// SI Inline Assembly Support
4772//===----------------------------------------------------------------------===//
4773
4774std::pair<unsigned, const TargetRegisterClass *>
4775SITargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00004776 StringRef Constraint,
Tom Stellardd7e6f132015-04-08 01:09:26 +00004777 MVT VT) const {
Matt Arsenault742deb22016-11-18 04:42:57 +00004778 if (!isTypeLegal(VT))
4779 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004780
4781 if (Constraint.size() == 1) {
4782 switch (Constraint[0]) {
4783 case 's':
4784 case 'r':
4785 switch (VT.getSizeInBits()) {
4786 default:
4787 return std::make_pair(0U, nullptr);
4788 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00004789 case 16:
Marek Olsak79c05872016-11-25 17:37:09 +00004790 return std::make_pair(0U, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004791 case 64:
4792 return std::make_pair(0U, &AMDGPU::SGPR_64RegClass);
4793 case 128:
4794 return std::make_pair(0U, &AMDGPU::SReg_128RegClass);
4795 case 256:
4796 return std::make_pair(0U, &AMDGPU::SReg_256RegClass);
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +00004797 case 512:
4798 return std::make_pair(0U, &AMDGPU::SReg_512RegClass);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004799 }
4800
4801 case 'v':
4802 switch (VT.getSizeInBits()) {
4803 default:
4804 return std::make_pair(0U, nullptr);
4805 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00004806 case 16:
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004807 return std::make_pair(0U, &AMDGPU::VGPR_32RegClass);
4808 case 64:
4809 return std::make_pair(0U, &AMDGPU::VReg_64RegClass);
4810 case 96:
4811 return std::make_pair(0U, &AMDGPU::VReg_96RegClass);
4812 case 128:
4813 return std::make_pair(0U, &AMDGPU::VReg_128RegClass);
4814 case 256:
4815 return std::make_pair(0U, &AMDGPU::VReg_256RegClass);
4816 case 512:
4817 return std::make_pair(0U, &AMDGPU::VReg_512RegClass);
4818 }
Tom Stellardd7e6f132015-04-08 01:09:26 +00004819 }
4820 }
4821
4822 if (Constraint.size() > 1) {
4823 const TargetRegisterClass *RC = nullptr;
4824 if (Constraint[1] == 'v') {
4825 RC = &AMDGPU::VGPR_32RegClass;
4826 } else if (Constraint[1] == 's') {
4827 RC = &AMDGPU::SGPR_32RegClass;
4828 }
4829
4830 if (RC) {
Matt Arsenault0b554ed2015-06-23 02:05:55 +00004831 uint32_t Idx;
4832 bool Failed = Constraint.substr(2).getAsInteger(10, Idx);
4833 if (!Failed && Idx < RC->getNumRegs())
Tom Stellardd7e6f132015-04-08 01:09:26 +00004834 return std::make_pair(RC->getRegister(Idx), RC);
4835 }
4836 }
4837 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
4838}
Tom Stellardb3c3bda2015-12-10 02:12:53 +00004839
4840SITargetLowering::ConstraintType
4841SITargetLowering::getConstraintType(StringRef Constraint) const {
4842 if (Constraint.size() == 1) {
4843 switch (Constraint[0]) {
4844 default: break;
4845 case 's':
4846 case 'v':
4847 return C_RegisterClass;
4848 }
4849 }
4850 return TargetLowering::getConstraintType(Constraint);
4851}