blob: c93d9554748ee43269712f79f3f98d0f6ad30f72 [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmane05203f2004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnerd7495ae2006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner9754d142006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000036]>;
37
Dan Gohman48b185d2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000040]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000043]>;
44
Evan Cheng32e376f2008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000047]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner27f53452006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000067
Dale Johannesen666323e2007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
71 [SDNPOutFlag]>;
72def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
77 [SDNPInFlag, SDNPOutFlag]>;
78def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
81 [SDNPInFlag]>;
82
Chris Lattner261009a2005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000087
Nate Begeman69caef22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000093
Chris Lattnera8713b12006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000095
Chris Lattnerfea33f72005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000101
Chris Lattner4a66d692006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnera348f552008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000105
Chris Lattnerf9797942005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Cheng81b645a2006-08-11 09:03:33 +0000108 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendlingf359fed2007-11-13 00:44:25 +0000110 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000111
Chris Lattner3b587342006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner04336992010-03-19 05:33:51 +0000114 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
115 SDNPVariadic]>;
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000116def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner04336992010-03-19 05:33:51 +0000117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
118 SDNPVariadic]>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000119def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInFlag, SDNPOutFlag]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000120def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
122def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
123 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
124def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
125 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000126def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
127 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000128def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner04336992010-03-19 05:33:51 +0000129 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
130 SDNPVariadic]>;
Chris Lattner43df5b32007-02-25 05:34:32 +0000131
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000132def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner04336992010-03-19 05:33:51 +0000133 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
134 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000135
Chris Lattner9a249b02008-01-15 22:02:54 +0000136def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner04336992010-03-19 05:33:51 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000138
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000139def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner04336992010-03-19 05:33:51 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000141
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000142def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
143def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000144
Chris Lattner9754d142006-04-18 17:59:36 +0000145def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
146 [SDNPHasChain, SDNPOptInFlag]>;
147
Chris Lattner94de7bc2008-01-10 05:12:37 +0000148def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
149 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000150def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
151 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000152
Evan Cheng32e376f2008-07-12 02:23:19 +0000153// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000154def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
155 [SDNPHasChain, SDNPMayLoad]>;
156def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
157 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000158
Jim Laskey48850c12006-11-16 22:43:37 +0000159// Instructions to support dynamic alloca.
160def SDTDynOp : SDTypeProfile<1, 2, []>;
161def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
162
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000163//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000164// PowerPC specific transformation functions and pattern fragments.
165//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000166
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000167def SHL32 : SDNodeXForm<imm, [{
168 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000169 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000170}]>;
171
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000172def SRL32 : SDNodeXForm<imm, [{
173 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000174 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000175}]>;
176
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000177def LO16 : SDNodeXForm<imm, [{
178 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000179 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000180}]>;
181
182def HI16 : SDNodeXForm<imm, [{
183 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000184 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000185}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000186
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000187def HA16 : SDNodeXForm<imm, [{
188 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000189 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000190 return getI32Imm((Val - (signed short)Val) >> 16);
191}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000192def MB : SDNodeXForm<imm, [{
193 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000194 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000195 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000196 return getI32Imm(mb);
197}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000198
Nate Begemand31efd12006-09-22 05:01:56 +0000199def ME : SDNodeXForm<imm, [{
200 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000201 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000202 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000203 return getI32Imm(me);
204}]>;
205def maskimm32 : PatLeaf<(imm), [{
206 // maskImm predicate - True if immediate is a run of ones.
207 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000208 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000209 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000210 else
211 return false;
212}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000213
Chris Lattner2d8032b2005-09-08 17:33:10 +0000214def immSExt16 : PatLeaf<(imm), [{
215 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
216 // field. Used by instructions like 'addi'.
Owen Anderson9f944592009-08-11 20:47:22 +0000217 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner1f1b0962006-06-20 23:21:20 +0000219 else
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner2d8032b2005-09-08 17:33:10 +0000221}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000222def immZExt16 : PatLeaf<(imm), [{
223 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
224 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000226}], LO16>;
227
Chris Lattner7e742e42006-06-20 22:34:10 +0000228// imm16Shifted* - These match immediates where the low 16-bits are zero. There
229// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
230// identical in 32-bit mode, but in 64-bit mode, they return true if the
231// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
232// clear).
233def imm16ShiftedZExt : PatLeaf<(imm), [{
234 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
235 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000237}], HI16>;
238
239def imm16ShiftedSExt : PatLeaf<(imm), [{
240 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
241 // immediate are set. Used by instructions like 'addis'. Identical to
242 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000243 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000244 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000245 return true;
246 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000247 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000248}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000249
Chris Lattner2771e2c2006-03-25 06:12:06 +0000250
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000251//===----------------------------------------------------------------------===//
252// PowerPC Flag Definitions.
253
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000254class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000255class isDOT {
256 list<Register> Defs = [CR0];
257 bit RC = 1;
258}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000259
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000260class RegConstraint<string C> {
261 string Constraints = C;
262}
Chris Lattner57711562006-11-15 23:24:18 +0000263class NoEncode<string E> {
264 string DisableEncoding = E;
265}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000266
267
268//===----------------------------------------------------------------------===//
269// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000270
Chris Lattner2771e2c2006-03-25 06:12:06 +0000271def s5imm : Operand<i32> {
272 let PrintMethod = "printS5ImmOperand";
273}
Chris Lattnerf006d152005-09-14 20:53:05 +0000274def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000275 let PrintMethod = "printU5ImmOperand";
276}
Chris Lattnerf006d152005-09-14 20:53:05 +0000277def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000278 let PrintMethod = "printU6ImmOperand";
279}
Chris Lattnerf006d152005-09-14 20:53:05 +0000280def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000281 let PrintMethod = "printS16ImmOperand";
282}
Chris Lattnerf006d152005-09-14 20:53:05 +0000283def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000284 let PrintMethod = "printU16ImmOperand";
285}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000286def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
287 let PrintMethod = "printS16X4ImmOperand";
288}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000289def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000290 let PrintMethod = "printBranchOperand";
291}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000292def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000293 let PrintMethod = "printCallOperand";
Chris Lattner79fa3712010-11-15 05:57:53 +0000294 let EncoderMethod = "getCallTargetEncoding";
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000295}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000296def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000297 let PrintMethod = "printAbsAddrOperand";
298}
Chris Lattnerc877d8f2010-11-15 04:51:55 +0000299def piclabel: Operand<iPTR> {}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000300def symbolHi: Operand<i32> {
301 let PrintMethod = "printSymbolHi";
302}
303def symbolLo: Operand<i32> {
304 let PrintMethod = "printSymbolLo";
305}
Nate Begeman8465fe82005-07-20 22:42:00 +0000306def crbitm: Operand<i8> {
307 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000308 let EncoderMethod = "get_crbitm_encoding";
Nate Begeman8465fe82005-07-20 22:42:00 +0000309}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000310// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000311def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000312 let PrintMethod = "printMemRegImm";
Chris Lattner13969612006-11-15 02:43:19 +0000313 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000314}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000315def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000316 let PrintMethod = "printMemRegReg";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000317 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000318}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000319def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000320 let PrintMethod = "printMemRegImmShifted";
Chris Lattner474b5b72006-11-15 19:55:13 +0000321 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner4a66d692006-03-22 05:30:33 +0000322}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000323def tocentry : Operand<iPTR> {
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000324 let MIOperandInfo = (ops i32imm:$imm);
325}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000326
Chris Lattner29597892006-11-04 05:42:48 +0000327// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattner6be72602006-11-04 05:27:39 +0000328// that doesn't matter.
Evan Cheng76a97c52007-07-06 23:22:46 +0000329def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begeman87abe952008-02-13 02:58:33 +0000330 (ops (i32 20), (i32 zero_reg))> {
Chris Lattner6be72602006-11-04 05:27:39 +0000331 let PrintMethod = "printPredicateOperand";
332}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000333
Chris Lattner268d3582006-01-12 02:05:36 +0000334// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000335def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
336def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
337def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
338def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000339
Chris Lattner6f5840c2006-11-16 00:41:37 +0000340/// This is just the offset part of iaddr, used for preinc.
341def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000342
Evan Cheng3db275d2005-12-14 22:07:12 +0000343//===----------------------------------------------------------------------===//
344// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000345def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Chengec271b12007-10-23 06:42:42 +0000346def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
347def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000348
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000349
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000350//===----------------------------------------------------------------------===//
351// PowerPC Instruction Definitions.
352
Misha Brukmane05203f2004-06-21 16:55:25 +0000353// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000354
Chris Lattner51348c52006-03-12 09:13:49 +0000355let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000356let Defs = [R1], Uses = [R1] in {
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000357def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "",
Chris Lattner27539552008-10-11 22:08:30 +0000358 [(callseq_start timm:$amt)]>;
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000359def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "",
Chris Lattner27539552008-10-11 22:08:30 +0000360 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000361}
Chris Lattner02e2c182006-03-13 21:52:10 +0000362
Evan Cheng94b5a802007-07-19 01:14:50 +0000363def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000364 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000365}
Jim Laskey48850c12006-11-16 22:43:37 +0000366
Evan Cheng3e18e502007-09-11 19:55:27 +0000367let Defs = [R1], Uses = [R1] in
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000368def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "",
Jim Laskey48850c12006-11-16 22:43:37 +0000369 [(set GPRC:$result,
Evan Cheng3e18e502007-09-11 19:55:27 +0000370 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000371
Dan Gohman453d64c2009-10-29 18:10:34 +0000372// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
373// instruction selection into a branch sequence.
374let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000375 PPC970_Single = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000376 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000377 i32imm:$BROPC), "",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000378 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000379 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000380 i32imm:$BROPC), "",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000381 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000382 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000383 i32imm:$BROPC), "",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000384 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000385 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000386 i32imm:$BROPC), "",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000387 []>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000388 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000389 i32imm:$BROPC), "",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000390 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000391}
392
Bill Wendling632ea652008-03-03 22:19:16 +0000393// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
394// scavenge a register for it.
395def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000396 "", []>;
Bill Wendling632ea652008-03-03 22:19:16 +0000397
Evan Chengac1591b2007-07-21 00:34:19 +0000398let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000399 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng94b5a802007-07-19 01:14:50 +0000400 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner29597892006-11-04 05:42:48 +0000401 "b${p:cc}lr ${p:reg}", BrB,
402 [(retflag)]>;
Dale Johannesene395d782008-10-23 20:41:28 +0000403 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson933b5b72007-11-12 07:39:39 +0000404 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000405}
406
Chris Lattner915fd0d2005-02-15 20:26:49 +0000407let Defs = [LR] in
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000408 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000409 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000410
Evan Chengac1591b2007-07-21 00:34:19 +0000411let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000412 let isBarrier = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000413 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000414 "b $dst", BrB,
415 [(br bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000416 }
Chris Lattner40565d72004-11-22 23:07:01 +0000417
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000418 // BCC represents an arbitrary conditional branch on a predicate.
419 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
420 // a two-value operand where a dag node expects two operands. :(
Evan Cheng94b5a802007-07-19 01:14:50 +0000421 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner542dfd52006-11-18 00:32:03 +0000422 "b${cond:cc} ${cond:reg}, $dst"
423 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukman767fa112004-06-28 18:23:35 +0000424}
425
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000426// Darwin ABI Calls.
Evan Chengac1591b2007-07-21 00:34:19 +0000427let isCall = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000428 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000429 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
430 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000431 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000432 LR,CTR,
Jakob Stoklund Olesenaee32682010-01-05 21:38:37 +0000433 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Misha Brukman0648a902004-06-30 22:00:45 +0000434 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000435 let Uses = [RM] in {
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000436 def BL_Darwin : IForm<18, 0, 1,
437 (outs), (ins calltarget:$func, variable_ops),
438 "bl $func", BrB, []>; // See Pat patterns below.
439 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000440 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000441 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000442 }
443 let Uses = [CTR, RM] in {
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000444 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
445 (outs), (ins variable_ops),
446 "bctrl", BrB,
447 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesene395d782008-10-23 20:41:28 +0000448 }
Chris Lattner43df5b32007-02-25 05:34:32 +0000449}
450
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000451// SVR4 ABI Calls.
Evan Chengac1591b2007-07-21 00:34:19 +0000452let isCall = 1, PPC970_Unit = 7,
Chris Lattner43df5b32007-02-25 05:34:32 +0000453 // All calls clobber the non-callee saved registers...
Tilmann Schellerb93960d2009-07-03 06:45:56 +0000454 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
455 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner43df5b32007-02-25 05:34:32 +0000456 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
457 LR,CTR,
Jakob Stoklund Olesenaee32682010-01-05 21:38:37 +0000458 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Chris Lattner43df5b32007-02-25 05:34:32 +0000459 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000460 let Uses = [RM] in {
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000461 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000462 (outs), (ins calltarget:$func, variable_ops),
463 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000464 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000465 (outs), (ins aaddr:$func, variable_ops),
466 "bla $func", BrB,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000467 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000468 }
469 let Uses = [CTR, RM] in {
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000470 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
471 (outs), (ins variable_ops),
472 "bctrl", BrB,
473 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesene395d782008-10-23 20:41:28 +0000474 }
Misha Brukman7454c6f2004-06-29 23:37:36 +0000475}
476
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000477
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000478let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000479def TCRETURNdi :Pseudo< (outs),
480 (ins calltarget:$dst, i32imm:$offset, variable_ops),
481 "#TC_RETURNd $dst $offset",
482 []>;
483
484
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000485let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000486def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
487 "#TC_RETURNa $func $offset",
488 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
489
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000490let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000491def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
492 "#TC_RETURNr $dst $offset",
493 []>;
494
495
496let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000497 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000498def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
499 Requires<[In32BitMode]>;
500
501
502
503let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000504 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000505def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
506 "b $dst", BrB,
507 []>;
508
509
510let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000511 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000512def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
513 "ba $dst", BrB,
514 []>;
515
516
Chris Lattnerc8587d42006-06-06 21:29:23 +0000517// DCB* instructions.
Evan Cheng94b5a802007-07-19 01:14:50 +0000518def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000519 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
520 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000521def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000522 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
523 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000524def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000525 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
526 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000527def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000528 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
529 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000530def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000531 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
532 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000533def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000534 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
535 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000536def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000537 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
538 PPC970_DGroup_Single;
Evan Cheng94b5a802007-07-19 01:14:50 +0000539def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000540 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
541 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +0000542
Evan Cheng32e376f2008-07-12 02:23:19 +0000543// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +0000544let usesCustomInserter = 1 in {
Evan Cheng32e376f2008-07-12 02:23:19 +0000545 let Uses = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +0000546 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000547 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000548 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
549 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000550 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000551 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
552 def ATOMIC_LOAD_AND_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000553 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000554 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
555 def ATOMIC_LOAD_OR_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000556 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000557 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
558 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000559 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000560 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
561 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000562 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000563 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
564 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000565 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000566 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
567 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000568 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000569 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
570 def ATOMIC_LOAD_AND_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000571 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000572 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
573 def ATOMIC_LOAD_OR_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000574 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000575 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
576 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000577 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000578 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
579 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000580 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000581 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +0000582 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000583 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen765065c2008-08-25 21:09:52 +0000584 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000585 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000586 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesend4eb0522008-08-25 22:34:37 +0000587 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
588 def ATOMIC_LOAD_AND_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000589 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesend4eb0522008-08-25 22:34:37 +0000590 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
591 def ATOMIC_LOAD_OR_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000592 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesend4eb0522008-08-25 22:34:37 +0000593 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
594 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000595 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesend4eb0522008-08-25 22:34:37 +0000596 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
597 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000598 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesend4eb0522008-08-25 22:34:37 +0000599 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
600
Dale Johannesena32affb2008-08-28 17:53:09 +0000601 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000602 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000603 [(set GPRC:$dst,
604 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
605 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000606 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000607 [(set GPRC:$dst,
608 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +0000609 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000610 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesendec51702008-08-22 03:49:10 +0000611 [(set GPRC:$dst,
Dale Johannesen765065c2008-08-25 21:09:52 +0000612 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000613
Dale Johannesena32affb2008-08-28 17:53:09 +0000614 def ATOMIC_SWAP_I8 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000615 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000616 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
617 def ATOMIC_SWAP_I16 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000618 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesena32affb2008-08-28 17:53:09 +0000619 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +0000620 def ATOMIC_SWAP_I32 : Pseudo<
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000621 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen765065c2008-08-25 21:09:52 +0000622 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +0000623 }
Evan Cheng51096af2008-04-19 01:30:48 +0000624}
625
Evan Cheng32e376f2008-07-12 02:23:19 +0000626// Instructions to support atomic operations
627def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
628 "lwarx $rD, $src", LdStLWARX,
629 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
630
631let Defs = [CR0] in
632def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
633 "stwcx. $rS, $dst", LdStSTWCX,
634 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
635 isDOT;
636
Dan Gohman30e3db22010-05-14 16:46:02 +0000637let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Nate Begemanf69d13b2008-08-11 17:36:31 +0000638def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
639
Chris Lattnere79a4512006-11-14 19:19:53 +0000640//===----------------------------------------------------------------------===//
641// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +0000642//
Chris Lattnere79a4512006-11-14 19:19:53 +0000643
Chris Lattner13969612006-11-15 02:43:19 +0000644// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000645let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000646def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000647 "lbz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000648 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000649def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000650 "lha $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000651 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000652 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000653def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000654 "lhz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000655 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000656def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000657 "lwz $rD, $src", LdStGeneral,
658 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000659
Evan Cheng94b5a802007-07-19 01:14:50 +0000660def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000661 "lfs $rD, $src", LdStLFDU,
662 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000663def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattnerce645542006-11-10 02:08:47 +0000664 "lfd $rD, $src", LdStLFD,
665 [(set F8RC:$rD, (load iaddr:$src))]>;
666
Chris Lattnerce645542006-11-10 02:08:47 +0000667
Chris Lattner13969612006-11-15 02:43:19 +0000668// Unindexed (r+i) Loads with Update (preinc).
Dan Gohmanae3ba452008-12-03 02:30:17 +0000669let mayLoad = 1 in {
Evan Cheng58c3c302007-08-01 23:07:38 +0000670def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000671 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000672 []>, RegConstraint<"$addr.reg = $ea_result">,
673 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000674
Evan Cheng58c3c302007-08-01 23:07:38 +0000675def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000676 "lhau $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000677 []>, RegConstraint<"$addr.reg = $ea_result">,
678 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000679
Evan Cheng58c3c302007-08-01 23:07:38 +0000680def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000681 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000682 []>, RegConstraint<"$addr.reg = $ea_result">,
683 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000684
Evan Cheng58c3c302007-08-01 23:07:38 +0000685def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000686 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner57711562006-11-15 23:24:18 +0000687 []>, RegConstraint<"$addr.reg = $ea_result">,
688 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +0000689
Evan Cheng58c3c302007-08-01 23:07:38 +0000690def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000691 "lfs $rD, $addr", LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +0000692 []>, RegConstraint<"$addr.reg = $ea_result">,
693 NoEncode<"$ea_result">;
694
Evan Cheng58c3c302007-08-01 23:07:38 +0000695def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner13969612006-11-15 02:43:19 +0000696 "lfd $rD, $addr", LdStLFD,
Chris Lattner57711562006-11-15 23:24:18 +0000697 []>, RegConstraint<"$addr.reg = $ea_result">,
698 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000699}
Dan Gohmanae3ba452008-12-03 02:30:17 +0000700}
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000701
Chris Lattner13969612006-11-15 02:43:19 +0000702// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +0000703//
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000704let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000705def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000706 "lbzx $rD, $src", LdStGeneral,
707 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000708def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000709 "lhax $rD, $src", LdStLHA,
710 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
711 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000712def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000713 "lhzx $rD, $src", LdStGeneral,
714 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000715def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000716 "lwzx $rD, $src", LdStGeneral,
717 [(set GPRC:$rD, (load xaddr:$src))]>;
718
719
Evan Cheng94b5a802007-07-19 01:14:50 +0000720def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000721 "lhbrx $rD, $src", LdStGeneral,
Dan Gohman48b185d2009-09-25 20:36:54 +0000722 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000723def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000724 "lwbrx $rD, $src", LdStGeneral,
Dan Gohman48b185d2009-09-25 20:36:54 +0000725 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +0000726
Evan Cheng94b5a802007-07-19 01:14:50 +0000727def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000728 "lfsx $frD, $src", LdStLFDU,
729 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000730def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000731 "lfdx $frD, $src", LdStLFDU,
732 [(set F8RC:$frD, (load xaddr:$src))]>;
733}
734
735//===----------------------------------------------------------------------===//
736// PPC32 Store Instructions.
737//
738
Chris Lattner13969612006-11-15 02:43:19 +0000739// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +0000740let PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000741def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000742 "stb $rS, $src", LdStGeneral,
743 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000744def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000745 "sth $rS, $src", LdStGeneral,
746 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000747def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattnere79a4512006-11-14 19:19:53 +0000748 "stw $rS, $src", LdStGeneral,
749 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000750def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000751 "stfs $rS, $dst", LdStUX,
752 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000753def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000754 "stfd $rS, $dst", LdStUX,
755 [(store F8RC:$rS, iaddr:$dst)]>;
756}
757
Chris Lattner13969612006-11-15 02:43:19 +0000758// Unindexed (r+i) Stores with Update (preinc).
Chris Lattnere20f3802008-01-06 05:53:26 +0000759let PPC970_Unit = 2 in {
Evan Cheng9081ab82007-07-20 00:20:46 +0000760def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000761 symbolLo:$ptroff, ptr_rc:$ptrreg),
762 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000763 [(set ptr_rc:$ea_res,
764 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
765 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000766 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000767def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000768 symbolLo:$ptroff, ptr_rc:$ptrreg),
769 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000770 [(set ptr_rc:$ea_res,
771 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
772 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000773 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000774def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000775 symbolLo:$ptroff, ptr_rc:$ptrreg),
776 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000777 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
778 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000779 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000780def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000781 symbolLo:$ptroff, ptr_rc:$ptrreg),
782 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000783 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
784 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000785 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Cheng9081ab82007-07-20 00:20:46 +0000786def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattner3a494982006-11-16 00:33:34 +0000787 symbolLo:$ptroff, ptr_rc:$ptrreg),
788 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner6f5840c2006-11-16 00:41:37 +0000789 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
790 iaddroff:$ptroff))]>,
Chris Lattner3a494982006-11-16 00:33:34 +0000791 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +0000792}
793
794
Chris Lattnere79a4512006-11-14 19:19:53 +0000795// Indexed (r+r) Stores.
796//
Chris Lattnere20f3802008-01-06 05:53:26 +0000797let PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000798def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000799 "stbx $rS, $dst", LdStGeneral,
800 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
801 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000802def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000803 "sthx $rS, $dst", LdStGeneral,
804 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
805 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000806def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000807 "stwx $rS, $dst", LdStGeneral,
808 [(store GPRC:$rS, xaddr:$dst)]>,
809 PPC970_DGroup_Cracked;
Chris Lattnere20f3802008-01-06 05:53:26 +0000810
Chris Lattner10324d02008-01-06 08:36:04 +0000811let mayStore = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000812def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattnere79a4512006-11-14 19:19:53 +0000813 "stwux $rS, $rA, $rB", LdStGeneral,
814 []>;
Chris Lattnera348f552008-01-06 06:44:58 +0000815}
Evan Cheng94b5a802007-07-19 01:14:50 +0000816def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000817 "sthbrx $rS, $dst", LdStGeneral,
Dan Gohman48b185d2009-09-25 20:36:54 +0000818 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +0000819 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000820def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000821 "stwbrx $rS, $dst", LdStGeneral,
Dan Gohman48b185d2009-09-25 20:36:54 +0000822 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +0000823 PPC970_DGroup_Cracked;
824
Evan Cheng94b5a802007-07-19 01:14:50 +0000825def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000826 "stfiwx $frS, $dst", LdStUX,
827 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000828
Evan Cheng94b5a802007-07-19 01:14:50 +0000829def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000830 "stfsx $frS, $dst", LdStUX,
831 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000832def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattnere79a4512006-11-14 19:19:53 +0000833 "stfdx $frS, $dst", LdStUX,
834 [(store F8RC:$frS, xaddr:$dst)]>;
835}
836
Dale Johannesened86f682008-08-22 17:20:54 +0000837def SYNC : XForm_24_sync<31, 598, (outs), (ins),
838 "sync", LdStSync,
839 [(int_ppc_sync)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +0000840
841//===----------------------------------------------------------------------===//
842// PPC32 Arithmetic Instructions.
843//
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000844
Chris Lattner51348c52006-03-12 09:13:49 +0000845let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000846def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000847 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000848 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000849let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000850def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000851 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000852 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
853 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000854def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000855 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000856 []>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000857}
Evan Cheng94b5a802007-07-19 01:14:50 +0000858def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000859 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000860 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000861def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000862 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000863 [(set GPRC:$rD, (add GPRC:$rA,
864 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000865def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000866 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000867 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000868let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000869def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000870 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000871 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000872}
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000873
Chris Lattneraca7ca32008-01-10 05:45:39 +0000874let isReMaterializable = 1 in {
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000875 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
876 "li $rD, $imm", IntGeneral,
877 [(set GPRC:$rD, immSExt16:$imm)]>;
878 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
879 "lis $rD, $imm", IntGeneral,
880 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
881}
Chris Lattner51348c52006-03-12 09:13:49 +0000882}
Chris Lattnere79a4512006-11-14 19:19:53 +0000883
Chris Lattner51348c52006-03-12 09:13:49 +0000884let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000885def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000886 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000887 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
888 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000889def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000890 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000891 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000892 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000893def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000894 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000895 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000896def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000897 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000898 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000899def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000900 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000901 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000902def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000903 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000904 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000905def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000906 []>;
Evan Cheng58c3c302007-08-01 23:07:38 +0000907def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000908 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Cheng58c3c302007-08-01 23:07:38 +0000909def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000910 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000911}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000912
Chris Lattner2a85fa12006-03-25 07:51:43 +0000913
Chris Lattner51348c52006-03-12 09:13:49 +0000914let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000915def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000916 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000917 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000918def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000919 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000920 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000921def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000922 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000923 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000924def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000925 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000926 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000927def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000928 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000929 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000930def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000931 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000932 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000933def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000934 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000935 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000936def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000937 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000938 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000939def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000940 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000941 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000942def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000943 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000944 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000945let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000946def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000947 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000948 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000949}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000950}
Chris Lattnere79a4512006-11-14 19:19:53 +0000951
Chris Lattner51348c52006-03-12 09:13:49 +0000952let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000953let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000954def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000955 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000956 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000957}
Evan Cheng94b5a802007-07-19 01:14:50 +0000958def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000959 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000960 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000961def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000962 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000963 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000964def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000965 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000966 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000967
Evan Cheng94b5a802007-07-19 01:14:50 +0000968def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000969 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000970def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000971 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000972}
973let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000974//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000975// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000976def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000977 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000978def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000979 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnere79a4512006-11-14 19:19:53 +0000980
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000981let Uses = [RM] in {
982 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
983 "fctiwz $frD, $frB", FPGeneral,
984 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
985 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
986 "frsp $frD, $frB", FPGeneral,
987 [(set F4RC:$frD, (fround F8RC:$frB))]>;
988 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
989 "fsqrt $frD, $frB", FPSqrt,
990 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
991 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
992 "fsqrts $frD, $frB", FPSqrt,
993 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
994 }
Chris Lattner51348c52006-03-12 09:13:49 +0000995}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000996
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +0000997/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000998/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000999/// that they will fill slots (which could cause the load of a LSU reject to
1000/// sneak into a d-group with a store).
Jakob Stoklund Olesen17d54922010-02-26 21:53:24 +00001001def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1002 "fmr $frD, $frB", FPGeneral,
1003 []>, // (set F4RC:$frD, F4RC:$frB)
1004 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001005
Chris Lattner51348c52006-03-12 09:13:49 +00001006let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001007// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng94b5a802007-07-19 01:14:50 +00001008def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001009 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001010 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001011def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001012 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001013 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001014def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001015 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001016 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001017def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001018 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001019 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001020def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001021 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001022 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001023def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001024 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001025 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001026}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001027
Nate Begeman6cdbd222004-08-29 22:45:13 +00001028
Nate Begeman143cf942004-08-30 02:28:06 +00001029// XL-Form instructions. condition register logical ops.
1030//
Evan Cheng94b5a802007-07-19 01:14:50 +00001031def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +00001032 "mcrf $BF, $BFA", BrMCR>,
1033 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001034
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00001035def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1036 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner43df5b32007-02-25 05:34:32 +00001037 "creqv $CRD, $CRA, $CRB", BrCR,
1038 []>;
1039
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00001040def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1041 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1042 "cror $CRD, $CRA, $CRB", BrCR,
1043 []>;
1044
1045def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner43df5b32007-02-25 05:34:32 +00001046 "creqv $dst, $dst, $dst", BrCR,
1047 []>;
1048
Chris Lattner51348c52006-03-12 09:13:49 +00001049// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00001050//
Dale Johannesene395d782008-10-23 20:41:28 +00001051let Uses = [CTR] in {
Evan Cheng94b5a802007-07-19 01:14:50 +00001052def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1053 "mfctr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001054 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001055}
1056let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng94b5a802007-07-19 01:14:50 +00001057def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1058 "mtctr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00001059 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001060}
Chris Lattner02e2c182006-03-13 21:52:10 +00001061
Dale Johannesene395d782008-10-23 20:41:28 +00001062let Defs = [LR] in {
Evan Cheng94b5a802007-07-19 01:14:50 +00001063def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1064 "mtlr $rS", SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00001065 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001066}
1067let Uses = [LR] in {
Evan Cheng94b5a802007-07-19 01:14:50 +00001068def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1069 "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001070 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001071}
Chris Lattner02e2c182006-03-13 21:52:10 +00001072
1073// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1074// a GPR on the PPC970. As such, copies in and out have the same performance
1075// characteristics as an OR instruction.
Evan Cheng94b5a802007-07-19 01:14:50 +00001076def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +00001077 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +00001078 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng94b5a802007-07-19 01:14:50 +00001079def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner02e2c182006-03-13 21:52:10 +00001080 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +00001081 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +00001082
Evan Cheng94b5a802007-07-19 01:14:50 +00001083def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +00001084 "mtcrf $FXM, $rS", BrMCRX>,
1085 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00001086
1087// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1088// declaring that here gives the local register allocator problems with this:
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001089// vreg = MCRF CR0
1090// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesend7d66382010-05-20 17:48:26 +00001091// while not declaring it breaks DeadMachineInstructionElimination.
1092// As it turns out, in all cases where we currently use this,
1093// we're only interested in one subregister of it. Represent this in the
1094// instruction to keep the register allocator from becoming confused.
Chris Lattner2f9f63a2010-11-14 22:03:15 +00001095//
1096// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesend7d66382010-05-20 17:48:26 +00001097def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattneraa4d03d2010-11-15 03:48:58 +00001098 "", SprMFCR>,
Chris Lattner6961fc72006-03-26 10:06:40 +00001099 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2f9f63a2010-11-14 22:03:15 +00001100
1101def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1102 "mfcr $rT", SprMFCR>,
1103 PPC970_MicroCode, PPC970_Unit_CRU;
1104
Evan Cheng94b5a802007-07-19 01:14:50 +00001105def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +00001106 "mfcr $rT, $FXM", SprMFCR>,
1107 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001108
Dale Johannesen666323e2007-10-10 01:01:31 +00001109// Instructions to manipulate FPSCR. Only long double handling uses these.
1110// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1111
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001112let Uses = [RM], Defs = [RM] in {
1113 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1114 "mtfsb0 $FM", IntMTFSB0,
1115 [(PPCmtfsb0 (i32 imm:$FM))]>,
1116 PPC970_DGroup_Single, PPC970_Unit_FPU;
1117 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1118 "mtfsb1 $FM", IntMTFSB0,
1119 [(PPCmtfsb1 (i32 imm:$FM))]>,
1120 PPC970_DGroup_Single, PPC970_Unit_FPU;
1121 // MTFSF does not actually produce an FP result. We pretend it copies
1122 // input reg B to the output. If we didn't do this it would look like the
1123 // instruction had no outputs (because we aren't modelling the FPSCR) and
1124 // it would be deleted.
1125 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1126 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1127 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1128 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1129 F8RC:$rT, F8RC:$FRB))]>,
1130 PPC970_DGroup_Single, PPC970_Unit_FPU;
1131}
1132let Uses = [RM] in {
1133 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1134 "mffs $rT", IntMFFS,
1135 [(set F8RC:$rT, (PPCmffs))]>,
1136 PPC970_DGroup_Single, PPC970_Unit_FPU;
1137 def FADDrtz: AForm_2<63, 21,
1138 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1139 "fadd $FRT, $FRA, $FRB", FPGeneral,
1140 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1141 PPC970_DGroup_Single, PPC970_Unit_FPU;
1142}
1143
Dale Johannesen666323e2007-10-10 01:01:31 +00001144
Chris Lattner51348c52006-03-12 09:13:49 +00001145let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00001146
1147// XO-Form instructions. Arithmetic instructions that can set overflow bit
1148//
Evan Cheng94b5a802007-07-19 01:14:50 +00001149def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001150 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +00001151 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001152let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +00001153def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001154 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001155 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1156 PPC970_DGroup_Cracked;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001157}
Evan Cheng94b5a802007-07-19 01:14:50 +00001158def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001159 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +00001160 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001161 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +00001162def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001163 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +00001164 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001165 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +00001166def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001167 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +00001168 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001169def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001170 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +00001171 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001172def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001173 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +00001174 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001175def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001176 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +00001177 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001178let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +00001179def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001180 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001181 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1182 PPC970_DGroup_Cracked;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001183}
1184def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1185 "neg $rT, $rA", IntGeneral,
1186 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1187let Uses = [CARRY], Defs = [CARRY] in {
1188def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1189 "adde $rT, $rA, $rB", IntGeneral,
1190 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001191def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +00001192 "addme $rT, $rA", IntGeneral,
Chris Lattner986ab3f2010-02-21 03:12:16 +00001193 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001194def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +00001195 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +00001196 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001197def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1198 "subfe $rT, $rA, $rB", IntGeneral,
1199 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001200def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman5965bd12006-02-17 05:43:56 +00001201 "subfme $rT, $rA", IntGeneral,
Chris Lattner986ab3f2010-02-21 03:12:16 +00001202 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +00001203def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +00001204 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +00001205 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001206}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001207}
Nate Begeman143cf942004-08-30 02:28:06 +00001208
1209// A-Form instructions. Most of the instructions executed in the FPU are of
1210// this type.
1211//
Chris Lattner51348c52006-03-12 09:13:49 +00001212let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001213let Uses = [RM] in {
1214 def FMADD : AForm_1<63, 29,
1215 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1216 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1217 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1218 F8RC:$FRB))]>,
1219 Requires<[FPContractions]>;
1220 def FMADDS : AForm_1<59, 29,
1221 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1222 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1223 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1224 F4RC:$FRB))]>,
1225 Requires<[FPContractions]>;
1226 def FMSUB : AForm_1<63, 28,
1227 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1228 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1229 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1230 F8RC:$FRB))]>,
1231 Requires<[FPContractions]>;
1232 def FMSUBS : AForm_1<59, 28,
1233 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1234 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1235 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1236 F4RC:$FRB))]>,
1237 Requires<[FPContractions]>;
1238 def FNMADD : AForm_1<63, 31,
1239 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1240 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1241 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1242 F8RC:$FRB)))]>,
1243 Requires<[FPContractions]>;
1244 def FNMADDS : AForm_1<59, 31,
1245 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1246 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1247 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1248 F4RC:$FRB)))]>,
1249 Requires<[FPContractions]>;
1250 def FNMSUB : AForm_1<63, 30,
1251 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1252 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1253 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1254 F8RC:$FRB)))]>,
1255 Requires<[FPContractions]>;
1256 def FNMSUBS : AForm_1<59, 30,
1257 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1258 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1259 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1260 F4RC:$FRB)))]>,
1261 Requires<[FPContractions]>;
1262}
Chris Lattner3734d202005-10-02 07:07:49 +00001263// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1264// having 4 of these, force the comparison to always be an 8-byte double (code
1265// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00001266// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +00001267def FSELD : AForm_1<63, 23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001268 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001269 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +00001270 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +00001271def FSELS : AForm_1<63, 23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001272 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +00001273 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +00001274 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001275let Uses = [RM] in {
1276 def FADD : AForm_2<63, 21,
1277 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1278 "fadd $FRT, $FRA, $FRB", FPGeneral,
1279 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1280 def FADDS : AForm_2<59, 21,
1281 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1282 "fadds $FRT, $FRA, $FRB", FPGeneral,
1283 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1284 def FDIV : AForm_2<63, 18,
1285 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1286 "fdiv $FRT, $FRA, $FRB", FPDivD,
1287 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1288 def FDIVS : AForm_2<59, 18,
1289 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1290 "fdivs $FRT, $FRA, $FRB", FPDivS,
1291 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1292 def FMUL : AForm_3<63, 25,
1293 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1294 "fmul $FRT, $FRA, $FRB", FPFused,
1295 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1296 def FMULS : AForm_3<59, 25,
1297 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1298 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1299 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1300 def FSUB : AForm_2<63, 20,
1301 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1302 "fsub $FRT, $FRA, $FRB", FPGeneral,
1303 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1304 def FSUBS : AForm_2<59, 20,
1305 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1306 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1307 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1308 }
Chris Lattner51348c52006-03-12 09:13:49 +00001309}
Nate Begeman143cf942004-08-30 02:28:06 +00001310
Chris Lattner51348c52006-03-12 09:13:49 +00001311let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00001312// M-Form instructions. rotate and mask instructions.
1313//
Chris Lattner57711562006-11-15 23:24:18 +00001314let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00001315// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001316def RLWIMI : MForm_2<20,
Evan Cheng94b5a802007-07-19 01:14:50 +00001317 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +00001318 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner57711562006-11-15 23:24:18 +00001319 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1320 NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00001321}
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001322def RLWINM : MForm_2<21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001323 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001324 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001325 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001326def RLWINMo : MForm_2<21,
Evan Cheng94b5a802007-07-19 01:14:50 +00001327 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001328 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001329 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001330def RLWNM : MForm_2<23,
Evan Cheng94b5a802007-07-19 01:14:50 +00001331 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001332 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001333 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00001334}
Nate Begemana113d742004-08-31 02:28:08 +00001335
Chris Lattner382f3562006-03-20 06:15:45 +00001336
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001337//===----------------------------------------------------------------------===//
1338// PowerPC Instruction Patterns
1339//
1340
Chris Lattner4435b142005-09-26 22:20:16 +00001341// Arbitrary immediate support. Implement in terms of LIS/ORI.
1342def : Pat<(i32 imm:$imm),
1343 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00001344
1345// Implement the 'not' operation with the NOR instruction.
1346def NOT : Pat<(not GPRC:$in),
1347 (NOR GPRC:$in, GPRC:$in)>;
1348
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001349// ADD an arbitrary immediate.
1350def : Pat<(add GPRC:$in, imm:$imm),
1351 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1352// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001353def : Pat<(or GPRC:$in, imm:$imm),
1354 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001355// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001356def : Pat<(xor GPRC:$in, imm:$imm),
1357 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00001358// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +00001359def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +00001360 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001361
Chris Lattnerb4299832006-06-16 20:22:01 +00001362// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001363def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001364 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001365def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001366 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001367
Nate Begeman1b8121b2006-01-11 21:21:00 +00001368// ROTL
1369def : Pat<(rotl GPRC:$in, GPRC:$sh),
1370 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1371def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1372 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001373
Nate Begemand31efd12006-09-22 05:01:56 +00001374// RLWNM
1375def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1376 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1377
Chris Lattnereb755fc2006-05-17 19:00:46 +00001378// Calls
Tilmann Scheller773f14c2009-07-03 06:47:08 +00001379def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1380 (BL_Darwin tglobaladdr:$dst)>;
1381def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1382 (BL_Darwin texternalsym:$dst)>;
1383def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1384 (BL_SVR4 tglobaladdr:$dst)>;
1385def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1386 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001387
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001388
1389def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1390 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1391
1392def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1393 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1394
1395def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1396 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1397
1398
1399
Chris Lattner595088a2005-11-17 07:30:41 +00001400// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00001401def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1402def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1403def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1404def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001405def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1406def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00001407def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1408def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +00001409def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1410 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +00001411def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1412 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001413def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1414 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00001415def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1416 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00001417
Nate Begemane37cb602005-12-14 22:54:33 +00001418// Fused negative multiply subtract, alternate pattern
1419def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1420 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1421 Requires<[FPContractions]>;
1422def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1423 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1424 Requires<[FPContractions]>;
1425
Chris Lattnerfea33f72005-12-06 02:10:38 +00001426// Standard shifts. These are represented separately from the real shifts above
1427// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1428// amounts.
1429def : Pat<(sra GPRC:$rS, GPRC:$rB),
1430 (SRAW GPRC:$rS, GPRC:$rB)>;
1431def : Pat<(srl GPRC:$rS, GPRC:$rB),
1432 (SRW GPRC:$rS, GPRC:$rB)>;
1433def : Pat<(shl GPRC:$rS, GPRC:$rB),
1434 (SLW GPRC:$rS, GPRC:$rB)>;
1435
Evan Chenge71fe34d2006-10-09 20:57:25 +00001436def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001437 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001438def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001439 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001440def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001441 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001442def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001443 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001444def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001445 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001446def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001447 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001448def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001449 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001450def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001451 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001452def : Pat<(f64 (extloadf32 iaddr:$src)),
1453 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1454def : Pat<(f64 (extloadf32 xaddr:$src)),
1455 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1456
1457def : Pat<(f64 (fextend F4RC:$src)),
1458 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001459
Dale Johannesened86f682008-08-22 17:20:54 +00001460// Memory barriers
Chris Lattnerd1708922010-02-23 06:54:29 +00001461def : Pat<(membarrier (i32 imm /*ll*/),
1462 (i32 imm /*ls*/),
1463 (i32 imm /*sl*/),
1464 (i32 imm /*ss*/),
1465 (i32 imm /*device*/)),
Dale Johannesened86f682008-08-22 17:20:54 +00001466 (SYNC)>;
1467
Chris Lattner2a85fa12006-03-25 07:51:43 +00001468include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00001469include "PPCInstr64Bit.td"