blob: cf0e5b71fd1354a744941210ec37036e7278d51e [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000030#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Chandler Carruth89c45a12016-03-11 08:50:55 +000047#include "llvm/Transforms/Scalar/GVN.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000048
Justin Holewinskiae556d32012-05-04 20:18:50 +000049using namespace llvm;
50
Justin Holewinskib94bd052013-03-30 14:29:25 +000051namespace llvm {
52void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000053void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000054void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000055void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000056void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Eli Benderskyf14af162015-07-16 16:27:19 +000057void initializeNVPTXLowerAggrCopiesPass(PassRegistry &);
Jingyue Wua2f60272015-06-04 21:28:26 +000058void initializeNVPTXLowerKernelArgsPass(PassRegistry &);
Jingyue Wucd3afea2015-06-17 22:31:02 +000059void initializeNVPTXLowerAllocaPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000060}
61
Justin Holewinskiae556d32012-05-04 20:18:50 +000062extern "C" void LLVMInitializeNVPTXTarget() {
63 // Register the target.
64 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
65 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
66
Justin Holewinskib94bd052013-03-30 14:29:25 +000067 // FIXME: This pass is really intended to be invoked during IR optimization,
68 // but it's very NVPTX-specific.
Eli Benderskyf14af162015-07-16 16:27:19 +000069 PassRegistry &PR = *PassRegistry::getPassRegistry();
70 initializeNVVMReflectPass(PR);
71 initializeGenericToNVVMPass(PR);
72 initializeNVPTXAllocaHoistingPass(PR);
73 initializeNVPTXAssignValidGlobalNamesPass(PR);
74 initializeNVPTXFavorNonGenericAddrSpacesPass(PR);
75 initializeNVPTXLowerKernelArgsPass(PR);
76 initializeNVPTXLowerAllocaPass(PR);
77 initializeNVPTXLowerAggrCopiesPass(PR);
Justin Holewinskiae556d32012-05-04 20:18:50 +000078}
79
Eric Christopher8b770652015-01-26 19:03:15 +000080static std::string computeDataLayout(bool is64Bit) {
81 std::string Ret = "e";
82
83 if (!is64Bit)
84 Ret += "-p:32:32";
85
86 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
87
88 return Ret;
89}
90
Daniel Sanders3e5de882015-06-11 19:41:26 +000091NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +000092 StringRef CPU, StringRef FS,
93 const TargetOptions &Options,
94 Reloc::Model RM, CodeModel::Model CM,
95 CodeGenOpt::Level OL, bool is64bit)
Mehdi Amini93e1ea12015-03-12 00:07:24 +000096 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM,
97 CM, OL),
98 is64bit(is64bit), TLOF(make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +000099 Subtarget(TT, CPU, FS, *this) {
100 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +0000101 drvInterface = NVPTX::NVCL;
102 else
103 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +0000104 initAsmInfo();
105}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000106
Reid Kleckner357600e2014-11-20 23:37:18 +0000107NVPTXTargetMachine::~NVPTXTargetMachine() {}
108
Justin Holewinskiae556d32012-05-04 20:18:50 +0000109void NVPTXTargetMachine32::anchor() {}
110
Daniel Sanders3e5de882015-06-11 19:41:26 +0000111NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
112 StringRef CPU, StringRef FS,
113 const TargetOptions &Options,
114 Reloc::Model RM, CodeModel::Model CM,
115 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000116 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000117
118void NVPTXTargetMachine64::anchor() {}
119
Daniel Sanders3e5de882015-06-11 19:41:26 +0000120NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
121 StringRef CPU, StringRef FS,
122 const TargetOptions &Options,
123 Reloc::Model RM, CodeModel::Model CM,
124 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000125 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000126
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000127namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000128class NVPTXPassConfig : public TargetPassConfig {
129public:
130 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000131 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000132
133 NVPTXTargetMachine &getNVPTXTargetMachine() const {
134 return getTM<NVPTXTargetMachine>();
135 }
136
Craig Topper2865c982014-04-29 07:57:44 +0000137 void addIRPasses() override;
138 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000139 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000140 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000141
Craig Topper2865c982014-04-29 07:57:44 +0000142 FunctionPass *createTargetRegisterAllocator(bool) override;
143 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
144 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000145
146private:
Jingyue Wuf6504412016-02-04 04:15:36 +0000147 // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This
148 // function is only called in opt mode.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000149 void addEarlyCSEOrGVNPass();
Jingyue Wuf6504412016-02-04 04:15:36 +0000150
151 // Add passes that propagate special memory spaces.
152 void addMemorySpaceInferencePasses();
153
154 // Add passes that perform straight-line scalar optimizations.
155 void addStraightLineScalarOptimizationPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000156};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000157} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000158
159TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
Jingyue Wuf6504412016-02-04 04:15:36 +0000160 return new NVPTXPassConfig(this, PM);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000161}
162
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000163TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000164 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000165 return TargetTransformInfo(NVPTXTTIImpl(this, F));
166 });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000167}
168
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000169void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
170 if (getOptLevel() == CodeGenOpt::Aggressive)
171 addPass(createGVNPass());
172 else
173 addPass(createEarlyCSEPass());
174}
175
Jingyue Wuf6504412016-02-04 04:15:36 +0000176void NVPTXPassConfig::addMemorySpaceInferencePasses() {
Jingyue Wua2f60272015-06-04 21:28:26 +0000177 addPass(createNVPTXLowerKernelArgsPass(&getNVPTXTargetMachine()));
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000178 // NVPTXLowerKernelArgs emits alloca for byval parameters which can often
Jingyue Wucd3afea2015-06-17 22:31:02 +0000179 // be eliminated by SROA.
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000180 addPass(createSROAPass());
Jingyue Wucd3afea2015-06-17 22:31:02 +0000181 addPass(createNVPTXLowerAllocaPass());
182 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Jingyue Wu66a161f2015-04-21 20:47:15 +0000183 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
184 // them unused. We could remove dead code in an ad-hoc manner, but that
185 // requires manual work and might be error-prone.
186 addPass(createDeadCodeEliminationPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000187}
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000188
Jingyue Wuf6504412016-02-04 04:15:36 +0000189void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() {
Eli Benderskya108a652014-05-01 18:38:36 +0000190 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wue7981ce2015-07-16 20:13:48 +0000191 addPass(createSpeculativeExecutionPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000192 // ReassociateGEPs exposes more opportunites for SLSR. See
193 // the example in reassociate-geps-and-slsr.ll.
194 addPass(createStraightLineStrengthReducePass());
195 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
196 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
197 // for some of our benchmarks.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000198 addEarlyCSEOrGVNPass();
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000199 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
200 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000201 // NaryReassociate on GEPs creates redundant common expressions, so run
202 // EarlyCSE after it.
203 addPass(createEarlyCSEPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000204}
205
206void NVPTXPassConfig::addIRPasses() {
207 // The following passes are known to not play well with virtual regs hanging
208 // around after register allocation (which in our case, is *all* registers).
209 // We explicitly disable them here. We do, however, need some functionality
210 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
211 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
212 disablePass(&PrologEpilogCodeInserterID);
213 disablePass(&MachineCopyPropagationID);
214 disablePass(&TailDuplicateID);
215
216 addPass(createNVVMReflectPass());
217 if (getOptLevel() != CodeGenOpt::None)
218 addPass(createNVPTXImageOptimizerPass());
219 addPass(createNVPTXAssignValidGlobalNamesPass());
220 addPass(createGenericToNVVMPass());
221
222 if (getOptLevel() != CodeGenOpt::None) {
223 addMemorySpaceInferencePasses();
224 addStraightLineScalarOptimizationPasses();
225 }
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000226
227 // === LSR and other generic IR passes ===
228 TargetPassConfig::addIRPasses();
229 // EarlyCSE is not always strong enough to clean up what LSR produces. For
230 // example, GVN can combine
231 //
232 // %0 = add %a, %b
233 // %1 = add %b, %a
234 //
235 // and
236 //
237 // %0 = shl nsw %a, 2
238 // %1 = shl %a, 2
239 //
240 // but EarlyCSE can do neither of them.
Jingyue Wuf6504412016-02-04 04:15:36 +0000241 if (getOptLevel() != CodeGenOpt::None)
242 addEarlyCSEOrGVNPass();
Justin Holewinski01f89f02013-05-20 12:13:32 +0000243}
244
Justin Holewinskiae556d32012-05-04 20:18:50 +0000245bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000246 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000247
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000248 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000249 addPass(createAllocaHoisting());
250 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000251
252 if (!ST.hasImageHandles())
253 addPass(createNVPTXReplaceImageHandlesPass());
254
Justin Holewinskiae556d32012-05-04 20:18:50 +0000255 return false;
256}
257
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000258void NVPTXPassConfig::addPostRegAlloc() {
259 addPass(createNVPTXPrologEpilogPass(), false);
Jingyue Wu77b5b382015-07-01 20:08:06 +0000260 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
261 // index with VRFrame register. NVPTXPeephole need to be run after that and
262 // will replace VRFrame with VRFrameLocal when possible.
263 addPass(createNVPTXPeephole());
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000264}
265
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000266FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000267 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000268}
269
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000270void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000271 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000272 addPass(&PHIEliminationID);
273 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000274}
275
276void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000277 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000278
279 addPass(&ProcessImplicitDefsID);
280 addPass(&LiveVariablesID);
281 addPass(&MachineLoopInfoID);
282 addPass(&PHIEliminationID);
283
284 addPass(&TwoAddressInstructionPassID);
285 addPass(&RegisterCoalescerID);
286
287 // PreRA instruction scheduling.
288 if (addPass(&MachineSchedulerID))
289 printAndVerify("After Machine Scheduling");
290
291
292 addPass(&StackSlotColoringID);
293
294 // FIXME: Needs physical registers
295 //addPass(&PostRAMachineLICMID);
296
297 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000298}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000299
300void NVPTXPassConfig::addMachineSSAOptimization() {
301 // Pre-ra tail duplication.
302 if (addPass(&EarlyTailDuplicateID))
303 printAndVerify("After Pre-RegAlloc TailDuplicate");
304
305 // Optimize PHIs before DCE: removing dead PHI cycles may make more
306 // instructions dead.
307 addPass(&OptimizePHIsID);
308
309 // This pass merges large allocas. StackSlotColoring is a different pass
310 // which merges spill slots.
311 addPass(&StackColoringID);
312
313 // If the target requests it, assign local variables to stack slots relative
314 // to one another and simplify frame index references where possible.
315 addPass(&LocalStackSlotAllocationID);
316
317 // With optimization, dead code should already be eliminated. However
318 // there is one known exception: lowered code for arguments that are only
319 // used by tail calls, where the tail calls reuse the incoming stack
320 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
321 addPass(&DeadMachineInstructionElimID);
322 printAndVerify("After codegen DCE pass");
323
324 // Allow targets to insert passes that improve instruction level parallelism,
325 // like if-conversion. Such passes will typically need dominator trees and
326 // loop info, just like LICM and CSE below.
327 if (addILPOpts())
328 printAndVerify("After ILP optimizations");
329
330 addPass(&MachineLICMID);
331 addPass(&MachineCSEID);
332
333 addPass(&MachineSinkingID);
334 printAndVerify("After Machine LICM, CSE and Sinking passes");
335
336 addPass(&PeepholeOptimizerID);
337 printAndVerify("After codegen peephole optimization pass");
338}