Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | /// \file |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 11 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
| 12 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 13 | |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 14 | #include "llvm/Target/TargetMachine.h" |
| 15 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 16 | namespace llvm { |
| 17 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 18 | class AMDGPUTargetMachine; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 19 | class FunctionPass; |
Matt Arsenault | a1fe17c | 2016-07-19 23:16:53 +0000 | [diff] [blame] | 20 | class GCNTargetMachine; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 21 | class ModulePass; |
| 22 | class Pass; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 23 | class Target; |
| 24 | class TargetMachine; |
Stanislav Mekhanoshin | 1d8cf2b | 2017-09-29 23:40:19 +0000 | [diff] [blame] | 25 | class TargetOptions; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 26 | class PassRegistry; |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 27 | class Module; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 28 | |
| 29 | // R600 Passes |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 30 | FunctionPass *createR600VectorRegMerger(); |
| 31 | FunctionPass *createR600ExpandSpecialInstrsPass(); |
Tom Stellard | 1de5582 | 2013-12-11 17:51:41 +0000 | [diff] [blame] | 32 | FunctionPass *createR600EmitClauseMarkers(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 33 | FunctionPass *createR600ClauseMergePass(); |
| 34 | FunctionPass *createR600Packetizer(); |
| 35 | FunctionPass *createR600ControlFlowFinalizer(); |
Tom Stellard | f2ba972 | 2013-12-11 17:51:47 +0000 | [diff] [blame] | 36 | FunctionPass *createAMDGPUCFGStructurizerPass(); |
Tom Stellard | 2028769 | 2017-08-08 04:57:55 +0000 | [diff] [blame] | 37 | FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 38 | |
| 39 | // SI Passes |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 40 | FunctionPass *createSIAnnotateControlFlowPass(); |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 41 | FunctionPass *createSIFoldOperandsPass(); |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 42 | FunctionPass *createSIPeepholeSDWAPass(); |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 43 | FunctionPass *createSILowerI1CopiesPass(); |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 44 | FunctionPass *createSIShrinkInstructionsPass(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 45 | FunctionPass *createSILoadStoreOptimizerPass(); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 46 | FunctionPass *createSIWholeQuadModePass(); |
Tom Stellard | 28d13a4 | 2015-05-12 17:13:02 +0000 | [diff] [blame] | 47 | FunctionPass *createSIFixControlFlowLiveIntervalsPass(); |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 48 | FunctionPass *createSIOptimizeExecMaskingPreRAPass(); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 49 | FunctionPass *createSIFixSGPRCopiesPass(); |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 50 | FunctionPass *createSIMemoryLegalizerPass(); |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 51 | FunctionPass *createSIDebuggerInsertNopsPass(); |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 52 | FunctionPass *createSIInsertWaitcntsPass(); |
Connor Abbott | 92638ab | 2017-08-04 18:36:52 +0000 | [diff] [blame] | 53 | FunctionPass *createSIFixWWMLivenessPass(); |
Stanislav Mekhanoshin | 739174c | 2018-05-31 20:13:51 +0000 | [diff] [blame] | 54 | FunctionPass *createSIFormMemoryClausesPass(); |
Stanislav Mekhanoshin | 1d8cf2b | 2017-09-29 23:40:19 +0000 | [diff] [blame] | 55 | FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &); |
Stanislav Mekhanoshin | 7f37794 | 2017-08-11 16:42:09 +0000 | [diff] [blame] | 56 | FunctionPass *createAMDGPUUseNativeCallsPass(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 57 | FunctionPass *createAMDGPUCodeGenPreparePass(); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 58 | FunctionPass *createAMDGPUMachineCFGStructurizerPass(); |
Matt Arsenault | c06574f | 2017-07-28 18:40:05 +0000 | [diff] [blame] | 59 | FunctionPass *createAMDGPURewriteOutArgumentsPass(); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 60 | |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 61 | void initializeAMDGPUDAGToDAGISelPass(PassRegistry&); |
| 62 | |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 63 | void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&); |
| 64 | extern char &AMDGPUMachineCFGStructurizerID; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 65 | |
Matt Arsenault | 746e065 | 2017-06-02 18:02:42 +0000 | [diff] [blame] | 66 | void initializeAMDGPUAlwaysInlinePass(PassRegistry&); |
| 67 | |
Matt Arsenault | 6b93046 | 2017-07-13 21:43:42 +0000 | [diff] [blame] | 68 | Pass *createAMDGPUAnnotateKernelFeaturesPass(); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 69 | void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &); |
| 70 | extern char &AMDGPUAnnotateKernelFeaturesID; |
| 71 | |
Neil Henning | 6641657 | 2018-10-08 15:49:19 +0000 | [diff] [blame] | 72 | FunctionPass *createAMDGPUAtomicOptimizerPass(); |
| 73 | void initializeAMDGPUAtomicOptimizerPass(PassRegistry &); |
| 74 | extern char &AMDGPUAtomicOptimizerID; |
| 75 | |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 76 | ModulePass *createAMDGPULowerIntrinsicsPass(); |
Matt Arsenault | 0699ef3 | 2017-02-09 22:00:42 +0000 | [diff] [blame] | 77 | void initializeAMDGPULowerIntrinsicsPass(PassRegistry &); |
| 78 | extern char &AMDGPULowerIntrinsicsID; |
| 79 | |
Scott Linder | 11ef798 | 2018-10-26 13:18:36 +0000 | [diff] [blame] | 80 | ModulePass *createAMDGPUFixFunctionBitcastsPass(); |
| 81 | void initializeAMDGPUFixFunctionBitcastsPass(PassRegistry &); |
| 82 | extern char &AMDGPUFixFunctionBitcastsID; |
| 83 | |
Matt Arsenault | 8c4a352 | 2018-06-26 19:10:00 +0000 | [diff] [blame] | 84 | FunctionPass *createAMDGPULowerKernelArgumentsPass(); |
| 85 | void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &); |
| 86 | extern char &AMDGPULowerKernelArgumentsID; |
| 87 | |
Matt Arsenault | 372d796 | 2018-05-18 21:35:00 +0000 | [diff] [blame] | 88 | ModulePass *createAMDGPULowerKernelAttributesPass(); |
| 89 | void initializeAMDGPULowerKernelAttributesPass(PassRegistry &); |
| 90 | extern char &AMDGPULowerKernelAttributesID; |
| 91 | |
Matt Arsenault | c06574f | 2017-07-28 18:40:05 +0000 | [diff] [blame] | 92 | void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &); |
| 93 | extern char &AMDGPURewriteOutArgumentsID; |
| 94 | |
Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 95 | void initializeR600ClauseMergePassPass(PassRegistry &); |
| 96 | extern char &R600ClauseMergePassID; |
| 97 | |
| 98 | void initializeR600ControlFlowFinalizerPass(PassRegistry &); |
| 99 | extern char &R600ControlFlowFinalizerID; |
| 100 | |
| 101 | void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &); |
| 102 | extern char &R600ExpandSpecialInstrsPassID; |
| 103 | |
| 104 | void initializeR600VectorRegMergerPass(PassRegistry &); |
| 105 | extern char &R600VectorRegMergerID; |
| 106 | |
| 107 | void initializeR600PacketizerPass(PassRegistry &); |
| 108 | extern char &R600PacketizerID; |
| 109 | |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 110 | void initializeSIFoldOperandsPass(PassRegistry &); |
| 111 | extern char &SIFoldOperandsID; |
| 112 | |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 113 | void initializeSIPeepholeSDWAPass(PassRegistry &); |
| 114 | extern char &SIPeepholeSDWAID; |
| 115 | |
Matt Arsenault | c3a01ec | 2016-06-09 23:18:47 +0000 | [diff] [blame] | 116 | void initializeSIShrinkInstructionsPass(PassRegistry&); |
| 117 | extern char &SIShrinkInstructionsID; |
| 118 | |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 119 | void initializeSIFixSGPRCopiesPass(PassRegistry &); |
| 120 | extern char &SIFixSGPRCopiesID; |
| 121 | |
Stanislav Mekhanoshin | 22a56f2 | 2017-01-24 17:46:17 +0000 | [diff] [blame] | 122 | void initializeSIFixVGPRCopiesPass(PassRegistry &); |
| 123 | extern char &SIFixVGPRCopiesID; |
| 124 | |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 125 | void initializeSILowerI1CopiesPass(PassRegistry &); |
| 126 | extern char &SILowerI1CopiesID; |
| 127 | |
Matt Arsenault | 4103328 | 2014-10-10 22:01:59 +0000 | [diff] [blame] | 128 | void initializeSILoadStoreOptimizerPass(PassRegistry &); |
| 129 | extern char &SILoadStoreOptimizerID; |
| 130 | |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 131 | void initializeSIWholeQuadModePass(PassRegistry &); |
| 132 | extern char &SIWholeQuadModeID; |
| 133 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 134 | void initializeSILowerControlFlowPass(PassRegistry &); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 135 | extern char &SILowerControlFlowID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 136 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 137 | void initializeSIInsertSkipsPass(PassRegistry &); |
| 138 | extern char &SIInsertSkipsPassID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 139 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 140 | void initializeSIOptimizeExecMaskingPass(PassRegistry &); |
| 141 | extern char &SIOptimizeExecMaskingID; |
| 142 | |
Connor Abbott | 92638ab | 2017-08-04 18:36:52 +0000 | [diff] [blame] | 143 | void initializeSIFixWWMLivenessPass(PassRegistry &); |
| 144 | extern char &SIFixWWMLivenessID; |
| 145 | |
Stanislav Mekhanoshin | 7f37794 | 2017-08-11 16:42:09 +0000 | [diff] [blame] | 146 | void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &); |
| 147 | extern char &AMDGPUSimplifyLibCallsID; |
| 148 | |
| 149 | void initializeAMDGPUUseNativeCallsPass(PassRegistry &); |
| 150 | extern char &AMDGPUUseNativeCallsID; |
| 151 | |
Stanislav Mekhanoshin | 1c53842 | 2018-05-25 17:25:12 +0000 | [diff] [blame] | 152 | void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &); |
| 153 | extern char &AMDGPUPerfHintAnalysisID; |
| 154 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 155 | // Passes common to R600 and SI |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 156 | FunctionPass *createAMDGPUPromoteAlloca(); |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 157 | void initializeAMDGPUPromoteAllocaPass(PassRegistry&); |
| 158 | extern char &AMDGPUPromoteAllocaID; |
| 159 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 160 | Pass *createAMDGPUStructurizeCFGPass(); |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 161 | FunctionPass *createAMDGPUISelDag( |
| 162 | TargetMachine *TM = nullptr, |
| 163 | CodeGenOpt::Level OptLevel = CodeGenOpt::Default); |
Stanislav Mekhanoshin | 89653df | 2017-03-30 20:16:02 +0000 | [diff] [blame] | 164 | ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true); |
Matt Arsenault | 432aaea | 2018-05-13 10:04:48 +0000 | [diff] [blame] | 165 | ModulePass *createR600OpenCLImageTypeLoweringPass(); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 166 | FunctionPass *createAMDGPUAnnotateUniformValues(); |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 167 | |
Stanislav Mekhanoshin | f6c1feb | 2017-01-27 16:38:10 +0000 | [diff] [blame] | 168 | ModulePass* createAMDGPUUnifyMetadataPass(); |
Stanislav Mekhanoshin | 50ea93a | 2016-12-08 19:46:04 +0000 | [diff] [blame] | 169 | void initializeAMDGPUUnifyMetadataPass(PassRegistry&); |
| 170 | extern char &AMDGPUUnifyMetadataID; |
| 171 | |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 172 | void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&); |
| 173 | extern char &SIOptimizeExecMaskingPreRAID; |
| 174 | |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 175 | void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&); |
| 176 | extern char &AMDGPUAnnotateUniformValuesPassID; |
Tom Stellard | b2de94e | 2014-07-02 20:53:48 +0000 | [diff] [blame] | 177 | |
Matt Arsenault | 86de486 | 2016-06-24 07:07:55 +0000 | [diff] [blame] | 178 | void initializeAMDGPUCodeGenPreparePass(PassRegistry&); |
| 179 | extern char &AMDGPUCodeGenPrepareID; |
| 180 | |
Tom Stellard | 77a1777 | 2016-01-20 15:48:27 +0000 | [diff] [blame] | 181 | void initializeSIAnnotateControlFlowPass(PassRegistry&); |
| 182 | extern char &SIAnnotateControlFlowPassID; |
| 183 | |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 184 | void initializeSIMemoryLegalizerPass(PassRegistry&); |
| 185 | extern char &SIMemoryLegalizerID; |
| 186 | |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 187 | void initializeSIDebuggerInsertNopsPass(PassRegistry&); |
| 188 | extern char &SIDebuggerInsertNopsID; |
Tom Stellard | cc7067a6 | 2016-03-03 03:53:29 +0000 | [diff] [blame] | 189 | |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 190 | void initializeSIInsertWaitcntsPass(PassRegistry&); |
| 191 | extern char &SIInsertWaitcntsID; |
| 192 | |
Stanislav Mekhanoshin | 739174c | 2018-05-31 20:13:51 +0000 | [diff] [blame] | 193 | void initializeSIFormMemoryClausesPass(PassRegistry&); |
| 194 | extern char &SIFormMemoryClausesID; |
| 195 | |
Matt Arsenault | b8f8dbc | 2017-03-24 19:52:05 +0000 | [diff] [blame] | 196 | void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&); |
| 197 | extern char &AMDGPUUnifyDivergentExitNodesID; |
| 198 | |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 199 | ImmutablePass *createAMDGPUAAWrapperPass(); |
| 200 | void initializeAMDGPUAAWrapperPassPass(PassRegistry&); |
Matt Arsenault | 8ba740a | 2018-11-07 20:26:42 +0000 | [diff] [blame^] | 201 | ImmutablePass *createAMDGPUExternalAAWrapperPass(); |
| 202 | void initializeAMDGPUExternalAAWrapperPass(PassRegistry&); |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 203 | |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 204 | void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &); |
| 205 | |
Stanislav Mekhanoshin | 5670e6d | 2017-09-20 04:25:58 +0000 | [diff] [blame] | 206 | Pass *createAMDGPUFunctionInliningPass(); |
| 207 | void initializeAMDGPUInlinerPass(PassRegistry&); |
| 208 | |
Yaxun Liu | de4b88d | 2017-10-10 19:39:48 +0000 | [diff] [blame] | 209 | ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass(); |
| 210 | void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &); |
| 211 | extern char &AMDGPUOpenCLEnqueuedBlockLoweringID; |
| 212 | |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 213 | Target &getTheAMDGPUTarget(); |
| 214 | Target &getTheGCNTarget(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 215 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 216 | namespace AMDGPU { |
| 217 | enum TargetIndex { |
Tom Stellard | 95292bb | 2015-01-20 17:49:47 +0000 | [diff] [blame] | 218 | TI_CONSTDATA_START, |
| 219 | TI_SCRATCH_RSRC_DWORD0, |
| 220 | TI_SCRATCH_RSRC_DWORD1, |
| 221 | TI_SCRATCH_RSRC_DWORD2, |
| 222 | TI_SCRATCH_RSRC_DWORD3 |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 223 | }; |
| 224 | } |
| 225 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 226 | } // End namespace llvm |
| 227 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 228 | /// OpenCL uses address spaces to differentiate between |
| 229 | /// various memory regions on the hardware. On the CPU |
| 230 | /// all of the address spaces point to the same memory, |
| 231 | /// however on the GPU, each address space points to |
Alp Toker | cb40291 | 2014-01-24 17:20:08 +0000 | [diff] [blame] | 232 | /// a separate piece of memory that is unique from other |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 233 | /// memory locations. |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 234 | namespace AMDGPUAS { |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 235 | enum : unsigned { |
| 236 | // The maximum value for flat, generic, local, private, constant and region. |
Samuel Pitoiset | 7bd9dcf | 2018-08-22 16:08:48 +0000 | [diff] [blame] | 237 | MAX_AMDGPU_ADDRESS = 6, |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 238 | |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 239 | FLAT_ADDRESS = 0, ///< Address space for flat memory. |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 240 | GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0). |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 241 | REGION_ADDRESS = 2, ///< Address space for region memory. |
| 242 | |
Yaxun Liu | 0124b54 | 2018-02-13 18:00:25 +0000 | [diff] [blame] | 243 | CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2) |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 244 | LOCAL_ADDRESS = 3, ///< Address space for local memory. |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 245 | PRIVATE_ADDRESS = 5, ///< Address space for private memory. |
Matt Arsenault | 923712b | 2018-02-09 16:57:57 +0000 | [diff] [blame] | 246 | |
| 247 | CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory |
| 248 | |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 249 | /// Address space for direct addressible parameter memory (CONST0) |
| 250 | PARAM_D_ADDRESS = 6, |
| 251 | /// Address space for indirect addressible parameter memory (VTX1) |
| 252 | PARAM_I_ADDRESS = 7, |
Tom Stellard | 1e80309 | 2013-07-23 01:48:18 +0000 | [diff] [blame] | 253 | |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 254 | // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on |
| 255 | // this order to be able to dynamically index a constant buffer, for |
| 256 | // example: |
| 257 | // |
| 258 | // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx |
Tom Stellard | 1e80309 | 2013-07-23 01:48:18 +0000 | [diff] [blame] | 259 | |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 260 | CONSTANT_BUFFER_0 = 8, |
| 261 | CONSTANT_BUFFER_1 = 9, |
| 262 | CONSTANT_BUFFER_2 = 10, |
| 263 | CONSTANT_BUFFER_3 = 11, |
| 264 | CONSTANT_BUFFER_4 = 12, |
| 265 | CONSTANT_BUFFER_5 = 13, |
| 266 | CONSTANT_BUFFER_6 = 14, |
| 267 | CONSTANT_BUFFER_7 = 15, |
| 268 | CONSTANT_BUFFER_8 = 16, |
| 269 | CONSTANT_BUFFER_9 = 17, |
| 270 | CONSTANT_BUFFER_10 = 18, |
| 271 | CONSTANT_BUFFER_11 = 19, |
| 272 | CONSTANT_BUFFER_12 = 20, |
| 273 | CONSTANT_BUFFER_13 = 21, |
| 274 | CONSTANT_BUFFER_14 = 22, |
| 275 | CONSTANT_BUFFER_15 = 23, |
Matt Arsenault | 73e06fa | 2015-06-04 16:17:42 +0000 | [diff] [blame] | 276 | |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 277 | // Some places use this if the address space can't be determined. |
| 278 | UNKNOWN_ADDRESS_SPACE = ~0u, |
| 279 | }; |
Simon Pilgrim | 2e35c1e | 2018-09-03 10:17:25 +0000 | [diff] [blame] | 280 | } |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 281 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 282 | #endif |