blob: 07e5d97dff90b148fdbe23905ae9f190e075dce2 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000014#include "llvm/Target/TargetMachine.h"
15
Tom Stellard75aadc22012-12-11 21:25:42 +000016namespace llvm {
17
Tom Stellard75aadc22012-12-11 21:25:42 +000018class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000020class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000021class ModulePass;
22class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000023class Target;
24class TargetMachine;
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000025class TargetOptions;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000026class PassRegistry;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000027class Module;
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29// R600 Passes
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000030FunctionPass *createR600VectorRegMerger();
31FunctionPass *createR600ExpandSpecialInstrsPass();
Tom Stellard1de55822013-12-11 17:51:41 +000032FunctionPass *createR600EmitClauseMarkers();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000033FunctionPass *createR600ClauseMergePass();
34FunctionPass *createR600Packetizer();
35FunctionPass *createR600ControlFlowFinalizer();
Tom Stellardf2ba9722013-12-11 17:51:47 +000036FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard20287692017-08-08 04:57:55 +000037FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39// SI Passes
Tom Stellardf8794352012-12-19 22:10:31 +000040FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000041FunctionPass *createSIFoldOperandsPass();
Sam Koltonf60ad582017-03-21 12:51:34 +000042FunctionPass *createSIPeepholeSDWAPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000043FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000044FunctionPass *createSIShrinkInstructionsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000045FunctionPass *createSILoadStoreOptimizerPass();
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000046FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000047FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000048FunctionPass *createSIOptimizeExecMaskingPreRAPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000049FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +000050FunctionPass *createSIMemoryLegalizerPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000051FunctionPass *createSIDebuggerInsertNopsPass();
Kannan Narayananacb089e2017-04-12 03:25:12 +000052FunctionPass *createSIInsertWaitcntsPass();
Connor Abbott92638ab2017-08-04 18:36:52 +000053FunctionPass *createSIFixWWMLivenessPass();
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +000054FunctionPass *createSIFormMemoryClausesPass();
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000055FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +000056FunctionPass *createAMDGPUUseNativeCallsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000057FunctionPass *createAMDGPUCodeGenPreparePass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000058FunctionPass *createAMDGPUMachineCFGStructurizerPass();
Matt Arsenaultc06574f2017-07-28 18:40:05 +000059FunctionPass *createAMDGPURewriteOutArgumentsPass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000060
Matt Arsenault7016f132017-08-03 22:30:46 +000061void initializeAMDGPUDAGToDAGISelPass(PassRegistry&);
62
Jan Sjodina06bfe02017-05-15 20:18:37 +000063void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
64extern char &AMDGPUMachineCFGStructurizerID;
Tom Stellard75aadc22012-12-11 21:25:42 +000065
Matt Arsenault746e0652017-06-02 18:02:42 +000066void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
67
Matt Arsenault6b930462017-07-13 21:43:42 +000068Pass *createAMDGPUAnnotateKernelFeaturesPass();
Matt Arsenault39319482015-11-06 18:01:57 +000069void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
70extern char &AMDGPUAnnotateKernelFeaturesID;
71
Neil Henning66416572018-10-08 15:49:19 +000072FunctionPass *createAMDGPUAtomicOptimizerPass();
73void initializeAMDGPUAtomicOptimizerPass(PassRegistry &);
74extern char &AMDGPUAtomicOptimizerID;
75
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000076ModulePass *createAMDGPULowerIntrinsicsPass();
Matt Arsenault0699ef32017-02-09 22:00:42 +000077void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
78extern char &AMDGPULowerIntrinsicsID;
79
Scott Linder11ef7982018-10-26 13:18:36 +000080ModulePass *createAMDGPUFixFunctionBitcastsPass();
81void initializeAMDGPUFixFunctionBitcastsPass(PassRegistry &);
82extern char &AMDGPUFixFunctionBitcastsID;
83
Matt Arsenault8c4a3522018-06-26 19:10:00 +000084FunctionPass *createAMDGPULowerKernelArgumentsPass();
85void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &);
86extern char &AMDGPULowerKernelArgumentsID;
87
Matt Arsenault372d7962018-05-18 21:35:00 +000088ModulePass *createAMDGPULowerKernelAttributesPass();
89void initializeAMDGPULowerKernelAttributesPass(PassRegistry &);
90extern char &AMDGPULowerKernelAttributesID;
91
Matt Arsenaultc06574f2017-07-28 18:40:05 +000092void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
93extern char &AMDGPURewriteOutArgumentsID;
94
Tom Stellarda2f57be2017-08-02 22:19:45 +000095void initializeR600ClauseMergePassPass(PassRegistry &);
96extern char &R600ClauseMergePassID;
97
98void initializeR600ControlFlowFinalizerPass(PassRegistry &);
99extern char &R600ControlFlowFinalizerID;
100
101void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &);
102extern char &R600ExpandSpecialInstrsPassID;
103
104void initializeR600VectorRegMergerPass(PassRegistry &);
105extern char &R600VectorRegMergerID;
106
107void initializeR600PacketizerPass(PassRegistry &);
108extern char &R600PacketizerID;
109
Tom Stellard6596ba72014-11-21 22:06:37 +0000110void initializeSIFoldOperandsPass(PassRegistry &);
111extern char &SIFoldOperandsID;
112
Sam Koltonf60ad582017-03-21 12:51:34 +0000113void initializeSIPeepholeSDWAPass(PassRegistry &);
114extern char &SIPeepholeSDWAID;
115
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000116void initializeSIShrinkInstructionsPass(PassRegistry&);
117extern char &SIShrinkInstructionsID;
118
Matt Arsenault782c03b2015-11-03 22:30:13 +0000119void initializeSIFixSGPRCopiesPass(PassRegistry &);
120extern char &SIFixSGPRCopiesID;
121
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000122void initializeSIFixVGPRCopiesPass(PassRegistry &);
123extern char &SIFixVGPRCopiesID;
124
Tom Stellard1bd80722014-04-30 15:31:33 +0000125void initializeSILowerI1CopiesPass(PassRegistry &);
126extern char &SILowerI1CopiesID;
127
Matt Arsenault41033282014-10-10 22:01:59 +0000128void initializeSILoadStoreOptimizerPass(PassRegistry &);
129extern char &SILoadStoreOptimizerID;
130
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000131void initializeSIWholeQuadModePass(PassRegistry &);
132extern char &SIWholeQuadModeID;
133
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000134void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000135extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000136
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000137void initializeSIInsertSkipsPass(PassRegistry &);
138extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000139
Matt Arsenaulte6740752016-09-29 01:44:16 +0000140void initializeSIOptimizeExecMaskingPass(PassRegistry &);
141extern char &SIOptimizeExecMaskingID;
142
Connor Abbott92638ab2017-08-04 18:36:52 +0000143void initializeSIFixWWMLivenessPass(PassRegistry &);
144extern char &SIFixWWMLivenessID;
145
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000146void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &);
147extern char &AMDGPUSimplifyLibCallsID;
148
149void initializeAMDGPUUseNativeCallsPass(PassRegistry &);
150extern char &AMDGPUUseNativeCallsID;
151
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000152void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &);
153extern char &AMDGPUPerfHintAnalysisID;
154
Tom Stellard75aadc22012-12-11 21:25:42 +0000155// Passes common to R600 and SI
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000156FunctionPass *createAMDGPUPromoteAlloca();
Matt Arsenaulte0132462016-01-30 05:19:45 +0000157void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
158extern char &AMDGPUPromoteAllocaID;
159
Tom Stellardf8794352012-12-19 22:10:31 +0000160Pass *createAMDGPUStructurizeCFGPass();
Matt Arsenault7016f132017-08-03 22:30:46 +0000161FunctionPass *createAMDGPUISelDag(
162 TargetMachine *TM = nullptr,
163 CodeGenOpt::Level OptLevel = CodeGenOpt::Default);
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000164ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
Matt Arsenault432aaea2018-05-13 10:04:48 +0000165ModulePass *createR600OpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +0000166FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000167
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000168ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000169void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
170extern char &AMDGPUUnifyMetadataID;
171
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000172void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
173extern char &SIOptimizeExecMaskingPreRAID;
174
Tom Stellarda6f24c62015-12-15 20:55:55 +0000175void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
176extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000177
Matt Arsenault86de4862016-06-24 07:07:55 +0000178void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
179extern char &AMDGPUCodeGenPrepareID;
180
Tom Stellard77a17772016-01-20 15:48:27 +0000181void initializeSIAnnotateControlFlowPass(PassRegistry&);
182extern char &SIAnnotateControlFlowPassID;
183
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000184void initializeSIMemoryLegalizerPass(PassRegistry&);
185extern char &SIMemoryLegalizerID;
186
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000187void initializeSIDebuggerInsertNopsPass(PassRegistry&);
188extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000189
Kannan Narayananacb089e2017-04-12 03:25:12 +0000190void initializeSIInsertWaitcntsPass(PassRegistry&);
191extern char &SIInsertWaitcntsID;
192
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000193void initializeSIFormMemoryClausesPass(PassRegistry&);
194extern char &SIFormMemoryClausesID;
195
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000196void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
197extern char &AMDGPUUnifyDivergentExitNodesID;
198
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000199ImmutablePass *createAMDGPUAAWrapperPass();
200void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000201ImmutablePass *createAMDGPUExternalAAWrapperPass();
202void initializeAMDGPUExternalAAWrapperPass(PassRegistry&);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000203
Matt Arsenault7016f132017-08-03 22:30:46 +0000204void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &);
205
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000206Pass *createAMDGPUFunctionInliningPass();
207void initializeAMDGPUInlinerPass(PassRegistry&);
208
Yaxun Liude4b88d2017-10-10 19:39:48 +0000209ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass();
210void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &);
211extern char &AMDGPUOpenCLEnqueuedBlockLoweringID;
212
Mehdi Aminif42454b2016-10-09 23:00:34 +0000213Target &getTheAMDGPUTarget();
214Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Tom Stellard067c8152014-07-21 14:01:14 +0000216namespace AMDGPU {
217enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000218 TI_CONSTDATA_START,
219 TI_SCRATCH_RSRC_DWORD0,
220 TI_SCRATCH_RSRC_DWORD1,
221 TI_SCRATCH_RSRC_DWORD2,
222 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000223};
224}
225
Tom Stellard75aadc22012-12-11 21:25:42 +0000226} // End namespace llvm
227
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000228/// OpenCL uses address spaces to differentiate between
229/// various memory regions on the hardware. On the CPU
230/// all of the address spaces point to the same memory,
231/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000232/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000233/// memory locations.
Matt Arsenault0da63502018-08-31 05:49:54 +0000234namespace AMDGPUAS {
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000235 enum : unsigned {
236 // The maximum value for flat, generic, local, private, constant and region.
Samuel Pitoiset7bd9dcf2018-08-22 16:08:48 +0000237 MAX_AMDGPU_ADDRESS = 6,
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000238
Matt Arsenault0da63502018-08-31 05:49:54 +0000239 FLAT_ADDRESS = 0, ///< Address space for flat memory.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000240 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Matt Arsenault0da63502018-08-31 05:49:54 +0000241 REGION_ADDRESS = 2, ///< Address space for region memory.
242
Yaxun Liu0124b542018-02-13 18:00:25 +0000243 CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2)
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000244 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault0da63502018-08-31 05:49:54 +0000245 PRIVATE_ADDRESS = 5, ///< Address space for private memory.
Matt Arsenault923712b2018-02-09 16:57:57 +0000246
247 CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory
248
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000249 /// Address space for direct addressible parameter memory (CONST0)
250 PARAM_D_ADDRESS = 6,
251 /// Address space for indirect addressible parameter memory (VTX1)
252 PARAM_I_ADDRESS = 7,
Tom Stellard1e803092013-07-23 01:48:18 +0000253
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000254 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on
255 // this order to be able to dynamically index a constant buffer, for
256 // example:
257 //
258 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
Tom Stellard1e803092013-07-23 01:48:18 +0000259
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000260 CONSTANT_BUFFER_0 = 8,
261 CONSTANT_BUFFER_1 = 9,
262 CONSTANT_BUFFER_2 = 10,
263 CONSTANT_BUFFER_3 = 11,
264 CONSTANT_BUFFER_4 = 12,
265 CONSTANT_BUFFER_5 = 13,
266 CONSTANT_BUFFER_6 = 14,
267 CONSTANT_BUFFER_7 = 15,
268 CONSTANT_BUFFER_8 = 16,
269 CONSTANT_BUFFER_9 = 17,
270 CONSTANT_BUFFER_10 = 18,
271 CONSTANT_BUFFER_11 = 19,
272 CONSTANT_BUFFER_12 = 20,
273 CONSTANT_BUFFER_13 = 21,
274 CONSTANT_BUFFER_14 = 22,
275 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000276
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000277 // Some places use this if the address space can't be determined.
278 UNKNOWN_ADDRESS_SPACE = ~0u,
279 };
Simon Pilgrim2e35c1e2018-09-03 10:17:25 +0000280}
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000281
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000282#endif