| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the ARM instructions in TableGen format. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // ARM specific DAG Nodes. | 
|  | 16 | // | 
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; | 
|  | 20 | def SDT_ARMCallSeqEnd   : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; | 
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; | 
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | def SDT_ARMcall    : SDTypeProfile<0, -1, [SDTCisInt<0>]>; | 
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov    : SDTypeProfile<1, 3, | 
|  | 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, | 
|  | 28 | SDTCisVT<3, i32>]>; | 
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond  : SDTypeProfile<0, 2, | 
|  | 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; | 
|  | 32 |  | 
|  | 33 | def SDT_ARMBrJT    : SDTypeProfile<0, 3, | 
|  | 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, | 
|  | 35 | SDTCisVT<2, i32>]>; | 
|  | 36 |  | 
| Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT   : SDTypeProfile<0, 4, | 
|  | 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, | 
|  | 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; | 
|  | 40 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 41 | def SDT_ARMCmp     : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; | 
|  | 42 |  | 
|  | 43 | def SDT_ARMPICAdd  : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, | 
|  | 44 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; | 
|  | 45 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 46 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 47 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, | 
|  | 48 | SDTCisInt<2>]>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 49 |  | 
| Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 50 | def SDT_ARMMEMBARRIERV7  : SDTypeProfile<0, 0, []>; | 
|  | 51 | def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>; | 
|  | 52 | def SDT_ARMMEMBARRIERV6  : SDTypeProfile<0, 1, [SDTCisInt<0>]>; | 
|  | 53 | def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>; | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 54 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | // Node definitions. | 
|  | 56 | def ARMWrapper       : SDNode<"ARMISD::Wrapper",     SDTIntUnaryOp>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | def ARMWrapperJT     : SDNode<"ARMISD::WrapperJT",   SDTIntBinOp>; | 
|  | 58 |  | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 59 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, | 
| Bill Wendling | 97925ec | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 60 | [SDNPHasChain, SDNPOutFlag]>; | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 61 | def ARMcallseq_end   : SDNode<"ISD::CALLSEQ_END",   SDT_ARMCallSeqEnd, | 
| Bill Wendling | 97925ec | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 62 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 |  | 
|  | 64 | def ARMcall          : SDNode<"ARMISD::CALL", SDT_ARMcall, | 
|  | 65 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; | 
| Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 66 | def ARMcall_pred    : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, | 
|  | 67 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | def ARMcall_nolink   : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, | 
|  | 69 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; | 
|  | 70 |  | 
| Chris Lattner | 9a249b0 | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 71 | def ARMretflag       : SDNode<"ARMISD::RET_FLAG", SDTNone, | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 72 | [SDNPHasChain, SDNPOptInFlag]>; | 
|  | 73 |  | 
|  | 74 | def ARMcmov          : SDNode<"ARMISD::CMOV", SDT_ARMCMov, | 
|  | 75 | [SDNPInFlag]>; | 
|  | 76 | def ARMcneg          : SDNode<"ARMISD::CNEG", SDT_ARMCMov, | 
|  | 77 | [SDNPInFlag]>; | 
|  | 78 |  | 
|  | 79 | def ARMbrcond        : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, | 
|  | 80 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; | 
|  | 81 |  | 
|  | 82 | def ARMbrjt          : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, | 
|  | 83 | [SDNPHasChain]>; | 
| Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 84 | def ARMbr2jt         : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, | 
|  | 85 | [SDNPHasChain]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 |  | 
|  | 87 | def ARMcmp           : SDNode<"ARMISD::CMP", SDT_ARMCmp, | 
|  | 88 | [SDNPOutFlag]>; | 
|  | 89 |  | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 90 | def ARMcmpZ          : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, | 
|  | 91 | [SDNPOutFlag,SDNPCommutative]>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 92 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | def ARMpic_add       : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; | 
|  | 94 |  | 
|  | 95 | def ARMsrl_flag      : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; | 
|  | 96 | def ARMsra_flag      : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; | 
|  | 97 | def ARMrrx           : SDNode<"ARMISD::RRX"     , SDTIntUnaryOp, [SDNPInFlag ]>; | 
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 98 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 99 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; | 
| Jim Grosbach | 0692819 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 100 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 101 |  | 
| Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 102 | def ARMMemBarrierV7  : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7, | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 103 | [SDNPHasChain]>; | 
| Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 104 | def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7, | 
|  | 105 | [SDNPHasChain]>; | 
|  | 106 | def ARMMemBarrierV6  : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6, | 
|  | 107 | [SDNPHasChain]>; | 
|  | 108 | def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6, | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 109 | [SDNPHasChain]>; | 
|  | 110 |  | 
| Evan Cheng | 6c0fb92 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 111 | def ARMrbit          : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; | 
|  | 112 |  | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 113 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | // ARM Instruction Predicate Definitions. | 
|  | 115 | // | 
| Anton Korobeynikov | 409105f | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 116 | def HasV5T    : Predicate<"Subtarget->hasV5TOps()">; | 
|  | 117 | def HasV5TE   : Predicate<"Subtarget->hasV5TEOps()">; | 
|  | 118 | def HasV6     : Predicate<"Subtarget->hasV6Ops()">; | 
| Evan Cheng | e63b0e6 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 119 | def HasV6T2   : Predicate<"Subtarget->hasV6T2Ops()">; | 
| Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 120 | def NoV6T2    : Predicate<"!Subtarget->hasV6T2Ops()">; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 121 | def HasV7     : Predicate<"Subtarget->hasV7Ops()">; | 
|  | 122 | def HasVFP2   : Predicate<"Subtarget->hasVFP2()">; | 
|  | 123 | def HasVFP3   : Predicate<"Subtarget->hasVFP3()">; | 
|  | 124 | def HasNEON   : Predicate<"Subtarget->hasNEON()">; | 
| David Goodwin | 3b9c52c | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 125 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; | 
|  | 126 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; | 
| Anton Korobeynikov | 409105f | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 127 | def IsThumb   : Predicate<"Subtarget->isThumb()">; | 
| Evan Cheng | 431cf56 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 128 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; | 
| Evan Cheng | 2c450d3 | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 129 | def IsThumb2  : Predicate<"Subtarget->isThumb2()">; | 
| Anton Korobeynikov | 409105f | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 130 | def IsARM     : Predicate<"!Subtarget->isThumb()">; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 131 | def IsDarwin    : Predicate<"Subtarget->isTargetDarwin()">; | 
|  | 132 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 133 |  | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 134 | // FIXME: Eventually this will be just "hasV6T2Ops". | 
|  | 135 | def UseMovt   : Predicate<"Subtarget->useMovt()">; | 
|  | 136 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; | 
|  | 137 |  | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 138 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 139 | // ARM Flag Definitions. | 
|  | 140 |  | 
|  | 141 | class RegConstraint<string C> { | 
|  | 142 | string Constraints = C; | 
|  | 143 | } | 
|  | 144 |  | 
|  | 145 | //===----------------------------------------------------------------------===// | 
|  | 146 | //  ARM specific transformation functions and pattern fragments. | 
|  | 147 | // | 
|  | 148 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 149 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for | 
|  | 150 | // so_imm_neg def below. | 
|  | 151 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 152 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 153 | }]>; | 
|  | 154 |  | 
|  | 155 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for | 
|  | 156 | // so_imm_not def below. | 
|  | 157 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 158 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | }]>; | 
|  | 160 |  | 
|  | 161 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. | 
|  | 162 | def rot_imm : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 163 | int32_t v = (int32_t)N->getZExtValue(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 164 | return v == 8 || v == 16 || v == 24; | 
|  | 165 | }]>; | 
|  | 166 |  | 
|  | 167 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. | 
|  | 168 | def imm1_15 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 169 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 170 | }]>; | 
|  | 171 |  | 
|  | 172 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. | 
|  | 173 | def imm16_31 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 174 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | }]>; | 
|  | 176 |  | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 177 | def so_imm_neg : | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 178 | PatLeaf<(imm), [{ | 
|  | 179 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; | 
|  | 180 | }], so_imm_neg_XFORM>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 181 |  | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 182 | def so_imm_not : | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 183 | PatLeaf<(imm), [{ | 
|  | 184 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; | 
|  | 185 | }], so_imm_not_XFORM>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 186 |  | 
|  | 187 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. | 
|  | 188 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 189 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | }]>; | 
|  | 191 |  | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 192 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield | 
|  | 193 | /// e.g., 0xf000ffff | 
|  | 194 | def bf_inv_mask_imm : Operand<i32>, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 195 | PatLeaf<(imm), [{ | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 196 | uint32_t v = (uint32_t)N->getZExtValue(); | 
|  | 197 | if (v == 0xffffffff) | 
|  | 198 | return 0; | 
| David Goodwin | 72b80ac | 2009-07-14 00:57:56 +0000 | [diff] [blame] | 199 | // there can be 1's on either or both "outsides", all the "inside" | 
|  | 200 | // bits must be 0's | 
|  | 201 | unsigned int lsb = 0, msb = 31; | 
|  | 202 | while (v & (1 << msb)) --msb; | 
|  | 203 | while (v & (1 << lsb)) ++lsb; | 
|  | 204 | for (unsigned int i = lsb; i <= msb; ++i) { | 
|  | 205 | if (v & (1 << i)) | 
|  | 206 | return 0; | 
|  | 207 | } | 
|  | 208 | return 1; | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 209 | }] > { | 
|  | 210 | let PrintMethod = "printBitfieldInvMaskImmOperand"; | 
|  | 211 | } | 
|  | 212 |  | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 213 | /// Split a 32-bit immediate into two 16 bit parts. | 
|  | 214 | def lo16 : SDNodeXForm<imm, [{ | 
|  | 215 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff, | 
|  | 216 | MVT::i32); | 
|  | 217 | }]>; | 
|  | 218 |  | 
|  | 219 | def hi16 : SDNodeXForm<imm, [{ | 
|  | 220 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); | 
|  | 221 | }]>; | 
|  | 222 |  | 
|  | 223 | def lo16AllZero : PatLeaf<(i32 imm), [{ | 
|  | 224 | // Returns true if all low 16-bits are 0. | 
|  | 225 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 226 | }], hi16>; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 227 |  | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 228 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 229 | /// [0.65535]. | 
|  | 230 | def imm0_65535 : PatLeaf<(i32 imm), [{ | 
|  | 231 | return (uint32_t)N->getZExtValue() < 65536; | 
|  | 232 | }]>; | 
|  | 233 |  | 
| Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 234 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; | 
|  | 235 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 |  | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 237 | /// adde and sube predicates - True based on whether the carry flag output | 
|  | 238 | /// will be needed or not. | 
|  | 239 | def adde_dead_carry : | 
|  | 240 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), | 
|  | 241 | [{return !N->hasAnyUseOfValue(1);}]>; | 
|  | 242 | def sube_dead_carry : | 
|  | 243 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), | 
|  | 244 | [{return !N->hasAnyUseOfValue(1);}]>; | 
|  | 245 | def adde_live_carry : | 
|  | 246 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), | 
|  | 247 | [{return N->hasAnyUseOfValue(1);}]>; | 
|  | 248 | def sube_live_carry : | 
|  | 249 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), | 
|  | 250 | [{return N->hasAnyUseOfValue(1);}]>; | 
|  | 251 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 252 | //===----------------------------------------------------------------------===// | 
|  | 253 | // Operand Definitions. | 
|  | 254 | // | 
|  | 255 |  | 
|  | 256 | // Branch target. | 
|  | 257 | def brtarget : Operand<OtherVT>; | 
|  | 258 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 259 | // A list of registers separated by comma. Used by load/store multiple. | 
|  | 260 | def reglist : Operand<i32> { | 
|  | 261 | let PrintMethod = "printRegisterList"; | 
|  | 262 | } | 
|  | 263 |  | 
|  | 264 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. | 
|  | 265 | def cpinst_operand : Operand<i32> { | 
|  | 266 | let PrintMethod = "printCPInstOperand"; | 
|  | 267 | } | 
|  | 268 |  | 
|  | 269 | def jtblock_operand : Operand<i32> { | 
|  | 270 | let PrintMethod = "printJTBlockOperand"; | 
|  | 271 | } | 
| Evan Cheng | f3a1fce | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 272 | def jt2block_operand : Operand<i32> { | 
|  | 273 | let PrintMethod = "printJT2BlockOperand"; | 
|  | 274 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 275 |  | 
|  | 276 | // Local PC labels. | 
|  | 277 | def pclabel : Operand<i32> { | 
|  | 278 | let PrintMethod = "printPCLabel"; | 
|  | 279 | } | 
|  | 280 |  | 
|  | 281 | // shifter_operand operands: so_reg and so_imm. | 
|  | 282 | def so_reg : Operand<i32>,    // reg reg imm | 
|  | 283 | ComplexPattern<i32, 3, "SelectShifterOperandReg", | 
|  | 284 | [shl,srl,sra,rotr]> { | 
|  | 285 | let PrintMethod = "printSORegOperand"; | 
|  | 286 | let MIOperandInfo = (ops GPR, GPR, i32imm); | 
|  | 287 | } | 
|  | 288 |  | 
|  | 289 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an | 
|  | 290 | // 8-bit immediate rotated by an arbitrary number of bits.  so_imm values are | 
|  | 291 | // represented in the imm field in the same 12-bit form that they are encoded | 
|  | 292 | // into so_imm instructions: the 8-bit immediate is the least significant bits | 
|  | 293 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. | 
|  | 294 | def so_imm : Operand<i32>, | 
| Evan Cheng | e3a53c4 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 295 | PatLeaf<(imm), [{ | 
|  | 296 | return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; | 
|  | 297 | }]> { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | let PrintMethod = "printSOImmOperand"; | 
|  | 299 | } | 
|  | 300 |  | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 301 | // Break so_imm's up into two pieces.  This handles immediates with up to 16 | 
|  | 302 | // bits set in them.  This uses so_imm2part to match and so_imm2part_[12] to | 
|  | 303 | // get the first/second pieces. | 
|  | 304 | def so_imm2part : Operand<i32>, | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 305 | PatLeaf<(imm), [{ | 
|  | 306 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); | 
|  | 307 | }]> { | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 308 | let PrintMethod = "printSOImm2PartOperand"; | 
|  | 309 | } | 
|  | 310 |  | 
|  | 311 | def so_imm2part_1 : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 312 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 313 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 314 | }]>; | 
|  | 315 |  | 
|  | 316 | def so_imm2part_2 : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 317 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 318 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 319 | }]>; | 
|  | 320 |  | 
| Jim Grosbach | 04c0e76 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 321 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ | 
|  | 322 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); | 
|  | 323 | }]> { | 
|  | 324 | let PrintMethod = "printSOImm2PartOperand"; | 
|  | 325 | } | 
|  | 326 |  | 
|  | 327 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ | 
|  | 328 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); | 
|  | 329 | return CurDAG->getTargetConstant(V, MVT::i32); | 
|  | 330 | }]>; | 
|  | 331 |  | 
|  | 332 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ | 
|  | 333 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); | 
|  | 334 | return CurDAG->getTargetConstant(V, MVT::i32); | 
|  | 335 | }]>; | 
|  | 336 |  | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 337 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. | 
|  | 338 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ | 
|  | 339 | return (int32_t)N->getZExtValue() < 32; | 
|  | 340 | }]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 |  | 
|  | 342 | // Define ARM specific addressing modes. | 
|  | 343 |  | 
|  | 344 | // addrmode2 := reg +/- reg shop imm | 
|  | 345 | // addrmode2 := reg +/- imm12 | 
|  | 346 | // | 
|  | 347 | def addrmode2 : Operand<i32>, | 
|  | 348 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { | 
|  | 349 | let PrintMethod = "printAddrMode2Operand"; | 
|  | 350 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); | 
|  | 351 | } | 
|  | 352 |  | 
|  | 353 | def am2offset : Operand<i32>, | 
|  | 354 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { | 
|  | 355 | let PrintMethod = "printAddrMode2OffsetOperand"; | 
|  | 356 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 357 | } | 
|  | 358 |  | 
|  | 359 | // addrmode3 := reg +/- reg | 
|  | 360 | // addrmode3 := reg +/- imm8 | 
|  | 361 | // | 
|  | 362 | def addrmode3 : Operand<i32>, | 
|  | 363 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { | 
|  | 364 | let PrintMethod = "printAddrMode3Operand"; | 
|  | 365 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); | 
|  | 366 | } | 
|  | 367 |  | 
|  | 368 | def am3offset : Operand<i32>, | 
|  | 369 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { | 
|  | 370 | let PrintMethod = "printAddrMode3OffsetOperand"; | 
|  | 371 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 372 | } | 
|  | 373 |  | 
|  | 374 | // addrmode4 := reg, <mode|W> | 
|  | 375 | // | 
|  | 376 | def addrmode4 : Operand<i32>, | 
| Anton Korobeynikov | 887d05c | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 377 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 378 | let PrintMethod = "printAddrMode4Operand"; | 
|  | 379 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 380 | } | 
|  | 381 |  | 
|  | 382 | // addrmode5 := reg +/- imm8*4 | 
|  | 383 | // | 
|  | 384 | def addrmode5 : Operand<i32>, | 
|  | 385 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { | 
|  | 386 | let PrintMethod = "printAddrMode5Operand"; | 
|  | 387 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 388 | } | 
|  | 389 |  | 
| Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 390 | // addrmode6 := reg with optional writeback | 
|  | 391 | // | 
|  | 392 | def addrmode6 : Operand<i32>, | 
| Jim Grosbach | d1d002a | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 393 | ComplexPattern<i32, 4, "SelectAddrMode6", []> { | 
| Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 394 | let PrintMethod = "printAddrMode6Operand"; | 
| Jim Grosbach | d1d002a | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 395 | let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm); | 
| Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 396 | } | 
|  | 397 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 398 | // addrmodepc := pc + reg | 
|  | 399 | // | 
|  | 400 | def addrmodepc : Operand<i32>, | 
|  | 401 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { | 
|  | 402 | let PrintMethod = "printAddrModePCOperand"; | 
|  | 403 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 404 | } | 
|  | 405 |  | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 406 | def nohash_imm : Operand<i32> { | 
|  | 407 | let PrintMethod = "printNoHashImmediate"; | 
| Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 408 | } | 
|  | 409 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 410 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 411 |  | 
| Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 412 | include "ARMInstrFormats.td" | 
| Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 413 |  | 
|  | 414 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 415 | // Multiclass helpers... | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 416 | // | 
|  | 417 |  | 
| Evan Cheng | 9f717af | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 418 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | /// binop that produces a value. | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 420 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode, | 
|  | 421 | bit Commutable = 0> { | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 422 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 423 | IIC_iALUi, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 424 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { | 
|  | 425 | let Inst{25} = 1; | 
|  | 426 | } | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 427 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 428 | IIC_iALUr, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 429 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 430 | let Inst{11-4} = 0b00000000; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 431 | let Inst{25} = 0; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 432 | let isCommutable = Commutable; | 
|  | 433 | } | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 434 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 435 | IIC_iALUsr, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 436 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { | 
|  | 437 | let Inst{25} = 0; | 
|  | 438 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 439 | } | 
|  | 440 |  | 
| Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 441 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the | 
| Bob Wilson | dc7d1ce | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 442 | /// instruction modifies the CPSR register. | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 443 | let Defs = [CPSR] in { | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 444 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode, | 
|  | 445 | bit Commutable = 0> { | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 446 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 447 | IIC_iALUi, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 448 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 449 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 450 | let Inst{25} = 1; | 
|  | 451 | } | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 452 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 453 | IIC_iALUr, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 454 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { | 
|  | 455 | let isCommutable = Commutable; | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 456 | let Inst{11-4} = 0b00000000; | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 457 | let Inst{20} = 1; | 
| Bob Wilson | 0bc673d | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 458 | let Inst{25} = 0; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 459 | } | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 460 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 461 | IIC_iALUsr, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 462 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 463 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 464 | let Inst{25} = 0; | 
|  | 465 | } | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 466 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 467 | } | 
|  | 468 |  | 
|  | 469 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 470 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 471 | /// a explicit result, only implicitly set CPSR. | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 472 | let Defs = [CPSR] in { | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 473 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode, | 
|  | 474 | bit Commutable = 0> { | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 475 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 476 | opc, "\t$a, $b", | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 477 | [(opnode GPR:$a, so_imm:$b)]> { | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 478 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 479 | let Inst{25} = 1; | 
|  | 480 | } | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 481 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 482 | opc, "\t$a, $b", | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 483 | [(opnode GPR:$a, GPR:$b)]> { | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 484 | let Inst{11-4} = 0b00000000; | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 485 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 486 | let Inst{25} = 0; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 487 | let isCommutable = Commutable; | 
|  | 488 | } | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 489 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 490 | opc, "\t$a, $b", | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 491 | [(opnode GPR:$a, so_reg:$b)]> { | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 492 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 493 | let Inst{25} = 0; | 
|  | 494 | } | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 495 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 496 | } | 
|  | 497 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 498 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a | 
|  | 499 | /// register and one whose operand is a register rotated by 8/16/24. | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 500 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. | 
|  | 501 | multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> { | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 502 | def r     : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 503 | IIC_iUNAr, opc, "\t$dst, $src", | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 504 | [(set GPR:$dst, (opnode GPR:$src))]>, | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 505 | Requires<[IsARM, HasV6]> { | 
| Johnny Chen | df5dcda | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 506 | let Inst{11-10} = 0b00; | 
|  | 507 | let Inst{19-16} = 0b1111; | 
|  | 508 | } | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 509 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 510 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 511 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>, | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 512 | Requires<[IsARM, HasV6]> { | 
| Johnny Chen | df5dcda | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 513 | let Inst{19-16} = 0b1111; | 
|  | 514 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | } | 
|  | 516 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 517 | multiclass AI_unary_rrot_np<bits<8> opcod, string opc> { | 
|  | 518 | def r     : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), | 
|  | 519 | IIC_iUNAr, opc, "\t$dst, $src", | 
|  | 520 | [/* For disassembly only; pattern left blank */]>, | 
|  | 521 | Requires<[IsARM, HasV6]> { | 
|  | 522 | let Inst{11-10} = 0b00; | 
|  | 523 | let Inst{19-16} = 0b1111; | 
|  | 524 | } | 
|  | 525 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), | 
|  | 526 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", | 
|  | 527 | [/* For disassembly only; pattern left blank */]>, | 
|  | 528 | Requires<[IsARM, HasV6]> { | 
|  | 529 | let Inst{19-16} = 0b1111; | 
|  | 530 | } | 
|  | 531 | } | 
|  | 532 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 533 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a | 
|  | 534 | /// register and one whose operand is a register rotated by 8/16/24. | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 535 | multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> { | 
|  | 536 | def rr     : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 537 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 538 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, | 
| Johnny Chen | df5dcda | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 539 | Requires<[IsARM, HasV6]> { | 
|  | 540 | let Inst{11-10} = 0b00; | 
|  | 541 | } | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 542 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, | 
|  | 543 | i32imm:$rot), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 544 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 545 | [(set GPR:$dst, (opnode GPR:$LHS, | 
|  | 546 | (rotr GPR:$RHS, rot_imm:$rot)))]>, | 
|  | 547 | Requires<[IsARM, HasV6]>; | 
|  | 548 | } | 
|  | 549 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 550 | // For disassembly only. | 
|  | 551 | multiclass AI_bin_rrot_np<bits<8> opcod, string opc> { | 
|  | 552 | def rr     : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), | 
|  | 553 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", | 
|  | 554 | [/* For disassembly only; pattern left blank */]>, | 
|  | 555 | Requires<[IsARM, HasV6]> { | 
|  | 556 | let Inst{11-10} = 0b00; | 
|  | 557 | } | 
|  | 558 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, | 
|  | 559 | i32imm:$rot), | 
|  | 560 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", | 
|  | 561 | [/* For disassembly only; pattern left blank */]>, | 
|  | 562 | Requires<[IsARM, HasV6]>; | 
|  | 563 | } | 
|  | 564 |  | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 565 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. | 
|  | 566 | let Uses = [CPSR] in { | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 567 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, | 
|  | 568 | bit Commutable = 0> { | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 569 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 570 | DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 571 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 572 | Requires<[IsARM]> { | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 573 | let Inst{25} = 1; | 
|  | 574 | } | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 575 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 576 | DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 577 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 578 | Requires<[IsARM]> { | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 579 | let isCommutable = Commutable; | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 580 | let Inst{11-4} = 0b00000000; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 581 | let Inst{25} = 0; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 582 | } | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 583 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 584 | DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b", | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 585 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 586 | Requires<[IsARM]> { | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 587 | let Inst{25} = 0; | 
|  | 588 | } | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 589 | } | 
|  | 590 | // Carry setting variants | 
|  | 591 | let Defs = [CPSR] in { | 
|  | 592 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, | 
|  | 593 | bit Commutable = 0> { | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 594 | def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 595 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"), | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 596 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 597 | Requires<[IsARM]> { | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 598 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 599 | let Inst{25} = 1; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 600 | } | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 601 | def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 602 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"), | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 603 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 604 | Requires<[IsARM]> { | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 605 | let Inst{11-4} = 0b00000000; | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 606 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 607 | let Inst{25} = 0; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 608 | } | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 609 | def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 610 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"), | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 611 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 612 | Requires<[IsARM]> { | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 613 | let Inst{20} = 1; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 614 | let Inst{25} = 0; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 615 | } | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 616 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 617 | } | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 618 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 619 |  | 
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 620 | //===----------------------------------------------------------------------===// | 
|  | 621 | // Instructions | 
|  | 622 | //===----------------------------------------------------------------------===// | 
|  | 623 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 624 | //===----------------------------------------------------------------------===// | 
|  | 625 | //  Miscellaneous Instructions. | 
|  | 626 | // | 
| Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 627 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 628 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in | 
|  | 629 | /// the function.  The first operand is the ID# for this instruction, the second | 
|  | 630 | /// is the index into the MachineConstantPool that this is, the third is the | 
|  | 631 | /// size in bytes of this constant pool entry. | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 632 | let neverHasSideEffects = 1, isNotDuplicable = 1 in | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 633 | def CONSTPOOL_ENTRY : | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 634 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 635 | i32imm:$size), NoItinerary, | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 636 | "${instid:label} ${cpidx:cpentry}", []>; | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 637 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 638 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 639 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 640 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 641 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 642 | def ADJCALLSTACKUP : | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 643 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, | 
| Bill Wendling | f359fed | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 644 | "@ ADJCALLSTACKUP $amt1", | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 645 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; | 
| Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 646 |  | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 647 | def ADJCALLSTACKDOWN : | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 648 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 649 | "@ ADJCALLSTACKDOWN $amt", | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 650 | [(ARMcallseq_start timm:$amt)]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 651 | } | 
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 652 |  | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 653 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", | 
| Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 654 | [/* For disassembly only; pattern left blank */]>, | 
|  | 655 | Requires<[IsARM, HasV6T2]> { | 
|  | 656 | let Inst{27-16} = 0b001100100000; | 
|  | 657 | let Inst{7-0} = 0b00000000; | 
|  | 658 | } | 
|  | 659 |  | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 660 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", | 
|  | 661 | [/* For disassembly only; pattern left blank */]>, | 
|  | 662 | Requires<[IsARM, HasV6T2]> { | 
|  | 663 | let Inst{27-16} = 0b001100100000; | 
|  | 664 | let Inst{7-0} = 0b00000001; | 
|  | 665 | } | 
|  | 666 |  | 
|  | 667 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", | 
|  | 668 | [/* For disassembly only; pattern left blank */]>, | 
|  | 669 | Requires<[IsARM, HasV6T2]> { | 
|  | 670 | let Inst{27-16} = 0b001100100000; | 
|  | 671 | let Inst{7-0} = 0b00000010; | 
|  | 672 | } | 
|  | 673 |  | 
|  | 674 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", | 
|  | 675 | [/* For disassembly only; pattern left blank */]>, | 
|  | 676 | Requires<[IsARM, HasV6T2]> { | 
|  | 677 | let Inst{27-16} = 0b001100100000; | 
|  | 678 | let Inst{7-0} = 0b00000011; | 
|  | 679 | } | 
|  | 680 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 681 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", | 
|  | 682 | "\t$dst, $a, $b", | 
|  | 683 | [/* For disassembly only; pattern left blank */]>, | 
|  | 684 | Requires<[IsARM, HasV6]> { | 
|  | 685 | let Inst{27-20} = 0b01101000; | 
|  | 686 | let Inst{7-4} = 0b1011; | 
|  | 687 | } | 
|  | 688 |  | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 689 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", | 
|  | 690 | [/* For disassembly only; pattern left blank */]>, | 
|  | 691 | Requires<[IsARM, HasV6T2]> { | 
|  | 692 | let Inst{27-16} = 0b001100100000; | 
|  | 693 | let Inst{7-0} = 0b00000100; | 
|  | 694 | } | 
|  | 695 |  | 
| Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 696 | // The i32imm operand $val can be used by a debugger to store more information | 
|  | 697 | // about the breakpoint. | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 698 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", | 
| Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 699 | [/* For disassembly only; pattern left blank */]>, | 
|  | 700 | Requires<[IsARM]> { | 
|  | 701 | let Inst{27-20} = 0b00010010; | 
|  | 702 | let Inst{7-4} = 0b0111; | 
|  | 703 | } | 
|  | 704 |  | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 705 | // Change Processor State is a system instruction -- for disassembly only. | 
|  | 706 | // The singleton $opt operand contains the following information: | 
|  | 707 | // opt{4-0} = mode from Inst{4-0} | 
|  | 708 | // opt{5} = changemode from Inst{17} | 
|  | 709 | // opt{8-6} = AIF from Inst{8-6} | 
|  | 710 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 711 | def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}", | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 712 | [/* For disassembly only; pattern left blank */]>, | 
|  | 713 | Requires<[IsARM]> { | 
|  | 714 | let Inst{31-28} = 0b1111; | 
|  | 715 | let Inst{27-20} = 0b00010000; | 
|  | 716 | let Inst{16} = 0; | 
|  | 717 | let Inst{5} = 0; | 
|  | 718 | } | 
|  | 719 |  | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 720 | // Preload signals the memory system of possible future data/instruction access. | 
|  | 721 | // These are for disassembly only. | 
|  | 722 | multiclass APreLoad<bit data, bit read, string opc> { | 
|  | 723 |  | 
|  | 724 | def i : AXI<(outs), (ins GPR:$base, i32imm:$imm), MiscFrm, NoItinerary, | 
|  | 725 | !strconcat(opc, "\t[$base, $imm]"), []> { | 
|  | 726 | let Inst{31-26} = 0b111101; | 
|  | 727 | let Inst{25} = 0; // 0 for immediate form | 
|  | 728 | let Inst{24} = data; | 
|  | 729 | let Inst{22} = read; | 
|  | 730 | let Inst{21-20} = 0b01; | 
|  | 731 | } | 
|  | 732 |  | 
|  | 733 | def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary, | 
|  | 734 | !strconcat(opc, "\t$addr"), []> { | 
|  | 735 | let Inst{31-26} = 0b111101; | 
|  | 736 | let Inst{25} = 1; // 1 for register form | 
|  | 737 | let Inst{24} = data; | 
|  | 738 | let Inst{22} = read; | 
|  | 739 | let Inst{21-20} = 0b01; | 
|  | 740 | let Inst{4} = 0; | 
|  | 741 | } | 
|  | 742 | } | 
|  | 743 |  | 
|  | 744 | defm PLD  : APreLoad<1, 1, "pld">; | 
|  | 745 | defm PLDW : APreLoad<1, 0, "pldw">; | 
|  | 746 | defm PLI  : APreLoad<0, 1, "pli">; | 
|  | 747 |  | 
| Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 748 | def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe", | 
|  | 749 | [/* For disassembly only; pattern left blank */]>, | 
|  | 750 | Requires<[IsARM]> { | 
|  | 751 | let Inst{31-28} = 0b1111; | 
|  | 752 | let Inst{27-20} = 0b00010000; | 
|  | 753 | let Inst{16} = 1; | 
|  | 754 | let Inst{9} = 1; | 
|  | 755 | let Inst{7-4} = 0b0000; | 
|  | 756 | } | 
|  | 757 |  | 
|  | 758 | def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle", | 
|  | 759 | [/* For disassembly only; pattern left blank */]>, | 
|  | 760 | Requires<[IsARM]> { | 
|  | 761 | let Inst{31-28} = 0b1111; | 
|  | 762 | let Inst{27-20} = 0b00010000; | 
|  | 763 | let Inst{16} = 1; | 
|  | 764 | let Inst{9} = 0; | 
|  | 765 | let Inst{7-4} = 0b0000; | 
|  | 766 | } | 
|  | 767 |  | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 768 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", | 
| Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 769 | [/* For disassembly only; pattern left blank */]>, | 
|  | 770 | Requires<[IsARM, HasV7]> { | 
|  | 771 | let Inst{27-16} = 0b001100100000; | 
|  | 772 | let Inst{7-4} = 0b1111; | 
|  | 773 | } | 
|  | 774 |  | 
| Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 775 | // A5.4 Permanently UNDEFINED instructions. | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 776 | def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "", | 
| Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 777 | [/* For disassembly only; pattern left blank */]>, | 
|  | 778 | Requires<[IsARM]> { | 
|  | 779 | let Inst{27-25} = 0b011; | 
|  | 780 | let Inst{24-20} = 0b11111; | 
|  | 781 | let Inst{7-5} = 0b111; | 
|  | 782 | let Inst{4} = 0b1; | 
|  | 783 | } | 
|  | 784 |  | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 785 | // Address computation and loads and stores in PIC mode. | 
| Evan Cheng | a7ca624 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 786 | let isNotDuplicable = 1 in { | 
| Evan Cheng | 8fce66a | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 787 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 788 | Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a", | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 789 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 790 |  | 
| Evan Cheng | 7250120 | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 791 | let AddedComplexity = 10 in { | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 792 | def PICLDR  : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 793 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 794 | [(set GPR:$dst, (load addrmodepc:$addr))]>; | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 795 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 796 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), | 
| Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 797 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr", | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 798 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; | 
|  | 799 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 800 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), | 
| Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 801 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr", | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 802 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; | 
|  | 803 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 804 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), | 
| Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 805 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr", | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 806 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; | 
|  | 807 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 808 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), | 
| Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 809 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr", | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 810 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; | 
|  | 811 | } | 
| Chris Lattner | f4d55ec | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 812 | let AddedComplexity = 10 in { | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 813 | def PICSTR  : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 814 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr", | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 815 | [(store GPR:$src, addrmodepc:$addr)]>; | 
|  | 816 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 817 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), | 
| Bob Wilson | 9dea05d | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 818 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr", | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 819 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; | 
|  | 820 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 821 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), | 
| Bob Wilson | 9dea05d | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 822 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr", | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 823 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; | 
|  | 824 | } | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 825 | } // isNotDuplicable = 1 | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 826 |  | 
| Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 827 |  | 
|  | 828 | // LEApcrel - Load a pc-relative address into a register without offending the | 
|  | 829 | // assembler. | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 830 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 831 | Pseudo, IIC_iALUi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 832 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(", | 
|  | 833 | "${:private}PCRELL${:uid}+8))\n"), | 
|  | 834 | !strconcat("${:private}PCRELL${:uid}:\n\t", | 
|  | 835 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), | 
| Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 836 | []>; | 
|  | 837 |  | 
| Evan Cheng | 4c048fe | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 838 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 839 | (ins i32imm:$label, nohash_imm:$id, pred:$p), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 840 | Pseudo, IIC_iALUi, | 
| Evan Cheng | e270d4a | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 841 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, " | 
| Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 842 | "(${label}_${id}-(", | 
| Evan Cheng | e270d4a | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 843 | "${:private}PCRELL${:uid}+8))\n"), | 
|  | 844 | !strconcat("${:private}PCRELL${:uid}:\n\t", | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 845 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 846 | []> { | 
|  | 847 | let Inst{25} = 1; | 
|  | 848 | } | 
| Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 849 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 850 | //===----------------------------------------------------------------------===// | 
|  | 851 | //  Control Flow Instructions. | 
|  | 852 | // | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 853 |  | 
| Jim Grosbach | bcad0c8 | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 854 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 855 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 856 | "bx", "\tlr", [(ARMretflag)]> { | 
| Johnny Chen | 18183b6 | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 857 | let Inst{3-0}   = 0b1110; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 858 | let Inst{7-4}   = 0b0001; | 
|  | 859 | let Inst{19-8}  = 0b111111111111; | 
|  | 860 | let Inst{27-20} = 0b00010010; | 
| Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 861 | } | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 862 |  | 
| Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 863 | // Indirect branches | 
|  | 864 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 865 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", | 
| Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 866 | [(brind GPR:$dst)]> { | 
|  | 867 | let Inst{7-4}   = 0b0001; | 
|  | 868 | let Inst{19-8}  = 0b111111111111; | 
|  | 869 | let Inst{27-20} = 0b00010010; | 
| Johnny Chen | 18183b6 | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 870 | let Inst{31-28} = 0b1110; | 
| Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 871 | } | 
|  | 872 | } | 
|  | 873 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 874 | // FIXME: remove when we have a way to marking a MI with these properties. | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 875 | // FIXME: Should pc be an implicit operand like PICADD, etc? | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 876 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 877 | hasExtraDefRegAllocReq = 1 in | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 878 | def LDM_RET : AXI4ld<(outs), | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 879 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 880 | LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 881 | []>; | 
| Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 882 |  | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 883 | // On non-Darwin platforms R9 is callee-saved. | 
| David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 884 | let isCall = 1, | 
| Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 885 | Defs = [R0,  R1,  R2,  R3,  R12, LR, | 
|  | 886 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 887 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 888 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 889 | def BL  : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 890 | IIC_Br, "bl\t${func:call}", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 891 | [(ARMcall tglobaladdr:$func)]>, | 
| Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 892 | Requires<[IsARM, IsNotDarwin]> { | 
|  | 893 | let Inst{31-28} = 0b1110; | 
|  | 894 | } | 
| Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 895 |  | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 896 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 897 | IIC_Br, "bl", "\t${func:call}", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 898 | [(ARMcall_pred tglobaladdr:$func)]>, | 
|  | 899 | Requires<[IsARM, IsNotDarwin]>; | 
| Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 900 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 901 | // ARMv5T and above | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 902 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 903 | IIC_Br, "blx\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 904 | [(ARMcall GPR:$func)]>, | 
|  | 905 | Requires<[IsARM, HasV5T, IsNotDarwin]> { | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 906 | let Inst{7-4}   = 0b0011; | 
|  | 907 | let Inst{19-8}  = 0b111111111111; | 
|  | 908 | let Inst{27-20} = 0b00010010; | 
| Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 909 | } | 
|  | 910 |  | 
| Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 911 | // ARMv4T | 
| Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 912 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. | 
|  | 913 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 914 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", | 
| Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 915 | [(ARMcall_nolink tGPR:$func)]>, | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 916 | Requires<[IsARM, IsNotDarwin]> { | 
| Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 917 | let Inst{7-4}   = 0b0001; | 
|  | 918 | let Inst{19-8}  = 0b111111111111; | 
|  | 919 | let Inst{27-20} = 0b00010010; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 920 | } | 
|  | 921 | } | 
|  | 922 |  | 
|  | 923 | // On Darwin R9 is call-clobbered. | 
| David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 924 | let isCall = 1, | 
| Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 925 | Defs = [R0,  R1,  R2,  R3,  R9,  R12, LR, | 
|  | 926 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 927 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 928 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 929 | def BLr9  : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 930 | IIC_Br, "bl\t${func:call}", | 
| Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 931 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { | 
|  | 932 | let Inst{31-28} = 0b1110; | 
|  | 933 | } | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 934 |  | 
|  | 935 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 936 | IIC_Br, "bl", "\t${func:call}", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 937 | [(ARMcall_pred tglobaladdr:$func)]>, | 
|  | 938 | Requires<[IsARM, IsDarwin]>; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 939 |  | 
|  | 940 | // ARMv5T and above | 
|  | 941 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 942 | IIC_Br, "blx\t$func", | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 943 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { | 
|  | 944 | let Inst{7-4}   = 0b0011; | 
|  | 945 | let Inst{19-8}  = 0b111111111111; | 
|  | 946 | let Inst{27-20} = 0b00010010; | 
|  | 947 | } | 
|  | 948 |  | 
| Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 949 | // ARMv4T | 
| Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 950 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. | 
|  | 951 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 952 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", | 
| Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 953 | [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> { | 
| Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 954 | let Inst{7-4}   = 0b0001; | 
|  | 955 | let Inst{19-8}  = 0b111111111111; | 
|  | 956 | let Inst{27-20} = 0b00010010; | 
| Lauro Ramos Venancio | a88c4a7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 957 | } | 
| Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 958 | } | 
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 959 |  | 
| David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 960 | let isBranch = 1, isTerminator = 1 in { | 
| Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 961 | // B is "predicable" since it can be xformed into a Bcc. | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 962 | let isBarrier = 1 in { | 
| Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 963 | let isPredicable = 1 in | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 964 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 965 | "b\t$target", [(br bb:$target)]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 966 |  | 
| Owen Anderson | 933b5b7 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 967 | let isNotDuplicable = 1, isIndirectBranch = 1 in { | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 968 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 969 | IIC_Br, "mov\tpc, $target \n$jt", | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 970 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { | 
| Johnny Chen | bee6f16 | 2009-12-14 21:51:34 +0000 | [diff] [blame] | 971 | let Inst{11-4}  = 0b00000000; | 
| Johnny Chen | 14b25eb | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 972 | let Inst{15-12} = 0b1111; | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 973 | let Inst{20}    = 0; // S Bit | 
|  | 974 | let Inst{24-21} = 0b1101; | 
| Evan Cheng | f0080b7 | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 975 | let Inst{27-25} = 0b000; | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 976 | } | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 977 | def BR_JTm : JTI<(outs), | 
|  | 978 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 979 | IIC_Br, "ldr\tpc, $target \n$jt", | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 980 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, | 
|  | 981 | imm:$id)]> { | 
| Johnny Chen | 14b25eb | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 982 | let Inst{15-12} = 0b1111; | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 983 | let Inst{20}    = 1; // L bit | 
|  | 984 | let Inst{21}    = 0; // W bit | 
|  | 985 | let Inst{22}    = 0; // B bit | 
|  | 986 | let Inst{24}    = 1; // P bit | 
| Evan Cheng | f0080b7 | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 987 | let Inst{27-25} = 0b011; | 
| Evan Cheng | a7ca624 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 988 | } | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 989 | def BR_JTadd : JTI<(outs), | 
|  | 990 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 991 | IIC_Br, "add\tpc, $target, $idx \n$jt", | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 992 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, | 
|  | 993 | imm:$id)]> { | 
| Johnny Chen | 14b25eb | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 994 | let Inst{15-12} = 0b1111; | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 995 | let Inst{20}    = 0; // S bit | 
|  | 996 | let Inst{24-21} = 0b0100; | 
| Evan Cheng | f0080b7 | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 997 | let Inst{27-25} = 0b000; | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 998 | } | 
|  | 999 | } // isNotDuplicable = 1, isIndirectBranch = 1 | 
|  | 1000 | } // isBarrier = 1 | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1001 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1002 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1003 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1004 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1005 | IIC_Br, "b", "\t$target", | 
| Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1006 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; | 
| Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1007 | } | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1008 |  | 
| Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1009 | // Branch and Exchange Jazelle -- for disassembly only | 
|  | 1010 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", | 
|  | 1011 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1012 | let Inst{23-20} = 0b0010; | 
|  | 1013 | //let Inst{19-8} = 0xfff; | 
|  | 1014 | let Inst{7-4} = 0b0010; | 
|  | 1015 | } | 
|  | 1016 |  | 
| Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1017 | // Secure Monitor Call is a system instruction -- for disassembly only | 
|  | 1018 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", | 
|  | 1019 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1020 | let Inst{23-20} = 0b0110; | 
|  | 1021 | let Inst{7-4} = 0b0111; | 
|  | 1022 | } | 
|  | 1023 |  | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1024 | // Supervisor Call (Software Interrupt) -- for disassembly only | 
| Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1025 | let isCall = 1 in { | 
|  | 1026 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", | 
|  | 1027 | [/* For disassembly only; pattern left blank */]>; | 
|  | 1028 | } | 
|  | 1029 |  | 
| Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1030 | // Store Return State is a system instruction -- for disassembly only | 
| Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1031 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), | 
|  | 1032 | NoItinerary, "srs${addr:submode}\tsp!, $mode", | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1033 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1034 | let Inst{31-28} = 0b1111; | 
|  | 1035 | let Inst{22-20} = 0b110; // W = 1 | 
|  | 1036 | } | 
|  | 1037 |  | 
|  | 1038 | def SRS  : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), | 
|  | 1039 | NoItinerary, "srs${addr:submode}\tsp, $mode", | 
|  | 1040 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1041 | let Inst{31-28} = 0b1111; | 
|  | 1042 | let Inst{22-20} = 0b100; // W = 0 | 
|  | 1043 | } | 
|  | 1044 |  | 
| Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1045 | // Return From Exception is a system instruction -- for disassembly only | 
|  | 1046 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), | 
|  | 1047 | NoItinerary, "rfe${addr:submode}\t$base!", | 
|  | 1048 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1049 | let Inst{31-28} = 0b1111; | 
|  | 1050 | let Inst{22-20} = 0b011; // W = 1 | 
|  | 1051 | } | 
|  | 1052 |  | 
|  | 1053 | def RFE  : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), | 
|  | 1054 | NoItinerary, "rfe${addr:submode}\t$base", | 
|  | 1055 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1056 | let Inst{31-28} = 0b1111; | 
|  | 1057 | let Inst{22-20} = 0b001; // W = 0 | 
|  | 1058 | } | 
|  | 1059 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1060 | //===----------------------------------------------------------------------===// | 
|  | 1061 | //  Load / store Instructions. | 
|  | 1062 | // | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1063 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1064 | // Load | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1065 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1066 | def LDR  : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1067 | "ldr", "\t$dst, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1068 | [(set GPR:$dst, (load addrmode2:$addr))]>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1069 |  | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1070 | // Special LDR for loads from non-pc-relative constpools. | 
| Evan Cheng | bdb43a9 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 1071 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, | 
|  | 1072 | mayHaveSideEffects = 1  in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1073 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1074 | "ldr", "\t$dst, $addr", []>; | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1075 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1076 | // Loads with zero extension | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1077 | def LDRH  : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1078 | IIC_iLoadr, "ldrh", "\t$dst, $addr", | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1079 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1080 |  | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1081 | def LDRB  : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1082 | IIC_iLoadr, "ldrb", "\t$dst, $addr", | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1083 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1084 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1085 | // Loads with sign extension | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1086 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1087 | IIC_iLoadr, "ldrsh", "\t$dst, $addr", | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1088 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1089 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1090 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1091 | IIC_iLoadr, "ldrsb", "\t$dst, $addr", | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1092 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; | 
| Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1093 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1094 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1095 | // Load doubleword | 
| Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1096 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1097 | IIC_iLoadr, "ldrd", "\t$dst1, $addr", | 
| Misha Brukman | 209baa5 | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1098 | []>, Requires<[IsARM, HasV5TE]>; | 
| Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1099 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1100 | // Indexed loads | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1101 | def LDR_PRE  : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1102 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1103 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; | 
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1104 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1105 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1106 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1107 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; | 
| Rafael Espindola | 1bbe581 | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1108 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1109 | def LDRH_PRE  : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1110 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1111 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; | 
| Rafael Espindola | 4443c7d | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1112 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1113 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1114 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1115 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; | 
| Lauro Ramos Venancio | 7251e57 | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1116 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1117 | def LDRB_PRE  : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1118 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1119 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; | 
| Lauro Ramos Venancio | 7251e57 | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1120 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1121 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1122 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1123 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1124 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1125 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1126 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1127 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1128 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1129 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1130 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1131 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1132 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1133 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1134 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1135 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1136 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1137 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1138 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1139 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1140 |  | 
|  | 1141 | // For disassembly only | 
|  | 1142 | def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), | 
|  | 1143 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr, | 
|  | 1144 | "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>, | 
|  | 1145 | Requires<[IsARM, HasV5TE]>; | 
|  | 1146 |  | 
|  | 1147 | // For disassembly only | 
|  | 1148 | def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), | 
|  | 1149 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr, | 
|  | 1150 | "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>, | 
|  | 1151 | Requires<[IsARM, HasV5TE]>; | 
|  | 1152 |  | 
| Chris Lattner | 94de7bc | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 1153 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1154 |  | 
| Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1155 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1156 |  | 
|  | 1157 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), | 
|  | 1158 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, | 
|  | 1159 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { | 
|  | 1160 | let Inst{21} = 1; // overwrite | 
|  | 1161 | } | 
|  | 1162 |  | 
|  | 1163 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), | 
| Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1164 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, | 
|  | 1165 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { | 
|  | 1166 | let Inst{21} = 1; // overwrite | 
|  | 1167 | } | 
|  | 1168 |  | 
|  | 1169 | def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), | 
|  | 1170 | (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru, | 
|  | 1171 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { | 
|  | 1172 | let Inst{21} = 1; // overwrite | 
|  | 1173 | } | 
|  | 1174 |  | 
|  | 1175 | def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), | 
|  | 1176 | (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru, | 
|  | 1177 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { | 
|  | 1178 | let Inst{21} = 1; // overwrite | 
|  | 1179 | } | 
|  | 1180 |  | 
|  | 1181 | def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), | 
|  | 1182 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, | 
|  | 1183 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1184 | let Inst{21} = 1; // overwrite | 
|  | 1185 | } | 
|  | 1186 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1187 | // Store | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1188 | def STR  : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1189 | "str", "\t$src, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1190 | [(store GPR:$src, addrmode2:$addr)]>; | 
|  | 1191 |  | 
|  | 1192 | // Stores with truncate | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1193 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, | 
|  | 1194 | IIC_iStorer, "strh", "\t$src, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1195 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; | 
|  | 1196 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1197 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1198 | "strb", "\t$src, $addr", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1199 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; | 
|  | 1200 |  | 
|  | 1201 | // Store doubleword | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1202 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1203 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1204 | StMiscFrm, IIC_iStorer, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1205 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1206 |  | 
|  | 1207 | // Indexed stores | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1208 | def STR_PRE  : AI2stwpr<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1209 | (ins GPR:$src, GPR:$base, am2offset:$offset), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1210 | StFrm, IIC_iStoreru, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1211 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1212 | [(set GPR:$base_wb, | 
|  | 1213 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; | 
|  | 1214 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1215 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1216 | (ins GPR:$src, GPR:$base,am2offset:$offset), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1217 | StFrm, IIC_iStoreru, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1218 | "str", "\t$src, [$base], $offset", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1219 | [(set GPR:$base_wb, | 
|  | 1220 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; | 
|  | 1221 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1222 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1223 | (ins GPR:$src, GPR:$base,am3offset:$offset), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1224 | StMiscFrm, IIC_iStoreru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1225 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1226 | [(set GPR:$base_wb, | 
|  | 1227 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; | 
|  | 1228 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1229 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1230 | (ins GPR:$src, GPR:$base,am3offset:$offset), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1231 | StMiscFrm, IIC_iStoreru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1232 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1233 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, | 
|  | 1234 | GPR:$base, am3offset:$offset))]>; | 
|  | 1235 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1236 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1237 | (ins GPR:$src, GPR:$base,am2offset:$offset), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1238 | StFrm, IIC_iStoreru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1239 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1240 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, | 
|  | 1241 | GPR:$base, am2offset:$offset))]>; | 
|  | 1242 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1243 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1244 | (ins GPR:$src, GPR:$base,am2offset:$offset), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1245 | StFrm, IIC_iStoreru, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1246 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1247 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, | 
|  | 1248 | GPR:$base, am2offset:$offset))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1249 |  | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1250 | // For disassembly only | 
|  | 1251 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), | 
|  | 1252 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), | 
|  | 1253 | StMiscFrm, IIC_iStoreru, | 
|  | 1254 | "strd", "\t$src1, $src2, [$base, $offset]!", | 
|  | 1255 | "$base = $base_wb", []>; | 
|  | 1256 |  | 
|  | 1257 | // For disassembly only | 
|  | 1258 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), | 
|  | 1259 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), | 
|  | 1260 | StMiscFrm, IIC_iStoreru, | 
|  | 1261 | "strd", "\t$src1, $src2, [$base], $offset", | 
|  | 1262 | "$base = $base_wb", []>; | 
|  | 1263 |  | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1264 | // STRT and STRBT are for disassembly only. | 
|  | 1265 |  | 
|  | 1266 | def STRT : AI2stwpo<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1267 | (ins GPR:$src, GPR:$base,am2offset:$offset), | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1268 | StFrm, IIC_iStoreru, | 
|  | 1269 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", | 
|  | 1270 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1271 | let Inst{21} = 1; // overwrite | 
|  | 1272 | } | 
|  | 1273 |  | 
|  | 1274 | def STRBT : AI2stbpo<(outs GPR:$base_wb), | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1275 | (ins GPR:$src, GPR:$base,am2offset:$offset), | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1276 | StFrm, IIC_iStoreru, | 
|  | 1277 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", | 
|  | 1278 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1279 | let Inst{21} = 1; // overwrite | 
|  | 1280 | } | 
|  | 1281 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1282 | //===----------------------------------------------------------------------===// | 
|  | 1283 | //  Load / store multiple Instructions. | 
|  | 1284 | // | 
|  | 1285 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1286 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1287 | def LDM : AXI4ld<(outs), | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1288 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1289 | LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb", | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1290 | []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1291 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1292 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1293 | def STM : AXI4st<(outs), | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1294 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1295 | LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb", | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1296 | []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1297 |  | 
|  | 1298 | //===----------------------------------------------------------------------===// | 
|  | 1299 | //  Move Instructions. | 
|  | 1300 | // | 
|  | 1301 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1302 | let neverHasSideEffects = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1303 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1304 | "mov", "\t$dst, $src", []>, UnaryDP { | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1305 | let Inst{11-4} = 0b00000000; | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1306 | let Inst{25} = 0; | 
|  | 1307 | } | 
|  | 1308 |  | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1309 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1310 | DPSoRegFrm, IIC_iMOVsr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1311 | "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP { | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1312 | let Inst{25} = 0; | 
|  | 1313 | } | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1314 |  | 
| Evan Cheng | 64fdacc | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1315 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1316 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1317 | "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP { | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1318 | let Inst{25} = 1; | 
|  | 1319 | } | 
|  | 1320 |  | 
|  | 1321 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1322 | def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src), | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1323 | DPFrm, IIC_iMOVi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1324 | "movw", "\t$dst, $src", | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1325 | [(set GPR:$dst, imm0_65535:$src)]>, | 
| Johnny Chen | 5b66b31 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1326 | Requires<[IsARM, HasV6T2]>, UnaryDP { | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1327 | let Inst{20} = 0; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1328 | let Inst{25} = 1; | 
|  | 1329 | } | 
|  | 1330 |  | 
| Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1331 | let Constraints = "$src = $dst" in | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1332 | def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm), | 
|  | 1333 | DPFrm, IIC_iMOVi, | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1334 | "movt", "\t$dst, $imm", | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1335 | [(set GPR:$dst, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1336 | (or (and GPR:$src, 0xffff), | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1337 | lo16AllZero:$imm))]>, UnaryDP, | 
|  | 1338 | Requires<[IsARM, HasV6T2]> { | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1339 | let Inst{20} = 0; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1340 | let Inst{25} = 1; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1341 | } | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1342 |  | 
| Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1343 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, | 
|  | 1344 | Requires<[IsARM, HasV6T2]>; | 
|  | 1345 |  | 
| David Goodwin | 5f582b7 | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1346 | let Uses = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1347 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1348 | "mov", "\t$dst, $src, rrx", | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1349 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1350 |  | 
|  | 1351 | // These aren't really mov instructions, but we have to define them this way | 
|  | 1352 | // due to flag operands. | 
|  | 1353 |  | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1354 | let Defs = [CPSR] in { | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1355 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1356 | IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1", | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1357 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; | 
| Evan Cheng | 30f6f8f | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 1358 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1359 | IIC_iMOVsi, "movs", "\t$dst, $src, asr #1", | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1360 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1361 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1362 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1363 | //===----------------------------------------------------------------------===// | 
|  | 1364 | //  Extend Instructions. | 
|  | 1365 | // | 
|  | 1366 |  | 
|  | 1367 | // Sign extenders | 
|  | 1368 |  | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1369 | defm SXTB  : AI_unary_rrot<0b01101010, | 
|  | 1370 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; | 
|  | 1371 | defm SXTH  : AI_unary_rrot<0b01101011, | 
|  | 1372 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1373 |  | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1374 | defm SXTAB : AI_bin_rrot<0b01101010, | 
|  | 1375 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; | 
|  | 1376 | defm SXTAH : AI_bin_rrot<0b01101011, | 
|  | 1377 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1378 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1379 | // For disassembly only | 
|  | 1380 | defm SXTB16  : AI_unary_rrot_np<0b01101000, "sxtb16">; | 
|  | 1381 |  | 
|  | 1382 | // For disassembly only | 
|  | 1383 | defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1384 |  | 
|  | 1385 | // Zero extenders | 
|  | 1386 |  | 
|  | 1387 | let AddedComplexity = 16 in { | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1388 | defm UXTB   : AI_unary_rrot<0b01101110, | 
|  | 1389 | "uxtb"  , UnOpFrag<(and node:$Src, 0x000000FF)>>; | 
|  | 1390 | defm UXTH   : AI_unary_rrot<0b01101111, | 
|  | 1391 | "uxth"  , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; | 
|  | 1392 | defm UXTB16 : AI_unary_rrot<0b01101100, | 
|  | 1393 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1394 |  | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1395 | def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1396 | (UXTB16r_rot GPR:$Src, 24)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1397 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1398 | (UXTB16r_rot GPR:$Src, 8)>; | 
|  | 1399 |  | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1400 | defm UXTAB : AI_bin_rrot<0b01101110, "uxtab", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1401 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1402 | defm UXTAH : AI_bin_rrot<0b01101111, "uxtah", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1403 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; | 
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1404 | } | 
|  | 1405 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1406 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1407 | // For disassembly only | 
|  | 1408 | defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">; | 
| Rafael Espindola | c7829d6 | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1409 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1410 |  | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1411 | def SBFX  : I<(outs GPR:$dst), | 
|  | 1412 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), | 
|  | 1413 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1414 | "sbfx", "\t$dst, $src, $lsb, $width", "", []>, | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1415 | Requires<[IsARM, HasV6T2]> { | 
|  | 1416 | let Inst{27-21} = 0b0111101; | 
|  | 1417 | let Inst{6-4}   = 0b101; | 
|  | 1418 | } | 
|  | 1419 |  | 
|  | 1420 | def UBFX  : I<(outs GPR:$dst), | 
|  | 1421 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), | 
|  | 1422 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1423 | "ubfx", "\t$dst, $src, $lsb, $width", "", []>, | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1424 | Requires<[IsARM, HasV6T2]> { | 
|  | 1425 | let Inst{27-21} = 0b0111111; | 
|  | 1426 | let Inst{6-4}   = 0b101; | 
|  | 1427 | } | 
|  | 1428 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1429 | //===----------------------------------------------------------------------===// | 
|  | 1430 | //  Arithmetic Instructions. | 
|  | 1431 | // | 
|  | 1432 |  | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1433 | defm ADD  : AsI1_bin_irs<0b0100, "add", | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1434 | BinOpFrag<(add  node:$LHS, node:$RHS)>, 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1435 | defm SUB  : AsI1_bin_irs<0b0010, "sub", | 
| Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1436 | BinOpFrag<(sub  node:$LHS, node:$RHS)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1437 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1438 | // ADD and SUB with 's' bit set. | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1439 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", | 
|  | 1440 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; | 
|  | 1441 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", | 
| Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1442 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; | 
| Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1443 |  | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1444 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1445 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1446 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1447 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1448 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1449 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1450 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1451 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1452 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1453 | // These don't define reg/reg forms, because they are handled above. | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1454 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1455 | IIC_iALUi, "rsb", "\t$dst, $a, $b", | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1456 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> { | 
|  | 1457 | let Inst{25} = 1; | 
|  | 1458 | } | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1459 |  | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1460 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1461 | IIC_iALUsr, "rsb", "\t$dst, $a, $b", | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1462 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> { | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1463 | let Inst{25} = 0; | 
|  | 1464 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1465 |  | 
|  | 1466 | // RSB with 's' bit set. | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1467 | let Defs = [CPSR] in { | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1468 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1469 | IIC_iALUi, "rsbs", "\t$dst, $a, $b", | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1470 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> { | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1471 | let Inst{20} = 1; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1472 | let Inst{25} = 1; | 
|  | 1473 | } | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1474 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1475 | IIC_iALUsr, "rsbs", "\t$dst, $a, $b", | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1476 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> { | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1477 | let Inst{20} = 1; | 
|  | 1478 | let Inst{25} = 0; | 
|  | 1479 | } | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1480 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1481 |  | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1482 | let Uses = [CPSR] in { | 
|  | 1483 | def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1484 | DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1485 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, | 
|  | 1486 | Requires<[IsARM]> { | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1487 | let Inst{25} = 1; | 
|  | 1488 | } | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1489 | def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1490 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1491 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, | 
|  | 1492 | Requires<[IsARM]> { | 
| Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1493 | let Inst{25} = 0; | 
|  | 1494 | } | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1495 | } | 
|  | 1496 |  | 
|  | 1497 | // FIXME: Allow these to be predicated. | 
| Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1498 | let Defs = [CPSR], Uses = [CPSR] in { | 
|  | 1499 | def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1500 | DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1501 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, | 
|  | 1502 | Requires<[IsARM]> { | 
| Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1503 | let Inst{20} = 1; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1504 | let Inst{25} = 1; | 
|  | 1505 | } | 
| Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1506 | def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1507 | DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b", | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1508 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, | 
|  | 1509 | Requires<[IsARM]> { | 
| Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1510 | let Inst{20} = 1; | 
|  | 1511 | let Inst{25} = 0; | 
|  | 1512 | } | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1513 | } | 
| Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1514 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1515 | // (sub X, imm) gets canonicalized to (add X, -imm).  Match this form. | 
|  | 1516 | def : ARMPat<(add    GPR:$src, so_imm_neg:$imm), | 
|  | 1517 | (SUBri  GPR:$src, so_imm_neg:$imm)>; | 
|  | 1518 |  | 
|  | 1519 | //def : ARMPat<(addc   GPR:$src, so_imm_neg:$imm), | 
|  | 1520 | //             (SUBSri GPR:$src, so_imm_neg:$imm)>; | 
|  | 1521 | //def : ARMPat<(adde   GPR:$src, so_imm_neg:$imm), | 
|  | 1522 | //             (SBCri  GPR:$src, so_imm_neg:$imm)>; | 
|  | 1523 |  | 
|  | 1524 | // Note: These are implemented in C++ code, because they have to generate | 
|  | 1525 | // ADD/SUBrs instructions, which use a complex pattern that a xform function | 
|  | 1526 | // cannot produce. | 
|  | 1527 | // (mul X, 2^n+1) -> (add (X << n), X) | 
|  | 1528 | // (mul X, 2^n-1) -> (rsb X, (X << n)) | 
|  | 1529 |  | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1530 | // ARM Arithmetic Instruction -- for disassembly only | 
| Johnny Chen | c95a814 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1531 | // GPR:$dst = GPR:$a op GPR:$b | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1532 | class AAI<bits<8> op27_20, bits<4> op7_4, string opc> | 
| Johnny Chen | c95a814 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1533 | : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr, | 
| Bob Wilson | a945c64 | 2010-02-15 23:43:47 +0000 | [diff] [blame] | 1534 | opc, "\t$dst, $a, $b", | 
|  | 1535 | [/* For disassembly only; pattern left blank */]> { | 
| Johnny Chen | b0208d2 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 1536 | let Inst{27-20} = op27_20; | 
|  | 1537 | let Inst{7-4} = op7_4; | 
|  | 1538 | } | 
|  | 1539 |  | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1540 | // Saturating add/subtract -- for disassembly only | 
|  | 1541 |  | 
|  | 1542 | def QADD    : AAI<0b00010000, 0b0101, "qadd">; | 
|  | 1543 | def QADD16  : AAI<0b01100010, 0b0001, "qadd16">; | 
|  | 1544 | def QADD8   : AAI<0b01100010, 0b1001, "qadd8">; | 
|  | 1545 | def QASX    : AAI<0b01100010, 0b0011, "qasx">; | 
|  | 1546 | def QDADD   : AAI<0b00010100, 0b0101, "qdadd">; | 
|  | 1547 | def QDSUB   : AAI<0b00010110, 0b0101, "qdsub">; | 
|  | 1548 | def QSAX    : AAI<0b01100010, 0b0101, "qsax">; | 
|  | 1549 | def QSUB    : AAI<0b00010010, 0b0101, "qsub">; | 
|  | 1550 | def QSUB16  : AAI<0b01100010, 0b0111, "qsub16">; | 
|  | 1551 | def QSUB8   : AAI<0b01100010, 0b1111, "qsub8">; | 
|  | 1552 | def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">; | 
|  | 1553 | def UQADD8  : AAI<0b01100110, 0b1001, "uqadd8">; | 
|  | 1554 | def UQASX   : AAI<0b01100110, 0b0011, "uqasx">; | 
|  | 1555 | def UQSAX   : AAI<0b01100110, 0b0101, "uqsax">; | 
|  | 1556 | def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">; | 
|  | 1557 | def UQSUB8  : AAI<0b01100110, 0b1111, "uqsub8">; | 
|  | 1558 |  | 
|  | 1559 | // Signed/Unsigned add/subtract -- for disassembly only | 
|  | 1560 |  | 
|  | 1561 | def SASX   : AAI<0b01100001, 0b0011, "sasx">; | 
|  | 1562 | def SADD16 : AAI<0b01100001, 0b0001, "sadd16">; | 
|  | 1563 | def SADD8  : AAI<0b01100001, 0b1001, "sadd8">; | 
|  | 1564 | def SSAX   : AAI<0b01100001, 0b0101, "ssax">; | 
|  | 1565 | def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">; | 
|  | 1566 | def SSUB8  : AAI<0b01100001, 0b1111, "ssub8">; | 
|  | 1567 | def UASX   : AAI<0b01100101, 0b0011, "uasx">; | 
|  | 1568 | def UADD16 : AAI<0b01100101, 0b0001, "uadd16">; | 
|  | 1569 | def UADD8  : AAI<0b01100101, 0b1001, "uadd8">; | 
|  | 1570 | def USAX   : AAI<0b01100101, 0b0101, "usax">; | 
|  | 1571 | def USUB16 : AAI<0b01100101, 0b0111, "usub16">; | 
|  | 1572 | def USUB8  : AAI<0b01100101, 0b1111, "usub8">; | 
|  | 1573 |  | 
|  | 1574 | // Signed/Unsigned halving add/subtract -- for disassembly only | 
|  | 1575 |  | 
|  | 1576 | def SHASX   : AAI<0b01100011, 0b0011, "shasx">; | 
|  | 1577 | def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">; | 
|  | 1578 | def SHADD8  : AAI<0b01100011, 0b1001, "shadd8">; | 
|  | 1579 | def SHSAX   : AAI<0b01100011, 0b0101, "shsax">; | 
|  | 1580 | def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">; | 
|  | 1581 | def SHSUB8  : AAI<0b01100011, 0b1111, "shsub8">; | 
|  | 1582 | def UHASX   : AAI<0b01100111, 0b0011, "uhasx">; | 
|  | 1583 | def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">; | 
|  | 1584 | def UHADD8  : AAI<0b01100111, 0b1001, "uhadd8">; | 
|  | 1585 | def UHSAX   : AAI<0b01100111, 0b0101, "uhsax">; | 
|  | 1586 | def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">; | 
|  | 1587 | def UHSUB8  : AAI<0b01100111, 0b1111, "uhsub8">; | 
|  | 1588 |  | 
| Johnny Chen | 38e7bb6 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1589 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1590 |  | 
| Johnny Chen | 38e7bb6 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1591 | def USAD8  : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1592 | MulFrm /* for convenience */, NoItinerary, "usad8", | 
|  | 1593 | "\t$dst, $a, $b", []>, | 
|  | 1594 | Requires<[IsARM, HasV6]> { | 
|  | 1595 | let Inst{27-20} = 0b01111000; | 
|  | 1596 | let Inst{15-12} = 0b1111; | 
|  | 1597 | let Inst{7-4} = 0b0001; | 
|  | 1598 | } | 
|  | 1599 | def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
|  | 1600 | MulFrm /* for convenience */, NoItinerary, "usada8", | 
|  | 1601 | "\t$dst, $a, $b, $acc", []>, | 
|  | 1602 | Requires<[IsARM, HasV6]> { | 
|  | 1603 | let Inst{27-20} = 0b01111000; | 
|  | 1604 | let Inst{7-4} = 0b0001; | 
|  | 1605 | } | 
|  | 1606 |  | 
|  | 1607 | // Signed/Unsigned saturate -- for disassembly only | 
|  | 1608 |  | 
|  | 1609 | def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), | 
|  | 1610 | DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, LSL $shamt", | 
|  | 1611 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1612 | let Inst{27-21} = 0b0110101; | 
|  | 1613 | let Inst{6-4} = 0b001; | 
|  | 1614 | } | 
|  | 1615 |  | 
|  | 1616 | def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), | 
|  | 1617 | DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, ASR $shamt", | 
|  | 1618 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1619 | let Inst{27-21} = 0b0110101; | 
|  | 1620 | let Inst{6-4} = 0b101; | 
|  | 1621 | } | 
|  | 1622 |  | 
|  | 1623 | def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm, | 
|  | 1624 | NoItinerary, "ssat16", "\t$dst, $bit_pos, $a", | 
|  | 1625 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1626 | let Inst{27-20} = 0b01101010; | 
|  | 1627 | let Inst{7-4} = 0b0011; | 
|  | 1628 | } | 
|  | 1629 |  | 
|  | 1630 | def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), | 
|  | 1631 | DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, LSL $shamt", | 
|  | 1632 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1633 | let Inst{27-21} = 0b0110111; | 
|  | 1634 | let Inst{6-4} = 0b001; | 
|  | 1635 | } | 
|  | 1636 |  | 
|  | 1637 | def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt), | 
|  | 1638 | DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, ASR $shamt", | 
|  | 1639 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1640 | let Inst{27-21} = 0b0110111; | 
|  | 1641 | let Inst{6-4} = 0b101; | 
|  | 1642 | } | 
|  | 1643 |  | 
|  | 1644 | def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm, | 
|  | 1645 | NoItinerary, "usat16", "\t$dst, $bit_pos, $a", | 
|  | 1646 | [/* For disassembly only; pattern left blank */]> { | 
|  | 1647 | let Inst{27-20} = 0b01101110; | 
|  | 1648 | let Inst{7-4} = 0b0011; | 
|  | 1649 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1650 |  | 
|  | 1651 | //===----------------------------------------------------------------------===// | 
|  | 1652 | //  Bitwise Instructions. | 
|  | 1653 | // | 
|  | 1654 |  | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1655 | defm AND   : AsI1_bin_irs<0b0000, "and", | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1656 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1657 | defm ORR   : AsI1_bin_irs<0b1100, "orr", | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1658 | BinOpFrag<(or  node:$LHS, node:$RHS)>, 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1659 | defm EOR   : AsI1_bin_irs<0b0001, "eor", | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1660 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1661 | defm BIC   : AsI1_bin_irs<0b1110, "bic", | 
| Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1662 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1663 |  | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1664 | def BFC    : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), | 
| David Goodwin | 5ac6f24 | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 1665 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1666 | "bfc", "\t$dst, $imm", "$src = $dst", | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1667 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, | 
|  | 1668 | Requires<[IsARM, HasV6T2]> { | 
|  | 1669 | let Inst{27-21} = 0b0111110; | 
|  | 1670 | let Inst{6-0}   = 0b0011111; | 
|  | 1671 | } | 
|  | 1672 |  | 
| Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1673 | // A8.6.18  BFI - Bitfield insert (Encoding A1) | 
|  | 1674 | // Added for disassembler with the pattern field purposely left blank. | 
|  | 1675 | def BFI    : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), | 
|  | 1676 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, | 
|  | 1677 | "bfi", "\t$dst, $src, $imm", "", | 
|  | 1678 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1679 | Requires<[IsARM, HasV6T2]> { | 
|  | 1680 | let Inst{27-21} = 0b0111110; | 
|  | 1681 | let Inst{6-4}   = 0b001; // Rn: Inst{3-0} != 15 | 
|  | 1682 | } | 
|  | 1683 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1684 | def  MVNr  : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1685 | "mvn", "\t$dst, $src", | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1686 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP { | 
| Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1687 | let Inst{25} = 0; | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1688 | let Inst{11-4} = 0b00000000; | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1689 | } | 
| Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1690 | def  MVNs  : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1691 | IIC_iMOVsr, "mvn", "\t$dst, $src", | 
| Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1692 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP { | 
|  | 1693 | let Inst{25} = 0; | 
|  | 1694 | } | 
| Evan Cheng | 64fdacc | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1695 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1696 | def  MVNi  : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1697 | IIC_iMOVi, "mvn", "\t$dst, $imm", | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1698 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP { | 
|  | 1699 | let Inst{25} = 1; | 
|  | 1700 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1701 |  | 
|  | 1702 | def : ARMPat<(and   GPR:$src, so_imm_not:$imm), | 
|  | 1703 | (BICri GPR:$src, so_imm_not:$imm)>; | 
|  | 1704 |  | 
|  | 1705 | //===----------------------------------------------------------------------===// | 
|  | 1706 | //  Multiply Instructions. | 
|  | 1707 | // | 
|  | 1708 |  | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1709 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1710 | def MUL   : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1711 | IIC_iMUL32, "mul", "\t$dst, $a, $b", | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1712 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1713 |  | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1714 | def MLA   : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1715 | IIC_iMAC32, "mla", "\t$dst, $a, $b, $c", | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1716 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1717 |  | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1718 | def MLS   : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1719 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", | 
| Evan Cheng | e63b0e6 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 1720 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, | 
|  | 1721 | Requires<[IsARM, HasV6T2]>; | 
|  | 1722 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1723 | // Extra precision multiplies with low / high results | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1724 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1725 | let isCommutable = 1 in { | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1726 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1727 | (ins GPR:$a, GPR:$b), IIC_iMUL64, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1728 | "smull", "\t$ldst, $hdst, $a, $b", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1729 |  | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1730 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1731 | (ins GPR:$a, GPR:$b), IIC_iMUL64, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1732 | "umull", "\t$ldst, $hdst, $a, $b", []>; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1733 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1734 |  | 
|  | 1735 | // Multiply + accumulate | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1736 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1737 | (ins GPR:$a, GPR:$b), IIC_iMAC64, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1738 | "smlal", "\t$ldst, $hdst, $a, $b", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1739 |  | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1740 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1741 | (ins GPR:$a, GPR:$b), IIC_iMAC64, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1742 | "umlal", "\t$ldst, $hdst, $a, $b", []>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1743 |  | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1744 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1745 | (ins GPR:$a, GPR:$b), IIC_iMAC64, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1746 | "umaal", "\t$ldst, $hdst, $a, $b", []>, | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1747 | Requires<[IsARM, HasV6]>; | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1748 | } // neverHasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1749 |  | 
|  | 1750 | // Most significant word multiply | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1751 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1752 | IIC_iMUL32, "smmul", "\t$dst, $a, $b", | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1753 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1754 | Requires<[IsARM, HasV6]> { | 
|  | 1755 | let Inst{7-4}   = 0b0001; | 
|  | 1756 | let Inst{15-12} = 0b1111; | 
|  | 1757 | } | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1758 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1759 | def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
|  | 1760 | IIC_iMUL32, "smmulr", "\t$dst, $a, $b", | 
|  | 1761 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1762 | Requires<[IsARM, HasV6]> { | 
|  | 1763 | let Inst{7-4}   = 0b0011; // R = 1 | 
|  | 1764 | let Inst{15-12} = 0b1111; | 
|  | 1765 | } | 
|  | 1766 |  | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1767 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1768 | IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c", | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1769 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1770 | Requires<[IsARM, HasV6]> { | 
|  | 1771 | let Inst{7-4}   = 0b0001; | 
|  | 1772 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1773 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1774 | def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), | 
|  | 1775 | IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c", | 
|  | 1776 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1777 | Requires<[IsARM, HasV6]> { | 
|  | 1778 | let Inst{7-4}   = 0b0011; // R = 1 | 
|  | 1779 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1780 |  | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1781 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1782 | IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1783 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1784 | Requires<[IsARM, HasV6]> { | 
|  | 1785 | let Inst{7-4}   = 0b1101; | 
|  | 1786 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1787 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1788 | def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), | 
|  | 1789 | IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c", | 
|  | 1790 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1791 | Requires<[IsARM, HasV6]> { | 
|  | 1792 | let Inst{7-4}   = 0b1111; // R = 1 | 
|  | 1793 | } | 
|  | 1794 |  | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1795 | multiclass AI_smul<string opc, PatFrag opnode> { | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1796 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1797 | IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1798 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), | 
|  | 1799 | (sext_inreg GPR:$b, i16)))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1800 | Requires<[IsARM, HasV5TE]> { | 
|  | 1801 | let Inst{5} = 0; | 
|  | 1802 | let Inst{6} = 0; | 
|  | 1803 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1804 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1805 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1806 | IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1807 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1808 | (sra GPR:$b, (i32 16))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1809 | Requires<[IsARM, HasV5TE]> { | 
|  | 1810 | let Inst{5} = 0; | 
|  | 1811 | let Inst{6} = 1; | 
|  | 1812 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1813 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1814 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1815 | IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b", | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1816 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1817 | (sext_inreg GPR:$b, i16)))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1818 | Requires<[IsARM, HasV5TE]> { | 
|  | 1819 | let Inst{5} = 1; | 
|  | 1820 | let Inst{6} = 0; | 
|  | 1821 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1822 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1823 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1824 | IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b", | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1825 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), | 
|  | 1826 | (sra GPR:$b, (i32 16))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1827 | Requires<[IsARM, HasV5TE]> { | 
|  | 1828 | let Inst{5} = 1; | 
|  | 1829 | let Inst{6} = 1; | 
|  | 1830 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1831 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1832 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1833 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1834 | [(set GPR:$dst, (sra (opnode GPR:$a, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1835 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1836 | Requires<[IsARM, HasV5TE]> { | 
|  | 1837 | let Inst{5} = 1; | 
|  | 1838 | let Inst{6} = 0; | 
|  | 1839 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1840 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1841 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1842 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1843 | [(set GPR:$dst, (sra (opnode GPR:$a, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1844 | (sra GPR:$b, (i32 16))), (i32 16)))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1845 | Requires<[IsARM, HasV5TE]> { | 
|  | 1846 | let Inst{5} = 1; | 
|  | 1847 | let Inst{6} = 1; | 
|  | 1848 | } | 
| Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 1849 | } | 
|  | 1850 |  | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1851 |  | 
|  | 1852 | multiclass AI_smla<string opc, PatFrag opnode> { | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1853 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1854 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1855 | [(set GPR:$dst, (add GPR:$acc, | 
|  | 1856 | (opnode (sext_inreg GPR:$a, i16), | 
|  | 1857 | (sext_inreg GPR:$b, i16))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1858 | Requires<[IsARM, HasV5TE]> { | 
|  | 1859 | let Inst{5} = 0; | 
|  | 1860 | let Inst{6} = 0; | 
|  | 1861 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1862 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1863 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1864 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1865 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1866 | (sra GPR:$b, (i32 16)))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1867 | Requires<[IsARM, HasV5TE]> { | 
|  | 1868 | let Inst{5} = 0; | 
|  | 1869 | let Inst{6} = 1; | 
|  | 1870 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1871 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1872 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1873 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1874 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1875 | (sext_inreg GPR:$b, i16))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1876 | Requires<[IsARM, HasV5TE]> { | 
|  | 1877 | let Inst{5} = 1; | 
|  | 1878 | let Inst{6} = 0; | 
|  | 1879 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1880 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1881 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1882 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", | 
|  | 1883 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), | 
|  | 1884 | (sra GPR:$b, (i32 16)))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1885 | Requires<[IsARM, HasV5TE]> { | 
|  | 1886 | let Inst{5} = 1; | 
|  | 1887 | let Inst{6} = 1; | 
|  | 1888 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1889 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1890 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1891 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1892 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1893 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1894 | Requires<[IsARM, HasV5TE]> { | 
|  | 1895 | let Inst{5} = 0; | 
|  | 1896 | let Inst{6} = 0; | 
|  | 1897 | } | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1898 |  | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1899 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1900 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1901 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1902 | (sra GPR:$b, (i32 16))), (i32 16))))]>, | 
| Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1903 | Requires<[IsARM, HasV5TE]> { | 
|  | 1904 | let Inst{5} = 0; | 
|  | 1905 | let Inst{6} = 1; | 
|  | 1906 | } | 
| Rafael Espindola | 01dd97a | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 1907 | } | 
| Rafael Espindola | 778769a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 1908 |  | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1909 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; | 
|  | 1910 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1911 |  | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 1912 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only | 
|  | 1913 | def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), | 
|  | 1914 | IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b", | 
|  | 1915 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1916 | Requires<[IsARM, HasV5TE]> { | 
|  | 1917 | let Inst{5} = 0; | 
|  | 1918 | let Inst{6} = 0; | 
|  | 1919 | } | 
|  | 1920 |  | 
|  | 1921 | def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), | 
|  | 1922 | IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b", | 
|  | 1923 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1924 | Requires<[IsARM, HasV5TE]> { | 
|  | 1925 | let Inst{5} = 0; | 
|  | 1926 | let Inst{6} = 1; | 
|  | 1927 | } | 
|  | 1928 |  | 
|  | 1929 | def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), | 
|  | 1930 | IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b", | 
|  | 1931 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1932 | Requires<[IsARM, HasV5TE]> { | 
|  | 1933 | let Inst{5} = 1; | 
|  | 1934 | let Inst{6} = 0; | 
|  | 1935 | } | 
|  | 1936 |  | 
|  | 1937 | def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), | 
|  | 1938 | IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b", | 
|  | 1939 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1940 | Requires<[IsARM, HasV5TE]> { | 
|  | 1941 | let Inst{5} = 1; | 
|  | 1942 | let Inst{6} = 1; | 
|  | 1943 | } | 
|  | 1944 |  | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1945 | // Helper class for AI_smld -- for disassembly only | 
|  | 1946 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, | 
|  | 1947 | InstrItinClass itin, string opc, string asm> | 
|  | 1948 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { | 
|  | 1949 | let Inst{4}     = 1; | 
|  | 1950 | let Inst{5}     = swap; | 
|  | 1951 | let Inst{6}     = sub; | 
|  | 1952 | let Inst{7}     = 0; | 
|  | 1953 | let Inst{21-20} = 0b00; | 
|  | 1954 | let Inst{22}    = long; | 
|  | 1955 | let Inst{27-23} = 0b01110; | 
|  | 1956 | } | 
|  | 1957 |  | 
|  | 1958 | multiclass AI_smld<bit sub, string opc> { | 
|  | 1959 |  | 
|  | 1960 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
|  | 1961 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">; | 
|  | 1962 |  | 
|  | 1963 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), | 
|  | 1964 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">; | 
|  | 1965 |  | 
|  | 1966 | def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b), | 
|  | 1967 | NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">; | 
|  | 1968 |  | 
|  | 1969 | def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), | 
|  | 1970 | NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">; | 
|  | 1971 |  | 
|  | 1972 | } | 
|  | 1973 |  | 
|  | 1974 | defm SMLA : AI_smld<0, "smla">; | 
|  | 1975 | defm SMLS : AI_smld<1, "smls">; | 
|  | 1976 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1977 | multiclass AI_sdml<bit sub, string opc> { | 
|  | 1978 |  | 
|  | 1979 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
|  | 1980 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> { | 
|  | 1981 | let Inst{15-12} = 0b1111; | 
|  | 1982 | } | 
|  | 1983 |  | 
|  | 1984 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b), | 
|  | 1985 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> { | 
|  | 1986 | let Inst{15-12} = 0b1111; | 
|  | 1987 | } | 
|  | 1988 |  | 
|  | 1989 | } | 
|  | 1990 |  | 
|  | 1991 | defm SMUA : AI_sdml<0, "smua">; | 
|  | 1992 | defm SMUS : AI_sdml<1, "smus">; | 
| Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 1993 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1994 | //===----------------------------------------------------------------------===// | 
|  | 1995 | //  Misc. Arithmetic Instructions. | 
|  | 1996 | // | 
| Rafael Espindola | d1a4ea4 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 1997 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1998 | def CLZ  : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1999 | "clz", "\t$dst, $src", | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2000 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { | 
|  | 2001 | let Inst{7-4}   = 0b0001; | 
|  | 2002 | let Inst{11-8}  = 0b1111; | 
|  | 2003 | let Inst{19-16} = 0b1111; | 
|  | 2004 | } | 
| Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2005 |  | 
| Jim Grosbach | 8546ec9 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2006 | def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, | 
| Evan Cheng | 6c0fb92 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 2007 | "rbit", "\t$dst, $src", | 
|  | 2008 | [(set GPR:$dst, (ARMrbit GPR:$src))]>, | 
|  | 2009 | Requires<[IsARM, HasV6T2]> { | 
| Jim Grosbach | 8546ec9 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2010 | let Inst{7-4}   = 0b0011; | 
|  | 2011 | let Inst{11-8}  = 0b1111; | 
|  | 2012 | let Inst{19-16} = 0b1111; | 
|  | 2013 | } | 
|  | 2014 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2015 | def REV  : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2016 | "rev", "\t$dst, $src", | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2017 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { | 
|  | 2018 | let Inst{7-4}   = 0b0011; | 
|  | 2019 | let Inst{11-8}  = 0b1111; | 
|  | 2020 | let Inst{19-16} = 0b1111; | 
|  | 2021 | } | 
| Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2022 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2023 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2024 | "rev16", "\t$dst, $src", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2025 | [(set GPR:$dst, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2026 | (or (and (srl GPR:$src, (i32 8)), 0xFF), | 
|  | 2027 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), | 
|  | 2028 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), | 
|  | 2029 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2030 | Requires<[IsARM, HasV6]> { | 
|  | 2031 | let Inst{7-4}   = 0b1011; | 
|  | 2032 | let Inst{11-8}  = 0b1111; | 
|  | 2033 | let Inst{19-16} = 0b1111; | 
|  | 2034 | } | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2035 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2036 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2037 | "revsh", "\t$dst, $src", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2038 | [(set GPR:$dst, | 
|  | 2039 | (sext_inreg | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2040 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), | 
|  | 2041 | (shl GPR:$src, (i32 8))), i16))]>, | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2042 | Requires<[IsARM, HasV6]> { | 
|  | 2043 | let Inst{7-4}   = 0b1011; | 
|  | 2044 | let Inst{11-8}  = 0b1111; | 
|  | 2045 | let Inst{19-16} = 0b1111; | 
|  | 2046 | } | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2047 |  | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2048 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), | 
|  | 2049 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2050 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2051 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), | 
|  | 2052 | (and (shl GPR:$src2, (i32 imm:$shamt)), | 
|  | 2053 | 0xFFFF0000)))]>, | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2054 | Requires<[IsARM, HasV6]> { | 
|  | 2055 | let Inst{6-4} = 0b001; | 
|  | 2056 | } | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2057 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2058 | // Alternate cases for PKHBT where identities eliminate some nodes. | 
|  | 2059 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), | 
|  | 2060 | (PKHBT GPR:$src1, GPR:$src2, 0)>; | 
|  | 2061 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), | 
|  | 2062 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2063 |  | 
| Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2064 |  | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2065 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), | 
|  | 2066 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2067 | IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2068 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), | 
|  | 2069 | (and (sra GPR:$src2, imm16_31:$shamt), | 
| Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2070 | 0xFFFF)))]>, Requires<[IsARM, HasV6]> { | 
|  | 2071 | let Inst{6-4} = 0b101; | 
|  | 2072 | } | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2073 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2074 | // Alternate cases for PKHTB where identities eliminate some nodes.  Note that | 
|  | 2075 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2076 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))), | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2077 | (PKHTB GPR:$src1, GPR:$src2, 16)>; | 
|  | 2078 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), | 
|  | 2079 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), | 
|  | 2080 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; | 
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2081 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2082 | //===----------------------------------------------------------------------===// | 
|  | 2083 | //  Comparison Instructions... | 
|  | 2084 | // | 
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2085 |  | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2086 | defm CMP  : AI1_cmp_irs<0b1010, "cmp", | 
| Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2087 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2088 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 2089 | //       Compare-to-zero still works out, just not the relationals | 
|  | 2090 | //defm CMN  : AI1_cmp_irs<0b1011, "cmn", | 
|  | 2091 | //                        BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; | 
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2092 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2093 | // Note that TST/TEQ don't set all the same flags that CMP does! | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2094 | defm TST  : AI1_cmp_irs<0b1000, "tst", | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2095 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2096 | defm TEQ  : AI1_cmp_irs<0b1001, "teq", | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2097 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2098 |  | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2099 | defm CMPz  : AI1_cmp_irs<0b1010, "cmp", | 
|  | 2100 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; | 
|  | 2101 | defm CMNz  : AI1_cmp_irs<0b1011, "cmn", | 
|  | 2102 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; | 
| Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2103 |  | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2104 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), | 
|  | 2105 | //             (CMNri  GPR:$src, so_imm_neg:$imm)>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2106 |  | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2107 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2108 | (CMNzri  GPR:$src, so_imm_neg:$imm)>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2109 |  | 
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2110 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2111 | // Conditional moves | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2112 | // FIXME: should be able to write a pattern for ARMcmov, but can't use | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2113 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2114 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2115 | IIC_iCMOVr, "mov", "\t$dst, $true", | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2116 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2117 | RegConstraint<"$false = $dst">, UnaryDP { | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2118 | let Inst{11-4} = 0b00000000; | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2119 | let Inst{25} = 0; | 
|  | 2120 | } | 
| Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 2121 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2122 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2123 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2124 | "mov", "\t$dst, $true", | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2125 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2126 | RegConstraint<"$false = $dst">, UnaryDP { | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2127 | let Inst{25} = 0; | 
|  | 2128 | } | 
| Rafael Espindola | 9e29ec3 | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 2129 |  | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2130 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2131 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2132 | "mov", "\t$dst, $true", | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2133 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2134 | RegConstraint<"$false = $dst">, UnaryDP { | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2135 | let Inst{25} = 1; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2136 | } | 
| Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 2137 |  | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2138 | //===----------------------------------------------------------------------===// | 
|  | 2139 | // Atomic operations intrinsics | 
|  | 2140 | // | 
|  | 2141 |  | 
|  | 2142 | // memory barriers protect the atomic sequences | 
| Jim Grosbach | 5e0d2a2 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2143 | let hasSideEffects = 1 in { | 
|  | 2144 | def Int_MemBarrierV7 : AInoP<(outs), (ins), | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2145 | Pseudo, NoItinerary, | 
|  | 2146 | "dmb", "", | 
| Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2147 | [(ARMMemBarrierV7)]>, | 
| Jim Grosbach | fed3d08 | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 2148 | Requires<[IsARM, HasV7]> { | 
| Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2149 | let Inst{31-4} = 0xf57ff05; | 
|  | 2150 | // FIXME: add support for options other than a full system DMB | 
| Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2151 | // See DMB disassembly-only variants below. | 
| Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2152 | let Inst{3-0} = 0b1111; | 
|  | 2153 | } | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2154 |  | 
| Jim Grosbach | 5e0d2a2 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2155 | def Int_SyncBarrierV7 : AInoP<(outs), (ins), | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2156 | Pseudo, NoItinerary, | 
|  | 2157 | "dsb", "", | 
| Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2158 | [(ARMSyncBarrierV7)]>, | 
| Jim Grosbach | fed3d08 | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 2159 | Requires<[IsARM, HasV7]> { | 
| Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2160 | let Inst{31-4} = 0xf57ff04; | 
|  | 2161 | // FIXME: add support for options other than a full system DSB | 
| Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2162 | // See DSB disassembly-only variants below. | 
| Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2163 | let Inst{3-0} = 0b1111; | 
|  | 2164 | } | 
| Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2165 |  | 
|  | 2166 | def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero), | 
|  | 2167 | Pseudo, NoItinerary, | 
|  | 2168 | "mcr", "\tp15, 0, $zero, c7, c10, 5", | 
|  | 2169 | [(ARMMemBarrierV6 GPR:$zero)]>, | 
|  | 2170 | Requires<[IsARM, HasV6]> { | 
|  | 2171 | // FIXME: add support for options other than a full system DMB | 
|  | 2172 | // FIXME: add encoding | 
|  | 2173 | } | 
|  | 2174 |  | 
|  | 2175 | def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero), | 
|  | 2176 | Pseudo, NoItinerary, | 
| Jim Grosbach | 3974a80 | 2009-12-14 21:33:32 +0000 | [diff] [blame] | 2177 | "mcr", "\tp15, 0, $zero, c7, c10, 4", | 
| Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2178 | [(ARMSyncBarrierV6 GPR:$zero)]>, | 
|  | 2179 | Requires<[IsARM, HasV6]> { | 
|  | 2180 | // FIXME: add support for options other than a full system DSB | 
|  | 2181 | // FIXME: add encoding | 
|  | 2182 | } | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2183 | } | 
| Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 2184 |  | 
| Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2185 | // Helper class for multiclass MemB -- for disassembly only | 
|  | 2186 | class AMBI<string opc, string asm> | 
|  | 2187 | : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm, | 
|  | 2188 | [/* For disassembly only; pattern left blank */]>, | 
|  | 2189 | Requires<[IsARM, HasV7]> { | 
|  | 2190 | let Inst{31-20} = 0xf57; | 
|  | 2191 | } | 
|  | 2192 |  | 
|  | 2193 | multiclass MemB<bits<4> op7_4, string opc> { | 
|  | 2194 |  | 
|  | 2195 | def st : AMBI<opc, "\tst"> { | 
|  | 2196 | let Inst{7-4} = op7_4; | 
|  | 2197 | let Inst{3-0} = 0b1110; | 
|  | 2198 | } | 
|  | 2199 |  | 
|  | 2200 | def ish : AMBI<opc, "\tish"> { | 
|  | 2201 | let Inst{7-4} = op7_4; | 
|  | 2202 | let Inst{3-0} = 0b1011; | 
|  | 2203 | } | 
|  | 2204 |  | 
|  | 2205 | def ishst : AMBI<opc, "\tishst"> { | 
|  | 2206 | let Inst{7-4} = op7_4; | 
|  | 2207 | let Inst{3-0} = 0b1010; | 
|  | 2208 | } | 
|  | 2209 |  | 
|  | 2210 | def nsh : AMBI<opc, "\tnsh"> { | 
|  | 2211 | let Inst{7-4} = op7_4; | 
|  | 2212 | let Inst{3-0} = 0b0111; | 
|  | 2213 | } | 
|  | 2214 |  | 
|  | 2215 | def nshst : AMBI<opc, "\tnshst"> { | 
|  | 2216 | let Inst{7-4} = op7_4; | 
|  | 2217 | let Inst{3-0} = 0b0110; | 
|  | 2218 | } | 
|  | 2219 |  | 
|  | 2220 | def osh : AMBI<opc, "\tosh"> { | 
|  | 2221 | let Inst{7-4} = op7_4; | 
|  | 2222 | let Inst{3-0} = 0b0011; | 
|  | 2223 | } | 
|  | 2224 |  | 
|  | 2225 | def oshst : AMBI<opc, "\toshst"> { | 
|  | 2226 | let Inst{7-4} = op7_4; | 
|  | 2227 | let Inst{3-0} = 0b0010; | 
|  | 2228 | } | 
|  | 2229 | } | 
|  | 2230 |  | 
|  | 2231 | // These DMB variants are for disassembly only. | 
|  | 2232 | defm DMB : MemB<0b0101, "dmb">; | 
|  | 2233 |  | 
|  | 2234 | // These DSB variants are for disassembly only. | 
|  | 2235 | defm DSB : MemB<0b0100, "dsb">; | 
|  | 2236 |  | 
|  | 2237 | // ISB has only full system option -- for disassembly only | 
|  | 2238 | def ISBsy : AMBI<"isb", ""> { | 
|  | 2239 | let Inst{7-4} = 0b0110; | 
|  | 2240 | let Inst{3-0} = 0b1111; | 
|  | 2241 | } | 
|  | 2242 |  | 
| Jim Grosbach | afdddae | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 2243 | let usesCustomInserter = 1 in { | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2244 | let Uses = [CPSR] in { | 
|  | 2245 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< | 
|  | 2246 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2247 | "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!", | 
|  | 2248 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 2249 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< | 
|  | 2250 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2251 | "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!", | 
|  | 2252 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 2253 | def ATOMIC_LOAD_AND_I8 : PseudoInst< | 
|  | 2254 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2255 | "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!", | 
|  | 2256 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 2257 | def ATOMIC_LOAD_OR_I8 : PseudoInst< | 
|  | 2258 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2259 | "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!", | 
|  | 2260 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 2261 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< | 
|  | 2262 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2263 | "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!", | 
|  | 2264 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 2265 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< | 
|  | 2266 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2267 | "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!", | 
|  | 2268 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 2269 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< | 
|  | 2270 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2271 | "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!", | 
|  | 2272 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 2273 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< | 
|  | 2274 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2275 | "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!", | 
|  | 2276 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 2277 | def ATOMIC_LOAD_AND_I16 : PseudoInst< | 
|  | 2278 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2279 | "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!", | 
|  | 2280 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 2281 | def ATOMIC_LOAD_OR_I16 : PseudoInst< | 
|  | 2282 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2283 | "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!", | 
|  | 2284 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 2285 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< | 
|  | 2286 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2287 | "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!", | 
|  | 2288 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 2289 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< | 
|  | 2290 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2291 | "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!", | 
|  | 2292 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 2293 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< | 
|  | 2294 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2295 | "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!", | 
|  | 2296 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 2297 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< | 
|  | 2298 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2299 | "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!", | 
|  | 2300 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 2301 | def ATOMIC_LOAD_AND_I32 : PseudoInst< | 
|  | 2302 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2303 | "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!", | 
|  | 2304 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 2305 | def ATOMIC_LOAD_OR_I32 : PseudoInst< | 
|  | 2306 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2307 | "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!", | 
|  | 2308 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 2309 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< | 
|  | 2310 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2311 | "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!", | 
|  | 2312 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 2313 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< | 
|  | 2314 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
|  | 2315 | "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!", | 
|  | 2316 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 2317 |  | 
|  | 2318 | def ATOMIC_SWAP_I8 : PseudoInst< | 
|  | 2319 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, | 
|  | 2320 | "${:comment} ATOMIC_SWAP_I8 PSEUDO!", | 
|  | 2321 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; | 
|  | 2322 | def ATOMIC_SWAP_I16 : PseudoInst< | 
|  | 2323 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, | 
|  | 2324 | "${:comment} ATOMIC_SWAP_I16 PSEUDO!", | 
|  | 2325 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; | 
|  | 2326 | def ATOMIC_SWAP_I32 : PseudoInst< | 
|  | 2327 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, | 
|  | 2328 | "${:comment} ATOMIC_SWAP_I32 PSEUDO!", | 
|  | 2329 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; | 
|  | 2330 |  | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2331 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< | 
|  | 2332 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, | 
|  | 2333 | "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!", | 
|  | 2334 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; | 
|  | 2335 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< | 
|  | 2336 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, | 
|  | 2337 | "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!", | 
|  | 2338 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; | 
|  | 2339 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< | 
|  | 2340 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, | 
|  | 2341 | "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!", | 
|  | 2342 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; | 
|  | 2343 | } | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2344 | } | 
|  | 2345 |  | 
|  | 2346 | let mayLoad = 1 in { | 
|  | 2347 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, | 
|  | 2348 | "ldrexb", "\t$dest, [$ptr]", | 
|  | 2349 | []>; | 
|  | 2350 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, | 
|  | 2351 | "ldrexh", "\t$dest, [$ptr]", | 
|  | 2352 | []>; | 
|  | 2353 | def LDREX  : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, | 
|  | 2354 | "ldrex", "\t$dest, [$ptr]", | 
|  | 2355 | []>; | 
| Johnny Chen | acba3b0 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2356 | def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), | 
| Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2357 | NoItinerary, | 
|  | 2358 | "ldrexd", "\t$dest, $dest2, [$ptr]", | 
|  | 2359 | []>; | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2360 | } | 
|  | 2361 |  | 
| Jim Grosbach | 69461f5 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 2362 | let mayStore = 1, Constraints = "@earlyclobber $success" in { | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2363 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), | 
| Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2364 | NoItinerary, | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2365 | "strexb", "\t$success, $src, [$ptr]", | 
|  | 2366 | []>; | 
|  | 2367 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), | 
|  | 2368 | NoItinerary, | 
|  | 2369 | "strexh", "\t$success, $src, [$ptr]", | 
|  | 2370 | []>; | 
|  | 2371 | def STREX  : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), | 
| Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2372 | NoItinerary, | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2373 | "strex", "\t$success, $src, [$ptr]", | 
|  | 2374 | []>; | 
| Johnny Chen | acba3b0 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2375 | def STREXD : AIstrex<0b01, (outs GPR:$success), | 
| Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2376 | (ins GPR:$src, GPR:$src2, GPR:$ptr), | 
|  | 2377 | NoItinerary, | 
|  | 2378 | "strexd", "\t$success, $src, $src2, [$ptr]", | 
|  | 2379 | []>; | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2380 | } | 
|  | 2381 |  | 
| Johnny Chen | 1d793a5 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 2382 | // Clear-Exclusive is for disassembly only. | 
|  | 2383 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", | 
|  | 2384 | [/* For disassembly only; pattern left blank */]>, | 
|  | 2385 | Requires<[IsARM, HasV7]>  { | 
|  | 2386 | let Inst{31-20} = 0xf57; | 
|  | 2387 | let Inst{7-4} = 0b0001; | 
|  | 2388 | } | 
|  | 2389 |  | 
| Johnny Chen | bdf1b95 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 2390 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. | 
|  | 2391 | let mayLoad = 1 in { | 
|  | 2392 | def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, | 
|  | 2393 | "swp", "\t$dst, $src, [$ptr]", | 
|  | 2394 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2395 | let Inst{27-23} = 0b00010; | 
|  | 2396 | let Inst{22} = 0; // B = 0 | 
|  | 2397 | let Inst{21-20} = 0b00; | 
|  | 2398 | let Inst{7-4} = 0b1001; | 
|  | 2399 | } | 
|  | 2400 |  | 
|  | 2401 | def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, | 
|  | 2402 | "swpb", "\t$dst, $src, [$ptr]", | 
|  | 2403 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2404 | let Inst{27-23} = 0b00010; | 
|  | 2405 | let Inst{22} = 1; // B = 1 | 
|  | 2406 | let Inst{21-20} = 0b00; | 
|  | 2407 | let Inst{7-4} = 0b1001; | 
|  | 2408 | } | 
|  | 2409 | } | 
|  | 2410 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2411 | //===----------------------------------------------------------------------===// | 
|  | 2412 | // TLS Instructions | 
|  | 2413 | // | 
|  | 2414 |  | 
|  | 2415 | // __aeabi_read_tp preserves the registers r1-r3. | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2416 | let isCall = 1, | 
|  | 2417 | Defs = [R0, R12, LR, CPSR] in { | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2418 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2419 | "bl\t__aeabi_read_tp", | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2420 | [(set R0, ARMthread_pointer)]>; | 
|  | 2421 | } | 
| Rafael Espindola | 99bf133 | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 2422 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2423 | //===----------------------------------------------------------------------===// | 
| Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2424 | // SJLJ Exception handling intrinsics | 
| Jim Grosbach | c96e88f | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 2425 | //   eh_sjlj_setjmp() is an instruction sequence to store the return | 
| Jim Grosbach | 0692819 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2426 | //   address and save #0 in R0 for the non-longjmp case. | 
| Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2427 | //   Since by its nature we may be coming from some other function to get | 
|  | 2428 | //   here, and we're using the stack frame for the containing function to | 
|  | 2429 | //   save/restore registers, we can't keep anything live in regs across | 
| Jim Grosbach | 0692819 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2430 | //   the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon | 
| Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2431 | //   when we get here from a longjmp(). We force everthing out of registers | 
| Jim Grosbach | 0692819 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2432 | //   except for our own input by listing the relevant registers in Defs. By | 
|  | 2433 | //   doing so, we also cause the prologue/epilogue code to actively preserve | 
|  | 2434 | //   all of the callee-saved resgisters, which is exactly what we want. | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2435 | //   A constant value is passed in $val, and we use the location as a scratch. | 
|  | 2436 | let Defs = | 
| Jim Grosbach | eba70d8 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 2437 | [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR,  D0, | 
|  | 2438 | D1,  D2,  D3,  D4,  D5,  D6,  D7,  D8,  D9,  D10, D11, D12, D13, D14, D15, | 
| Evan Cheng | 0d98d8b | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 2439 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, | 
| Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 2440 | D31 ] in { | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2441 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2442 | AddrModeNone, SizeSpecial, IndexModeNone, | 
|  | 2443 | Pseudo, NoItinerary, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2444 | "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t" | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2445 | "add\t$val, pc, #8\n\t" | 
|  | 2446 | "str\t$val, [$src, #+4]\n\t" | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2447 | "mov\tr0, #0\n\t" | 
|  | 2448 | "add\tpc, pc, #0\n\t" | 
|  | 2449 | "mov\tr0, #1 @ eh_setjmp end", "", | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2450 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>; | 
| Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2451 | } | 
|  | 2452 |  | 
|  | 2453 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2454 | // Non-Instruction Patterns | 
|  | 2455 | // | 
| Rafael Espindola | 58c368b | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 2456 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2457 | // Large immediate handling. | 
| Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2458 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2459 | // Two piece so_imms. | 
| Dan Gohman | e8c1e42 | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 2460 | let isReMaterializable = 1 in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2461 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2462 | Pseudo, IIC_iMOVi, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2463 | "mov", "\t$dst, $src", | 
| Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2464 | [(set GPR:$dst, so_imm2part:$src)]>, | 
|  | 2465 | Requires<[IsARM, NoV6T2]>; | 
| Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2466 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2467 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), | 
| Evan Cheng | e3a53c4 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2468 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), | 
|  | 2469 | (so_imm2part_2 imm:$RHS))>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2470 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), | 
| Evan Cheng | e3a53c4 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2471 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), | 
|  | 2472 | (so_imm2part_2 imm:$RHS))>; | 
| Jim Grosbach | a93ca3c | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 2473 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), | 
|  | 2474 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), | 
|  | 2475 | (so_imm2part_2 imm:$RHS))>; | 
| Jim Grosbach | 04c0e76 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 2476 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), | 
|  | 2477 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), | 
|  | 2478 | (so_neg_imm2part_2 imm:$RHS))>; | 
| Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2479 |  | 
| Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2480 | // 32-bit immediate using movw + movt. | 
| Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 2481 | // This is a single pseudo instruction, the benefit is that it can be remat'd | 
|  | 2482 | // as a single unit instead of having to handle reg inputs. | 
|  | 2483 | // FIXME: Remove this when we can do generalized remat. | 
| Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2484 | let isReMaterializable = 1 in | 
|  | 2485 | def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi, | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2486 | "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}", | 
| Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2487 | [(set GPR:$dst, (i32 imm:$src))]>, | 
|  | 2488 | Requires<[IsARM, HasV6T2]>; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2489 |  | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 2490 | // ConstantPool, GlobalAddress, and JumpTable | 
|  | 2491 | def : ARMPat<(ARMWrapper  tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, | 
|  | 2492 | Requires<[IsARM, DontUseMovt]>; | 
|  | 2493 | def : ARMPat<(ARMWrapper  tconstpool  :$dst), (LEApcrel tconstpool  :$dst)>; | 
|  | 2494 | def : ARMPat<(ARMWrapper  tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, | 
|  | 2495 | Requires<[IsARM, UseMovt]>; | 
|  | 2496 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
|  | 2497 | (LEApcrelJT tjumptable:$dst, imm:$id)>; | 
|  | 2498 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2499 | // TODO: add,sub,and, 3-instr forms? | 
| Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2500 |  | 
| Rafael Espindola | 336d62e | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 2501 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2502 | // Direct calls | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2503 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2504 | Requires<[IsARM, IsNotDarwin]>; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2505 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2506 | Requires<[IsARM, IsDarwin]>; | 
| Rafael Espindola | 0cd8d14 | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2507 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2508 | // zextload i1 -> zextload i8 | 
|  | 2509 | def : ARMPat<(zextloadi1 addrmode2:$addr),  (LDRB addrmode2:$addr)>; | 
| Lauro Ramos Venancio | d0ced3f | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 2510 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2511 | // extload -> zextload | 
|  | 2512 | def : ARMPat<(extloadi1  addrmode2:$addr),  (LDRB addrmode2:$addr)>; | 
|  | 2513 | def : ARMPat<(extloadi8  addrmode2:$addr),  (LDRB addrmode2:$addr)>; | 
|  | 2514 | def : ARMPat<(extloadi16 addrmode3:$addr),  (LDRH addrmode3:$addr)>; | 
| Rafael Espindola | 0cd8d14 | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2515 |  | 
| Evan Cheng | fd2adbf | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 2516 | def : ARMPat<(extloadi8  addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; | 
|  | 2517 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; | 
|  | 2518 |  | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2519 | // smul* and smla* | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2520 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 2521 | (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2522 | (SMULBB GPR:$a, GPR:$b)>; | 
|  | 2523 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), | 
|  | 2524 | (SMULBB GPR:$a, GPR:$b)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2525 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 2526 | (sra GPR:$b, (i32 16))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2527 | (SMULBT GPR:$a, GPR:$b)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2528 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2529 | (SMULBT GPR:$a, GPR:$b)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2530 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), | 
|  | 2531 | (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2532 | (SMULTB GPR:$a, GPR:$b)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2533 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2534 | (SMULTB GPR:$a, GPR:$b)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2535 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
|  | 2536 | (i32 16)), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2537 | (SMULWB GPR:$a, GPR:$b)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2538 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2539 | (SMULWB GPR:$a, GPR:$b)>; | 
|  | 2540 |  | 
|  | 2541 | def : ARMV5TEPat<(add GPR:$acc, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2542 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 2543 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2544 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2545 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 2546 | (mul sext_16_node:$a, sext_16_node:$b)), | 
|  | 2547 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2548 | def : ARMV5TEPat<(add GPR:$acc, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2549 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 2550 | (sra GPR:$b, (i32 16)))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2551 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2552 | def : ARMV5TEPat<(add GPR:$acc, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2553 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2554 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2555 | def : ARMV5TEPat<(add GPR:$acc, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2556 | (mul (sra GPR:$a, (i32 16)), | 
|  | 2557 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2558 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2559 | def : ARMV5TEPat<(add GPR:$acc, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2560 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2561 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2562 | def : ARMV5TEPat<(add GPR:$acc, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2563 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
|  | 2564 | (i32 16))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2565 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2566 | def : ARMV5TEPat<(add GPR:$acc, | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2567 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), | 
| Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2568 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 2569 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2570 | //===----------------------------------------------------------------------===// | 
|  | 2571 | // Thumb Support | 
|  | 2572 | // | 
|  | 2573 |  | 
|  | 2574 | include "ARMInstrThumb.td" | 
|  | 2575 |  | 
|  | 2576 | //===----------------------------------------------------------------------===// | 
| Anton Korobeynikov | 02bb33c | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2577 | // Thumb2 Support | 
|  | 2578 | // | 
|  | 2579 |  | 
|  | 2580 | include "ARMInstrThumb2.td" | 
|  | 2581 |  | 
|  | 2582 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2583 | // Floating Point Support | 
|  | 2584 | // | 
|  | 2585 |  | 
|  | 2586 | include "ARMInstrVFP.td" | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2587 |  | 
|  | 2588 | //===----------------------------------------------------------------------===// | 
|  | 2589 | // Advanced SIMD (NEON) Support | 
|  | 2590 | // | 
|  | 2591 |  | 
|  | 2592 | include "ARMInstrNEON.td" | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2593 |  | 
|  | 2594 | //===----------------------------------------------------------------------===// | 
|  | 2595 | // Coprocessor Instructions.  For disassembly only. | 
|  | 2596 | // | 
|  | 2597 |  | 
|  | 2598 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, | 
|  | 2599 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), | 
|  | 2600 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", | 
|  | 2601 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2602 | let Inst{4} = 0; | 
|  | 2603 | } | 
|  | 2604 |  | 
|  | 2605 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, | 
|  | 2606 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), | 
|  | 2607 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", | 
|  | 2608 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2609 | let Inst{31-28} = 0b1111; | 
|  | 2610 | let Inst{4} = 0; | 
|  | 2611 | } | 
|  | 2612 |  | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2613 | class ACI<dag oops, dag iops, string opc, string asm> | 
|  | 2614 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, | 
|  | 2615 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { | 
|  | 2616 | let Inst{27-25} = 0b110; | 
|  | 2617 | } | 
|  | 2618 |  | 
|  | 2619 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { | 
|  | 2620 |  | 
|  | 2621 | def _OFFSET : ACI<(outs), | 
|  | 2622 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), | 
|  | 2623 | opc, "\tp$cop, cr$CRd, $addr"> { | 
|  | 2624 | let Inst{31-28} = op31_28; | 
|  | 2625 | let Inst{24} = 1; // P = 1 | 
|  | 2626 | let Inst{21} = 0; // W = 0 | 
|  | 2627 | let Inst{22} = 0; // D = 0 | 
|  | 2628 | let Inst{20} = load; | 
|  | 2629 | } | 
|  | 2630 |  | 
|  | 2631 | def _PRE : ACI<(outs), | 
|  | 2632 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), | 
|  | 2633 | opc, "\tp$cop, cr$CRd, $addr!"> { | 
|  | 2634 | let Inst{31-28} = op31_28; | 
|  | 2635 | let Inst{24} = 1; // P = 1 | 
|  | 2636 | let Inst{21} = 1; // W = 1 | 
|  | 2637 | let Inst{22} = 0; // D = 0 | 
|  | 2638 | let Inst{20} = load; | 
|  | 2639 | } | 
|  | 2640 |  | 
|  | 2641 | def _POST : ACI<(outs), | 
|  | 2642 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), | 
|  | 2643 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { | 
|  | 2644 | let Inst{31-28} = op31_28; | 
|  | 2645 | let Inst{24} = 0; // P = 0 | 
|  | 2646 | let Inst{21} = 1; // W = 1 | 
|  | 2647 | let Inst{22} = 0; // D = 0 | 
|  | 2648 | let Inst{20} = load; | 
|  | 2649 | } | 
|  | 2650 |  | 
|  | 2651 | def _OPTION : ACI<(outs), | 
|  | 2652 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), | 
|  | 2653 | opc, "\tp$cop, cr$CRd, [$base], $option"> { | 
|  | 2654 | let Inst{31-28} = op31_28; | 
|  | 2655 | let Inst{24} = 0; // P = 0 | 
|  | 2656 | let Inst{23} = 1; // U = 1 | 
|  | 2657 | let Inst{21} = 0; // W = 0 | 
|  | 2658 | let Inst{22} = 0; // D = 0 | 
|  | 2659 | let Inst{20} = load; | 
|  | 2660 | } | 
|  | 2661 |  | 
|  | 2662 | def L_OFFSET : ACI<(outs), | 
|  | 2663 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), | 
|  | 2664 | opc, "l\tp$cop, cr$CRd, $addr"> { | 
|  | 2665 | let Inst{31-28} = op31_28; | 
|  | 2666 | let Inst{24} = 1; // P = 1 | 
|  | 2667 | let Inst{21} = 0; // W = 0 | 
|  | 2668 | let Inst{22} = 1; // D = 1 | 
|  | 2669 | let Inst{20} = load; | 
|  | 2670 | } | 
|  | 2671 |  | 
|  | 2672 | def L_PRE : ACI<(outs), | 
|  | 2673 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), | 
|  | 2674 | opc, "l\tp$cop, cr$CRd, $addr!"> { | 
|  | 2675 | let Inst{31-28} = op31_28; | 
|  | 2676 | let Inst{24} = 1; // P = 1 | 
|  | 2677 | let Inst{21} = 1; // W = 1 | 
|  | 2678 | let Inst{22} = 1; // D = 1 | 
|  | 2679 | let Inst{20} = load; | 
|  | 2680 | } | 
|  | 2681 |  | 
|  | 2682 | def L_POST : ACI<(outs), | 
|  | 2683 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), | 
|  | 2684 | opc, "l\tp$cop, cr$CRd, [$base], $offset"> { | 
|  | 2685 | let Inst{31-28} = op31_28; | 
|  | 2686 | let Inst{24} = 0; // P = 0 | 
|  | 2687 | let Inst{21} = 1; // W = 1 | 
|  | 2688 | let Inst{22} = 1; // D = 1 | 
|  | 2689 | let Inst{20} = load; | 
|  | 2690 | } | 
|  | 2691 |  | 
|  | 2692 | def L_OPTION : ACI<(outs), | 
|  | 2693 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), | 
|  | 2694 | opc, "l\tp$cop, cr$CRd, [$base], $option"> { | 
|  | 2695 | let Inst{31-28} = op31_28; | 
|  | 2696 | let Inst{24} = 0; // P = 0 | 
|  | 2697 | let Inst{23} = 1; // U = 1 | 
|  | 2698 | let Inst{21} = 0; // W = 0 | 
|  | 2699 | let Inst{22} = 1; // D = 1 | 
|  | 2700 | let Inst{20} = load; | 
|  | 2701 | } | 
|  | 2702 | } | 
|  | 2703 |  | 
|  | 2704 | defm LDC  : LdStCop<{?,?,?,?}, 1, "ldc">; | 
|  | 2705 | defm LDC2 : LdStCop<0b1111,    1, "ldc2">; | 
|  | 2706 | defm STC  : LdStCop<{?,?,?,?}, 0, "stc">; | 
|  | 2707 | defm STC2 : LdStCop<0b1111,    0, "stc2">; | 
|  | 2708 |  | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2709 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, | 
|  | 2710 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), | 
|  | 2711 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", | 
|  | 2712 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2713 | let Inst{20} = 0; | 
|  | 2714 | let Inst{4} = 1; | 
|  | 2715 | } | 
|  | 2716 |  | 
|  | 2717 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, | 
|  | 2718 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), | 
|  | 2719 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", | 
|  | 2720 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2721 | let Inst{31-28} = 0b1111; | 
|  | 2722 | let Inst{20} = 0; | 
|  | 2723 | let Inst{4} = 1; | 
|  | 2724 | } | 
|  | 2725 |  | 
|  | 2726 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, | 
|  | 2727 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), | 
|  | 2728 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", | 
|  | 2729 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2730 | let Inst{20} = 1; | 
|  | 2731 | let Inst{4} = 1; | 
|  | 2732 | } | 
|  | 2733 |  | 
|  | 2734 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, | 
|  | 2735 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), | 
|  | 2736 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", | 
|  | 2737 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2738 | let Inst{31-28} = 0b1111; | 
|  | 2739 | let Inst{20} = 1; | 
|  | 2740 | let Inst{4} = 1; | 
|  | 2741 | } | 
|  | 2742 |  | 
|  | 2743 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, | 
|  | 2744 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), | 
|  | 2745 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", | 
|  | 2746 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2747 | let Inst{23-20} = 0b0100; | 
|  | 2748 | } | 
|  | 2749 |  | 
|  | 2750 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, | 
|  | 2751 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), | 
|  | 2752 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", | 
|  | 2753 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2754 | let Inst{31-28} = 0b1111; | 
|  | 2755 | let Inst{23-20} = 0b0100; | 
|  | 2756 | } | 
|  | 2757 |  | 
|  | 2758 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, | 
|  | 2759 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), | 
|  | 2760 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", | 
|  | 2761 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2762 | let Inst{23-20} = 0b0101; | 
|  | 2763 | } | 
|  | 2764 |  | 
|  | 2765 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, | 
|  | 2766 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), | 
|  | 2767 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", | 
|  | 2768 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2769 | let Inst{31-28} = 0b1111; | 
|  | 2770 | let Inst{23-20} = 0b0101; | 
|  | 2771 | } | 
|  | 2772 |  | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2773 | //===----------------------------------------------------------------------===// | 
|  | 2774 | // Move between special register and ARM core register -- for disassembly only | 
|  | 2775 | // | 
|  | 2776 |  | 
|  | 2777 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", | 
|  | 2778 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2779 | let Inst{23-20} = 0b0000; | 
|  | 2780 | let Inst{7-4} = 0b0000; | 
|  | 2781 | } | 
|  | 2782 |  | 
|  | 2783 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", | 
|  | 2784 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2785 | let Inst{23-20} = 0b0100; | 
|  | 2786 | let Inst{7-4} = 0b0000; | 
|  | 2787 | } | 
|  | 2788 |  | 
|  | 2789 | // FIXME: mask is ignored for the time being. | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2790 | def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src", | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2791 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2792 | let Inst{23-20} = 0b0010; | 
|  | 2793 | let Inst{7-4} = 0b0000; | 
|  | 2794 | } | 
|  | 2795 |  | 
|  | 2796 | // FIXME: mask is ignored for the time being. | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2797 | def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a", | 
|  | 2798 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2799 | let Inst{23-20} = 0b0010; | 
|  | 2800 | let Inst{7-4} = 0b0000; | 
|  | 2801 | } | 
|  | 2802 |  | 
|  | 2803 | // FIXME: mask is ignored for the time being. | 
|  | 2804 | def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src", | 
|  | 2805 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2806 | let Inst{23-20} = 0b0110; | 
|  | 2807 | let Inst{7-4} = 0b0000; | 
|  | 2808 | } | 
|  | 2809 |  | 
|  | 2810 | // FIXME: mask is ignored for the time being. | 
|  | 2811 | def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a", | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2812 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2813 | let Inst{23-20} = 0b0110; | 
|  | 2814 | let Inst{7-4} = 0b0000; | 
|  | 2815 | } |