blob: 9616a07a1d99c4e71eb5ab32f3eaf45a63a7e356 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000018
Evan Cheng10043e22007-01-19 07:51:42 +000019// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Evan Cheng10043e22007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
Evan Cheng10043e22007-01-19 07:51:42 +000044// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000046def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
48def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
49 [SDNPHasChain, SDNPOutFlag]>;
50def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
Evan Cheng456db392007-02-03 09:11:58 +000051 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Evan Cheng10043e22007-01-19 07:51:42 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57
58def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
59 [SDNPHasChain, SDNPOptInFlag]>;
60
61def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
62 [SDNPInFlag]>;
63def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
64 [SDNPInFlag]>;
65
66def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
67 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
68
69def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
70 [SDNPHasChain]>;
71
72def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
73 [SDNPOutFlag]>;
74
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +000075def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Evan Cheng10043e22007-01-19 07:51:42 +000078def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
79
80def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
81def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
82def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000083
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000084def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
85
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000086//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000087// ARM Instruction Predicate Definitions.
88//
89def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
90def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
91def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
92def IsThumb : Predicate<"Subtarget->isThumb()">;
93def IsARM : Predicate<"!Subtarget->isThumb()">;
94
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000095//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000096// ARM Flag Definitions.
97
98class RegConstraint<string C> {
99 string Constraints = C;
100}
101
102//===----------------------------------------------------------------------===//
103// ARM specific transformation functions and pattern fragments.
104//
105
106// so_imm_XFORM - Return a so_imm value packed into the format described for
107// so_imm def below.
108def so_imm_XFORM : SDNodeXForm<imm, [{
109 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
110 MVT::i32);
111}]>;
112
113// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
114// so_imm_neg def below.
115def so_imm_neg_XFORM : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
117 MVT::i32);
118}]>;
119
120// so_imm_not_XFORM - Return a so_imm value packed into the format described for
121// so_imm_not def below.
122def so_imm_not_XFORM : SDNodeXForm<imm, [{
123 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
124 MVT::i32);
125}]>;
126
127// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
128def rot_imm : PatLeaf<(i32 imm), [{
129 int32_t v = (int32_t)N->getValue();
130 return v == 8 || v == 16 || v == 24;
131}]>;
132
133/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
134def imm1_15 : PatLeaf<(i32 imm), [{
135 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
136}]>;
137
138/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
139def imm16_31 : PatLeaf<(i32 imm), [{
140 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
141}]>;
142
143def so_imm_neg :
144 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
145 so_imm_neg_XFORM>;
146
Evan Cheng5be3e092007-03-19 07:09:02 +0000147def so_imm_not :
Evan Cheng10043e22007-01-19 07:51:42 +0000148 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
149 so_imm_not_XFORM>;
150
151// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
152def sext_16_node : PatLeaf<(i32 GPR:$a), [{
153 return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17;
154}]>;
155
156
Evan Cheng10043e22007-01-19 07:51:42 +0000157
158//===----------------------------------------------------------------------===//
159// Operand Definitions.
160//
161
162// Branch target.
163def brtarget : Operand<OtherVT>;
164
Evan Cheng10043e22007-01-19 07:51:42 +0000165// A list of registers separated by comma. Used by load/store multiple.
166def reglist : Operand<i32> {
167 let PrintMethod = "printRegisterList";
168}
169
170// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
171def cpinst_operand : Operand<i32> {
172 let PrintMethod = "printCPInstOperand";
173}
174
175def jtblock_operand : Operand<i32> {
176 let PrintMethod = "printJTBlockOperand";
177}
178
179// Local PC labels.
180def pclabel : Operand<i32> {
181 let PrintMethod = "printPCLabel";
182}
183
184// shifter_operand operands: so_reg and so_imm.
185def so_reg : Operand<i32>, // reg reg imm
186 ComplexPattern<i32, 3, "SelectShifterOperandReg",
187 [shl,srl,sra,rotr]> {
188 let PrintMethod = "printSORegOperand";
189 let MIOperandInfo = (ops GPR, GPR, i32imm);
190}
191
192// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
193// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
194// represented in the imm field in the same 12-bit form that they are encoded
195// into so_imm instructions: the 8-bit immediate is the least significant bits
196// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
197def so_imm : Operand<i32>,
198 PatLeaf<(imm),
199 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
200 so_imm_XFORM> {
201 let PrintMethod = "printSOImmOperand";
202}
203
Evan Cheng9e7b8382007-03-20 08:11:30 +0000204// Break so_imm's up into two pieces. This handles immediates with up to 16
205// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
206// get the first/second pieces.
207def so_imm2part : Operand<i32>,
208 PatLeaf<(imm),
209 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
210 let PrintMethod = "printSOImm2PartOperand";
211}
212
213def so_imm2part_1 : SDNodeXForm<imm, [{
214 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
215 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
216}]>;
217
218def so_imm2part_2 : SDNodeXForm<imm, [{
219 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
220 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
221}]>;
222
Evan Cheng10043e22007-01-19 07:51:42 +0000223
224// Define ARM specific addressing modes.
225
226// addrmode2 := reg +/- reg shop imm
227// addrmode2 := reg +/- imm12
228//
229def addrmode2 : Operand<i32>,
230 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
231 let PrintMethod = "printAddrMode2Operand";
232 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
233}
234
235def am2offset : Operand<i32>,
236 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
237 let PrintMethod = "printAddrMode2OffsetOperand";
238 let MIOperandInfo = (ops GPR, i32imm);
239}
240
241// addrmode3 := reg +/- reg
242// addrmode3 := reg +/- imm8
243//
244def addrmode3 : Operand<i32>,
245 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
246 let PrintMethod = "printAddrMode3Operand";
247 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
248}
249
250def am3offset : Operand<i32>,
251 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
252 let PrintMethod = "printAddrMode3OffsetOperand";
253 let MIOperandInfo = (ops GPR, i32imm);
254}
255
256// addrmode4 := reg, <mode|W>
257//
258def addrmode4 : Operand<i32>,
259 ComplexPattern<i32, 2, "", []> {
260 let PrintMethod = "printAddrMode4Operand";
261 let MIOperandInfo = (ops GPR, i32imm);
262}
263
264// addrmode5 := reg +/- imm8*4
265//
266def addrmode5 : Operand<i32>,
267 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
268 let PrintMethod = "printAddrMode5Operand";
269 let MIOperandInfo = (ops GPR, i32imm);
270}
271
272// addrmodepc := pc + reg
273//
274def addrmodepc : Operand<i32>,
275 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
276 let PrintMethod = "printAddrModePCOperand";
277 let MIOperandInfo = (ops GPR, i32imm);
278}
279
Evan Cheng9c031c02007-05-08 21:08:43 +0000280// ARM branch / cmov condition code operand.
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000281def ccop : Operand<i32> {
Evan Cheng9c031c02007-05-08 21:08:43 +0000282 let PrintMethod = "printPredicateOperand";
283}
284
285// ARM Predicate operand. Default to 14 = always (AL).
286def pred : PredicateOperand<i32, (ops i32imm), (ops (i32 14))> {
287 let PrintMethod = "printPredicateOperand";
288}
289
Evan Cheng10043e22007-01-19 07:51:42 +0000290//===----------------------------------------------------------------------===//
291// ARM Instruction flags. These need to match ARMInstrInfo.h.
292//
293
294// Addressing mode.
295class AddrMode<bits<4> val> {
296 bits<4> Value = val;
297}
298def AddrModeNone : AddrMode<0>;
299def AddrMode1 : AddrMode<1>;
300def AddrMode2 : AddrMode<2>;
301def AddrMode3 : AddrMode<3>;
302def AddrMode4 : AddrMode<4>;
303def AddrMode5 : AddrMode<5>;
304def AddrModeT1 : AddrMode<6>;
305def AddrModeT2 : AddrMode<7>;
306def AddrModeT4 : AddrMode<8>;
307def AddrModeTs : AddrMode<9>;
308
309// Instruction size.
310class SizeFlagVal<bits<3> val> {
311 bits<3> Value = val;
312}
313def SizeInvalid : SizeFlagVal<0>; // Unset.
314def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
315def Size8Bytes : SizeFlagVal<2>;
316def Size4Bytes : SizeFlagVal<3>;
317def Size2Bytes : SizeFlagVal<4>;
318
319// Load / store index mode.
320class IndexMode<bits<2> val> {
321 bits<2> Value = val;
322}
323def IndexModeNone : IndexMode<0>;
324def IndexModePre : IndexMode<1>;
325def IndexModePost : IndexMode<2>;
326
327//===----------------------------------------------------------------------===//
328// ARM Instruction templates.
329//
330
331// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
332class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
333 list<Predicate> Predicates = [IsARM];
334}
Evan Cheng77c15de2007-01-19 20:27:35 +0000335class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
336 list<Predicate> Predicates = [IsARM, HasV5TE];
337}
Evan Cheng10043e22007-01-19 07:51:42 +0000338class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
339 list<Predicate> Predicates = [IsARM, HasV6];
340}
341
Evan Cheng10043e22007-01-19 07:51:42 +0000342class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000343 string cstr>
Evan Cheng10043e22007-01-19 07:51:42 +0000344 : Instruction {
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000345 let Namespace = "ARM";
346
Evan Cheng10043e22007-01-19 07:51:42 +0000347 bits<4> Opcode = opcod;
348 AddrMode AM = am;
349 bits<4> AddrModeBits = AM.Value;
350
351 SizeFlagVal SZ = sz;
352 bits<3> SizeFlag = SZ.Value;
353
354 IndexMode IM = im;
355 bits<2> IndexModeBits = IM.Value;
356
Evan Cheng10043e22007-01-19 07:51:42 +0000357 let Constraints = cstr;
358}
359
360class PseudoInst<dag ops, string asm, list<dag> pattern>
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000361 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ""> {
362 let OperandList = ops;
363 let AsmString = asm;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000364 let Pattern = pattern;
365}
366
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000367// Almost all ARM instructions are predicable.
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000368class I<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
369 string opc, string asm, string cstr, list<dag> pattern>
Evan Cheng10043e22007-01-19 07:51:42 +0000370 // FIXME: Set all opcodes to 0 for now.
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000371 : InstARM<0, am, sz, im, cstr> {
372 let OperandList = !con(oprnds, (ops pred:$p));
373 let AsmString = !strconcat(opc, !strconcat("$p", asm));
Evan Cheng10043e22007-01-19 07:51:42 +0000374 let Pattern = pattern;
375 list<Predicate> Predicates = [IsARM];
376}
Rafael Espindola203922d2006-10-16 17:57:20 +0000377
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000378class AI<dag ops, string opc, string asm, list<dag> pattern>
379 : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
380class AI1<dag ops, string opc, string asm, list<dag> pattern>
381 : I<ops, AddrMode1, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
382class AI2<dag ops, string opc, string asm, list<dag> pattern>
383 : I<ops, AddrMode2, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
384class AI3<dag ops, string opc, string asm, list<dag> pattern>
385 : I<ops, AddrMode3, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
386class AI4<dag ops, string opc, string asm, list<dag> pattern>
387 : I<ops, AddrMode4, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
388class AI1x2<dag ops, string opc, string asm, list<dag> pattern>
389 : I<ops, AddrMode1, Size8Bytes, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000390
Evan Cheng10043e22007-01-19 07:51:42 +0000391// Pre-indexed ops
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000392class AI2pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
393 : I<ops, AddrMode2, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
394class AI3pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
395 : I<ops, AddrMode3, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
Rafael Espindolae341d602006-10-16 18:39:22 +0000396
Evan Cheng10043e22007-01-19 07:51:42 +0000397// Post-indexed ops
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000398class AI2po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
399 : I<ops, AddrMode2, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
400class AI3po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
401 : I<ops, AddrMode3, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
Rafael Espindola39682632006-10-17 20:45:22 +0000402
Evan Cheng10043e22007-01-19 07:51:42 +0000403// BR_JT instructions
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000404class JTI<dag ops, string opc, string asm, list<dag> pattern>
405 : I<ops, AddrModeNone, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
406class JTI1<dag ops, string opc, string asm, list<dag> pattern>
407 : I<ops, AddrMode1, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
408class JTI2<dag ops, string opc, string asm, list<dag> pattern>
409 : I<ops, AddrMode2, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindola39682632006-10-17 20:45:22 +0000410
Evan Cheng10043e22007-01-19 07:51:42 +0000411
412class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
413class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
414
415
416/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
417/// binop that produces a value.
418multiclass AI1_bin_irs<string opc, PatFrag opnode> {
419 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000420 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000421 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
422 def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000423 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000424 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
425 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000426 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000427 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
428}
429
430/// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns.
431/// Similar to AI1_bin_irs except the instruction does not produce a result.
432multiclass AI1_bin0_irs<string opc, PatFrag opnode> {
433 def ri : AI1<(ops GPR:$a, so_imm:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000434 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000435 [(opnode GPR:$a, so_imm:$b)]>;
436 def rr : AI1<(ops GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000437 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000438 [(opnode GPR:$a, GPR:$b)]>;
439 def rs : AI1<(ops GPR:$a, so_reg:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000440 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000441 [(opnode GPR:$a, so_reg:$b)]>;
442}
443
444/// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop.
445multiclass AI1_bin_is<string opc, PatFrag opnode> {
446 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000447 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
449 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000450 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
452}
453
454/// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary
455/// ops.
456multiclass AI1_unary_irs<string opc, PatFrag opnode> {
457 def i : AI1<(ops GPR:$dst, so_imm:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000458 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000459 [(set GPR:$dst, (opnode so_imm:$a))]>;
460 def r : AI1<(ops GPR:$dst, GPR:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000461 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000462 [(set GPR:$dst, (opnode GPR:$a))]>;
463 def s : AI1<(ops GPR:$dst, so_reg:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000464 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000465 [(set GPR:$dst, (opnode so_reg:$a))]>;
466}
467
468/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
469/// register and one whose operand is a register rotated by 8/16/24.
470multiclass AI_unary_rrot<string opc, PatFrag opnode> {
471 def r : AI<(ops GPR:$dst, GPR:$Src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000472 opc, " $dst, $Src",
Evan Cheng10043e22007-01-19 07:51:42 +0000473 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
474 def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000475 opc, " $dst, $Src, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000476 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
477 Requires<[IsARM, HasV6]>;
478}
479
480/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
481/// register and one whose operand is a register rotated by 8/16/24.
482multiclass AI_bin_rrot<string opc, PatFrag opnode> {
483 def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000484 opc, " $dst, $LHS, $RHS",
Evan Cheng10043e22007-01-19 07:51:42 +0000485 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
486 Requires<[IsARM, HasV6]>;
487 def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000488 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000489 [(set GPR:$dst, (opnode GPR:$LHS,
490 (rotr GPR:$RHS, rot_imm:$rot)))]>,
491 Requires<[IsARM, HasV6]>;
492}
493
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000494// Special cases.
495class XI<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
496 string asm, string cstr, list<dag> pattern>
497 // FIXME: Set all opcodes to 0 for now.
498 : InstARM<0, am, sz, im, cstr> {
499 let OperandList = oprnds;
500 let AsmString = asm;
501 let Pattern = pattern;
502 list<Predicate> Predicates = [IsARM];
503}
504
505class AXI<dag ops, string asm, list<dag> pattern>
506 : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>;
507class AXI1<dag ops, string asm, list<dag> pattern>
508 : XI<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>;
509class AXI2<dag ops, string asm, list<dag> pattern>
510 : XI<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>;
511class AXI4<dag ops, string asm, list<dag> pattern>
512 : XI<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>;
513
514class AXIx2<dag ops, string asm, list<dag> pattern>
515 : XI<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>;
516
Rafael Espindolab23dc142006-10-16 18:18:14 +0000517
Rafael Espindola203922d2006-10-16 17:57:20 +0000518//===----------------------------------------------------------------------===//
519// Instructions
520//===----------------------------------------------------------------------===//
521
Evan Cheng10043e22007-01-19 07:51:42 +0000522//===----------------------------------------------------------------------===//
523// Miscellaneous Instructions.
524//
525def IMPLICIT_DEF_GPR :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000526PseudoInst<(ops GPR:$rD, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000527 "@ IMPLICIT_DEF_GPR $rD",
528 [(set GPR:$rD, (undef))]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000529
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000530
Evan Cheng10043e22007-01-19 07:51:42 +0000531/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
532/// the function. The first operand is the ID# for this instruction, the second
533/// is the index into the MachineConstantPool that this is, the third is the
534/// size in bytes of this constant pool entry.
535def CONSTPOOL_ENTRY :
536PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size),
537 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000538
Evan Cheng10043e22007-01-19 07:51:42 +0000539def ADJCALLSTACKUP :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000540PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000541 "@ ADJCALLSTACKUP $amt",
542 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000543
Evan Cheng10043e22007-01-19 07:51:42 +0000544def ADJCALLSTACKDOWN :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000545PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000546 "@ ADJCALLSTACKDOWN $amt",
547 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000548
Evan Cheng10043e22007-01-19 07:51:42 +0000549def DWARF_LOC :
550PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file),
551 ".loc $file, $line, $col",
552 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindolad15c8922006-10-10 12:56:00 +0000553
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000554def PICADD : AXI1<(ops GPR:$dst, GPR:$a, pclabel:$cp, pred:$p),
555 "$cp:\n\tadd$p $dst, pc, $a",
556 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000557let AddedComplexity = 10 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000558def PICLD : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
559 "${addr:label}:\n\tldr$p $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000560 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +0000561
Evan Cheng10043e22007-01-19 07:51:42 +0000562//===----------------------------------------------------------------------===//
563// Control Flow Instructions.
564//
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000565
Evan Cheng10043e22007-01-19 07:51:42 +0000566let isReturn = 1, isTerminator = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000567 def BX_RET : AI<(ops), "bx", " lr", [(ARMretflag)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000568
Evan Cheng10043e22007-01-19 07:51:42 +0000569// FIXME: remove when we have a way to marking a MI with these properties.
570let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000571 def LDM_RET : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
572 "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng10043e22007-01-19 07:51:42 +0000573 []>;
Rafael Espindolae04df412006-10-05 16:48:49 +0000574
Evan Cheng10043e22007-01-19 07:51:42 +0000575let isCall = 1, noResults = 1,
576 Defs = [R0, R1, R2, R3, R12, LR,
577 D0, D1, D2, D3, D4, D5, D6, D7] in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000578 def BL : AXI<(ops i32imm:$func, pred:$p, variable_ops),
579 "bl$p ${func:call}",
580 [(ARMcall tglobaladdr:$func)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000581 // ARMv5T and above
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000582 def BLX : AXI<(ops GPR:$dst, pred:$p, variable_ops),
583 "blx$p $dst",
584 [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000585 let Uses = [LR] in {
586 // ARMv4T
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000587 def BX : AXIx2<(ops GPR:$dst, pred:$p, variable_ops),
588 "mov$p lr, pc\n\tbx$p $dst",
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000589 [(ARMcall_nolink GPR:$dst)]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000590 }
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000591}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000592
Evan Cheng01a42272007-05-16 07:45:54 +0000593let isBranch = 1, isTerminator = 1, noResults = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000594 // B is "predicable" since it can be xformed into a Bcc.
Evan Cheng01a42272007-05-16 07:45:54 +0000595 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000596 let isPredicable = 1 in
597 def B : AXI<(ops brtarget:$dst), "b $dst",
598 [(br bb:$dst)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000599
Evan Cheng10043e22007-01-19 07:51:42 +0000600 def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000601 "mov", " pc, $dst \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000602 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
603 def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000604 "ldr", " pc, $dst \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000605 [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt,
606 imm:$id)]>;
607 def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000608 "add", " pc, $dst, $idx \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000609 [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt,
610 imm:$id)]>;
Evan Cheng01a42272007-05-16 07:45:54 +0000611 }
612
613 def Bcc : AXI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst",
614 [(ARMbrcond bb:$dst, imm:$cc)]>;
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000615}
Rafael Espindola75269be2006-07-16 01:02:57 +0000616
Evan Cheng10043e22007-01-19 07:51:42 +0000617//===----------------------------------------------------------------------===//
618// Load / store Instructions.
619//
Rafael Espindola677ee832006-10-16 17:17:22 +0000620
Evan Cheng10043e22007-01-19 07:51:42 +0000621// Load
622let isLoad = 1 in {
623def LDR : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000624 "ldr", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000625 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000626
Evan Chengee2763f2007-03-19 07:20:03 +0000627// Special LDR for loads from non-pc-relative constpools.
628let isReMaterializable = 1 in
629def LDRcp : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000630 "ldr", " $dst, $addr", []>;
Evan Chengee2763f2007-03-19 07:20:03 +0000631
Evan Cheng10043e22007-01-19 07:51:42 +0000632// Loads with zero extension
633def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000634 "ldrh", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000635 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000636
Evan Cheng10043e22007-01-19 07:51:42 +0000637def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000638 "ldrb", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000639 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000640
Evan Cheng10043e22007-01-19 07:51:42 +0000641// Loads with sign extension
642def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000643 "ldrsh", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000644 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000645
Evan Cheng10043e22007-01-19 07:51:42 +0000646def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000647 "ldrsb", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000648 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000649
Evan Cheng10043e22007-01-19 07:51:42 +0000650// Load doubleword
651def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000652 "ldrd", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000653 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000654
Evan Cheng10043e22007-01-19 07:51:42 +0000655// Indexed loads
656def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000657 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000658
Evan Cheng10043e22007-01-19 07:51:42 +0000659def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000660 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola1bbe5812006-12-12 00:37:38 +0000661
Evan Cheng10043e22007-01-19 07:51:42 +0000662def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000663 "ldrh", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000664
Evan Cheng10043e22007-01-19 07:51:42 +0000665def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000666 "ldrh", " $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000667
Evan Cheng10043e22007-01-19 07:51:42 +0000668def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000669 "ldrb", " $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000670
Evan Cheng10043e22007-01-19 07:51:42 +0000671def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000672 "ldrb", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000673
674def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000675 "ldrsh", " $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000676
677def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000678 "ldrsh", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000679
680def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000681 "ldrsb", " $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000682
683def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000684 "ldrsb", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000685} // isLoad
686
687// Store
688let isStore = 1 in {
689def STR : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000690 "str", " $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000691 [(store GPR:$src, addrmode2:$addr)]>;
692
693// Stores with truncate
694def STRH : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000695 "strh", " $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000696 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
697
698def STRB : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000699 "strb", " $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000700 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
701
702// Store doubleword
703def STRD : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000704 "strd", " $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000705 []>, Requires<[IsARM, HasV5T]>;
706
707// Indexed stores
708def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000709 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000710 [(set GPR:$base_wb,
711 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
712
713def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000714 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000715 [(set GPR:$base_wb,
716 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
717
718def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000719 "strh", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000720 [(set GPR:$base_wb,
721 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
722
723def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000724 "strh", " $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000725 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
726 GPR:$base, am3offset:$offset))]>;
727
728def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000729 "strb", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000730 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
731 GPR:$base, am2offset:$offset))]>;
732
733def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000734 "strb", " $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000735 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
736 GPR:$base, am2offset:$offset))]>;
737} // isStore
738
739//===----------------------------------------------------------------------===//
740// Load / store multiple Instructions.
741//
742
743let isLoad = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000744def LDM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
745 "ldm${p}${addr:submode} $addr, $dst1",
746 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000747
748let isStore = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000749def STM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
750 "stm${p}${addr:submode} $addr, $src1",
751 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000752
753//===----------------------------------------------------------------------===//
754// Move Instructions.
755//
756
Evan Cheng9bb01c92007-03-19 07:48:02 +0000757def MOVr : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000758 "mov", " $dst, $src", []>;
Evan Cheng9bb01c92007-03-19 07:48:02 +0000759def MOVs : AI1<(ops GPR:$dst, so_reg:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000760 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000761
762let isReMaterializable = 1 in
Evan Cheng9bb01c92007-03-19 07:48:02 +0000763def MOVi : AI1<(ops GPR:$dst, so_imm:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000764 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000765
766// These aren't really mov instructions, but we have to define them this way
767// due to flag operands.
768
769def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000770 "movs", " $dst, $src, lsr #1",
Evan Cheng10043e22007-01-19 07:51:42 +0000771 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
772def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000773 "movs", " $dst, $src, asr #1",
Evan Cheng10043e22007-01-19 07:51:42 +0000774 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
Evan Cheng9bb01c92007-03-19 07:48:02 +0000775def MOVrx : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000776 "mov", " $dst, $src, rrx",
Evan Cheng10043e22007-01-19 07:51:42 +0000777 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
778
Evan Cheng10043e22007-01-19 07:51:42 +0000779//===----------------------------------------------------------------------===//
780// Extend Instructions.
781//
782
783// Sign extenders
784
785defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
786defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
787
788defm SXTAB : AI_bin_rrot<"sxtab",
789 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
790defm SXTAH : AI_bin_rrot<"sxtah",
791 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
792
793// TODO: SXT(A){B|H}16
794
795// Zero extenders
796
797let AddedComplexity = 16 in {
798defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
799defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
800defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
801
802def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
803 (UXTB16r_rot GPR:$Src, 24)>;
804def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
805 (UXTB16r_rot GPR:$Src, 8)>;
806
807defm UXTAB : AI_bin_rrot<"uxtab",
808 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
809defm UXTAH : AI_bin_rrot<"uxtah",
810 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000811}
812
Evan Cheng10043e22007-01-19 07:51:42 +0000813// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
814//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindolac7829d62006-09-11 19:24:19 +0000815
Evan Cheng10043e22007-01-19 07:51:42 +0000816// TODO: UXT(A){B|H}16
817
818//===----------------------------------------------------------------------===//
819// Arithmetic Instructions.
820//
821
822defm ADD : AI1_bin_irs<"add" , BinOpFrag<(add node:$LHS, node:$RHS)>>;
823defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
824defm ADC : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>;
825defm SUB : AI1_bin_irs<"sub" , BinOpFrag<(sub node:$LHS, node:$RHS)>>;
826defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
827defm SBC : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>;
828
829// These don't define reg/reg forms, because they are handled above.
830defm RSB : AI1_bin_is <"rsb" , BinOpFrag<(sub node:$RHS, node:$LHS)>>;
831defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>;
832defm RSC : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>;
833
834// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
835def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
836 (SUBri GPR:$src, so_imm_neg:$imm)>;
837
838//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
839// (SUBSri GPR:$src, so_imm_neg:$imm)>;
840//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
841// (SBCri GPR:$src, so_imm_neg:$imm)>;
842
843// Note: These are implemented in C++ code, because they have to generate
844// ADD/SUBrs instructions, which use a complex pattern that a xform function
845// cannot produce.
846// (mul X, 2^n+1) -> (add (X << n), X)
847// (mul X, 2^n-1) -> (rsb X, (X << n))
848
849
850//===----------------------------------------------------------------------===//
851// Bitwise Instructions.
852//
853
854defm AND : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
855defm ORR : AI1_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
856defm EOR : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
857defm BIC : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
858
Evan Cheng5be3e092007-03-19 07:09:02 +0000859def MVNr : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000860 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000861def MVNs : AI<(ops GPR:$dst, so_reg:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000862 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000863let isReMaterializable = 1 in
864def MVNi : AI<(ops GPR:$dst, so_imm:$imm),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000865 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000866
867def : ARMPat<(and GPR:$src, so_imm_not:$imm),
868 (BICri GPR:$src, so_imm_not:$imm)>;
869
870//===----------------------------------------------------------------------===//
871// Multiply Instructions.
872//
873
874// AI_orr - Defines a (op r, r) pattern.
875class AI_orr<string opc, SDNode opnode>
876 : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000877 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000878 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
879
880// AI_oorr - Defines a (op (op r, r), r) pattern.
881class AI_oorr<string opc, SDNode opnode1, SDNode opnode2>
882 : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000883 opc, " $dst, $a, $b, $c",
Evan Cheng10043e22007-01-19 07:51:42 +0000884 [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>;
885
886def MUL : AI_orr<"mul", mul>;
887def MLA : AI_oorr<"mla", add, mul>;
888
889// Extra precision multiplies with low / high results
890def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000891 "smull", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000892 []>;
893
894def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000895 "umull", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000896 []>;
897
898// Multiply + accumulate
899def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000900 "smlal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000901 []>;
902
903def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000904 "umlal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000905 []>;
906
907def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000908 "umaal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000909 []>, Requires<[IsARM, HasV6]>;
910
911// Most significant word multiply
912def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>;
913def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>;
914
915
916def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000917 "smmls", " $dst, $a, $b, $c",
Evan Cheng10043e22007-01-19 07:51:42 +0000918 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
919 Requires<[IsARM, HasV6]>;
920
921multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng77c15de2007-01-19 20:27:35 +0000922 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000923 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000924 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
925 (sext_inreg GPR:$b, i16)))]>,
926 Requires<[IsARM, HasV5TE]>;
927 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000928 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000929 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
930 (sra GPR:$b, 16)))]>,
931 Requires<[IsARM, HasV5TE]>;
932 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000933 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000934 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
935 (sext_inreg GPR:$b, i16)))]>,
936 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000937 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000938 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000939 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
940 (sra GPR:$b, 16)))]>,
941 Requires<[IsARM, HasV5TE]>;
Evan Cheng77c15de2007-01-19 20:27:35 +0000942 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000943 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000944 [(set GPR:$dst, (sra (opnode GPR:$a,
945 (sext_inreg GPR:$b, i16)), 16))]>,
946 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000947 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000948 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000949 [(set GPR:$dst, (sra (opnode GPR:$a,
950 (sra GPR:$b, 16)), 16))]>,
951 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000952}
953
Evan Cheng10043e22007-01-19 07:51:42 +0000954multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng77c15de2007-01-19 20:27:35 +0000955 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000956 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +0000957 [(set GPR:$dst, (add GPR:$acc,
958 (opnode (sext_inreg GPR:$a, i16),
959 (sext_inreg GPR:$b, i16))))]>,
960 Requires<[IsARM, HasV5TE]>;
961 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000962 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +0000963 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Cheng10043e22007-01-19 07:51:42 +0000964 (sra GPR:$b, 16))))]>,
Evan Cheng77c15de2007-01-19 20:27:35 +0000965 Requires<[IsARM, HasV5TE]>;
966 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000967 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +0000968 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
969 (sext_inreg GPR:$b, i16))))]>,
970 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000971 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000972 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +0000973 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
974 (sra GPR:$b, 16))))]>,
975 Requires<[IsARM, HasV5TE]>;
976
Evan Cheng77c15de2007-01-19 20:27:35 +0000977 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000978 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +0000979 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
980 (sext_inreg GPR:$b, i16)), 16)))]>,
981 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000982 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000983 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +0000984 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
985 (sra GPR:$b, 16)), 16)))]>,
986 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +0000987}
Rafael Espindola778769a2006-09-08 12:47:03 +0000988
Evan Cheng10043e22007-01-19 07:51:42 +0000989defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
990defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000991
Evan Cheng10043e22007-01-19 07:51:42 +0000992// TODO: Halfword multiple accumulate long: SMLAL<x><y>
993// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola3874a162006-10-13 13:14:59 +0000994
Evan Cheng10043e22007-01-19 07:51:42 +0000995//===----------------------------------------------------------------------===//
996// Misc. Arithmetic Instructions.
997//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000998
Evan Cheng10043e22007-01-19 07:51:42 +0000999def CLZ : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001000 "clz", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001001 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001002
Evan Cheng10043e22007-01-19 07:51:42 +00001003def REV : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001004 "rev", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001005 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001006
Evan Cheng10043e22007-01-19 07:51:42 +00001007def REV16 : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001008 "rev16", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001009 [(set GPR:$dst,
1010 (or (and (srl GPR:$src, 8), 0xFF),
1011 (or (and (shl GPR:$src, 8), 0xFF00),
1012 (or (and (srl GPR:$src, 8), 0xFF0000),
1013 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1014 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001015
Evan Cheng10043e22007-01-19 07:51:42 +00001016def REVSH : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001017 "revsh", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001018 [(set GPR:$dst,
1019 (sext_inreg
Chris Lattner598bc0d2007-04-17 22:39:58 +00001020 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Cheng10043e22007-01-19 07:51:42 +00001021 (shl GPR:$src, 8)), i16))]>,
1022 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001023
Evan Cheng10043e22007-01-19 07:51:42 +00001024def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001025 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001026 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1027 (and (shl GPR:$src2, (i32 imm:$shamt)),
1028 0xFFFF0000)))]>,
1029 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001030
Evan Cheng10043e22007-01-19 07:51:42 +00001031// Alternate cases for PKHBT where identities eliminate some nodes.
1032def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1033 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1034def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1035 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001036
Rafael Espindolae04df412006-10-05 16:48:49 +00001037
Evan Cheng10043e22007-01-19 07:51:42 +00001038def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001039 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001040 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1041 (and (sra GPR:$src2, imm16_31:$shamt),
1042 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001043
Evan Cheng10043e22007-01-19 07:51:42 +00001044// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1045// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1046def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1047 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1048def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1049 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1050 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00001051
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001052
Evan Cheng10043e22007-01-19 07:51:42 +00001053//===----------------------------------------------------------------------===//
1054// Comparison Instructions...
1055//
Rafael Espindola57d109f2006-10-10 18:55:14 +00001056
Evan Cheng10043e22007-01-19 07:51:42 +00001057defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1058defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00001059
Evan Cheng10043e22007-01-19 07:51:42 +00001060def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1061 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +00001062
Evan Cheng10043e22007-01-19 07:51:42 +00001063// Note that TST/TEQ don't set all the same flags that CMP does!
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001064defm TST : AI1_bin0_irs<"tst", BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1065defm TEQ : AI1_bin0_irs<"teq", BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
1066
1067defm CMPnz : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1068defm CMNnz : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
1069
1070def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1071 (CMNri GPR:$src, so_imm_neg:$imm)>;
1072
Rafael Espindolab5093882006-10-07 14:24:52 +00001073
Evan Cheng10043e22007-01-19 07:51:42 +00001074// Conditional moves
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001075def MOVCCr : AXI<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc),
1076 "mov$cc $dst, $true",
1077 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>,
1078 RegConstraint<"$false = $dst">;
Rafael Espindola8429e1f2006-10-10 20:38:57 +00001079
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001080def MOVCCs : AXI<(ops GPR:$dst, GPR:$false, so_reg:$true, ccop:$cc),
1081 "mov$cc $dst, $true",
1082 [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>,
1083 RegConstraint<"$false = $dst">;
Rafael Espindola9e29ec32006-10-09 17:50:29 +00001084
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001085def MOVCCi : AXI<(ops GPR:$dst, GPR:$false, so_imm:$true, ccop:$cc),
1086 "mov$cc $dst, $true",
1087 [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>,
1088 RegConstraint<"$false = $dst">;
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001089
Rafael Espindolad15c8922006-10-10 12:56:00 +00001090
Evan Cheng10043e22007-01-19 07:51:42 +00001091// LEApcrel - Load a pc-relative address into a register without offending the
1092// assembler.
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001093def LEApcrel : AXI1<(ops GPR:$dst, i32imm:$label, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +00001094 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1095 "${:private}PCRELL${:uid}+8))\n"),
1096 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001097 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001098 []>;
Rafael Espindolab5f1ff332006-10-10 19:35:01 +00001099
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001100def LEApcrelJT : AXI1<(ops GPR:$dst, i32imm:$label, i32imm:$id, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +00001101 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1102 "${:private}PCRELL${:uid}+8))\n"),
1103 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001104 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001105 []>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001106//===----------------------------------------------------------------------===//
1107// TLS Instructions
1108//
1109
1110// __aeabi_read_tp preserves the registers r1-r3.
1111let isCall = 1,
1112 Defs = [R0, R12, LR] in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001113 def TPsoft : AI<(ops),
1114 "bl", " __aeabi_read_tp",
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001115 [(set R0, ARMthread_pointer)]>;
1116}
Rafael Espindola99bf1332006-10-17 20:33:13 +00001117
Evan Cheng10043e22007-01-19 07:51:42 +00001118//===----------------------------------------------------------------------===//
1119// Non-Instruction Patterns
1120//
Rafael Espindola58c368b2006-10-07 14:03:39 +00001121
Evan Cheng10043e22007-01-19 07:51:42 +00001122// ConstantPool, GlobalAddress, and JumpTable
1123def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1124def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1125def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Cheng9e7b8382007-03-20 08:11:30 +00001126 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola58c368b2006-10-07 14:03:39 +00001127
Evan Cheng10043e22007-01-19 07:51:42 +00001128// Large immediate handling.
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001129
Evan Cheng10043e22007-01-19 07:51:42 +00001130// Two piece so_imms.
Evan Cheng9e7b8382007-03-20 08:11:30 +00001131let isReMaterializable = 1 in
1132def MOVi2pieces : AI1x2<(ops GPR:$dst, so_imm2part:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001133 "mov", " $dst, $src",
Evan Cheng9e7b8382007-03-20 08:11:30 +00001134 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001135
Evan Cheng10043e22007-01-19 07:51:42 +00001136def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1137 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1138 (so_imm2part_2 imm:$RHS))>;
1139def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1140 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1141 (so_imm2part_2 imm:$RHS))>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001142
Evan Cheng10043e22007-01-19 07:51:42 +00001143// TODO: add,sub,and, 3-instr forms?
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001144
Rafael Espindola336d62e2006-10-19 17:05:03 +00001145
Evan Cheng10043e22007-01-19 07:51:42 +00001146// Direct calls
1147def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001148
Evan Cheng10043e22007-01-19 07:51:42 +00001149// zextload i1 -> zextload i8
1150def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venanciod0ced3f2006-12-26 19:30:42 +00001151
Evan Cheng10043e22007-01-19 07:51:42 +00001152// extload -> zextload
1153def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1154def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1155def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001156
Evan Cheng10043e22007-01-19 07:51:42 +00001157// truncstore i1 -> truncstore i8
Dale Johannesen29c05752007-04-27 22:17:18 +00001158def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001159 (STRB GPR:$src, addrmode2:$dst)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001160def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001161 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001162def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001163 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001164
Evan Cheng77c15de2007-01-19 20:27:35 +00001165// smul* and smla*
1166def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1167 (SMULBB GPR:$a, GPR:$b)>;
1168def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1169 (SMULBB GPR:$a, GPR:$b)>;
1170def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1171 (SMULBT GPR:$a, GPR:$b)>;
1172def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1173 (SMULBT GPR:$a, GPR:$b)>;
1174def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1175 (SMULTB GPR:$a, GPR:$b)>;
1176def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1177 (SMULTB GPR:$a, GPR:$b)>;
1178def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1179 (SMULWB GPR:$a, GPR:$b)>;
1180def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1181 (SMULWB GPR:$a, GPR:$b)>;
1182
1183def : ARMV5TEPat<(add GPR:$acc,
1184 (mul (sra (shl GPR:$a, 16), 16),
1185 (sra (shl GPR:$b, 16), 16))),
1186 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1187def : ARMV5TEPat<(add GPR:$acc,
1188 (mul sext_16_node:$a, sext_16_node:$b)),
1189 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1190def : ARMV5TEPat<(add GPR:$acc,
1191 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1192 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1193def : ARMV5TEPat<(add GPR:$acc,
1194 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1195 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1196def : ARMV5TEPat<(add GPR:$acc,
1197 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1198 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1199def : ARMV5TEPat<(add GPR:$acc,
1200 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1201 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1202def : ARMV5TEPat<(add GPR:$acc,
1203 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1204 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1205def : ARMV5TEPat<(add GPR:$acc,
1206 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1207 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1208
Evan Cheng10043e22007-01-19 07:51:42 +00001209//===----------------------------------------------------------------------===//
1210// Thumb Support
1211//
1212
1213include "ARMInstrThumb.td"
1214
1215//===----------------------------------------------------------------------===//
1216// Floating Point Support
1217//
1218
1219include "ARMInstrVFP.td"