blob: b13a26534409e68d28209cce7095c4b03c66a802 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
Rafael Espindolae45a79a2006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3130a752006-09-13 12:09:43 +000018 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindolae45a79a2006-09-11 17:25:40 +000019}
20
Rafael Espindola708cb602006-11-08 17:07:32 +000021def op_addr_mode2 : Operand<iPTR> {
22 let PrintMethod = "printAddrMode2";
23 let MIOperandInfo = (ops ptr_rc, i32imm);
24}
25
Rafael Espindola19398ec2006-10-17 18:04:53 +000026def op_addr_mode5 : Operand<iPTR> {
27 let PrintMethod = "printAddrMode5";
Rafael Espindola19398ec2006-10-17 18:04:53 +000028 let MIOperandInfo = (ops ptr_rc, i32imm);
29}
30
Rafael Espindolae40a7e22006-07-10 01:41:35 +000031// Define ARM specific addressing mode.
Rafael Espindolae45a79a2006-09-11 17:25:40 +000032//Addressing Mode 1: data processing operands
Evan Cheng577ef762006-10-11 21:03:53 +000033def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
34 []>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000035
Rafael Espindola708cb602006-11-08 17:07:32 +000036//Addressing Mode 2: Load and Store Word or Unsigned Byte
37def addr_mode2 : ComplexPattern<iPTR, 2, "SelectAddrMode2", [], []>;
38
Rafael Espindola19398ec2006-10-17 18:04:53 +000039//Addressing Mode 5: VFP load/store
40def addr_mode5 : ComplexPattern<iPTR, 2, "SelectAddrMode5", [], []>;
41
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000042//===----------------------------------------------------------------------===//
Rafael Espindola203922d2006-10-16 17:57:20 +000043// Instruction Class Templates
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000044//===----------------------------------------------------------------------===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000045class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
46 let Namespace = "ARM";
47
48 dag OperandList = ops;
49 let AsmString = asmstr;
50 let Pattern = pattern;
51}
52
Rafael Espindola203922d2006-10-16 17:57:20 +000053class IntBinOp<string OpcStr, SDNode OpNode> :
54 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
55 !strconcat(OpcStr, " $dst, $a, $b"),
56 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
57
Rafael Espindolaf63752f2006-10-16 18:32:36 +000058class FPBinOp<string OpcStr, SDNode OpNode> :
59 InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
60 !strconcat(OpcStr, " $dst, $a, $b"),
61 [(set FPRegs:$dst, (OpNode FPRegs:$a, FPRegs:$b))]>;
62
Rafael Espindolae341d602006-10-16 18:39:22 +000063class DFPBinOp<string OpcStr, SDNode OpNode> :
64 InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
65 !strconcat(OpcStr, " $dst, $a, $b"),
66 [(set DFPRegs:$dst, (OpNode DFPRegs:$a, DFPRegs:$b))]>;
67
Rafael Espindola39682632006-10-17 20:45:22 +000068class FPUnaryOp<string OpcStr, SDNode OpNode> :
69 InstARM<(ops FPRegs:$dst, FPRegs:$src),
70 !strconcat(OpcStr, " $dst, $src"),
71 [(set FPRegs:$dst, (OpNode FPRegs:$src))]>;
72
73class DFPUnaryOp<string OpcStr, SDNode OpNode> :
74 InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
75 !strconcat(OpcStr, " $dst, $src"),
76 [(set DFPRegs:$dst, (OpNode DFPRegs:$src))]>;
77
Rafael Espindolab23dc142006-10-16 18:18:14 +000078class Addr1BinOp<string OpcStr, SDNode OpNode> :
79 InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
80 !strconcat(OpcStr, " $dst, $a, $b"),
81 [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>;
82
Rafael Espindola203922d2006-10-16 17:57:20 +000083//===----------------------------------------------------------------------===//
84// Instructions
85//===----------------------------------------------------------------------===//
86
Rafael Espindolae08b9852006-08-24 13:45:55 +000087def brtarget : Operand<OtherVT>;
88
Rafael Espindolafe03fe92006-08-24 16:13:15 +000089// Operand for printing out a condition code.
90let PrintMethod = "printCCOperand" in
91 def CCOp : Operand<i32>;
92
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000093def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000094def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
95 [SDNPHasChain, SDNPOutFlag]>;
96def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
97 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000098
Rafael Espindola75269be2006-07-16 01:02:57 +000099def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
100def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
101 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000102def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
103 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000104
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000105def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000106def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000107
Rafael Espindolad15c8922006-10-10 12:56:00 +0000108def SDTarmfmstat : SDTypeProfile<0, 0, []>;
109def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
110
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000111def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000112def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
113
Rafael Espindolad0dee772006-08-21 22:00:32 +0000114def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
115def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +0000116
Rafael Espindolab5093882006-10-07 14:24:52 +0000117def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +0000118def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000119def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +0000120def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +0000121def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000122def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +0000123def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000124def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000125
126def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindolaaa2a12f2006-10-06 20:33:26 +0000127def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
128 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000129
Rafael Espindolae04df412006-10-05 16:48:49 +0000130def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
131def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
132
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000133def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
134 "!ADJCALLSTACKUP $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000135 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000136
137def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
138 "!ADJCALLSTACKDOWN $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000139 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000140
Rafael Espindolaf8274c02006-10-19 13:45:00 +0000141def IMPLICIT_DEF_Int : InstARM<(ops IntRegs:$dst),
142 "@IMPLICIT_DEF $dst",
143 [(set IntRegs:$dst, (undef))]>;
144def IMPLICIT_DEF_FP : InstARM<(ops FPRegs:$dst), "@IMPLICIT_DEF $dst",
145 [(set FPRegs:$dst, (undef))]>;
146def IMPLICIT_DEF_DFP : InstARM<(ops DFPRegs:$dst), "@IMPLICIT_DEF $dst",
147 [(set DFPRegs:$dst, (undef))]>;
148
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000149let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000150 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000151}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000152
Rafael Espindolaf719c5f2006-10-16 21:10:32 +0000153let noResults = 1, Defs = [R0, R1, R2, R3, R14] in {
154 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", []>;
Rafael Espindolabad44072006-10-18 16:21:43 +0000155 def blx : InstARM<(ops IntRegs:$func, variable_ops), "blx $func", [(ARMcall IntRegs:$func)]>;
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000156}
Rafael Espindola75269be2006-07-16 01:02:57 +0000157
Rafael Espindola708cb602006-11-08 17:07:32 +0000158def LDR : InstARM<(ops IntRegs:$dst, op_addr_mode2:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000159 "ldr $dst, $addr",
Rafael Espindola708cb602006-11-08 17:07:32 +0000160 [(set IntRegs:$dst, (load addr_mode2:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000161
Rafael Espindola677ee832006-10-16 17:17:22 +0000162def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000163 "ldrb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000164 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
165
166def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000167 "ldrsb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000168 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
169
170def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000171 "ldrh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000172 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
173
174def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000175 "ldrsh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000176 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
177
Rafael Espindola708cb602006-11-08 17:07:32 +0000178def STR : InstARM<(ops IntRegs:$src, op_addr_mode2:$addr),
179 "str $src, $addr",
180 [(store IntRegs:$src, addr_mode2:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000181
Rafael Espindolab43efe82006-10-23 20:34:27 +0000182def STRB : InstARM<(ops IntRegs:$src, IntRegs:$addr),
183 "strb $src, [$addr]",
184 [(truncstorei8 IntRegs:$src, IntRegs:$addr)]>;
185
186def STRH : InstARM<(ops IntRegs:$src, IntRegs:$addr),
187 "strh $src, [$addr]",
188 [(truncstorei16 IntRegs:$src, IntRegs:$addr)]>;
189
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000190def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
191 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000192
Rafael Espindola1bbe5812006-12-12 00:37:38 +0000193def MVN : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
194 "mvn $dst, $src", [(set IntRegs:$dst, (not addr_mode1:$src))]>;
195
Rafael Espindolab23dc142006-10-16 18:18:14 +0000196def ADD : Addr1BinOp<"add", add>;
197def ADCS : Addr1BinOp<"adcs", adde>;
198def ADDS : Addr1BinOp<"adds", addc>;
Rafael Espindolab23dc142006-10-16 18:18:14 +0000199def SUB : Addr1BinOp<"sub", sub>;
200def SBCS : Addr1BinOp<"sbcs", sube>;
201def SUBS : Addr1BinOp<"subs", subc>;
202def AND : Addr1BinOp<"and", and>;
203def EOR : Addr1BinOp<"eor", xor>;
204def ORR : Addr1BinOp<"orr", or>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000205
Rafael Espindolad0dee772006-08-21 22:00:32 +0000206let isTwoAddress = 1 in {
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000207 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
208 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindola29e48752006-08-24 17:19:08 +0000209 "mov$cc $dst, $true",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000210 [(set IntRegs:$dst, (armselect addr_mode1:$true,
211 IntRegs:$false, imm:$cc))]>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000212
213 def fcpyscond : InstARM<(ops FPRegs:$dst, FPRegs:$false,
214 FPRegs:$true, CCOp:$cc),
215 "fcpys$cc $dst, $true",
216 [(set FPRegs:$dst, (armselect FPRegs:$true,
217 FPRegs:$false, imm:$cc))]>;
218
219 def fcpydcond : InstARM<(ops DFPRegs:$dst, DFPRegs:$false,
220 DFPRegs:$true, CCOp:$cc),
221 "fcpyd$cc $dst, $true",
222 [(set DFPRegs:$dst, (armselect DFPRegs:$true,
223 DFPRegs:$false, imm:$cc))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000224}
225
Rafael Espindola203922d2006-10-16 17:57:20 +0000226def MUL : IntBinOp<"mul", mul>;
Rafael Espindolac7829d62006-09-11 19:24:19 +0000227
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000228let Defs = [R0] in {
Rafael Espindola203922d2006-10-16 17:57:20 +0000229 def SMULL : IntBinOp<"smull r12,", mulhs>;
230 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000231}
232
Chris Lattneraaeede02006-10-24 16:47:57 +0000233let isTerminator = 1, isBranch = 1 in {
Rafael Espindola01dd97a2006-10-18 16:20:57 +0000234 def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
235 "b$cc $dst",
236 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000237
Rafael Espindola01dd97a2006-10-18 16:20:57 +0000238 def b : InstARM<(ops brtarget:$dst),
239 "b $dst",
240 [(br bb:$dst)]>;
241}
Rafael Espindola778769a2006-09-08 12:47:03 +0000242
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000243def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolad0dee772006-08-21 22:00:32 +0000244 "cmp $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000245 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000246
Rafael Espindolad15c8922006-10-10 12:56:00 +0000247// Floating Point Compare
Rafael Espindola3874a162006-10-13 13:14:59 +0000248def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
249 "fcmps $a, $b",
250 [(armcmp FPRegs:$a, FPRegs:$b)]>;
251
Rafael Espindola3874a162006-10-13 13:14:59 +0000252def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
253 "fcmpd $a, $b",
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000254 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
255
Rafael Espindolac31ee942006-10-17 13:13:23 +0000256// Floating Point Copy
257def FCPYS : InstARM<(ops FPRegs:$dst, FPRegs:$src), "fcpys $dst, $src", []>;
258
259def FCPYD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src), "fcpyd $dst, $src", []>;
260
Rafael Espindola53f78be2006-09-29 21:20:16 +0000261// Floating Point Conversion
262// We use bitconvert for moving the data between the register classes.
263// The format conversion is done with ARM specific nodes
264
265def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
266 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
267
268def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
269 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
270
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000271def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
272 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
273
Rafael Espindolae04df412006-10-05 16:48:49 +0000274def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
275 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
276
Rafael Espindola53f78be2006-09-29 21:20:16 +0000277def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
278 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000279
Rafael Espindola57d109f2006-10-10 18:55:14 +0000280def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
281 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
282
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000283def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
284 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000285
Rafael Espindola57d109f2006-10-10 18:55:14 +0000286def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
287 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
288
Rafael Espindolab5093882006-10-07 14:24:52 +0000289def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
290 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
291
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000292def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
293 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
294
Rafael Espindolab5093882006-10-07 14:24:52 +0000295def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
296 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
297
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000298def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
299 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
300
Rafael Espindola9e29ec32006-10-09 17:50:29 +0000301def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
302 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
303
304def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
305 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000306
Rafael Espindolad15c8922006-10-10 12:56:00 +0000307def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
308
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000309// Floating Point Arithmetic
Rafael Espindolae341d602006-10-16 18:39:22 +0000310def FADDS : FPBinOp<"fadds", fadd>;
311def FADDD : DFPBinOp<"faddd", fadd>;
312def FSUBS : FPBinOp<"fsubs", fsub>;
313def FSUBD : DFPBinOp<"fsubd", fsub>;
Rafael Espindolab5f1ff332006-10-10 19:35:01 +0000314
Rafael Espindola39682632006-10-17 20:45:22 +0000315def FNEGS : FPUnaryOp<"fnegs", fneg>;
316def FNEGD : DFPUnaryOp<"fnegd", fneg>;
317def FABSS : FPUnaryOp<"fabss", fabs>;
318def FABSD : DFPUnaryOp<"fabsd", fabs>;
Rafael Espindola99bf1332006-10-17 20:33:13 +0000319
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000320def FMULS : FPBinOp<"fmuls", fmul>;
Rafael Espindolae341d602006-10-16 18:39:22 +0000321def FMULD : DFPBinOp<"fmuld", fmul>;
Rafael Espindolaafdd47ac2006-10-16 21:50:04 +0000322def FDIVS : FPBinOp<"fdivs", fdiv>;
323def FDIVD : DFPBinOp<"fdivd", fdiv>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000324
325// Floating Point Load
Rafael Espindola19398ec2006-10-17 18:04:53 +0000326def FLDS : InstARM<(ops FPRegs:$dst, op_addr_mode5:$addr),
327 "flds $dst, $addr",
328 [(set FPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000329
Rafael Espindola19398ec2006-10-17 18:04:53 +0000330def FLDD : InstARM<(ops DFPRegs:$dst, op_addr_mode5:$addr),
331 "fldd $dst, $addr",
332 [(set DFPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindolaf719c5f2006-10-16 21:10:32 +0000333
Rafael Espindola418c8e62006-10-17 13:36:07 +0000334// Floating Point Store
Rafael Espindola19398ec2006-10-17 18:04:53 +0000335def FSTS : InstARM<(ops FPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola2d7d1422006-10-17 18:29:14 +0000336 "fsts $src, $addr",
Rafael Espindola19398ec2006-10-17 18:04:53 +0000337 [(store FPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +0000338
Rafael Espindola19398ec2006-10-17 18:04:53 +0000339def FSTD : InstARM<(ops DFPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola2d7d1422006-10-17 18:29:14 +0000340 "fstd $src, $addr",
Rafael Espindola19398ec2006-10-17 18:04:53 +0000341 [(store DFPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +0000342
Rafael Espindolaf719c5f2006-10-16 21:10:32 +0000343def : Pat<(ARMcall tglobaladdr:$dst),
344 (bl tglobaladdr:$dst)>;
345
346def : Pat<(ARMcall texternalsym:$dst),
347 (bl texternalsym:$dst)>;
Rafael Espindola336d62e2006-10-19 17:05:03 +0000348
349def : Pat<(extloadi8 IntRegs:$addr),
350 (LDRB IntRegs:$addr)>;
351def : Pat<(extloadi16 IntRegs:$addr),
352 (LDRH IntRegs:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +0000353
Lauro Ramos Venanciod0ced3f2006-12-26 19:30:42 +0000354// extload bool -> extload byte
355def : Pat<(extloadi1 IntRegs:$addr), (LDRB IntRegs:$addr)>;
356
Rafael Espindola0cd8d142006-11-01 14:13:27 +0000357// zextload bool -> zextload byte
358def : Pat<(i32 (zextloadi1 IntRegs:$addr)), (LDRB IntRegs:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +0000359
360// truncstore bool -> truncstore byte.
361def : Pat<(truncstorei1 IntRegs:$src, IntRegs:$addr),
Rafael Espindola87f43822006-12-08 18:41:21 +0000362 (STRB IntRegs:$src, IntRegs:$addr)>;