blob: db6814c54db2cd117e4611e98dd2adc217326b5b [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000018
Evan Cheng10043e22007-01-19 07:51:42 +000019// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Evan Cheng10043e22007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
Evan Cheng10043e22007-01-19 07:51:42 +000044// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000046def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
48def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
49 [SDNPHasChain, SDNPOutFlag]>;
50def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
Evan Cheng456db392007-02-03 09:11:58 +000051 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Evan Cheng10043e22007-01-19 07:51:42 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000055def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng10043e22007-01-19 07:51:42 +000057def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
59
60def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
61 [SDNPHasChain, SDNPOptInFlag]>;
62
63def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
64 [SDNPInFlag]>;
65def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
66 [SDNPInFlag]>;
67
68def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
69 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
70
71def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
72 [SDNPHasChain]>;
73
74def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
75 [SDNPOutFlag]>;
76
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +000077def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
78 [SDNPOutFlag]>;
79
Evan Cheng10043e22007-01-19 07:51:42 +000080def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
81
82def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
83def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000085
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000086def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
87
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000088//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000089// ARM Instruction Predicate Definitions.
90//
91def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
92def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
93def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
94def IsThumb : Predicate<"Subtarget->isThumb()">;
95def IsARM : Predicate<"!Subtarget->isThumb()">;
96
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000097//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000098// ARM Flag Definitions.
99
100class RegConstraint<string C> {
101 string Constraints = C;
102}
103
104//===----------------------------------------------------------------------===//
105// ARM specific transformation functions and pattern fragments.
106//
107
108// so_imm_XFORM - Return a so_imm value packed into the format described for
109// so_imm def below.
110def so_imm_XFORM : SDNodeXForm<imm, [{
111 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
112 MVT::i32);
113}]>;
114
115// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
116// so_imm_neg def below.
117def so_imm_neg_XFORM : SDNodeXForm<imm, [{
118 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
119 MVT::i32);
120}]>;
121
122// so_imm_not_XFORM - Return a so_imm value packed into the format described for
123// so_imm_not def below.
124def so_imm_not_XFORM : SDNodeXForm<imm, [{
125 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
126 MVT::i32);
127}]>;
128
129// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
130def rot_imm : PatLeaf<(i32 imm), [{
131 int32_t v = (int32_t)N->getValue();
132 return v == 8 || v == 16 || v == 24;
133}]>;
134
135/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
136def imm1_15 : PatLeaf<(i32 imm), [{
137 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
138}]>;
139
140/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
141def imm16_31 : PatLeaf<(i32 imm), [{
142 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
143}]>;
144
145def so_imm_neg :
146 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
147 so_imm_neg_XFORM>;
148
Evan Cheng5be3e092007-03-19 07:09:02 +0000149def so_imm_not :
Evan Cheng10043e22007-01-19 07:51:42 +0000150 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
151 so_imm_not_XFORM>;
152
153// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
154def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Owen Anderson0c550df2007-06-22 16:59:54 +0000155 return CurDAG->ComputeNumSignBits(SDOperand(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000156}]>;
157
158
Evan Cheng10043e22007-01-19 07:51:42 +0000159
160//===----------------------------------------------------------------------===//
161// Operand Definitions.
162//
163
164// Branch target.
165def brtarget : Operand<OtherVT>;
166
Evan Cheng10043e22007-01-19 07:51:42 +0000167// A list of registers separated by comma. Used by load/store multiple.
168def reglist : Operand<i32> {
169 let PrintMethod = "printRegisterList";
170}
171
172// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
173def cpinst_operand : Operand<i32> {
174 let PrintMethod = "printCPInstOperand";
175}
176
177def jtblock_operand : Operand<i32> {
178 let PrintMethod = "printJTBlockOperand";
179}
180
181// Local PC labels.
182def pclabel : Operand<i32> {
183 let PrintMethod = "printPCLabel";
184}
185
186// shifter_operand operands: so_reg and so_imm.
187def so_reg : Operand<i32>, // reg reg imm
188 ComplexPattern<i32, 3, "SelectShifterOperandReg",
189 [shl,srl,sra,rotr]> {
190 let PrintMethod = "printSORegOperand";
191 let MIOperandInfo = (ops GPR, GPR, i32imm);
192}
193
194// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
195// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
196// represented in the imm field in the same 12-bit form that they are encoded
197// into so_imm instructions: the 8-bit immediate is the least significant bits
198// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
199def so_imm : Operand<i32>,
200 PatLeaf<(imm),
201 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
202 so_imm_XFORM> {
203 let PrintMethod = "printSOImmOperand";
204}
205
Evan Cheng9e7b8382007-03-20 08:11:30 +0000206// Break so_imm's up into two pieces. This handles immediates with up to 16
207// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
208// get the first/second pieces.
209def so_imm2part : Operand<i32>,
210 PatLeaf<(imm),
211 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
212 let PrintMethod = "printSOImm2PartOperand";
213}
214
215def so_imm2part_1 : SDNodeXForm<imm, [{
216 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
217 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
218}]>;
219
220def so_imm2part_2 : SDNodeXForm<imm, [{
221 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
222 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
223}]>;
224
Evan Cheng10043e22007-01-19 07:51:42 +0000225
226// Define ARM specific addressing modes.
227
228// addrmode2 := reg +/- reg shop imm
229// addrmode2 := reg +/- imm12
230//
231def addrmode2 : Operand<i32>,
232 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
233 let PrintMethod = "printAddrMode2Operand";
234 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
235}
236
237def am2offset : Operand<i32>,
238 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
239 let PrintMethod = "printAddrMode2OffsetOperand";
240 let MIOperandInfo = (ops GPR, i32imm);
241}
242
243// addrmode3 := reg +/- reg
244// addrmode3 := reg +/- imm8
245//
246def addrmode3 : Operand<i32>,
247 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
248 let PrintMethod = "printAddrMode3Operand";
249 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
250}
251
252def am3offset : Operand<i32>,
253 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
254 let PrintMethod = "printAddrMode3OffsetOperand";
255 let MIOperandInfo = (ops GPR, i32imm);
256}
257
258// addrmode4 := reg, <mode|W>
259//
260def addrmode4 : Operand<i32>,
261 ComplexPattern<i32, 2, "", []> {
262 let PrintMethod = "printAddrMode4Operand";
263 let MIOperandInfo = (ops GPR, i32imm);
264}
265
266// addrmode5 := reg +/- imm8*4
267//
268def addrmode5 : Operand<i32>,
269 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
270 let PrintMethod = "printAddrMode5Operand";
271 let MIOperandInfo = (ops GPR, i32imm);
272}
273
274// addrmodepc := pc + reg
275//
276def addrmodepc : Operand<i32>,
277 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
278 let PrintMethod = "printAddrModePCOperand";
279 let MIOperandInfo = (ops GPR, i32imm);
280}
281
Evan Cheng9c031c02007-05-08 21:08:43 +0000282// ARM branch / cmov condition code operand.
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000283def ccop : Operand<i32> {
Evan Cheng9c031c02007-05-08 21:08:43 +0000284 let PrintMethod = "printPredicateOperand";
285}
286
287// ARM Predicate operand. Default to 14 = always (AL).
288def pred : PredicateOperand<i32, (ops i32imm), (ops (i32 14))> {
289 let PrintMethod = "printPredicateOperand";
290}
291
Evan Cheng10043e22007-01-19 07:51:42 +0000292//===----------------------------------------------------------------------===//
293// ARM Instruction flags. These need to match ARMInstrInfo.h.
294//
295
296// Addressing mode.
297class AddrMode<bits<4> val> {
298 bits<4> Value = val;
299}
300def AddrModeNone : AddrMode<0>;
301def AddrMode1 : AddrMode<1>;
302def AddrMode2 : AddrMode<2>;
303def AddrMode3 : AddrMode<3>;
304def AddrMode4 : AddrMode<4>;
305def AddrMode5 : AddrMode<5>;
306def AddrModeT1 : AddrMode<6>;
307def AddrModeT2 : AddrMode<7>;
308def AddrModeT4 : AddrMode<8>;
309def AddrModeTs : AddrMode<9>;
310
311// Instruction size.
312class SizeFlagVal<bits<3> val> {
313 bits<3> Value = val;
314}
315def SizeInvalid : SizeFlagVal<0>; // Unset.
316def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
317def Size8Bytes : SizeFlagVal<2>;
318def Size4Bytes : SizeFlagVal<3>;
319def Size2Bytes : SizeFlagVal<4>;
320
321// Load / store index mode.
322class IndexMode<bits<2> val> {
323 bits<2> Value = val;
324}
325def IndexModeNone : IndexMode<0>;
326def IndexModePre : IndexMode<1>;
327def IndexModePost : IndexMode<2>;
328
329//===----------------------------------------------------------------------===//
330// ARM Instruction templates.
331//
332
333// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
334class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
335 list<Predicate> Predicates = [IsARM];
336}
Evan Cheng77c15de2007-01-19 20:27:35 +0000337class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
338 list<Predicate> Predicates = [IsARM, HasV5TE];
339}
Evan Cheng10043e22007-01-19 07:51:42 +0000340class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
341 list<Predicate> Predicates = [IsARM, HasV6];
342}
343
Evan Cheng10043e22007-01-19 07:51:42 +0000344class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000345 string cstr>
Evan Cheng10043e22007-01-19 07:51:42 +0000346 : Instruction {
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000347 let Namespace = "ARM";
348
Evan Cheng10043e22007-01-19 07:51:42 +0000349 bits<4> Opcode = opcod;
350 AddrMode AM = am;
351 bits<4> AddrModeBits = AM.Value;
352
353 SizeFlagVal SZ = sz;
354 bits<3> SizeFlag = SZ.Value;
355
356 IndexMode IM = im;
357 bits<2> IndexModeBits = IM.Value;
358
Evan Cheng10043e22007-01-19 07:51:42 +0000359 let Constraints = cstr;
360}
361
362class PseudoInst<dag ops, string asm, list<dag> pattern>
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000363 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ""> {
364 let OperandList = ops;
365 let AsmString = asm;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000366 let Pattern = pattern;
367}
368
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000369// Almost all ARM instructions are predicable.
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000370class I<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
371 string opc, string asm, string cstr, list<dag> pattern>
Evan Cheng10043e22007-01-19 07:51:42 +0000372 // FIXME: Set all opcodes to 0 for now.
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000373 : InstARM<0, am, sz, im, cstr> {
374 let OperandList = !con(oprnds, (ops pred:$p));
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000375 let AsmString = !strconcat(opc, !strconcat("${p}", asm));
Evan Cheng10043e22007-01-19 07:51:42 +0000376 let Pattern = pattern;
377 list<Predicate> Predicates = [IsARM];
378}
Rafael Espindola203922d2006-10-16 17:57:20 +0000379
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000380class AI<dag ops, string opc, string asm, list<dag> pattern>
381 : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
382class AI1<dag ops, string opc, string asm, list<dag> pattern>
383 : I<ops, AddrMode1, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
384class AI2<dag ops, string opc, string asm, list<dag> pattern>
385 : I<ops, AddrMode2, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
386class AI3<dag ops, string opc, string asm, list<dag> pattern>
387 : I<ops, AddrMode3, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
388class AI4<dag ops, string opc, string asm, list<dag> pattern>
389 : I<ops, AddrMode4, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
390class AI1x2<dag ops, string opc, string asm, list<dag> pattern>
391 : I<ops, AddrMode1, Size8Bytes, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000392
Evan Cheng10043e22007-01-19 07:51:42 +0000393// Pre-indexed ops
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000394class AI2pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
395 : I<ops, AddrMode2, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
396class AI3pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
397 : I<ops, AddrMode3, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
Rafael Espindolae341d602006-10-16 18:39:22 +0000398
Evan Cheng10043e22007-01-19 07:51:42 +0000399// Post-indexed ops
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000400class AI2po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
401 : I<ops, AddrMode2, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
402class AI3po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
403 : I<ops, AddrMode3, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
Rafael Espindola39682632006-10-17 20:45:22 +0000404
Evan Cheng10043e22007-01-19 07:51:42 +0000405
406class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
407class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
408
409
410/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
411/// binop that produces a value.
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000412multiclass AI1_bin_irs<string opc, string mod, PatFrag opnode> {
Evan Cheng10043e22007-01-19 07:51:42 +0000413 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000414 opc, !strconcat(mod, " $dst, $a, $b"),
Evan Cheng10043e22007-01-19 07:51:42 +0000415 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
416 def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000417 opc, !strconcat(mod, " $dst, $a, $b"),
Evan Cheng10043e22007-01-19 07:51:42 +0000418 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
419 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000420 opc, !strconcat(mod, " $dst, $a, $b"),
Evan Cheng10043e22007-01-19 07:51:42 +0000421 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
422}
423
424/// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns.
425/// Similar to AI1_bin_irs except the instruction does not produce a result.
426multiclass AI1_bin0_irs<string opc, PatFrag opnode> {
427 def ri : AI1<(ops GPR:$a, so_imm:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000428 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000429 [(opnode GPR:$a, so_imm:$b)]>;
430 def rr : AI1<(ops GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000431 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000432 [(opnode GPR:$a, GPR:$b)]>;
433 def rs : AI1<(ops GPR:$a, so_reg:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000434 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000435 [(opnode GPR:$a, so_reg:$b)]>;
436}
437
438/// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop.
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000439multiclass AI1_bin_is<string opc, string mod, PatFrag opnode> {
Evan Cheng10043e22007-01-19 07:51:42 +0000440 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000441 opc, !strconcat(mod, " $dst, $a, $b"),
Evan Cheng10043e22007-01-19 07:51:42 +0000442 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
443 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000444 opc, !strconcat(mod, " $dst, $a, $b"),
Evan Cheng10043e22007-01-19 07:51:42 +0000445 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
446}
447
448/// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary
449/// ops.
450multiclass AI1_unary_irs<string opc, PatFrag opnode> {
451 def i : AI1<(ops GPR:$dst, so_imm:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000452 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000453 [(set GPR:$dst, (opnode so_imm:$a))]>;
454 def r : AI1<(ops GPR:$dst, GPR:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000455 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000456 [(set GPR:$dst, (opnode GPR:$a))]>;
457 def s : AI1<(ops GPR:$dst, so_reg:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000458 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000459 [(set GPR:$dst, (opnode so_reg:$a))]>;
460}
461
462/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
463/// register and one whose operand is a register rotated by 8/16/24.
464multiclass AI_unary_rrot<string opc, PatFrag opnode> {
465 def r : AI<(ops GPR:$dst, GPR:$Src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000466 opc, " $dst, $Src",
Evan Cheng10043e22007-01-19 07:51:42 +0000467 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
468 def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000469 opc, " $dst, $Src, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000470 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
471 Requires<[IsARM, HasV6]>;
472}
473
474/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
475/// register and one whose operand is a register rotated by 8/16/24.
476multiclass AI_bin_rrot<string opc, PatFrag opnode> {
477 def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000478 opc, " $dst, $LHS, $RHS",
Evan Cheng10043e22007-01-19 07:51:42 +0000479 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
480 Requires<[IsARM, HasV6]>;
481 def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000482 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000483 [(set GPR:$dst, (opnode GPR:$LHS,
484 (rotr GPR:$RHS, rot_imm:$rot)))]>,
485 Requires<[IsARM, HasV6]>;
486}
487
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000488// Special cases.
489class XI<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
490 string asm, string cstr, list<dag> pattern>
491 // FIXME: Set all opcodes to 0 for now.
492 : InstARM<0, am, sz, im, cstr> {
493 let OperandList = oprnds;
494 let AsmString = asm;
495 let Pattern = pattern;
496 list<Predicate> Predicates = [IsARM];
497}
498
499class AXI<dag ops, string asm, list<dag> pattern>
500 : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>;
501class AXI1<dag ops, string asm, list<dag> pattern>
502 : XI<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>;
503class AXI2<dag ops, string asm, list<dag> pattern>
504 : XI<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>;
Dale Johannesend1de2762007-05-21 22:42:04 +0000505class AXI3<dag ops, string asm, list<dag> pattern>
506 : XI<ops, AddrMode3, Size4Bytes, IndexModeNone, asm, "", pattern>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000507class AXI4<dag ops, string asm, list<dag> pattern>
508 : XI<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>;
509
510class AXIx2<dag ops, string asm, list<dag> pattern>
511 : XI<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>;
512
Evan Chenga2ab4e52007-06-01 00:56:15 +0000513// BR_JT instructions
514class JTI<dag ops, string asm, list<dag> pattern>
515 : XI<ops, AddrModeNone, SizeSpecial, IndexModeNone, asm, "", pattern>;
516class JTI1<dag ops, string asm, list<dag> pattern>
517 : XI<ops, AddrMode1, SizeSpecial, IndexModeNone, asm, "", pattern>;
518class JTI2<dag ops, string asm, list<dag> pattern>
519 : XI<ops, AddrMode2, SizeSpecial, IndexModeNone, asm, "", pattern>;
Rafael Espindolab23dc142006-10-16 18:18:14 +0000520
Rafael Espindola203922d2006-10-16 17:57:20 +0000521//===----------------------------------------------------------------------===//
522// Instructions
523//===----------------------------------------------------------------------===//
524
Evan Cheng10043e22007-01-19 07:51:42 +0000525//===----------------------------------------------------------------------===//
526// Miscellaneous Instructions.
527//
528def IMPLICIT_DEF_GPR :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000529PseudoInst<(ops GPR:$rD, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000530 "@ IMPLICIT_DEF_GPR $rD",
531 [(set GPR:$rD, (undef))]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000532
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000533
Evan Cheng10043e22007-01-19 07:51:42 +0000534/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
535/// the function. The first operand is the ID# for this instruction, the second
536/// is the index into the MachineConstantPool that this is, the third is the
537/// size in bytes of this constant pool entry.
Evan Chenga7ca6242007-06-19 01:26:51 +0000538let isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +0000539def CONSTPOOL_ENTRY :
540PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size),
541 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000542
Evan Cheng10043e22007-01-19 07:51:42 +0000543def ADJCALLSTACKUP :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000544PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000545 "@ ADJCALLSTACKUP $amt",
546 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000547
Evan Cheng10043e22007-01-19 07:51:42 +0000548def ADJCALLSTACKDOWN :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000549PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000550 "@ ADJCALLSTACKDOWN $amt",
551 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000552
Evan Cheng10043e22007-01-19 07:51:42 +0000553def DWARF_LOC :
554PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file),
555 ".loc $file, $line, $col",
556 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindolad15c8922006-10-10 12:56:00 +0000557
Evan Chenga7ca6242007-06-19 01:26:51 +0000558let isNotDuplicable = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000559def PICADD : AXI1<(ops GPR:$dst, GPR:$a, pclabel:$cp, pred:$p),
560 "$cp:\n\tadd$p $dst, pc, $a",
561 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +0000562
563let isLoad = 1, AddedComplexity = 10 in {
564def PICLD : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000565 "${addr:label}:\n\tldr$p $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000566 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +0000567
Dale Johannesend1de2762007-05-21 22:42:04 +0000568def PICLDZH : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000569 "${addr:label}:\n\tldr${p}h $dst, $addr",
570 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
571
572def PICLDZB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
573 "${addr:label}:\n\tldr${p}b $dst, $addr",
574 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
575
Dale Johannesend1de2762007-05-21 22:42:04 +0000576def PICLDH : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000577 "${addr:label}:\n\tldr${p}h $dst, $addr",
578 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
579
580def PICLDB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
581 "${addr:label}:\n\tldr${p}b $dst, $addr",
582 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
583
Dale Johannesend1de2762007-05-21 22:42:04 +0000584def PICLDSH : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000585 "${addr:label}:\n\tldr${p}sh $dst, $addr",
586 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
587
Dale Johannesend1de2762007-05-21 22:42:04 +0000588def PICLDSB : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000589 "${addr:label}:\n\tldr${p}sb $dst, $addr",
590 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
591}
592let isStore = 1, AddedComplexity = 10 in {
593def PICSTR : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p),
594 "${addr:label}:\n\tstr$p $src, $addr",
595 [(store GPR:$src, addrmodepc:$addr)]>;
596
Dale Johannesend1de2762007-05-21 22:42:04 +0000597def PICSTRH : AXI3<(ops GPR:$src, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000598 "${addr:label}:\n\tstr${p}h $src, $addr",
599 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
600
601def PICSTRB : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p),
602 "${addr:label}:\n\tstr${p}b $src, $addr",
603 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
604}
Evan Chenga7ca6242007-06-19 01:26:51 +0000605}
Dale Johannesen7d55f372007-05-21 22:14:33 +0000606
Evan Cheng10043e22007-01-19 07:51:42 +0000607//===----------------------------------------------------------------------===//
608// Control Flow Instructions.
609//
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000610
Evan Cheng10043e22007-01-19 07:51:42 +0000611let isReturn = 1, isTerminator = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000612 def BX_RET : AI<(ops), "bx", " lr", [(ARMretflag)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000613
Evan Cheng10043e22007-01-19 07:51:42 +0000614// FIXME: remove when we have a way to marking a MI with these properties.
615let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000616 def LDM_RET : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
617 "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng10043e22007-01-19 07:51:42 +0000618 []>;
Rafael Espindolae04df412006-10-05 16:48:49 +0000619
Evan Chenge8c3cbf2007-06-06 10:17:05 +0000620let isCall = 1, noResults = 1, clobbersPred = 1,
Evan Cheng10043e22007-01-19 07:51:42 +0000621 Defs = [R0, R1, R2, R3, R12, LR,
622 D0, D1, D2, D3, D4, D5, D6, D7] in {
Evan Cheng4ae18402007-05-18 01:53:54 +0000623 def BL : AXI<(ops i32imm:$func, variable_ops),
624 "bl ${func:call}",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000625 [(ARMcall tglobaladdr:$func)]>;
Evan Chengc3c949b42007-06-19 21:05:09 +0000626
627 def BL_pred : AI<(ops i32imm:$func, variable_ops),
628 "bl", " ${func:call}",
629 [(ARMcall_pred tglobaladdr:$func)]>;
630
Evan Cheng10043e22007-01-19 07:51:42 +0000631 // ARMv5T and above
Evan Cheng4ae18402007-05-18 01:53:54 +0000632 def BLX : AXI<(ops GPR:$dst, variable_ops),
633 "blx $dst",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000634 [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000635 let Uses = [LR] in {
636 // ARMv4T
Evan Cheng4ae18402007-05-18 01:53:54 +0000637 def BX : AXIx2<(ops GPR:$dst, variable_ops),
638 "mov lr, pc\n\tbx $dst",
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000639 [(ARMcall_nolink GPR:$dst)]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000640 }
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000641}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000642
Evan Cheng01a42272007-05-16 07:45:54 +0000643let isBranch = 1, isTerminator = 1, noResults = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000644 // B is "predicable" since it can be xformed into a Bcc.
Evan Cheng01a42272007-05-16 07:45:54 +0000645 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000646 let isPredicable = 1 in
647 def B : AXI<(ops brtarget:$dst), "b $dst",
648 [(br bb:$dst)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000649
Evan Chenga7ca6242007-06-19 01:26:51 +0000650 let isNotDuplicable = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +0000651 def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Chenga2ab4e52007-06-01 00:56:15 +0000652 "mov pc, $dst \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000653 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
654 def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Chenga2ab4e52007-06-01 00:56:15 +0000655 "ldr pc, $dst \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000656 [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt,
657 imm:$id)]>;
658 def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Chenga2ab4e52007-06-01 00:56:15 +0000659 "add pc, $dst, $idx \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000660 [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt,
661 imm:$id)]>;
Evan Cheng01a42272007-05-16 07:45:54 +0000662 }
Evan Chenga7ca6242007-06-19 01:26:51 +0000663 }
Evan Cheng01a42272007-05-16 07:45:54 +0000664
665 def Bcc : AXI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst",
666 [(ARMbrcond bb:$dst, imm:$cc)]>;
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000667}
Rafael Espindola75269be2006-07-16 01:02:57 +0000668
Evan Cheng10043e22007-01-19 07:51:42 +0000669//===----------------------------------------------------------------------===//
670// Load / store Instructions.
671//
Rafael Espindola677ee832006-10-16 17:17:22 +0000672
Evan Cheng10043e22007-01-19 07:51:42 +0000673// Load
674let isLoad = 1 in {
675def LDR : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000676 "ldr", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000677 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000678
Evan Chengee2763f2007-03-19 07:20:03 +0000679// Special LDR for loads from non-pc-relative constpools.
Dan Gohmane8c1e422007-06-26 00:48:07 +0000680let isReMaterializable = 1 in
Evan Chengee2763f2007-03-19 07:20:03 +0000681def LDRcp : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000682 "ldr", " $dst, $addr", []>;
Evan Chengee2763f2007-03-19 07:20:03 +0000683
Evan Cheng10043e22007-01-19 07:51:42 +0000684// Loads with zero extension
685def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000686 "ldr", "h $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000687 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000688
Evan Cheng10043e22007-01-19 07:51:42 +0000689def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000690 "ldr", "b $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000691 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000692
Evan Cheng10043e22007-01-19 07:51:42 +0000693// Loads with sign extension
694def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000695 "ldr", "sh $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000696 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000697
Evan Cheng10043e22007-01-19 07:51:42 +0000698def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000699 "ldr", "sb $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000700 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000701
Evan Cheng10043e22007-01-19 07:51:42 +0000702// Load doubleword
703def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000704 "ldr", "d $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000705 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000706
Evan Cheng10043e22007-01-19 07:51:42 +0000707// Indexed loads
708def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000709 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000710
Evan Cheng10043e22007-01-19 07:51:42 +0000711def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000712 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola1bbe5812006-12-12 00:37:38 +0000713
Evan Cheng10043e22007-01-19 07:51:42 +0000714def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000715 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000716
Evan Cheng10043e22007-01-19 07:51:42 +0000717def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000718 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000719
Evan Cheng10043e22007-01-19 07:51:42 +0000720def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000721 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000722
Evan Cheng10043e22007-01-19 07:51:42 +0000723def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000724 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000725
726def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000727 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000728
729def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000730 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000731
732def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000733 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000734
735def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000736 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000737} // isLoad
738
739// Store
740let isStore = 1 in {
741def STR : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000742 "str", " $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000743 [(store GPR:$src, addrmode2:$addr)]>;
744
745// Stores with truncate
746def STRH : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000747 "str", "h $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000748 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
749
750def STRB : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000751 "str", "b $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000752 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
753
754// Store doubleword
755def STRD : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000756 "str", "d $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000757 []>, Requires<[IsARM, HasV5T]>;
758
759// Indexed stores
760def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000761 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000762 [(set GPR:$base_wb,
763 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
764
765def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000766 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000767 [(set GPR:$base_wb,
768 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
769
770def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000771 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000772 [(set GPR:$base_wb,
773 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
774
775def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000776 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000777 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
778 GPR:$base, am3offset:$offset))]>;
779
780def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000781 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000782 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
783 GPR:$base, am2offset:$offset))]>;
784
785def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000786 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000787 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
788 GPR:$base, am2offset:$offset))]>;
789} // isStore
790
791//===----------------------------------------------------------------------===//
792// Load / store multiple Instructions.
793//
794
795let isLoad = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000796def LDM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
797 "ldm${p}${addr:submode} $addr, $dst1",
798 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000799
800let isStore = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000801def STM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
802 "stm${p}${addr:submode} $addr, $src1",
803 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000804
805//===----------------------------------------------------------------------===//
806// Move Instructions.
807//
808
Evan Cheng9bb01c92007-03-19 07:48:02 +0000809def MOVr : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000810 "mov", " $dst, $src", []>;
Evan Cheng9bb01c92007-03-19 07:48:02 +0000811def MOVs : AI1<(ops GPR:$dst, so_reg:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000812 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000813
Dan Gohmane8c1e422007-06-26 00:48:07 +0000814let isReMaterializable = 1 in
Evan Cheng9bb01c92007-03-19 07:48:02 +0000815def MOVi : AI1<(ops GPR:$dst, so_imm:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000816 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000817
818// These aren't really mov instructions, but we have to define them this way
819// due to flag operands.
820
Evan Chenge8c3cbf2007-06-06 10:17:05 +0000821let clobbersPred = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +0000822def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000823 "mov", "s $dst, $src, lsr #1",
Evan Cheng10043e22007-01-19 07:51:42 +0000824 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
825def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000826 "mov", "s $dst, $src, asr #1",
Evan Cheng10043e22007-01-19 07:51:42 +0000827 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +0000828}
Evan Cheng9bb01c92007-03-19 07:48:02 +0000829def MOVrx : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000830 "mov", " $dst, $src, rrx",
Evan Cheng10043e22007-01-19 07:51:42 +0000831 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
832
Evan Cheng10043e22007-01-19 07:51:42 +0000833//===----------------------------------------------------------------------===//
834// Extend Instructions.
835//
836
837// Sign extenders
838
839defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
840defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
841
842defm SXTAB : AI_bin_rrot<"sxtab",
843 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
844defm SXTAH : AI_bin_rrot<"sxtah",
845 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
846
847// TODO: SXT(A){B|H}16
848
849// Zero extenders
850
851let AddedComplexity = 16 in {
852defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
853defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
854defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
855
856def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
857 (UXTB16r_rot GPR:$Src, 24)>;
858def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
859 (UXTB16r_rot GPR:$Src, 8)>;
860
861defm UXTAB : AI_bin_rrot<"uxtab",
862 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
863defm UXTAH : AI_bin_rrot<"uxtah",
864 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000865}
866
Evan Cheng10043e22007-01-19 07:51:42 +0000867// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
868//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindolac7829d62006-09-11 19:24:19 +0000869
Evan Cheng10043e22007-01-19 07:51:42 +0000870// TODO: UXT(A){B|H}16
871
872//===----------------------------------------------------------------------===//
873// Arithmetic Instructions.
874//
875
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000876defm ADD : AI1_bin_irs<"add", "" , BinOpFrag<(add node:$LHS, node:$RHS)>>;
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000877defm ADC : AI1_bin_irs<"adc", "" , BinOpFrag<(adde node:$LHS, node:$RHS)>>;
878defm SUB : AI1_bin_irs<"sub", "" , BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000879defm SBC : AI1_bin_irs<"sbc", "" , BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000880
Evan Chenge8c3cbf2007-06-06 10:17:05 +0000881let clobbersPred = 1 in {
882defm ADDS : AI1_bin_irs<"add", "s", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
883defm SUBS : AI1_bin_irs<"sub", "s", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
884}
885
Evan Cheng10043e22007-01-19 07:51:42 +0000886// These don't define reg/reg forms, because they are handled above.
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000887defm RSB : AI1_bin_is <"rsb", "" , BinOpFrag<(sub node:$RHS, node:$LHS)>>;
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000888defm RSC : AI1_bin_is <"rsc", "" , BinOpFrag<(sube node:$RHS, node:$LHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000889
Evan Chenge8c3cbf2007-06-06 10:17:05 +0000890let clobbersPred = 1 in
891defm RSBS : AI1_bin_is <"rsb", "s", BinOpFrag<(subc node:$RHS, node:$LHS)>>;
892
Evan Cheng10043e22007-01-19 07:51:42 +0000893// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
894def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
895 (SUBri GPR:$src, so_imm_neg:$imm)>;
896
897//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
898// (SUBSri GPR:$src, so_imm_neg:$imm)>;
899//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
900// (SBCri GPR:$src, so_imm_neg:$imm)>;
901
902// Note: These are implemented in C++ code, because they have to generate
903// ADD/SUBrs instructions, which use a complex pattern that a xform function
904// cannot produce.
905// (mul X, 2^n+1) -> (add (X << n), X)
906// (mul X, 2^n-1) -> (rsb X, (X << n))
907
908
909//===----------------------------------------------------------------------===//
910// Bitwise Instructions.
911//
912
Evan Cheng9aa5fc82007-06-01 20:51:29 +0000913defm AND : AI1_bin_irs<"and", "", BinOpFrag<(and node:$LHS, node:$RHS)>>;
914defm ORR : AI1_bin_irs<"orr", "", BinOpFrag<(or node:$LHS, node:$RHS)>>;
915defm EOR : AI1_bin_irs<"eor", "", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
916defm BIC : AI1_bin_irs<"bic", "", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000917
Evan Cheng5be3e092007-03-19 07:09:02 +0000918def MVNr : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000919 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000920def MVNs : AI<(ops GPR:$dst, so_reg:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000921 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Dan Gohmane8c1e422007-06-26 00:48:07 +0000922let isReMaterializable = 1 in
Evan Cheng5be3e092007-03-19 07:09:02 +0000923def MVNi : AI<(ops GPR:$dst, so_imm:$imm),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000924 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000925
926def : ARMPat<(and GPR:$src, so_imm_not:$imm),
927 (BICri GPR:$src, so_imm_not:$imm)>;
928
929//===----------------------------------------------------------------------===//
930// Multiply Instructions.
931//
932
933// AI_orr - Defines a (op r, r) pattern.
934class AI_orr<string opc, SDNode opnode>
935 : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000936 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000937 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
938
939// AI_oorr - Defines a (op (op r, r), r) pattern.
940class AI_oorr<string opc, SDNode opnode1, SDNode opnode2>
941 : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000942 opc, " $dst, $a, $b, $c",
Evan Cheng10043e22007-01-19 07:51:42 +0000943 [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>;
944
945def MUL : AI_orr<"mul", mul>;
946def MLA : AI_oorr<"mla", add, mul>;
947
948// Extra precision multiplies with low / high results
949def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000950 "smull", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000951 []>;
952
953def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000954 "umull", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000955 []>;
956
957// Multiply + accumulate
958def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000959 "smlal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000960 []>;
961
962def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000963 "umlal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000964 []>;
965
966def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000967 "umaal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000968 []>, Requires<[IsARM, HasV6]>;
969
970// Most significant word multiply
971def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>;
972def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>;
973
974
975def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000976 "smmls", " $dst, $a, $b, $c",
Evan Cheng10043e22007-01-19 07:51:42 +0000977 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
978 Requires<[IsARM, HasV6]>;
979
980multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng77c15de2007-01-19 20:27:35 +0000981 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000982 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000983 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
984 (sext_inreg GPR:$b, i16)))]>,
985 Requires<[IsARM, HasV5TE]>;
986 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000987 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000988 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
989 (sra GPR:$b, 16)))]>,
990 Requires<[IsARM, HasV5TE]>;
991 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000992 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000993 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
994 (sext_inreg GPR:$b, i16)))]>,
995 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000996 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000997 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000998 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
999 (sra GPR:$b, 16)))]>,
1000 Requires<[IsARM, HasV5TE]>;
Evan Cheng77c15de2007-01-19 20:27:35 +00001001 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001002 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +00001003 [(set GPR:$dst, (sra (opnode GPR:$a,
1004 (sext_inreg GPR:$b, i16)), 16))]>,
1005 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001006 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001007 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +00001008 [(set GPR:$dst, (sra (opnode GPR:$a,
1009 (sra GPR:$b, 16)), 16))]>,
1010 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00001011}
1012
Evan Cheng10043e22007-01-19 07:51:42 +00001013multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng77c15de2007-01-19 20:27:35 +00001014 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001015 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001016 [(set GPR:$dst, (add GPR:$acc,
1017 (opnode (sext_inreg GPR:$a, i16),
1018 (sext_inreg GPR:$b, i16))))]>,
1019 Requires<[IsARM, HasV5TE]>;
1020 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001021 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001022 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Cheng10043e22007-01-19 07:51:42 +00001023 (sra GPR:$b, 16))))]>,
Evan Cheng77c15de2007-01-19 20:27:35 +00001024 Requires<[IsARM, HasV5TE]>;
1025 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001026 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001027 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1028 (sext_inreg GPR:$b, i16))))]>,
1029 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001030 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001031 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +00001032 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1033 (sra GPR:$b, 16))))]>,
1034 Requires<[IsARM, HasV5TE]>;
1035
Evan Cheng77c15de2007-01-19 20:27:35 +00001036 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001037 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001038 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1039 (sext_inreg GPR:$b, i16)), 16)))]>,
1040 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001041 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001042 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +00001043 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1044 (sra GPR:$b, 16)), 16)))]>,
1045 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00001046}
Rafael Espindola778769a2006-09-08 12:47:03 +00001047
Evan Cheng10043e22007-01-19 07:51:42 +00001048defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1049defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001050
Evan Cheng10043e22007-01-19 07:51:42 +00001051// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1052// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola3874a162006-10-13 13:14:59 +00001053
Evan Cheng10043e22007-01-19 07:51:42 +00001054//===----------------------------------------------------------------------===//
1055// Misc. Arithmetic Instructions.
1056//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00001057
Evan Cheng10043e22007-01-19 07:51:42 +00001058def CLZ : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001059 "clz", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001060 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001061
Evan Cheng10043e22007-01-19 07:51:42 +00001062def REV : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001063 "rev", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001064 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001065
Evan Cheng10043e22007-01-19 07:51:42 +00001066def REV16 : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001067 "rev16", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001068 [(set GPR:$dst,
1069 (or (and (srl GPR:$src, 8), 0xFF),
1070 (or (and (shl GPR:$src, 8), 0xFF00),
1071 (or (and (srl GPR:$src, 8), 0xFF0000),
1072 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1073 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001074
Evan Cheng10043e22007-01-19 07:51:42 +00001075def REVSH : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001076 "revsh", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001077 [(set GPR:$dst,
1078 (sext_inreg
Chris Lattner598bc0d2007-04-17 22:39:58 +00001079 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Cheng10043e22007-01-19 07:51:42 +00001080 (shl GPR:$src, 8)), i16))]>,
1081 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001082
Evan Cheng10043e22007-01-19 07:51:42 +00001083def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001084 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001085 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1086 (and (shl GPR:$src2, (i32 imm:$shamt)),
1087 0xFFFF0000)))]>,
1088 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001089
Evan Cheng10043e22007-01-19 07:51:42 +00001090// Alternate cases for PKHBT where identities eliminate some nodes.
1091def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1092 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1093def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1094 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001095
Rafael Espindolae04df412006-10-05 16:48:49 +00001096
Evan Cheng10043e22007-01-19 07:51:42 +00001097def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001098 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001099 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1100 (and (sra GPR:$src2, imm16_31:$shamt),
1101 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001102
Evan Cheng10043e22007-01-19 07:51:42 +00001103// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1104// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1105def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1106 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1107def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1108 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1109 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00001110
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001111
Evan Cheng10043e22007-01-19 07:51:42 +00001112//===----------------------------------------------------------------------===//
1113// Comparison Instructions...
1114//
Rafael Espindola57d109f2006-10-10 18:55:14 +00001115
Evan Chenge8c3cbf2007-06-06 10:17:05 +00001116let clobbersPred = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001117defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1118defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00001119
Evan Cheng10043e22007-01-19 07:51:42 +00001120// Note that TST/TEQ don't set all the same flags that CMP does!
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001121defm TST : AI1_bin0_irs<"tst", BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1122defm TEQ : AI1_bin0_irs<"teq", BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
1123
1124defm CMPnz : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1125defm CMNnz : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00001126}
1127
1128def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1129 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001130
1131def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1132 (CMNri GPR:$src, so_imm_neg:$imm)>;
1133
Rafael Espindolab5093882006-10-07 14:24:52 +00001134
Evan Cheng10043e22007-01-19 07:51:42 +00001135// Conditional moves
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001136def MOVCCr : AXI<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc),
1137 "mov$cc $dst, $true",
1138 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>,
1139 RegConstraint<"$false = $dst">;
Rafael Espindola8429e1f2006-10-10 20:38:57 +00001140
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001141def MOVCCs : AXI<(ops GPR:$dst, GPR:$false, so_reg:$true, ccop:$cc),
1142 "mov$cc $dst, $true",
1143 [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>,
1144 RegConstraint<"$false = $dst">;
Rafael Espindola9e29ec32006-10-09 17:50:29 +00001145
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001146def MOVCCi : AXI<(ops GPR:$dst, GPR:$false, so_imm:$true, ccop:$cc),
1147 "mov$cc $dst, $true",
1148 [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>,
1149 RegConstraint<"$false = $dst">;
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001150
Rafael Espindolad15c8922006-10-10 12:56:00 +00001151
Evan Cheng10043e22007-01-19 07:51:42 +00001152// LEApcrel - Load a pc-relative address into a register without offending the
1153// assembler.
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001154def LEApcrel : AXI1<(ops GPR:$dst, i32imm:$label, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +00001155 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1156 "${:private}PCRELL${:uid}+8))\n"),
1157 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001158 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001159 []>;
Rafael Espindolab5f1ff332006-10-10 19:35:01 +00001160
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001161def LEApcrelJT : AXI1<(ops GPR:$dst, i32imm:$label, i32imm:$id, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +00001162 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1163 "${:private}PCRELL${:uid}+8))\n"),
1164 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001165 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001166 []>;
Evan Chenga7ca6242007-06-19 01:26:51 +00001167
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001168//===----------------------------------------------------------------------===//
1169// TLS Instructions
1170//
1171
1172// __aeabi_read_tp preserves the registers r1-r3.
Evan Chenge8c3cbf2007-06-06 10:17:05 +00001173let isCall = 1, clobbersPred = 1,
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001174 Defs = [R0, R12, LR] in {
Evan Cheng4ae18402007-05-18 01:53:54 +00001175 def TPsoft : AXI<(ops),
1176 "bl __aeabi_read_tp",
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001177 [(set R0, ARMthread_pointer)]>;
1178}
Rafael Espindola99bf1332006-10-17 20:33:13 +00001179
Evan Cheng10043e22007-01-19 07:51:42 +00001180//===----------------------------------------------------------------------===//
1181// Non-Instruction Patterns
1182//
Rafael Espindola58c368b2006-10-07 14:03:39 +00001183
Evan Cheng10043e22007-01-19 07:51:42 +00001184// ConstantPool, GlobalAddress, and JumpTable
1185def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1186def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1187def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Cheng9e7b8382007-03-20 08:11:30 +00001188 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola58c368b2006-10-07 14:03:39 +00001189
Evan Cheng10043e22007-01-19 07:51:42 +00001190// Large immediate handling.
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001191
Evan Cheng10043e22007-01-19 07:51:42 +00001192// Two piece so_imms.
Dan Gohmane8c1e422007-06-26 00:48:07 +00001193let isReMaterializable = 1 in
Evan Cheng9e7b8382007-03-20 08:11:30 +00001194def MOVi2pieces : AI1x2<(ops GPR:$dst, so_imm2part:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001195 "mov", " $dst, $src",
Evan Cheng9e7b8382007-03-20 08:11:30 +00001196 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001197
Evan Cheng10043e22007-01-19 07:51:42 +00001198def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1199 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1200 (so_imm2part_2 imm:$RHS))>;
1201def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1202 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1203 (so_imm2part_2 imm:$RHS))>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001204
Evan Cheng10043e22007-01-19 07:51:42 +00001205// TODO: add,sub,and, 3-instr forms?
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001206
Rafael Espindola336d62e2006-10-19 17:05:03 +00001207
Evan Cheng10043e22007-01-19 07:51:42 +00001208// Direct calls
1209def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001210
Evan Cheng10043e22007-01-19 07:51:42 +00001211// zextload i1 -> zextload i8
1212def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venanciod0ced3f2006-12-26 19:30:42 +00001213
Evan Cheng10043e22007-01-19 07:51:42 +00001214// extload -> zextload
1215def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1216def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1217def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001218
Evan Cheng10043e22007-01-19 07:51:42 +00001219// truncstore i1 -> truncstore i8
Dale Johannesen29c05752007-04-27 22:17:18 +00001220def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001221 (STRB GPR:$src, addrmode2:$dst)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001222def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001223 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001224def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001225 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001226
Evan Cheng77c15de2007-01-19 20:27:35 +00001227// smul* and smla*
1228def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1229 (SMULBB GPR:$a, GPR:$b)>;
1230def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1231 (SMULBB GPR:$a, GPR:$b)>;
1232def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1233 (SMULBT GPR:$a, GPR:$b)>;
1234def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1235 (SMULBT GPR:$a, GPR:$b)>;
1236def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1237 (SMULTB GPR:$a, GPR:$b)>;
1238def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1239 (SMULTB GPR:$a, GPR:$b)>;
1240def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1241 (SMULWB GPR:$a, GPR:$b)>;
1242def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1243 (SMULWB GPR:$a, GPR:$b)>;
1244
1245def : ARMV5TEPat<(add GPR:$acc,
1246 (mul (sra (shl GPR:$a, 16), 16),
1247 (sra (shl GPR:$b, 16), 16))),
1248 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1249def : ARMV5TEPat<(add GPR:$acc,
1250 (mul sext_16_node:$a, sext_16_node:$b)),
1251 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1252def : ARMV5TEPat<(add GPR:$acc,
1253 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1254 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1255def : ARMV5TEPat<(add GPR:$acc,
1256 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1257 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1258def : ARMV5TEPat<(add GPR:$acc,
1259 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1260 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1261def : ARMV5TEPat<(add GPR:$acc,
1262 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1263 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1264def : ARMV5TEPat<(add GPR:$acc,
1265 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1266 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1267def : ARMV5TEPat<(add GPR:$acc,
1268 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1269 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1270
Evan Cheng10043e22007-01-19 07:51:42 +00001271//===----------------------------------------------------------------------===//
1272// Thumb Support
1273//
1274
1275include "ARMInstrThumb.td"
1276
1277//===----------------------------------------------------------------------===//
1278// Floating Point Support
1279//
1280
1281include "ARMInstrVFP.td"