blob: 6d0608f9baaf269330f7231915e2b709d48559dc [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000046#include "llvm/Support/COFF.h"
Devang Patela52ddc42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000048#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000050#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
David Blaikie94598322015-01-18 20:29:04 +000059ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
60 std::unique_ptr<MCStreamer> Streamer)
61 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000062 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000063
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000064void ARMAsmPrinter::EmitFunctionBodyEnd() {
65 // Make sure to terminate any constant pools that were at the end
66 // of the function.
67 if (!InConstantPool)
68 return;
69 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000070 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000071}
Owen Anderson0ca562e2011-10-04 23:26:17 +000072
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000073void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000074 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000075 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
76 OutStreamer->EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000077 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000078
Lang Hames9ff69c82015-04-24 19:11:51 +000079 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000080}
81
Mehdi Aminibd7287e2015-07-16 06:11:10 +000082void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
83 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(Size && "C++ constructor pointer had zero size!");
85
Bill Wendlingdfb45f42012-02-15 09:14:08 +000086 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000087 assert(GV && "C++ constructor pointer was not a GlobalValue!");
88
Jim Grosbach13760bd2015-05-30 01:25:56 +000089 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000090 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000091 (Subtarget->isTargetELF()
92 ? MCSymbolRefExpr::VK_ARM_TARGET1
93 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000094 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000095
Lang Hames9ff69c82015-04-24 19:11:51 +000096 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000097}
98
Jim Grosbach080fdf42010-09-30 01:57:53 +000099/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000100/// method to print assembly for each instruction.
101///
102bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000103 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000104 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000105 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000106
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000107 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000108 const Function* F = MF.getFunction();
109 const TargetMachine& TM = MF.getTarget();
110
111 // Calculate this function's optimization goal.
112 unsigned OptimizationGoal;
113 if (F->hasFnAttribute(Attribute::OptimizeNone))
114 // For best debugging illusion, speed and small size sacrificed
115 OptimizationGoal = 6;
116 else if (F->optForMinSize())
117 // Aggressively for small size, speed and debug illusion sacrificed
118 OptimizationGoal = 4;
119 else if (F->optForSize())
120 // For small size, but speed and debugging illusion preserved
121 OptimizationGoal = 3;
122 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
123 // Aggressively for speed, small size and debug illusion sacrificed
124 OptimizationGoal = 2;
125 else if (TM.getOptLevel() > CodeGenOpt::None)
126 // For speed, but small size and good debug illusion preserved
127 OptimizationGoal = 1;
128 else // TM.getOptLevel() == CodeGenOpt::None
129 // For good debugging, but speed and small size preserved
130 OptimizationGoal = 5;
131
132 // Combine a new optimization goal with existing ones.
133 if (OptimizationGoals == -1) // uninitialized goals
134 OptimizationGoals = OptimizationGoal;
135 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
136 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000137
138 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000139 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000140 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
141 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
142 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
143
Lang Hames9ff69c82015-04-24 19:11:51 +0000144 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
145 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
146 OutStreamer->EmitCOFFSymbolType(Type);
147 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000148 }
149
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000150 // Emit the rest of the function body.
151 EmitFunctionBody();
152
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000153 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
154 // These are created per function, rather than per TU, since it's
155 // relatively easy to exceed the thumb branch range within a TU.
156 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000157 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000158 EmitAlignment(1);
159 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000160 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
161 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000162 .addReg(ThumbIndirectPads[i].first)
163 // Add predicate operands.
164 .addImm(ARMCC::AL)
165 .addReg(0));
166 }
167 ThumbIndirectPads.clear();
168 }
169
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000170 // We didn't modify anything.
171 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000172}
173
Evan Chengb23b50d2009-06-29 07:51:04 +0000174void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000175 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000176 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177 unsigned TF = MO.getTargetFlags();
178
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000180 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000181 case MachineOperand::MO_Register: {
182 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000183 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000184 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000185 if(ARM::GPRPairRegClass.contains(Reg)) {
186 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000187 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000188 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
189 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000190 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000191 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000192 }
Evan Cheng10043e22007-01-19 07:51:42 +0000193 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000194 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000195 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000196 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000197 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000198 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000199 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000200 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000201 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000202 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000203 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000204 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000205 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000206 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000207 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000208 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000209 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000210 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000211 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000212 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000213
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000214 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000215 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000216 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000217 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000218 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000219 case MachineOperand::MO_ConstantPoolIndex:
Matt Arsenault8b643552015-06-09 00:31:39 +0000220 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000221 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000222 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000223}
224
Evan Chengb23b50d2009-06-29 07:51:04 +0000225//===--------------------------------------------------------------------===//
226
Chris Lattner68d64aa2010-01-25 19:51:38 +0000227MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000228GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000229 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000230 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000231 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000232 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000233 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000234}
235
Evan Chengb23b50d2009-06-29 07:51:04 +0000236bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000237 unsigned AsmVariant, const char *ExtraCode,
238 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000239 // Does this asm operand have a single letter operand modifier?
240 if (ExtraCode && ExtraCode[0]) {
241 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000242
Evan Cheng10043e22007-01-19 07:51:42 +0000243 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000244 default:
245 // See if this is a generic print operand
246 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000247 case 'a': // Print as a memory address.
248 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000249 O << "["
250 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
251 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000252 return false;
253 }
254 // Fallthrough
255 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000256 if (!MI->getOperand(OpNum).isImm())
257 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000258 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000259 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000260 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000261 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000262 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000263 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000264 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000265 if (MI->getOperand(OpNum).isReg()) {
266 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000267 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000268 // Find the 'd' register that has this 's' register as a sub-register,
269 // and determine the lane number.
270 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
271 if (!ARM::DPRRegClass.contains(*SR))
272 continue;
273 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
274 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
275 return false;
276 }
Eric Christopher76178832011-05-24 22:10:34 +0000277 }
Eric Christopher1b724942011-05-24 23:27:13 +0000278 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000279 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000280 if (!MI->getOperand(OpNum).isImm())
281 return true;
282 O << ~(MI->getOperand(OpNum).getImm());
283 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000284 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000285 if (!MI->getOperand(OpNum).isImm())
286 return true;
287 O << (MI->getOperand(OpNum).getImm() & 0xffff);
288 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000289 case 'M': { // A register range suitable for LDM/STM.
290 if (!MI->getOperand(OpNum).isReg())
291 return true;
292 const MachineOperand &MO = MI->getOperand(OpNum);
293 unsigned RegBegin = MO.getReg();
294 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
295 // already got the operands in registers that are operands to the
296 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000297 O << "{";
298 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000299 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000300 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000301 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000302 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
303 }
304 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000305
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000306 // FIXME: The register allocator not only may not have given us the
307 // registers in sequence, but may not be in ascending registers. This
308 // will require changes in the register allocator that'll need to be
309 // propagated down here if the operands change.
310 unsigned RegOps = OpNum + 1;
311 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000312 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000313 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
314 RegOps++;
315 }
316
317 O << "}";
318
319 return false;
320 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000321 case 'R': // The most significant register of a pair.
322 case 'Q': { // The least significant register of a pair.
323 if (OpNum == 0)
324 return true;
325 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
326 if (!FlagsOP.isImm())
327 return true;
328 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000329
330 // This operand may not be the one that actually provides the register. If
331 // it's tied to a previous one then we should refer instead to that one
332 // for registers and their classes.
333 unsigned TiedIdx;
334 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
335 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
336 unsigned OpFlags = MI->getOperand(OpNum).getImm();
337 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
338 }
339 Flags = MI->getOperand(OpNum).getImm();
340
341 // Later code expects OpNum to be pointing at the register rather than
342 // the flags.
343 OpNum += 1;
344 }
345
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000346 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000347 unsigned RC;
348 InlineAsm::hasRegClassConstraint(Flags, RC);
349 if (RC == ARM::GPRPairRegClassID) {
350 if (NumVals != 1)
351 return true;
352 const MachineOperand &MO = MI->getOperand(OpNum);
353 if (!MO.isReg())
354 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000355 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000356 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
357 ARM::gsub_0 : ARM::gsub_1);
358 O << ARMInstPrinter::getRegisterName(Reg);
359 return false;
360 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000361 if (NumVals != 2)
362 return true;
363 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
364 if (RegOp >= MI->getNumOperands())
365 return true;
366 const MachineOperand &MO = MI->getOperand(RegOp);
367 if (!MO.isReg())
368 return true;
369 unsigned Reg = MO.getReg();
370 O << ARMInstPrinter::getRegisterName(Reg);
371 return false;
372 }
373
Eric Christopherd4562562011-05-24 22:27:43 +0000374 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000375 case 'f': { // The high doubleword register of a NEON quad register.
376 if (!MI->getOperand(OpNum).isReg())
377 return true;
378 unsigned Reg = MI->getOperand(OpNum).getReg();
379 if (!ARM::QPRRegClass.contains(Reg))
380 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000381 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000382 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
383 ARM::dsub_0 : ARM::dsub_1);
384 O << ARMInstPrinter::getRegisterName(SubReg);
385 return false;
386 }
387
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000388 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000389 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000390 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000391 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000392 const MachineOperand &MO = MI->getOperand(OpNum);
393 if (!MO.isReg())
394 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000395 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000396 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000397 unsigned Reg = MO.getReg();
398 if(!ARM::GPRPairRegClass.contains(Reg))
399 return false;
400 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000401 O << ARMInstPrinter::getRegisterName(Reg);
402 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000403 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000404 }
Evan Cheng10043e22007-01-19 07:51:42 +0000405 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000406
Chris Lattner76c564b2010-04-04 04:47:45 +0000407 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000408 return false;
409}
410
Bob Wilsona2c462b2009-05-19 05:53:42 +0000411bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000412 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000413 const char *ExtraCode,
414 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000415 // Does this asm operand have a single letter operand modifier?
416 if (ExtraCode && ExtraCode[0]) {
417 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000418
Eric Christopher8c5e4192011-05-25 20:51:58 +0000419 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000420 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000421 default: return true; // Unknown modifier.
422 case 'm': // The base register of a memory operand.
423 if (!MI->getOperand(OpNum).isReg())
424 return true;
425 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
426 return false;
427 }
428 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000429
Bob Wilson3b515602009-10-13 20:50:28 +0000430 const MachineOperand &MO = MI->getOperand(OpNum);
431 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000432 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000433 return false;
434}
435
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000436static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000437 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000438}
439
440void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000441 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000442 // If either end mode is unknown (EndInfo == NULL) or different than
443 // the start mode, then restore the start mode.
444 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000445 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000446 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000447 }
448}
449
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000450void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000451 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000452 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000453 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000454
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000455 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000456 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000457 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000458
Eric Christophera49d68e2015-02-17 20:02:32 +0000459 // Use the triple's architecture and subarchitecture to determine
460 // if we're thumb for the purposes of the top level code16 assembler
461 // flag.
462 bool isThumb = TT.getArch() == Triple::thumb ||
463 TT.getArch() == Triple::thumbeb ||
464 TT.getSubArch() == Triple::ARMSubArch_v7m ||
465 TT.getSubArch() == Triple::ARMSubArch_v6m;
466 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000467 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000468}
469
Tim Northover23723012014-04-29 10:06:05 +0000470static void
471emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
472 MachineModuleInfoImpl::StubValueTy &MCSym) {
473 // L_foo$stub:
474 OutStreamer.EmitLabel(StubLabel);
475 // .indirect_symbol _foo
476 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
477
478 if (MCSym.getInt())
479 // External to current translation unit.
480 OutStreamer.EmitIntValue(0, 4/*size*/);
481 else
482 // Internal to current translation unit.
483 //
484 // When we place the LSDA into the TEXT section, the type info
485 // pointers need to be indirect and pc-rel. We accomplish this by
486 // using NLPs; however, sometimes the types are local to the file.
487 // We need to fill in the value for the NLP in those cases.
488 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000489 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000490 4 /*size*/);
491}
492
Anton Korobeynikov04083522008-08-07 09:54:23 +0000493
Chris Lattneree9399a2009-10-19 17:59:19 +0000494void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000495 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000496 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000497 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000498 const TargetLoweringObjectFileMachO &TLOFMacho =
499 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000500 MachineModuleInfoMachO &MMIMacho =
501 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000502
Evan Cheng10043e22007-01-19 07:51:42 +0000503 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000504 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000505
Chris Lattner6462adc2009-10-19 18:38:33 +0000506 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000507 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000508 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000509 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000510
Tim Northover23723012014-04-29 10:06:05 +0000511 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000512 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000513
514 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000515 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000516 }
517
Chris Lattner3334deb2009-10-19 18:44:38 +0000518 Stubs = MMIMacho.GetHiddenGVStubList();
519 if (!Stubs.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000520 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000521 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000522
523 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000524 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000525
526 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000527 OutStreamer->AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000528 }
529
Tim Northover5c3140f2016-04-25 21:12:04 +0000530 Stubs = MMIMacho.GetThreadLocalGVStubList();
531 if (!Stubs.empty()) {
532 // Switch with ".non_lazy_symbol_pointer" directive.
533 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
534 EmitAlignment(2);
535
536 for (auto &Stub : Stubs)
537 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
538
539 Stubs.clear();
540 OutStreamer->AddBlankLine();
541 }
542
Evan Cheng10043e22007-01-19 07:51:42 +0000543 // Funny Darwin hack: This flag tells the linker that no global symbols
544 // contain code that falls through to other global symbols (e.g. the obvious
545 // implementation of multiple entry points). If this doesn't occur, the
546 // linker can safely perform dead code stripping. Since LLVM never
547 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000548 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000549 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000550
551 // The last attribute to be emitted is ABI_optimization_goals
552 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
553 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
554
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000555 if (OptimizationGoals > 0 &&
556 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000557 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
558 OptimizationGoals = -1;
559
560 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000561}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000562
Bradley Smithe26f7992016-01-15 10:24:39 +0000563static bool isV8M(const ARMSubtarget *Subtarget) {
564 // Note that v8M Baseline is a subset of v6T2!
565 return (Subtarget->hasV8MBaselineOps() && !Subtarget->hasV6T2Ops()) ||
566 Subtarget->hasV8MMainlineOps();
567}
568
Chris Lattner71eb0772009-10-19 20:20:46 +0000569//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000570// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
571// FIXME:
572// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000573// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000574// Instead of subclassing the MCELFStreamer, we do the work here.
575
Amara Emerson5035ee02013-10-07 16:55:23 +0000576static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
577 const ARMSubtarget *Subtarget) {
578 if (CPU == "xscale")
579 return ARMBuildAttrs::v5TEJ;
580
581 if (Subtarget->hasV8Ops())
Bradley Smithe26f7992016-01-15 10:24:39 +0000582 return ARMBuildAttrs::v8_A;
583 else if (Subtarget->hasV8MMainlineOps())
584 return ARMBuildAttrs::v8_M_Main;
Amara Emerson5035ee02013-10-07 16:55:23 +0000585 else if (Subtarget->hasV7Ops()) {
Artyom Skrobovcf296442015-09-24 17:31:16 +0000586 if (Subtarget->isMClass() && Subtarget->hasDSP())
Amara Emerson5035ee02013-10-07 16:55:23 +0000587 return ARMBuildAttrs::v7E_M;
588 return ARMBuildAttrs::v7;
589 } else if (Subtarget->hasV6T2Ops())
590 return ARMBuildAttrs::v6T2;
Bradley Smithe26f7992016-01-15 10:24:39 +0000591 else if (Subtarget->hasV8MBaselineOps())
592 return ARMBuildAttrs::v8_M_Base;
Amara Emerson5035ee02013-10-07 16:55:23 +0000593 else if (Subtarget->hasV6MOps())
594 return ARMBuildAttrs::v6S_M;
595 else if (Subtarget->hasV6Ops())
596 return ARMBuildAttrs::v6;
597 else if (Subtarget->hasV5TEOps())
598 return ARMBuildAttrs::v5TE;
599 else if (Subtarget->hasV5TOps())
600 return ARMBuildAttrs::v5T;
601 else if (Subtarget->hasV4TOps())
602 return ARMBuildAttrs::v4T;
603 else
604 return ARMBuildAttrs::v4;
605}
606
Jason W Kimbff84d42010-10-06 22:36:46 +0000607void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000608 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000609 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000610
Charlie Turner8b2caa42015-01-05 13:12:17 +0000611 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
612
Logan Chien8cbb80d2013-10-28 17:51:12 +0000613 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000614
Eric Christophera49d68e2015-02-17 20:02:32 +0000615 // Compute ARM ELF Attributes based on the default subtarget that
616 // we'd have constructed. The existing ARM behavior isn't LTO clean
617 // anyhow.
618 // FIXME: For ifunc related functions we could iterate over and look
619 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000620 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000621 StringRef CPU = TM.getTargetCPU();
622 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000623 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000624 if (!FS.empty()) {
625 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000626 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000627 else
628 ArchFS = FS;
629 }
630 const ARMBaseTargetMachine &ATM =
631 static_cast<const ARMBaseTargetMachine &>(TM);
632 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
633
634 std::string CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000635
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000636 if (CPUString.find("generic") != 0) { //CPUString doesn't start with "generic"
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000637 // FIXME: remove krait check when GNU tools support krait cpu
638 if (STI.isKrait()) {
639 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
640 // We consider krait as a "cortex-a9" + hwdiv CPU
641 // Enable hwdiv through ".arch_extension idiv"
642 if (STI.hasDivide() || STI.hasDivideInARMMode())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000643 ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000644 } else
645 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
646 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000647
Eric Christophera49d68e2015-02-17 20:02:32 +0000648 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000649
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000650 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000651 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Bradley Smithe26f7992016-01-15 10:24:39 +0000652 if (STI.hasV7Ops() || isV8M(&STI)) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000653 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000654 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
655 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000656 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000657 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
658 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000659 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000660 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
661 ARMBuildAttrs::MicroControllerProfile);
662 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000663 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000664
Eric Christophera49d68e2015-02-17 20:02:32 +0000665 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
666 STI.hasARMOps() ? ARMBuildAttrs::Allowed
667 : ARMBuildAttrs::Not_Allowed);
Bradley Smithe26f7992016-01-15 10:24:39 +0000668 if (isV8M(&STI)) {
669 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
670 ARMBuildAttrs::AllowThumbDerived);
671 } else if (STI.isThumb1Only()) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000672 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
673 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000674 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
675 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000676 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000677
Eric Christophera49d68e2015-02-17 20:02:32 +0000678 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000679 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000680 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000681 if (STI.hasFPARMv8()) {
682 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000683 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000684 else
Renato Golin35de35d2015-05-12 10:33:58 +0000685 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000686 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000687 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000688 else
Javed Absard5526302015-06-29 09:32:29 +0000689 ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000690 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000691 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000692 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000693 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
694 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000695 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000696 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000697 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
698 // FPU, but there are two different names for it depending on the CPU.
John Brawn985c04e2015-06-05 13:31:19 +0000699 ATS.emitFPU(STI.hasD16()
700 ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16)
701 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000702 else if (STI.hasVFP4())
John Brawn985c04e2015-06-05 13:31:19 +0000703 ATS.emitFPU(STI.hasD16()
704 ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16)
705 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000706 else if (STI.hasVFP3())
Javed Absard5526302015-06-29 09:32:29 +0000707 ATS.emitFPU(STI.hasD16()
708 // +d16
709 ? (STI.isFPOnlySP()
710 ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD)
711 : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16))
712 // -d16
713 : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3));
Eric Christophera49d68e2015-02-17 20:02:32 +0000714 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000715 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000716 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000717
Amara Emersonceeb1c42014-05-27 13:30:21 +0000718 if (TM.getRelocationModel() == Reloc::PIC_) {
719 // PIC specific attributes.
720 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
721 ARMBuildAttrs::AddressRWPCRel);
722 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
723 ARMBuildAttrs::AddressROPCRel);
724 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
725 ARMBuildAttrs::AddressGOT);
726 } else {
727 // Allow direct addressing of imported data for all other relocation models.
728 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
729 ARMBuildAttrs::AddressDirect);
730 }
731
Jason W Kimbff84d42010-10-06 22:36:46 +0000732 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000733 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000734 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
735 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000736 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000737
738 // If the user has permitted this code to choose the IEEE 754
739 // rounding at run-time, emit the rounding attribute.
740 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000741 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000742 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000743 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000744 // When the target doesn't have an FPU (by design or
745 // intention), the assumptions made on the software support
746 // mirror that of the equivalent hardware support *if it
747 // existed*. For v7 and better we indicate that denormals are
748 // flushed preserving sign, and for V6 we indicate that
749 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000750 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000751 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
752 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000753 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000754 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
755 // the sign bit of the zero matches the sign bit of the input or
756 // result that is being flushed to zero.
757 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
758 ARMBuildAttrs::PreserveFPSign);
759 }
760 // For VFPv2 implementations it is implementation defined as
761 // to whether denormals are flushed to positive zero or to
762 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
763 // LLVM has chosen to flush this to positive zero (most likely for
764 // GCC compatibility), so that's the chosen value here (the
765 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000766 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000767
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000768 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
769 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000770 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000771 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
772 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000773 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000774 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
775 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000776
Eric Christophera49d68e2015-02-17 20:02:32 +0000777 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000778 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
779 ARMBuildAttrs::Allowed);
780 else
781 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
782 ARMBuildAttrs::Not_Allowed);
783
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000784 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000785 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000786 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
787 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000788
Bradley Smithc848beb2013-11-01 11:21:16 +0000789 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000790 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000791 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
792 ARMBuildAttrs::HardFPSinglePrecision);
793
Jason W Kimbff84d42010-10-06 22:36:46 +0000794 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000795 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000796 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
797
Jason W Kimbff84d42010-10-06 22:36:46 +0000798 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000799
Eric Christophera49d68e2015-02-17 20:02:32 +0000800 if (STI.hasFP16())
801 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000802
Charlie Turner1a539962014-12-12 11:59:18 +0000803 // FIXME: To support emitting this build attribute as GCC does, the
804 // -mfp16-format option and associated plumbing must be
805 // supported. For now the __fp16 type is exposed by default, so this
806 // attribute should be emitted with value 1.
807 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
808 ARMBuildAttrs::FP16FormatIEEE);
809
Eric Christophera49d68e2015-02-17 20:02:32 +0000810 if (STI.hasMPExtension())
811 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000812
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000813 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
814 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
815 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
816 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
817 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
818 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000819 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
820 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000821
Bradley Smithd27a6a72016-01-25 11:26:11 +0000822 if (STI.hasDSP() && isV8M(&STI))
823 ATS.emitAttribute(ARMBuildAttrs::DSP_extension, ARMBuildAttrs::Allowed);
824
Oliver Stannard5dc29342014-06-20 10:08:11 +0000825 if (MMI) {
826 if (const Module *SourceModule = MMI->getModule()) {
827 // ABI_PCS_wchar_t to indicate wchar_t width
828 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000829 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000830 SourceModule->getModuleFlag("wchar_size"))) {
831 int WCharWidth = WCharWidthValue->getZExtValue();
832 assert((WCharWidth == 2 || WCharWidth == 4) &&
833 "wchar_t width must be 2 or 4 bytes");
834 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
835 }
836
837 // ABI_enum_size to indicate enum width
838 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
839 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000840 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000841 SourceModule->getModuleFlag("min_enum_size"))) {
842 int EnumWidth = EnumWidthValue->getZExtValue();
843 assert((EnumWidth == 1 || EnumWidth == 4) &&
844 "Minimum enum width must be 1 or 4 bytes");
845 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
846 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
847 }
848 }
849 }
850
Amara Emerson115d2df2014-07-25 14:03:14 +0000851 // TODO: We currently only support either reserving the register, or treating
852 // it as another callee-saved register, but not as SB or a TLS pointer; It
853 // would instead be nicer to push this from the frontend as metadata, as we do
854 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000855 if (STI.isR9Reserved())
856 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000857 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000858 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000859
Eric Christophera49d68e2015-02-17 20:02:32 +0000860 if (STI.hasTrustZone() && STI.hasVirtualization())
861 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
862 ARMBuildAttrs::AllowTZVirtualization);
863 else if (STI.hasTrustZone())
864 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
865 ARMBuildAttrs::AllowTZ);
866 else if (STI.hasVirtualization())
867 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
868 ARMBuildAttrs::AllowVirtualization);
Jason W Kimbff84d42010-10-06 22:36:46 +0000869}
870
Jason W Kimbff84d42010-10-06 22:36:46 +0000871//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000872
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000873static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
874 unsigned LabelId, MCContext &Ctx) {
875
Jim Grosbach6f482002015-05-18 18:43:14 +0000876 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000877 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
878 return Label;
879}
880
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000881static MCSymbolRefExpr::VariantKind
882getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
883 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000884 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000885 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
886 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
887 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
Peter Collingbourne97aae402015-10-26 18:23:16 +0000888 case ARMCP::GOT_PREL: return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000889 }
David Blaikie46a9f012012-01-20 21:51:11 +0000890 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000891}
892
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000893MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
894 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000895 if (Subtarget->isTargetMachO()) {
896 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
897 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000898
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000899 if (!IsIndirect)
900 return getSymbol(GV);
901
902 // FIXME: Remove this when Darwin transition to @GOT like syntax.
903 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
904 MachineModuleInfoMachO &MMIMachO =
905 MMI->getObjFileInfo<MachineModuleInfoMachO>();
906 MachineModuleInfoImpl::StubValueTy &StubSym =
Tim Northover5c3140f2016-04-25 21:12:04 +0000907 GV->isThreadLocal()
908 ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
909 : (GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
910 : MMIMachO.getGVStubEntry(MCSym));
911
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000912 if (!StubSym.getPointer())
913 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
914 !GV->hasInternalLinkage());
915 return MCSym;
916 } else if (Subtarget->isTargetCOFF()) {
917 assert(Subtarget->isTargetWindows() &&
918 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000919
920 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
921 if (!IsIndirect)
922 return getSymbol(GV);
923
924 SmallString<128> Name;
925 Name = "__imp_";
926 getNameWithPrefix(Name, GV);
927
928 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000929 } else if (Subtarget->isTargetELF()) {
930 return getSymbol(GV);
931 }
932 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000933}
934
Jim Grosbach38f8e762010-11-09 18:45:04 +0000935void ARMAsmPrinter::
936EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000937 const DataLayout &DL = getDataLayout();
938 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000939
940 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000941
Jim Grosbachca21cd72010-11-10 17:59:10 +0000942 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000943 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000944 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000945 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000946 const BlockAddress *BA =
947 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
948 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000949 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000950 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000951
952 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
953 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000954 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000955 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000956 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000957 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000958 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000959 } else {
960 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000961 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
962 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000963 }
964
965 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000966 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000967 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000968 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000969
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000970 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000971 MCSymbol *PCLabel =
972 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
973 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000974 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000975 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000976 MCBinaryExpr::createAdd(PCRelExpr,
977 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000978 OutContext),
979 OutContext);
980 if (ACPV->mustAddCurrentAddress()) {
981 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
982 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000983 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000984 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000985 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
986 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000987 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000988 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000989 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000990 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000991}
992
Tim Northovera603c402015-05-31 19:22:07 +0000993void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
994 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +0000995 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +0000996
Tim Northovera603c402015-05-31 19:22:07 +0000997 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
998 // ARM mode tables.
999 EmitAlignment(2);
1000
Jim Grosbach284eebc2010-09-22 17:39:48 +00001001 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +00001002 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001003 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001004
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001005 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +00001006 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001007
Jim Grosbach284eebc2010-09-22 17:39:48 +00001008 // Emit each entry of the table.
1009 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1010 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1011 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1012
1013 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1014 MachineBasicBlock *MBB = JTBBs[i];
1015 // Construct an MCExpr for the entry. We want a value of the form:
1016 // (BasicBlockAddr - TableBeginAddr)
1017 //
1018 // For example, a table with entries jumping to basic blocks BB0 and BB1
1019 // would look like:
1020 // LJTI_0_0:
1021 // .word (LBB0 - LJTI_0_0)
1022 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001023 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001024
1025 if (TM.getRelocationModel() == Reloc::PIC_)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001026 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +00001027 OutContext),
1028 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001029 // If we're generating a table of Thumb addresses in static relocation
1030 // model, we need to add one to keep interworking correctly.
1031 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001032 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +00001033 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001034 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001035 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001036 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +00001037 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001038}
1039
Tim Northovera603c402015-05-31 19:22:07 +00001040void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
1041 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001042 unsigned JTI = MO1.getIndex();
1043
Tim Northover4998a472015-05-13 20:28:38 +00001044 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001045 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001046
1047 // Emit each entry of the table.
1048 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1049 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1050 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001051
1052 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1053 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach13760bd2015-05-30 01:25:56 +00001054 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001055 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001056 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +00001057 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001058 .addExpr(MBBSymbolExpr)
1059 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001060 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001061 }
1062}
1063
1064void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1065 unsigned OffsetWidth) {
1066 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1067 const MachineOperand &MO1 = MI->getOperand(1);
1068 unsigned JTI = MO1.getIndex();
1069
1070 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1071 OutStreamer->EmitLabel(JTISymbol);
1072
1073 // Emit each entry of the table.
1074 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1075 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1076 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1077
1078 // Mark the jump table as data-in-code.
1079 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1080 : MCDR_DataRegionJT16);
1081
1082 for (auto MBB : JTBBs) {
1083 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1084 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001085 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001086 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001087 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001088 //
1089 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1090 // would look like:
1091 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001092 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1093 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1094 // where LCPI0_0 is a label defined just before the TBB instruction using
1095 // this table.
1096 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1097 const MCExpr *Expr = MCBinaryExpr::createAdd(
1098 MCSymbolRefExpr::create(TBInstPC, OutContext),
1099 MCConstantExpr::create(4, OutContext), OutContext);
1100 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001101 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001102 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001103 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001104 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001105 // Mark the end of jump table data-in-code region. 32-bit offsets use
1106 // actual branch instructions here, so we don't mark those as a data-region
1107 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001108 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1109
1110 // Make sure the next instruction is 2-byte aligned.
1111 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001112}
1113
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001114void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1115 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1116 "Only instruction which are involved into frame setup code are allowed");
1117
Lang Hames9ff69c82015-04-24 19:11:51 +00001118 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001119 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001120 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001121 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001122 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001123
1124 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001125 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001126 unsigned SrcReg, DstReg;
1127
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001128 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1129 // Two special cases:
1130 // 1) tPUSH does not have src/dst regs.
1131 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1132 // load. Yes, this is pretty fragile, but for now I don't see better
1133 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001134 SrcReg = DstReg = ARM::SP;
1135 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001136 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001137 DstReg = MI->getOperand(0).getReg();
1138 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001139
1140 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001141 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001142 // Register saves.
1143 assert(DstReg == ARM::SP &&
1144 "Only stack pointer as a destination reg is supported");
1145
1146 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001147 // Skip src & dst reg, and pred ops.
1148 unsigned StartOp = 2 + 2;
1149 // Use all the operands.
1150 unsigned NumOffset = 0;
1151
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001152 switch (Opc) {
1153 default:
1154 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001155 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001156 case ARM::tPUSH:
1157 // Special case here: no src & dst reg, but two extra imp ops.
1158 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001159 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001160 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001161 case ARM::VSTMDDB_UPD:
1162 assert(SrcReg == ARM::SP &&
1163 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001164 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001165 i != NumOps; ++i) {
1166 const MachineOperand &MO = MI->getOperand(i);
1167 // Actually, there should never be any impdef stuff here. Skip it
1168 // temporary to workaround PR11902.
1169 if (MO.isImplicit())
1170 continue;
1171 RegList.push_back(MO.getReg());
1172 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001173 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001174 case ARM::STR_PRE_IMM:
1175 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001176 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001177 assert(MI->getOperand(2).getReg() == ARM::SP &&
1178 "Only stack pointer as a source reg is supported");
1179 RegList.push_back(SrcReg);
1180 break;
1181 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001182 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1183 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001184 } else {
1185 // Changes of stack / frame pointer.
1186 if (SrcReg == ARM::SP) {
1187 int64_t Offset = 0;
1188 switch (Opc) {
1189 default:
1190 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001191 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001192 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001193 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001194 Offset = 0;
1195 break;
1196 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001197 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001198 Offset = -MI->getOperand(2).getImm();
1199 break;
1200 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001201 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001202 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001203 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001204 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001205 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001206 break;
1207 case ARM::tADDspi:
1208 case ARM::tADDrSPi:
1209 Offset = -MI->getOperand(2).getImm()*4;
1210 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001211 case ARM::tLDRpci: {
1212 // Grab the constpool index and check, whether it corresponds to
1213 // original or cloned constpool entry.
1214 unsigned CPI = MI->getOperand(1).getIndex();
1215 const MachineConstantPool *MCP = MF.getConstantPool();
1216 if (CPI >= MCP->getConstants().size())
1217 CPI = AFI.getOriginalCPIdx(CPI);
1218 assert(CPI != -1U && "Invalid constpool index");
1219
1220 // Derive the actual offset.
1221 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1222 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1223 // FIXME: Check for user, it should be "add" instruction!
1224 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001225 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001226 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001227 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001228
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001229 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1230 if (DstReg == FramePtr && FramePtr != ARM::SP)
1231 // Set-up of the frame pointer. Positive values correspond to "add"
1232 // instruction.
1233 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1234 else if (DstReg == ARM::SP) {
1235 // Change of SP by an offset. Positive values correspond to "sub"
1236 // instruction.
1237 ATS.emitPad(Offset);
1238 } else {
1239 // Move of SP to a register. Positive values correspond to an "add"
1240 // instruction.
1241 ATS.emitMovSP(DstReg, -Offset);
1242 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001243 }
1244 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001245 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001246 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001247 }
1248 else {
1249 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001250 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001251 }
1252 }
1253}
1254
Jim Grosbach95dee402011-07-08 17:40:42 +00001255// Simple pseudo-instructions have their lowering (with expansion to real
1256// instructions) auto-generated.
1257#include "ARMGenMCPseudoLowering.inc"
1258
Jim Grosbach05eccf02010-09-29 15:23:40 +00001259void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001260 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001261 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1262 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001263
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001264 // If we just ended a constant pool, mark it as such.
1265 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001266 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001267 InConstantPool = false;
1268 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001269
Jim Grosbach51b55422011-08-23 21:32:34 +00001270 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001271 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001272 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001273 EmitUnwindingInstruction(MI);
1274
Jim Grosbach95dee402011-07-08 17:40:42 +00001275 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001276 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001277 return;
1278
Andrew Trick924123a2011-09-21 02:20:46 +00001279 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1280 "Pseudo flag setting opcode should be expanded early");
1281
Jim Grosbach95dee402011-07-08 17:40:42 +00001282 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001283 unsigned Opc = MI->getOpcode();
1284 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001285 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001286 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001287 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001288 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001289 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001290 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001291 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001292 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1293 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001294 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1295 : ARM::ADR))
1296 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001297 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001298 // Add predicate operands.
1299 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001300 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001301 return;
1302 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001303 case ARM::LEApcrelJT:
1304 case ARM::tLEApcrelJT:
1305 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001306 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001307 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001308 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1309 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001310 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1311 : ARM::ADR))
1312 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001313 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001314 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001315 .addImm(MI->getOperand(2).getImm())
1316 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001317 return;
1318 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001319 // Darwin call instructions are just normal call instructions with different
1320 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001321 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001322 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001323 .addReg(ARM::LR)
1324 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001325 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001326 .addImm(ARMCC::AL)
1327 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001328 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001329 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001330
Lang Hames9ff69c82015-04-24 19:11:51 +00001331 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001332 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001333 return;
1334 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001335 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001336 if (Subtarget->hasV5TOps())
1337 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001338
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001339 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1340 // that the saved lr has its LSB set correctly (the arch doesn't
1341 // have blx).
1342 // So here we generate a bl to a small jump pad that does bx rN.
1343 // The jump pads are emitted after the function body.
1344
1345 unsigned TReg = MI->getOperand(0).getReg();
1346 MCSymbol *TRegSym = nullptr;
1347 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1348 if (ThumbIndirectPads[i].first == TReg) {
1349 TRegSym = ThumbIndirectPads[i].second;
1350 break;
1351 }
1352 }
1353
1354 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001355 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001356 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1357 }
1358
1359 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001360 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001361 // Predicate comes first here.
1362 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001363 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001364 return;
1365 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001366 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001367 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001368 .addReg(ARM::LR)
1369 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001370 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001371 .addImm(ARMCC::AL)
1372 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001373 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001374 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001375
Lang Hames9ff69c82015-04-24 19:11:51 +00001376 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001377 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001378 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001379 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001380 .addImm(ARMCC::AL)
1381 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001382 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001383 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001384 return;
1385 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001386 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001387 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001388 .addReg(ARM::LR)
1389 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001390 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001391 .addImm(ARMCC::AL)
1392 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001393 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001394 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001395
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001396 const MachineOperand &Op = MI->getOperand(0);
1397 const GlobalValue *GV = Op.getGlobal();
1398 const unsigned TF = Op.getTargetFlags();
1399 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001400 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001401 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001402 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001403 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001404 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001405 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001406 return;
1407 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001408 case ARM::MOVi16_ga_pcrel:
1409 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001410 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001411 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001412 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001413
Evan Cheng2f2435d2011-01-21 18:55:51 +00001414 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001415 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001416 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001417 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001418
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001419 MCSymbol *LabelSym =
1420 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1421 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001422 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001423 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1424 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001425 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1426 MCBinaryExpr::createAdd(LabelSymExpr,
1427 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001428 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001429 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001430
Evan Chengdfce83c2011-01-17 08:03:18 +00001431 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001432 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1433 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001434 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001435 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001436 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001437 return;
1438 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001439 case ARM::MOVTi16_ga_pcrel:
1440 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001441 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001442 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1443 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001444 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1445 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001446
Evan Cheng2f2435d2011-01-21 18:55:51 +00001447 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001448 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001449 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001450 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001451
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001452 MCSymbol *LabelSym =
1453 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1454 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001455 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001456 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1457 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001458 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1459 MCBinaryExpr::createAdd(LabelSymExpr,
1460 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001461 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001462 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001463 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001464 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1465 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001466 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001467 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001468 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001469 return;
1470 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001471 case ARM::tPICADD: {
1472 // This is a pseudo op for a label + instruction sequence, which looks like:
1473 // LPC0:
1474 // add r0, pc
1475 // This adds the address of LPC0 to r0.
1476
1477 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001478 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001479 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001480 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001481
1482 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001483 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001484 .addReg(MI->getOperand(0).getReg())
1485 .addReg(MI->getOperand(0).getReg())
1486 .addReg(ARM::PC)
1487 // Add predicate operands.
1488 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001489 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001490 return;
1491 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001492 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001493 // This is a pseudo op for a label + instruction sequence, which looks like:
1494 // LPC0:
1495 // add r0, pc, r0
1496 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001497
Chris Lattneradd57492009-10-19 22:23:04 +00001498 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001499 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001500 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001501 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001502
Jim Grosbach7ae94222010-09-14 21:05:34 +00001503 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001504 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001505 .addReg(MI->getOperand(0).getReg())
1506 .addReg(ARM::PC)
1507 .addReg(MI->getOperand(1).getReg())
1508 // Add predicate operands.
1509 .addImm(MI->getOperand(3).getImm())
1510 .addReg(MI->getOperand(4).getReg())
1511 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001512 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001513 return;
1514 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001515 case ARM::PICSTR:
1516 case ARM::PICSTRB:
1517 case ARM::PICSTRH:
1518 case ARM::PICLDR:
1519 case ARM::PICLDRB:
1520 case ARM::PICLDRH:
1521 case ARM::PICLDRSB:
1522 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001523 // This is a pseudo op for a label + instruction sequence, which looks like:
1524 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001525 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001526 // The LCP0 label is referenced by a constant pool entry in order to get
1527 // a PC-relative address at the ldr instruction.
1528
1529 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001530 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001531 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001532 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001533
1534 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001535 unsigned Opcode;
1536 switch (MI->getOpcode()) {
1537 default:
1538 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001539 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1540 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001541 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001542 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001543 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001544 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1545 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1546 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1547 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001548 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001549 .addReg(MI->getOperand(0).getReg())
1550 .addReg(ARM::PC)
1551 .addReg(MI->getOperand(1).getReg())
1552 .addImm(0)
1553 // Add predicate operands.
1554 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001555 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001556
1557 return;
1558 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001559 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001560 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1561 /// in the function. The first operand is the ID# for this instruction, the
1562 /// second is the index into the MachineConstantPool that this is, the third
1563 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001564 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001565 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1566 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1567
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001568 // If this is the first entry of the pool, mark it.
1569 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001570 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001571 InConstantPool = true;
1572 }
1573
Lang Hames9ff69c82015-04-24 19:11:51 +00001574 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001575
1576 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1577 if (MCPE.isMachineConstantPoolEntry())
1578 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1579 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001580 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001581 return;
1582 }
Tim Northovera603c402015-05-31 19:22:07 +00001583 case ARM::JUMPTABLE_ADDRS:
1584 EmitJumpTableAddrs(MI);
1585 return;
1586 case ARM::JUMPTABLE_INSTS:
1587 EmitJumpTableInsts(MI);
1588 return;
1589 case ARM::JUMPTABLE_TBB:
1590 case ARM::JUMPTABLE_TBH:
1591 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1592 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001593 case ARM::t2BR_JT: {
1594 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001595 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001596 .addReg(ARM::PC)
1597 .addReg(MI->getOperand(0).getReg())
1598 // Add predicate operands.
1599 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001600 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001601 return;
1602 }
Tim Northovera603c402015-05-31 19:22:07 +00001603 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001604 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001605 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1606 // Lower and emit the PC label, then the instruction itself.
1607 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1608 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1609 .addReg(MI->getOperand(0).getReg())
1610 .addReg(MI->getOperand(1).getReg())
1611 // Add predicate operands.
1612 .addImm(ARMCC::AL)
1613 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001614 return;
1615 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001616 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001617 case ARM::BR_JTr: {
1618 // Lower and emit the instruction itself, then the jump table following it.
1619 // mov pc, target
1620 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001621 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001622 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001623 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001624 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1625 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001626 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001627 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1628 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001629 // Add 's' bit operand (always reg0 for this)
1630 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001631 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001632 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001633 return;
1634 }
1635 case ARM::BR_JTm: {
1636 // Lower and emit the instruction itself, then the jump table following it.
1637 // ldr pc, target
1638 MCInst TmpInst;
1639 if (MI->getOperand(1).getReg() == 0) {
1640 // literal offset
1641 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001642 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1643 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1644 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001645 } else {
1646 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001647 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1648 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1649 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1650 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001651 }
1652 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001653 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1654 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001655 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001656 return;
1657 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001658 case ARM::BR_JTadd: {
1659 // Lower and emit the instruction itself, then the jump table following it.
1660 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001661 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001662 .addReg(ARM::PC)
1663 .addReg(MI->getOperand(0).getReg())
1664 .addReg(MI->getOperand(1).getReg())
1665 // Add predicate operands.
1666 .addImm(ARMCC::AL)
1667 .addReg(0)
1668 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001669 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001670 return;
1671 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001672 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001673 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001674 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001675 case ARM::TRAP: {
1676 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1677 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001678 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001679 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001680 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001681 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001682 return;
1683 }
1684 break;
1685 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001686 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001687 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001688 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001689 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001690 return;
1691 }
Jim Grosbach85030542010-09-23 18:05:37 +00001692 case ARM::tTRAP: {
1693 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1694 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001695 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001696 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001697 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001698 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001699 return;
1700 }
1701 break;
1702 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001703 case ARM::t2Int_eh_sjlj_setjmp:
1704 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001705 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001706 // Two incoming args: GPR:$src, GPR:$val
1707 // mov $val, pc
1708 // adds $val, #7
1709 // str $val, [$src, #4]
1710 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001711 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001712 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001713 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001714 unsigned SrcReg = MI->getOperand(0).getReg();
1715 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001716 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001717 OutStreamer->AddComment("eh_setjmp begin");
1718 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001719 .addReg(ValReg)
1720 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001721 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001722 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001723 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724
Lang Hames9ff69c82015-04-24 19:11:51 +00001725 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001726 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001727 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001728 .addReg(ARM::CPSR)
1729 .addReg(ValReg)
1730 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001731 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001732 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001733 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001734
Lang Hames9ff69c82015-04-24 19:11:51 +00001735 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001736 .addReg(ValReg)
1737 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001738 // The offset immediate is #4. The operand value is scaled by 4 for the
1739 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001740 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001741 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001742 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001743 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001744
Lang Hames9ff69c82015-04-24 19:11:51 +00001745 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001746 .addReg(ARM::R0)
1747 .addReg(ARM::CPSR)
1748 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001749 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001750 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001751 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001752
Jim Grosbach13760bd2015-05-30 01:25:56 +00001753 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001754 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755 .addExpr(SymbolExpr)
1756 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001757 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001758
Lang Hames9ff69c82015-04-24 19:11:51 +00001759 OutStreamer->AddComment("eh_setjmp end");
1760 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001761 .addReg(ARM::R0)
1762 .addReg(ARM::CPSR)
1763 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001764 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001765 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001766 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767
Lang Hames9ff69c82015-04-24 19:11:51 +00001768 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001769 return;
1770 }
1771
Jim Grosbachc0aed712010-09-23 23:33:56 +00001772 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001773 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001774 // Two incoming args: GPR:$src, GPR:$val
1775 // add $val, pc, #8
1776 // str $val, [$src, #+4]
1777 // mov r0, #0
1778 // add pc, pc, #0
1779 // mov r0, #1
1780 unsigned SrcReg = MI->getOperand(0).getReg();
1781 unsigned ValReg = MI->getOperand(1).getReg();
1782
Lang Hames9ff69c82015-04-24 19:11:51 +00001783 OutStreamer->AddComment("eh_setjmp begin");
1784 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785 .addReg(ValReg)
1786 .addReg(ARM::PC)
1787 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001788 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001789 .addImm(ARMCC::AL)
1790 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001791 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001792 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001793
Lang Hames9ff69c82015-04-24 19:11:51 +00001794 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795 .addReg(ValReg)
1796 .addReg(SrcReg)
1797 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001798 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001799 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001800 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001801
Lang Hames9ff69c82015-04-24 19:11:51 +00001802 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001803 .addReg(ARM::R0)
1804 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001805 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001806 .addImm(ARMCC::AL)
1807 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001808 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001809 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810
Lang Hames9ff69c82015-04-24 19:11:51 +00001811 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addReg(ARM::PC)
1813 .addReg(ARM::PC)
1814 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001815 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816 .addImm(ARMCC::AL)
1817 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001818 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001819 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001820
Lang Hames9ff69c82015-04-24 19:11:51 +00001821 OutStreamer->AddComment("eh_setjmp end");
1822 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001823 .addReg(ARM::R0)
1824 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001825 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001826 .addImm(ARMCC::AL)
1827 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001828 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001829 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001830 return;
1831 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001832 case ARM::Int_eh_sjlj_longjmp: {
1833 // ldr sp, [$src, #8]
1834 // ldr $scratch, [$src, #4]
1835 // ldr r7, [$src]
1836 // bx $scratch
1837 unsigned SrcReg = MI->getOperand(0).getReg();
1838 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001839 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001840 .addReg(ARM::SP)
1841 .addReg(SrcReg)
1842 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001843 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001844 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001845 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001846
Lang Hames9ff69c82015-04-24 19:11:51 +00001847 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001848 .addReg(ScratchReg)
1849 .addReg(SrcReg)
1850 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001851 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001852 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001853 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001854
Lang Hames9ff69c82015-04-24 19:11:51 +00001855 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001856 .addReg(ARM::R7)
1857 .addReg(SrcReg)
1858 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001859 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001860 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001861 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001862
Lang Hames9ff69c82015-04-24 19:11:51 +00001863 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001864 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001865 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001866 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001867 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001868 return;
1869 }
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001870 case ARM::tInt_eh_sjlj_longjmp:
1871 case ARM::tInt_WIN_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001872 // ldr $scratch, [$src, #8]
1873 // mov sp, $scratch
1874 // ldr $scratch, [$src, #4]
1875 // ldr r7, [$src]
1876 // bx $scratch
1877 unsigned SrcReg = MI->getOperand(0).getReg();
1878 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001879
Lang Hames9ff69c82015-04-24 19:11:51 +00001880 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001881 .addReg(ScratchReg)
1882 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001883 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001884 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001885 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001886 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001887 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001888 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001889
Lang Hames9ff69c82015-04-24 19:11:51 +00001890 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001891 .addReg(ARM::SP)
1892 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001893 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001894 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001895 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001896
Lang Hames9ff69c82015-04-24 19:11:51 +00001897 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001898 .addReg(ScratchReg)
1899 .addReg(SrcReg)
1900 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001901 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001902 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001903 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001904
Lang Hames9ff69c82015-04-24 19:11:51 +00001905 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001906 .addReg(Opc == ARM::tInt_WIN_eh_sjlj_longjmp ? ARM::R11 : ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001907 .addReg(SrcReg)
1908 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001909 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001910 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001911 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001912
Lang Hames9ff69c82015-04-24 19:11:51 +00001913 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001914 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001915 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001916 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001917 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001918 return;
1919 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001920 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001921
Chris Lattner71eb0772009-10-19 20:20:46 +00001922 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001923 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001924
Lang Hames9ff69c82015-04-24 19:11:51 +00001925 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001926}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001927
1928//===----------------------------------------------------------------------===//
1929// Target Registry Stuff
1930//===----------------------------------------------------------------------===//
1931
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001932// Force static initialization.
1933extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001934 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1935 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1936 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1937 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001938}