blob: 7557f249db990e847cfbc9408e10195f9e355c6d [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//=- AArch64LoadStoreOptimizer.cpp - AArch64 load/store opt. pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AArch64InstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000016#include "AArch64Subtarget.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000017#include "MCTargetDesc/AArch64AddressingModes.h"
18#include "llvm/ADT/BitVector.h"
Chad Rosierce8e5ab2015-05-21 21:36:46 +000019#include "llvm/ADT/SmallVector.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000020#include "llvm/ADT/Statistic.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000021#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
27#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
31#include "llvm/Target/TargetRegisterInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000032using namespace llvm;
33
34#define DEBUG_TYPE "aarch64-ldst-opt"
35
Tim Northover3b0846e2014-05-24 12:50:23 +000036STATISTIC(NumPairCreated, "Number of load/store pair instructions generated");
37STATISTIC(NumPostFolded, "Number of post-index updates folded");
38STATISTIC(NumPreFolded, "Number of pre-index updates folded");
39STATISTIC(NumUnscaledPairCreated,
40 "Number of load/store from unscaled generated");
Jun Bum Limc12c2792015-11-19 18:41:27 +000041STATISTIC(NumNarrowLoadsPromoted, "Number of narrow loads promoted");
Jun Bum Lim80ec0d32015-11-20 21:14:07 +000042STATISTIC(NumZeroStoresPromoted, "Number of narrow zero stores promoted");
Jun Bum Lim6755c3b2015-12-22 16:36:16 +000043STATISTIC(NumLoadsFromStoresPromoted, "Number of loads from stores promoted");
Tim Northover3b0846e2014-05-24 12:50:23 +000044
Chad Rosier35706ad2016-02-04 21:26:02 +000045// The LdStLimit limits how far we search for load/store pairs.
46static cl::opt<unsigned> LdStLimit("aarch64-load-store-scan-limit",
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +000047 cl::init(20), cl::Hidden);
Tim Northover3b0846e2014-05-24 12:50:23 +000048
Chad Rosier35706ad2016-02-04 21:26:02 +000049// The UpdateLimit limits how far we search for update instructions when we form
50// pre-/post-index instructions.
51static cl::opt<unsigned> UpdateLimit("aarch64-update-scan-limit", cl::init(100),
52 cl::Hidden);
53
Jun Bum Lim33be4992016-05-06 15:08:57 +000054static cl::opt<bool> EnableNarrowLdMerge("enable-narrow-ld-merge", cl::Hidden,
55 cl::init(true),
56 cl::desc("Enable narrow load merge"));
57
Chad Rosier96530b32015-08-05 13:44:51 +000058namespace llvm {
59void initializeAArch64LoadStoreOptPass(PassRegistry &);
60}
61
62#define AARCH64_LOAD_STORE_OPT_NAME "AArch64 load / store optimization pass"
63
Tim Northover3b0846e2014-05-24 12:50:23 +000064namespace {
Chad Rosier96a18a92015-07-21 17:42:04 +000065
66typedef struct LdStPairFlags {
67 // If a matching instruction is found, MergeForward is set to true if the
68 // merge is to remove the first instruction and replace the second with
69 // a pair-wise insn, and false if the reverse is true.
70 bool MergeForward;
71
72 // SExtIdx gives the index of the result of the load pair that must be
73 // extended. The value of SExtIdx assumes that the paired load produces the
74 // value in this order: (I, returned iterator), i.e., -1 means no value has
75 // to be extended, 0 means I, and 1 means the returned iterator.
76 int SExtIdx;
77
78 LdStPairFlags() : MergeForward(false), SExtIdx(-1) {}
79
80 void setMergeForward(bool V = true) { MergeForward = V; }
81 bool getMergeForward() const { return MergeForward; }
82
83 void setSExtIdx(int V) { SExtIdx = V; }
84 int getSExtIdx() const { return SExtIdx; }
85
86} LdStPairFlags;
87
Tim Northover3b0846e2014-05-24 12:50:23 +000088struct AArch64LoadStoreOpt : public MachineFunctionPass {
89 static char ID;
Jun Bum Lim22fe15e2015-11-06 16:27:47 +000090 AArch64LoadStoreOpt() : MachineFunctionPass(ID) {
Chad Rosier96530b32015-08-05 13:44:51 +000091 initializeAArch64LoadStoreOptPass(*PassRegistry::getPassRegistry());
92 }
Tim Northover3b0846e2014-05-24 12:50:23 +000093
94 const AArch64InstrInfo *TII;
95 const TargetRegisterInfo *TRI;
Oliver Stannardd414c992015-11-10 11:04:18 +000096 const AArch64Subtarget *Subtarget;
Tim Northover3b0846e2014-05-24 12:50:23 +000097
Chad Rosierbba881e2016-02-02 15:02:30 +000098 // Track which registers have been modified and used.
99 BitVector ModifiedRegs, UsedRegs;
100
Tim Northover3b0846e2014-05-24 12:50:23 +0000101 // Scan the instructions looking for a load/store that can be combined
102 // with the current instruction into a load/store pair.
103 // Return the matching instruction if one is found, else MBB->end().
Tim Northover3b0846e2014-05-24 12:50:23 +0000104 MachineBasicBlock::iterator findMatchingInsn(MachineBasicBlock::iterator I,
Chad Rosier96a18a92015-07-21 17:42:04 +0000105 LdStPairFlags &Flags,
Jun Bum Limcf974432016-03-31 14:47:24 +0000106 unsigned Limit,
107 bool FindNarrowMerge);
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000108
109 // Scan the instructions looking for a store that writes to the address from
110 // which the current load instruction reads. Return true if one is found.
111 bool findMatchingStore(MachineBasicBlock::iterator I, unsigned Limit,
112 MachineBasicBlock::iterator &StoreI);
113
Chad Rosierb5933d72016-02-09 19:02:12 +0000114 // Merge the two instructions indicated into a wider instruction.
115 MachineBasicBlock::iterator
116 mergeNarrowInsns(MachineBasicBlock::iterator I,
Chad Rosierd7363db2016-02-09 19:09:22 +0000117 MachineBasicBlock::iterator MergeMI,
Chad Rosierb5933d72016-02-09 19:02:12 +0000118 const LdStPairFlags &Flags);
119
Tim Northover3b0846e2014-05-24 12:50:23 +0000120 // Merge the two instructions indicated into a single pair-wise instruction.
Tim Northover3b0846e2014-05-24 12:50:23 +0000121 MachineBasicBlock::iterator
122 mergePairedInsns(MachineBasicBlock::iterator I,
Chad Rosier96a18a92015-07-21 17:42:04 +0000123 MachineBasicBlock::iterator Paired,
Chad Rosierfe5399f2015-07-21 17:47:56 +0000124 const LdStPairFlags &Flags);
Tim Northover3b0846e2014-05-24 12:50:23 +0000125
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000126 // Promote the load that reads directly from the address stored to.
127 MachineBasicBlock::iterator
128 promoteLoadFromStore(MachineBasicBlock::iterator LoadI,
129 MachineBasicBlock::iterator StoreI);
130
Tim Northover3b0846e2014-05-24 12:50:23 +0000131 // Scan the instruction list to find a base register update that can
132 // be combined with the current instruction (a load or store) using
133 // pre or post indexed addressing with writeback. Scan forwards.
134 MachineBasicBlock::iterator
Chad Rosier234bf6f2016-01-18 21:56:40 +0000135 findMatchingUpdateInsnForward(MachineBasicBlock::iterator I,
Chad Rosier35706ad2016-02-04 21:26:02 +0000136 int UnscaledOffset, unsigned Limit);
Tim Northover3b0846e2014-05-24 12:50:23 +0000137
138 // Scan the instruction list to find a base register update that can
139 // be combined with the current instruction (a load or store) using
140 // pre or post indexed addressing with writeback. Scan backwards.
141 MachineBasicBlock::iterator
Chad Rosier35706ad2016-02-04 21:26:02 +0000142 findMatchingUpdateInsnBackward(MachineBasicBlock::iterator I, unsigned Limit);
Tim Northover3b0846e2014-05-24 12:50:23 +0000143
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000144 // Find an instruction that updates the base register of the ld/st
145 // instruction.
146 bool isMatchingUpdateInsn(MachineInstr *MemMI, MachineInstr *MI,
147 unsigned BaseReg, int Offset);
148
Chad Rosier2dfd3542015-09-23 13:51:44 +0000149 // Merge a pre- or post-index base register update into a ld/st instruction.
Tim Northover3b0846e2014-05-24 12:50:23 +0000150 MachineBasicBlock::iterator
Chad Rosier2dfd3542015-09-23 13:51:44 +0000151 mergeUpdateInsn(MachineBasicBlock::iterator I,
152 MachineBasicBlock::iterator Update, bool IsPreIdx);
Tim Northover3b0846e2014-05-24 12:50:23 +0000153
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000154 // Find and merge foldable ldr/str instructions.
155 bool tryToMergeLdStInst(MachineBasicBlock::iterator &MBBI);
156
Chad Rosier24c46ad2016-02-09 18:10:20 +0000157 // Find and pair ldr/str instructions.
158 bool tryToPairLdStInst(MachineBasicBlock::iterator &MBBI);
159
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000160 // Find and promote load instructions which read directly from store.
161 bool tryToPromoteLoadFromStore(MachineBasicBlock::iterator &MBBI);
162
Jun Bum Lim22fe15e2015-11-06 16:27:47 +0000163 // Check if converting two narrow loads into a single wider load with
164 // bitfield extracts could be enabled.
165 bool enableNarrowLdMerge(MachineFunction &Fn);
166
167 bool optimizeBlock(MachineBasicBlock &MBB, bool enableNarrowLdOpt);
Tim Northover3b0846e2014-05-24 12:50:23 +0000168
169 bool runOnMachineFunction(MachineFunction &Fn) override;
170
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000171 MachineFunctionProperties getRequiredProperties() const override {
172 return MachineFunctionProperties().set(
173 MachineFunctionProperties::Property::AllVRegsAllocated);
174 }
175
Tim Northover3b0846e2014-05-24 12:50:23 +0000176 const char *getPassName() const override {
Chad Rosier96530b32015-08-05 13:44:51 +0000177 return AARCH64_LOAD_STORE_OPT_NAME;
Tim Northover3b0846e2014-05-24 12:50:23 +0000178 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000179};
180char AArch64LoadStoreOpt::ID = 0;
Jim Grosbach1eee3df2014-08-11 22:42:31 +0000181} // namespace
Tim Northover3b0846e2014-05-24 12:50:23 +0000182
Chad Rosier96530b32015-08-05 13:44:51 +0000183INITIALIZE_PASS(AArch64LoadStoreOpt, "aarch64-ldst-opt",
184 AARCH64_LOAD_STORE_OPT_NAME, false, false)
185
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000186static unsigned getBitExtrOpcode(MachineInstr *MI) {
187 switch (MI->getOpcode()) {
188 default:
189 llvm_unreachable("Unexpected opcode.");
190 case AArch64::LDRBBui:
191 case AArch64::LDURBBi:
192 case AArch64::LDRHHui:
193 case AArch64::LDURHHi:
194 return AArch64::UBFMWri;
195 case AArch64::LDRSBWui:
196 case AArch64::LDURSBWi:
197 case AArch64::LDRSHWui:
198 case AArch64::LDURSHWi:
199 return AArch64::SBFMWri;
200 }
201}
202
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000203static bool isNarrowStore(unsigned Opc) {
204 switch (Opc) {
205 default:
206 return false;
207 case AArch64::STRBBui:
208 case AArch64::STURBBi:
209 case AArch64::STRHHui:
210 case AArch64::STURHHi:
211 return true;
212 }
213}
214
Jun Bum Limc12c2792015-11-19 18:41:27 +0000215static bool isNarrowLoad(unsigned Opc) {
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000216 switch (Opc) {
217 default:
218 return false;
219 case AArch64::LDRHHui:
220 case AArch64::LDURHHi:
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000221 case AArch64::LDRBBui:
222 case AArch64::LDURBBi:
223 case AArch64::LDRSHWui:
224 case AArch64::LDURSHWi:
225 case AArch64::LDRSBWui:
226 case AArch64::LDURSBWi:
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000227 return true;
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000228 }
229}
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000230
Jun Bum Limc12c2792015-11-19 18:41:27 +0000231static bool isNarrowLoad(MachineInstr *MI) {
232 return isNarrowLoad(MI->getOpcode());
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000233}
234
Chad Rosier00f9d232016-02-11 14:25:08 +0000235static bool isNarrowLoadOrStore(unsigned Opc) {
236 return isNarrowLoad(Opc) || isNarrowStore(Opc);
237}
238
Chad Rosier32d4d372015-09-29 16:07:32 +0000239// Scaling factor for unscaled load or store.
240static int getMemScale(MachineInstr *MI) {
Chad Rosier22eb7102015-08-06 17:37:18 +0000241 switch (MI->getOpcode()) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000242 default:
Chad Rosierdabe2532015-09-29 18:26:15 +0000243 llvm_unreachable("Opcode has unknown scale!");
244 case AArch64::LDRBBui:
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000245 case AArch64::LDURBBi:
246 case AArch64::LDRSBWui:
247 case AArch64::LDURSBWi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000248 case AArch64::STRBBui:
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000249 case AArch64::STURBBi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000250 return 1;
251 case AArch64::LDRHHui:
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000252 case AArch64::LDURHHi:
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000253 case AArch64::LDRSHWui:
254 case AArch64::LDURSHWi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000255 case AArch64::STRHHui:
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000256 case AArch64::STURHHi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000257 return 2;
Chad Rosiera4d32172015-09-29 14:57:10 +0000258 case AArch64::LDRSui:
259 case AArch64::LDURSi:
260 case AArch64::LDRSWui:
261 case AArch64::LDURSWi:
262 case AArch64::LDRWui:
263 case AArch64::LDURWi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000264 case AArch64::STRSui:
265 case AArch64::STURSi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000266 case AArch64::STRWui:
267 case AArch64::STURWi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000268 case AArch64::LDPSi:
Chad Rosier43150122015-09-29 20:39:55 +0000269 case AArch64::LDPSWi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000270 case AArch64::LDPWi:
271 case AArch64::STPSi:
272 case AArch64::STPWi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000273 return 4;
Chad Rosiera4d32172015-09-29 14:57:10 +0000274 case AArch64::LDRDui:
275 case AArch64::LDURDi:
276 case AArch64::LDRXui:
277 case AArch64::LDURXi:
278 case AArch64::STRDui:
279 case AArch64::STURDi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000280 case AArch64::STRXui:
281 case AArch64::STURXi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000282 case AArch64::LDPDi:
283 case AArch64::LDPXi:
284 case AArch64::STPDi:
285 case AArch64::STPXi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000286 return 8;
Tim Northover3b0846e2014-05-24 12:50:23 +0000287 case AArch64::LDRQui:
288 case AArch64::LDURQi:
Chad Rosiera4d32172015-09-29 14:57:10 +0000289 case AArch64::STRQui:
290 case AArch64::STURQi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000291 case AArch64::LDPQi:
292 case AArch64::STPQi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000293 return 16;
Tim Northover3b0846e2014-05-24 12:50:23 +0000294 }
295}
296
Quentin Colombet66b61632015-03-06 22:42:10 +0000297static unsigned getMatchingNonSExtOpcode(unsigned Opc,
298 bool *IsValidLdStrOpc = nullptr) {
299 if (IsValidLdStrOpc)
300 *IsValidLdStrOpc = true;
301 switch (Opc) {
302 default:
303 if (IsValidLdStrOpc)
304 *IsValidLdStrOpc = false;
305 return UINT_MAX;
306 case AArch64::STRDui:
307 case AArch64::STURDi:
308 case AArch64::STRQui:
309 case AArch64::STURQi:
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000310 case AArch64::STRBBui:
311 case AArch64::STURBBi:
312 case AArch64::STRHHui:
313 case AArch64::STURHHi:
Quentin Colombet66b61632015-03-06 22:42:10 +0000314 case AArch64::STRWui:
315 case AArch64::STURWi:
316 case AArch64::STRXui:
317 case AArch64::STURXi:
318 case AArch64::LDRDui:
319 case AArch64::LDURDi:
320 case AArch64::LDRQui:
321 case AArch64::LDURQi:
322 case AArch64::LDRWui:
323 case AArch64::LDURWi:
324 case AArch64::LDRXui:
325 case AArch64::LDURXi:
326 case AArch64::STRSui:
327 case AArch64::STURSi:
328 case AArch64::LDRSui:
329 case AArch64::LDURSi:
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000330 case AArch64::LDRHHui:
331 case AArch64::LDURHHi:
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000332 case AArch64::LDRBBui:
333 case AArch64::LDURBBi:
Quentin Colombet66b61632015-03-06 22:42:10 +0000334 return Opc;
335 case AArch64::LDRSWui:
336 return AArch64::LDRWui;
337 case AArch64::LDURSWi:
338 return AArch64::LDURWi;
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000339 case AArch64::LDRSBWui:
340 return AArch64::LDRBBui;
341 case AArch64::LDRSHWui:
342 return AArch64::LDRHHui;
343 case AArch64::LDURSBWi:
344 return AArch64::LDURBBi;
345 case AArch64::LDURSHWi:
346 return AArch64::LDURHHi;
Quentin Colombet66b61632015-03-06 22:42:10 +0000347 }
348}
349
Jun Bum Lim1de2d442016-02-05 20:02:03 +0000350static unsigned getMatchingWideOpcode(unsigned Opc) {
351 switch (Opc) {
352 default:
353 llvm_unreachable("Opcode has no wide equivalent!");
354 case AArch64::STRBBui:
355 return AArch64::STRHHui;
356 case AArch64::STRHHui:
357 return AArch64::STRWui;
358 case AArch64::STURBBi:
359 return AArch64::STURHHi;
360 case AArch64::STURHHi:
361 return AArch64::STURWi;
Jun Bum Lim397eb7b2016-02-12 15:25:39 +0000362 case AArch64::STURWi:
363 return AArch64::STURXi;
364 case AArch64::STRWui:
365 return AArch64::STRXui;
Jun Bum Lim1de2d442016-02-05 20:02:03 +0000366 case AArch64::LDRHHui:
367 case AArch64::LDRSHWui:
368 return AArch64::LDRWui;
369 case AArch64::LDURHHi:
370 case AArch64::LDURSHWi:
371 return AArch64::LDURWi;
372 case AArch64::LDRBBui:
373 case AArch64::LDRSBWui:
374 return AArch64::LDRHHui;
375 case AArch64::LDURBBi:
376 case AArch64::LDURSBWi:
377 return AArch64::LDURHHi;
378 }
379}
380
Tim Northover3b0846e2014-05-24 12:50:23 +0000381static unsigned getMatchingPairOpcode(unsigned Opc) {
382 switch (Opc) {
383 default:
384 llvm_unreachable("Opcode has no pairwise equivalent!");
385 case AArch64::STRSui:
386 case AArch64::STURSi:
387 return AArch64::STPSi;
388 case AArch64::STRDui:
389 case AArch64::STURDi:
390 return AArch64::STPDi;
391 case AArch64::STRQui:
392 case AArch64::STURQi:
393 return AArch64::STPQi;
394 case AArch64::STRWui:
395 case AArch64::STURWi:
396 return AArch64::STPWi;
397 case AArch64::STRXui:
398 case AArch64::STURXi:
399 return AArch64::STPXi;
400 case AArch64::LDRSui:
401 case AArch64::LDURSi:
402 return AArch64::LDPSi;
403 case AArch64::LDRDui:
404 case AArch64::LDURDi:
405 return AArch64::LDPDi;
406 case AArch64::LDRQui:
407 case AArch64::LDURQi:
408 return AArch64::LDPQi;
409 case AArch64::LDRWui:
410 case AArch64::LDURWi:
411 return AArch64::LDPWi;
412 case AArch64::LDRXui:
413 case AArch64::LDURXi:
414 return AArch64::LDPXi;
Quentin Colombet29f55332015-01-24 01:25:54 +0000415 case AArch64::LDRSWui:
416 case AArch64::LDURSWi:
417 return AArch64::LDPSWi;
Tim Northover3b0846e2014-05-24 12:50:23 +0000418 }
419}
420
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000421static unsigned isMatchingStore(MachineInstr *LoadInst,
422 MachineInstr *StoreInst) {
423 unsigned LdOpc = LoadInst->getOpcode();
424 unsigned StOpc = StoreInst->getOpcode();
425 switch (LdOpc) {
426 default:
427 llvm_unreachable("Unsupported load instruction!");
428 case AArch64::LDRBBui:
429 return StOpc == AArch64::STRBBui || StOpc == AArch64::STRHHui ||
430 StOpc == AArch64::STRWui || StOpc == AArch64::STRXui;
431 case AArch64::LDURBBi:
432 return StOpc == AArch64::STURBBi || StOpc == AArch64::STURHHi ||
433 StOpc == AArch64::STURWi || StOpc == AArch64::STURXi;
434 case AArch64::LDRHHui:
435 return StOpc == AArch64::STRHHui || StOpc == AArch64::STRWui ||
436 StOpc == AArch64::STRXui;
437 case AArch64::LDURHHi:
438 return StOpc == AArch64::STURHHi || StOpc == AArch64::STURWi ||
439 StOpc == AArch64::STURXi;
440 case AArch64::LDRWui:
441 return StOpc == AArch64::STRWui || StOpc == AArch64::STRXui;
442 case AArch64::LDURWi:
443 return StOpc == AArch64::STURWi || StOpc == AArch64::STURXi;
444 case AArch64::LDRXui:
445 return StOpc == AArch64::STRXui;
446 case AArch64::LDURXi:
447 return StOpc == AArch64::STURXi;
448 }
449}
450
Tim Northover3b0846e2014-05-24 12:50:23 +0000451static unsigned getPreIndexedOpcode(unsigned Opc) {
452 switch (Opc) {
453 default:
454 llvm_unreachable("Opcode has no pre-indexed equivalent!");
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +0000455 case AArch64::STRSui:
456 return AArch64::STRSpre;
457 case AArch64::STRDui:
458 return AArch64::STRDpre;
459 case AArch64::STRQui:
460 return AArch64::STRQpre;
Chad Rosierdabe2532015-09-29 18:26:15 +0000461 case AArch64::STRBBui:
462 return AArch64::STRBBpre;
463 case AArch64::STRHHui:
464 return AArch64::STRHHpre;
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +0000465 case AArch64::STRWui:
466 return AArch64::STRWpre;
467 case AArch64::STRXui:
468 return AArch64::STRXpre;
469 case AArch64::LDRSui:
470 return AArch64::LDRSpre;
471 case AArch64::LDRDui:
472 return AArch64::LDRDpre;
473 case AArch64::LDRQui:
474 return AArch64::LDRQpre;
Chad Rosierdabe2532015-09-29 18:26:15 +0000475 case AArch64::LDRBBui:
476 return AArch64::LDRBBpre;
477 case AArch64::LDRHHui:
478 return AArch64::LDRHHpre;
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +0000479 case AArch64::LDRWui:
480 return AArch64::LDRWpre;
481 case AArch64::LDRXui:
482 return AArch64::LDRXpre;
Quentin Colombet29f55332015-01-24 01:25:54 +0000483 case AArch64::LDRSWui:
484 return AArch64::LDRSWpre;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000485 case AArch64::LDPSi:
486 return AArch64::LDPSpre;
Chad Rosier43150122015-09-29 20:39:55 +0000487 case AArch64::LDPSWi:
488 return AArch64::LDPSWpre;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000489 case AArch64::LDPDi:
490 return AArch64::LDPDpre;
491 case AArch64::LDPQi:
492 return AArch64::LDPQpre;
493 case AArch64::LDPWi:
494 return AArch64::LDPWpre;
495 case AArch64::LDPXi:
496 return AArch64::LDPXpre;
497 case AArch64::STPSi:
498 return AArch64::STPSpre;
499 case AArch64::STPDi:
500 return AArch64::STPDpre;
501 case AArch64::STPQi:
502 return AArch64::STPQpre;
503 case AArch64::STPWi:
504 return AArch64::STPWpre;
505 case AArch64::STPXi:
506 return AArch64::STPXpre;
Tim Northover3b0846e2014-05-24 12:50:23 +0000507 }
508}
509
510static unsigned getPostIndexedOpcode(unsigned Opc) {
511 switch (Opc) {
512 default:
513 llvm_unreachable("Opcode has no post-indexed wise equivalent!");
514 case AArch64::STRSui:
515 return AArch64::STRSpost;
516 case AArch64::STRDui:
517 return AArch64::STRDpost;
518 case AArch64::STRQui:
519 return AArch64::STRQpost;
Chad Rosierdabe2532015-09-29 18:26:15 +0000520 case AArch64::STRBBui:
521 return AArch64::STRBBpost;
522 case AArch64::STRHHui:
523 return AArch64::STRHHpost;
Tim Northover3b0846e2014-05-24 12:50:23 +0000524 case AArch64::STRWui:
525 return AArch64::STRWpost;
526 case AArch64::STRXui:
527 return AArch64::STRXpost;
528 case AArch64::LDRSui:
529 return AArch64::LDRSpost;
530 case AArch64::LDRDui:
531 return AArch64::LDRDpost;
532 case AArch64::LDRQui:
533 return AArch64::LDRQpost;
Chad Rosierdabe2532015-09-29 18:26:15 +0000534 case AArch64::LDRBBui:
535 return AArch64::LDRBBpost;
536 case AArch64::LDRHHui:
537 return AArch64::LDRHHpost;
Tim Northover3b0846e2014-05-24 12:50:23 +0000538 case AArch64::LDRWui:
539 return AArch64::LDRWpost;
540 case AArch64::LDRXui:
541 return AArch64::LDRXpost;
Quentin Colombet29f55332015-01-24 01:25:54 +0000542 case AArch64::LDRSWui:
543 return AArch64::LDRSWpost;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000544 case AArch64::LDPSi:
545 return AArch64::LDPSpost;
Chad Rosier43150122015-09-29 20:39:55 +0000546 case AArch64::LDPSWi:
547 return AArch64::LDPSWpost;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000548 case AArch64::LDPDi:
549 return AArch64::LDPDpost;
550 case AArch64::LDPQi:
551 return AArch64::LDPQpost;
552 case AArch64::LDPWi:
553 return AArch64::LDPWpost;
554 case AArch64::LDPXi:
555 return AArch64::LDPXpost;
556 case AArch64::STPSi:
557 return AArch64::STPSpost;
558 case AArch64::STPDi:
559 return AArch64::STPDpost;
560 case AArch64::STPQi:
561 return AArch64::STPQpost;
562 case AArch64::STPWi:
563 return AArch64::STPWpost;
564 case AArch64::STPXi:
565 return AArch64::STPXpost;
Tim Northover3b0846e2014-05-24 12:50:23 +0000566 }
567}
568
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000569static bool isPairedLdSt(const MachineInstr *MI) {
570 switch (MI->getOpcode()) {
571 default:
572 return false;
573 case AArch64::LDPSi:
Chad Rosier43150122015-09-29 20:39:55 +0000574 case AArch64::LDPSWi:
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000575 case AArch64::LDPDi:
576 case AArch64::LDPQi:
577 case AArch64::LDPWi:
578 case AArch64::LDPXi:
579 case AArch64::STPSi:
580 case AArch64::STPDi:
581 case AArch64::STPQi:
582 case AArch64::STPWi:
583 case AArch64::STPXi:
584 return true;
585 }
586}
587
588static const MachineOperand &getLdStRegOp(const MachineInstr *MI,
589 unsigned PairedRegOp = 0) {
590 assert(PairedRegOp < 2 && "Unexpected register operand idx.");
591 unsigned Idx = isPairedLdSt(MI) ? PairedRegOp : 0;
592 return MI->getOperand(Idx);
Chad Rosierf77e9092015-08-06 15:50:12 +0000593}
594
595static const MachineOperand &getLdStBaseOp(const MachineInstr *MI) {
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000596 unsigned Idx = isPairedLdSt(MI) ? 2 : 1;
597 return MI->getOperand(Idx);
Chad Rosierf77e9092015-08-06 15:50:12 +0000598}
599
600static const MachineOperand &getLdStOffsetOp(const MachineInstr *MI) {
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000601 unsigned Idx = isPairedLdSt(MI) ? 3 : 2;
602 return MI->getOperand(Idx);
Chad Rosierf77e9092015-08-06 15:50:12 +0000603}
604
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000605static bool isLdOffsetInRangeOfSt(MachineInstr *LoadInst,
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000606 MachineInstr *StoreInst,
607 const AArch64InstrInfo *TII) {
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000608 assert(isMatchingStore(LoadInst, StoreInst) && "Expect only matched ld/st.");
609 int LoadSize = getMemScale(LoadInst);
610 int StoreSize = getMemScale(StoreInst);
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000611 int UnscaledStOffset = TII->isUnscaledLdSt(StoreInst)
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000612 ? getLdStOffsetOp(StoreInst).getImm()
613 : getLdStOffsetOp(StoreInst).getImm() * StoreSize;
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000614 int UnscaledLdOffset = TII->isUnscaledLdSt(LoadInst)
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000615 ? getLdStOffsetOp(LoadInst).getImm()
616 : getLdStOffsetOp(LoadInst).getImm() * LoadSize;
617 return (UnscaledStOffset <= UnscaledLdOffset) &&
618 (UnscaledLdOffset + LoadSize <= (UnscaledStOffset + StoreSize));
619}
620
Jun Bum Lim33be4992016-05-06 15:08:57 +0000621static bool isPromotableZeroStoreOpcode(unsigned Opc) {
Jun Bum Lim397eb7b2016-02-12 15:25:39 +0000622 return isNarrowStore(Opc) || Opc == AArch64::STRWui || Opc == AArch64::STURWi;
623}
624
Jun Bum Lim33be4992016-05-06 15:08:57 +0000625static bool isPromotableZeroStoreOpcode(MachineInstr *MI) {
626 return isPromotableZeroStoreOpcode(MI->getOpcode());
627}
628
Jun Bum Lim397eb7b2016-02-12 15:25:39 +0000629static bool isPromotableZeroStoreInst(MachineInstr *MI) {
630 return (isPromotableZeroStoreOpcode(MI)) &&
631 getLdStRegOp(MI).getReg() == AArch64::WZR;
632}
633
Tim Northover3b0846e2014-05-24 12:50:23 +0000634MachineBasicBlock::iterator
Chad Rosierb5933d72016-02-09 19:02:12 +0000635AArch64LoadStoreOpt::mergeNarrowInsns(MachineBasicBlock::iterator I,
Chad Rosierd7363db2016-02-09 19:09:22 +0000636 MachineBasicBlock::iterator MergeMI,
Chad Rosier96a18a92015-07-21 17:42:04 +0000637 const LdStPairFlags &Flags) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000638 MachineBasicBlock::iterator NextI = I;
639 ++NextI;
640 // If NextI is the second of the two instructions to be merged, we need
641 // to skip one further. Either way we merge will invalidate the iterator,
642 // and we don't need to scan the new instruction, as it's a pairwise
643 // instruction, which we're not considering for further action anyway.
Chad Rosierd7363db2016-02-09 19:09:22 +0000644 if (NextI == MergeMI)
Tim Northover3b0846e2014-05-24 12:50:23 +0000645 ++NextI;
646
Chad Rosierb5933d72016-02-09 19:02:12 +0000647 unsigned Opc = I->getOpcode();
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000648 bool IsScaled = !TII->isUnscaledLdSt(Opc);
Chad Rosier11eedc92016-02-09 19:17:18 +0000649 int OffsetStride = IsScaled ? 1 : getMemScale(I);
Tim Northover3b0846e2014-05-24 12:50:23 +0000650
Chad Rosier96a18a92015-07-21 17:42:04 +0000651 bool MergeForward = Flags.getMergeForward();
Tim Northover3b0846e2014-05-24 12:50:23 +0000652 // Insert our new paired instruction after whichever of the paired
Tilmann Scheller4aad3bd2014-06-04 12:36:28 +0000653 // instructions MergeForward indicates.
Chad Rosierd7363db2016-02-09 19:09:22 +0000654 MachineBasicBlock::iterator InsertionPoint = MergeForward ? MergeMI : I;
Tilmann Scheller4aad3bd2014-06-04 12:36:28 +0000655 // Also based on MergeForward is from where we copy the base register operand
Tim Northover3b0846e2014-05-24 12:50:23 +0000656 // so we get the flags compatible with the input code.
Chad Rosierf77e9092015-08-06 15:50:12 +0000657 const MachineOperand &BaseRegOp =
Chad Rosierd7363db2016-02-09 19:09:22 +0000658 MergeForward ? getLdStBaseOp(MergeMI) : getLdStBaseOp(I);
Tim Northover3b0846e2014-05-24 12:50:23 +0000659
660 // Which register is Rt and which is Rt2 depends on the offset order.
661 MachineInstr *RtMI, *Rt2MI;
Renato Golin6274e522016-02-05 12:14:30 +0000662 if (getLdStOffsetOp(I).getImm() ==
Chad Rosierd7363db2016-02-09 19:09:22 +0000663 getLdStOffsetOp(MergeMI).getImm() + OffsetStride) {
664 RtMI = MergeMI;
Tim Northover3b0846e2014-05-24 12:50:23 +0000665 Rt2MI = I;
666 } else {
667 RtMI = I;
Chad Rosierd7363db2016-02-09 19:09:22 +0000668 Rt2MI = MergeMI;
Tim Northover3b0846e2014-05-24 12:50:23 +0000669 }
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000670
James Molloy5b18b4c2015-10-23 10:41:38 +0000671 int OffsetImm = getLdStOffsetOp(RtMI).getImm();
Chad Rosier11eedc92016-02-09 19:17:18 +0000672 // Change the scaled offset from small to large type.
673 if (IsScaled) {
674 assert(((OffsetImm & 1) == 0) && "Unexpected offset to merge");
675 OffsetImm /= 2;
676 }
677
Chad Rosierc46ef882016-02-09 19:33:42 +0000678 DebugLoc DL = I->getDebugLoc();
679 MachineBasicBlock *MBB = I->getParent();
Jun Bum Limc12c2792015-11-19 18:41:27 +0000680 if (isNarrowLoad(Opc)) {
Chad Rosierd7363db2016-02-09 19:09:22 +0000681 MachineInstr *RtNewDest = MergeForward ? I : MergeMI;
Oliver Stannardd414c992015-11-10 11:04:18 +0000682 // When merging small (< 32 bit) loads for big-endian targets, the order of
683 // the component parts gets swapped.
684 if (!Subtarget->isLittleEndian())
685 std::swap(RtMI, Rt2MI);
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000686 // Construct the new load instruction.
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000687 MachineInstr *NewMemMI, *BitExtMI1, *BitExtMI2;
Chad Rosierc46ef882016-02-09 19:33:42 +0000688 NewMemMI =
689 BuildMI(*MBB, InsertionPoint, DL, TII->get(getMatchingWideOpcode(Opc)))
690 .addOperand(getLdStRegOp(RtNewDest))
691 .addOperand(BaseRegOp)
692 .addImm(OffsetImm)
693 .setMemRefs(I->mergeMemRefsWith(*MergeMI));
Chad Rosierf7ac5f22016-03-30 18:08:51 +0000694 (void)NewMemMI;
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000695
696 DEBUG(
697 dbgs()
698 << "Creating the new load and extract. Replacing instructions:\n ");
699 DEBUG(I->print(dbgs()));
700 DEBUG(dbgs() << " ");
Chad Rosierd7363db2016-02-09 19:09:22 +0000701 DEBUG(MergeMI->print(dbgs()));
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000702 DEBUG(dbgs() << " with instructions:\n ");
703 DEBUG((NewMemMI)->print(dbgs()));
704
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000705 int Width = getMemScale(I) == 1 ? 8 : 16;
706 int LSBLow = 0;
707 int LSBHigh = Width;
708 int ImmsLow = LSBLow + Width - 1;
709 int ImmsHigh = LSBHigh + Width - 1;
Chad Rosierd7363db2016-02-09 19:09:22 +0000710 MachineInstr *ExtDestMI = MergeForward ? MergeMI : I;
Oliver Stannardd414c992015-11-10 11:04:18 +0000711 if ((ExtDestMI == Rt2MI) == Subtarget->isLittleEndian()) {
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000712 // Create the bitfield extract for high bits.
Chad Rosierc46ef882016-02-09 19:33:42 +0000713 BitExtMI1 =
714 BuildMI(*MBB, InsertionPoint, DL, TII->get(getBitExtrOpcode(Rt2MI)))
715 .addOperand(getLdStRegOp(Rt2MI))
716 .addReg(getLdStRegOp(RtNewDest).getReg())
717 .addImm(LSBHigh)
718 .addImm(ImmsHigh);
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000719 // Create the bitfield extract for low bits.
720 if (RtMI->getOpcode() == getMatchingNonSExtOpcode(RtMI->getOpcode())) {
721 // For unsigned, prefer to use AND for low bits.
Chad Rosierc46ef882016-02-09 19:33:42 +0000722 BitExtMI2 = BuildMI(*MBB, InsertionPoint, DL, TII->get(AArch64::ANDWri))
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000723 .addOperand(getLdStRegOp(RtMI))
724 .addReg(getLdStRegOp(RtNewDest).getReg())
725 .addImm(ImmsLow);
726 } else {
Chad Rosierc46ef882016-02-09 19:33:42 +0000727 BitExtMI2 =
728 BuildMI(*MBB, InsertionPoint, DL, TII->get(getBitExtrOpcode(RtMI)))
729 .addOperand(getLdStRegOp(RtMI))
730 .addReg(getLdStRegOp(RtNewDest).getReg())
731 .addImm(LSBLow)
732 .addImm(ImmsLow);
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000733 }
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000734 } else {
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000735 // Create the bitfield extract for low bits.
736 if (RtMI->getOpcode() == getMatchingNonSExtOpcode(RtMI->getOpcode())) {
737 // For unsigned, prefer to use AND for low bits.
Chad Rosierc46ef882016-02-09 19:33:42 +0000738 BitExtMI1 = BuildMI(*MBB, InsertionPoint, DL, TII->get(AArch64::ANDWri))
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000739 .addOperand(getLdStRegOp(RtMI))
740 .addReg(getLdStRegOp(RtNewDest).getReg())
741 .addImm(ImmsLow);
742 } else {
Chad Rosierc46ef882016-02-09 19:33:42 +0000743 BitExtMI1 =
744 BuildMI(*MBB, InsertionPoint, DL, TII->get(getBitExtrOpcode(RtMI)))
745 .addOperand(getLdStRegOp(RtMI))
746 .addReg(getLdStRegOp(RtNewDest).getReg())
747 .addImm(LSBLow)
748 .addImm(ImmsLow);
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000749 }
750
751 // Create the bitfield extract for high bits.
Chad Rosierc46ef882016-02-09 19:33:42 +0000752 BitExtMI2 =
753 BuildMI(*MBB, InsertionPoint, DL, TII->get(getBitExtrOpcode(Rt2MI)))
754 .addOperand(getLdStRegOp(Rt2MI))
755 .addReg(getLdStRegOp(RtNewDest).getReg())
756 .addImm(LSBHigh)
757 .addImm(ImmsHigh);
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000758 }
Chad Rosierf7ac5f22016-03-30 18:08:51 +0000759 (void)BitExtMI1;
760 (void)BitExtMI2;
761
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000762 DEBUG(dbgs() << " ");
763 DEBUG((BitExtMI1)->print(dbgs()));
764 DEBUG(dbgs() << " ");
765 DEBUG((BitExtMI2)->print(dbgs()));
766 DEBUG(dbgs() << "\n");
767
768 // Erase the old instructions.
769 I->eraseFromParent();
Chad Rosierd7363db2016-02-09 19:09:22 +0000770 MergeMI->eraseFromParent();
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000771 return NextI;
772 }
Jun Bum Limcf974432016-03-31 14:47:24 +0000773 assert(isPromotableZeroStoreInst(I) && isPromotableZeroStoreInst(MergeMI) &&
774 "Expected promotable zero store");
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000775
Tim Northover3b0846e2014-05-24 12:50:23 +0000776 // Construct the new instruction.
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000777 MachineInstrBuilder MIB;
Chad Rosierc46ef882016-02-09 19:33:42 +0000778 MIB = BuildMI(*MBB, InsertionPoint, DL, TII->get(getMatchingWideOpcode(Opc)))
Jun Bum Lim397eb7b2016-02-12 15:25:39 +0000779 .addReg(isNarrowStore(Opc) ? AArch64::WZR : AArch64::XZR)
Chad Rosierb5933d72016-02-09 19:02:12 +0000780 .addOperand(BaseRegOp)
781 .addImm(OffsetImm)
Chad Rosierd7363db2016-02-09 19:09:22 +0000782 .setMemRefs(I->mergeMemRefsWith(*MergeMI));
Tim Northover3b0846e2014-05-24 12:50:23 +0000783 (void)MIB;
784
Chad Rosierb5933d72016-02-09 19:02:12 +0000785 DEBUG(dbgs() << "Creating wider load/store. Replacing instructions:\n ");
786 DEBUG(I->print(dbgs()));
787 DEBUG(dbgs() << " ");
Chad Rosierd7363db2016-02-09 19:09:22 +0000788 DEBUG(MergeMI->print(dbgs()));
Chad Rosierb5933d72016-02-09 19:02:12 +0000789 DEBUG(dbgs() << " with instruction:\n ");
790 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
791 DEBUG(dbgs() << "\n");
792
793 // Erase the old instructions.
794 I->eraseFromParent();
Chad Rosierd7363db2016-02-09 19:09:22 +0000795 MergeMI->eraseFromParent();
Chad Rosierb5933d72016-02-09 19:02:12 +0000796 return NextI;
797}
798
799MachineBasicBlock::iterator
800AArch64LoadStoreOpt::mergePairedInsns(MachineBasicBlock::iterator I,
801 MachineBasicBlock::iterator Paired,
802 const LdStPairFlags &Flags) {
803 MachineBasicBlock::iterator NextI = I;
804 ++NextI;
805 // If NextI is the second of the two instructions to be merged, we need
806 // to skip one further. Either way we merge will invalidate the iterator,
807 // and we don't need to scan the new instruction, as it's a pairwise
808 // instruction, which we're not considering for further action anyway.
809 if (NextI == Paired)
810 ++NextI;
811
812 int SExtIdx = Flags.getSExtIdx();
813 unsigned Opc =
814 SExtIdx == -1 ? I->getOpcode() : getMatchingNonSExtOpcode(I->getOpcode());
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000815 bool IsUnscaled = TII->isUnscaledLdSt(Opc);
Chad Rosierb5933d72016-02-09 19:02:12 +0000816 int OffsetStride = IsUnscaled ? getMemScale(I) : 1;
817
818 bool MergeForward = Flags.getMergeForward();
819 // Insert our new paired instruction after whichever of the paired
820 // instructions MergeForward indicates.
821 MachineBasicBlock::iterator InsertionPoint = MergeForward ? Paired : I;
822 // Also based on MergeForward is from where we copy the base register operand
823 // so we get the flags compatible with the input code.
824 const MachineOperand &BaseRegOp =
825 MergeForward ? getLdStBaseOp(Paired) : getLdStBaseOp(I);
826
Chad Rosier00f9d232016-02-11 14:25:08 +0000827 int Offset = getLdStOffsetOp(I).getImm();
828 int PairedOffset = getLdStOffsetOp(Paired).getImm();
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000829 bool PairedIsUnscaled = TII->isUnscaledLdSt(Paired->getOpcode());
Chad Rosier00f9d232016-02-11 14:25:08 +0000830 if (IsUnscaled != PairedIsUnscaled) {
831 // We're trying to pair instructions that differ in how they are scaled. If
832 // I is scaled then scale the offset of Paired accordingly. Otherwise, do
833 // the opposite (i.e., make Paired's offset unscaled).
834 int MemSize = getMemScale(Paired);
835 if (PairedIsUnscaled) {
836 // If the unscaled offset isn't a multiple of the MemSize, we can't
837 // pair the operations together.
838 assert(!(PairedOffset % getMemScale(Paired)) &&
839 "Offset should be a multiple of the stride!");
840 PairedOffset /= MemSize;
841 } else {
842 PairedOffset *= MemSize;
843 }
844 }
845
Chad Rosierb5933d72016-02-09 19:02:12 +0000846 // Which register is Rt and which is Rt2 depends on the offset order.
847 MachineInstr *RtMI, *Rt2MI;
Chad Rosier00f9d232016-02-11 14:25:08 +0000848 if (Offset == PairedOffset + OffsetStride) {
Chad Rosierb5933d72016-02-09 19:02:12 +0000849 RtMI = Paired;
850 Rt2MI = I;
851 // Here we swapped the assumption made for SExtIdx.
852 // I.e., we turn ldp I, Paired into ldp Paired, I.
853 // Update the index accordingly.
854 if (SExtIdx != -1)
855 SExtIdx = (SExtIdx + 1) % 2;
856 } else {
857 RtMI = I;
858 Rt2MI = Paired;
859 }
860 int OffsetImm = getLdStOffsetOp(RtMI).getImm();
Chad Rosier00f9d232016-02-11 14:25:08 +0000861 // Scale the immediate offset, if necessary.
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000862 if (TII->isUnscaledLdSt(RtMI->getOpcode())) {
Chad Rosier00f9d232016-02-11 14:25:08 +0000863 assert(!(OffsetImm % getMemScale(RtMI)) &&
864 "Unscaled offset cannot be scaled.");
865 OffsetImm /= getMemScale(RtMI);
Chad Rosier87e33412016-02-09 20:18:07 +0000866 }
Chad Rosierb5933d72016-02-09 19:02:12 +0000867
868 // Construct the new instruction.
869 MachineInstrBuilder MIB;
Chad Rosierc46ef882016-02-09 19:33:42 +0000870 DebugLoc DL = I->getDebugLoc();
871 MachineBasicBlock *MBB = I->getParent();
872 MIB = BuildMI(*MBB, InsertionPoint, DL, TII->get(getMatchingPairOpcode(Opc)))
Chad Rosierb5933d72016-02-09 19:02:12 +0000873 .addOperand(getLdStRegOp(RtMI))
874 .addOperand(getLdStRegOp(Rt2MI))
875 .addOperand(BaseRegOp)
Chad Rosiere40b9512016-03-08 17:16:38 +0000876 .addImm(OffsetImm)
877 .setMemRefs(I->mergeMemRefsWith(*Paired));
Chad Rosierb5933d72016-02-09 19:02:12 +0000878
879 (void)MIB;
Tim Northover3b0846e2014-05-24 12:50:23 +0000880
881 DEBUG(dbgs() << "Creating pair load/store. Replacing instructions:\n ");
882 DEBUG(I->print(dbgs()));
883 DEBUG(dbgs() << " ");
884 DEBUG(Paired->print(dbgs()));
885 DEBUG(dbgs() << " with instruction:\n ");
Quentin Colombet66b61632015-03-06 22:42:10 +0000886 if (SExtIdx != -1) {
887 // Generate the sign extension for the proper result of the ldp.
888 // I.e., with X1, that would be:
889 // %W1<def> = KILL %W1, %X1<imp-def>
890 // %X1<def> = SBFMXri %X1<kill>, 0, 31
891 MachineOperand &DstMO = MIB->getOperand(SExtIdx);
892 // Right now, DstMO has the extended register, since it comes from an
893 // extended opcode.
894 unsigned DstRegX = DstMO.getReg();
895 // Get the W variant of that register.
896 unsigned DstRegW = TRI->getSubReg(DstRegX, AArch64::sub_32);
897 // Update the result of LDP to use the W instead of the X variant.
898 DstMO.setReg(DstRegW);
899 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
900 DEBUG(dbgs() << "\n");
901 // Make the machine verifier happy by providing a definition for
902 // the X register.
903 // Insert this definition right after the generated LDP, i.e., before
904 // InsertionPoint.
905 MachineInstrBuilder MIBKill =
Chad Rosierc46ef882016-02-09 19:33:42 +0000906 BuildMI(*MBB, InsertionPoint, DL, TII->get(TargetOpcode::KILL), DstRegW)
Quentin Colombet66b61632015-03-06 22:42:10 +0000907 .addReg(DstRegW)
908 .addReg(DstRegX, RegState::Define);
909 MIBKill->getOperand(2).setImplicit();
910 // Create the sign extension.
911 MachineInstrBuilder MIBSXTW =
Chad Rosierc46ef882016-02-09 19:33:42 +0000912 BuildMI(*MBB, InsertionPoint, DL, TII->get(AArch64::SBFMXri), DstRegX)
Quentin Colombet66b61632015-03-06 22:42:10 +0000913 .addReg(DstRegX)
914 .addImm(0)
915 .addImm(31);
916 (void)MIBSXTW;
917 DEBUG(dbgs() << " Extend operand:\n ");
918 DEBUG(((MachineInstr *)MIBSXTW)->print(dbgs()));
Quentin Colombet66b61632015-03-06 22:42:10 +0000919 } else {
920 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
Quentin Colombet66b61632015-03-06 22:42:10 +0000921 }
Chad Rosier1c44c5982016-02-09 20:27:45 +0000922 DEBUG(dbgs() << "\n");
Tim Northover3b0846e2014-05-24 12:50:23 +0000923
924 // Erase the old instructions.
925 I->eraseFromParent();
926 Paired->eraseFromParent();
927
928 return NextI;
929}
930
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000931MachineBasicBlock::iterator
932AArch64LoadStoreOpt::promoteLoadFromStore(MachineBasicBlock::iterator LoadI,
933 MachineBasicBlock::iterator StoreI) {
934 MachineBasicBlock::iterator NextI = LoadI;
935 ++NextI;
936
937 int LoadSize = getMemScale(LoadI);
938 int StoreSize = getMemScale(StoreI);
939 unsigned LdRt = getLdStRegOp(LoadI).getReg();
940 unsigned StRt = getLdStRegOp(StoreI).getReg();
941 bool IsStoreXReg = TRI->getRegClass(AArch64::GPR64RegClassID)->contains(StRt);
942
943 assert((IsStoreXReg ||
944 TRI->getRegClass(AArch64::GPR32RegClassID)->contains(StRt)) &&
945 "Unexpected RegClass");
946
947 MachineInstr *BitExtMI;
948 if (LoadSize == StoreSize && (LoadSize == 4 || LoadSize == 8)) {
949 // Remove the load, if the destination register of the loads is the same
950 // register for stored value.
951 if (StRt == LdRt && LoadSize == 8) {
952 DEBUG(dbgs() << "Remove load instruction:\n ");
953 DEBUG(LoadI->print(dbgs()));
954 DEBUG(dbgs() << "\n");
955 LoadI->eraseFromParent();
956 return NextI;
957 }
958 // Replace the load with a mov if the load and store are in the same size.
959 BitExtMI =
960 BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(),
961 TII->get(IsStoreXReg ? AArch64::ORRXrs : AArch64::ORRWrs), LdRt)
962 .addReg(IsStoreXReg ? AArch64::XZR : AArch64::WZR)
963 .addReg(StRt)
964 .addImm(AArch64_AM::getShifterImm(AArch64_AM::LSL, 0));
965 } else {
966 // FIXME: Currently we disable this transformation in big-endian targets as
967 // performance and correctness are verified only in little-endian.
968 if (!Subtarget->isLittleEndian())
969 return NextI;
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000970 bool IsUnscaled = TII->isUnscaledLdSt(LoadI);
971 assert(IsUnscaled == TII->isUnscaledLdSt(StoreI) &&
972 "Unsupported ld/st match");
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000973 assert(LoadSize <= StoreSize && "Invalid load size");
974 int UnscaledLdOffset = IsUnscaled
975 ? getLdStOffsetOp(LoadI).getImm()
976 : getLdStOffsetOp(LoadI).getImm() * LoadSize;
977 int UnscaledStOffset = IsUnscaled
978 ? getLdStOffsetOp(StoreI).getImm()
979 : getLdStOffsetOp(StoreI).getImm() * StoreSize;
980 int Width = LoadSize * 8;
981 int Immr = 8 * (UnscaledLdOffset - UnscaledStOffset);
982 int Imms = Immr + Width - 1;
983 unsigned DestReg = IsStoreXReg
984 ? TRI->getMatchingSuperReg(LdRt, AArch64::sub_32,
985 &AArch64::GPR64RegClass)
986 : LdRt;
987
988 assert((UnscaledLdOffset >= UnscaledStOffset &&
989 (UnscaledLdOffset + LoadSize) <= UnscaledStOffset + StoreSize) &&
990 "Invalid offset");
991
992 Immr = 8 * (UnscaledLdOffset - UnscaledStOffset);
993 Imms = Immr + Width - 1;
994 if (UnscaledLdOffset == UnscaledStOffset) {
995 uint32_t AndMaskEncoded = ((IsStoreXReg ? 1 : 0) << 12) // N
996 | ((Immr) << 6) // immr
997 | ((Imms) << 0) // imms
998 ;
999
1000 BitExtMI =
1001 BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(),
1002 TII->get(IsStoreXReg ? AArch64::ANDXri : AArch64::ANDWri),
1003 DestReg)
1004 .addReg(StRt)
1005 .addImm(AndMaskEncoded);
1006 } else {
1007 BitExtMI =
1008 BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(),
1009 TII->get(IsStoreXReg ? AArch64::UBFMXri : AArch64::UBFMWri),
1010 DestReg)
1011 .addReg(StRt)
1012 .addImm(Immr)
1013 .addImm(Imms);
1014 }
1015 }
Chad Rosierf7ac5f22016-03-30 18:08:51 +00001016 (void)BitExtMI;
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001017
1018 DEBUG(dbgs() << "Promoting load by replacing :\n ");
1019 DEBUG(StoreI->print(dbgs()));
1020 DEBUG(dbgs() << " ");
1021 DEBUG(LoadI->print(dbgs()));
1022 DEBUG(dbgs() << " with instructions:\n ");
1023 DEBUG(StoreI->print(dbgs()));
1024 DEBUG(dbgs() << " ");
1025 DEBUG((BitExtMI)->print(dbgs()));
1026 DEBUG(dbgs() << "\n");
1027
1028 // Erase the old instructions.
1029 LoadI->eraseFromParent();
1030 return NextI;
1031}
1032
Tim Northover3b0846e2014-05-24 12:50:23 +00001033/// trackRegDefsUses - Remember what registers the specified instruction uses
1034/// and modifies.
Pete Cooper7be8f8f2015-08-03 19:04:32 +00001035static void trackRegDefsUses(const MachineInstr *MI, BitVector &ModifiedRegs,
Tim Northover3b0846e2014-05-24 12:50:23 +00001036 BitVector &UsedRegs,
1037 const TargetRegisterInfo *TRI) {
Pete Cooper7be8f8f2015-08-03 19:04:32 +00001038 for (const MachineOperand &MO : MI->operands()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001039 if (MO.isRegMask())
1040 ModifiedRegs.setBitsNotInMask(MO.getRegMask());
1041
1042 if (!MO.isReg())
1043 continue;
1044 unsigned Reg = MO.getReg();
Geoff Berry173b14d2016-02-09 20:47:21 +00001045 if (!Reg)
1046 continue;
Tim Northover3b0846e2014-05-24 12:50:23 +00001047 if (MO.isDef()) {
1048 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
1049 ModifiedRegs.set(*AI);
1050 } else {
1051 assert(MO.isUse() && "Reg operand not a def and not a use?!?");
1052 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
1053 UsedRegs.set(*AI);
1054 }
1055 }
1056}
1057
1058static bool inBoundsForPair(bool IsUnscaled, int Offset, int OffsetStride) {
Chad Rosier3dd0e942015-08-18 16:20:03 +00001059 // Convert the byte-offset used by unscaled into an "element" offset used
1060 // by the scaled pair load/store instructions.
Chad Rosier00f9d232016-02-11 14:25:08 +00001061 if (IsUnscaled) {
1062 // If the byte-offset isn't a multiple of the stride, there's no point
1063 // trying to match it.
1064 if (Offset % OffsetStride)
1065 return false;
Chad Rosier3dd0e942015-08-18 16:20:03 +00001066 Offset /= OffsetStride;
Chad Rosier00f9d232016-02-11 14:25:08 +00001067 }
Chad Rosier3dd0e942015-08-18 16:20:03 +00001068 return Offset <= 63 && Offset >= -64;
Tim Northover3b0846e2014-05-24 12:50:23 +00001069}
1070
1071// Do alignment, specialized to power of 2 and for signed ints,
1072// avoiding having to do a C-style cast from uint_64t to int when
Rui Ueyamada00f2f2016-01-14 21:06:47 +00001073// using alignTo from include/llvm/Support/MathExtras.h.
Tim Northover3b0846e2014-05-24 12:50:23 +00001074// FIXME: Move this function to include/MathExtras.h?
1075static int alignTo(int Num, int PowOf2) {
1076 return (Num + PowOf2 - 1) & ~(PowOf2 - 1);
1077}
1078
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001079static bool mayAlias(MachineInstr *MIa, MachineInstr *MIb,
1080 const AArch64InstrInfo *TII) {
1081 // One of the instructions must modify memory.
1082 if (!MIa->mayStore() && !MIb->mayStore())
1083 return false;
1084
1085 // Both instructions must be memory operations.
1086 if (!MIa->mayLoadOrStore() && !MIb->mayLoadOrStore())
1087 return false;
1088
1089 return !TII->areMemAccessesTriviallyDisjoint(MIa, MIb);
1090}
1091
1092static bool mayAlias(MachineInstr *MIa,
1093 SmallVectorImpl<MachineInstr *> &MemInsns,
1094 const AArch64InstrInfo *TII) {
1095 for (auto &MIb : MemInsns)
1096 if (mayAlias(MIa, MIb, TII))
1097 return true;
1098
1099 return false;
1100}
1101
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001102bool AArch64LoadStoreOpt::findMatchingStore(
1103 MachineBasicBlock::iterator I, unsigned Limit,
1104 MachineBasicBlock::iterator &StoreI) {
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001105 MachineBasicBlock::iterator B = I->getParent()->begin();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001106 MachineBasicBlock::iterator MBBI = I;
Chad Rosier5c6a66c2016-02-09 15:59:57 +00001107 MachineInstr *LoadMI = I;
1108 unsigned BaseReg = getLdStBaseOp(LoadMI).getReg();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001109
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001110 // If the load is the first instruction in the block, there's obviously
1111 // not any matching store.
1112 if (MBBI == B)
1113 return false;
1114
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001115 // Track which registers have been modified and used between the first insn
1116 // and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001117 ModifiedRegs.reset();
1118 UsedRegs.reset();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001119
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001120 unsigned Count = 0;
1121 do {
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001122 --MBBI;
1123 MachineInstr *MI = MBBI;
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001124
1125 // Don't count DBG_VALUE instructions towards the search limit.
1126 if (!MI->isDebugValue())
1127 ++Count;
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001128
1129 // If the load instruction reads directly from the address to which the
1130 // store instruction writes and the stored value is not modified, we can
1131 // promote the load. Since we do not handle stores with pre-/post-index,
1132 // it's unnecessary to check if BaseReg is modified by the store itself.
Chad Rosier5c6a66c2016-02-09 15:59:57 +00001133 if (MI->mayStore() && isMatchingStore(LoadMI, MI) &&
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001134 BaseReg == getLdStBaseOp(MI).getReg() &&
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001135 isLdOffsetInRangeOfSt(LoadMI, MI, TII) &&
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001136 !ModifiedRegs[getLdStRegOp(MI).getReg()]) {
1137 StoreI = MBBI;
1138 return true;
1139 }
1140
1141 if (MI->isCall())
1142 return false;
1143
1144 // Update modified / uses register lists.
1145 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1146
1147 // Otherwise, if the base register is modified, we have no match, so
1148 // return early.
1149 if (ModifiedRegs[BaseReg])
1150 return false;
1151
1152 // If we encounter a store aliased with the load, return early.
Chad Rosier5c6a66c2016-02-09 15:59:57 +00001153 if (MI->mayStore() && mayAlias(LoadMI, MI, TII))
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001154 return false;
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001155 } while (MBBI != B && Count < Limit);
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001156 return false;
1157}
1158
Chad Rosierc3f6cb92016-02-10 19:45:48 +00001159// Returns true if these two opcodes can be merged or paired. Otherwise,
1160// returns false.
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001161static bool canMergeOpc(unsigned OpcA, unsigned OpcB, LdStPairFlags &Flags,
1162 const AArch64InstrInfo *TII) {
Chad Rosierc3f6cb92016-02-10 19:45:48 +00001163 // Opcodes match: nothing more to check.
1164 if (OpcA == OpcB)
1165 return true;
1166
1167 // Try to match a sign-extended load/store with a zero-extended load/store.
1168 bool IsValidLdStrOpc, PairIsValidLdStrOpc;
1169 unsigned NonSExtOpc = getMatchingNonSExtOpcode(OpcA, &IsValidLdStrOpc);
1170 assert(IsValidLdStrOpc &&
1171 "Given Opc should be a Load or Store with an immediate");
1172 // OpcA will be the first instruction in the pair.
1173 if (NonSExtOpc == getMatchingNonSExtOpcode(OpcB, &PairIsValidLdStrOpc)) {
1174 Flags.setSExtIdx(NonSExtOpc == (unsigned)OpcA ? 1 : 0);
1175 return true;
1176 }
Chad Rosier00f9d232016-02-11 14:25:08 +00001177
1178 // If the second instruction isn't even a load/store, bail out.
1179 if (!PairIsValidLdStrOpc)
1180 return false;
1181
1182 // FIXME: We don't support merging narrow loads/stores with mixed
1183 // scaled/unscaled offsets.
1184 if (isNarrowLoadOrStore(OpcA) || isNarrowLoadOrStore(OpcB))
1185 return false;
1186
1187 // Try to match an unscaled load/store with a scaled load/store.
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001188 return TII->isUnscaledLdSt(OpcA) != TII->isUnscaledLdSt(OpcB) &&
Chad Rosier00f9d232016-02-11 14:25:08 +00001189 getMatchingPairOpcode(OpcA) == getMatchingPairOpcode(OpcB);
1190
1191 // FIXME: Can we also match a mixed sext/zext unscaled/scaled pair?
Chad Rosierc3f6cb92016-02-10 19:45:48 +00001192}
1193
Chad Rosier9f4ec2e2016-02-10 18:49:28 +00001194/// Scan the instructions looking for a load/store that can be combined with the
1195/// current instruction into a wider equivalent or a load/store pair.
Tim Northover3b0846e2014-05-24 12:50:23 +00001196MachineBasicBlock::iterator
1197AArch64LoadStoreOpt::findMatchingInsn(MachineBasicBlock::iterator I,
Jun Bum Limcf974432016-03-31 14:47:24 +00001198 LdStPairFlags &Flags, unsigned Limit,
1199 bool FindNarrowMerge) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001200 MachineBasicBlock::iterator E = I->getParent()->end();
1201 MachineBasicBlock::iterator MBBI = I;
1202 MachineInstr *FirstMI = I;
1203 ++MBBI;
1204
Matthias Braunfa3872e2015-05-18 20:27:55 +00001205 unsigned Opc = FirstMI->getOpcode();
Tilmann Scheller4aad3bd2014-06-04 12:36:28 +00001206 bool MayLoad = FirstMI->mayLoad();
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001207 bool IsUnscaled = TII->isUnscaledLdSt(FirstMI);
Chad Rosierf77e9092015-08-06 15:50:12 +00001208 unsigned Reg = getLdStRegOp(FirstMI).getReg();
1209 unsigned BaseReg = getLdStBaseOp(FirstMI).getReg();
1210 int Offset = getLdStOffsetOp(FirstMI).getImm();
Chad Rosierf11d0402015-10-01 18:17:12 +00001211 int OffsetStride = IsUnscaled ? getMemScale(FirstMI) : 1;
Jun Bum Lim397eb7b2016-02-12 15:25:39 +00001212 bool IsPromotableZeroStore = isPromotableZeroStoreInst(FirstMI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001213
1214 // Track which registers have been modified and used between the first insn
1215 // (inclusive) and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001216 ModifiedRegs.reset();
1217 UsedRegs.reset();
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001218
1219 // Remember any instructions that read/write memory between FirstMI and MI.
1220 SmallVector<MachineInstr *, 4> MemInsns;
1221
Tim Northover3b0846e2014-05-24 12:50:23 +00001222 for (unsigned Count = 0; MBBI != E && Count < Limit; ++MBBI) {
1223 MachineInstr *MI = MBBI;
1224 // Skip DBG_VALUE instructions. Otherwise debug info can affect the
1225 // optimization by changing how far we scan.
1226 if (MI->isDebugValue())
1227 continue;
1228
1229 // Now that we know this is a real instruction, count it.
1230 ++Count;
1231
Chad Rosier18896c02016-02-04 16:01:40 +00001232 Flags.setSExtIdx(-1);
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001233 if (canMergeOpc(Opc, MI->getOpcode(), Flags, TII) &&
Chad Rosierc3f6cb92016-02-10 19:45:48 +00001234 getLdStOffsetOp(MI).isImm()) {
Chad Rosierc56a9132015-08-10 18:42:45 +00001235 assert(MI->mayLoadOrStore() && "Expected memory operation.");
Tim Northover3b0846e2014-05-24 12:50:23 +00001236 // If we've found another instruction with the same opcode, check to see
1237 // if the base and offset are compatible with our starting instruction.
1238 // These instructions all have scaled immediate operands, so we just
1239 // check for +1/-1. Make sure to check the new instruction offset is
1240 // actually an immediate and not a symbolic reference destined for
1241 // a relocation.
1242 //
1243 // Pairwise instructions have a 7-bit signed offset field. Single insns
1244 // have a 12-bit unsigned offset field. To be a valid combine, the
1245 // final offset must be in range.
Chad Rosierf77e9092015-08-06 15:50:12 +00001246 unsigned MIBaseReg = getLdStBaseOp(MI).getReg();
1247 int MIOffset = getLdStOffsetOp(MI).getImm();
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001248 bool MIIsUnscaled = TII->isUnscaledLdSt(MI);
Chad Rosier00f9d232016-02-11 14:25:08 +00001249 if (IsUnscaled != MIIsUnscaled) {
1250 // We're trying to pair instructions that differ in how they are scaled.
1251 // If FirstMI is scaled then scale the offset of MI accordingly.
1252 // Otherwise, do the opposite (i.e., make MI's offset unscaled).
1253 int MemSize = getMemScale(MI);
1254 if (MIIsUnscaled) {
1255 // If the unscaled offset isn't a multiple of the MemSize, we can't
1256 // pair the operations together: bail and keep looking.
1257 if (MIOffset % MemSize)
1258 continue;
1259 MIOffset /= MemSize;
1260 } else {
1261 MIOffset *= MemSize;
1262 }
1263 }
1264
Tim Northover3b0846e2014-05-24 12:50:23 +00001265 if (BaseReg == MIBaseReg && ((Offset == MIOffset + OffsetStride) ||
1266 (Offset + OffsetStride == MIOffset))) {
1267 int MinOffset = Offset < MIOffset ? Offset : MIOffset;
1268 // If this is a volatile load/store that otherwise matched, stop looking
1269 // as something is going on that we don't have enough information to
1270 // safely transform. Similarly, stop if we see a hint to avoid pairs.
1271 if (MI->hasOrderedMemoryRef() || TII->isLdStPairSuppressed(MI))
1272 return E;
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001273
Jun Bum Limcf974432016-03-31 14:47:24 +00001274 if (FindNarrowMerge) {
Jun Bum Lim80ec0d32015-11-20 21:14:07 +00001275 // If the alignment requirements of the scaled wide load/store
Jun Bum Limcf974432016-03-31 14:47:24 +00001276 // instruction can't express the offset of the scaled narrow input,
1277 // bail and keep looking. For promotable zero stores, allow only when
1278 // the stored value is the same (i.e., WZR).
1279 if ((!IsUnscaled && alignTo(MinOffset, 2) != MinOffset) ||
1280 (IsPromotableZeroStore && Reg != getLdStRegOp(MI).getReg())) {
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001281 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1282 MemInsns.push_back(MI);
1283 continue;
1284 }
1285 } else {
Jun Bum Limcf974432016-03-31 14:47:24 +00001286 // If the resultant immediate offset of merging these instructions
1287 // is out of range for a pairwise instruction, bail and keep looking.
1288 if (!inBoundsForPair(IsUnscaled, MinOffset, OffsetStride)) {
1289 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1290 MemInsns.push_back(MI);
1291 continue;
1292 }
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001293 // If the alignment requirements of the paired (scaled) instruction
1294 // can't express the offset of the unscaled input, bail and keep
1295 // looking.
1296 if (IsUnscaled && (alignTo(MinOffset, OffsetStride) != MinOffset)) {
1297 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1298 MemInsns.push_back(MI);
1299 continue;
1300 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001301 }
1302 // If the destination register of the loads is the same register, bail
1303 // and keep looking. A load-pair instruction with both destination
1304 // registers the same is UNPREDICTABLE and will result in an exception.
Jun Bum Limcf974432016-03-31 14:47:24 +00001305 if (MayLoad && Reg == getLdStRegOp(MI).getReg()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001306 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
Chad Rosierc56a9132015-08-10 18:42:45 +00001307 MemInsns.push_back(MI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001308 continue;
1309 }
1310
1311 // If the Rt of the second instruction was not modified or used between
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001312 // the two instructions and none of the instructions between the second
1313 // and first alias with the second, we can combine the second into the
1314 // first.
Chad Rosierf77e9092015-08-06 15:50:12 +00001315 if (!ModifiedRegs[getLdStRegOp(MI).getReg()] &&
1316 !(MI->mayLoad() && UsedRegs[getLdStRegOp(MI).getReg()]) &&
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001317 !mayAlias(MI, MemInsns, TII)) {
Chad Rosier96a18a92015-07-21 17:42:04 +00001318 Flags.setMergeForward(false);
Tim Northover3b0846e2014-05-24 12:50:23 +00001319 return MBBI;
1320 }
1321
1322 // Likewise, if the Rt of the first instruction is not modified or used
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001323 // between the two instructions and none of the instructions between the
1324 // first and the second alias with the first, we can combine the first
1325 // into the second.
Chad Rosierf77e9092015-08-06 15:50:12 +00001326 if (!ModifiedRegs[getLdStRegOp(FirstMI).getReg()] &&
Chad Rosier5f668e12015-09-03 14:19:43 +00001327 !(MayLoad && UsedRegs[getLdStRegOp(FirstMI).getReg()]) &&
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001328 !mayAlias(FirstMI, MemInsns, TII)) {
Chad Rosier96a18a92015-07-21 17:42:04 +00001329 Flags.setMergeForward(true);
Tim Northover3b0846e2014-05-24 12:50:23 +00001330 return MBBI;
1331 }
1332 // Unable to combine these instructions due to interference in between.
1333 // Keep looking.
1334 }
1335 }
1336
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001337 // If the instruction wasn't a matching load or store. Stop searching if we
1338 // encounter a call instruction that might modify memory.
1339 if (MI->isCall())
Tim Northover3b0846e2014-05-24 12:50:23 +00001340 return E;
1341
1342 // Update modified / uses register lists.
1343 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1344
1345 // Otherwise, if the base register is modified, we have no match, so
1346 // return early.
1347 if (ModifiedRegs[BaseReg])
1348 return E;
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001349
1350 // Update list of instructions that read/write memory.
1351 if (MI->mayLoadOrStore())
1352 MemInsns.push_back(MI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001353 }
1354 return E;
1355}
1356
1357MachineBasicBlock::iterator
Chad Rosier2dfd3542015-09-23 13:51:44 +00001358AArch64LoadStoreOpt::mergeUpdateInsn(MachineBasicBlock::iterator I,
1359 MachineBasicBlock::iterator Update,
1360 bool IsPreIdx) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001361 assert((Update->getOpcode() == AArch64::ADDXri ||
1362 Update->getOpcode() == AArch64::SUBXri) &&
1363 "Unexpected base register update instruction to merge!");
1364 MachineBasicBlock::iterator NextI = I;
1365 // Return the instruction following the merged instruction, which is
1366 // the instruction following our unmerged load. Unless that's the add/sub
1367 // instruction we're merging, in which case it's the one after that.
1368 if (++NextI == Update)
1369 ++NextI;
1370
1371 int Value = Update->getOperand(2).getImm();
1372 assert(AArch64_AM::getShiftValue(Update->getOperand(3).getImm()) == 0 &&
Chad Rosier2dfd3542015-09-23 13:51:44 +00001373 "Can't merge 1 << 12 offset into pre-/post-indexed load / store");
Tim Northover3b0846e2014-05-24 12:50:23 +00001374 if (Update->getOpcode() == AArch64::SUBXri)
1375 Value = -Value;
1376
Chad Rosier2dfd3542015-09-23 13:51:44 +00001377 unsigned NewOpc = IsPreIdx ? getPreIndexedOpcode(I->getOpcode())
1378 : getPostIndexedOpcode(I->getOpcode());
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001379 MachineInstrBuilder MIB;
1380 if (!isPairedLdSt(I)) {
1381 // Non-paired instruction.
1382 MIB = BuildMI(*I->getParent(), I, I->getDebugLoc(), TII->get(NewOpc))
1383 .addOperand(getLdStRegOp(Update))
1384 .addOperand(getLdStRegOp(I))
1385 .addOperand(getLdStBaseOp(I))
Chad Rosier3ada75f2016-01-28 15:38:24 +00001386 .addImm(Value)
1387 .setMemRefs(I->memoperands_begin(), I->memoperands_end());
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001388 } else {
1389 // Paired instruction.
Chad Rosier32d4d372015-09-29 16:07:32 +00001390 int Scale = getMemScale(I);
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001391 MIB = BuildMI(*I->getParent(), I, I->getDebugLoc(), TII->get(NewOpc))
1392 .addOperand(getLdStRegOp(Update))
1393 .addOperand(getLdStRegOp(I, 0))
1394 .addOperand(getLdStRegOp(I, 1))
1395 .addOperand(getLdStBaseOp(I))
Chad Rosier3ada75f2016-01-28 15:38:24 +00001396 .addImm(Value / Scale)
1397 .setMemRefs(I->memoperands_begin(), I->memoperands_end());
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001398 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001399 (void)MIB;
1400
Chad Rosier2dfd3542015-09-23 13:51:44 +00001401 if (IsPreIdx)
1402 DEBUG(dbgs() << "Creating pre-indexed load/store.");
1403 else
1404 DEBUG(dbgs() << "Creating post-indexed load/store.");
Tim Northover3b0846e2014-05-24 12:50:23 +00001405 DEBUG(dbgs() << " Replacing instructions:\n ");
1406 DEBUG(I->print(dbgs()));
1407 DEBUG(dbgs() << " ");
1408 DEBUG(Update->print(dbgs()));
1409 DEBUG(dbgs() << " with instruction:\n ");
1410 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
1411 DEBUG(dbgs() << "\n");
1412
1413 // Erase the old instructions for the block.
1414 I->eraseFromParent();
1415 Update->eraseFromParent();
1416
1417 return NextI;
1418}
1419
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001420bool AArch64LoadStoreOpt::isMatchingUpdateInsn(MachineInstr *MemMI,
1421 MachineInstr *MI,
1422 unsigned BaseReg, int Offset) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001423 switch (MI->getOpcode()) {
1424 default:
1425 break;
1426 case AArch64::SUBXri:
1427 // Negate the offset for a SUB instruction.
1428 Offset *= -1;
1429 // FALLTHROUGH
1430 case AArch64::ADDXri:
1431 // Make sure it's a vanilla immediate operand, not a relocation or
1432 // anything else we can't handle.
1433 if (!MI->getOperand(2).isImm())
1434 break;
1435 // Watch out for 1 << 12 shifted value.
1436 if (AArch64_AM::getShiftValue(MI->getOperand(3).getImm()))
1437 break;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001438
1439 // The update instruction source and destination register must be the
1440 // same as the load/store base register.
1441 if (MI->getOperand(0).getReg() != BaseReg ||
1442 MI->getOperand(1).getReg() != BaseReg)
1443 break;
1444
1445 bool IsPairedInsn = isPairedLdSt(MemMI);
1446 int UpdateOffset = MI->getOperand(2).getImm();
1447 // For non-paired load/store instructions, the immediate must fit in a
1448 // signed 9-bit integer.
1449 if (!IsPairedInsn && (UpdateOffset > 255 || UpdateOffset < -256))
1450 break;
1451
1452 // For paired load/store instructions, the immediate must be a multiple of
1453 // the scaling factor. The scaled offset must also fit into a signed 7-bit
1454 // integer.
1455 if (IsPairedInsn) {
Chad Rosier32d4d372015-09-29 16:07:32 +00001456 int Scale = getMemScale(MemMI);
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001457 if (UpdateOffset % Scale != 0)
1458 break;
1459
1460 int ScaledOffset = UpdateOffset / Scale;
1461 if (ScaledOffset > 64 || ScaledOffset < -64)
1462 break;
Tim Northover3b0846e2014-05-24 12:50:23 +00001463 }
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001464
1465 // If we have a non-zero Offset, we check that it matches the amount
1466 // we're adding to the register.
1467 if (!Offset || Offset == MI->getOperand(2).getImm())
1468 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00001469 break;
1470 }
1471 return false;
1472}
1473
1474MachineBasicBlock::iterator AArch64LoadStoreOpt::findMatchingUpdateInsnForward(
Chad Rosier35706ad2016-02-04 21:26:02 +00001475 MachineBasicBlock::iterator I, int UnscaledOffset, unsigned Limit) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001476 MachineBasicBlock::iterator E = I->getParent()->end();
1477 MachineInstr *MemMI = I;
1478 MachineBasicBlock::iterator MBBI = I;
Tim Northover3b0846e2014-05-24 12:50:23 +00001479
Chad Rosierf77e9092015-08-06 15:50:12 +00001480 unsigned BaseReg = getLdStBaseOp(MemMI).getReg();
Chad Rosier0b15e7c2015-10-01 13:33:31 +00001481 int MIUnscaledOffset = getLdStOffsetOp(MemMI).getImm() * getMemScale(MemMI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001482
Chad Rosierb7c5b912015-10-01 13:43:05 +00001483 // Scan forward looking for post-index opportunities. Updating instructions
1484 // can't be formed if the memory instruction doesn't have the offset we're
1485 // looking for.
1486 if (MIUnscaledOffset != UnscaledOffset)
1487 return E;
1488
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001489 // If the base register overlaps a destination register, we can't
Tim Northover3b0846e2014-05-24 12:50:23 +00001490 // merge the update.
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001491 bool IsPairedInsn = isPairedLdSt(MemMI);
1492 for (unsigned i = 0, e = IsPairedInsn ? 2 : 1; i != e; ++i) {
1493 unsigned DestReg = getLdStRegOp(MemMI, i).getReg();
1494 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg))
1495 return E;
1496 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001497
Tim Northover3b0846e2014-05-24 12:50:23 +00001498 // Track which registers have been modified and used between the first insn
1499 // (inclusive) and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001500 ModifiedRegs.reset();
1501 UsedRegs.reset();
Tim Northover3b0846e2014-05-24 12:50:23 +00001502 ++MBBI;
Chad Rosier35706ad2016-02-04 21:26:02 +00001503 for (unsigned Count = 0; MBBI != E && Count < Limit; ++MBBI) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001504 MachineInstr *MI = MBBI;
Chad Rosierb11c82d2016-01-19 21:27:05 +00001505 // Skip DBG_VALUE instructions.
Tim Northover3b0846e2014-05-24 12:50:23 +00001506 if (MI->isDebugValue())
1507 continue;
1508
Chad Rosier35706ad2016-02-04 21:26:02 +00001509 // Now that we know this is a real instruction, count it.
1510 ++Count;
1511
Tim Northover3b0846e2014-05-24 12:50:23 +00001512 // If we found a match, return it.
Chad Rosier0b15e7c2015-10-01 13:33:31 +00001513 if (isMatchingUpdateInsn(I, MI, BaseReg, UnscaledOffset))
Tim Northover3b0846e2014-05-24 12:50:23 +00001514 return MBBI;
1515
1516 // Update the status of what the instruction clobbered and used.
1517 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1518
1519 // Otherwise, if the base register is used or modified, we have no match, so
1520 // return early.
1521 if (ModifiedRegs[BaseReg] || UsedRegs[BaseReg])
1522 return E;
1523 }
1524 return E;
1525}
1526
1527MachineBasicBlock::iterator AArch64LoadStoreOpt::findMatchingUpdateInsnBackward(
Chad Rosier35706ad2016-02-04 21:26:02 +00001528 MachineBasicBlock::iterator I, unsigned Limit) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001529 MachineBasicBlock::iterator B = I->getParent()->begin();
1530 MachineBasicBlock::iterator E = I->getParent()->end();
1531 MachineInstr *MemMI = I;
1532 MachineBasicBlock::iterator MBBI = I;
Tim Northover3b0846e2014-05-24 12:50:23 +00001533
Chad Rosierf77e9092015-08-06 15:50:12 +00001534 unsigned BaseReg = getLdStBaseOp(MemMI).getReg();
1535 int Offset = getLdStOffsetOp(MemMI).getImm();
Tim Northover3b0846e2014-05-24 12:50:23 +00001536
1537 // If the load/store is the first instruction in the block, there's obviously
1538 // not any matching update. Ditto if the memory offset isn't zero.
1539 if (MBBI == B || Offset != 0)
1540 return E;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001541 // If the base register overlaps a destination register, we can't
Tim Northover3b0846e2014-05-24 12:50:23 +00001542 // merge the update.
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001543 bool IsPairedInsn = isPairedLdSt(MemMI);
1544 for (unsigned i = 0, e = IsPairedInsn ? 2 : 1; i != e; ++i) {
1545 unsigned DestReg = getLdStRegOp(MemMI, i).getReg();
1546 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg))
1547 return E;
1548 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001549
1550 // Track which registers have been modified and used between the first insn
1551 // (inclusive) and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001552 ModifiedRegs.reset();
1553 UsedRegs.reset();
Geoff Berry173b14d2016-02-09 20:47:21 +00001554 unsigned Count = 0;
1555 do {
1556 --MBBI;
Tim Northover3b0846e2014-05-24 12:50:23 +00001557 MachineInstr *MI = MBBI;
Tim Northover3b0846e2014-05-24 12:50:23 +00001558
Geoff Berry173b14d2016-02-09 20:47:21 +00001559 // Don't count DBG_VALUE instructions towards the search limit.
1560 if (!MI->isDebugValue())
1561 ++Count;
Chad Rosier35706ad2016-02-04 21:26:02 +00001562
Tim Northover3b0846e2014-05-24 12:50:23 +00001563 // If we found a match, return it.
Chad Rosier11c825f2015-09-30 19:44:40 +00001564 if (isMatchingUpdateInsn(I, MI, BaseReg, Offset))
Tim Northover3b0846e2014-05-24 12:50:23 +00001565 return MBBI;
1566
1567 // Update the status of what the instruction clobbered and used.
1568 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1569
1570 // Otherwise, if the base register is used or modified, we have no match, so
1571 // return early.
1572 if (ModifiedRegs[BaseReg] || UsedRegs[BaseReg])
1573 return E;
Geoff Berry173b14d2016-02-09 20:47:21 +00001574 } while (MBBI != B && Count < Limit);
Tim Northover3b0846e2014-05-24 12:50:23 +00001575 return E;
1576}
1577
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001578bool AArch64LoadStoreOpt::tryToPromoteLoadFromStore(
1579 MachineBasicBlock::iterator &MBBI) {
1580 MachineInstr *MI = MBBI;
1581 // If this is a volatile load, don't mess with it.
1582 if (MI->hasOrderedMemoryRef())
1583 return false;
1584
1585 // Make sure this is a reg+imm.
1586 // FIXME: It is possible to extend it to handle reg+reg cases.
1587 if (!getLdStOffsetOp(MI).isImm())
1588 return false;
1589
Chad Rosier35706ad2016-02-04 21:26:02 +00001590 // Look backward up to LdStLimit instructions.
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001591 MachineBasicBlock::iterator StoreI;
Chad Rosier35706ad2016-02-04 21:26:02 +00001592 if (findMatchingStore(MBBI, LdStLimit, StoreI)) {
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001593 ++NumLoadsFromStoresPromoted;
1594 // Promote the load. Keeping the iterator straight is a
1595 // pain, so we let the merge routine tell us what the next instruction
1596 // is after it's done mucking about.
1597 MBBI = promoteLoadFromStore(MBBI, StoreI);
1598 return true;
1599 }
1600 return false;
1601}
1602
Chad Rosier24c46ad2016-02-09 18:10:20 +00001603// Find narrow loads that can be converted into a single wider load with
1604// bitfield extract instructions. Also merge adjacent zero stores into a wider
1605// store.
1606bool AArch64LoadStoreOpt::tryToMergeLdStInst(
1607 MachineBasicBlock::iterator &MBBI) {
Jun Bum Lim397eb7b2016-02-12 15:25:39 +00001608 assert((isNarrowLoad(MBBI) || isPromotableZeroStoreOpcode(MBBI)) &&
1609 "Expected narrow op.");
Chad Rosier24c46ad2016-02-09 18:10:20 +00001610 MachineInstr *MI = MBBI;
1611 MachineBasicBlock::iterator E = MI->getParent()->end();
1612
Chad Rosiercdfd7e72016-03-18 19:21:02 +00001613 if (!TII->isCandidateToMergeOrPair(MI))
Chad Rosier24c46ad2016-02-09 18:10:20 +00001614 return false;
1615
Jun Bum Lim397eb7b2016-02-12 15:25:39 +00001616 // For promotable zero stores, the stored value should be WZR.
1617 if (isPromotableZeroStoreOpcode(MI) &&
1618 getLdStRegOp(MI).getReg() != AArch64::WZR)
Chad Rosierf7cd8ea2016-02-09 21:20:12 +00001619 return false;
1620
Chad Rosier24c46ad2016-02-09 18:10:20 +00001621 // Look ahead up to LdStLimit instructions for a mergable instruction.
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001622 LdStPairFlags Flags;
Jun Bum Lim397eb7b2016-02-12 15:25:39 +00001623 MachineBasicBlock::iterator MergeMI =
Jun Bum Limcf974432016-03-31 14:47:24 +00001624 findMatchingInsn(MBBI, Flags, LdStLimit, /* FindNarrowMerge = */ true);
Chad Rosierd7363db2016-02-09 19:09:22 +00001625 if (MergeMI != E) {
Jun Bum Limc12c2792015-11-19 18:41:27 +00001626 if (isNarrowLoad(MI)) {
1627 ++NumNarrowLoadsPromoted;
Jun Bum Lim397eb7b2016-02-12 15:25:39 +00001628 } else if (isPromotableZeroStoreInst(MI)) {
Jun Bum Lim80ec0d32015-11-20 21:14:07 +00001629 ++NumZeroStoresPromoted;
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001630 }
Chad Rosier24c46ad2016-02-09 18:10:20 +00001631 // Keeping the iterator straight is a pain, so we let the merge routine tell
1632 // us what the next instruction is after it's done mucking about.
Chad Rosierd7363db2016-02-09 19:09:22 +00001633 MBBI = mergeNarrowInsns(MBBI, MergeMI, Flags);
Chad Rosier24c46ad2016-02-09 18:10:20 +00001634 return true;
1635 }
1636 return false;
1637}
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001638
Chad Rosier24c46ad2016-02-09 18:10:20 +00001639// Find loads and stores that can be merged into a single load or store pair
1640// instruction.
1641bool AArch64LoadStoreOpt::tryToPairLdStInst(MachineBasicBlock::iterator &MBBI) {
1642 MachineInstr *MI = MBBI;
1643 MachineBasicBlock::iterator E = MI->getParent()->end();
1644
Chad Rosiercdfd7e72016-03-18 19:21:02 +00001645 if (!TII->isCandidateToMergeOrPair(MI))
Chad Rosier24c46ad2016-02-09 18:10:20 +00001646 return false;
1647
Chad Rosierfc3bf1f2016-02-10 15:52:46 +00001648 // Early exit if the offset is not possible to match. (6 bits of positive
1649 // range, plus allow an extra one in case we find a later insn that matches
1650 // with Offset-1)
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001651 bool IsUnscaled = TII->isUnscaledLdSt(MI);
Chad Rosierfc3bf1f2016-02-10 15:52:46 +00001652 int Offset = getLdStOffsetOp(MI).getImm();
1653 int OffsetStride = IsUnscaled ? getMemScale(MI) : 1;
1654 if (!inBoundsForPair(IsUnscaled, Offset, OffsetStride))
1655 return false;
1656
Chad Rosier24c46ad2016-02-09 18:10:20 +00001657 // Look ahead up to LdStLimit instructions for a pairable instruction.
1658 LdStPairFlags Flags;
Jun Bum Limcf974432016-03-31 14:47:24 +00001659 MachineBasicBlock::iterator Paired =
1660 findMatchingInsn(MBBI, Flags, LdStLimit, /* FindNarrowMerge = */ false);
Chad Rosier24c46ad2016-02-09 18:10:20 +00001661 if (Paired != E) {
1662 ++NumPairCreated;
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001663 if (TII->isUnscaledLdSt(MI))
Chad Rosier24c46ad2016-02-09 18:10:20 +00001664 ++NumUnscaledPairCreated;
1665 // Keeping the iterator straight is a pain, so we let the merge routine tell
1666 // us what the next instruction is after it's done mucking about.
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001667 MBBI = mergePairedInsns(MBBI, Paired, Flags);
1668 return true;
1669 }
1670 return false;
1671}
1672
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001673bool AArch64LoadStoreOpt::optimizeBlock(MachineBasicBlock &MBB,
1674 bool enableNarrowLdOpt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001675 bool Modified = false;
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001676 // Four tranformations to do here:
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001677 // 1) Find loads that directly read from stores and promote them by
1678 // replacing with mov instructions. If the store is wider than the load,
1679 // the load will be replaced with a bitfield extract.
1680 // e.g.,
1681 // str w1, [x0, #4]
1682 // ldrh w2, [x0, #6]
1683 // ; becomes
1684 // str w1, [x0, #4]
1685 // lsr w2, w1, #16
Tim Northover3b0846e2014-05-24 12:50:23 +00001686 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001687 MBBI != E;) {
1688 MachineInstr *MI = MBBI;
1689 switch (MI->getOpcode()) {
1690 default:
1691 // Just move on to the next instruction.
1692 ++MBBI;
1693 break;
1694 // Scaled instructions.
1695 case AArch64::LDRBBui:
1696 case AArch64::LDRHHui:
1697 case AArch64::LDRWui:
1698 case AArch64::LDRXui:
1699 // Unscaled instructions.
1700 case AArch64::LDURBBi:
1701 case AArch64::LDURHHi:
1702 case AArch64::LDURWi:
1703 case AArch64::LDURXi: {
1704 if (tryToPromoteLoadFromStore(MBBI)) {
1705 Modified = true;
1706 break;
1707 }
1708 ++MBBI;
1709 break;
1710 }
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001711 }
1712 }
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001713 // 2) Find narrow loads that can be converted into a single wider load
1714 // with bitfield extract instructions.
1715 // e.g.,
1716 // ldrh w0, [x2]
1717 // ldrh w1, [x2, #2]
1718 // ; becomes
1719 // ldr w0, [x2]
1720 // ubfx w1, w0, #16, #16
1721 // and w0, w0, #ffff
Jun Bum Lim1de2d442016-02-05 20:02:03 +00001722 //
1723 // Also merge adjacent zero stores into a wider store.
1724 // e.g.,
1725 // strh wzr, [x0]
1726 // strh wzr, [x0, #2]
1727 // ; becomes
1728 // str wzr, [x0]
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001729 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001730 enableNarrowLdOpt && MBBI != E;) {
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001731 MachineInstr *MI = MBBI;
Jun Bum Lim33be4992016-05-06 15:08:57 +00001732 unsigned Opc = MI->getOpcode();
1733 if (isPromotableZeroStoreOpcode(Opc) ||
1734 (EnableNarrowLdMerge && isNarrowLoad(Opc))) {
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001735 if (tryToMergeLdStInst(MBBI)) {
1736 Modified = true;
Jun Bum Lim33be4992016-05-06 15:08:57 +00001737 } else
1738 ++MBBI;
1739 } else
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001740 ++MBBI;
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001741 }
Jun Bum Lim33be4992016-05-06 15:08:57 +00001742
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001743 // 3) Find loads and stores that can be merged into a single load or store
1744 // pair instruction.
1745 // e.g.,
1746 // ldr x0, [x2]
1747 // ldr x1, [x2, #8]
1748 // ; becomes
1749 // ldp x0, x1, [x2]
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001750 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
Tim Northover3b0846e2014-05-24 12:50:23 +00001751 MBBI != E;) {
1752 MachineInstr *MI = MBBI;
1753 switch (MI->getOpcode()) {
1754 default:
1755 // Just move on to the next instruction.
1756 ++MBBI;
1757 break;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001758 // Scaled instructions.
Tim Northover3b0846e2014-05-24 12:50:23 +00001759 case AArch64::STRSui:
1760 case AArch64::STRDui:
1761 case AArch64::STRQui:
1762 case AArch64::STRXui:
1763 case AArch64::STRWui:
1764 case AArch64::LDRSui:
1765 case AArch64::LDRDui:
1766 case AArch64::LDRQui:
1767 case AArch64::LDRXui:
1768 case AArch64::LDRWui:
Quentin Colombet29f55332015-01-24 01:25:54 +00001769 case AArch64::LDRSWui:
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001770 // Unscaled instructions.
Tim Northover3b0846e2014-05-24 12:50:23 +00001771 case AArch64::STURSi:
1772 case AArch64::STURDi:
1773 case AArch64::STURQi:
1774 case AArch64::STURWi:
1775 case AArch64::STURXi:
1776 case AArch64::LDURSi:
1777 case AArch64::LDURDi:
1778 case AArch64::LDURQi:
1779 case AArch64::LDURWi:
Quentin Colombet29f55332015-01-24 01:25:54 +00001780 case AArch64::LDURXi:
1781 case AArch64::LDURSWi: {
Chad Rosier24c46ad2016-02-09 18:10:20 +00001782 if (tryToPairLdStInst(MBBI)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001783 Modified = true;
Tim Northover3b0846e2014-05-24 12:50:23 +00001784 break;
1785 }
1786 ++MBBI;
1787 break;
1788 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001789 }
1790 }
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001791 // 4) Find base register updates that can be merged into the load or store
1792 // as a base-reg writeback.
1793 // e.g.,
1794 // ldr x0, [x2]
1795 // add x2, x2, #4
1796 // ; becomes
1797 // ldr x0, [x2], #4
Tim Northover3b0846e2014-05-24 12:50:23 +00001798 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1799 MBBI != E;) {
1800 MachineInstr *MI = MBBI;
1801 // Do update merging. It's simpler to keep this separate from the above
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001802 // switchs, though not strictly necessary.
Matthias Braunfa3872e2015-05-18 20:27:55 +00001803 unsigned Opc = MI->getOpcode();
Tim Northover3b0846e2014-05-24 12:50:23 +00001804 switch (Opc) {
1805 default:
1806 // Just move on to the next instruction.
1807 ++MBBI;
1808 break;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001809 // Scaled instructions.
Tim Northover3b0846e2014-05-24 12:50:23 +00001810 case AArch64::STRSui:
1811 case AArch64::STRDui:
1812 case AArch64::STRQui:
1813 case AArch64::STRXui:
1814 case AArch64::STRWui:
Chad Rosierdabe2532015-09-29 18:26:15 +00001815 case AArch64::STRHHui:
1816 case AArch64::STRBBui:
Tim Northover3b0846e2014-05-24 12:50:23 +00001817 case AArch64::LDRSui:
1818 case AArch64::LDRDui:
1819 case AArch64::LDRQui:
1820 case AArch64::LDRXui:
1821 case AArch64::LDRWui:
Chad Rosierdabe2532015-09-29 18:26:15 +00001822 case AArch64::LDRHHui:
1823 case AArch64::LDRBBui:
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001824 // Unscaled instructions.
Tim Northover3b0846e2014-05-24 12:50:23 +00001825 case AArch64::STURSi:
1826 case AArch64::STURDi:
1827 case AArch64::STURQi:
1828 case AArch64::STURWi:
1829 case AArch64::STURXi:
1830 case AArch64::LDURSi:
1831 case AArch64::LDURDi:
1832 case AArch64::LDURQi:
1833 case AArch64::LDURWi:
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001834 case AArch64::LDURXi:
1835 // Paired instructions.
1836 case AArch64::LDPSi:
Chad Rosier43150122015-09-29 20:39:55 +00001837 case AArch64::LDPSWi:
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001838 case AArch64::LDPDi:
1839 case AArch64::LDPQi:
1840 case AArch64::LDPWi:
1841 case AArch64::LDPXi:
1842 case AArch64::STPSi:
1843 case AArch64::STPDi:
1844 case AArch64::STPQi:
1845 case AArch64::STPWi:
1846 case AArch64::STPXi: {
Tim Northover3b0846e2014-05-24 12:50:23 +00001847 // Make sure this is a reg+imm (as opposed to an address reloc).
Chad Rosierf77e9092015-08-06 15:50:12 +00001848 if (!getLdStOffsetOp(MI).isImm()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001849 ++MBBI;
1850 break;
1851 }
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001852 // Look forward to try to form a post-index instruction. For example,
1853 // ldr x0, [x20]
1854 // add x20, x20, #32
1855 // merged into:
1856 // ldr x0, [x20], #32
Tim Northover3b0846e2014-05-24 12:50:23 +00001857 MachineBasicBlock::iterator Update =
Chad Rosier35706ad2016-02-04 21:26:02 +00001858 findMatchingUpdateInsnForward(MBBI, 0, UpdateLimit);
Tim Northover3b0846e2014-05-24 12:50:23 +00001859 if (Update != E) {
1860 // Merge the update into the ld/st.
Chad Rosier2dfd3542015-09-23 13:51:44 +00001861 MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/false);
Tim Northover3b0846e2014-05-24 12:50:23 +00001862 Modified = true;
1863 ++NumPostFolded;
1864 break;
1865 }
1866 // Don't know how to handle pre/post-index versions, so move to the next
1867 // instruction.
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001868 if (TII->isUnscaledLdSt(Opc)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001869 ++MBBI;
1870 break;
1871 }
1872
1873 // Look back to try to find a pre-index instruction. For example,
1874 // add x0, x0, #8
1875 // ldr x1, [x0]
1876 // merged into:
1877 // ldr x1, [x0, #8]!
Chad Rosier35706ad2016-02-04 21:26:02 +00001878 Update = findMatchingUpdateInsnBackward(MBBI, UpdateLimit);
Tim Northover3b0846e2014-05-24 12:50:23 +00001879 if (Update != E) {
1880 // Merge the update into the ld/st.
Chad Rosier2dfd3542015-09-23 13:51:44 +00001881 MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/true);
Tim Northover3b0846e2014-05-24 12:50:23 +00001882 Modified = true;
1883 ++NumPreFolded;
1884 break;
1885 }
Chad Rosier7a83d772015-10-01 13:09:44 +00001886 // The immediate in the load/store is scaled by the size of the memory
1887 // operation. The immediate in the add we're looking for,
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001888 // however, is not, so adjust here.
Chad Rosier0b15e7c2015-10-01 13:33:31 +00001889 int UnscaledOffset = getLdStOffsetOp(MI).getImm() * getMemScale(MI);
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001890
Tim Northover3b0846e2014-05-24 12:50:23 +00001891 // Look forward to try to find a post-index instruction. For example,
1892 // ldr x1, [x0, #64]
1893 // add x0, x0, #64
1894 // merged into:
1895 // ldr x1, [x0, #64]!
Chad Rosier35706ad2016-02-04 21:26:02 +00001896 Update = findMatchingUpdateInsnForward(MBBI, UnscaledOffset, UpdateLimit);
Tim Northover3b0846e2014-05-24 12:50:23 +00001897 if (Update != E) {
1898 // Merge the update into the ld/st.
Chad Rosier2dfd3542015-09-23 13:51:44 +00001899 MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/true);
Tim Northover3b0846e2014-05-24 12:50:23 +00001900 Modified = true;
1901 ++NumPreFolded;
1902 break;
1903 }
1904
1905 // Nothing found. Just move to the next instruction.
1906 ++MBBI;
1907 break;
1908 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001909 }
1910 }
1911
1912 return Modified;
1913}
1914
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001915bool AArch64LoadStoreOpt::enableNarrowLdMerge(MachineFunction &Fn) {
Chad Rosiercd2be7f2016-02-12 15:51:51 +00001916 bool ProfitableArch = Subtarget->isCortexA57() || Subtarget->isKryo();
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001917 // FIXME: The benefit from converting narrow loads into a wider load could be
1918 // microarchitectural as it assumes that a single load with two bitfield
1919 // extracts is cheaper than two narrow loads. Currently, this conversion is
1920 // enabled only in cortex-a57 on which performance benefits were verified.
Jun Bum Limc12c2792015-11-19 18:41:27 +00001921 return ProfitableArch && !Subtarget->requiresStrictAlign();
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001922}
1923
Tim Northover3b0846e2014-05-24 12:50:23 +00001924bool AArch64LoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Andrew Kaylor1ac98bb2016-04-25 21:58:52 +00001925 if (skipFunction(*Fn.getFunction()))
1926 return false;
1927
Oliver Stannardd414c992015-11-10 11:04:18 +00001928 Subtarget = &static_cast<const AArch64Subtarget &>(Fn.getSubtarget());
1929 TII = static_cast<const AArch64InstrInfo *>(Subtarget->getInstrInfo());
1930 TRI = Subtarget->getRegisterInfo();
Tim Northover3b0846e2014-05-24 12:50:23 +00001931
Chad Rosierbba881e2016-02-02 15:02:30 +00001932 // Resize the modified and used register bitfield trackers. We do this once
1933 // per function and then clear the bitfield each time we optimize a load or
1934 // store.
1935 ModifiedRegs.resize(TRI->getNumRegs());
1936 UsedRegs.resize(TRI->getNumRegs());
1937
Tim Northover3b0846e2014-05-24 12:50:23 +00001938 bool Modified = false;
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001939 bool enableNarrowLdOpt = enableNarrowLdMerge(Fn);
Tim Northover3b0846e2014-05-24 12:50:23 +00001940 for (auto &MBB : Fn)
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001941 Modified |= optimizeBlock(MBB, enableNarrowLdOpt);
Tim Northover3b0846e2014-05-24 12:50:23 +00001942
1943 return Modified;
1944}
1945
1946// FIXME: Do we need/want a pre-alloc pass like ARM has to try to keep
1947// loads and stores near one another?
1948
Chad Rosier3f8b09d2016-02-09 19:42:19 +00001949// FIXME: When pairing store instructions it's very possible for this pass to
1950// hoist a store with a KILL marker above another use (without a KILL marker).
1951// The resulting IR is invalid, but nothing uses the KILL markers after this
1952// pass, so it's never caused a problem in practice.
1953
Chad Rosier43f5c842015-08-05 12:40:13 +00001954/// createAArch64LoadStoreOptimizationPass - returns an instance of the
1955/// load / store optimization pass.
Tim Northover3b0846e2014-05-24 12:50:23 +00001956FunctionPass *llvm::createAArch64LoadStoreOptimizationPass() {
1957 return new AArch64LoadStoreOpt();
1958}