blob: c746d2e1f7e1cd4cd060edd5fe125bb71a8e3cb6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
Tom Stellard9d7ddd52014-11-14 14:08:00 +000026 let isCodeGenOnly = 1;
27
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000028 let TSFlags{63} = isRegisterLoad;
29 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000030}
31
32class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
33 : AMDGPUInst<outs, ins, asm, pattern> {
34
35 field bits<32> Inst = 0xffffffff;
36
37}
38
Matt Arsenaultf171cf22014-07-14 23:40:49 +000039def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
40def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000041def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000042
Tom Stellard75aadc22012-12-11 21:25:42 +000043def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000044def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellardb02094e2014-07-21 15:45:01 +000046let OperandType = "OPERAND_IMMEDIATE" in {
47
Matt Arsenault4d7d3832014-04-15 22:32:49 +000048def u32imm : Operand<i32> {
49 let PrintMethod = "printU32ImmOperand";
50}
51
52def u16imm : Operand<i16> {
53 let PrintMethod = "printU16ImmOperand";
54}
55
56def u8imm : Operand<i8> {
57 let PrintMethod = "printU8ImmOperand";
58}
59
Tom Stellardb02094e2014-07-21 15:45:01 +000060} // End OperandType = "OPERAND_IMMEDIATE"
61
Tom Stellardbc5b5372014-06-13 16:38:59 +000062//===--------------------------------------------------------------------===//
63// Custom Operands
64//===--------------------------------------------------------------------===//
65def brtarget : Operand<OtherVT>;
66
Tom Stellardc0845332013-11-22 23:07:58 +000067//===----------------------------------------------------------------------===//
68// PatLeafs for floating-point comparisons
69//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000070
Tom Stellard0351ea22013-09-28 02:50:50 +000071def COND_OEQ : PatLeaf <
72 (cond),
73 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
74>;
75
Matt Arsenault9cded7a2014-12-11 22:15:35 +000076def COND_ONE : PatLeaf <
77 (cond),
78 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
79>;
80
Tom Stellard0351ea22013-09-28 02:50:50 +000081def COND_OGT : PatLeaf <
82 (cond),
83 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
84>;
85
Tom Stellard0351ea22013-09-28 02:50:50 +000086def COND_OGE : PatLeaf <
87 (cond),
88 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
89>;
90
Tom Stellardc0845332013-11-22 23:07:58 +000091def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000092 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000093 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000094>;
95
Tom Stellardc0845332013-11-22 23:07:58 +000096def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000097 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000098 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
99>;
100
Tom Stellardc0845332013-11-22 23:07:58 +0000101
102def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
103def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
104
105//===----------------------------------------------------------------------===//
106// PatLeafs for unsigned comparisons
107//===----------------------------------------------------------------------===//
108
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000109def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
110def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000111def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
112def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
113def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
114def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
115
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000116// XXX - For some reason R600 version is preferring to use unordered
117// for setne?
118def COND_UNE_NE : PatLeaf <
119 (cond),
120 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
121>;
122
Tom Stellardc0845332013-11-22 23:07:58 +0000123//===----------------------------------------------------------------------===//
124// PatLeafs for signed comparisons
125//===----------------------------------------------------------------------===//
126
127def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
128def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
129def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
130def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
131
132//===----------------------------------------------------------------------===//
133// PatLeafs for integer equality
134//===----------------------------------------------------------------------===//
135
136def COND_EQ : PatLeaf <
137 (cond),
138 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
139>;
140
141def COND_NE : PatLeaf <
142 (cond),
143 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000144>;
145
Christian Konigb19849a2013-02-21 15:17:04 +0000146def COND_NULL : PatLeaf <
147 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000148 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000149>;
150
Tom Stellard75aadc22012-12-11 21:25:42 +0000151//===----------------------------------------------------------------------===//
152// Load/Store Pattern Fragments
153//===----------------------------------------------------------------------===//
154
Tom Stellardb02094e2014-07-21 15:45:01 +0000155class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
156 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
157}]>;
158
159class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
160 (ops node:$ptr), (op node:$ptr)
161>;
162
163class PrivateStore <SDPatternOperator op> : PrivateMemOp <
164 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
165>;
166
167def extloadi8_private : PrivateLoad <extloadi8>;
168def sextloadi8_private : PrivateLoad <sextloadi8>;
169def extloadi16_private : PrivateLoad <extloadi16>;
170def sextloadi16_private : PrivateLoad <sextloadi16>;
171def load_private : PrivateLoad <load>;
172
173def truncstorei8_private : PrivateStore <truncstorei8>;
174def truncstorei16_private : PrivateStore <truncstorei16>;
175def store_private : PrivateStore <store>;
176
Tom Stellardbc5b5372014-06-13 16:38:59 +0000177def global_store : PatFrag<(ops node:$val, node:$ptr),
178 (store node:$val, node:$ptr), [{
179 return isGlobalStore(dyn_cast<StoreSDNode>(N));
180}]>;
181
182// Global address space loads
183def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
184 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
185}]>;
186
187// Constant address space loads
188def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
189 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
190}]>;
191
Tom Stellard31209cc2013-07-15 19:00:09 +0000192def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
193 LoadSDNode *L = cast<LoadSDNode>(N);
194 return L->getExtensionType() == ISD::ZEXTLOAD ||
195 L->getExtensionType() == ISD::EXTLOAD;
196}]>;
197
Tom Stellard33dd04b2013-07-23 01:47:52 +0000198def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
199 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
200}]>;
201
Tom Stellardc6f4a292013-08-26 15:05:59 +0000202def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
203 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
204}]>;
205
Tom Stellard9f950332013-07-23 01:48:35 +0000206def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000207 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
208}]>;
209
Matt Arsenault3f981402014-09-15 15:41:53 +0000210def az_extloadi8_flat : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
211 return isFlatLoad(dyn_cast<LoadSDNode>(N));
212}]>;
213
214def sextloadi8_flat : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
215 return isFlatLoad(dyn_cast<LoadSDNode>(N));
216}]>;
217
Tom Stellard33dd04b2013-07-23 01:47:52 +0000218def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000219 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
220}]>;
221
222def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
223 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
224}]>;
225
Tom Stellardc6f4a292013-08-26 15:05:59 +0000226def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
227 return isLocalLoad(dyn_cast<LoadSDNode>(N));
228}]>;
229
230def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
231 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000232}]>;
233
234def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
235 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
236}]>;
237
238def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
239 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
240}]>;
241
Tom Stellard9f950332013-07-23 01:48:35 +0000242def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000243 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
244}]>;
245
Matt Arsenault3f981402014-09-15 15:41:53 +0000246def az_extloadi16_flat : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
247 return isFlatLoad(dyn_cast<LoadSDNode>(N));
248}]>;
249
250def sextloadi16_flat : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
251 return isFlatLoad(dyn_cast<LoadSDNode>(N));
252}]>;
253
Tom Stellard9f950332013-07-23 01:48:35 +0000254def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
255 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
256}]>;
257
258def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
259 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
260}]>;
261
Tom Stellardc6f4a292013-08-26 15:05:59 +0000262def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
263 return isLocalLoad(dyn_cast<LoadSDNode>(N));
264}]>;
265
266def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
267 return isLocalLoad(dyn_cast<LoadSDNode>(N));
268}]>;
269
Tom Stellard31209cc2013-07-15 19:00:09 +0000270def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
271 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
272}]>;
273
274def az_extloadi32_global : PatFrag<(ops node:$ptr),
275 (az_extloadi32 node:$ptr), [{
276 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
277}]>;
278
Matt Arsenault3f981402014-09-15 15:41:53 +0000279def az_extloadi32_flat : PatFrag<(ops node:$ptr),
280 (az_extloadi32 node:$ptr), [{
281 return isFlatLoad(dyn_cast<LoadSDNode>(N));
282}]>;
283
Tom Stellard31209cc2013-07-15 19:00:09 +0000284def az_extloadi32_constant : PatFrag<(ops node:$ptr),
285 (az_extloadi32 node:$ptr), [{
286 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
287}]>;
288
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000289def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
290 (truncstorei8 node:$val, node:$ptr), [{
291 return isGlobalStore(dyn_cast<StoreSDNode>(N));
292}]>;
293
294def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
295 (truncstorei16 node:$val, node:$ptr), [{
296 return isGlobalStore(dyn_cast<StoreSDNode>(N));
297}]>;
298
Matt Arsenault3f981402014-09-15 15:41:53 +0000299def truncstorei8_flat : PatFrag<(ops node:$val, node:$ptr),
300 (truncstorei8 node:$val, node:$ptr), [{
301 return isFlatStore(dyn_cast<StoreSDNode>(N));
302}]>;
303
304def truncstorei16_flat : PatFrag<(ops node:$val, node:$ptr),
305 (truncstorei16 node:$val, node:$ptr), [{
306 return isFlatStore(dyn_cast<StoreSDNode>(N));
307}]>;
308
Tom Stellardc026e8b2013-06-28 15:47:08 +0000309def local_store : PatFrag<(ops node:$val, node:$ptr),
310 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000311 return isLocalStore(dyn_cast<StoreSDNode>(N));
312}]>;
313
314def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
315 (truncstorei8 node:$val, node:$ptr), [{
316 return isLocalStore(dyn_cast<StoreSDNode>(N));
317}]>;
318
319def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
320 (truncstorei16 node:$val, node:$ptr), [{
321 return isLocalStore(dyn_cast<StoreSDNode>(N));
322}]>;
323
324def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
325 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000326}]>;
327
Tom Stellardf3fc5552014-08-22 18:49:35 +0000328class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
329 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
330}]>;
331
332def local_load_aligned8bytes : Aligned8Bytes <
333 (ops node:$ptr), (local_load node:$ptr)
334>;
335
336def local_store_aligned8bytes : Aligned8Bytes <
337 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
338>;
Matt Arsenault72574102014-06-11 18:08:34 +0000339
340class local_binary_atomic_op<SDNode atomic_op> :
341 PatFrag<(ops node:$ptr, node:$value),
342 (atomic_op node:$ptr, node:$value), [{
343 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000344}]>;
345
Matt Arsenault72574102014-06-11 18:08:34 +0000346
347def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
348def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
349def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
350def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
351def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
352def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
353def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
354def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
355def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
356def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
357def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000358
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000359def mskor_global : PatFrag<(ops node:$val, node:$ptr),
360 (AMDGPUstore_mskor node:$val, node:$ptr), [{
361 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
362}]>;
363
Matt Arsenault3f981402014-09-15 15:41:53 +0000364
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000365def atomic_cmp_swap_32_local :
366 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
367 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
368 AtomicSDNode *AN = cast<AtomicSDNode>(N);
369 return AN->getMemoryVT() == MVT::i32 &&
370 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
371}]>;
372
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000373def atomic_cmp_swap_64_local :
374 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
375 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
376 AtomicSDNode *AN = cast<AtomicSDNode>(N);
377 return AN->getMemoryVT() == MVT::i64 &&
378 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
379}]>;
380
Matt Arsenault3f981402014-09-15 15:41:53 +0000381def flat_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
382 return isFlatLoad(dyn_cast<LoadSDNode>(N));
383}]>;
384
385def flat_store : PatFrag<(ops node:$val, node:$ptr),
386 (store node:$val, node:$ptr), [{
387 return isFlatStore(dyn_cast<StoreSDNode>(N));
388}]>;
389
390def mskor_flat : PatFrag<(ops node:$val, node:$ptr),
391 (AMDGPUstore_mskor node:$val, node:$ptr), [{
392 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;
393}]>;
394
Tom Stellard7980fc82014-09-25 18:30:26 +0000395class global_binary_atomic_op<SDNode atomic_op> : PatFrag<
396 (ops node:$ptr, node:$value),
397 (atomic_op node:$ptr, node:$value),
398 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]
399>;
400
Aaron Watry81144372014-10-17 23:33:03 +0000401def atomic_swap_global : global_binary_atomic_op<atomic_swap>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000402def atomic_add_global : global_binary_atomic_op<atomic_load_add>;
Aaron Watry62127802014-10-17 23:32:54 +0000403def atomic_and_global : global_binary_atomic_op<atomic_load_and>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000404def atomic_max_global : global_binary_atomic_op<atomic_load_max>;
Aaron Watry58c99922014-10-17 23:32:57 +0000405def atomic_min_global : global_binary_atomic_op<atomic_load_min>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000406def atomic_or_global : global_binary_atomic_op<atomic_load_or>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000407def atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000408def atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
Aaron Watry58c99922014-10-17 23:32:57 +0000409def atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000410def atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000411
Tom Stellardb4a313a2014-08-01 00:32:39 +0000412//===----------------------------------------------------------------------===//
413// Misc Pattern Fragments
414//===----------------------------------------------------------------------===//
415
416def fmad : PatFrag <
417 (ops node:$src0, node:$src1, node:$src2),
418 (fadd (fmul node:$src0, node:$src1), node:$src2)
419>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000420
Tom Stellard75aadc22012-12-11 21:25:42 +0000421class Constants {
422int TWO_PI = 0x40c90fdb;
423int PI = 0x40490fdb;
424int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000425int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000426int FP32_NEG_ONE = 0xbf800000;
427int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000428}
429def CONST : Constants;
430
431def FP_ZERO : PatLeaf <
432 (fpimm),
433 [{return N->getValueAPF().isZero();}]
434>;
435
436def FP_ONE : PatLeaf <
437 (fpimm),
438 [{return N->isExactlyValue(1.0);}]
439>;
440
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000441let isCodeGenOnly = 1, isPseudo = 1 in {
442
443let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000444
445class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
446 (outs rc:$dst),
447 (ins rc:$src0),
448 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000449 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000450>;
451
452class FABS <RegisterClass rc> : AMDGPUShaderInst <
453 (outs rc:$dst),
454 (ins rc:$src0),
455 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000456 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000457>;
458
459class FNEG <RegisterClass rc> : AMDGPUShaderInst <
460 (outs rc:$dst),
461 (ins rc:$src0),
462 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000463 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000464>;
465
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000466} // usesCustomInserter = 1
467
468multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
469 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000470let UseNamedOperandTable = 1 in {
471
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000472 def RegisterLoad : AMDGPUShaderInst <
473 (outs dstClass:$dst),
474 (ins addrClass:$addr, i32imm:$chan),
475 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000476 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000477 > {
478 let isRegisterLoad = 1;
479 }
480
481 def RegisterStore : AMDGPUShaderInst <
482 (outs),
483 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
484 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000485 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000486 > {
487 let isRegisterStore = 1;
488 }
489}
Tom Stellard81d871d2013-11-13 23:36:50 +0000490}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000491
492} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000493
494/* Generic helper patterns for intrinsics */
495/* -------------------------------------- */
496
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000497class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
498 : Pat <
499 (fpow f32:$src0, f32:$src1),
500 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000501>;
502
503/* Other helper patterns */
504/* --------------------- */
505
506/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000507class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000508 SubRegIndex sub_reg>
509 : Pat<
510 (sub_type (vector_extract vec_type:$src, sub_idx)),
511 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000512>;
513
514/* Insert element pattern */
515class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000516 int sub_idx, SubRegIndex sub_reg>
517 : Pat <
518 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
519 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000520>;
521
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000522// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
523// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000524// bitconvert pattern
525class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
526 (dt (bitconvert (st rc:$src0))),
527 (dt rc:$src0)
528>;
529
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000530// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
531// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000532class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
533 (vt (AMDGPUdwordaddr (vt rc:$addr))),
534 (vt rc:$addr)
535>;
536
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000537// BFI_INT patterns
538
Matt Arsenault7d858d82014-11-02 23:46:54 +0000539multiclass BFIPatterns <Instruction BFI_INT,
540 Instruction LoadImm32,
541 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000542 // Definition from ISA doc:
543 // (y & x) | (z & ~x)
544 def : Pat <
545 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
546 (BFI_INT $x, $y, $z)
547 >;
548
549 // SHA-256 Ch function
550 // z ^ (x & (y ^ z))
551 def : Pat <
552 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
553 (BFI_INT $x, $y, $z)
554 >;
555
Matt Arsenault6e439652014-06-10 19:00:20 +0000556 def : Pat <
557 (fcopysign f32:$src0, f32:$src1),
558 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
559 >;
560
561 def : Pat <
562 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000563 (REG_SEQUENCE RC64,
564 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Matt Arsenault6e439652014-06-10 19:00:20 +0000565 (BFI_INT (LoadImm32 0x7fffffff),
566 (i32 (EXTRACT_SUBREG $src0, sub1)),
567 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
568 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000569}
570
Tom Stellardeac65dd2013-05-03 17:21:20 +0000571// SHA-256 Ma patterns
572
573// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
574class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
575 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
576 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
577>;
578
Tom Stellard2b971eb2013-05-10 02:09:45 +0000579// Bitfield extract patterns
580
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000581/*
582
583XXX: The BFE pattern is not working correctly because the XForm is not being
584applied.
585
Tom Stellard2b971eb2013-05-10 02:09:45 +0000586def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
587def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
588 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
589
590class BFEPattern <Instruction BFE> : Pat <
591 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
592 (BFE $x, $y, $z)
593>;
594
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000595*/
596
Tom Stellard5643c4a2013-05-20 15:02:19 +0000597// rotr pattern
598class ROTRPattern <Instruction BIT_ALIGN> : Pat <
599 (rotr i32:$src0, i32:$src1),
600 (BIT_ALIGN $src0, $src0, $src1)
601>;
602
Tom Stellard41fc7852013-07-23 01:48:42 +0000603// 24-bit arithmetic patterns
604def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
605
606/*
607class UMUL24Pattern <Instruction UMUL24> : Pat <
608 (mul U24:$x, U24:$y),
609 (UMUL24 $x, $y)
610>;
611*/
612
Matt Arsenaulteb260202014-05-22 18:00:15 +0000613class IMad24Pat<Instruction Inst> : Pat <
614 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
615 (Inst $src0, $src1, $src2)
616>;
617
618class UMad24Pat<Instruction Inst> : Pat <
619 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
620 (Inst $src0, $src1, $src2)
621>;
622
Matt Arsenault493c5f12014-05-22 18:00:24 +0000623multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> {
624 def _expand_imad24 : Pat <
625 (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2),
626 (AddInst (MulInst $src0, $src1), $src2)
627 >;
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000628
Matt Arsenault493c5f12014-05-22 18:00:24 +0000629 def _expand_imul24 : Pat <
630 (AMDGPUmul_i24 i32:$src0, i32:$src1),
631 (MulInst $src0, $src1)
632 >;
633}
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000634
Matt Arsenault493c5f12014-05-22 18:00:24 +0000635multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> {
636 def _expand_umad24 : Pat <
637 (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2),
638 (AddInst (MulInst $src0, $src1), $src2)
639 >;
640
641 def _expand_umul24 : Pat <
642 (AMDGPUmul_u24 i32:$src0, i32:$src1),
643 (MulInst $src0, $src1)
644 >;
645}
Matt Arsenaulteb260202014-05-22 18:00:15 +0000646
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000647class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
648 (fdiv FP_ONE, vt:$src),
649 (RcpInst $src)
650>;
651
Matt Arsenault257d48d2014-06-24 22:13:39 +0000652multiclass RsqPat<Instruction RsqInst, ValueType vt> {
653 def : Pat <
654 (fdiv FP_ONE, (fsqrt vt:$src)),
655 (RsqInst $src)
656 >;
657
658 def : Pat <
659 (AMDGPUrcp (fsqrt vt:$src)),
660 (RsqInst $src)
661 >;
662}
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000663
Tom Stellard75aadc22012-12-11 21:25:42 +0000664include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000665include "R700Instructions.td"
666include "EvergreenInstructions.td"
667include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
669include "SIInstrInfo.td"
670