blob: 3dddd246cec0d218a537b45aa43de2e90fed2b2b [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000042 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000044 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000045 let TSFlags{0} = VM_CNT;
46 let TSFlags{1} = EXP_CNT;
47 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000048
49 let TSFlags{3} = SALU;
50 let TSFlags{4} = VALU;
51
52 let TSFlags{5} = SOP1;
53 let TSFlags{6} = SOP2;
54 let TSFlags{7} = SOPC;
55 let TSFlags{8} = SOPK;
56 let TSFlags{9} = SOPP;
57
58 let TSFlags{10} = VOP1;
59 let TSFlags{11} = VOP2;
60 let TSFlags{12} = VOP3;
61 let TSFlags{13} = VOPC;
62
63 let TSFlags{14} = MUBUF;
64 let TSFlags{15} = MTBUF;
65 let TSFlags{16} = SMRD;
66 let TSFlags{17} = DS;
67 let TSFlags{18} = MIMG;
68 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000069 let TSFlags{20} = WQM;
Tom Stellarda77c3f72015-05-12 18:59:17 +000070 let TSFlags{21} = VGPRSpill;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000071
72 // Most instructions require adjustments after selection to satisfy
73 // operand requirements.
74 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000075 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000076}
77
Tom Stellarde5a1cda2014-07-21 17:44:28 +000078class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000079 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000080 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000081}
82
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000084 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000085 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000086}
87
Tom Stellardc0503922015-03-12 21:34:22 +000088class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
89def VOPDstVCC : VOPDstOperand <VCCReg>;
90
Marek Olsak5df00d62014-12-07 12:18:57 +000091let Uses = [EXEC] in {
92
Marek Olsakdc4d2022015-01-15 18:42:44 +000093class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
94 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000095
Marek Olsak5df00d62014-12-07 12:18:57 +000096 let mayLoad = 0;
97 let mayStore = 0;
98 let hasSideEffects = 0;
99 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000100 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000101}
102
103class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Tom Stellardc0503922015-03-12 21:34:22 +0000104 VOPAnyCommon <(outs VOPDstVCC:$dst), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000105
106 let DisableEncoding = "$dst";
107 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000108 let Size = 4;
109}
110
Tom Stellard94d2e992014-10-07 23:51:34 +0000111class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000112 VOPAnyCommon <outs, ins, asm, pattern> {
113
Tom Stellard94d2e992014-10-07 23:51:34 +0000114 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000115 let Size = 4;
116}
117
118class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000119 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000120
Marek Olsak5df00d62014-12-07 12:18:57 +0000121 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000123}
124
Tom Stellard092f3322014-06-17 19:34:46 +0000125class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000126 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000127
Tom Stellardb4a313a2014-08-01 00:32:39 +0000128 // Using complex patterns gives VOP3 patterns a very high complexity rating,
129 // but standalone patterns are almost always prefered, so we need to adjust the
130 // priority lower. The goal is to use a high number to reduce complexity to
131 // zero (or less than zero).
132 let AddedComplexity = -1000;
133
Tom Stellard092f3322014-06-17 19:34:46 +0000134 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000135 let VALU = 1;
136
137 let AsmMatchConverter = "cvtVOP3";
138 let isCodeGenOnly = 0;
139
Tom Stellardbda32c92014-07-21 17:44:29 +0000140 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000141}
142
Marek Olsak5df00d62014-12-07 12:18:57 +0000143} // End Uses = [EXEC]
144
Christian Konig72d5d5c2013-02-21 15:16:44 +0000145//===----------------------------------------------------------------------===//
146// Scalar operations
147//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000148
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000149class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000150 bits<7> sdst;
151 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000153 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000154 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000155 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000156 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000157}
158
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000159class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000160 bits<7> sdst;
161 bits<8> ssrc0;
162 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000163
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000164 let Inst{7-0} = ssrc0;
165 let Inst{15-8} = ssrc1;
166 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000167 let Inst{29-23} = op;
168 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000169}
170
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000171class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000172 bits<8> ssrc0;
173 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000174
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000175 let Inst{7-0} = ssrc0;
176 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000177 let Inst{22-16} = op;
178 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000179}
180
181class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000182 bits <7> sdst;
183 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000184
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000185 let Inst{15-0} = simm16;
186 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000187 let Inst{27-23} = op;
188 let Inst{31-28} = 0xb; //encoding
189}
190
Tom Stellard8980dc32015-04-08 01:09:22 +0000191class SOPK64e <bits<5> op> : Enc64 {
192 bits <7> sdst = 0;
193 bits <16> simm16;
194 bits <32> imm;
195
196 let Inst{15-0} = simm16;
197 let Inst{22-16} = sdst;
198 let Inst{27-23} = op;
199 let Inst{31-28} = 0xb;
200
201 let Inst{63-32} = imm;
202}
203
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000204class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000205 bits <16> simm16;
206
207 let Inst{15-0} = simm16;
208 let Inst{22-16} = op;
209 let Inst{31-23} = 0x17f; // encoding
210}
211
212class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000213 bits<7> sdst;
214 bits<7> sbase;
215 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000216
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000217 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000218 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000219 let Inst{14-9} = sbase{6-1};
220 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000221 let Inst{26-22} = op;
222 let Inst{31-27} = 0x18; //encoding
223}
224
Tom Stellardae38f302015-01-14 01:13:19 +0000225let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000226class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
227 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000228 let mayLoad = 0;
229 let mayStore = 0;
230 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000231 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000232 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000233 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000234}
235
Marek Olsak5df00d62014-12-07 12:18:57 +0000236class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
237 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000238
239 let mayLoad = 0;
240 let mayStore = 0;
241 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000242 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000243 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000244 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000245
246 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000247}
248
249class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
250 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000251
252 let DisableEncoding = "$dst";
253 let mayLoad = 0;
254 let mayStore = 0;
255 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000256 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000257 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000258 let isCodeGenOnly = 0;
Matt Arsenault69612d62014-09-24 02:17:06 +0000259
260 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000261}
262
Marek Olsak5df00d62014-12-07 12:18:57 +0000263class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
264 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000265
266 let mayLoad = 0;
267 let mayStore = 0;
268 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000269 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000270 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000271
272 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000273}
274
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000275class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000276 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000277
278 let mayLoad = 0;
279 let mayStore = 0;
280 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000281 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000282 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000283
284 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000285}
286
Tom Stellardae38f302015-01-14 01:13:19 +0000287} // let SchedRW = [WriteSALU]
288
Tom Stellardc470c962014-10-01 14:44:42 +0000289class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
290 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000291
292 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000293 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000294 let mayStore = 0;
295 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000296 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000297 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000298 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000299}
300
301//===----------------------------------------------------------------------===//
302// Vector ALU operations
303//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000304
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000305class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000306 bits<8> vdst;
307 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000309 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000310 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000311 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000312 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000313}
314
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000315class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000316 bits<8> vdst;
317 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000318 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000319
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000320 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000321 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000322 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000323 let Inst{30-25} = op;
324 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000325}
326
Matt Arsenault70120fa2015-02-21 21:29:00 +0000327class VOP2_MADKe <bits<6> op> : Enc64 {
328
329 bits<8> vdst;
330 bits<9> src0;
331 bits<8> vsrc1;
332 bits<32> src2;
333
334 let Inst{8-0} = src0;
335 let Inst{16-9} = vsrc1;
336 let Inst{24-17} = vdst;
337 let Inst{30-25} = op;
338 let Inst{31} = 0x0; // encoding
339 let Inst{63-32} = src2;
340}
341
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000342class VOP3e <bits<9> op> : Enc64 {
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000343 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000344 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000345 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000346 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000347 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000348 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000349 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000350 bits<1> clamp;
351 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000352
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000353 let Inst{7-0} = vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000354 let Inst{8} = src0_modifiers{1};
355 let Inst{9} = src1_modifiers{1};
356 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000357 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000358 let Inst{25-17} = op;
359 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000360 let Inst{40-32} = src0;
361 let Inst{49-41} = src1;
362 let Inst{58-50} = src2;
363 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000364 let Inst{61} = src0_modifiers{0};
365 let Inst{62} = src1_modifiers{0};
366 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000367}
368
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000369class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000370 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000371 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000372 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000373 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000374 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000375 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000376 bits<9> src2;
377 bits<7> sdst;
378 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000379
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000380 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000381 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000382 let Inst{25-17} = op;
383 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000384 let Inst{40-32} = src0;
385 let Inst{49-41} = src1;
386 let Inst{58-50} = src2;
387 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000388 let Inst{61} = src0_modifiers{0};
389 let Inst{62} = src1_modifiers{0};
390 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000391}
392
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000393class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000394 bits<9> src0;
395 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000396
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000397 let Inst{8-0} = src0;
398 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000399 let Inst{24-17} = op;
400 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000401}
402
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000403class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000404 bits<8> vdst;
405 bits<8> vsrc;
406 bits<2> attrchan;
407 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000408
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000409 let Inst{7-0} = vsrc;
410 let Inst{9-8} = attrchan;
411 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000412 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000413 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000414 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000415}
416
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000417class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000418 bits<8> vdst;
419 bits<1> gds;
420 bits<8> addr;
421 bits<8> data0;
422 bits<8> data1;
423 bits<8> offset0;
424 bits<8> offset1;
425
426 let Inst{7-0} = offset0;
427 let Inst{15-8} = offset1;
428 let Inst{17} = gds;
429 let Inst{25-18} = op;
430 let Inst{31-26} = 0x36; //encoding
431 let Inst{39-32} = addr;
432 let Inst{47-40} = data0;
433 let Inst{55-48} = data1;
434 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000435}
436
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000437class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000438 bits<12> offset;
439 bits<1> offen;
440 bits<1> idxen;
441 bits<1> glc;
442 bits<1> addr64;
443 bits<1> lds;
444 bits<8> vaddr;
445 bits<8> vdata;
446 bits<7> srsrc;
447 bits<1> slc;
448 bits<1> tfe;
449 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000450
Tom Stellard6db08eb2013-04-05 23:31:44 +0000451 let Inst{11-0} = offset;
452 let Inst{12} = offen;
453 let Inst{13} = idxen;
454 let Inst{14} = glc;
455 let Inst{15} = addr64;
456 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000457 let Inst{24-18} = op;
458 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000459 let Inst{39-32} = vaddr;
460 let Inst{47-40} = vdata;
461 let Inst{52-48} = srsrc{6-2};
462 let Inst{54} = slc;
463 let Inst{55} = tfe;
464 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000465}
466
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000467class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000468 bits<8> vdata;
469 bits<12> offset;
470 bits<1> offen;
471 bits<1> idxen;
472 bits<1> glc;
473 bits<1> addr64;
474 bits<4> dfmt;
475 bits<3> nfmt;
476 bits<8> vaddr;
477 bits<7> srsrc;
478 bits<1> slc;
479 bits<1> tfe;
480 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000481
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000482 let Inst{11-0} = offset;
483 let Inst{12} = offen;
484 let Inst{13} = idxen;
485 let Inst{14} = glc;
486 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000487 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000488 let Inst{22-19} = dfmt;
489 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000490 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000491 let Inst{39-32} = vaddr;
492 let Inst{47-40} = vdata;
493 let Inst{52-48} = srsrc{6-2};
494 let Inst{54} = slc;
495 let Inst{55} = tfe;
496 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000497}
498
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000499class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000500 bits<8> vdata;
501 bits<4> dmask;
502 bits<1> unorm;
503 bits<1> glc;
504 bits<1> da;
505 bits<1> r128;
506 bits<1> tfe;
507 bits<1> lwe;
508 bits<1> slc;
509 bits<8> vaddr;
510 bits<7> srsrc;
511 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000512
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000513 let Inst{11-8} = dmask;
514 let Inst{12} = unorm;
515 let Inst{13} = glc;
516 let Inst{14} = da;
517 let Inst{15} = r128;
518 let Inst{16} = tfe;
519 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000520 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000521 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000522 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000523 let Inst{39-32} = vaddr;
524 let Inst{47-40} = vdata;
525 let Inst{52-48} = srsrc{6-2};
526 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000527}
528
Matt Arsenault3f981402014-09-15 15:41:53 +0000529class FLATe<bits<7> op> : Enc64 {
530 bits<8> addr;
531 bits<8> data;
532 bits<8> vdst;
533 bits<1> slc;
534 bits<1> glc;
535 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000536
Matt Arsenault3f981402014-09-15 15:41:53 +0000537 // 15-0 is reserved.
538 let Inst{16} = glc;
539 let Inst{17} = slc;
540 let Inst{24-18} = op;
541 let Inst{31-26} = 0x37; // Encoding.
542 let Inst{39-32} = addr;
543 let Inst{47-40} = data;
544 // 54-48 is reserved.
545 let Inst{55} = tfe;
546 let Inst{63-56} = vdst;
547}
548
549class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000550 bits<4> en;
551 bits<6> tgt;
552 bits<1> compr;
553 bits<1> done;
554 bits<1> vm;
555 bits<8> vsrc0;
556 bits<8> vsrc1;
557 bits<8> vsrc2;
558 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000559
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000560 let Inst{3-0} = en;
561 let Inst{9-4} = tgt;
562 let Inst{10} = compr;
563 let Inst{11} = done;
564 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000565 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000566 let Inst{39-32} = vsrc0;
567 let Inst{47-40} = vsrc1;
568 let Inst{55-48} = vsrc2;
569 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000570}
571
572let Uses = [EXEC] in {
573
574class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000575 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000576 VOP1e<op> {
577 let isCodeGenOnly = 0;
578}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000579
580class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000581 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
582 let isCodeGenOnly = 0;
583}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000584
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000585class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000586 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000587
Marek Olsak5df00d62014-12-07 12:18:57 +0000588class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
589 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000590 let mayLoad = 1;
591 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000592 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000593}
594
595} // End Uses = [EXEC]
596
597//===----------------------------------------------------------------------===//
598// Vector I/O operations
599//===----------------------------------------------------------------------===//
600
601let Uses = [EXEC] in {
602
Marek Olsak5df00d62014-12-07 12:18:57 +0000603class DS <dag outs, dag ins, string asm, list<dag> pattern> :
604 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000605
606 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000607 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000608 let UseNamedOperandTable = 1;
Tom Stellard381a94a2015-05-12 15:00:49 +0000609 let Uses = [M0];
Tom Stellardcf051f42015-03-09 18:49:45 +0000610
611 // Most instruction load and store data, so set this as the default.
612 let mayLoad = 1;
613 let mayStore = 1;
614
615 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000616 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000617 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000618}
619
Marek Olsak5df00d62014-12-07 12:18:57 +0000620class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
621 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000622
623 let VM_CNT = 1;
624 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000625 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000626
Matt Arsenault9a072c12014-11-18 23:57:33 +0000627 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000628 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000629 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000630 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000631}
632
Tom Stellard0c238c22014-10-01 14:44:43 +0000633class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
634 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000635
636 let VM_CNT = 1;
637 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000638 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000639
Craig Topperc50d64b2014-11-26 00:46:26 +0000640 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000641 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000642 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000643}
644
Matt Arsenault3f981402014-09-15 15:41:53 +0000645class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
646 InstSI<outs, ins, asm, pattern>, FLATe <op> {
647 let FLAT = 1;
648 // Internally, FLAT instruction are executed as both an LDS and a
649 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
650 // and are not considered done until both have been decremented.
651 let VM_CNT = 1;
652 let LGKM_CNT = 1;
653
654 let Uses = [EXEC, FLAT_SCR]; // M0
655
656 let UseNamedOperandTable = 1;
657 let hasSideEffects = 0;
658}
659
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000660class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
661 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
662
663 let VM_CNT = 1;
664 let EXP_CNT = 1;
665 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000666
667 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000668}
669
Christian Konig72d5d5c2013-02-21 15:16:44 +0000670
Christian Konig72d5d5c2013-02-21 15:16:44 +0000671} // End Uses = [EXEC]