blob: 3a4ebe08e82ed26141a41073f2e4a081acb7ec23 [file] [log] [blame]
Eugene Zelenko3b873362017-09-28 22:27:31 +00001//===- HexagonInstrInfo.cpp - Hexagon Instruction Information -------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "HexagonInstrInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000015#include "Hexagon.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000016#include "HexagonFrameLowering.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000017#include "HexagonHazardRecognizer.h"
Craig Topperb25fda92012-03-17 18:46:09 +000018#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "HexagonSubtarget.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000020#include "llvm/ADT/ArrayRef.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000021#include "llvm/ADT/SmallPtrSet.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000022#include "llvm/ADT/SmallVector.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000023#include "llvm/ADT/StringRef.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000024#include "llvm/CodeGen/DFAPacketizer.h"
Ron Lieberman88159e52016-09-02 22:56:24 +000025#include "llvm/CodeGen/LivePhysRegs.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
27#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000032#include "llvm/CodeGen/MachineInstrBundle.h"
33#include "llvm/CodeGen/MachineLoopInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000034#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000035#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000037#include "llvm/CodeGen/MachineValueType.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000038#include "llvm/CodeGen/ScheduleDAG.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000039#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000040#include "llvm/CodeGen/TargetOpcodes.h"
41#include "llvm/CodeGen/TargetRegisterInfo.h"
42#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000043#include "llvm/IR/DebugLoc.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000044#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000045#include "llvm/MC/MCInstrDesc.h"
46#include "llvm/MC/MCInstrItineraries.h"
47#include "llvm/MC/MCRegisterInfo.h"
48#include "llvm/Support/BranchProbability.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000049#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000050#include "llvm/Support/Debug.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000051#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000052#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000053#include "llvm/Support/raw_ostream.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000054#include "llvm/Target/TargetMachine.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000055#include <cassert>
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000056#include <cctype>
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000057#include <cstdint>
58#include <cstring>
59#include <iterator>
Eugene Zelenko3b873362017-09-28 22:27:31 +000060#include <string>
61#include <utility>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000062
Tony Linthicum1213a7a2011-12-12 21:14:40 +000063using namespace llvm;
64
Chandler Carruthe96dd892014-04-21 22:55:11 +000065#define DEBUG_TYPE "hexagon-instrinfo"
66
Chandler Carruthd174b722014-04-22 02:03:14 +000067#define GET_INSTRINFO_CTOR_DTOR
68#define GET_INSTRMAP_INFO
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +000069#include "HexagonDepTimingClasses.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000070#include "HexagonGenDFAPacketizer.inc"
71#include "HexagonGenInstrInfo.inc"
Chandler Carruthd174b722014-04-22 02:03:14 +000072
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000073cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000074 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
75 "packetization boundary."));
76
77static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
78 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
79
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000080static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
81 cl::Hidden, cl::ZeroOrMore, cl::init(false),
82 cl::desc("Disable schedule adjustment for new value stores."));
83
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000084static cl::opt<bool> EnableTimingClassLatency(
85 "enable-timing-class-latency", cl::Hidden, cl::init(false),
86 cl::desc("Enable timing class latency"));
87
88static cl::opt<bool> EnableALUForwarding(
89 "enable-alu-forwarding", cl::Hidden, cl::init(true),
90 cl::desc("Enable vec alu forwarding"));
91
92static cl::opt<bool> EnableACCForwarding(
93 "enable-acc-forwarding", cl::Hidden, cl::init(true),
94 cl::desc("Enable vec acc forwarding"));
95
96static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
97 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
98
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000099static cl::opt<bool> UseDFAHazardRec("dfa-hazard-rec",
100 cl::init(true), cl::Hidden, cl::ZeroOrMore,
101 cl::desc("Use the DFA based hazard recognizer."));
102
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000103/// Constants for Hexagon instructions.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000104const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000105const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000106const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000107const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000108const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000109const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000110const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000111const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000112const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000113const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000114
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000115// Pin the vtable to this file.
116void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000117
118HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000119 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
120 Subtarget(ST) {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000121
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000122static bool isIntRegForSubInst(unsigned Reg) {
123 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
124 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000125}
126
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000127static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000128 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_lo)) &&
129 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_hi));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000130}
131
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000132/// Calculate number of instructions excluding the debug instructions.
133static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
134 MachineBasicBlock::const_instr_iterator MIE) {
135 unsigned Count = 0;
136 for (; MIB != MIE; ++MIB) {
137 if (!MIB->isDebugValue())
138 ++Count;
139 }
140 return Count;
141}
142
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000143/// Find the hardware loop instruction used to set-up the specified loop.
144/// On Hexagon, we have two instructions used to set-up the hardware loop
145/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
146/// to indicate the end of a loop.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000147static MachineInstr *findLoopInstr(MachineBasicBlock *BB, unsigned EndLoopOp,
148 MachineBasicBlock *TargetBB,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000149 SmallPtrSet<MachineBasicBlock *, 8> &Visited) {
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000150 unsigned LOOPi;
151 unsigned LOOPr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000152 if (EndLoopOp == Hexagon::ENDLOOP0) {
153 LOOPi = Hexagon::J2_loop0i;
154 LOOPr = Hexagon::J2_loop0r;
155 } else { // EndLoopOp == Hexagon::EndLOOP1
156 LOOPi = Hexagon::J2_loop1i;
157 LOOPr = Hexagon::J2_loop1r;
158 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000159
Brendon Cahoondf43e682015-05-08 16:16:29 +0000160 // The loop set-up instruction will be in a predecessor block
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000161 for (MachineBasicBlock *PB : BB->predecessors()) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000162 // If this has been visited, already skip it.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000163 if (!Visited.insert(PB).second)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000164 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000165 if (PB == BB)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000166 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000167 for (auto I = PB->instr_rbegin(), E = PB->instr_rend(); I != E; ++I) {
168 unsigned Opc = I->getOpcode();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000169 if (Opc == LOOPi || Opc == LOOPr)
170 return &*I;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000171 // We've reached a different loop, which means the loop01 has been
172 // removed.
173 if (Opc == EndLoopOp && I->getOperand(0).getMBB() != TargetBB)
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000174 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000175 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000176 // Check the predecessors for the LOOP instruction.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000177 if (MachineInstr *Loop = findLoopInstr(PB, EndLoopOp, TargetBB, Visited))
178 return Loop;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000179 }
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000180 return nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000181}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000182
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000183/// Gather register def/uses from MI.
184/// This treats possible (predicated) defs as actually happening ones
185/// (conservatively).
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000186static inline void parseOperands(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000187 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
188 Defs.clear();
189 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000190
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000191 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
192 const MachineOperand &MO = MI.getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000193
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000194 if (!MO.isReg())
195 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000196
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000197 unsigned Reg = MO.getReg();
198 if (!Reg)
199 continue;
200
201 if (MO.isUse())
202 Uses.push_back(MO.getReg());
203
204 if (MO.isDef())
205 Defs.push_back(MO.getReg());
206 }
207}
208
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000209// Position dependent, so check twice for swap.
210static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
211 switch (Ga) {
212 case HexagonII::HSIG_None:
213 default:
214 return false;
215 case HexagonII::HSIG_L1:
216 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
217 case HexagonII::HSIG_L2:
218 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
219 Gb == HexagonII::HSIG_A);
220 case HexagonII::HSIG_S1:
221 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
222 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
223 case HexagonII::HSIG_S2:
224 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
225 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
226 Gb == HexagonII::HSIG_A);
227 case HexagonII::HSIG_A:
228 return (Gb == HexagonII::HSIG_A);
229 case HexagonII::HSIG_Compound:
230 return (Gb == HexagonII::HSIG_Compound);
231 }
232 return false;
233}
234
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000235/// isLoadFromStackSlot - If the specified machine instruction is a direct
236/// load from a stack slot, return the virtual or physical register number of
237/// the destination along with the FrameIndex of the loaded stack slot. If
238/// not, return 0. This predicate must return 0 if the instruction has
239/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000240unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000241 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000242 switch (MI.getOpcode()) {
243 default:
244 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000245 case Hexagon::L2_loadri_io:
246 case Hexagon::L2_loadrd_io:
247 case Hexagon::V6_vL32b_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +0000248 case Hexagon::V6_vL32b_nt_ai:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000249 case Hexagon::V6_vL32Ub_ai:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000250 case Hexagon::LDriw_pred:
251 case Hexagon::LDriw_mod:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000252 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000253 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000254 case Hexagon::PS_vloadrw_nt_ai: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000255 const MachineOperand OpFI = MI.getOperand(1);
256 if (!OpFI.isFI())
257 return 0;
258 const MachineOperand OpOff = MI.getOperand(2);
259 if (!OpOff.isImm() || OpOff.getImm() != 0)
260 return 0;
261 FrameIndex = OpFI.getIndex();
262 return MI.getOperand(0).getReg();
263 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000264
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000265 case Hexagon::L2_ploadrit_io:
266 case Hexagon::L2_ploadrif_io:
267 case Hexagon::L2_ploadrdt_io:
268 case Hexagon::L2_ploadrdf_io: {
269 const MachineOperand OpFI = MI.getOperand(2);
270 if (!OpFI.isFI())
271 return 0;
272 const MachineOperand OpOff = MI.getOperand(3);
273 if (!OpOff.isImm() || OpOff.getImm() != 0)
274 return 0;
275 FrameIndex = OpFI.getIndex();
276 return MI.getOperand(0).getReg();
277 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000278 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000279
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000280 return 0;
281}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000282
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000283/// isStoreToStackSlot - If the specified machine instruction is a direct
284/// store to a stack slot, return the virtual or physical register number of
285/// the source reg along with the FrameIndex of the loaded stack slot. If
286/// not, return 0. This predicate must return 0 if the instruction has
287/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000288unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000289 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000290 switch (MI.getOpcode()) {
291 default:
292 break;
293 case Hexagon::S2_storerb_io:
294 case Hexagon::S2_storerh_io:
295 case Hexagon::S2_storeri_io:
296 case Hexagon::S2_storerd_io:
297 case Hexagon::V6_vS32b_ai:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000298 case Hexagon::V6_vS32Ub_ai:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000299 case Hexagon::STriw_pred:
300 case Hexagon::STriw_mod:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000301 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000302 case Hexagon::PS_vstorerw_ai: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000303 const MachineOperand &OpFI = MI.getOperand(0);
304 if (!OpFI.isFI())
305 return 0;
306 const MachineOperand &OpOff = MI.getOperand(1);
307 if (!OpOff.isImm() || OpOff.getImm() != 0)
308 return 0;
309 FrameIndex = OpFI.getIndex();
310 return MI.getOperand(2).getReg();
311 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000312
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000313 case Hexagon::S2_pstorerbt_io:
314 case Hexagon::S2_pstorerbf_io:
315 case Hexagon::S2_pstorerht_io:
316 case Hexagon::S2_pstorerhf_io:
317 case Hexagon::S2_pstorerit_io:
318 case Hexagon::S2_pstorerif_io:
319 case Hexagon::S2_pstorerdt_io:
320 case Hexagon::S2_pstorerdf_io: {
321 const MachineOperand &OpFI = MI.getOperand(1);
322 if (!OpFI.isFI())
323 return 0;
324 const MachineOperand &OpOff = MI.getOperand(2);
325 if (!OpOff.isImm() || OpOff.getImm() != 0)
326 return 0;
327 FrameIndex = OpFI.getIndex();
328 return MI.getOperand(3).getReg();
329 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000330 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000331
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000332 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000333}
334
Brendon Cahoondf43e682015-05-08 16:16:29 +0000335/// This function can analyze one/two way branching only and should (mostly) be
336/// called by target independent side.
337/// First entry is always the opcode of the branching instruction, except when
338/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
339/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
340/// e.g. Jump_c p will have
341/// Cond[0] = Jump_c
342/// Cond[1] = p
343/// HW-loop ENDLOOP:
344/// Cond[0] = ENDLOOP
345/// Cond[1] = MBB
346/// New value jump:
347/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
348/// Cond[1] = R
349/// Cond[2] = Imm
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000350bool HexagonInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000351 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000352 MachineBasicBlock *&FBB,
353 SmallVectorImpl<MachineOperand> &Cond,
354 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000355 TBB = nullptr;
356 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000357 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000358
359 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000360 MachineBasicBlock::instr_iterator I = MBB.instr_end();
361 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000362 return false;
363
364 // A basic block may looks like this:
365 //
366 // [ insn
367 // EH_LABEL
368 // insn
369 // insn
370 // insn
371 // EH_LABEL
372 // insn ]
373 //
374 // It has two succs but does not have a terminator
375 // Don't know how to handle it.
376 do {
377 --I;
378 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000379 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000380 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000381 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000382
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000383 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000384 --I;
385
386 while (I->isDebugValue()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000387 if (I == MBB.instr_begin())
388 return false;
389 --I;
390 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000391
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000392 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
393 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000394 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000395 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000396 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000397 DEBUG(dbgs() << "\nErasing the jump to successor block\n";);
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000398 I->eraseFromParent();
399 I = MBB.instr_end();
400 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000401 return false;
402 --I;
403 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000404 if (!isUnpredicatedTerminator(*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000405 return false;
406
407 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000408 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000409 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000410 // Find one more terminator if present.
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000411 while (true) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000412 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000413 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000414 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000415 else
416 // This is a third branch.
417 return true;
418 }
419 if (I == MBB.instr_begin())
420 break;
421 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000422 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000423
424 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000425 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
426 // If the branch target is not a basic block, it could be a tail call.
427 // (It is, if the target is a function.)
428 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
429 return true;
430 if (SecLastOpcode == Hexagon::J2_jump &&
431 !SecondLastInst->getOperand(0).isMBB())
432 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000433
434 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000435 bool LastOpcodeHasNVJump = isNewValueJump(*LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000436
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000437 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
438 return true;
439
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000440 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000441 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000442 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000443 TBB = LastInst->getOperand(0).getMBB();
444 return false;
445 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000446 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000447 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000448 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000449 Cond.push_back(LastInst->getOperand(0));
450 return false;
451 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000452 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000453 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000454 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000455 Cond.push_back(LastInst->getOperand(0));
456 return false;
457 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000458 // Only supporting rr/ri versions of new-value jumps.
459 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
460 TBB = LastInst->getOperand(2).getMBB();
461 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
462 Cond.push_back(LastInst->getOperand(0));
463 Cond.push_back(LastInst->getOperand(1));
464 return false;
465 }
466 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
467 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000468 // Otherwise, don't know what this is.
469 return true;
470 }
471
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000472 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000473 bool SecLastOpcodeHasNVJump = isNewValueJump(*SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000474 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000475 if (!SecondLastInst->getOperand(1).isMBB())
476 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000477 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000478 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000479 Cond.push_back(SecondLastInst->getOperand(0));
480 FBB = LastInst->getOperand(0).getMBB();
481 return false;
482 }
483
Brendon Cahoondf43e682015-05-08 16:16:29 +0000484 // Only supporting rr/ri versions of new-value jumps.
485 if (SecLastOpcodeHasNVJump &&
486 (SecondLastInst->getNumExplicitOperands() == 3) &&
487 (LastOpcode == Hexagon::J2_jump)) {
488 TBB = SecondLastInst->getOperand(2).getMBB();
489 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
490 Cond.push_back(SecondLastInst->getOperand(0));
491 Cond.push_back(SecondLastInst->getOperand(1));
492 FBB = LastInst->getOperand(0).getMBB();
493 return false;
494 }
495
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000496 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
497 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000498 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000499 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000500 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000501 if (AllowModify)
502 I->eraseFromParent();
503 return false;
504 }
505
Brendon Cahoondf43e682015-05-08 16:16:29 +0000506 // If the block ends with an ENDLOOP, and J2_jump, handle it.
507 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000508 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000509 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000510 Cond.push_back(SecondLastInst->getOperand(0));
511 FBB = LastInst->getOperand(0).getMBB();
512 return false;
513 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000514 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
515 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000516 // Otherwise, can't handle this.
517 return true;
518}
519
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000520unsigned HexagonInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000521 int *BytesRemoved) const {
522 assert(!BytesRemoved && "code size not handled");
523
Brendon Cahoondf43e682015-05-08 16:16:29 +0000524 DEBUG(dbgs() << "\nRemoving branches out of BB#" << MBB.getNumber());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000525 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000526 unsigned Count = 0;
527 while (I != MBB.begin()) {
528 --I;
529 if (I->isDebugValue())
530 continue;
531 // Only removing branches from end of MBB.
532 if (!I->isBranch())
533 return Count;
534 if (Count && (I->getOpcode() == Hexagon::J2_jump))
535 llvm_unreachable("Malformed basic block: unconditional branch not last");
536 MBB.erase(&MBB.back());
537 I = MBB.end();
538 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000539 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000540 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000541}
542
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000543unsigned HexagonInstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000544 MachineBasicBlock *TBB,
545 MachineBasicBlock *FBB,
546 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000547 const DebugLoc &DL,
548 int *BytesAdded) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000549 unsigned BOpc = Hexagon::J2_jump;
550 unsigned BccOpc = Hexagon::J2_jumpt;
551 assert(validateBranchCond(Cond) && "Invalid branching condition");
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000552 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000553 assert(!BytesAdded && "code size not handled");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000554
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000555 // Check if reverseBranchCondition has asked to reverse this branch
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000556 // If we want to reverse the branch an odd number of times, we want
557 // J2_jumpf.
558 if (!Cond.empty() && Cond[0].isImm())
559 BccOpc = Cond[0].getImm();
560
561 if (!FBB) {
562 if (Cond.empty()) {
563 // Due to a bug in TailMerging/CFG Optimization, we need to add a
564 // special case handling of a predicated jump followed by an
565 // unconditional jump. If not, Tail Merging and CFG Optimization go
566 // into an infinite loop.
567 MachineBasicBlock *NewTBB, *NewFBB;
568 SmallVector<MachineOperand, 4> Cond;
Duncan P. N. Exon Smith25b132e2016-07-08 18:26:20 +0000569 auto Term = MBB.getFirstTerminator();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000570 if (Term != MBB.end() && isPredicated(*Term) &&
Duncan P. N. Exon Smithe04fe1a2016-08-17 00:34:00 +0000571 !analyzeBranch(MBB, NewTBB, NewFBB, Cond, false) &&
572 MachineFunction::iterator(NewTBB) == ++MBB.getIterator()) {
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000573 reverseBranchCondition(Cond);
574 removeBranch(MBB);
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000575 return insertBranch(MBB, TBB, nullptr, Cond, DL);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000576 }
577 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
578 } else if (isEndLoopN(Cond[0].getImm())) {
579 int EndLoopOp = Cond[0].getImm();
580 assert(Cond[1].isMBB());
581 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
582 // Check for it, and change the BB target if needed.
583 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000584 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
585 VisitedBBs);
Eugene Zelenko3b873362017-09-28 22:27:31 +0000586 assert(Loop != nullptr && "Inserting an ENDLOOP without a LOOP");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000587 Loop->getOperand(0).setMBB(TBB);
588 // Add the ENDLOOP after the finding the LOOP0.
589 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
590 } else if (isNewValueJump(Cond[0].getImm())) {
591 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
592 // New value jump
593 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
594 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
595 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
596 DEBUG(dbgs() << "\nInserting NVJump for BB#" << MBB.getNumber(););
597 if (Cond[2].isReg()) {
598 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
599 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
600 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
601 } else if(Cond[2].isImm()) {
602 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
603 addImm(Cond[2].getImm()).addMBB(TBB);
604 } else
605 llvm_unreachable("Invalid condition for branching");
606 } else {
607 assert((Cond.size() == 2) && "Malformed cond vector");
608 const MachineOperand &RO = Cond[1];
609 unsigned Flags = getUndefRegState(RO.isUndef());
610 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
611 }
612 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000613 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000614 assert((!Cond.empty()) &&
615 "Cond. cannot be empty when multiple branchings are required");
616 assert((!isNewValueJump(Cond[0].getImm())) &&
617 "NV-jump cannot be inserted with another branch");
618 // Special case for hardware loops. The condition is a basic block.
619 if (isEndLoopN(Cond[0].getImm())) {
620 int EndLoopOp = Cond[0].getImm();
621 assert(Cond[1].isMBB());
622 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
623 // Check for it, and change the BB target if needed.
624 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000625 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
626 VisitedBBs);
Eugene Zelenko3b873362017-09-28 22:27:31 +0000627 assert(Loop != nullptr && "Inserting an ENDLOOP without a LOOP");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000628 Loop->getOperand(0).setMBB(TBB);
629 // Add the ENDLOOP after the finding the LOOP0.
630 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
631 } else {
632 const MachineOperand &RO = Cond[1];
633 unsigned Flags = getUndefRegState(RO.isUndef());
634 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000635 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000636 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000637
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000638 return 2;
639}
640
Brendon Cahoon254f8892016-07-29 16:44:44 +0000641/// Analyze the loop code to find the loop induction variable and compare used
642/// to compute the number of iterations. Currently, we analyze loop that are
643/// controlled using hardware loops. In this case, the induction variable
644/// instruction is null. For all other cases, this function returns true, which
645/// means we're unable to analyze it.
646bool HexagonInstrInfo::analyzeLoop(MachineLoop &L,
647 MachineInstr *&IndVarInst,
648 MachineInstr *&CmpInst) const {
649
650 MachineBasicBlock *LoopEnd = L.getBottomBlock();
651 MachineBasicBlock::iterator I = LoopEnd->getFirstTerminator();
652 // We really "analyze" only hardware loops right now.
653 if (I != LoopEnd->end() && isEndLoopN(I->getOpcode())) {
654 IndVarInst = nullptr;
655 CmpInst = &*I;
656 return false;
657 }
658 return true;
659}
660
661/// Generate code to reduce the loop iteration by one and check if the loop is
662/// finished. Return the value/register of the new loop count. this function
663/// assumes the nth iteration is peeled first.
664unsigned HexagonInstrInfo::reduceLoopCount(MachineBasicBlock &MBB,
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000665 MachineInstr *IndVar, MachineInstr &Cmp,
Brendon Cahoon254f8892016-07-29 16:44:44 +0000666 SmallVectorImpl<MachineOperand> &Cond,
667 SmallVectorImpl<MachineInstr *> &PrevInsts,
668 unsigned Iter, unsigned MaxIter) const {
669 // We expect a hardware loop currently. This means that IndVar is set
670 // to null, and the compare is the ENDLOOP instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000671 assert((!IndVar) && isEndLoopN(Cmp.getOpcode())
Brendon Cahoon254f8892016-07-29 16:44:44 +0000672 && "Expecting a hardware loop");
673 MachineFunction *MF = MBB.getParent();
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000674 DebugLoc DL = Cmp.getDebugLoc();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000675 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000676 MachineInstr *Loop = findLoopInstr(&MBB, Cmp.getOpcode(),
677 Cmp.getOperand(0).getMBB(), VisitedBBs);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000678 if (!Loop)
679 return 0;
680 // If the loop trip count is a compile-time value, then just change the
681 // value.
682 if (Loop->getOpcode() == Hexagon::J2_loop0i ||
683 Loop->getOpcode() == Hexagon::J2_loop1i) {
684 int64_t Offset = Loop->getOperand(1).getImm();
685 if (Offset <= 1)
686 Loop->eraseFromParent();
687 else
688 Loop->getOperand(1).setImm(Offset - 1);
689 return Offset - 1;
690 }
691 // The loop trip count is a run-time value. We generate code to subtract
692 // one from the trip count, and update the loop instruction.
693 assert(Loop->getOpcode() == Hexagon::J2_loop0r && "Unexpected instruction");
694 unsigned LoopCount = Loop->getOperand(1).getReg();
695 // Check if we're done with the loop.
696 unsigned LoopEnd = createVR(MF, MVT::i1);
697 MachineInstr *NewCmp = BuildMI(&MBB, DL, get(Hexagon::C2_cmpgtui), LoopEnd).
698 addReg(LoopCount).addImm(1);
699 unsigned NewLoopCount = createVR(MF, MVT::i32);
700 MachineInstr *NewAdd = BuildMI(&MBB, DL, get(Hexagon::A2_addi), NewLoopCount).
701 addReg(LoopCount).addImm(-1);
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000702 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000703 // Update the previously generated instructions with the new loop counter.
704 for (SmallVectorImpl<MachineInstr *>::iterator I = PrevInsts.begin(),
705 E = PrevInsts.end(); I != E; ++I)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000706 (*I)->substituteRegister(LoopCount, NewLoopCount, 0, HRI);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000707 PrevInsts.clear();
708 PrevInsts.push_back(NewCmp);
709 PrevInsts.push_back(NewAdd);
710 // Insert the new loop instruction if this is the last time the loop is
711 // decremented.
712 if (Iter == MaxIter)
713 BuildMI(&MBB, DL, get(Hexagon::J2_loop0r)).
714 addMBB(Loop->getOperand(0).getMBB()).addReg(NewLoopCount);
715 // Delete the old loop instruction.
716 if (Iter == 0)
717 Loop->eraseFromParent();
718 Cond.push_back(MachineOperand::CreateImm(Hexagon::J2_jumpf));
719 Cond.push_back(NewCmp->getOperand(0));
720 return NewLoopCount;
721}
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000722
723bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
724 unsigned NumCycles, unsigned ExtraPredCycles,
725 BranchProbability Probability) const {
726 return nonDbgBBSize(&MBB) <= 3;
727}
728
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000729bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
730 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
731 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
732 const {
733 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
734}
735
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000736bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
737 unsigned NumInstrs, BranchProbability Probability) const {
738 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000739}
740
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000741void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000742 MachineBasicBlock::iterator I,
743 const DebugLoc &DL, unsigned DestReg,
744 unsigned SrcReg, bool KillSrc) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000745 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000746 unsigned KillFlag = getKillRegState(KillSrc);
747
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000748 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000749 BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000750 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000751 return;
752 }
753 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000754 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
755 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000756 return;
757 }
758 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
759 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000760 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
761 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000762 return;
763 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000764 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000765 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000766 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
767 .addReg(SrcReg, KillFlag);
768 return;
769 }
770 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
771 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
772 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
773 .addReg(SrcReg, KillFlag);
774 return;
775 }
776 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
777 Hexagon::IntRegsRegClass.contains(SrcReg)) {
778 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
779 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000780 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000781 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000782 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
783 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000784 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
785 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000786 return;
787 }
788 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
789 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000790 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
791 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000792 return;
793 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000794 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
795 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000796 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
797 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000798 return;
799 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000800 if (Hexagon::HvxVRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000801 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000802 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000803 return;
804 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000805 if (Hexagon::HvxWRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000806 unsigned LoSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
807 unsigned HiSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000808 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000809 .addReg(HiSrc, KillFlag)
810 .addReg(LoSrc, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000811 return;
812 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000813 if (Hexagon::HvxQRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000814 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
815 .addReg(SrcReg)
816 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000817 return;
818 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000819 if (Hexagon::HvxQRRegClass.contains(SrcReg) &&
820 Hexagon::HvxVRRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000821 llvm_unreachable("Unimplemented pred to vec");
822 return;
823 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000824 if (Hexagon::HvxQRRegClass.contains(DestReg) &&
825 Hexagon::HvxVRRegClass.contains(SrcReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000826 llvm_unreachable("Unimplemented vec to pred");
827 return;
828 }
Sirish Pande30804c22012-02-15 18:52:27 +0000829
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000830#ifndef NDEBUG
831 // Show the invalid registers to ease debugging.
832 dbgs() << "Invalid registers for copy in BB#" << MBB.getNumber()
833 << ": " << PrintReg(DestReg, &HRI)
834 << " = " << PrintReg(SrcReg, &HRI) << '\n';
835#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000836 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000837}
838
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000839void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
840 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
841 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000842 DebugLoc DL = MBB.findDebugLoc(I);
843 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000844 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000845 unsigned SlotAlign = MFI.getObjectAlignment(FI);
846 unsigned RegAlign = TRI->getSpillAlignment(*RC);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000847 unsigned KillFlag = getKillRegState(isKill);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000848 bool HasAlloca = MFI.hasVarSizedObjects();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000849 const HexagonFrameLowering &HFI = *Subtarget.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000850
Alex Lorenze40c8a22015-08-11 23:09:45 +0000851 MachineMemOperand *MMO = MF.getMachineMemOperand(
852 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000853 MFI.getObjectSize(FI), SlotAlign);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000854
Craig Topperc7242e02012-04-20 07:30:17 +0000855 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000856 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000857 .addFrameIndex(FI).addImm(0)
858 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000859 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000860 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000861 .addFrameIndex(FI).addImm(0)
862 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000863 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000864 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000865 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000866 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000867 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
868 BuildMI(MBB, I, DL, get(Hexagon::STriw_mod))
869 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000870 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000871 } else if (Hexagon::HvxQRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000872 BuildMI(MBB, I, DL, get(Hexagon::PS_vstorerq_ai))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000873 .addFrameIndex(FI).addImm(0)
874 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000875 } else if (Hexagon::HvxVRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000876 // If there are variable-sized objects, spills will not be aligned.
877 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000878 SlotAlign = HFI.getStackAlignment();
879 unsigned Opc = SlotAlign < RegAlign ? Hexagon::V6_vS32Ub_ai
880 : Hexagon::V6_vS32b_ai;
881 MachineMemOperand *MMOA = MF.getMachineMemOperand(
882 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
883 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000884 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000885 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000886 .addReg(SrcReg, KillFlag).addMemOperand(MMOA);
887 } else if (Hexagon::HvxWRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000888 // If there are variable-sized objects, spills will not be aligned.
889 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000890 SlotAlign = HFI.getStackAlignment();
891 unsigned Opc = SlotAlign < RegAlign ? Hexagon::PS_vstorerwu_ai
892 : Hexagon::PS_vstorerw_ai;
893 MachineMemOperand *MMOA = MF.getMachineMemOperand(
894 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
895 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000896 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000897 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000898 .addReg(SrcReg, KillFlag).addMemOperand(MMOA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000899 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000900 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000901 }
902}
903
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000904void HexagonInstrInfo::loadRegFromStackSlot(
905 MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned DestReg,
906 int FI, const TargetRegisterClass *RC,
907 const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000908 DebugLoc DL = MBB.findDebugLoc(I);
909 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000910 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000911 unsigned SlotAlign = MFI.getObjectAlignment(FI);
912 unsigned RegAlign = TRI->getSpillAlignment(*RC);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000913 bool HasAlloca = MFI.hasVarSizedObjects();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000914 const HexagonFrameLowering &HFI = *Subtarget.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000915
Alex Lorenze40c8a22015-08-11 23:09:45 +0000916 MachineMemOperand *MMO = MF.getMachineMemOperand(
917 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000918 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000919
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000920 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000921 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000922 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000923 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000924 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000925 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000926 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000927 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000928 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
929 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
930 BuildMI(MBB, I, DL, get(Hexagon::LDriw_mod), DestReg)
931 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000932 } else if (Hexagon::HvxQRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000933 BuildMI(MBB, I, DL, get(Hexagon::PS_vloadrq_ai), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000934 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000935 } else if (Hexagon::HvxVRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000936 // If there are variable-sized objects, spills will not be aligned.
937 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000938 SlotAlign = HFI.getStackAlignment();
939 unsigned Opc = SlotAlign < RegAlign ? Hexagon::V6_vL32Ub_ai
940 : Hexagon::V6_vL32b_ai;
941 MachineMemOperand *MMOA = MF.getMachineMemOperand(
942 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
943 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000944 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000945 .addFrameIndex(FI).addImm(0).addMemOperand(MMOA);
946 } else if (Hexagon::HvxWRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000947 // If there are variable-sized objects, spills will not be aligned.
948 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000949 SlotAlign = HFI.getStackAlignment();
950 unsigned Opc = SlotAlign < RegAlign ? Hexagon::PS_vloadrwu_ai
951 : Hexagon::PS_vloadrw_ai;
952 MachineMemOperand *MMOA = MF.getMachineMemOperand(
953 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
954 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000955 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000956 .addFrameIndex(FI).addImm(0).addMemOperand(MMOA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000957 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000958 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000959 }
960}
961
Ron Lieberman88159e52016-09-02 22:56:24 +0000962static void getLiveRegsAt(LivePhysRegs &Regs, const MachineInstr &MI) {
963 const MachineBasicBlock &B = *MI.getParent();
964 Regs.addLiveOuts(B);
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000965 auto E = ++MachineBasicBlock::const_iterator(MI.getIterator()).getReverse();
Ron Lieberman88159e52016-09-02 22:56:24 +0000966 for (auto I = B.rbegin(); I != E; ++I)
967 Regs.stepBackward(*I);
968}
969
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000970/// expandPostRAPseudo - This function is called for all pseudo instructions
971/// that remain after register allocation. Many pseudo instructions are
972/// created to help register allocation. This is the place to convert them
973/// into real instructions. The target can edit MI in place, or it can insert
974/// new instructions and erase MI. The function should return true if
975/// anything was changed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000976bool HexagonInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000977 MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000978 MachineFunction &MF = *MBB.getParent();
979 MachineRegisterInfo &MRI = MF.getRegInfo();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000980 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000981 DebugLoc DL = MI.getDebugLoc();
982 unsigned Opc = MI.getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000983
984 switch (Opc) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000985 case TargetOpcode::COPY: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000986 MachineOperand &MD = MI.getOperand(0);
987 MachineOperand &MS = MI.getOperand(1);
988 MachineBasicBlock::iterator MBBI = MI.getIterator();
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000989 if (MD.getReg() != MS.getReg() && !MS.isUndef()) {
990 copyPhysReg(MBB, MI, DL, MD.getReg(), MS.getReg(), MS.isKill());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000991 std::prev(MBBI)->copyImplicitOps(*MBB.getParent(), MI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000992 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000993 MBB.erase(MBBI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000994 return true;
995 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +0000996 case Hexagon::PS_aligna:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000997 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI.getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000998 .addReg(HRI.getFrameRegister())
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000999 .addImm(-MI.getOperand(1).getImm());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001000 MBB.erase(MI);
1001 return true;
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001002 case Hexagon::V6_vassignp: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001003 unsigned SrcReg = MI.getOperand(1).getReg();
1004 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001005 unsigned Kill = getKillRegState(MI.getOperand(1).isKill());
1006 BuildMI(MBB, MI, DL, get(Hexagon::V6_vcombine), DstReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001007 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_hi), Kill)
1008 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_lo), Kill);
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001009 MBB.erase(MI);
1010 return true;
1011 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001012 case Hexagon::V6_lo: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001013 unsigned SrcReg = MI.getOperand(1).getReg();
1014 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001015 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001016 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001017 MBB.erase(MI);
1018 MRI.clearKillFlags(SrcSubLo);
1019 return true;
1020 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001021 case Hexagon::V6_hi: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001022 unsigned SrcReg = MI.getOperand(1).getReg();
1023 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001024 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001025 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001026 MBB.erase(MI);
1027 MRI.clearKillFlags(SrcSubHi);
1028 return true;
1029 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001030 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001031 case Hexagon::PS_vstorerwu_ai: {
1032 bool Aligned = Opc == Hexagon::PS_vstorerw_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001033 unsigned SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001034 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
1035 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001036 unsigned NewOpc = Aligned ? Hexagon::V6_vS32b_ai : Hexagon::V6_vS32Ub_ai;
1037 unsigned Offset = HRI.getSpillSize(Hexagon::HvxVRRegClass);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001038
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001039 MachineInstr *MI1New =
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001040 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001041 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001042 .addImm(MI.getOperand(1).getImm())
1043 .addReg(SrcSubLo)
1044 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001045 MI1New->getOperand(0).setIsKill(false);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001046 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001047 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001048 // The Vectors are indexed in multiples of vector size.
1049 .addImm(MI.getOperand(1).getImm() + Offset)
1050 .addReg(SrcSubHi)
1051 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001052 MBB.erase(MI);
1053 return true;
1054 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001055 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001056 case Hexagon::PS_vloadrwu_ai: {
1057 bool Aligned = Opc == Hexagon::PS_vloadrw_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001058 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001059 unsigned NewOpc = Aligned ? Hexagon::V6_vL32b_ai : Hexagon::V6_vL32Ub_ai;
1060 unsigned Offset = HRI.getSpillSize(Hexagon::HvxVRRegClass);
1061
Diana Picus116bbab2017-01-13 09:58:52 +00001062 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpc),
1063 HRI.getSubReg(DstReg, Hexagon::vsub_lo))
Krzysztof Parzyszek4be9d922017-05-03 15:26:13 +00001064 .add(MI.getOperand(1))
1065 .addImm(MI.getOperand(2).getImm())
1066 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001067 MI1New->getOperand(1).setIsKill(false);
Diana Picus116bbab2017-01-13 09:58:52 +00001068 BuildMI(MBB, MI, DL, get(NewOpc), HRI.getSubReg(DstReg, Hexagon::vsub_hi))
1069 .add(MI.getOperand(1))
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001070 // The Vectors are indexed in multiples of vector size.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001071 .addImm(MI.getOperand(2).getImm() + Offset)
1072 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001073 MBB.erase(MI);
1074 return true;
1075 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001076 case Hexagon::PS_true: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001077 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001078 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1079 .addReg(Reg, RegState::Undef)
1080 .addReg(Reg, RegState::Undef);
1081 MBB.erase(MI);
1082 return true;
1083 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001084 case Hexagon::PS_false: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001085 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001086 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1087 .addReg(Reg, RegState::Undef)
1088 .addReg(Reg, RegState::Undef);
1089 MBB.erase(MI);
1090 return true;
1091 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001092 case Hexagon::PS_vmulw: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001093 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001094 unsigned DstReg = MI.getOperand(0).getReg();
1095 unsigned Src1Reg = MI.getOperand(1).getReg();
1096 unsigned Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001097 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1098 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1099 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1100 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001101 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001102 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001103 .addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001104 .addReg(Src2SubHi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001105 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001106 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001107 .addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001108 .addReg(Src2SubLo);
1109 MBB.erase(MI);
1110 MRI.clearKillFlags(Src1SubHi);
1111 MRI.clearKillFlags(Src1SubLo);
1112 MRI.clearKillFlags(Src2SubHi);
1113 MRI.clearKillFlags(Src2SubLo);
1114 return true;
1115 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001116 case Hexagon::PS_vmulw_acc: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001117 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001118 unsigned DstReg = MI.getOperand(0).getReg();
1119 unsigned Src1Reg = MI.getOperand(1).getReg();
1120 unsigned Src2Reg = MI.getOperand(2).getReg();
1121 unsigned Src3Reg = MI.getOperand(3).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001122 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1123 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1124 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1125 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
1126 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::isub_hi);
1127 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001128 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001129 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001130 .addReg(Src1SubHi)
1131 .addReg(Src2SubHi)
1132 .addReg(Src3SubHi);
1133 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001134 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001135 .addReg(Src1SubLo)
1136 .addReg(Src2SubLo)
1137 .addReg(Src3SubLo);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001138 MBB.erase(MI);
1139 MRI.clearKillFlags(Src1SubHi);
1140 MRI.clearKillFlags(Src1SubLo);
1141 MRI.clearKillFlags(Src2SubHi);
1142 MRI.clearKillFlags(Src2SubLo);
1143 MRI.clearKillFlags(Src3SubHi);
1144 MRI.clearKillFlags(Src3SubLo);
1145 return true;
1146 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001147 case Hexagon::PS_pselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001148 const MachineOperand &Op0 = MI.getOperand(0);
1149 const MachineOperand &Op1 = MI.getOperand(1);
1150 const MachineOperand &Op2 = MI.getOperand(2);
1151 const MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001152 unsigned Rd = Op0.getReg();
1153 unsigned Pu = Op1.getReg();
1154 unsigned Rs = Op2.getReg();
1155 unsigned Rt = Op3.getReg();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001156 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001157 unsigned K1 = getKillRegState(Op1.isKill());
1158 unsigned K2 = getKillRegState(Op2.isKill());
1159 unsigned K3 = getKillRegState(Op3.isKill());
1160 if (Rd != Rs)
1161 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1162 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1163 .addReg(Rs, K2);
1164 if (Rd != Rt)
1165 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1166 .addReg(Pu, K1)
1167 .addReg(Rt, K3);
1168 MBB.erase(MI);
1169 return true;
1170 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001171 case Hexagon::PS_vselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001172 const MachineOperand &Op0 = MI.getOperand(0);
1173 const MachineOperand &Op1 = MI.getOperand(1);
1174 const MachineOperand &Op2 = MI.getOperand(2);
1175 const MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001176 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001177 getLiveRegsAt(LiveAtMI, MI);
1178 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001179 unsigned PReg = Op1.getReg();
1180 assert(Op1.getSubReg() == 0);
1181 unsigned PState = getRegState(Op1);
1182
Ron Lieberman88159e52016-09-02 22:56:24 +00001183 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001184 unsigned S = Op0.getReg() != Op3.getReg() ? PState & ~RegState::Kill
1185 : PState;
Ron Lieberman88159e52016-09-02 22:56:24 +00001186 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vcmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001187 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001188 .addReg(PReg, S)
Diana Picus116bbab2017-01-13 09:58:52 +00001189 .add(Op2);
Ron Lieberman88159e52016-09-02 22:56:24 +00001190 if (IsDestLive)
1191 T.addReg(Op0.getReg(), RegState::Implicit);
1192 IsDestLive = true;
1193 }
1194 if (Op0.getReg() != Op3.getReg()) {
1195 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vncmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001196 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001197 .addReg(PReg, PState)
Diana Picus116bbab2017-01-13 09:58:52 +00001198 .add(Op3);
Ron Lieberman88159e52016-09-02 22:56:24 +00001199 if (IsDestLive)
1200 T.addReg(Op0.getReg(), RegState::Implicit);
1201 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001202 MBB.erase(MI);
1203 return true;
1204 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001205 case Hexagon::PS_wselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001206 MachineOperand &Op0 = MI.getOperand(0);
1207 MachineOperand &Op1 = MI.getOperand(1);
1208 MachineOperand &Op2 = MI.getOperand(2);
1209 MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001210 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001211 getLiveRegsAt(LiveAtMI, MI);
1212 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001213 unsigned PReg = Op1.getReg();
1214 assert(Op1.getSubReg() == 0);
1215 unsigned PState = getRegState(Op1);
Ron Lieberman88159e52016-09-02 22:56:24 +00001216
1217 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001218 unsigned S = Op0.getReg() != Op3.getReg() ? PState & ~RegState::Kill
1219 : PState;
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001220 unsigned SrcLo = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_lo);
1221 unsigned SrcHi = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001222 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001223 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001224 .addReg(PReg, S)
Diana Picus116bbab2017-01-13 09:58:52 +00001225 .add(Op1)
1226 .addReg(SrcHi)
1227 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001228 if (IsDestLive)
1229 T.addReg(Op0.getReg(), RegState::Implicit);
1230 IsDestLive = true;
1231 }
1232 if (Op0.getReg() != Op3.getReg()) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001233 unsigned SrcLo = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_lo);
1234 unsigned SrcHi = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001235 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vnccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001236 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001237 .addReg(PReg, PState)
Diana Picus116bbab2017-01-13 09:58:52 +00001238 .addReg(SrcHi)
1239 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001240 if (IsDestLive)
1241 T.addReg(Op0.getReg(), RegState::Implicit);
1242 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001243 MBB.erase(MI);
1244 return true;
1245 }
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001246 case Hexagon::PS_tailcall_i:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001247 MI.setDesc(get(Hexagon::J2_jump));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001248 return true;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001249 case Hexagon::PS_tailcall_r:
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001250 case Hexagon::PS_jmpret:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001251 MI.setDesc(get(Hexagon::J2_jumpr));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001252 return true;
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001253 case Hexagon::PS_jmprett:
1254 MI.setDesc(get(Hexagon::J2_jumprt));
1255 return true;
1256 case Hexagon::PS_jmpretf:
1257 MI.setDesc(get(Hexagon::J2_jumprf));
1258 return true;
1259 case Hexagon::PS_jmprettnewpt:
1260 MI.setDesc(get(Hexagon::J2_jumprtnewpt));
1261 return true;
1262 case Hexagon::PS_jmpretfnewpt:
1263 MI.setDesc(get(Hexagon::J2_jumprfnewpt));
1264 return true;
1265 case Hexagon::PS_jmprettnew:
1266 MI.setDesc(get(Hexagon::J2_jumprtnew));
1267 return true;
1268 case Hexagon::PS_jmpretfnew:
1269 MI.setDesc(get(Hexagon::J2_jumprfnew));
1270 return true;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001271 }
1272
1273 return false;
1274}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001275
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001276// We indicate that we want to reverse the branch by
1277// inserting the reversed branching opcode.
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001278bool HexagonInstrInfo::reverseBranchCondition(
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001279 SmallVectorImpl<MachineOperand> &Cond) const {
1280 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001281 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001282 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1283 unsigned opcode = Cond[0].getImm();
1284 //unsigned temp;
1285 assert(get(opcode).isBranch() && "Should be a branching condition.");
1286 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001287 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001288 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1289 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001290 return false;
1291}
1292
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001293void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1294 MachineBasicBlock::iterator MI) const {
1295 DebugLoc DL;
1296 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1297}
1298
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001299bool HexagonInstrInfo::isPostIncrement(const MachineInstr &MI) const {
1300 return getAddrMode(MI) == HexagonII::PostInc;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001301}
1302
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001303// Returns true if an instruction is predicated irrespective of the predicate
1304// sense. For example, all of the following will return true.
1305// if (p0) R1 = add(R2, R3)
1306// if (!p0) R1 = add(R2, R3)
1307// if (p0.new) R1 = add(R2, R3)
1308// if (!p0.new) R1 = add(R2, R3)
1309// Note: New-value stores are not included here as in the current
1310// implementation, we don't need to check their predicate sense.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001311bool HexagonInstrInfo::isPredicated(const MachineInstr &MI) const {
1312 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001313 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001314}
1315
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001316bool HexagonInstrInfo::PredicateInstruction(
1317 MachineInstr &MI, ArrayRef<MachineOperand> Cond) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001318 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1319 isEndLoopN(Cond[0].getImm())) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001320 DEBUG(dbgs() << "\nCannot predicate:"; MI.dump(););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001321 return false;
1322 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001323 int Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001324 assert (isPredicable(MI) && "Expected predicable instruction");
1325 bool invertJump = predOpcodeHasNot(Cond);
1326
1327 // We have to predicate MI "in place", i.e. after this function returns,
1328 // MI will need to be transformed into a predicated form. To avoid com-
1329 // plicated manipulations with the operands (handling tied operands,
1330 // etc.), build a new temporary instruction, then overwrite MI with it.
1331
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001332 MachineBasicBlock &B = *MI.getParent();
1333 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001334 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1335 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001336 unsigned NOp = 0, NumOps = MI.getNumOperands();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001337 while (NOp < NumOps) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001338 MachineOperand &Op = MI.getOperand(NOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001339 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1340 break;
Diana Picus116bbab2017-01-13 09:58:52 +00001341 T.add(Op);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001342 NOp++;
1343 }
1344
1345 unsigned PredReg, PredRegPos, PredRegFlags;
1346 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1347 (void)GotPredReg;
1348 assert(GotPredReg);
1349 T.addReg(PredReg, PredRegFlags);
1350 while (NOp < NumOps)
Diana Picus116bbab2017-01-13 09:58:52 +00001351 T.add(MI.getOperand(NOp++));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001352
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001353 MI.setDesc(get(PredOpc));
1354 while (unsigned n = MI.getNumOperands())
1355 MI.RemoveOperand(n-1);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001356 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001357 MI.addOperand(T->getOperand(i));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001358
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001359 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001360 B.erase(TI);
1361
1362 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1363 MRI.clearKillFlags(PredReg);
1364 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001365}
1366
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001367bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1368 ArrayRef<MachineOperand> Pred2) const {
1369 // TODO: Fix this
1370 return false;
1371}
1372
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001373bool HexagonInstrInfo::DefinesPredicate(MachineInstr &MI,
1374 std::vector<MachineOperand> &Pred) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001375 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001376
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001377 for (unsigned oper = 0; oper < MI.getNumOperands(); ++oper) {
1378 MachineOperand MO = MI.getOperand(oper);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001379 if (MO.isReg()) {
1380 if (!MO.isDef())
1381 continue;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001382 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1383 if (RC == &Hexagon::PredRegsRegClass) {
1384 Pred.push_back(MO);
1385 return true;
1386 }
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001387 continue;
1388 } else if (MO.isRegMask()) {
1389 for (unsigned PR : Hexagon::PredRegsRegClass) {
1390 if (!MI.modifiesRegister(PR, &HRI))
1391 continue;
1392 Pred.push_back(MO);
1393 return true;
1394 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001395 }
1396 }
1397 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001398}
Andrew Trickd06df962012-02-01 22:13:57 +00001399
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +00001400bool HexagonInstrInfo::isPredicable(const MachineInstr &MI) const {
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001401 if (!MI.getDesc().isPredicable())
1402 return false;
1403
1404 if (MI.isCall() || isTailCall(MI)) {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001405 if (!Subtarget.usePredicatedCalls())
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001406 return false;
1407 }
Krzysztof Parzyszek8c53c952017-10-18 17:36:46 +00001408
1409 // HVX loads are not predicable on v60, but are on v62.
1410 if (!Subtarget.hasV62TOps()) {
1411 switch (MI.getOpcode()) {
1412 case Hexagon::V6_vL32b_ai:
1413 case Hexagon::V6_vL32b_pi:
1414 case Hexagon::V6_vL32b_ppu:
1415 case Hexagon::V6_vL32b_cur_ai:
1416 case Hexagon::V6_vL32b_cur_pi:
1417 case Hexagon::V6_vL32b_cur_ppu:
1418 case Hexagon::V6_vL32b_nt_ai:
1419 case Hexagon::V6_vL32b_nt_pi:
1420 case Hexagon::V6_vL32b_nt_ppu:
1421 case Hexagon::V6_vL32b_tmp_ai:
1422 case Hexagon::V6_vL32b_tmp_pi:
1423 case Hexagon::V6_vL32b_tmp_ppu:
1424 case Hexagon::V6_vL32b_nt_cur_ai:
1425 case Hexagon::V6_vL32b_nt_cur_pi:
1426 case Hexagon::V6_vL32b_nt_cur_ppu:
1427 case Hexagon::V6_vL32b_nt_tmp_ai:
1428 case Hexagon::V6_vL32b_nt_tmp_pi:
1429 case Hexagon::V6_vL32b_nt_tmp_ppu:
1430 return false;
1431 }
1432 }
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001433 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001434}
1435
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001436bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1437 const MachineBasicBlock *MBB,
1438 const MachineFunction &MF) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001439 // Debug info is never a scheduling boundary. It's necessary to be explicit
1440 // due to the special treatment of IT instructions below, otherwise a
1441 // dbg_value followed by an IT will result in the IT instruction being
1442 // considered a scheduling hazard, which is wrong. It should be the actual
1443 // instruction preceding the dbg_value instruction(s), just like it is
1444 // when debug info is not present.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001445 if (MI.isDebugValue())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001446 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001447
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001448 // Throwing call is a boundary.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001449 if (MI.isCall()) {
Krzysztof Parzyszekab9127c2016-08-12 11:01:10 +00001450 // Don't mess around with no return calls.
1451 if (doesNotReturn(MI))
1452 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001453 // If any of the block's successors is a landing pad, this could be a
1454 // throwing call.
1455 for (auto I : MBB->successors())
1456 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001457 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001458 }
1459
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001460 // Terminators and labels can't be scheduled around.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001461 if (MI.getDesc().isTerminator() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001462 return true;
1463
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001464 if (MI.isInlineAsm() && !ScheduleInlineAsm)
1465 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001466
1467 return false;
1468}
1469
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001470/// Measure the specified inline asm to determine an approximation of its
1471/// length.
1472/// Comments (which run till the next SeparatorString or newline) do not
1473/// count as an instruction.
1474/// Any other non-whitespace text is considered an instruction, with
1475/// multiple instructions separated by SeparatorString or newlines.
1476/// Variable-length instructions are not handled here; this function
1477/// may be overloaded in the target code to do that.
1478/// Hexagon counts the number of ##'s and adjust for that many
1479/// constant exenders.
1480unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1481 const MCAsmInfo &MAI) const {
1482 StringRef AStr(Str);
1483 // Count the number of instructions in the asm.
1484 bool atInsnStart = true;
1485 unsigned Length = 0;
1486 for (; *Str; ++Str) {
1487 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1488 strlen(MAI.getSeparatorString())) == 0)
1489 atInsnStart = true;
1490 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1491 Length += MAI.getMaxInstLength();
1492 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001493 }
Mehdi Amini36d33fc2016-10-01 06:46:33 +00001494 if (atInsnStart && strncmp(Str, MAI.getCommentString().data(),
1495 MAI.getCommentString().size()) == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001496 atInsnStart = false;
1497 }
1498
1499 // Add to size number of constant extenders seen * 4.
1500 StringRef Occ("##");
1501 Length += AStr.count(Occ)*4;
1502 return Length;
1503}
1504
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001505ScheduleHazardRecognizer*
1506HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1507 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001508 if (UseDFAHazardRec)
1509 return new HexagonHazardRecognizer(II, this, Subtarget);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001510 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1511}
1512
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001513/// \brief For a comparison instruction, return the source registers in
1514/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1515/// compares against in CmpValue. Return true if the comparison instruction
1516/// can be analyzed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001517bool HexagonInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
1518 unsigned &SrcReg2, int &Mask,
1519 int &Value) const {
1520 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001521
1522 // Set mask and the first source register.
1523 switch (Opc) {
1524 case Hexagon::C2_cmpeq:
1525 case Hexagon::C2_cmpeqp:
1526 case Hexagon::C2_cmpgt:
1527 case Hexagon::C2_cmpgtp:
1528 case Hexagon::C2_cmpgtu:
1529 case Hexagon::C2_cmpgtup:
1530 case Hexagon::C4_cmpneq:
1531 case Hexagon::C4_cmplte:
1532 case Hexagon::C4_cmplteu:
1533 case Hexagon::C2_cmpeqi:
1534 case Hexagon::C2_cmpgti:
1535 case Hexagon::C2_cmpgtui:
1536 case Hexagon::C4_cmpneqi:
1537 case Hexagon::C4_cmplteui:
1538 case Hexagon::C4_cmpltei:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001539 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001540 Mask = ~0;
1541 break;
1542 case Hexagon::A4_cmpbeq:
1543 case Hexagon::A4_cmpbgt:
1544 case Hexagon::A4_cmpbgtu:
1545 case Hexagon::A4_cmpbeqi:
1546 case Hexagon::A4_cmpbgti:
1547 case Hexagon::A4_cmpbgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001548 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001549 Mask = 0xFF;
1550 break;
1551 case Hexagon::A4_cmpheq:
1552 case Hexagon::A4_cmphgt:
1553 case Hexagon::A4_cmphgtu:
1554 case Hexagon::A4_cmpheqi:
1555 case Hexagon::A4_cmphgti:
1556 case Hexagon::A4_cmphgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001557 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001558 Mask = 0xFFFF;
1559 break;
1560 }
1561
1562 // Set the value/second source register.
1563 switch (Opc) {
1564 case Hexagon::C2_cmpeq:
1565 case Hexagon::C2_cmpeqp:
1566 case Hexagon::C2_cmpgt:
1567 case Hexagon::C2_cmpgtp:
1568 case Hexagon::C2_cmpgtu:
1569 case Hexagon::C2_cmpgtup:
1570 case Hexagon::A4_cmpbeq:
1571 case Hexagon::A4_cmpbgt:
1572 case Hexagon::A4_cmpbgtu:
1573 case Hexagon::A4_cmpheq:
1574 case Hexagon::A4_cmphgt:
1575 case Hexagon::A4_cmphgtu:
1576 case Hexagon::C4_cmpneq:
1577 case Hexagon::C4_cmplte:
1578 case Hexagon::C4_cmplteu:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001579 SrcReg2 = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001580 return true;
1581
1582 case Hexagon::C2_cmpeqi:
1583 case Hexagon::C2_cmpgtui:
1584 case Hexagon::C2_cmpgti:
1585 case Hexagon::C4_cmpneqi:
1586 case Hexagon::C4_cmplteui:
1587 case Hexagon::C4_cmpltei:
1588 case Hexagon::A4_cmpbeqi:
1589 case Hexagon::A4_cmpbgti:
1590 case Hexagon::A4_cmpbgtui:
1591 case Hexagon::A4_cmpheqi:
1592 case Hexagon::A4_cmphgti:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001593 case Hexagon::A4_cmphgtui: {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001594 SrcReg2 = 0;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001595 const MachineOperand &Op2 = MI.getOperand(2);
1596 if (!Op2.isImm())
1597 return false;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001598 Value = MI.getOperand(2).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001599 return true;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001600 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001601 }
1602
1603 return false;
1604}
1605
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001606unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001607 const MachineInstr &MI,
1608 unsigned *PredCost) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001609 return getInstrTimingClassLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001610}
1611
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001612DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1613 const TargetSubtargetInfo &STI) const {
1614 const InstrItineraryData *II = STI.getInstrItineraryData();
1615 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1616}
1617
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001618// Inspired by this pair:
1619// %R13<def> = L2_loadri_io %R29, 136; mem:LD4[FixedStack0]
1620// S2_storeri_io %R29, 132, %R1<kill>; flags: mem:ST4[FixedStack1]
1621// Currently AA considers the addresses in these instructions to be aliasing.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001622bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(
1623 MachineInstr &MIa, MachineInstr &MIb, AliasAnalysis *AA) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001624 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
1625 MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001626 return false;
1627
1628 // Instructions that are pure loads, not loads and stores like memops are not
1629 // dependent.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001630 if (MIa.mayLoad() && !isMemOp(MIa) && MIb.mayLoad() && !isMemOp(MIb))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001631 return true;
1632
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001633 // Get the base register in MIa.
1634 unsigned BasePosA, OffsetPosA;
1635 if (!getBaseAndOffsetPosition(MIa, BasePosA, OffsetPosA))
1636 return false;
1637 const MachineOperand &BaseA = MIa.getOperand(BasePosA);
1638 unsigned BaseRegA = BaseA.getReg();
1639 unsigned BaseSubA = BaseA.getSubReg();
1640
1641 // Get the base register in MIb.
1642 unsigned BasePosB, OffsetPosB;
1643 if (!getBaseAndOffsetPosition(MIb, BasePosB, OffsetPosB))
1644 return false;
1645 const MachineOperand &BaseB = MIb.getOperand(BasePosB);
1646 unsigned BaseRegB = BaseB.getReg();
1647 unsigned BaseSubB = BaseB.getSubReg();
1648
1649 if (BaseRegA != BaseRegB || BaseSubA != BaseSubB)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001650 return false;
1651
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001652 // Get the access sizes.
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00001653 unsigned SizeA = getMemAccessSize(MIa);
1654 unsigned SizeB = getMemAccessSize(MIb);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001655
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001656 // Get the offsets. Handle immediates only for now.
1657 const MachineOperand &OffA = MIa.getOperand(OffsetPosA);
1658 const MachineOperand &OffB = MIb.getOperand(OffsetPosB);
1659 if (!MIa.getOperand(OffsetPosA).isImm() ||
1660 !MIb.getOperand(OffsetPosB).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001661 return false;
Krzysztof Parzyszekac019942017-07-19 19:17:32 +00001662 int OffsetA = isPostIncrement(MIa) ? 0 : OffA.getImm();
1663 int OffsetB = isPostIncrement(MIb) ? 0 : OffB.getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001664
1665 // This is a mem access with the same base register and known offsets from it.
1666 // Reason about it.
1667 if (OffsetA > OffsetB) {
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001668 uint64_t OffDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1669 return SizeB <= OffDiff;
1670 }
1671 if (OffsetA < OffsetB) {
1672 uint64_t OffDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1673 return SizeA <= OffDiff;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001674 }
1675
1676 return false;
1677}
1678
Brendon Cahoon254f8892016-07-29 16:44:44 +00001679/// If the instruction is an increment of a constant value, return the amount.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001680bool HexagonInstrInfo::getIncrementValue(const MachineInstr &MI,
Brendon Cahoon254f8892016-07-29 16:44:44 +00001681 int &Value) const {
1682 if (isPostIncrement(MI)) {
Krzysztof Parzyszek12bdcab2017-10-11 15:59:51 +00001683 unsigned BasePos = 0, OffsetPos = 0;
1684 if (!getBaseAndOffsetPosition(MI, BasePos, OffsetPos))
1685 return false;
1686 const MachineOperand &OffsetOp = MI.getOperand(OffsetPos);
1687 if (OffsetOp.isImm()) {
1688 Value = OffsetOp.getImm();
1689 return true;
1690 }
Krzysztof Parzyszekbf626192017-10-11 16:15:31 +00001691 } else if (MI.getOpcode() == Hexagon::A2_addi) {
1692 const MachineOperand &AddOp = MI.getOperand(2);
1693 if (AddOp.isImm()) {
1694 Value = AddOp.getImm();
1695 return true;
1696 }
Brendon Cahoon254f8892016-07-29 16:44:44 +00001697 }
1698
1699 return false;
1700}
1701
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001702std::pair<unsigned, unsigned>
1703HexagonInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
1704 return std::make_pair(TF & ~HexagonII::MO_Bitmasks,
1705 TF & HexagonII::MO_Bitmasks);
1706}
1707
1708ArrayRef<std::pair<unsigned, const char*>>
1709HexagonInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
1710 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00001711
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001712 static const std::pair<unsigned, const char*> Flags[] = {
1713 {MO_PCREL, "hexagon-pcrel"},
1714 {MO_GOT, "hexagon-got"},
1715 {MO_LO16, "hexagon-lo16"},
1716 {MO_HI16, "hexagon-hi16"},
1717 {MO_GPREL, "hexagon-gprel"},
1718 {MO_GDGOT, "hexagon-gdgot"},
1719 {MO_GDPLT, "hexagon-gdplt"},
1720 {MO_IE, "hexagon-ie"},
1721 {MO_IEGOT, "hexagon-iegot"},
1722 {MO_TPREL, "hexagon-tprel"}
1723 };
1724 return makeArrayRef(Flags);
1725}
1726
1727ArrayRef<std::pair<unsigned, const char*>>
1728HexagonInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const {
1729 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00001730
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001731 static const std::pair<unsigned, const char*> Flags[] = {
1732 {HMOTF_ConstExtended, "hexagon-ext"}
1733 };
1734 return makeArrayRef(Flags);
1735}
1736
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001737unsigned HexagonInstrInfo::createVR(MachineFunction *MF, MVT VT) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001738 MachineRegisterInfo &MRI = MF->getRegInfo();
1739 const TargetRegisterClass *TRC;
1740 if (VT == MVT::i1) {
1741 TRC = &Hexagon::PredRegsRegClass;
1742 } else if (VT == MVT::i32 || VT == MVT::f32) {
1743 TRC = &Hexagon::IntRegsRegClass;
1744 } else if (VT == MVT::i64 || VT == MVT::f64) {
1745 TRC = &Hexagon::DoubleRegsRegClass;
1746 } else {
1747 llvm_unreachable("Cannot handle this register class");
1748 }
1749
1750 unsigned NewReg = MRI.createVirtualRegister(TRC);
1751 return NewReg;
1752}
1753
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001754bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001755 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1756}
1757
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001758bool HexagonInstrInfo::isAccumulator(const MachineInstr &MI) const {
1759 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001760 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1761}
1762
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001763bool HexagonInstrInfo::isComplex(const MachineInstr &MI) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001764 return !isTC1(MI) && !isTC2Early(MI) && !MI.getDesc().mayLoad() &&
1765 !MI.getDesc().mayStore() &&
1766 MI.getDesc().getOpcode() != Hexagon::S2_allocframe &&
1767 MI.getDesc().getOpcode() != Hexagon::L2_deallocframe &&
1768 !isMemOp(MI) && !MI.isBranch() && !MI.isReturn() && !MI.isCall();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001769}
1770
Sanjay Patele4b9f502015-12-07 19:21:39 +00001771// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001772bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +00001773 return getType(MI) == HexagonII::TypeCJ && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001774}
1775
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001776// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1777// isFPImm and later getFPImm as well.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001778bool HexagonInstrInfo::isConstExtended(const MachineInstr &MI) const {
1779 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001780 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1781 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001782 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001783
1784 unsigned isExtendable =
1785 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1786 if (!isExtendable)
1787 return false;
1788
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001789 if (MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001790 return false;
1791
1792 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001793 const MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001794 // Use MO operand flags to determine if MO
1795 // has the HMOTF_ConstExtended flag set.
Krzysztof Parzyszekdf4a05d2017-07-10 18:38:52 +00001796 if (MO.getTargetFlags() & HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00001797 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001798 // If this is a Machine BB address we are talking about, and it is
1799 // not marked as extended, say so.
1800 if (MO.isMBB())
1801 return false;
1802
1803 // We could be using an instruction with an extendable immediate and shoehorn
1804 // a global address into it. If it is a global address it will be constant
1805 // extended. We do this for COMBINE.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001806 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
Krzysztof Parzyszeka3386502016-08-10 16:46:36 +00001807 MO.isJTI() || MO.isCPI() || MO.isFPImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001808 return true;
1809
1810 // If the extendable operand is not 'Immediate' type, the instruction should
1811 // have 'isExtended' flag set.
1812 assert(MO.isImm() && "Extendable operand must be Immediate type");
1813
1814 int MinValue = getMinValue(MI);
1815 int MaxValue = getMaxValue(MI);
1816 int ImmValue = MO.getImm();
1817
1818 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001819}
1820
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001821bool HexagonInstrInfo::isDeallocRet(const MachineInstr &MI) const {
1822 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00001823 case Hexagon::L4_return:
1824 case Hexagon::L4_return_t:
1825 case Hexagon::L4_return_f:
1826 case Hexagon::L4_return_tnew_pnt:
1827 case Hexagon::L4_return_fnew_pnt:
1828 case Hexagon::L4_return_tnew_pt:
1829 case Hexagon::L4_return_fnew_pt:
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00001830 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001831 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001832 return false;
1833}
1834
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001835// Return true when ConsMI uses a register defined by ProdMI.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001836bool HexagonInstrInfo::isDependent(const MachineInstr &ProdMI,
1837 const MachineInstr &ConsMI) const {
1838 if (!ProdMI.getDesc().getNumDefs())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001839 return false;
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001840 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001841
1842 SmallVector<unsigned, 4> DefsA;
1843 SmallVector<unsigned, 4> DefsB;
1844 SmallVector<unsigned, 8> UsesA;
1845 SmallVector<unsigned, 8> UsesB;
1846
1847 parseOperands(ProdMI, DefsA, UsesA);
1848 parseOperands(ConsMI, DefsB, UsesB);
1849
1850 for (auto &RegA : DefsA)
1851 for (auto &RegB : UsesB) {
1852 // True data dependency.
1853 if (RegA == RegB)
1854 return true;
1855
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00001856 if (TargetRegisterInfo::isPhysicalRegister(RegA))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001857 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
1858 if (RegB == *SubRegs)
1859 return true;
1860
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00001861 if (TargetRegisterInfo::isPhysicalRegister(RegB))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001862 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
1863 if (RegA == *SubRegs)
1864 return true;
1865 }
1866
1867 return false;
1868}
1869
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001870// Returns true if the instruction is alread a .cur.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001871bool HexagonInstrInfo::isDotCurInst(const MachineInstr &MI) const {
1872 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001873 case Hexagon::V6_vL32b_cur_pi:
1874 case Hexagon::V6_vL32b_cur_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001875 return true;
1876 }
1877 return false;
1878}
1879
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001880// Returns true, if any one of the operands is a dot new
1881// insn, whether it is predicated dot new or register dot new.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001882bool HexagonInstrInfo::isDotNewInst(const MachineInstr &MI) const {
1883 if (isNewValueInst(MI) || (isPredicated(MI) && isPredicatedNew(MI)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001884 return true;
1885
1886 return false;
1887}
1888
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001889/// Symmetrical. See if these two instructions are fit for duplex pair.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001890bool HexagonInstrInfo::isDuplexPair(const MachineInstr &MIa,
1891 const MachineInstr &MIb) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001892 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
1893 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
1894 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
1895}
1896
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001897bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr &MI) const {
1898 if (MI.mayLoad() || MI.mayStore() || MI.isCompare())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001899 return true;
1900
1901 // Multiply
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001902 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00001903 return is_TC4x(SchedClass) || is_TC3x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001904}
1905
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001906bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
1907 return (Opcode == Hexagon::ENDLOOP0 ||
1908 Opcode == Hexagon::ENDLOOP1);
1909}
1910
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001911bool HexagonInstrInfo::isExpr(unsigned OpType) const {
1912 switch(OpType) {
1913 case MachineOperand::MO_MachineBasicBlock:
1914 case MachineOperand::MO_GlobalAddress:
1915 case MachineOperand::MO_ExternalSymbol:
1916 case MachineOperand::MO_JumpTableIndex:
1917 case MachineOperand::MO_ConstantPoolIndex:
1918 case MachineOperand::MO_BlockAddress:
1919 return true;
1920 default:
1921 return false;
1922 }
1923}
1924
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001925bool HexagonInstrInfo::isExtendable(const MachineInstr &MI) const {
1926 const MCInstrDesc &MID = MI.getDesc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001927 const uint64_t F = MID.TSFlags;
1928 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
1929 return true;
1930
1931 // TODO: This is largely obsolete now. Will need to be removed
1932 // in consecutive patches.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001933 switch (MI.getOpcode()) {
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001934 // PS_fi and PS_fia remain special cases.
1935 case Hexagon::PS_fi:
1936 case Hexagon::PS_fia:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001937 return true;
1938 default:
1939 return false;
1940 }
1941 return false;
1942}
1943
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001944// This returns true in two cases:
1945// - The OP code itself indicates that this is an extended instruction.
1946// - One of MOs has been marked with HMOTF_ConstExtended flag.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001947bool HexagonInstrInfo::isExtended(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001948 // First check if this is permanently extended op code.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001949 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001950 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
1951 return true;
1952 // Use MO operand flags to determine if one of MI's operands
1953 // has HMOTF_ConstExtended flag set.
Krzysztof Parzyszekdf4a05d2017-07-10 18:38:52 +00001954 for (const MachineOperand &MO : MI.operands())
1955 if (MO.getTargetFlags() & HexagonII::HMOTF_ConstExtended)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001956 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001957 return false;
1958}
1959
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001960bool HexagonInstrInfo::isFloat(const MachineInstr &MI) const {
1961 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001962 const uint64_t F = get(Opcode).TSFlags;
1963 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
1964}
1965
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001966// No V60 HVX VMEM with A_INDIRECT.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001967bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr &I,
1968 const MachineInstr &J) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00001969 if (!isHVXVec(I))
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001970 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001971 if (!I.mayLoad() && !I.mayStore())
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001972 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001973 return J.isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001974}
1975
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001976bool HexagonInstrInfo::isIndirectCall(const MachineInstr &MI) const {
1977 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00001978 case Hexagon::J2_callr:
1979 case Hexagon::J2_callrf:
1980 case Hexagon::J2_callrt:
1981 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001982 return true;
1983 }
1984 return false;
1985}
1986
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001987bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr &MI) const {
1988 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00001989 case Hexagon::L4_return:
1990 case Hexagon::L4_return_t:
1991 case Hexagon::L4_return_f:
1992 case Hexagon::L4_return_fnew_pnt:
1993 case Hexagon::L4_return_fnew_pt:
1994 case Hexagon::L4_return_tnew_pnt:
1995 case Hexagon::L4_return_tnew_pt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001996 return true;
1997 }
1998 return false;
1999}
2000
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002001bool HexagonInstrInfo::isJumpR(const MachineInstr &MI) const {
2002 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002003 case Hexagon::J2_jumpr:
2004 case Hexagon::J2_jumprt:
2005 case Hexagon::J2_jumprf:
2006 case Hexagon::J2_jumprtnewpt:
2007 case Hexagon::J2_jumprfnewpt:
2008 case Hexagon::J2_jumprtnew:
2009 case Hexagon::J2_jumprfnew:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002010 return true;
2011 }
2012 return false;
2013}
2014
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00002015// Return true if a given MI can accommodate given offset.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002016// Use abs estimate as oppose to the exact number.
2017// TODO: This will need to be changed to use MC level
2018// definition of instruction extendable field size.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002019bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002020 unsigned offset) const {
2021 // This selection of jump instructions matches to that what
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00002022 // analyzeBranch can parse, plus NVJ.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002023 if (isNewValueJump(MI)) // r9:2
2024 return isInt<11>(offset);
2025
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002026 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002027 // Still missing Jump to address condition on register value.
2028 default:
2029 return false;
2030 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2031 case Hexagon::J2_call:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002032 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002033 return isInt<24>(offset);
2034 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2035 case Hexagon::J2_jumpf:
2036 case Hexagon::J2_jumptnew:
2037 case Hexagon::J2_jumptnewpt:
2038 case Hexagon::J2_jumpfnew:
2039 case Hexagon::J2_jumpfnewpt:
2040 case Hexagon::J2_callt:
2041 case Hexagon::J2_callf:
2042 return isInt<17>(offset);
2043 case Hexagon::J2_loop0i:
2044 case Hexagon::J2_loop0iext:
2045 case Hexagon::J2_loop0r:
2046 case Hexagon::J2_loop0rext:
2047 case Hexagon::J2_loop1i:
2048 case Hexagon::J2_loop1iext:
2049 case Hexagon::J2_loop1r:
2050 case Hexagon::J2_loop1rext:
2051 return isInt<9>(offset);
2052 // TODO: Add all the compound branches here. Can we do this in Relation model?
2053 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2054 case Hexagon::J4_cmpeqi_tp1_jump_nt:
2055 return isInt<11>(offset);
2056 }
2057}
2058
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002059bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr &LRMI,
2060 const MachineInstr &ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002061 bool isLate = isLateResultInstr(LRMI);
2062 bool isEarly = isEarlySourceInstr(ESMI);
2063
2064 DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002065 DEBUG(LRMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002066 DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002067 DEBUG(ESMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002068
2069 if (isLate && isEarly) {
2070 DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
2071 return true;
2072 }
2073
2074 return false;
2075}
2076
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002077bool HexagonInstrInfo::isLateResultInstr(const MachineInstr &MI) const {
2078 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002079 case TargetOpcode::EXTRACT_SUBREG:
2080 case TargetOpcode::INSERT_SUBREG:
2081 case TargetOpcode::SUBREG_TO_REG:
2082 case TargetOpcode::REG_SEQUENCE:
2083 case TargetOpcode::IMPLICIT_DEF:
2084 case TargetOpcode::COPY:
2085 case TargetOpcode::INLINEASM:
2086 case TargetOpcode::PHI:
2087 return false;
2088 default:
2089 break;
2090 }
2091
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002092 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002093 return !is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002094}
2095
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002096bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002097 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2098 // resource, but all operands can be received late like an ALU instruction.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002099 return getType(MI) == HexagonII::TypeCVI_VX_LATE;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002100}
2101
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002102bool HexagonInstrInfo::isLoopN(const MachineInstr &MI) const {
2103 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002104 return Opcode == Hexagon::J2_loop0i ||
2105 Opcode == Hexagon::J2_loop0r ||
2106 Opcode == Hexagon::J2_loop0iext ||
2107 Opcode == Hexagon::J2_loop0rext ||
2108 Opcode == Hexagon::J2_loop1i ||
2109 Opcode == Hexagon::J2_loop1r ||
2110 Opcode == Hexagon::J2_loop1iext ||
2111 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002112}
2113
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002114bool HexagonInstrInfo::isMemOp(const MachineInstr &MI) const {
2115 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002116 default: return false;
Eugene Zelenko3b873362017-09-28 22:27:31 +00002117 case Hexagon::L4_iadd_memopw_io:
2118 case Hexagon::L4_isub_memopw_io:
2119 case Hexagon::L4_add_memopw_io:
2120 case Hexagon::L4_sub_memopw_io:
2121 case Hexagon::L4_and_memopw_io:
2122 case Hexagon::L4_or_memopw_io:
2123 case Hexagon::L4_iadd_memoph_io:
2124 case Hexagon::L4_isub_memoph_io:
2125 case Hexagon::L4_add_memoph_io:
2126 case Hexagon::L4_sub_memoph_io:
2127 case Hexagon::L4_and_memoph_io:
2128 case Hexagon::L4_or_memoph_io:
2129 case Hexagon::L4_iadd_memopb_io:
2130 case Hexagon::L4_isub_memopb_io:
2131 case Hexagon::L4_add_memopb_io:
2132 case Hexagon::L4_sub_memopb_io:
2133 case Hexagon::L4_and_memopb_io:
2134 case Hexagon::L4_or_memopb_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002135 case Hexagon::L4_ior_memopb_io:
2136 case Hexagon::L4_ior_memoph_io:
2137 case Hexagon::L4_ior_memopw_io:
2138 case Hexagon::L4_iand_memopb_io:
2139 case Hexagon::L4_iand_memoph_io:
2140 case Hexagon::L4_iand_memopw_io:
2141 return true;
2142 }
2143 return false;
2144}
2145
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002146bool HexagonInstrInfo::isNewValue(const MachineInstr &MI) const {
2147 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002148 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2149}
2150
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002151bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2152 const uint64_t F = get(Opcode).TSFlags;
2153 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2154}
2155
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002156bool HexagonInstrInfo::isNewValueInst(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002157 return isNewValueJump(MI) || isNewValueStore(MI);
2158}
2159
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002160bool HexagonInstrInfo::isNewValueJump(const MachineInstr &MI) const {
2161 return isNewValue(MI) && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002162}
2163
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002164bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2165 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2166}
2167
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002168bool HexagonInstrInfo::isNewValueStore(const MachineInstr &MI) const {
2169 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002170 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2171}
2172
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002173bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2174 const uint64_t F = get(Opcode).TSFlags;
2175 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2176}
2177
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002178// Returns true if a particular operand is extendable for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002179bool HexagonInstrInfo::isOperandExtended(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002180 unsigned OperandNum) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002181 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002182 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2183 == OperandNum;
2184}
2185
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002186bool HexagonInstrInfo::isPredicatedNew(const MachineInstr &MI) const {
2187 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002188 assert(isPredicated(MI));
2189 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2190}
2191
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002192bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2193 const uint64_t F = get(Opcode).TSFlags;
2194 assert(isPredicated(Opcode));
2195 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2196}
2197
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002198bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr &MI) const {
2199 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002200 return !((F >> HexagonII::PredicatedFalsePos) &
2201 HexagonII::PredicatedFalseMask);
2202}
2203
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002204bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2205 const uint64_t F = get(Opcode).TSFlags;
2206 // Make sure that the instruction is predicated.
2207 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2208 return !((F >> HexagonII::PredicatedFalsePos) &
2209 HexagonII::PredicatedFalseMask);
2210}
2211
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002212bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2213 const uint64_t F = get(Opcode).TSFlags;
2214 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2215}
2216
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002217bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2218 const uint64_t F = get(Opcode).TSFlags;
2219 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2220}
2221
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002222bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2223 const uint64_t F = get(Opcode).TSFlags;
2224 assert(get(Opcode).isBranch() &&
2225 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2226 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2227}
2228
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002229bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr &MI) const {
2230 return MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
2231 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT ||
2232 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_PIC ||
2233 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002234}
2235
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002236bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr &MI) const {
2237 switch (MI.getOpcode()) {
2238 // Byte
2239 case Hexagon::L2_loadrb_io:
2240 case Hexagon::L4_loadrb_ur:
2241 case Hexagon::L4_loadrb_ap:
2242 case Hexagon::L2_loadrb_pr:
2243 case Hexagon::L2_loadrb_pbr:
2244 case Hexagon::L2_loadrb_pi:
2245 case Hexagon::L2_loadrb_pci:
2246 case Hexagon::L2_loadrb_pcr:
2247 case Hexagon::L2_loadbsw2_io:
2248 case Hexagon::L4_loadbsw2_ur:
2249 case Hexagon::L4_loadbsw2_ap:
2250 case Hexagon::L2_loadbsw2_pr:
2251 case Hexagon::L2_loadbsw2_pbr:
2252 case Hexagon::L2_loadbsw2_pi:
2253 case Hexagon::L2_loadbsw2_pci:
2254 case Hexagon::L2_loadbsw2_pcr:
2255 case Hexagon::L2_loadbsw4_io:
2256 case Hexagon::L4_loadbsw4_ur:
2257 case Hexagon::L4_loadbsw4_ap:
2258 case Hexagon::L2_loadbsw4_pr:
2259 case Hexagon::L2_loadbsw4_pbr:
2260 case Hexagon::L2_loadbsw4_pi:
2261 case Hexagon::L2_loadbsw4_pci:
2262 case Hexagon::L2_loadbsw4_pcr:
2263 case Hexagon::L4_loadrb_rr:
2264 case Hexagon::L2_ploadrbt_io:
2265 case Hexagon::L2_ploadrbt_pi:
2266 case Hexagon::L2_ploadrbf_io:
2267 case Hexagon::L2_ploadrbf_pi:
2268 case Hexagon::L2_ploadrbtnew_io:
2269 case Hexagon::L2_ploadrbfnew_io:
2270 case Hexagon::L4_ploadrbt_rr:
2271 case Hexagon::L4_ploadrbf_rr:
2272 case Hexagon::L4_ploadrbtnew_rr:
2273 case Hexagon::L4_ploadrbfnew_rr:
2274 case Hexagon::L2_ploadrbtnew_pi:
2275 case Hexagon::L2_ploadrbfnew_pi:
2276 case Hexagon::L4_ploadrbt_abs:
2277 case Hexagon::L4_ploadrbf_abs:
2278 case Hexagon::L4_ploadrbtnew_abs:
2279 case Hexagon::L4_ploadrbfnew_abs:
2280 case Hexagon::L2_loadrbgp:
2281 // Half
2282 case Hexagon::L2_loadrh_io:
2283 case Hexagon::L4_loadrh_ur:
2284 case Hexagon::L4_loadrh_ap:
2285 case Hexagon::L2_loadrh_pr:
2286 case Hexagon::L2_loadrh_pbr:
2287 case Hexagon::L2_loadrh_pi:
2288 case Hexagon::L2_loadrh_pci:
2289 case Hexagon::L2_loadrh_pcr:
2290 case Hexagon::L4_loadrh_rr:
2291 case Hexagon::L2_ploadrht_io:
2292 case Hexagon::L2_ploadrht_pi:
2293 case Hexagon::L2_ploadrhf_io:
2294 case Hexagon::L2_ploadrhf_pi:
2295 case Hexagon::L2_ploadrhtnew_io:
2296 case Hexagon::L2_ploadrhfnew_io:
2297 case Hexagon::L4_ploadrht_rr:
2298 case Hexagon::L4_ploadrhf_rr:
2299 case Hexagon::L4_ploadrhtnew_rr:
2300 case Hexagon::L4_ploadrhfnew_rr:
2301 case Hexagon::L2_ploadrhtnew_pi:
2302 case Hexagon::L2_ploadrhfnew_pi:
2303 case Hexagon::L4_ploadrht_abs:
2304 case Hexagon::L4_ploadrhf_abs:
2305 case Hexagon::L4_ploadrhtnew_abs:
2306 case Hexagon::L4_ploadrhfnew_abs:
2307 case Hexagon::L2_loadrhgp:
2308 return true;
2309 default:
2310 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002311 }
2312}
2313
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002314bool HexagonInstrInfo::isSolo(const MachineInstr &MI) const {
2315 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002316 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2317}
2318
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002319bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr &MI) const {
2320 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002321 case Hexagon::STriw_pred:
2322 case Hexagon::LDriw_pred:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002323 return true;
2324 default:
2325 return false;
2326 }
2327}
2328
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002329bool HexagonInstrInfo::isTailCall(const MachineInstr &MI) const {
2330 if (!MI.isBranch())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002331 return false;
2332
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002333 for (auto &Op : MI.operands())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002334 if (Op.isGlobal() || Op.isSymbol())
2335 return true;
2336 return false;
2337}
2338
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002339// Returns true when SU has a timing class TC1.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002340bool HexagonInstrInfo::isTC1(const MachineInstr &MI) const {
2341 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002342 return is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002343}
2344
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002345bool HexagonInstrInfo::isTC2(const MachineInstr &MI) const {
2346 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002347 return is_TC2(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002348}
2349
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002350bool HexagonInstrInfo::isTC2Early(const MachineInstr &MI) const {
2351 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002352 return is_TC2early(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002353}
2354
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002355bool HexagonInstrInfo::isTC4x(const MachineInstr &MI) const {
2356 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002357 return is_TC4x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002358}
2359
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002360// Schedule this ASAP.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002361bool HexagonInstrInfo::isToBeScheduledASAP(const MachineInstr &MI1,
2362 const MachineInstr &MI2) const {
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002363 if (mayBeCurLoad(MI1)) {
2364 // if (result of SU is used in Next) return true;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002365 unsigned DstReg = MI1.getOperand(0).getReg();
2366 int N = MI2.getNumOperands();
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002367 for (int I = 0; I < N; I++)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002368 if (MI2.getOperand(I).isReg() && DstReg == MI2.getOperand(I).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002369 return true;
2370 }
2371 if (mayBeNewStore(MI2))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002372 if (MI2.getOpcode() == Hexagon::V6_vS32b_pi)
2373 if (MI1.getOperand(0).isReg() && MI2.getOperand(3).isReg() &&
2374 MI1.getOperand(0).getReg() == MI2.getOperand(3).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002375 return true;
2376 return false;
2377}
2378
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002379bool HexagonInstrInfo::isHVXVec(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002380 const uint64_t V = getType(MI);
2381 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2382}
2383
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002384// Check if the Offset is a valid auto-inc imm by Load/Store Type.
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002385bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, int Offset) const {
2386 int Size = VT.getSizeInBits() / 8;
2387 if (Offset % Size != 0)
2388 return false;
2389 int Count = Offset / Size;
2390
2391 switch (VT.getSimpleVT().SimpleTy) {
2392 // For scalars the auto-inc is s4
2393 case MVT::i8:
2394 case MVT::i16:
2395 case MVT::i32:
2396 case MVT::i64:
2397 return isInt<4>(Count);
2398 // For HVX vectors the auto-inc is s3
2399 case MVT::v64i8:
2400 case MVT::v32i16:
2401 case MVT::v16i32:
2402 case MVT::v8i64:
2403 case MVT::v128i8:
2404 case MVT::v64i16:
2405 case MVT::v32i32:
2406 case MVT::v16i64:
2407 return isInt<3>(Count);
2408 default:
2409 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002410 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002411
2412 llvm_unreachable("Not an valid type!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002413}
2414
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002415bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002416 const TargetRegisterInfo *TRI, bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002417 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002418 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002419 // inserted to calculate the final address. Due to this reason, the function
2420 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002421 // We used to assert if the offset was not properly aligned, however,
2422 // there are cases where a misaligned pointer recast can cause this
2423 // problem, and we need to allow for it. The front end warns of such
2424 // misaligns with respect to load size.
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002425 switch (Opcode) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002426 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002427 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002428 case Hexagon::PS_vstorerw_nt_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002429 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002430 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002431 case Hexagon::PS_vloadrw_nt_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002432 case Hexagon::V6_vL32b_ai:
2433 case Hexagon::V6_vS32b_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002434 case Hexagon::V6_vL32b_nt_ai:
2435 case Hexagon::V6_vS32b_nt_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002436 case Hexagon::V6_vL32Ub_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002437 case Hexagon::V6_vS32Ub_ai: {
2438 unsigned VectorSize = TRI->getSpillSize(Hexagon::HvxVRRegClass);
2439 assert(isPowerOf2_32(VectorSize));
2440 if (Offset & (VectorSize-1))
2441 return false;
2442 return isInt<4>(Offset >> Log2_32(VectorSize));
2443 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002444
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002445 case Hexagon::J2_loop0i:
2446 case Hexagon::J2_loop1i:
2447 return isUInt<10>(Offset);
Krzysztof Parzyszekbba0bf72016-07-15 15:35:52 +00002448
2449 case Hexagon::S4_storeirb_io:
2450 case Hexagon::S4_storeirbt_io:
2451 case Hexagon::S4_storeirbf_io:
2452 return isUInt<6>(Offset);
2453
2454 case Hexagon::S4_storeirh_io:
2455 case Hexagon::S4_storeirht_io:
2456 case Hexagon::S4_storeirhf_io:
2457 return isShiftedUInt<6,1>(Offset);
2458
2459 case Hexagon::S4_storeiri_io:
2460 case Hexagon::S4_storeirit_io:
2461 case Hexagon::S4_storeirif_io:
2462 return isShiftedUInt<6,2>(Offset);
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002463 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002464
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002465 if (Extend)
2466 return true;
2467
2468 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002469 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002470 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002471 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2472 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2473
Colin LeMahieu947cd702014-12-23 20:44:59 +00002474 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002475 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002476 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2477 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2478
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002479 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002480 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002481 case Hexagon::S2_storerh_io:
Krzysztof Parzyszekd10df492017-05-03 15:36:51 +00002482 case Hexagon::S2_storerf_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002483 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2484 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2485
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002486 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002487 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002488 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002489 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2490 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2491
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002492 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002493 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2494 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2495
Eugene Zelenko3b873362017-09-28 22:27:31 +00002496 case Hexagon::L4_iadd_memopw_io:
2497 case Hexagon::L4_isub_memopw_io:
2498 case Hexagon::L4_add_memopw_io:
2499 case Hexagon::L4_sub_memopw_io:
2500 case Hexagon::L4_and_memopw_io:
2501 case Hexagon::L4_or_memopw_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002502 return (0 <= Offset && Offset <= 255);
2503
Eugene Zelenko3b873362017-09-28 22:27:31 +00002504 case Hexagon::L4_iadd_memoph_io:
2505 case Hexagon::L4_isub_memoph_io:
2506 case Hexagon::L4_add_memoph_io:
2507 case Hexagon::L4_sub_memoph_io:
2508 case Hexagon::L4_and_memoph_io:
2509 case Hexagon::L4_or_memoph_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002510 return (0 <= Offset && Offset <= 127);
2511
Eugene Zelenko3b873362017-09-28 22:27:31 +00002512 case Hexagon::L4_iadd_memopb_io:
2513 case Hexagon::L4_isub_memopb_io:
2514 case Hexagon::L4_add_memopb_io:
2515 case Hexagon::L4_sub_memopb_io:
2516 case Hexagon::L4_and_memopb_io:
2517 case Hexagon::L4_or_memopb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002518 return (0 <= Offset && Offset <= 63);
2519
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002520 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002521 // any size. Later pass knows how to handle it.
2522 case Hexagon::STriw_pred:
2523 case Hexagon::LDriw_pred:
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00002524 case Hexagon::STriw_mod:
2525 case Hexagon::LDriw_mod:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002526 return true;
2527
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002528 case Hexagon::PS_fi:
2529 case Hexagon::PS_fia:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002530 case Hexagon::INLINEASM:
2531 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002532
2533 case Hexagon::L2_ploadrbt_io:
2534 case Hexagon::L2_ploadrbf_io:
2535 case Hexagon::L2_ploadrubt_io:
2536 case Hexagon::L2_ploadrubf_io:
2537 case Hexagon::S2_pstorerbt_io:
2538 case Hexagon::S2_pstorerbf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002539 return isUInt<6>(Offset);
2540
2541 case Hexagon::L2_ploadrht_io:
2542 case Hexagon::L2_ploadrhf_io:
2543 case Hexagon::L2_ploadruht_io:
2544 case Hexagon::L2_ploadruhf_io:
2545 case Hexagon::S2_pstorerht_io:
2546 case Hexagon::S2_pstorerhf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002547 return isShiftedUInt<6,1>(Offset);
2548
2549 case Hexagon::L2_ploadrit_io:
2550 case Hexagon::L2_ploadrif_io:
2551 case Hexagon::S2_pstorerit_io:
2552 case Hexagon::S2_pstorerif_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002553 return isShiftedUInt<6,2>(Offset);
2554
2555 case Hexagon::L2_ploadrdt_io:
2556 case Hexagon::L2_ploadrdf_io:
2557 case Hexagon::S2_pstorerdt_io:
2558 case Hexagon::S2_pstorerdf_io:
2559 return isShiftedUInt<6,3>(Offset);
2560 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002561
Benjamin Kramerb6684012011-12-27 11:41:05 +00002562 llvm_unreachable("No offset range is defined for this opcode. "
2563 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002564}
2565
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002566bool HexagonInstrInfo::isVecAcc(const MachineInstr &MI) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002567 return isHVXVec(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002568}
2569
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002570bool HexagonInstrInfo::isVecALU(const MachineInstr &MI) const {
2571 const uint64_t F = get(MI.getOpcode()).TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002572 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2573 return
2574 V == HexagonII::TypeCVI_VA ||
2575 V == HexagonII::TypeCVI_VA_DV;
2576}
Andrew Trickd06df962012-02-01 22:13:57 +00002577
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002578bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr &ProdMI,
2579 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002580 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2581 return true;
2582
2583 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2584 return true;
2585
2586 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002587 return true;
2588
2589 return false;
2590}
Jyotsna Verma84256432013-03-01 17:37:13 +00002591
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002592bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr &MI) const {
2593 switch (MI.getOpcode()) {
2594 // Byte
2595 case Hexagon::L2_loadrub_io:
2596 case Hexagon::L4_loadrub_ur:
2597 case Hexagon::L4_loadrub_ap:
2598 case Hexagon::L2_loadrub_pr:
2599 case Hexagon::L2_loadrub_pbr:
2600 case Hexagon::L2_loadrub_pi:
2601 case Hexagon::L2_loadrub_pci:
2602 case Hexagon::L2_loadrub_pcr:
2603 case Hexagon::L2_loadbzw2_io:
2604 case Hexagon::L4_loadbzw2_ur:
2605 case Hexagon::L4_loadbzw2_ap:
2606 case Hexagon::L2_loadbzw2_pr:
2607 case Hexagon::L2_loadbzw2_pbr:
2608 case Hexagon::L2_loadbzw2_pi:
2609 case Hexagon::L2_loadbzw2_pci:
2610 case Hexagon::L2_loadbzw2_pcr:
2611 case Hexagon::L2_loadbzw4_io:
2612 case Hexagon::L4_loadbzw4_ur:
2613 case Hexagon::L4_loadbzw4_ap:
2614 case Hexagon::L2_loadbzw4_pr:
2615 case Hexagon::L2_loadbzw4_pbr:
2616 case Hexagon::L2_loadbzw4_pi:
2617 case Hexagon::L2_loadbzw4_pci:
2618 case Hexagon::L2_loadbzw4_pcr:
2619 case Hexagon::L4_loadrub_rr:
2620 case Hexagon::L2_ploadrubt_io:
2621 case Hexagon::L2_ploadrubt_pi:
2622 case Hexagon::L2_ploadrubf_io:
2623 case Hexagon::L2_ploadrubf_pi:
2624 case Hexagon::L2_ploadrubtnew_io:
2625 case Hexagon::L2_ploadrubfnew_io:
2626 case Hexagon::L4_ploadrubt_rr:
2627 case Hexagon::L4_ploadrubf_rr:
2628 case Hexagon::L4_ploadrubtnew_rr:
2629 case Hexagon::L4_ploadrubfnew_rr:
2630 case Hexagon::L2_ploadrubtnew_pi:
2631 case Hexagon::L2_ploadrubfnew_pi:
2632 case Hexagon::L4_ploadrubt_abs:
2633 case Hexagon::L4_ploadrubf_abs:
2634 case Hexagon::L4_ploadrubtnew_abs:
2635 case Hexagon::L4_ploadrubfnew_abs:
2636 case Hexagon::L2_loadrubgp:
2637 // Half
2638 case Hexagon::L2_loadruh_io:
2639 case Hexagon::L4_loadruh_ur:
2640 case Hexagon::L4_loadruh_ap:
2641 case Hexagon::L2_loadruh_pr:
2642 case Hexagon::L2_loadruh_pbr:
2643 case Hexagon::L2_loadruh_pi:
2644 case Hexagon::L2_loadruh_pci:
2645 case Hexagon::L2_loadruh_pcr:
2646 case Hexagon::L4_loadruh_rr:
2647 case Hexagon::L2_ploadruht_io:
2648 case Hexagon::L2_ploadruht_pi:
2649 case Hexagon::L2_ploadruhf_io:
2650 case Hexagon::L2_ploadruhf_pi:
2651 case Hexagon::L2_ploadruhtnew_io:
2652 case Hexagon::L2_ploadruhfnew_io:
2653 case Hexagon::L4_ploadruht_rr:
2654 case Hexagon::L4_ploadruhf_rr:
2655 case Hexagon::L4_ploadruhtnew_rr:
2656 case Hexagon::L4_ploadruhfnew_rr:
2657 case Hexagon::L2_ploadruhtnew_pi:
2658 case Hexagon::L2_ploadruhfnew_pi:
2659 case Hexagon::L4_ploadruht_abs:
2660 case Hexagon::L4_ploadruhf_abs:
2661 case Hexagon::L4_ploadruhtnew_abs:
2662 case Hexagon::L4_ploadruhfnew_abs:
2663 case Hexagon::L2_loadruhgp:
2664 return true;
2665 default:
2666 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002667 }
2668}
2669
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002670// Add latency to instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002671bool HexagonInstrInfo::addLatencyToSchedule(const MachineInstr &MI1,
2672 const MachineInstr &MI2) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002673 if (isHVXVec(MI1) && isHVXVec(MI2))
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002674 if (!isVecUsableNextPacket(MI1, MI2))
2675 return true;
2676 return false;
2677}
2678
Brendon Cahoon254f8892016-07-29 16:44:44 +00002679/// \brief Get the base register and byte offset of a load/store instr.
2680bool HexagonInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt,
2681 unsigned &BaseReg, int64_t &Offset, const TargetRegisterInfo *TRI)
2682 const {
2683 unsigned AccessSize = 0;
2684 int OffsetVal = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002685 BaseReg = getBaseAndOffset(LdSt, OffsetVal, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00002686 Offset = OffsetVal;
2687 return BaseReg != 0;
2688}
2689
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002690/// \brief Can these instructions execute at the same time in a bundle.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002691bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr &First,
2692 const MachineInstr &Second) const {
Krzysztof Parzyszek4763c2d2017-05-03 15:33:09 +00002693 if (Second.mayStore() && First.getOpcode() == Hexagon::S2_allocframe) {
2694 const MachineOperand &Op = Second.getOperand(0);
2695 if (Op.isReg() && Op.isUse() && Op.getReg() == Hexagon::R29)
2696 return true;
2697 }
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002698 if (DisableNVSchedule)
2699 return false;
2700 if (mayBeNewStore(Second)) {
2701 // Make sure the definition of the first instruction is the value being
2702 // stored.
2703 const MachineOperand &Stored =
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002704 Second.getOperand(Second.getNumOperands() - 1);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002705 if (!Stored.isReg())
2706 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002707 for (unsigned i = 0, e = First.getNumOperands(); i < e; ++i) {
2708 const MachineOperand &Op = First.getOperand(i);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002709 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2710 return true;
2711 }
2712 }
2713 return false;
2714}
2715
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002716bool HexagonInstrInfo::doesNotReturn(const MachineInstr &CallMI) const {
2717 unsigned Opc = CallMI.getOpcode();
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002718 return Opc == Hexagon::PS_call_nr || Opc == Hexagon::PS_callr_nr;
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002719}
2720
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002721bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2722 for (auto &I : *B)
2723 if (I.isEHLabel())
2724 return true;
2725 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002726}
2727
Jyotsna Verma84256432013-03-01 17:37:13 +00002728// Returns true if an instruction can be converted into a non-extended
2729// equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002730bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002731 short NonExtOpcode;
2732 // Check if the instruction has a register form that uses register in place
2733 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002734 if (Hexagon::getRegForm(MI.getOpcode()) >= 0)
Jyotsna Verma84256432013-03-01 17:37:13 +00002735 return true;
2736
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002737 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00002738 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00002739
2740 switch (getAddrMode(MI)) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002741 case HexagonII::Absolute:
Jyotsna Verma84256432013-03-01 17:37:13 +00002742 // Load/store with absolute addressing mode can be converted into
2743 // base+offset mode.
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002744 NonExtOpcode = Hexagon::changeAddrMode_abs_io(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002745 break;
Eugene Zelenko3b873362017-09-28 22:27:31 +00002746 case HexagonII::BaseImmOffset:
Jyotsna Verma84256432013-03-01 17:37:13 +00002747 // Load/store with base+offset addressing mode can be converted into
2748 // base+register offset addressing mode. However left shift operand should
2749 // be set to 0.
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002750 NonExtOpcode = Hexagon::changeAddrMode_io_rr(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002751 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002752 case HexagonII::BaseLongOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002753 NonExtOpcode = Hexagon::changeAddrMode_ur_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002754 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00002755 default:
2756 return false;
2757 }
2758 if (NonExtOpcode < 0)
2759 return false;
2760 return true;
2761 }
2762 return false;
2763}
2764
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002765bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr &MI) const {
2766 return Hexagon::getRealHWInstr(MI.getOpcode(),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002767 Hexagon::InstrType_Pseudo) >= 0;
2768}
2769
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002770bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
2771 const {
2772 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
2773 while (I != E) {
2774 if (I->isBarrier())
2775 return true;
2776 ++I;
2777 }
2778 return false;
2779}
2780
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002781// Returns true, if a LD insn can be promoted to a cur load.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002782bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr &MI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002783 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002784 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00002785 Subtarget.hasV60TOps();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002786}
2787
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002788// Returns true, if a ST insn can be promoted to a new-value store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002789bool HexagonInstrInfo::mayBeNewStore(const MachineInstr &MI) const {
2790 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002791 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
2792}
2793
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002794bool HexagonInstrInfo::producesStall(const MachineInstr &ProdMI,
2795 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002796 // There is no stall when ProdMI is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002797 if (!isHVXVec(ProdMI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002798 return false;
2799
2800 // There is no stall when ProdMI and ConsMI are not dependent.
2801 if (!isDependent(ProdMI, ConsMI))
2802 return false;
2803
2804 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
2805 // are scheduled in consecutive packets.
2806 if (isVecUsableNextPacket(ProdMI, ConsMI))
2807 return false;
2808
2809 return true;
2810}
2811
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002812bool HexagonInstrInfo::producesStall(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002813 MachineBasicBlock::const_instr_iterator BII) const {
2814 // There is no stall when I is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002815 if (!isHVXVec(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002816 return false;
2817
2818 MachineBasicBlock::const_instr_iterator MII = BII;
2819 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
2820
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002821 if (!(*MII).isBundle()) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002822 const MachineInstr &J = *MII;
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002823 return producesStall(J, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002824 }
2825
2826 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002827 const MachineInstr &J = *MII;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002828 if (producesStall(J, MI))
2829 return true;
2830 }
2831 return false;
2832}
2833
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002834bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002835 unsigned PredReg) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00002836 for (const MachineOperand &MO : MI.operands()) {
2837 // Predicate register must be explicitly defined.
2838 if (MO.isRegMask() && MO.clobbersPhysReg(PredReg))
2839 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002840 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00002841 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002842 }
2843
2844 // Hexagon Programmer's Reference says that decbin, memw_locked, and
2845 // memd_locked cannot be used as .new as well,
2846 // but we don't seem to have these instructions defined.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002847 return MI.getOpcode() != Hexagon::A4_tlbmatch;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002848}
2849
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002850bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00002851 return Opcode == Hexagon::J2_jumpt ||
2852 Opcode == Hexagon::J2_jumptpt ||
2853 Opcode == Hexagon::J2_jumpf ||
2854 Opcode == Hexagon::J2_jumpfpt ||
2855 Opcode == Hexagon::J2_jumptnew ||
2856 Opcode == Hexagon::J2_jumpfnew ||
2857 Opcode == Hexagon::J2_jumptnewpt ||
2858 Opcode == Hexagon::J2_jumpfnewpt;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002859}
2860
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002861bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
2862 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
2863 return false;
2864 return !isPredicatedTrue(Cond[0].getImm());
2865}
2866
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002867unsigned HexagonInstrInfo::getAddrMode(const MachineInstr &MI) const {
2868 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002869 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
2870}
2871
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002872// Returns the base register in a memory access (load/store). The offset is
2873// returned in Offset and the access size is returned in AccessSize.
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00002874// If the base register has a subregister or the offset field does not contain
2875// an immediate value, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002876unsigned HexagonInstrInfo::getBaseAndOffset(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002877 int &Offset, unsigned &AccessSize) const {
2878 // Return if it is not a base+offset type instruction or a MemOp.
2879 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
2880 getAddrMode(MI) != HexagonII::BaseLongOffset &&
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002881 !isMemOp(MI) && !isPostIncrement(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002882 return 0;
2883
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00002884 AccessSize = getMemAccessSize(MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002885
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00002886 unsigned BasePos = 0, OffsetPos = 0;
2887 if (!getBaseAndOffsetPosition(MI, BasePos, OffsetPos))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002888 return 0;
2889
2890 // Post increment updates its EA after the mem access,
2891 // so we need to treat its offset as zero.
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00002892 if (isPostIncrement(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002893 Offset = 0;
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00002894 } else {
2895 const MachineOperand &OffsetOp = MI.getOperand(OffsetPos);
2896 if (!OffsetOp.isImm())
2897 return 0;
2898 Offset = OffsetOp.getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002899 }
2900
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00002901 const MachineOperand &BaseOp = MI.getOperand(BasePos);
2902 if (BaseOp.getSubReg() != 0)
2903 return 0;
2904 return BaseOp.getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002905}
2906
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002907/// Return the position of the base and offset operands for this instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002908bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002909 unsigned &BasePos, unsigned &OffsetPos) const {
2910 // Deal with memops first.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002911 if (isMemOp(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002912 BasePos = 0;
2913 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002914 } else if (MI.mayStore()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002915 BasePos = 0;
2916 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002917 } else if (MI.mayLoad()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002918 BasePos = 1;
2919 OffsetPos = 2;
2920 } else
2921 return false;
2922
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002923 if (isPredicated(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002924 BasePos++;
2925 OffsetPos++;
2926 }
2927 if (isPostIncrement(MI)) {
2928 BasePos++;
2929 OffsetPos++;
2930 }
2931
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00002932 if (!MI.getOperand(BasePos).isReg() || !MI.getOperand(OffsetPos).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002933 return false;
2934
2935 return true;
2936}
2937
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00002938// Inserts branching instructions in reverse order of their occurrence.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002939// e.g. jump_t t1 (i1)
2940// jump t2 (i2)
2941// Jumpers = {i2, i1}
2942SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
2943 MachineBasicBlock& MBB) const {
2944 SmallVector<MachineInstr*, 2> Jumpers;
2945 // If the block has no terminators, it just falls into the block after it.
2946 MachineBasicBlock::instr_iterator I = MBB.instr_end();
2947 if (I == MBB.instr_begin())
2948 return Jumpers;
2949
2950 // A basic block may looks like this:
2951 //
2952 // [ insn
2953 // EH_LABEL
2954 // insn
2955 // insn
2956 // insn
2957 // EH_LABEL
2958 // insn ]
2959 //
2960 // It has two succs but does not have a terminator
2961 // Don't know how to handle it.
2962 do {
2963 --I;
2964 if (I->isEHLabel())
2965 return Jumpers;
2966 } while (I != MBB.instr_begin());
2967
2968 I = MBB.instr_end();
2969 --I;
2970
2971 while (I->isDebugValue()) {
2972 if (I == MBB.instr_begin())
2973 return Jumpers;
2974 --I;
2975 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002976 if (!isUnpredicatedTerminator(*I))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002977 return Jumpers;
2978
2979 // Get the last instruction in the block.
2980 MachineInstr *LastInst = &*I;
2981 Jumpers.push_back(LastInst);
2982 MachineInstr *SecondLastInst = nullptr;
2983 // Find one more terminator if present.
2984 do {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002985 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002986 if (!SecondLastInst) {
2987 SecondLastInst = &*I;
2988 Jumpers.push_back(SecondLastInst);
2989 } else // This is a third branch.
2990 return Jumpers;
2991 }
2992 if (I == MBB.instr_begin())
2993 break;
2994 --I;
2995 } while (true);
2996 return Jumpers;
2997}
2998
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002999// Returns Operand Index for the constant extended instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003000unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr &MI) const {
3001 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003002 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3003}
3004
3005// See if instruction could potentially be a duplex candidate.
3006// If so, return its group. Zero otherwise.
3007HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003008 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003009 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3010
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003011 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003012 default:
3013 return HexagonII::HCG_None;
3014 //
3015 // Compound pairs.
3016 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3017 // "Rd16=#U6 ; jump #r9:2"
3018 // "Rd16=Rs16 ; jump #r9:2"
3019 //
3020 case Hexagon::C2_cmpeq:
3021 case Hexagon::C2_cmpgt:
3022 case Hexagon::C2_cmpgtu:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003023 DstReg = MI.getOperand(0).getReg();
3024 Src1Reg = MI.getOperand(1).getReg();
3025 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003026 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3027 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3028 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3029 return HexagonII::HCG_A;
3030 break;
3031 case Hexagon::C2_cmpeqi:
3032 case Hexagon::C2_cmpgti:
3033 case Hexagon::C2_cmpgtui:
3034 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003035 DstReg = MI.getOperand(0).getReg();
3036 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003037 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3038 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003039 isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3040 ((isUInt<5>(MI.getOperand(2).getImm())) ||
3041 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003042 return HexagonII::HCG_A;
3043 break;
3044 case Hexagon::A2_tfr:
3045 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003046 DstReg = MI.getOperand(0).getReg();
3047 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003048 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3049 return HexagonII::HCG_A;
3050 break;
3051 case Hexagon::A2_tfrsi:
3052 // Rd = #u6
3053 // Do not test for #u6 size since the const is getting extended
3054 // regardless and compound could be formed.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003055 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003056 if (isIntRegForSubInst(DstReg))
3057 return HexagonII::HCG_A;
3058 break;
3059 case Hexagon::S2_tstbit_i:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003060 DstReg = MI.getOperand(0).getReg();
3061 Src1Reg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003062 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3063 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003064 MI.getOperand(2).isImm() &&
3065 isIntRegForSubInst(Src1Reg) && (MI.getOperand(2).getImm() == 0))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003066 return HexagonII::HCG_A;
3067 break;
3068 // The fact that .new form is used pretty much guarantees
3069 // that predicate register will match. Nevertheless,
3070 // there could be some false positives without additional
3071 // checking.
3072 case Hexagon::J2_jumptnew:
3073 case Hexagon::J2_jumpfnew:
3074 case Hexagon::J2_jumptnewpt:
3075 case Hexagon::J2_jumpfnewpt:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003076 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003077 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3078 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3079 return HexagonII::HCG_B;
3080 break;
3081 // Transfer and jump:
3082 // Rd=#U6 ; jump #r9:2
3083 // Rd=Rs ; jump #r9:2
3084 // Do not test for jump range here.
3085 case Hexagon::J2_jump:
3086 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003087 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003088 return HexagonII::HCG_C;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003089 }
3090
3091 return HexagonII::HCG_None;
3092}
3093
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003094// Returns -1 when there is no opcode found.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003095unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr &GA,
3096 const MachineInstr &GB) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003097 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3098 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003099 if ((GA.getOpcode() != Hexagon::C2_cmpeqi) ||
3100 (GB.getOpcode() != Hexagon::J2_jumptnew))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003101 return -1;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003102 unsigned DestReg = GA.getOperand(0).getReg();
3103 if (!GB.readsRegister(DestReg))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003104 return -1;
3105 if (DestReg == Hexagon::P0)
3106 return Hexagon::J4_cmpeqi_tp0_jump_nt;
3107 if (DestReg == Hexagon::P1)
3108 return Hexagon::J4_cmpeqi_tp1_jump_nt;
3109 return -1;
3110}
3111
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003112int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3113 enum Hexagon::PredSense inPredSense;
3114 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3115 Hexagon::PredSense_true;
3116 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3117 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3118 return CondOpcode;
3119
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003120 llvm_unreachable("Unexpected predicable instruction");
3121}
3122
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003123// Return the cur value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003124int HexagonInstrInfo::getDotCurOp(const MachineInstr &MI) const {
3125 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003126 default: llvm_unreachable("Unknown .cur type");
3127 case Hexagon::V6_vL32b_pi:
3128 return Hexagon::V6_vL32b_cur_pi;
3129 case Hexagon::V6_vL32b_ai:
3130 return Hexagon::V6_vL32b_cur_ai;
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00003131 case Hexagon::V6_vL32b_nt_pi:
3132 return Hexagon::V6_vL32b_nt_cur_pi;
3133 case Hexagon::V6_vL32b_nt_ai:
3134 return Hexagon::V6_vL32b_nt_cur_ai;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003135 }
3136 return 0;
3137}
3138
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003139// Return the regular version of the .cur instruction.
3140int HexagonInstrInfo::getNonDotCurOp(const MachineInstr &MI) const {
3141 switch (MI.getOpcode()) {
3142 default: llvm_unreachable("Unknown .cur type");
3143 case Hexagon::V6_vL32b_cur_pi:
3144 return Hexagon::V6_vL32b_pi;
3145 case Hexagon::V6_vL32b_cur_ai:
3146 return Hexagon::V6_vL32b_ai;
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00003147 case Hexagon::V6_vL32b_nt_cur_pi:
3148 return Hexagon::V6_vL32b_nt_pi;
3149 case Hexagon::V6_vL32b_nt_cur_ai:
3150 return Hexagon::V6_vL32b_nt_ai;
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003151 }
3152 return 0;
3153}
3154
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003155// The diagram below shows the steps involved in the conversion of a predicated
3156// store instruction to its .new predicated new-value form.
3157//
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003158// Note: It doesn't include conditional new-value stores as they can't be
3159// converted to .new predicate.
3160//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003161// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3162// ^ ^
3163// / \ (not OK. it will cause new-value store to be
3164// / X conditional on p0.new while R2 producer is
3165// / \ on p0)
3166// / \.
3167// p.new store p.old NV store
3168// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3169// ^ ^
3170// \ /
3171// \ /
3172// \ /
3173// p.old store
3174// [if (p0)memw(R0+#0)=R2]
3175//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003176// The following set of instructions further explains the scenario where
3177// conditional new-value store becomes invalid when promoted to .new predicate
3178// form.
3179//
3180// { 1) if (p0) r0 = add(r1, r2)
3181// 2) p0 = cmp.eq(r3, #0) }
3182//
3183// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3184// the first two instructions because in instr 1, r0 is conditional on old value
3185// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3186// is not valid for new-value stores.
3187// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3188// from the "Conditional Store" list. Because a predicated new value store
3189// would NOT be promoted to a double dot new store. See diagram below:
3190// This function returns yes for those stores that are predicated but not
3191// yet promoted to predicate dot new instructions.
3192//
3193// +---------------------+
3194// /-----| if (p0) memw(..)=r0 |---------\~
3195// || +---------------------+ ||
3196// promote || /\ /\ || promote
3197// || /||\ /||\ ||
3198// \||/ demote || \||/
3199// \/ || || \/
3200// +-------------------------+ || +-------------------------+
3201// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3202// +-------------------------+ || +-------------------------+
3203// || || ||
3204// || demote \||/
3205// promote || \/ NOT possible
3206// || || /\~
3207// \||/ || /||\~
3208// \/ || ||
3209// +-----------------------------+
3210// | if (p0.new) memw(..)=r0.new |
3211// +-----------------------------+
3212// Double Dot New Store
3213//
3214// Returns the most basic instruction for the .new predicated instructions and
3215// new-value stores.
3216// For example, all of the following instructions will be converted back to the
3217// same instruction:
3218// 1) if (p0.new) memw(R0+#0) = R1.new --->
3219// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3220// 3) if (p0.new) memw(R0+#0) = R1 --->
3221//
3222// To understand the translation of instruction 1 to its original form, consider
3223// a packet with 3 instructions.
3224// { p0 = cmp.eq(R0,R1)
3225// if (p0.new) R2 = add(R3, R4)
3226// R5 = add (R3, R1)
3227// }
3228// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3229//
3230// This instruction can be part of the previous packet only if both p0 and R2
3231// are promoted to .new values. This promotion happens in steps, first
3232// predicate register is promoted to .new and in the next iteration R2 is
3233// promoted. Therefore, in case of dependence check failure (due to R5) during
3234// next iteration, it should be converted back to its most basic form.
3235
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003236// Return the new value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003237int HexagonInstrInfo::getDotNewOp(const MachineInstr &MI) const {
3238 int NVOpcode = Hexagon::getNewValueOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003239 if (NVOpcode >= 0) // Valid new-value store instruction.
3240 return NVOpcode;
3241
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003242 switch (MI.getOpcode()) {
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003243 default:
Eugene Zelenko3b873362017-09-28 22:27:31 +00003244 report_fatal_error(std::string("Unknown .new type: ") +
3245 std::to_string(MI.getOpcode()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003246 case Hexagon::S4_storerb_ur:
3247 return Hexagon::S4_storerbnew_ur;
3248
3249 case Hexagon::S2_storerb_pci:
3250 return Hexagon::S2_storerb_pci;
3251
3252 case Hexagon::S2_storeri_pci:
3253 return Hexagon::S2_storeri_pci;
3254
3255 case Hexagon::S2_storerh_pci:
3256 return Hexagon::S2_storerh_pci;
3257
3258 case Hexagon::S2_storerd_pci:
3259 return Hexagon::S2_storerd_pci;
3260
3261 case Hexagon::S2_storerf_pci:
3262 return Hexagon::S2_storerf_pci;
3263
3264 case Hexagon::V6_vS32b_ai:
3265 return Hexagon::V6_vS32b_new_ai;
3266
3267 case Hexagon::V6_vS32b_pi:
3268 return Hexagon::V6_vS32b_new_pi;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003269 }
3270 return 0;
3271}
3272
3273// Returns the opcode to use when converting MI, which is a conditional jump,
3274// into a conditional instruction which uses the .new value of the predicate.
3275// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003276// If MBPI is null, all edges will be treated as equally likely for the
3277// purposes of establishing a predication hint.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003278int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003279 const MachineBranchProbabilityInfo *MBPI) const {
3280 // We assume that block can have at most two successors.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003281 const MachineBasicBlock *Src = MI.getParent();
3282 const MachineOperand &BrTarget = MI.getOperand(1);
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003283 bool Taken = false;
3284 const BranchProbability OneHalf(1, 2);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003285
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003286 auto getEdgeProbability = [MBPI] (const MachineBasicBlock *Src,
3287 const MachineBasicBlock *Dst) {
3288 if (MBPI)
3289 return MBPI->getEdgeProbability(Src, Dst);
3290 return BranchProbability(1, Src->succ_size());
3291 };
3292
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003293 if (BrTarget.isMBB()) {
3294 const MachineBasicBlock *Dst = BrTarget.getMBB();
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003295 Taken = getEdgeProbability(Src, Dst) >= OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003296 } else {
3297 // The branch target is not a basic block (most likely a function).
3298 // Since BPI only gives probabilities for targets that are basic blocks,
3299 // try to identify another target of this branch (potentially a fall-
3300 // -through) and check the probability of that target.
3301 //
3302 // The only handled branch combinations are:
3303 // - one conditional branch,
3304 // - one conditional branch followed by one unconditional branch.
3305 // Otherwise, assume not-taken.
3306 assert(MI.isConditionalBranch());
3307 const MachineBasicBlock &B = *MI.getParent();
3308 bool SawCond = false, Bad = false;
3309 for (const MachineInstr &I : B) {
3310 if (!I.isBranch())
3311 continue;
3312 if (I.isConditionalBranch()) {
3313 SawCond = true;
3314 if (&I != &MI) {
3315 Bad = true;
3316 break;
3317 }
3318 }
3319 if (I.isUnconditionalBranch() && !SawCond) {
3320 Bad = true;
3321 break;
3322 }
3323 }
3324 if (!Bad) {
3325 MachineBasicBlock::const_instr_iterator It(MI);
3326 MachineBasicBlock::const_instr_iterator NextIt = std::next(It);
3327 if (NextIt == B.instr_end()) {
3328 // If this branch is the last, look for the fall-through block.
3329 for (const MachineBasicBlock *SB : B.successors()) {
3330 if (!B.isLayoutSuccessor(SB))
3331 continue;
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003332 Taken = getEdgeProbability(Src, SB) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003333 break;
3334 }
3335 } else {
3336 assert(NextIt->isUnconditionalBranch());
3337 // Find the first MBB operand and assume it's the target.
3338 const MachineBasicBlock *BT = nullptr;
3339 for (const MachineOperand &Op : NextIt->operands()) {
3340 if (!Op.isMBB())
3341 continue;
3342 BT = Op.getMBB();
3343 break;
3344 }
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003345 Taken = BT && getEdgeProbability(Src, BT) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003346 }
3347 } // if (!Bad)
3348 }
3349
3350 // The Taken flag should be set to something reasonable by this point.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003351
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003352 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003353 case Hexagon::J2_jumpt:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003354 return Taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003355 case Hexagon::J2_jumpf:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003356 return Taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003357
3358 default:
3359 llvm_unreachable("Unexpected jump instruction.");
3360 }
3361}
3362
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003363// Return .new predicate version for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003364int HexagonInstrInfo::getDotNewPredOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003365 const MachineBranchProbabilityInfo *MBPI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003366 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003367 // Condtional Jumps
3368 case Hexagon::J2_jumpt:
3369 case Hexagon::J2_jumpf:
3370 return getDotNewPredJumpOp(MI, MBPI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003371 }
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003372
3373 int NewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
3374 if (NewOpcode >= 0)
3375 return NewOpcode;
Krzysztof Parzyszek066e8b52017-06-02 14:07:06 +00003376 return 0;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003377}
3378
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003379int HexagonInstrInfo::getDotOldOp(const MachineInstr &MI) const {
3380 int NewOp = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003381 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3382 NewOp = Hexagon::getPredOldOpcode(NewOp);
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003383 // All Hexagon architectures have prediction bits on dot-new branches,
3384 // but only Hexagon V60+ has prediction bits on dot-old ones. Make sure
3385 // to pick the right opcode when converting back to dot-old.
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003386 if (!Subtarget.getFeatureBits()[Hexagon::ArchV60]) {
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003387 switch (NewOp) {
3388 case Hexagon::J2_jumptpt:
3389 NewOp = Hexagon::J2_jumpt;
3390 break;
3391 case Hexagon::J2_jumpfpt:
3392 NewOp = Hexagon::J2_jumpf;
3393 break;
3394 case Hexagon::J2_jumprtpt:
3395 NewOp = Hexagon::J2_jumprt;
3396 break;
3397 case Hexagon::J2_jumprfpt:
3398 NewOp = Hexagon::J2_jumprf;
3399 break;
3400 }
3401 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003402 assert(NewOp >= 0 &&
3403 "Couldn't change predicate new instruction to its old form.");
3404 }
3405
3406 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3407 NewOp = Hexagon::getNonNVStore(NewOp);
3408 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3409 }
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003410
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003411 if (Subtarget.hasV60TOps())
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003412 return NewOp;
3413
3414 // Subtargets prior to V60 didn't support 'taken' forms of predicated jumps.
3415 switch (NewOp) {
3416 case Hexagon::J2_jumpfpt:
3417 return Hexagon::J2_jumpf;
3418 case Hexagon::J2_jumptpt:
3419 return Hexagon::J2_jumpt;
3420 case Hexagon::J2_jumprfpt:
3421 return Hexagon::J2_jumprf;
3422 case Hexagon::J2_jumprtpt:
3423 return Hexagon::J2_jumprt;
3424 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003425 return NewOp;
3426}
3427
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003428// See if instruction could potentially be a duplex candidate.
3429// If so, return its group. Zero otherwise.
3430HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003431 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003432 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003433 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003434
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003435 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003436 default:
3437 return HexagonII::HSIG_None;
3438 //
3439 // Group L1:
3440 //
3441 // Rd = memw(Rs+#u4:2)
3442 // Rd = memub(Rs+#u4:0)
3443 case Hexagon::L2_loadri_io:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003444 DstReg = MI.getOperand(0).getReg();
3445 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003446 // Special case this one from Group L2.
3447 // Rd = memw(r29+#u5:2)
3448 if (isIntRegForSubInst(DstReg)) {
3449 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3450 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003451 MI.getOperand(2).isImm() &&
3452 isShiftedUInt<5,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003453 return HexagonII::HSIG_L2;
3454 // Rd = memw(Rs+#u4:2)
3455 if (isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003456 (MI.getOperand(2).isImm() &&
3457 isShiftedUInt<4,2>(MI.getOperand(2).getImm())))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003458 return HexagonII::HSIG_L1;
3459 }
3460 break;
3461 case Hexagon::L2_loadrub_io:
3462 // Rd = memub(Rs+#u4:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003463 DstReg = MI.getOperand(0).getReg();
3464 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003465 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003466 MI.getOperand(2).isImm() && isUInt<4>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003467 return HexagonII::HSIG_L1;
3468 break;
3469 //
3470 // Group L2:
3471 //
3472 // Rd = memh/memuh(Rs+#u3:1)
3473 // Rd = memb(Rs+#u3:0)
3474 // Rd = memw(r29+#u5:2) - Handled above.
3475 // Rdd = memd(r29+#u5:3)
3476 // deallocframe
3477 // [if ([!]p0[.new])] dealloc_return
3478 // [if ([!]p0[.new])] jumpr r31
3479 case Hexagon::L2_loadrh_io:
3480 case Hexagon::L2_loadruh_io:
3481 // Rd = memh/memuh(Rs+#u3:1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003482 DstReg = MI.getOperand(0).getReg();
3483 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003484 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003485 MI.getOperand(2).isImm() &&
3486 isShiftedUInt<3,1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003487 return HexagonII::HSIG_L2;
3488 break;
3489 case Hexagon::L2_loadrb_io:
3490 // Rd = memb(Rs+#u3:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003491 DstReg = MI.getOperand(0).getReg();
3492 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003493 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003494 MI.getOperand(2).isImm() &&
3495 isUInt<3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003496 return HexagonII::HSIG_L2;
3497 break;
3498 case Hexagon::L2_loadrd_io:
3499 // Rdd = memd(r29+#u5:3)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003500 DstReg = MI.getOperand(0).getReg();
3501 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003502 if (isDblRegForSubInst(DstReg, HRI) &&
3503 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3504 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003505 MI.getOperand(2).isImm() &&
3506 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003507 return HexagonII::HSIG_L2;
3508 break;
3509 // dealloc_return is not documented in Hexagon Manual, but marked
3510 // with A_SUBINSN attribute in iset_v4classic.py.
3511 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003512 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003513 case Hexagon::L4_return:
3514 case Hexagon::L2_deallocframe:
3515 return HexagonII::HSIG_L2;
3516 case Hexagon::EH_RETURN_JMPR:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003517 case Hexagon::PS_jmpret:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003518 // jumpr r31
3519 // Actual form JMPR %PC<imp-def>, %R31<imp-use>, %R0<imp-use,internal>.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003520 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003521 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3522 return HexagonII::HSIG_L2;
3523 break;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003524 case Hexagon::PS_jmprett:
3525 case Hexagon::PS_jmpretf:
3526 case Hexagon::PS_jmprettnewpt:
3527 case Hexagon::PS_jmpretfnewpt:
3528 case Hexagon::PS_jmprettnew:
3529 case Hexagon::PS_jmpretfnew:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003530 DstReg = MI.getOperand(1).getReg();
3531 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003532 // [if ([!]p0[.new])] jumpr r31
3533 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3534 (Hexagon::P0 == SrcReg)) &&
3535 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3536 return HexagonII::HSIG_L2;
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003537 break;
Eugene Zelenko3b873362017-09-28 22:27:31 +00003538 case Hexagon::L4_return_t:
3539 case Hexagon::L4_return_f:
3540 case Hexagon::L4_return_tnew_pnt:
3541 case Hexagon::L4_return_fnew_pnt:
3542 case Hexagon::L4_return_tnew_pt:
3543 case Hexagon::L4_return_fnew_pt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003544 // [if ([!]p0[.new])] dealloc_return
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003545 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003546 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3547 return HexagonII::HSIG_L2;
3548 break;
3549 //
3550 // Group S1:
3551 //
3552 // memw(Rs+#u4:2) = Rt
3553 // memb(Rs+#u4:0) = Rt
3554 case Hexagon::S2_storeri_io:
3555 // Special case this one from Group S2.
3556 // memw(r29+#u5:2) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003557 Src1Reg = MI.getOperand(0).getReg();
3558 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003559 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3560 isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003561 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3562 isShiftedUInt<5,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003563 return HexagonII::HSIG_S2;
3564 // memw(Rs+#u4:2) = Rt
3565 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003566 MI.getOperand(1).isImm() &&
3567 isShiftedUInt<4,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003568 return HexagonII::HSIG_S1;
3569 break;
3570 case Hexagon::S2_storerb_io:
3571 // memb(Rs+#u4:0) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003572 Src1Reg = MI.getOperand(0).getReg();
3573 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003574 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003575 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003576 return HexagonII::HSIG_S1;
3577 break;
3578 //
3579 // Group S2:
3580 //
3581 // memh(Rs+#u3:1) = Rt
3582 // memw(r29+#u5:2) = Rt
3583 // memd(r29+#s6:3) = Rtt
3584 // memw(Rs+#u4:2) = #U1
3585 // memb(Rs+#u4) = #U1
3586 // allocframe(#u5:3)
3587 case Hexagon::S2_storerh_io:
3588 // memh(Rs+#u3:1) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003589 Src1Reg = MI.getOperand(0).getReg();
3590 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003591 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003592 MI.getOperand(1).isImm() &&
3593 isShiftedUInt<3,1>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003594 return HexagonII::HSIG_S1;
3595 break;
3596 case Hexagon::S2_storerd_io:
3597 // memd(r29+#s6:3) = Rtt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003598 Src1Reg = MI.getOperand(0).getReg();
3599 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003600 if (isDblRegForSubInst(Src2Reg, HRI) &&
3601 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003602 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3603 isShiftedInt<6,3>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003604 return HexagonII::HSIG_S2;
3605 break;
3606 case Hexagon::S4_storeiri_io:
3607 // memw(Rs+#u4:2) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003608 Src1Reg = MI.getOperand(0).getReg();
3609 if (isIntRegForSubInst(Src1Reg) && MI.getOperand(1).isImm() &&
3610 isShiftedUInt<4,2>(MI.getOperand(1).getImm()) &&
3611 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003612 return HexagonII::HSIG_S2;
3613 break;
3614 case Hexagon::S4_storeirb_io:
3615 // memb(Rs+#u4) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003616 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekf2a4f8f2016-06-15 21:05:04 +00003617 if (isIntRegForSubInst(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003618 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()) &&
3619 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003620 return HexagonII::HSIG_S2;
3621 break;
3622 case Hexagon::S2_allocframe:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003623 if (MI.getOperand(0).isImm() &&
3624 isShiftedUInt<5,3>(MI.getOperand(0).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003625 return HexagonII::HSIG_S1;
3626 break;
3627 //
3628 // Group A:
3629 //
3630 // Rx = add(Rx,#s7)
3631 // Rd = Rs
3632 // Rd = #u6
3633 // Rd = #-1
3634 // if ([!]P0[.new]) Rd = #0
3635 // Rd = add(r29,#u6:2)
3636 // Rx = add(Rx,Rs)
3637 // P0 = cmp.eq(Rs,#u2)
3638 // Rdd = combine(#0,Rs)
3639 // Rdd = combine(Rs,#0)
3640 // Rdd = combine(#u2,#U2)
3641 // Rd = add(Rs,#1)
3642 // Rd = add(Rs,#-1)
3643 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3644 // Rd = and(Rs,#1)
3645 case Hexagon::A2_addi:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003646 DstReg = MI.getOperand(0).getReg();
3647 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003648 if (isIntRegForSubInst(DstReg)) {
3649 // Rd = add(r29,#u6:2)
3650 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003651 HRI.getStackRegister() == SrcReg && MI.getOperand(2).isImm() &&
3652 isShiftedUInt<6,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003653 return HexagonII::HSIG_A;
3654 // Rx = add(Rx,#s7)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003655 if ((DstReg == SrcReg) && MI.getOperand(2).isImm() &&
3656 isInt<7>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003657 return HexagonII::HSIG_A;
3658 // Rd = add(Rs,#1)
3659 // Rd = add(Rs,#-1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003660 if (isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3661 ((MI.getOperand(2).getImm() == 1) ||
3662 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003663 return HexagonII::HSIG_A;
3664 }
3665 break;
3666 case Hexagon::A2_add:
3667 // Rx = add(Rx,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003668 DstReg = MI.getOperand(0).getReg();
3669 Src1Reg = MI.getOperand(1).getReg();
3670 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003671 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3672 isIntRegForSubInst(Src2Reg))
3673 return HexagonII::HSIG_A;
3674 break;
3675 case Hexagon::A2_andir:
3676 // Same as zxtb.
3677 // Rd16=and(Rs16,#255)
3678 // Rd16=and(Rs16,#1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003679 DstReg = MI.getOperand(0).getReg();
3680 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003681 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003682 MI.getOperand(2).isImm() &&
3683 ((MI.getOperand(2).getImm() == 1) ||
3684 (MI.getOperand(2).getImm() == 255)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003685 return HexagonII::HSIG_A;
3686 break;
3687 case Hexagon::A2_tfr:
3688 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003689 DstReg = MI.getOperand(0).getReg();
3690 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003691 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3692 return HexagonII::HSIG_A;
3693 break;
3694 case Hexagon::A2_tfrsi:
3695 // Rd = #u6
3696 // Do not test for #u6 size since the const is getting extended
3697 // regardless and compound could be formed.
3698 // Rd = #-1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003699 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003700 if (isIntRegForSubInst(DstReg))
3701 return HexagonII::HSIG_A;
3702 break;
3703 case Hexagon::C2_cmoveit:
3704 case Hexagon::C2_cmovenewit:
3705 case Hexagon::C2_cmoveif:
3706 case Hexagon::C2_cmovenewif:
3707 // if ([!]P0[.new]) Rd = #0
3708 // Actual form:
3709 // %R16<def> = C2_cmovenewit %P0<internal>, 0, %R16<imp-use,undef>;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003710 DstReg = MI.getOperand(0).getReg();
3711 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003712 if (isIntRegForSubInst(DstReg) &&
3713 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003714 MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003715 return HexagonII::HSIG_A;
3716 break;
3717 case Hexagon::C2_cmpeqi:
3718 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003719 DstReg = MI.getOperand(0).getReg();
3720 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003721 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3722 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003723 MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003724 return HexagonII::HSIG_A;
3725 break;
3726 case Hexagon::A2_combineii:
3727 case Hexagon::A4_combineii:
3728 // Rdd = combine(#u2,#U2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003729 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003730 if (isDblRegForSubInst(DstReg, HRI) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003731 ((MI.getOperand(1).isImm() && isUInt<2>(MI.getOperand(1).getImm())) ||
3732 (MI.getOperand(1).isGlobal() &&
3733 isUInt<2>(MI.getOperand(1).getOffset()))) &&
3734 ((MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm())) ||
3735 (MI.getOperand(2).isGlobal() &&
3736 isUInt<2>(MI.getOperand(2).getOffset()))))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003737 return HexagonII::HSIG_A;
3738 break;
3739 case Hexagon::A4_combineri:
3740 // Rdd = combine(Rs,#0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003741 DstReg = MI.getOperand(0).getReg();
3742 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003743 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003744 ((MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0) ||
3745 (MI.getOperand(2).isGlobal() && MI.getOperand(2).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003746 return HexagonII::HSIG_A;
3747 break;
3748 case Hexagon::A4_combineir:
3749 // Rdd = combine(#0,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003750 DstReg = MI.getOperand(0).getReg();
3751 SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003752 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003753 ((MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) ||
3754 (MI.getOperand(1).isGlobal() && MI.getOperand(1).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003755 return HexagonII::HSIG_A;
3756 break;
3757 case Hexagon::A2_sxtb:
3758 case Hexagon::A2_sxth:
3759 case Hexagon::A2_zxtb:
3760 case Hexagon::A2_zxth:
3761 // Rd = sxth/sxtb/zxtb/zxth(Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003762 DstReg = MI.getOperand(0).getReg();
3763 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003764 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3765 return HexagonII::HSIG_A;
3766 break;
3767 }
3768
3769 return HexagonII::HSIG_None;
3770}
3771
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003772short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr &MI) const {
3773 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Real);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003774}
3775
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003776unsigned HexagonInstrInfo::getInstrTimingClassLatency(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003777 const InstrItineraryData *ItinData, const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003778 // Default to one cycle for no itinerary. However, an "empty" itinerary may
3779 // still have a MinLatency property, which getStageLatency checks.
3780 if (!ItinData)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003781 return getInstrLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003782
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003783 if (MI.isTransient())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003784 return 0;
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003785 return ItinData->getStageLatency(MI.getDesc().getSchedClass());
3786}
3787
3788/// getOperandLatency - Compute and return the use operand latency of a given
3789/// pair of def and use.
3790/// In most cases, the static scheduling itinerary was enough to determine the
3791/// operand latency. But it may not be possible for instructions with variable
3792/// number of defs / uses.
3793///
3794/// This is a raw interface to the itinerary that may be directly overriden by
3795/// a target. Use computeOperandLatency to get the best estimate of latency.
3796int HexagonInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
3797 const MachineInstr &DefMI,
3798 unsigned DefIdx,
3799 const MachineInstr &UseMI,
3800 unsigned UseIdx) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003801 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003802
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003803 // Get DefIdx and UseIdx for super registers.
3804 MachineOperand DefMO = DefMI.getOperand(DefIdx);
3805
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003806 if (HRI.isPhysicalRegister(DefMO.getReg())) {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003807 if (DefMO.isImplicit()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003808 for (MCSuperRegIterator SR(DefMO.getReg(), &HRI); SR.isValid(); ++SR) {
3809 int Idx = DefMI.findRegisterDefOperandIdx(*SR, false, false, &HRI);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003810 if (Idx != -1) {
3811 DefIdx = Idx;
3812 break;
3813 }
3814 }
3815 }
3816
3817 MachineOperand UseMO = UseMI.getOperand(UseIdx);
3818 if (UseMO.isImplicit()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003819 for (MCSuperRegIterator SR(UseMO.getReg(), &HRI); SR.isValid(); ++SR) {
3820 int Idx = UseMI.findRegisterUseOperandIdx(*SR, false, &HRI);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003821 if (Idx != -1) {
3822 UseIdx = Idx;
3823 break;
3824 }
3825 }
3826 }
3827 }
3828
3829 return TargetInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
3830 UseMI, UseIdx);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003831}
3832
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003833// inverts the predication logic.
3834// p -> NotP
3835// NotP -> P
3836bool HexagonInstrInfo::getInvertedPredSense(
3837 SmallVectorImpl<MachineOperand> &Cond) const {
3838 if (Cond.empty())
3839 return false;
3840 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
3841 Cond[0].setImm(Opc);
3842 return true;
3843}
3844
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003845unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
3846 int InvPredOpcode;
3847 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
3848 : Hexagon::getTruePredOpcode(Opc);
3849 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
3850 return InvPredOpcode;
3851
3852 llvm_unreachable("Unexpected predicated instruction");
3853}
3854
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003855// Returns the max value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003856int HexagonInstrInfo::getMaxValue(const MachineInstr &MI) const {
3857 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003858 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3859 & HexagonII::ExtentSignedMask;
3860 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3861 & HexagonII::ExtentBitsMask;
3862
3863 if (isSigned) // if value is signed
3864 return ~(-1U << (bits - 1));
3865 else
3866 return ~(-1U << bits);
3867}
3868
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003869unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr &MI) const {
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00003870 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00003871
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003872 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00003873 unsigned S = (F >> MemAccessSizePos) & MemAccesSizeMask;
3874 unsigned Size = getMemAccessSizeInBytes(MemAccessSize(S));
3875 if (Size != 0)
3876 return Size;
3877
3878 // Handle vector access sizes.
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003879 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00003880 switch (S) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00003881 case HexagonII::HVXVectorAccess:
3882 return HRI.getSpillSize(Hexagon::HvxVRRegClass);
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00003883 default:
3884 llvm_unreachable("Unexpected instruction");
3885 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003886}
3887
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003888// Returns the min value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003889int HexagonInstrInfo::getMinValue(const MachineInstr &MI) const {
3890 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003891 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3892 & HexagonII::ExtentSignedMask;
3893 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3894 & HexagonII::ExtentBitsMask;
3895
3896 if (isSigned) // if value is signed
3897 return -1U << (bits - 1);
3898 else
3899 return 0;
3900}
3901
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003902// Returns opcode of the non-extended equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003903short HexagonInstrInfo::getNonExtOpcode(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00003904 // Check if the instruction has a register form that uses register in place
3905 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003906 short NonExtOpcode = Hexagon::getRegForm(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00003907 if (NonExtOpcode >= 0)
3908 return NonExtOpcode;
3909
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003910 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00003911 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00003912 switch (getAddrMode(MI)) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00003913 case HexagonII::Absolute:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00003914 return Hexagon::changeAddrMode_abs_io(MI.getOpcode());
Eugene Zelenko3b873362017-09-28 22:27:31 +00003915 case HexagonII::BaseImmOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00003916 return Hexagon::changeAddrMode_io_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003917 case HexagonII::BaseLongOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00003918 return Hexagon::changeAddrMode_ur_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003919
Jyotsna Verma84256432013-03-01 17:37:13 +00003920 default:
3921 return -1;
3922 }
3923 }
3924 return -1;
3925}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00003926
Ahmed Bougachac88bf542015-06-11 19:30:37 +00003927bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003928 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00003929 if (Cond.empty())
3930 return false;
3931 assert(Cond.size() == 2);
3932 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003933 DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
3934 return false;
Brendon Cahoondf43e682015-05-08 16:16:29 +00003935 }
3936 PredReg = Cond[1].getReg();
3937 PredRegPos = 1;
3938 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
3939 PredRegFlags = 0;
3940 if (Cond[1].isImplicit())
3941 PredRegFlags = RegState::Implicit;
3942 if (Cond[1].isUndef())
3943 PredRegFlags |= RegState::Undef;
3944 return true;
3945}
3946
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003947short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr &MI) const {
3948 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Pseudo);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003949}
3950
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003951short HexagonInstrInfo::getRegForm(const MachineInstr &MI) const {
3952 return Hexagon::getRegForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003953}
3954
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003955// Return the number of bytes required to encode the instruction.
3956// Hexagon instructions are fixed length, 4 bytes, unless they
3957// use a constant extender, which requires another 4 bytes.
3958// For debug instructions and prolog labels, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003959unsigned HexagonInstrInfo::getSize(const MachineInstr &MI) const {
3960 if (MI.isDebugValue() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003961 return 0;
3962
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003963 unsigned Size = MI.getDesc().getSize();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003964 if (!Size)
3965 // Assume the default insn size in case it cannot be determined
3966 // for whatever reason.
3967 Size = HEXAGON_INSTR_SIZE;
3968
3969 if (isConstExtended(MI) || isExtended(MI))
3970 Size += HEXAGON_INSTR_SIZE;
3971
3972 // Try and compute number of instructions in asm.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003973 if (BranchRelaxAsmLarge && MI.getOpcode() == Hexagon::INLINEASM) {
3974 const MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003975 const MachineFunction *MF = MBB.getParent();
3976 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
3977
3978 // Count the number of register definitions to find the asm string.
3979 unsigned NumDefs = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003980 for (; MI.getOperand(NumDefs).isReg() && MI.getOperand(NumDefs).isDef();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003981 ++NumDefs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003982 assert(NumDefs != MI.getNumOperands()-2 && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003983
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003984 assert(MI.getOperand(NumDefs).isSymbol() && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003985 // Disassemble the AsmStr and approximate number of instructions.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003986 const char *AsmStr = MI.getOperand(NumDefs).getSymbolName();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003987 Size = getInlineAsmLength(AsmStr, *MAI);
3988 }
3989
3990 return Size;
3991}
3992
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003993uint64_t HexagonInstrInfo::getType(const MachineInstr &MI) const {
3994 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003995 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
3996}
3997
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003998unsigned HexagonInstrInfo::getUnits(const MachineInstr &MI) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003999 const InstrItineraryData &II = *Subtarget.getInstrItineraryData();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004000 const InstrStage &IS = *II.beginStage(MI.getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004001
4002 return IS.getUnits();
4003}
4004
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004005// Calculate size of the basic block without debug instructions.
4006unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4007 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4008}
4009
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004010unsigned HexagonInstrInfo::nonDbgBundleSize(
4011 MachineBasicBlock::const_iterator BundleHead) const {
4012 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004013 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004014 // Skip the bundle header.
Matthias Braunc8440dd2016-10-25 02:55:17 +00004015 return nonDbgMICount(++MII, getBundleEnd(BundleHead.getInstrIterator()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004016}
4017
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004018/// immediateExtend - Changes the instruction in place to one using an immediate
4019/// extender.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004020void HexagonInstrInfo::immediateExtend(MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004021 assert((isExtendable(MI)||isConstExtended(MI)) &&
4022 "Instruction must be extendable");
4023 // Find which operand is extendable.
4024 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004025 MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004026 // This needs to be something we understand.
4027 assert((MO.isMBB() || MO.isImm()) &&
4028 "Branch with unknown extendable field type");
4029 // Mark given operand as extended.
4030 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4031}
4032
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004033bool HexagonInstrInfo::invertAndChangeJumpTarget(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004034 MachineInstr &MI, MachineBasicBlock *NewTarget) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004035 DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to BB#"
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004036 << NewTarget->getNumber(); MI.dump(););
4037 assert(MI.isBranch());
4038 unsigned NewOpcode = getInvertedPredicatedOpcode(MI.getOpcode());
4039 int TargetPos = MI.getNumOperands() - 1;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004040 // In general branch target is the last operand,
4041 // but some implicit defs added at the end might change it.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004042 while ((TargetPos > -1) && !MI.getOperand(TargetPos).isMBB())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004043 --TargetPos;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004044 assert((TargetPos >= 0) && MI.getOperand(TargetPos).isMBB());
4045 MI.getOperand(TargetPos).setMBB(NewTarget);
4046 if (EnableBranchPrediction && isPredicatedNew(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004047 NewOpcode = reversePrediction(NewOpcode);
4048 }
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004049 MI.setDesc(get(NewOpcode));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004050 return true;
4051}
4052
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004053void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4054 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4055 MachineFunction::iterator A = MF.begin();
4056 MachineBasicBlock &B = *A;
4057 MachineBasicBlock::iterator I = B.begin();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004058 DebugLoc DL = I->getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004059 MachineInstr *NewMI;
4060
4061 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4062 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004063 NewMI = BuildMI(B, I, DL, get(insn));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004064 DEBUG(dbgs() << "\n" << getName(NewMI->getOpcode()) <<
4065 " Class: " << NewMI->getDesc().getSchedClass());
4066 NewMI->eraseFromParent();
4067 }
4068 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4069}
4070
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004071// inverts the predication logic.
4072// p -> NotP
4073// NotP -> P
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004074bool HexagonInstrInfo::reversePredSense(MachineInstr &MI) const {
4075 DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI.dump());
4076 MI.setDesc(get(getInvertedPredicatedOpcode(MI.getOpcode())));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004077 return true;
4078}
4079
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004080// Reverse the branch prediction.
4081unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4082 int PredRevOpcode = -1;
4083 if (isPredictedTaken(Opcode))
4084 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4085 else
4086 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4087 assert(PredRevOpcode > 0);
4088 return PredRevOpcode;
4089}
4090
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004091// TODO: Add more rigorous validation.
4092bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4093 const {
4094 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4095}
4096
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004097// Addressing mode relations.
4098short HexagonInstrInfo::changeAddrMode_abs_io(short Opc) const {
4099 return Opc >= 0 ? Hexagon::changeAddrMode_abs_io(Opc) : Opc;
4100}
4101
4102short HexagonInstrInfo::changeAddrMode_io_abs(short Opc) const {
4103 return Opc >= 0 ? Hexagon::changeAddrMode_io_abs(Opc) : Opc;
4104}
4105
4106short HexagonInstrInfo::changeAddrMode_io_rr(short Opc) const {
4107 return Opc >= 0 ? Hexagon::changeAddrMode_io_rr(Opc) : Opc;
4108}
4109
4110short HexagonInstrInfo::changeAddrMode_rr_io(short Opc) const {
4111 return Opc >= 0 ? Hexagon::changeAddrMode_rr_io(Opc) : Opc;
4112}
4113
4114short HexagonInstrInfo::changeAddrMode_rr_ur(short Opc) const {
4115 return Opc >= 0 ? Hexagon::changeAddrMode_rr_ur(Opc) : Opc;
4116}
4117
4118short HexagonInstrInfo::changeAddrMode_ur_rr(short Opc) const {
4119 return Opc >= 0 ? Hexagon::changeAddrMode_ur_rr(Opc) : Opc;
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004120}