blob: ef9107eaa4446b744d0afee4931f1308dc94521f [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMBaseInfo.h"
13#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000015#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000016#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000017#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000018#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000019#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000021#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000023#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000024#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000028#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000029#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCParser/MCAsmLexer.h"
31#include "llvm/MC/MCParser/MCAsmParser.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000032#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
34#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000035#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/MC/MCStreamer.h"
37#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000038#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000039#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Renato Golinf5f373f2015-05-08 21:04:27 +000042#include "llvm/Support/TargetParser.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000043#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000044#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000045#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
48#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000167 bool inITBlock() { return ITState.CurPosition != ~0U; }
168 bool lastInITBlock() {
169 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
170 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000171 void forwardITPosition() {
172 if (!inITBlock()) return;
173 // Move to the next instruction in the IT block, if there is one. If not,
174 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000175 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000176 if (++ITState.CurPosition == 5 - TZ)
177 ITState.CurPosition = ~0U; // Done with the IT block after this.
178 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000179
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000181 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000184 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000185 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 }
187 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000188 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000189 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000192 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000193 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000194 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000195 unsigned ListNo);
196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000198 bool tryParseRegisterWithWriteBack(OperandVector &);
199 int tryParseShiftRegister(OperandVector &);
200 bool parseRegisterList(OperandVector &);
201 bool parseMemory(OperandVector &);
202 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
205 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000206 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000208 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveThumbFunc(SMLoc L);
210 bool parseDirectiveCode(SMLoc L);
211 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000212 bool parseDirectiveReq(StringRef Name, SMLoc L);
213 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000214 bool parseDirectiveArch(SMLoc L);
215 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000216 bool parseDirectiveCPU(SMLoc L);
217 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000218 bool parseDirectiveFnStart(SMLoc L);
219 bool parseDirectiveFnEnd(SMLoc L);
220 bool parseDirectiveCantUnwind(SMLoc L);
221 bool parseDirectivePersonality(SMLoc L);
222 bool parseDirectiveHandlerData(SMLoc L);
223 bool parseDirectiveSetFP(SMLoc L);
224 bool parseDirectivePad(SMLoc L);
225 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000226 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000227 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000228 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000229 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000230 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000231 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000232 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000233 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000234 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000235 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000236 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000238 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000239 bool &CarrySetting, unsigned &ProcessorIMod,
240 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000241 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
242 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000243 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000244
Scott Douglass8c7803f2015-07-09 14:13:34 +0000245 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
246 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000247 bool isThumb() const {
248 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000249 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000250 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000251 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000252 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000253 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000254 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000255 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000256 }
Tim Northovera2292d02013-06-10 23:20:58 +0000257 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000258 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000259 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000260 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000261 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000262 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000263 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000264 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000265 }
James Molloy21efa7d2011-09-28 14:21:38 +0000266 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000267 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000268 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000269 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000270 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000271 }
Tim Northovera2292d02013-06-10 23:20:58 +0000272 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000273 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000274 }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000275 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000276 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000277 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000278 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000279 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000280 }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000281 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000282 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000283 }
Tim Northovera2292d02013-06-10 23:20:58 +0000284
Evan Cheng284b4672011-07-08 22:36:29 +0000285 void SwitchMode() {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000286 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000287 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000288 }
James Molloy21efa7d2011-09-28 14:21:38 +0000289 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000290 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000291 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000292
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000293 /// @name Auto-generated Match Functions
294 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000295
Chris Lattner3e4582a2010-09-06 19:11:01 +0000296#define GET_ASSEMBLER_HEADER
297#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000298
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000299 /// }
300
David Blaikie960ea3f2014-06-08 16:18:35 +0000301 OperandMatchResultTy parseITCondCode(OperandVector &);
302 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
303 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
304 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
305 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
306 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
307 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
308 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000309 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000310 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
311 int High);
312 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000313 return parsePKHImm(O, "lsl", 0, 31);
314 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000315 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000316 return parsePKHImm(O, "asr", 1, 32);
317 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000318 OperandMatchResultTy parseSetEndImm(OperandVector &);
319 OperandMatchResultTy parseShifterImm(OperandVector &);
320 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000321 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000322 OperandMatchResultTy parseBitfield(OperandVector &);
323 OperandMatchResultTy parsePostIdxReg(OperandVector &);
324 OperandMatchResultTy parseAM3Offset(OperandVector &);
325 OperandMatchResultTy parseFPImm(OperandVector &);
326 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000327 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
328 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000329
330 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000331 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
332 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000333
David Blaikie960ea3f2014-06-08 16:18:35 +0000334 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000335 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000336 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
337 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
338
Kevin Enderbyccab3172009-09-15 00:27:25 +0000339public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000340 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000341 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000342 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000343 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000344 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000345 Match_RequiresV8,
Jim Grosbach087affe2012-06-22 23:56:48 +0000346#define GET_OPERAND_DIAGNOSTIC_TYPES
347#include "ARMGenAsmMatcher.inc"
348
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000349 };
350
David Blaikie9f380a32015-03-16 18:06:57 +0000351 ARMAsmParser(MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000352 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000353 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000354 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000355
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000356 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000357 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000358
Evan Cheng4d1ca962011-07-08 01:53:10 +0000359 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000360 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000361
362 // Not in an ITBlock to start with.
363 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000364
365 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000366 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000367
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000368 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000369 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000370 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
371 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000372 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000373
David Blaikie960ea3f2014-06-08 16:18:35 +0000374 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000375 unsigned Kind) override;
376 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000377
Chad Rosier49963552012-10-13 00:26:04 +0000378 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000379 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000380 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000381 bool MatchingInlineAsm) override;
382 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000383};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000384} // end anonymous namespace
385
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000386namespace {
387
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000388/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000389/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000390class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000391 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000392 k_CondCode,
393 k_CCOut,
394 k_ITCondMask,
395 k_CoprocNum,
396 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000397 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000398 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000399 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000400 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000401 k_Memory,
402 k_PostIndexRegister,
403 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000404 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000405 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000406 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000407 k_Register,
408 k_RegisterList,
409 k_DPRRegisterList,
410 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000411 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000412 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000413 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000414 k_ShiftedRegister,
415 k_ShiftedImmediate,
416 k_ShifterImmediate,
417 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000418 k_ModifiedImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000419 k_BitfieldDescriptor,
420 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000421 } Kind;
422
Kevin Enderby488f20b2014-04-10 20:18:58 +0000423 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000424 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000425
Eric Christopher8996c5d2013-03-15 00:42:55 +0000426 struct CCOp {
427 ARMCC::CondCodes Val;
428 };
429
430 struct CopOp {
431 unsigned Val;
432 };
433
434 struct CoprocOptionOp {
435 unsigned Val;
436 };
437
438 struct ITMaskOp {
439 unsigned Mask:4;
440 };
441
442 struct MBOptOp {
443 ARM_MB::MemBOpt Val;
444 };
445
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000446 struct ISBOptOp {
447 ARM_ISB::InstSyncBOpt Val;
448 };
449
Eric Christopher8996c5d2013-03-15 00:42:55 +0000450 struct IFlagsOp {
451 ARM_PROC::IFlags Val;
452 };
453
454 struct MMaskOp {
455 unsigned Val;
456 };
457
Tim Northoveree843ef2014-08-15 10:47:12 +0000458 struct BankedRegOp {
459 unsigned Val;
460 };
461
Eric Christopher8996c5d2013-03-15 00:42:55 +0000462 struct TokOp {
463 const char *Data;
464 unsigned Length;
465 };
466
467 struct RegOp {
468 unsigned RegNum;
469 };
470
471 // A vector register list is a sequential list of 1 to 4 registers.
472 struct VectorListOp {
473 unsigned RegNum;
474 unsigned Count;
475 unsigned LaneIndex;
476 bool isDoubleSpaced;
477 };
478
479 struct VectorIndexOp {
480 unsigned Val;
481 };
482
483 struct ImmOp {
484 const MCExpr *Val;
485 };
486
487 /// Combined record for all forms of ARM address expressions.
488 struct MemoryOp {
489 unsigned BaseRegNum;
490 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
491 // was specified.
492 const MCConstantExpr *OffsetImm; // Offset immediate value
493 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
494 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
495 unsigned ShiftImm; // shift for OffsetReg.
496 unsigned Alignment; // 0 = no alignment specified
497 // n = alignment in bytes (2, 4, 8, 16, or 32)
498 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
499 };
500
501 struct PostIdxRegOp {
502 unsigned RegNum;
503 bool isAdd;
504 ARM_AM::ShiftOpc ShiftTy;
505 unsigned ShiftImm;
506 };
507
508 struct ShifterImmOp {
509 bool isASR;
510 unsigned Imm;
511 };
512
513 struct RegShiftedRegOp {
514 ARM_AM::ShiftOpc ShiftTy;
515 unsigned SrcReg;
516 unsigned ShiftReg;
517 unsigned ShiftImm;
518 };
519
520 struct RegShiftedImmOp {
521 ARM_AM::ShiftOpc ShiftTy;
522 unsigned SrcReg;
523 unsigned ShiftImm;
524 };
525
526 struct RotImmOp {
527 unsigned Imm;
528 };
529
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000530 struct ModImmOp {
531 unsigned Bits;
532 unsigned Rot;
533 };
534
Eric Christopher8996c5d2013-03-15 00:42:55 +0000535 struct BitfieldOp {
536 unsigned LSB;
537 unsigned Width;
538 };
539
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000540 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000541 struct CCOp CC;
542 struct CopOp Cop;
543 struct CoprocOptionOp CoprocOption;
544 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000545 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000546 struct ITMaskOp ITMask;
547 struct IFlagsOp IFlags;
548 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000549 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000550 struct TokOp Tok;
551 struct RegOp Reg;
552 struct VectorListOp VectorList;
553 struct VectorIndexOp VectorIndex;
554 struct ImmOp Imm;
555 struct MemoryOp Memory;
556 struct PostIdxRegOp PostIdxReg;
557 struct ShifterImmOp ShifterImm;
558 struct RegShiftedRegOp RegShiftedReg;
559 struct RegShiftedImmOp RegShiftedImm;
560 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000561 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000562 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000563 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000564
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000565public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000566 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000567
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000568 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000569 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000570 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000571 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000572 /// getLocRange - Get the range between the first and last token of this
573 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000574 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
575
Kevin Enderby488f20b2014-04-10 20:18:58 +0000576 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
577 SMLoc getAlignmentLoc() const {
578 assert(Kind == k_Memory && "Invalid access!");
579 return AlignmentLoc;
580 }
581
Daniel Dunbard8042b72010-08-11 06:36:53 +0000582 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000583 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000584 return CC.Val;
585 }
586
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000587 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000588 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000589 return Cop.Val;
590 }
591
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000592 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000593 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000594 return StringRef(Tok.Data, Tok.Length);
595 }
596
Craig Topperca7e3e52014-03-10 03:19:03 +0000597 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000598 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000599 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000600 }
601
Bill Wendlingbed94652010-11-09 23:28:44 +0000602 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000603 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
604 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000605 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000606 }
607
Kevin Enderbyf5079942009-10-13 22:19:02 +0000608 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000609 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000610 return Imm.Val;
611 }
612
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000613 unsigned getVectorIndex() const {
614 assert(Kind == k_VectorIndex && "Invalid access!");
615 return VectorIndex.Val;
616 }
617
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000618 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000619 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000620 return MBOpt.Val;
621 }
622
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000623 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
624 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
625 return ISBOpt.Val;
626 }
627
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000628 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000629 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000630 return IFlags.Val;
631 }
632
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000633 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000634 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000635 return MMask.Val;
636 }
637
Tim Northoveree843ef2014-08-15 10:47:12 +0000638 unsigned getBankedReg() const {
639 assert(Kind == k_BankedReg && "Invalid access!");
640 return BankedReg.Val;
641 }
642
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000643 bool isCoprocNum() const { return Kind == k_CoprocNum; }
644 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000645 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000646 bool isCondCode() const { return Kind == k_CondCode; }
647 bool isCCOut() const { return Kind == k_CCOut; }
648 bool isITMask() const { return Kind == k_ITCondMask; }
649 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000650 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000651 // checks whether this operand is an unsigned offset which fits is a field
652 // of specified width and scaled by a specific number of bits
653 template<unsigned width, unsigned scale>
654 bool isUnsignedOffset() const {
655 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000656 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000657 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
658 int64_t Val = CE->getValue();
659 int64_t Align = 1LL << scale;
660 int64_t Max = Align * ((1LL << width) - 1);
661 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
662 }
663 return false;
664 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000665 // checks whether this operand is an signed offset which fits is a field
666 // of specified width and scaled by a specific number of bits
667 template<unsigned width, unsigned scale>
668 bool isSignedOffset() const {
669 if (!isImm()) return false;
670 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
671 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
672 int64_t Val = CE->getValue();
673 int64_t Align = 1LL << scale;
674 int64_t Max = Align * ((1LL << (width-1)) - 1);
675 int64_t Min = -Align * (1LL << (width-1));
676 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
677 }
678 return false;
679 }
680
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000681 // checks whether this operand is a memory operand computed as an offset
682 // applied to PC. the offset may have 8 bits of magnitude and is represented
683 // with two bits of shift. textually it may be either [pc, #imm], #imm or
684 // relocable expression...
685 bool isThumbMemPC() const {
686 int64_t Val = 0;
687 if (isImm()) {
688 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
689 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
690 if (!CE) return false;
691 Val = CE->getValue();
692 }
693 else if (isMem()) {
694 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
695 if(Memory.BaseRegNum != ARM::PC) return false;
696 Val = Memory.OffsetImm->getValue();
697 }
698 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000699 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000700 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000701 bool isFPImm() const {
702 if (!isImm()) return false;
703 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
704 if (!CE) return false;
705 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
706 return Val != -1;
707 }
Jim Grosbachea231912011-12-22 22:19:05 +0000708 bool isFBits16() const {
709 if (!isImm()) return false;
710 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
711 if (!CE) return false;
712 int64_t Value = CE->getValue();
713 return Value >= 0 && Value <= 16;
714 }
715 bool isFBits32() const {
716 if (!isImm()) return false;
717 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
718 if (!CE) return false;
719 int64_t Value = CE->getValue();
720 return Value >= 1 && Value <= 32;
721 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000722 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000723 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000724 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
725 if (!CE) return false;
726 int64_t Value = CE->getValue();
727 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
728 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000729 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000730 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000731 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
732 if (!CE) return false;
733 int64_t Value = CE->getValue();
734 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
735 }
736 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000737 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000738 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
739 if (!CE) return false;
740 int64_t Value = CE->getValue();
741 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
742 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000743 bool isImm0_508s4Neg() const {
744 if (!isImm()) return false;
745 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
746 if (!CE) return false;
747 int64_t Value = -CE->getValue();
748 // explicitly exclude zero. we want that to use the normal 0_508 version.
749 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
750 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000751 bool isImm0_239() const {
752 if (!isImm()) return false;
753 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
754 if (!CE) return false;
755 int64_t Value = CE->getValue();
756 return Value >= 0 && Value < 240;
757 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000758 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000759 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000760 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
761 if (!CE) return false;
762 int64_t Value = CE->getValue();
763 return Value >= 0 && Value < 256;
764 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000765 bool isImm0_4095() const {
766 if (!isImm()) return false;
767 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
768 if (!CE) return false;
769 int64_t Value = CE->getValue();
770 return Value >= 0 && Value < 4096;
771 }
772 bool isImm0_4095Neg() const {
773 if (!isImm()) return false;
774 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
775 if (!CE) return false;
776 int64_t Value = -CE->getValue();
777 return Value > 0 && Value < 4096;
778 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000779 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000780 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000781 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
782 if (!CE) return false;
783 int64_t Value = CE->getValue();
784 return Value >= 0 && Value < 2;
785 }
786 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000787 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000788 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
789 if (!CE) return false;
790 int64_t Value = CE->getValue();
791 return Value >= 0 && Value < 4;
792 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000793 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000794 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000795 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
796 if (!CE) return false;
797 int64_t Value = CE->getValue();
798 return Value >= 0 && Value < 8;
799 }
800 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000801 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000802 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
803 if (!CE) return false;
804 int64_t Value = CE->getValue();
805 return Value >= 0 && Value < 16;
806 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000807 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000808 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
810 if (!CE) return false;
811 int64_t Value = CE->getValue();
812 return Value >= 0 && Value < 32;
813 }
Jim Grosbach00326402011-12-08 01:30:04 +0000814 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000815 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
817 if (!CE) return false;
818 int64_t Value = CE->getValue();
819 return Value >= 0 && Value < 64;
820 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000821 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000822 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000823 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
824 if (!CE) return false;
825 int64_t Value = CE->getValue();
826 return Value == 8;
827 }
828 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000829 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000830 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
831 if (!CE) return false;
832 int64_t Value = CE->getValue();
833 return Value == 16;
834 }
835 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000836 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000837 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
838 if (!CE) return false;
839 int64_t Value = CE->getValue();
840 return Value == 32;
841 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000842 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000843 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000844 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
845 if (!CE) return false;
846 int64_t Value = CE->getValue();
847 return Value > 0 && Value <= 8;
848 }
849 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000850 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000851 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
852 if (!CE) return false;
853 int64_t Value = CE->getValue();
854 return Value > 0 && Value <= 16;
855 }
856 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000857 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
859 if (!CE) return false;
860 int64_t Value = CE->getValue();
861 return Value > 0 && Value <= 32;
862 }
863 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000864 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
866 if (!CE) return false;
867 int64_t Value = CE->getValue();
868 return Value > 0 && Value <= 64;
869 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000870 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000871 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000872 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
873 if (!CE) return false;
874 int64_t Value = CE->getValue();
875 return Value > 0 && Value < 8;
876 }
877 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000878 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
880 if (!CE) return false;
881 int64_t Value = CE->getValue();
882 return Value > 0 && Value < 16;
883 }
884 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000885 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000886 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
887 if (!CE) return false;
888 int64_t Value = CE->getValue();
889 return Value > 0 && Value < 32;
890 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000891 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000892 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000893 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
894 if (!CE) return false;
895 int64_t Value = CE->getValue();
896 return Value > 0 && Value < 17;
897 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000898 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000899 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
901 if (!CE) return false;
902 int64_t Value = CE->getValue();
903 return Value > 0 && Value < 33;
904 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000905 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000906 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
908 if (!CE) return false;
909 int64_t Value = CE->getValue();
910 return Value >= 0 && Value < 33;
911 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000912 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000913 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
915 if (!CE) return false;
916 int64_t Value = CE->getValue();
917 return Value >= 0 && Value < 65536;
918 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000919 bool isImm256_65535Expr() const {
920 if (!isImm()) return false;
921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
922 // If it's not a constant expression, it'll generate a fixup and be
923 // handled later.
924 if (!CE) return true;
925 int64_t Value = CE->getValue();
926 return Value >= 256 && Value < 65536;
927 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000928 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000929 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000930 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
931 // If it's not a constant expression, it'll generate a fixup and be
932 // handled later.
933 if (!CE) return true;
934 int64_t Value = CE->getValue();
935 return Value >= 0 && Value < 65536;
936 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000937 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000938 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
940 if (!CE) return false;
941 int64_t Value = CE->getValue();
942 return Value >= 0 && Value <= 0xffffff;
943 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000944 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000945 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000946 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
947 if (!CE) return false;
948 int64_t Value = CE->getValue();
949 return Value > 0 && Value < 33;
950 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000951 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000952 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
954 if (!CE) return false;
955 int64_t Value = CE->getValue();
956 return Value >= 0 && Value < 32;
957 }
958 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000959 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000960 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
961 if (!CE) return false;
962 int64_t Value = CE->getValue();
963 return Value > 0 && Value <= 32;
964 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000965 bool isAdrLabel() const {
966 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000967 // reference needing a fixup.
968 if (isImm() && !isa<MCConstantExpr>(getImm()))
969 return true;
970
971 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000972 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +0000973 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
974 if (!CE) return false;
975 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000976 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +0000977 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +0000978 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000979 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000980 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000981 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
982 if (!CE) return false;
983 int64_t Value = CE->getValue();
984 return ARM_AM::getT2SOImmVal(Value) != -1;
985 }
Jim Grosbachb009a872011-10-28 22:36:30 +0000986 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000987 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +0000988 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
989 if (!CE) return false;
990 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +0000991 return ARM_AM::getT2SOImmVal(Value) == -1 &&
992 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +0000993 }
Jim Grosbach30506252011-12-08 00:31:07 +0000994 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000995 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +0000996 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
997 if (!CE) return false;
998 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +0000999 // Only use this when not representable as a plain so_imm.
1000 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1001 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001002 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001003 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001004 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001005 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1006 if (!CE) return false;
1007 int64_t Value = CE->getValue();
1008 return Value == 1 || Value == 0;
1009 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001010 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001011 bool isRegList() const { return Kind == k_RegisterList; }
1012 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1013 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001014 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001015 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001016 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001017 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001018 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1019 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1020 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1021 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001022 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1023 bool isModImmNot() const {
1024 if (!isImm()) return false;
1025 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1026 if (!CE) return false;
1027 int64_t Value = CE->getValue();
1028 return ARM_AM::getSOImmVal(~Value) != -1;
1029 }
1030 bool isModImmNeg() const {
1031 if (!isImm()) return false;
1032 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1033 if (!CE) return false;
1034 int64_t Value = CE->getValue();
1035 return ARM_AM::getSOImmVal(Value) == -1 &&
1036 ARM_AM::getSOImmVal(-Value) != -1;
1037 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001038 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1039 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001040 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001041 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001042 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001043 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001044 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001045 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001046 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001047 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001048 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001049 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001050 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001051 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001052 return false;
1053 // Base register must be PC.
1054 if (Memory.BaseRegNum != ARM::PC)
1055 return false;
1056 // Immediate offset in range [-4095, 4095].
1057 if (!Memory.OffsetImm) return true;
1058 int64_t Val = Memory.OffsetImm->getValue();
1059 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1060 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001061 bool isAlignedMemory() const {
1062 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001063 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001064 bool isAlignedMemoryNone() const {
1065 return isMemNoOffset(false, 0);
1066 }
1067 bool isDupAlignedMemoryNone() const {
1068 return isMemNoOffset(false, 0);
1069 }
1070 bool isAlignedMemory16() const {
1071 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1072 return true;
1073 return isMemNoOffset(false, 0);
1074 }
1075 bool isDupAlignedMemory16() const {
1076 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1077 return true;
1078 return isMemNoOffset(false, 0);
1079 }
1080 bool isAlignedMemory32() const {
1081 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1082 return true;
1083 return isMemNoOffset(false, 0);
1084 }
1085 bool isDupAlignedMemory32() const {
1086 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1087 return true;
1088 return isMemNoOffset(false, 0);
1089 }
1090 bool isAlignedMemory64() const {
1091 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1092 return true;
1093 return isMemNoOffset(false, 0);
1094 }
1095 bool isDupAlignedMemory64() const {
1096 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1097 return true;
1098 return isMemNoOffset(false, 0);
1099 }
1100 bool isAlignedMemory64or128() const {
1101 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1102 return true;
1103 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1104 return true;
1105 return isMemNoOffset(false, 0);
1106 }
1107 bool isDupAlignedMemory64or128() const {
1108 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1109 return true;
1110 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1111 return true;
1112 return isMemNoOffset(false, 0);
1113 }
1114 bool isAlignedMemory64or128or256() const {
1115 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1116 return true;
1117 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1118 return true;
1119 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1120 return true;
1121 return isMemNoOffset(false, 0);
1122 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001123 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001124 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001125 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001126 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001127 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001128 if (!Memory.OffsetImm) return true;
1129 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001130 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001131 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001132 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001133 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001134 // Immediate offset in range [-4095, 4095].
1135 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1136 if (!CE) return false;
1137 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001138 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001139 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001140 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001141 // If we have an immediate that's not a constant, treat it as a label
1142 // reference needing a fixup. If it is a constant, it's something else
1143 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001144 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001145 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001146 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001147 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001148 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001149 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001150 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001151 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001152 if (!Memory.OffsetImm) return true;
1153 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001154 // The #-0 offset is encoded as INT32_MIN, and we have to check
1155 // for this too.
1156 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001157 }
1158 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001159 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001160 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001161 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001162 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1163 // Immediate offset in range [-255, 255].
1164 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1165 if (!CE) return false;
1166 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001167 // Special case, #-0 is INT32_MIN.
1168 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001169 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001170 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001171 // If we have an immediate that's not a constant, treat it as a label
1172 // reference needing a fixup. If it is a constant, it's something else
1173 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001174 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001175 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001176 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001177 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001178 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001179 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001180 if (!Memory.OffsetImm) return true;
1181 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001182 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001183 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001184 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001185 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001186 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001187 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001188 return false;
1189 return true;
1190 }
1191 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001192 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001193 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1194 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001195 return false;
1196 return true;
1197 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001198 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001199 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001200 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001201 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001202 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001203 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001204 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001205 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001206 return false;
1207 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001208 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001209 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001210 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001211 return false;
1212 return true;
1213 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001214 bool isMemThumbRR() const {
1215 // Thumb reg+reg addressing is simple. Just two registers, a base and
1216 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001217 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001218 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001219 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001220 return isARMLowRegister(Memory.BaseRegNum) &&
1221 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001222 }
1223 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001224 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001225 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001226 return false;
1227 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001228 if (!Memory.OffsetImm) return true;
1229 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001230 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1231 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001232 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001233 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001234 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001235 return false;
1236 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001237 if (!Memory.OffsetImm) return true;
1238 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001239 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1240 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001241 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001242 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001243 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001244 return false;
1245 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001246 if (!Memory.OffsetImm) return true;
1247 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001248 return Val >= 0 && Val <= 31;
1249 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001250 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001251 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001252 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001253 return false;
1254 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001255 if (!Memory.OffsetImm) return true;
1256 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001257 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001258 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001259 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001260 // If we have an immediate that's not a constant, treat it as a label
1261 // reference needing a fixup. If it is a constant, it's something else
1262 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001263 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001264 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001265 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001266 return false;
1267 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001268 if (!Memory.OffsetImm) return true;
1269 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001270 // Special case, #-0 is INT32_MIN.
1271 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001272 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001273 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001274 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001275 return false;
1276 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001277 if (!Memory.OffsetImm) return true;
1278 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001279 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1280 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001281 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001282 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001283 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001284 // Base reg of PC isn't allowed for these encodings.
1285 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001286 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001287 if (!Memory.OffsetImm) return true;
1288 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001289 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001290 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001291 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001292 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001293 return false;
1294 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001295 if (!Memory.OffsetImm) return true;
1296 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001297 return Val >= 0 && Val < 256;
1298 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001299 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001300 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001301 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001302 // Base reg of PC isn't allowed for these encodings.
1303 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001304 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001305 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001306 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001307 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001308 }
1309 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001310 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001311 return false;
1312 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001313 if (!Memory.OffsetImm) return true;
1314 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001315 return (Val >= 0 && Val < 4096);
1316 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001317 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001318 // If we have an immediate that's not a constant, treat it as a label
1319 // reference needing a fixup. If it is a constant, it's something else
1320 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001321 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001322 return true;
1323
Chad Rosier41099832012-09-11 23:02:35 +00001324 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001325 return false;
1326 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001327 if (!Memory.OffsetImm) return true;
1328 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001329 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001330 }
1331 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001332 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001333 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1334 if (!CE) return false;
1335 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001336 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001337 }
Jim Grosbach93981412011-10-11 21:55:36 +00001338 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001339 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001340 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1341 if (!CE) return false;
1342 int64_t Val = CE->getValue();
1343 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1344 (Val == INT32_MIN);
1345 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001346
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001347 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001348 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001349 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001350
Jim Grosbach741cd732011-10-17 22:26:03 +00001351 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001352 bool isSingleSpacedVectorList() const {
1353 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1354 }
1355 bool isDoubleSpacedVectorList() const {
1356 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1357 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001358 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001359 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001360 return VectorList.Count == 1;
1361 }
1362
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001363 bool isVecListDPair() const {
1364 if (!isSingleSpacedVectorList()) return false;
1365 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1366 .contains(VectorList.RegNum));
1367 }
1368
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001369 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001370 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001371 return VectorList.Count == 3;
1372 }
1373
Jim Grosbach846bcff2011-10-21 20:35:01 +00001374 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001375 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001376 return VectorList.Count == 4;
1377 }
1378
Jim Grosbache5307f92012-03-05 21:43:40 +00001379 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001380 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001381 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001382 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1383 .contains(VectorList.RegNum));
1384 }
1385
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001386 bool isVecListThreeQ() const {
1387 if (!isDoubleSpacedVectorList()) return false;
1388 return VectorList.Count == 3;
1389 }
1390
Jim Grosbach1e946a42012-01-24 00:43:12 +00001391 bool isVecListFourQ() const {
1392 if (!isDoubleSpacedVectorList()) return false;
1393 return VectorList.Count == 4;
1394 }
1395
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001396 bool isSingleSpacedVectorAllLanes() const {
1397 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1398 }
1399 bool isDoubleSpacedVectorAllLanes() const {
1400 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1401 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001402 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001403 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001404 return VectorList.Count == 1;
1405 }
1406
Jim Grosbach13a292c2012-03-06 22:01:44 +00001407 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001408 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001409 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1410 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001411 }
1412
Jim Grosbached428bc2012-03-06 23:10:38 +00001413 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001414 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001415 return VectorList.Count == 2;
1416 }
1417
Jim Grosbachb78403c2012-01-24 23:47:04 +00001418 bool isVecListThreeDAllLanes() const {
1419 if (!isSingleSpacedVectorAllLanes()) return false;
1420 return VectorList.Count == 3;
1421 }
1422
1423 bool isVecListThreeQAllLanes() const {
1424 if (!isDoubleSpacedVectorAllLanes()) return false;
1425 return VectorList.Count == 3;
1426 }
1427
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001428 bool isVecListFourDAllLanes() const {
1429 if (!isSingleSpacedVectorAllLanes()) return false;
1430 return VectorList.Count == 4;
1431 }
1432
1433 bool isVecListFourQAllLanes() const {
1434 if (!isDoubleSpacedVectorAllLanes()) return false;
1435 return VectorList.Count == 4;
1436 }
1437
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001438 bool isSingleSpacedVectorIndexed() const {
1439 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1440 }
1441 bool isDoubleSpacedVectorIndexed() const {
1442 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1443 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001444 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001445 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001446 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1447 }
1448
Jim Grosbachda511042011-12-14 23:35:06 +00001449 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001450 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001451 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1452 }
1453
1454 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001455 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001456 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1457 }
1458
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001459 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001460 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001461 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1462 }
1463
Jim Grosbachda511042011-12-14 23:35:06 +00001464 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001465 if (!isSingleSpacedVectorIndexed()) return false;
1466 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1467 }
1468
1469 bool isVecListTwoQWordIndexed() const {
1470 if (!isDoubleSpacedVectorIndexed()) return false;
1471 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1472 }
1473
1474 bool isVecListTwoQHWordIndexed() const {
1475 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001476 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1477 }
1478
1479 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001480 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001481 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1482 }
1483
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001484 bool isVecListThreeDByteIndexed() const {
1485 if (!isSingleSpacedVectorIndexed()) return false;
1486 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1487 }
1488
1489 bool isVecListThreeDHWordIndexed() const {
1490 if (!isSingleSpacedVectorIndexed()) return false;
1491 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1492 }
1493
1494 bool isVecListThreeQWordIndexed() const {
1495 if (!isDoubleSpacedVectorIndexed()) return false;
1496 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1497 }
1498
1499 bool isVecListThreeQHWordIndexed() const {
1500 if (!isDoubleSpacedVectorIndexed()) return false;
1501 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1502 }
1503
1504 bool isVecListThreeDWordIndexed() const {
1505 if (!isSingleSpacedVectorIndexed()) return false;
1506 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1507 }
1508
Jim Grosbach14952a02012-01-24 18:37:25 +00001509 bool isVecListFourDByteIndexed() const {
1510 if (!isSingleSpacedVectorIndexed()) return false;
1511 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1512 }
1513
1514 bool isVecListFourDHWordIndexed() const {
1515 if (!isSingleSpacedVectorIndexed()) return false;
1516 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1517 }
1518
1519 bool isVecListFourQWordIndexed() const {
1520 if (!isDoubleSpacedVectorIndexed()) return false;
1521 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1522 }
1523
1524 bool isVecListFourQHWordIndexed() const {
1525 if (!isDoubleSpacedVectorIndexed()) return false;
1526 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1527 }
1528
1529 bool isVecListFourDWordIndexed() const {
1530 if (!isSingleSpacedVectorIndexed()) return false;
1531 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1532 }
1533
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001534 bool isVectorIndex8() const {
1535 if (Kind != k_VectorIndex) return false;
1536 return VectorIndex.Val < 8;
1537 }
1538 bool isVectorIndex16() const {
1539 if (Kind != k_VectorIndex) return false;
1540 return VectorIndex.Val < 4;
1541 }
1542 bool isVectorIndex32() const {
1543 if (Kind != k_VectorIndex) return false;
1544 return VectorIndex.Val < 2;
1545 }
1546
Jim Grosbach741cd732011-10-17 22:26:03 +00001547 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001548 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1550 // Must be a constant.
1551 if (!CE) return false;
1552 int64_t Value = CE->getValue();
1553 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1554 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001555 return Value >= 0 && Value < 256;
1556 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001557
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001558 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001559 if (isNEONByteReplicate(2))
1560 return false; // Leave that for bytes replication and forbid by default.
1561 if (!isImm())
1562 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001563 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1564 // Must be a constant.
1565 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001566 unsigned Value = CE->getValue();
1567 return ARM_AM::isNEONi16splat(Value);
1568 }
1569
1570 bool isNEONi16splatNot() const {
1571 if (!isImm())
1572 return false;
1573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1574 // Must be a constant.
1575 if (!CE) return false;
1576 unsigned Value = CE->getValue();
1577 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001578 }
1579
Jim Grosbach8211c052011-10-18 00:22:00 +00001580 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001581 if (isNEONByteReplicate(4))
1582 return false; // Leave that for bytes replication and forbid by default.
1583 if (!isImm())
1584 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001585 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1586 // Must be a constant.
1587 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001588 unsigned Value = CE->getValue();
1589 return ARM_AM::isNEONi32splat(Value);
1590 }
1591
1592 bool isNEONi32splatNot() const {
1593 if (!isImm())
1594 return false;
1595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1596 // Must be a constant.
1597 if (!CE) return false;
1598 unsigned Value = CE->getValue();
1599 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001600 }
1601
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001602 bool isNEONByteReplicate(unsigned NumBytes) const {
1603 if (!isImm())
1604 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001605 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1606 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001607 if (!CE)
1608 return false;
1609 int64_t Value = CE->getValue();
1610 if (!Value)
1611 return false; // Don't bother with zero.
1612
1613 unsigned char B = Value & 0xff;
1614 for (unsigned i = 1; i < NumBytes; ++i) {
1615 Value >>= 8;
1616 if ((Value & 0xff) != B)
1617 return false;
1618 }
1619 return true;
1620 }
1621 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1622 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1623 bool isNEONi32vmov() const {
1624 if (isNEONByteReplicate(4))
1625 return false; // Let it to be classified as byte-replicate case.
1626 if (!isImm())
1627 return false;
1628 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1629 // Must be a constant.
1630 if (!CE)
1631 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001632 int64_t Value = CE->getValue();
1633 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1634 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001635 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001636 return (Value >= 0 && Value < 256) ||
1637 (Value >= 0x0100 && Value <= 0xff00) ||
1638 (Value >= 0x010000 && Value <= 0xff0000) ||
1639 (Value >= 0x01000000 && Value <= 0xff000000) ||
1640 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1641 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1642 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001643 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001644 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001645 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1646 // Must be a constant.
1647 if (!CE) return false;
1648 int64_t Value = ~CE->getValue();
1649 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1650 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001651 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001652 return (Value >= 0 && Value < 256) ||
1653 (Value >= 0x0100 && Value <= 0xff00) ||
1654 (Value >= 0x010000 && Value <= 0xff0000) ||
1655 (Value >= 0x01000000 && Value <= 0xff000000) ||
1656 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1657 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1658 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001659
Jim Grosbache4454e02011-10-18 16:18:11 +00001660 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001661 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001662 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1663 // Must be a constant.
1664 if (!CE) return false;
1665 uint64_t Value = CE->getValue();
1666 // i64 value with each byte being either 0 or 0xff.
1667 for (unsigned i = 0; i < 8; ++i)
1668 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1669 return true;
1670 }
1671
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001672 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001673 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001674 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001675 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001676 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001677 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001678 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001679 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001680 }
1681
Daniel Dunbard8042b72010-08-11 06:36:53 +00001682 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001683 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001684 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001685 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001686 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001687 }
1688
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001689 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1690 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001691 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001692 }
1693
Jim Grosbach48399582011-10-12 17:34:41 +00001694 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1695 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001696 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001697 }
1698
1699 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1700 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001701 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001702 }
1703
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001704 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1705 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001706 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001707 }
1708
1709 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1710 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001711 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001712 }
1713
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001714 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1715 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001716 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001717 }
1718
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001719 void addRegOperands(MCInst &Inst, unsigned N) const {
1720 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001721 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001722 }
1723
Jim Grosbachac798e12011-07-25 20:49:51 +00001724 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001725 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001726 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001727 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001728 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1729 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1730 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001731 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001732 }
1733
Jim Grosbachac798e12011-07-25 20:49:51 +00001734 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001735 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001736 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001737 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001738 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001739 // Shift of #32 is encoded as 0 where permitted
1740 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00001741 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001742 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001743 }
1744
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001745 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001746 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001747 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001748 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001749 }
1750
Bill Wendling8d2aa032010-11-08 23:49:57 +00001751 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001752 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001753 const SmallVectorImpl<unsigned> &RegList = getRegList();
1754 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001755 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00001756 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001757 }
1758
Bill Wendling9898ac92010-11-17 04:32:08 +00001759 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1760 addRegListOperands(Inst, N);
1761 }
1762
1763 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1764 addRegListOperands(Inst, N);
1765 }
1766
Jim Grosbach833b9d32011-07-27 20:15:40 +00001767 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1768 assert(N == 1 && "Invalid number of operands!");
1769 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00001770 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00001771 }
1772
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001773 void addModImmOperands(MCInst &Inst, unsigned N) const {
1774 assert(N == 1 && "Invalid number of operands!");
1775
1776 // Support for fixups (MCFixup)
1777 if (isImm())
1778 return addImmOperands(Inst, N);
1779
Jim Grosbache9119e42015-05-13 18:37:00 +00001780 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001781 }
1782
1783 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1784 assert(N == 1 && "Invalid number of operands!");
1785 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1786 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001787 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001788 }
1789
1790 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1791 assert(N == 1 && "Invalid number of operands!");
1792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1793 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001794 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001795 }
1796
Jim Grosbach864b6092011-07-28 21:34:26 +00001797 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1798 assert(N == 1 && "Invalid number of operands!");
1799 // Munge the lsb/width into a bitfield mask.
1800 unsigned lsb = Bitfield.LSB;
1801 unsigned width = Bitfield.Width;
1802 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1803 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1804 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00001805 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00001806 }
1807
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001808 void addImmOperands(MCInst &Inst, unsigned N) const {
1809 assert(N == 1 && "Invalid number of operands!");
1810 addExpr(Inst, getImm());
1811 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001812
Jim Grosbachea231912011-12-22 22:19:05 +00001813 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1814 assert(N == 1 && "Invalid number of operands!");
1815 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001816 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001817 }
1818
1819 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1820 assert(N == 1 && "Invalid number of operands!");
1821 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001822 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001823 }
1824
Jim Grosbache7fbce72011-10-03 23:38:36 +00001825 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1826 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1828 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001829 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001830 }
1831
Jim Grosbach7db8d692011-09-08 22:07:06 +00001832 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1833 assert(N == 1 && "Invalid number of operands!");
1834 // FIXME: We really want to scale the value here, but the LDRD/STRD
1835 // instruction don't encode operands that way yet.
1836 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001837 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00001838 }
1839
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001840 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1841 assert(N == 1 && "Invalid number of operands!");
1842 // The immediate is scaled by four in the encoding and is stored
1843 // in the MCInst as such. Lop off the low two bits here.
1844 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001845 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001846 }
1847
Jim Grosbach930f2f62012-04-05 20:57:13 +00001848 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1849 assert(N == 1 && "Invalid number of operands!");
1850 // The immediate is scaled by four in the encoding and is stored
1851 // in the MCInst as such. Lop off the low two bits here.
1852 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001853 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001854 }
1855
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001856 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1857 assert(N == 1 && "Invalid number of operands!");
1858 // The immediate is scaled by four in the encoding and is stored
1859 // in the MCInst as such. Lop off the low two bits here.
1860 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001861 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001862 }
1863
Jim Grosbach475c6db2011-07-25 23:09:14 +00001864 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1865 assert(N == 1 && "Invalid number of operands!");
1866 // The constant encodes as the immediate-1, and we store in the instruction
1867 // the bits as encoded, so subtract off one here.
1868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001869 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00001870 }
1871
Jim Grosbach801e0a32011-07-22 23:16:18 +00001872 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1873 assert(N == 1 && "Invalid number of operands!");
1874 // The constant encodes as the immediate-1, and we store in the instruction
1875 // the bits as encoded, so subtract off one here.
1876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001877 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00001878 }
1879
Jim Grosbach46dd4132011-08-17 21:51:27 +00001880 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1881 assert(N == 1 && "Invalid number of operands!");
1882 // The constant encodes as the immediate, except for 32, which encodes as
1883 // zero.
1884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1885 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001886 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00001887 }
1888
Jim Grosbach27c1e252011-07-21 17:23:04 +00001889 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1890 assert(N == 1 && "Invalid number of operands!");
1891 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1892 // the instruction as well.
1893 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1894 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001895 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00001896 }
1897
Jim Grosbachb009a872011-10-28 22:36:30 +00001898 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1899 assert(N == 1 && "Invalid number of operands!");
1900 // The operand is actually a t2_so_imm, but we have its bitwise
1901 // negation in the assembly source, so twiddle it here.
1902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001903 Inst.addOperand(MCOperand::createImm(~CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00001904 }
1905
Jim Grosbach30506252011-12-08 00:31:07 +00001906 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1907 assert(N == 1 && "Invalid number of operands!");
1908 // The operand is actually a t2_so_imm, but we have its
1909 // negation in the assembly source, so twiddle it here.
1910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001911 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00001912 }
1913
Jim Grosbach930f2f62012-04-05 20:57:13 +00001914 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1915 assert(N == 1 && "Invalid number of operands!");
1916 // The operand is actually an imm0_4095, but we have its
1917 // negation in the assembly source, so twiddle it here.
1918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001919 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001920 }
1921
Mihai Popad36cbaa2013-07-03 09:21:44 +00001922 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1923 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001924 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001925 return;
1926 }
1927
1928 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1929 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001930 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001931 }
1932
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001933 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1934 assert(N == 1 && "Invalid number of operands!");
1935 if (isImm()) {
1936 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1937 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001938 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001939 return;
1940 }
1941
1942 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1943 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001944 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001945 return;
1946 }
1947
1948 assert(isMem() && "Unknown value type!");
1949 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001950 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001951 }
1952
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001953 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1954 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001955 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001956 }
1957
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001958 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1959 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001960 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001961 }
1962
Jim Grosbachd3595712011-08-03 23:50:40 +00001963 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1964 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001965 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001966 }
1967
Jim Grosbach94298a92012-01-18 22:46:46 +00001968 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1969 assert(N == 1 && "Invalid number of operands!");
1970 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001971 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00001972 }
1973
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001974 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1975 assert(N == 1 && "Invalid number of operands!");
1976 assert(isImm() && "Not an immediate!");
1977
1978 // If we have an immediate that's not a constant, treat it as a label
1979 // reference needing a fixup.
1980 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001981 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001982 return;
1983 }
1984
1985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1986 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001987 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001988 }
1989
Jim Grosbacha95ec992011-10-11 17:29:55 +00001990 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1991 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001992 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
1993 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00001994 }
1995
Kevin Enderby488f20b2014-04-10 20:18:58 +00001996 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
1997 addAlignedMemoryOperands(Inst, N);
1998 }
1999
2000 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2001 addAlignedMemoryOperands(Inst, N);
2002 }
2003
2004 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2005 addAlignedMemoryOperands(Inst, N);
2006 }
2007
2008 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2009 addAlignedMemoryOperands(Inst, N);
2010 }
2011
2012 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2013 addAlignedMemoryOperands(Inst, N);
2014 }
2015
2016 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2017 addAlignedMemoryOperands(Inst, N);
2018 }
2019
2020 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2021 addAlignedMemoryOperands(Inst, N);
2022 }
2023
2024 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2025 addAlignedMemoryOperands(Inst, N);
2026 }
2027
2028 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2029 addAlignedMemoryOperands(Inst, N);
2030 }
2031
2032 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2033 addAlignedMemoryOperands(Inst, N);
2034 }
2035
2036 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2037 addAlignedMemoryOperands(Inst, N);
2038 }
2039
Jim Grosbachd3595712011-08-03 23:50:40 +00002040 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2041 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002042 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2043 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002044 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2045 // Special case for #-0
2046 if (Val == INT32_MIN) Val = 0;
2047 if (Val < 0) Val = -Val;
2048 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2049 } else {
2050 // For register offset, we encode the shift type and negation flag
2051 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002052 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2053 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002054 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002055 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2056 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2057 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002058 }
2059
Jim Grosbachcd17c122011-08-04 23:01:30 +00002060 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2061 assert(N == 2 && "Invalid number of operands!");
2062 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2063 assert(CE && "non-constant AM2OffsetImm operand!");
2064 int32_t Val = CE->getValue();
2065 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2066 // Special case for #-0
2067 if (Val == INT32_MIN) Val = 0;
2068 if (Val < 0) Val = -Val;
2069 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002070 Inst.addOperand(MCOperand::createReg(0));
2071 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002072 }
2073
Jim Grosbach5b96b802011-08-10 20:29:19 +00002074 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2075 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002076 // If we have an immediate that's not a constant, treat it as a label
2077 // reference needing a fixup. If it is a constant, it's something else
2078 // and we reject it.
2079 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002080 Inst.addOperand(MCOperand::createExpr(getImm()));
2081 Inst.addOperand(MCOperand::createReg(0));
2082 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002083 return;
2084 }
2085
Jim Grosbach871dff72011-10-11 15:59:20 +00002086 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2087 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002088 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2089 // Special case for #-0
2090 if (Val == INT32_MIN) Val = 0;
2091 if (Val < 0) Val = -Val;
2092 Val = ARM_AM::getAM3Opc(AddSub, Val);
2093 } else {
2094 // For register offset, we encode the shift type and negation flag
2095 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002096 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002097 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002098 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2099 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2100 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002101 }
2102
2103 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2104 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002105 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002106 int32_t Val =
2107 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002108 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2109 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002110 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002111 }
2112
2113 // Constant offset.
2114 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2115 int32_t Val = CE->getValue();
2116 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2117 // Special case for #-0
2118 if (Val == INT32_MIN) Val = 0;
2119 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002120 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002121 Inst.addOperand(MCOperand::createReg(0));
2122 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002123 }
2124
Jim Grosbachd3595712011-08-03 23:50:40 +00002125 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2126 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002127 // If we have an immediate that's not a constant, treat it as a label
2128 // reference needing a fixup. If it is a constant, it's something else
2129 // and we reject it.
2130 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002131 Inst.addOperand(MCOperand::createExpr(getImm()));
2132 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002133 return;
2134 }
2135
Jim Grosbachd3595712011-08-03 23:50:40 +00002136 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002137 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002138 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2139 // Special case for #-0
2140 if (Val == INT32_MIN) Val = 0;
2141 if (Val < 0) Val = -Val;
2142 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002143 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2144 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002145 }
2146
Jim Grosbach7db8d692011-09-08 22:07:06 +00002147 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2148 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002149 // If we have an immediate that's not a constant, treat it as a label
2150 // reference needing a fixup. If it is a constant, it's something else
2151 // and we reject it.
2152 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002153 Inst.addOperand(MCOperand::createExpr(getImm()));
2154 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002155 return;
2156 }
2157
Jim Grosbach871dff72011-10-11 15:59:20 +00002158 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002159 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2160 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002161 }
2162
Jim Grosbacha05627e2011-09-09 18:37:27 +00002163 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2164 assert(N == 2 && "Invalid number of operands!");
2165 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002166 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002167 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2168 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002169 }
2170
Jim Grosbachd3595712011-08-03 23:50:40 +00002171 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2172 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002173 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002174 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2175 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002176 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002177
Jim Grosbach2392c532011-09-07 23:39:14 +00002178 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2179 addMemImm8OffsetOperands(Inst, N);
2180 }
2181
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002182 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002183 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002184 }
2185
2186 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2187 assert(N == 2 && "Invalid number of operands!");
2188 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002189 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002190 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002191 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002192 return;
2193 }
2194
2195 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002196 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002197 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2198 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002199 }
2200
Jim Grosbachd3595712011-08-03 23:50:40 +00002201 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2202 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002203 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002204 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002205 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002206 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002207 return;
2208 }
2209
2210 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002211 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002212 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2213 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002214 }
Bill Wendling811c9362010-11-30 07:44:32 +00002215
Jim Grosbach05541f42011-09-19 22:21:13 +00002216 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2217 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002218 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2219 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002220 }
2221
2222 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2223 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002224 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2225 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002226 }
2227
Jim Grosbachd3595712011-08-03 23:50:40 +00002228 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2229 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002230 unsigned Val =
2231 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2232 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002233 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2234 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2235 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002236 }
2237
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002238 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2239 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002240 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2241 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2242 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002243 }
2244
Jim Grosbachd3595712011-08-03 23:50:40 +00002245 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2246 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002247 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2248 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002249 }
2250
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002251 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2252 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002253 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002254 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2255 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002256 }
2257
Jim Grosbach26d35872011-08-19 18:55:51 +00002258 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2259 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002260 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002261 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2262 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002263 }
2264
Jim Grosbacha32c7532011-08-19 18:49:59 +00002265 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2266 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002267 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002268 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2269 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002270 }
2271
Jim Grosbach23983d62011-08-19 18:13:48 +00002272 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2273 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002274 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002275 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2276 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002277 }
2278
Jim Grosbachd3595712011-08-03 23:50:40 +00002279 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2280 assert(N == 1 && "Invalid number of operands!");
2281 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2282 assert(CE && "non-constant post-idx-imm8 operand!");
2283 int Imm = CE->getValue();
2284 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002285 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002286 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002287 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002288 }
2289
Jim Grosbach93981412011-10-11 21:55:36 +00002290 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2291 assert(N == 1 && "Invalid number of operands!");
2292 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2293 assert(CE && "non-constant post-idx-imm8s4 operand!");
2294 int Imm = CE->getValue();
2295 bool isAdd = Imm >= 0;
2296 if (Imm == INT32_MIN) Imm = 0;
2297 // Immediate is scaled by 4.
2298 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002299 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002300 }
2301
Jim Grosbachd3595712011-08-03 23:50:40 +00002302 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2303 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002304 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2305 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002306 }
2307
2308 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2309 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002310 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002311 // The sign, shift type, and shift amount are encoded in a single operand
2312 // using the AM2 encoding helpers.
2313 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2314 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2315 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002316 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002317 }
2318
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002319 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2320 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002321 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002322 }
2323
Tim Northoveree843ef2014-08-15 10:47:12 +00002324 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2325 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002326 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002327 }
2328
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002329 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2330 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002331 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002332 }
2333
Jim Grosbach182b6a02011-11-29 23:51:09 +00002334 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002335 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002336 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002337 }
2338
Jim Grosbach04945c42011-12-02 00:35:16 +00002339 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2340 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002341 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2342 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002343 }
2344
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002345 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2346 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002347 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002348 }
2349
2350 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2351 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002352 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002353 }
2354
2355 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2356 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002357 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002358 }
2359
Jim Grosbach741cd732011-10-17 22:26:03 +00002360 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2361 assert(N == 1 && "Invalid number of operands!");
2362 // The immediate encodes the type of constant as well as the value.
2363 // Mask in that this is an i8 splat.
2364 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002365 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002366 }
2367
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002368 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2369 assert(N == 1 && "Invalid number of operands!");
2370 // The immediate encodes the type of constant as well as the value.
2371 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2372 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002373 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002374 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002375 }
2376
2377 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2378 assert(N == 1 && "Invalid number of operands!");
2379 // The immediate encodes the type of constant as well as the value.
2380 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2381 unsigned Value = CE->getValue();
2382 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002383 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002384 }
2385
Jim Grosbach8211c052011-10-18 00:22:00 +00002386 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2387 assert(N == 1 && "Invalid number of operands!");
2388 // The immediate encodes the type of constant as well as the value.
2389 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2390 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002391 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002392 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002393 }
2394
2395 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2396 assert(N == 1 && "Invalid number of operands!");
2397 // The immediate encodes the type of constant as well as the value.
2398 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2399 unsigned Value = CE->getValue();
2400 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002401 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002402 }
2403
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002404 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2405 assert(N == 1 && "Invalid number of operands!");
2406 // The immediate encodes the type of constant as well as the value.
2407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2408 unsigned Value = CE->getValue();
2409 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2410 Inst.getOpcode() == ARM::VMOVv16i8) &&
2411 "All vmvn instructions that wants to replicate non-zero byte "
2412 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2413 unsigned B = ((~Value) & 0xff);
2414 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002415 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002416 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002417 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2418 assert(N == 1 && "Invalid number of operands!");
2419 // The immediate encodes the type of constant as well as the value.
2420 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2421 unsigned Value = CE->getValue();
2422 if (Value >= 256 && Value <= 0xffff)
2423 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2424 else if (Value > 0xffff && Value <= 0xffffff)
2425 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2426 else if (Value > 0xffffff)
2427 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002428 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002429 }
2430
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002431 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2432 assert(N == 1 && "Invalid number of operands!");
2433 // The immediate encodes the type of constant as well as the value.
2434 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2435 unsigned Value = CE->getValue();
2436 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2437 Inst.getOpcode() == ARM::VMOVv16i8) &&
2438 "All instructions that wants to replicate non-zero byte "
2439 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2440 unsigned B = Value & 0xff;
2441 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002442 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002443 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002444 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2445 assert(N == 1 && "Invalid number of operands!");
2446 // The immediate encodes the type of constant as well as the value.
2447 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2448 unsigned Value = ~CE->getValue();
2449 if (Value >= 256 && Value <= 0xffff)
2450 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2451 else if (Value > 0xffff && Value <= 0xffffff)
2452 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2453 else if (Value > 0xffffff)
2454 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002455 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002456 }
2457
Jim Grosbache4454e02011-10-18 16:18:11 +00002458 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2459 assert(N == 1 && "Invalid number of operands!");
2460 // The immediate encodes the type of constant as well as the value.
2461 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2462 uint64_t Value = CE->getValue();
2463 unsigned Imm = 0;
2464 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2465 Imm |= (Value & 1) << i;
2466 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002467 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002468 }
2469
Craig Topperca7e3e52014-03-10 03:19:03 +00002470 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002471
David Blaikie960ea3f2014-06-08 16:18:35 +00002472 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2473 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002474 Op->ITMask.Mask = Mask;
2475 Op->StartLoc = S;
2476 Op->EndLoc = S;
2477 return Op;
2478 }
2479
David Blaikie960ea3f2014-06-08 16:18:35 +00002480 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2481 SMLoc S) {
2482 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002483 Op->CC.Val = CC;
2484 Op->StartLoc = S;
2485 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002486 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002487 }
2488
David Blaikie960ea3f2014-06-08 16:18:35 +00002489 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2490 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002491 Op->Cop.Val = CopVal;
2492 Op->StartLoc = S;
2493 Op->EndLoc = S;
2494 return Op;
2495 }
2496
David Blaikie960ea3f2014-06-08 16:18:35 +00002497 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2498 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002499 Op->Cop.Val = CopVal;
2500 Op->StartLoc = S;
2501 Op->EndLoc = S;
2502 return Op;
2503 }
2504
David Blaikie960ea3f2014-06-08 16:18:35 +00002505 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2506 SMLoc E) {
2507 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002508 Op->Cop.Val = Val;
2509 Op->StartLoc = S;
2510 Op->EndLoc = E;
2511 return Op;
2512 }
2513
David Blaikie960ea3f2014-06-08 16:18:35 +00002514 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2515 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002516 Op->Reg.RegNum = RegNum;
2517 Op->StartLoc = S;
2518 Op->EndLoc = S;
2519 return Op;
2520 }
2521
David Blaikie960ea3f2014-06-08 16:18:35 +00002522 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2523 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002524 Op->Tok.Data = Str.data();
2525 Op->Tok.Length = Str.size();
2526 Op->StartLoc = S;
2527 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002528 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002529 }
2530
David Blaikie960ea3f2014-06-08 16:18:35 +00002531 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2532 SMLoc E) {
2533 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002534 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002535 Op->StartLoc = S;
2536 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002537 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002538 }
2539
David Blaikie960ea3f2014-06-08 16:18:35 +00002540 static std::unique_ptr<ARMOperand>
2541 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2542 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2543 SMLoc E) {
2544 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002545 Op->RegShiftedReg.ShiftTy = ShTy;
2546 Op->RegShiftedReg.SrcReg = SrcReg;
2547 Op->RegShiftedReg.ShiftReg = ShiftReg;
2548 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002549 Op->StartLoc = S;
2550 Op->EndLoc = E;
2551 return Op;
2552 }
2553
David Blaikie960ea3f2014-06-08 16:18:35 +00002554 static std::unique_ptr<ARMOperand>
2555 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2556 unsigned ShiftImm, SMLoc S, SMLoc E) {
2557 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002558 Op->RegShiftedImm.ShiftTy = ShTy;
2559 Op->RegShiftedImm.SrcReg = SrcReg;
2560 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002561 Op->StartLoc = S;
2562 Op->EndLoc = E;
2563 return Op;
2564 }
2565
David Blaikie960ea3f2014-06-08 16:18:35 +00002566 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2567 SMLoc S, SMLoc E) {
2568 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002569 Op->ShifterImm.isASR = isASR;
2570 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002571 Op->StartLoc = S;
2572 Op->EndLoc = E;
2573 return Op;
2574 }
2575
David Blaikie960ea3f2014-06-08 16:18:35 +00002576 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2577 SMLoc E) {
2578 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002579 Op->RotImm.Imm = Imm;
2580 Op->StartLoc = S;
2581 Op->EndLoc = E;
2582 return Op;
2583 }
2584
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002585 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2586 SMLoc S, SMLoc E) {
2587 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2588 Op->ModImm.Bits = Bits;
2589 Op->ModImm.Rot = Rot;
2590 Op->StartLoc = S;
2591 Op->EndLoc = E;
2592 return Op;
2593 }
2594
David Blaikie960ea3f2014-06-08 16:18:35 +00002595 static std::unique_ptr<ARMOperand>
2596 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2597 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002598 Op->Bitfield.LSB = LSB;
2599 Op->Bitfield.Width = Width;
2600 Op->StartLoc = S;
2601 Op->EndLoc = E;
2602 return Op;
2603 }
2604
David Blaikie960ea3f2014-06-08 16:18:35 +00002605 static std::unique_ptr<ARMOperand>
2606 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002607 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002608 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002609 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002610
Chad Rosierfa705ee2013-07-01 20:49:23 +00002611 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002612 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002613 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002614 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002615 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002616
Chad Rosierfa705ee2013-07-01 20:49:23 +00002617 // Sort based on the register encoding values.
2618 array_pod_sort(Regs.begin(), Regs.end());
2619
David Blaikie960ea3f2014-06-08 16:18:35 +00002620 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002621 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002622 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002623 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002624 Op->StartLoc = StartLoc;
2625 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002626 return Op;
2627 }
2628
David Blaikie960ea3f2014-06-08 16:18:35 +00002629 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2630 unsigned Count,
2631 bool isDoubleSpaced,
2632 SMLoc S, SMLoc E) {
2633 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002634 Op->VectorList.RegNum = RegNum;
2635 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002636 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002637 Op->StartLoc = S;
2638 Op->EndLoc = E;
2639 return Op;
2640 }
2641
David Blaikie960ea3f2014-06-08 16:18:35 +00002642 static std::unique_ptr<ARMOperand>
2643 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2644 SMLoc S, SMLoc E) {
2645 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002646 Op->VectorList.RegNum = RegNum;
2647 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002648 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002649 Op->StartLoc = S;
2650 Op->EndLoc = E;
2651 return Op;
2652 }
2653
David Blaikie960ea3f2014-06-08 16:18:35 +00002654 static std::unique_ptr<ARMOperand>
2655 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2656 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2657 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002658 Op->VectorList.RegNum = RegNum;
2659 Op->VectorList.Count = Count;
2660 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002661 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002662 Op->StartLoc = S;
2663 Op->EndLoc = E;
2664 return Op;
2665 }
2666
David Blaikie960ea3f2014-06-08 16:18:35 +00002667 static std::unique_ptr<ARMOperand>
2668 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2669 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002670 Op->VectorIndex.Val = Idx;
2671 Op->StartLoc = S;
2672 Op->EndLoc = E;
2673 return Op;
2674 }
2675
David Blaikie960ea3f2014-06-08 16:18:35 +00002676 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2677 SMLoc E) {
2678 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002679 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002680 Op->StartLoc = S;
2681 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002682 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002683 }
2684
David Blaikie960ea3f2014-06-08 16:18:35 +00002685 static std::unique_ptr<ARMOperand>
2686 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2687 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2688 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2689 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2690 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002691 Op->Memory.BaseRegNum = BaseRegNum;
2692 Op->Memory.OffsetImm = OffsetImm;
2693 Op->Memory.OffsetRegNum = OffsetRegNum;
2694 Op->Memory.ShiftType = ShiftType;
2695 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002696 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002697 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002698 Op->StartLoc = S;
2699 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002700 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002701 return Op;
2702 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002703
David Blaikie960ea3f2014-06-08 16:18:35 +00002704 static std::unique_ptr<ARMOperand>
2705 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2706 unsigned ShiftImm, SMLoc S, SMLoc E) {
2707 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002708 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002709 Op->PostIdxReg.isAdd = isAdd;
2710 Op->PostIdxReg.ShiftTy = ShiftTy;
2711 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002712 Op->StartLoc = S;
2713 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002714 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002715 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002716
David Blaikie960ea3f2014-06-08 16:18:35 +00002717 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2718 SMLoc S) {
2719 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002720 Op->MBOpt.Val = Opt;
2721 Op->StartLoc = S;
2722 Op->EndLoc = S;
2723 return Op;
2724 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002725
David Blaikie960ea3f2014-06-08 16:18:35 +00002726 static std::unique_ptr<ARMOperand>
2727 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2728 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002729 Op->ISBOpt.Val = Opt;
2730 Op->StartLoc = S;
2731 Op->EndLoc = S;
2732 return Op;
2733 }
2734
David Blaikie960ea3f2014-06-08 16:18:35 +00002735 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2736 SMLoc S) {
2737 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002738 Op->IFlags.Val = IFlags;
2739 Op->StartLoc = S;
2740 Op->EndLoc = S;
2741 return Op;
2742 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002743
David Blaikie960ea3f2014-06-08 16:18:35 +00002744 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2745 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002746 Op->MMask.Val = MMask;
2747 Op->StartLoc = S;
2748 Op->EndLoc = S;
2749 return Op;
2750 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002751
2752 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2753 auto Op = make_unique<ARMOperand>(k_BankedReg);
2754 Op->BankedReg.Val = Reg;
2755 Op->StartLoc = S;
2756 Op->EndLoc = S;
2757 return Op;
2758 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002759};
2760
2761} // end anonymous namespace.
2762
Jim Grosbach602aa902011-07-13 15:34:57 +00002763void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002764 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002765 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002766 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002767 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002768 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002769 OS << "<ccout " << getReg() << ">";
2770 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002771 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002772 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002773 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2774 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2775 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002776 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2777 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2778 break;
2779 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002780 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002781 OS << "<coprocessor number: " << getCoproc() << ">";
2782 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002783 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002784 OS << "<coprocessor register: " << getCoproc() << ">";
2785 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002786 case k_CoprocOption:
2787 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2788 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002789 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002790 OS << "<mask: " << getMSRMask() << ">";
2791 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002792 case k_BankedReg:
2793 OS << "<banked reg: " << getBankedReg() << ">";
2794 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002795 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002796 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002797 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002798 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002799 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002800 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002801 case k_InstSyncBarrierOpt:
2802 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2803 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002804 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002805 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002806 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002807 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002808 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002809 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002810 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2811 << PostIdxReg.RegNum;
2812 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2813 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2814 << PostIdxReg.ShiftImm;
2815 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002816 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002817 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002818 OS << "<ARM_PROC::";
2819 unsigned IFlags = getProcIFlags();
2820 for (int i=2; i >= 0; --i)
2821 if (IFlags & (1 << i))
2822 OS << ARM_PROC::IFlagsToString(1 << i);
2823 OS << ">";
2824 break;
2825 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002826 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002827 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002828 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002829 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002830 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2831 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002832 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002833 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002834 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002835 << RegShiftedReg.SrcReg << " "
2836 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2837 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002838 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002839 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002840 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002841 << RegShiftedImm.SrcReg << " "
2842 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2843 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002844 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002845 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002846 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2847 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002848 case k_ModifiedImmediate:
2849 OS << "<mod_imm #" << ModImm.Bits << ", #"
2850 << ModImm.Rot << ")>";
2851 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002852 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002853 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2854 << ", width: " << Bitfield.Width << ">";
2855 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002856 case k_RegisterList:
2857 case k_DPRRegisterList:
2858 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002859 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002860
Bill Wendlingbed94652010-11-09 23:28:44 +00002861 const SmallVectorImpl<unsigned> &RegList = getRegList();
2862 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002863 I = RegList.begin(), E = RegList.end(); I != E; ) {
2864 OS << *I;
2865 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002866 }
2867
2868 OS << ">";
2869 break;
2870 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002871 case k_VectorList:
2872 OS << "<vector_list " << VectorList.Count << " * "
2873 << VectorList.RegNum << ">";
2874 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002875 case k_VectorListAllLanes:
2876 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2877 << VectorList.RegNum << ">";
2878 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002879 case k_VectorListIndexed:
2880 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2881 << VectorList.Count << " * " << VectorList.RegNum << ">";
2882 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002883 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002884 OS << "'" << getToken() << "'";
2885 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002886 case k_VectorIndex:
2887 OS << "<vectorindex " << getVectorIndex() << ">";
2888 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002889 }
2890}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002891
2892/// @name Auto-generated Match Functions
2893/// {
2894
2895static unsigned MatchRegisterName(StringRef Name);
2896
2897/// }
2898
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002899bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2900 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002901 const AsmToken &Tok = getParser().getTok();
2902 StartLoc = Tok.getLoc();
2903 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002904 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002905
2906 return (RegNo == (unsigned)-1);
2907}
2908
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002909/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002910/// and if it is a register name the token is eaten and the register number is
2911/// returned. Otherwise return -1.
2912///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002913int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002914 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00002915 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002916 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002917
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002918 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002919 unsigned RegNum = MatchRegisterName(lowerCase);
2920 if (!RegNum) {
2921 RegNum = StringSwitch<unsigned>(lowerCase)
2922 .Case("r13", ARM::SP)
2923 .Case("r14", ARM::LR)
2924 .Case("r15", ARM::PC)
2925 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002926 // Additional register name aliases for 'gas' compatibility.
2927 .Case("a1", ARM::R0)
2928 .Case("a2", ARM::R1)
2929 .Case("a3", ARM::R2)
2930 .Case("a4", ARM::R3)
2931 .Case("v1", ARM::R4)
2932 .Case("v2", ARM::R5)
2933 .Case("v3", ARM::R6)
2934 .Case("v4", ARM::R7)
2935 .Case("v5", ARM::R8)
2936 .Case("v6", ARM::R9)
2937 .Case("v7", ARM::R10)
2938 .Case("v8", ARM::R11)
2939 .Case("sb", ARM::R9)
2940 .Case("sl", ARM::R10)
2941 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002942 .Default(0);
2943 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002944 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002945 // Check for aliases registered via .req. Canonicalize to lower case.
2946 // That's more consistent since register names are case insensitive, and
2947 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2948 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002949 // If no match, return failure.
2950 if (Entry == RegisterReqs.end())
2951 return -1;
2952 Parser.Lex(); // Eat identifier token.
2953 return Entry->getValue();
2954 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002955
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00002956 // Some FPUs only have 16 D registers, so D16-D31 are invalid
2957 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
2958 return -1;
2959
Chris Lattner44e5981c2010-10-30 04:09:10 +00002960 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002961
Chris Lattner44e5981c2010-10-30 04:09:10 +00002962 return RegNum;
2963}
Jim Grosbach99710a82010-11-01 16:44:21 +00002964
Jim Grosbachbb24c592011-07-13 18:49:30 +00002965// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2966// If a recoverable error occurs, return 1. If an irrecoverable error
2967// occurs, return -1. An irrecoverable error is one where tokens have been
2968// consumed in the process of trying to parse the shifter (i.e., when it is
2969// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00002970int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002971 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002972 SMLoc S = Parser.getTok().getLoc();
2973 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00002974 if (Tok.isNot(AsmToken::Identifier))
2975 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002976
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002977 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002978 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002979 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002980 .Case("lsl", ARM_AM::lsl)
2981 .Case("lsr", ARM_AM::lsr)
2982 .Case("asr", ARM_AM::asr)
2983 .Case("ror", ARM_AM::ror)
2984 .Case("rrx", ARM_AM::rrx)
2985 .Default(ARM_AM::no_shift);
2986
2987 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002988 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002989
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002990 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002991
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002992 // The source register for the shift has already been added to the
2993 // operand list, so we need to pop it off and combine it into the shifted
2994 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00002995 std::unique_ptr<ARMOperand> PrevOp(
2996 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002997 if (!PrevOp->isReg())
2998 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2999 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003000
3001 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003002 int64_t Imm = 0;
3003 int ShiftReg = 0;
3004 if (ShiftTy == ARM_AM::rrx) {
3005 // RRX Doesn't have an explicit shift amount. The encoder expects
3006 // the shift register to be the same as the source register. Seems odd,
3007 // but OK.
3008 ShiftReg = SrcReg;
3009 } else {
3010 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003011 if (Parser.getTok().is(AsmToken::Hash) ||
3012 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003013 Parser.Lex(); // Eat hash.
3014 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003015 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003016 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003017 Error(ImmLoc, "invalid immediate shift value");
3018 return -1;
3019 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003020 // The expression must be evaluatable as an immediate.
3021 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003022 if (!CE) {
3023 Error(ImmLoc, "invalid immediate shift value");
3024 return -1;
3025 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003026 // Range check the immediate.
3027 // lsl, ror: 0 <= imm <= 31
3028 // lsr, asr: 0 <= imm <= 32
3029 Imm = CE->getValue();
3030 if (Imm < 0 ||
3031 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3032 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003033 Error(ImmLoc, "immediate shift value out of range");
3034 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003035 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003036 // shift by zero is a nop. Always send it through as lsl.
3037 // ('as' compatibility)
3038 if (Imm == 0)
3039 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003040 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003041 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003042 EndLoc = Parser.getTok().getEndLoc();
3043 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003044 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003045 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003046 return -1;
3047 }
3048 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003049 Error(Parser.getTok().getLoc(),
3050 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003051 return -1;
3052 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003053 }
3054
Owen Andersonb595ed02011-07-21 18:54:16 +00003055 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3056 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003057 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003058 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003059 else
3060 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003061 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003062
Jim Grosbachbb24c592011-07-13 18:49:30 +00003063 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003064}
3065
3066
Bill Wendling2063b842010-11-18 23:43:05 +00003067/// Try to parse a register name. The token must be an Identifier when called.
3068/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3069/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003070///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003071/// TODO this is likely to change to allow different register types and or to
3072/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003073bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003074 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003075 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003076 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003077 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003078 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003079
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003080 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3081 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003082
Chris Lattner44e5981c2010-10-30 04:09:10 +00003083 const AsmToken &ExclaimTok = Parser.getTok();
3084 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003085 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3086 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003087 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003088 return false;
3089 }
3090
3091 // Also check for an index operand. This is only legal for vector registers,
3092 // but that'll get caught OK in operand matching, so we don't need to
3093 // explicitly filter everything else out here.
3094 if (Parser.getTok().is(AsmToken::LBrac)) {
3095 SMLoc SIdx = Parser.getTok().getLoc();
3096 Parser.Lex(); // Eat left bracket token.
3097
3098 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003099 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003100 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003101 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003102 if (!MCE)
3103 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003104
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003105 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003106 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003107
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003108 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003109 Parser.Lex(); // Eat right bracket token.
3110
3111 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3112 SIdx, E,
3113 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003114 }
3115
Bill Wendling2063b842010-11-18 23:43:05 +00003116 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003117}
3118
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003119/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003120/// instruction with a symbolic operand name.
3121/// We accept "crN" syntax for GAS compatibility.
3122/// <operand-name> ::= <prefix><number>
3123/// If CoprocOp is 'c', then:
3124/// <prefix> ::= c | cr
3125/// If CoprocOp is 'p', then :
3126/// <prefix> ::= p
3127/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003128static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003129 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3130 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003131 if (Name.size() < 2 || Name[0] != CoprocOp)
3132 return -1;
3133 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3134
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003135 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003136 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003137 case 1:
3138 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003139 default: return -1;
3140 case '0': return 0;
3141 case '1': return 1;
3142 case '2': return 2;
3143 case '3': return 3;
3144 case '4': return 4;
3145 case '5': return 5;
3146 case '6': return 6;
3147 case '7': return 7;
3148 case '8': return 8;
3149 case '9': return 9;
3150 }
Renato Golinac561c32014-06-26 13:10:53 +00003151 case 2:
3152 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003153 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003154 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003155 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003156 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3157 // However, old cores (v5/v6) did use them in that way.
3158 case '0': return 10;
3159 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003160 case '2': return 12;
3161 case '3': return 13;
3162 case '4': return 14;
3163 case '5': return 15;
3164 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003165 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003166}
3167
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003168/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003169ARMAsmParser::OperandMatchResultTy
3170ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003171 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003172 SMLoc S = Parser.getTok().getLoc();
3173 const AsmToken &Tok = Parser.getTok();
3174 if (!Tok.is(AsmToken::Identifier))
3175 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003176 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003177 .Case("eq", ARMCC::EQ)
3178 .Case("ne", ARMCC::NE)
3179 .Case("hs", ARMCC::HS)
3180 .Case("cs", ARMCC::HS)
3181 .Case("lo", ARMCC::LO)
3182 .Case("cc", ARMCC::LO)
3183 .Case("mi", ARMCC::MI)
3184 .Case("pl", ARMCC::PL)
3185 .Case("vs", ARMCC::VS)
3186 .Case("vc", ARMCC::VC)
3187 .Case("hi", ARMCC::HI)
3188 .Case("ls", ARMCC::LS)
3189 .Case("ge", ARMCC::GE)
3190 .Case("lt", ARMCC::LT)
3191 .Case("gt", ARMCC::GT)
3192 .Case("le", ARMCC::LE)
3193 .Case("al", ARMCC::AL)
3194 .Default(~0U);
3195 if (CC == ~0U)
3196 return MatchOperand_NoMatch;
3197 Parser.Lex(); // Eat the token.
3198
3199 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3200
3201 return MatchOperand_Success;
3202}
3203
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003204/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003205/// token must be an Identifier when called, and if it is a coprocessor
3206/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003207ARMAsmParser::OperandMatchResultTy
3208ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003209 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003210 SMLoc S = Parser.getTok().getLoc();
3211 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003212 if (Tok.isNot(AsmToken::Identifier))
3213 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003214
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003215 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003216 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003217 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003218 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3219 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3220 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003221
3222 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003223 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003224 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003225}
3226
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003227/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003228/// token must be an Identifier when called, and if it is a coprocessor
3229/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003230ARMAsmParser::OperandMatchResultTy
3231ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003232 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003233 SMLoc S = Parser.getTok().getLoc();
3234 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003235 if (Tok.isNot(AsmToken::Identifier))
3236 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003237
3238 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3239 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003240 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003241
3242 Parser.Lex(); // Eat identifier token.
3243 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003244 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003245}
3246
Jim Grosbach48399582011-10-12 17:34:41 +00003247/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3248/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003249ARMAsmParser::OperandMatchResultTy
3250ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003251 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003252 SMLoc S = Parser.getTok().getLoc();
3253
3254 // If this isn't a '{', this isn't a coprocessor immediate operand.
3255 if (Parser.getTok().isNot(AsmToken::LCurly))
3256 return MatchOperand_NoMatch;
3257 Parser.Lex(); // Eat the '{'
3258
3259 const MCExpr *Expr;
3260 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003261 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003262 Error(Loc, "illegal expression");
3263 return MatchOperand_ParseFail;
3264 }
3265 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3266 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3267 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3268 return MatchOperand_ParseFail;
3269 }
3270 int Val = CE->getValue();
3271
3272 // Check for and consume the closing '}'
3273 if (Parser.getTok().isNot(AsmToken::RCurly))
3274 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003275 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003276 Parser.Lex(); // Eat the '}'
3277
3278 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3279 return MatchOperand_Success;
3280}
3281
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003282// For register list parsing, we need to map from raw GPR register numbering
3283// to the enumeration values. The enumeration values aren't sorted by
3284// register number due to our using "sp", "lr" and "pc" as canonical names.
3285static unsigned getNextRegister(unsigned Reg) {
3286 // If this is a GPR, we need to do it manually, otherwise we can rely
3287 // on the sort ordering of the enumeration since the other reg-classes
3288 // are sane.
3289 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3290 return Reg + 1;
3291 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003292 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003293 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3294 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3295 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3296 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3297 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3298 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3299 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3300 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3301 }
3302}
3303
Jim Grosbach85a23432011-11-11 21:27:40 +00003304// Return the low-subreg of a given Q register.
3305static unsigned getDRegFromQReg(unsigned QReg) {
3306 switch (QReg) {
3307 default: llvm_unreachable("expected a Q register!");
3308 case ARM::Q0: return ARM::D0;
3309 case ARM::Q1: return ARM::D2;
3310 case ARM::Q2: return ARM::D4;
3311 case ARM::Q3: return ARM::D6;
3312 case ARM::Q4: return ARM::D8;
3313 case ARM::Q5: return ARM::D10;
3314 case ARM::Q6: return ARM::D12;
3315 case ARM::Q7: return ARM::D14;
3316 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003317 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003318 case ARM::Q10: return ARM::D20;
3319 case ARM::Q11: return ARM::D22;
3320 case ARM::Q12: return ARM::D24;
3321 case ARM::Q13: return ARM::D26;
3322 case ARM::Q14: return ARM::D28;
3323 case ARM::Q15: return ARM::D30;
3324 }
3325}
3326
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003327/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003328bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003329 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003330 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003331 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003332 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003333 Parser.Lex(); // Eat '{' token.
3334 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003335
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003336 // Check the first register in the list to see what register class
3337 // this is a list of.
3338 int Reg = tryParseRegister();
3339 if (Reg == -1)
3340 return Error(RegLoc, "register expected");
3341
Jim Grosbach85a23432011-11-11 21:27:40 +00003342 // The reglist instructions have at most 16 registers, so reserve
3343 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003344 int EReg = 0;
3345 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003346
3347 // Allow Q regs and just interpret them as the two D sub-registers.
3348 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3349 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003350 EReg = MRI->getEncodingValue(Reg);
3351 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003352 ++Reg;
3353 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003354 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003355 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3356 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3357 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3358 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3359 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3360 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3361 else
3362 return Error(RegLoc, "invalid register in register list");
3363
Jim Grosbach85a23432011-11-11 21:27:40 +00003364 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003365 EReg = MRI->getEncodingValue(Reg);
3366 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003367
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003368 // This starts immediately after the first register token in the list,
3369 // so we can see either a comma or a minus (range separator) as a legal
3370 // next token.
3371 while (Parser.getTok().is(AsmToken::Comma) ||
3372 Parser.getTok().is(AsmToken::Minus)) {
3373 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003374 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003375 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003376 int EndReg = tryParseRegister();
3377 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003378 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003379 // Allow Q regs and just interpret them as the two D sub-registers.
3380 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3381 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003382 // If the register is the same as the start reg, there's nothing
3383 // more to do.
3384 if (Reg == EndReg)
3385 continue;
3386 // The register must be in the same register class as the first.
3387 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003388 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003389 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003390 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003391 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003392
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003393 // Add all the registers in the range to the register list.
3394 while (Reg != EndReg) {
3395 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003396 EReg = MRI->getEncodingValue(Reg);
3397 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003398 }
3399 continue;
3400 }
3401 Parser.Lex(); // Eat the comma.
3402 RegLoc = Parser.getTok().getLoc();
3403 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003404 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003405 Reg = tryParseRegister();
3406 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003407 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003408 // Allow Q regs and just interpret them as the two D sub-registers.
3409 bool isQReg = false;
3410 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3411 Reg = getDRegFromQReg(Reg);
3412 isQReg = true;
3413 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003414 // The register must be in the same register class as the first.
3415 if (!RC->contains(Reg))
3416 return Error(RegLoc, "invalid register in register list");
3417 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003418 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003419 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3420 Warning(RegLoc, "register list not in ascending order");
3421 else
3422 return Error(RegLoc, "register list not in ascending order");
3423 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003424 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003425 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3426 ") in register list");
3427 continue;
3428 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003429 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003430 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3431 Reg != OldReg + 1)
3432 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003433 EReg = MRI->getEncodingValue(Reg);
3434 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3435 if (isQReg) {
3436 EReg = MRI->getEncodingValue(++Reg);
3437 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3438 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003439 }
3440
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003441 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003442 return Error(Parser.getTok().getLoc(), "'}' expected");
3443 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003444 Parser.Lex(); // Eat '}' token.
3445
Jim Grosbach18bf3632011-12-13 21:48:29 +00003446 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003447 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003448
3449 // The ARM system instruction variants for LDM/STM have a '^' token here.
3450 if (Parser.getTok().is(AsmToken::Caret)) {
3451 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3452 Parser.Lex(); // Eat '^' token.
3453 }
3454
Bill Wendling2063b842010-11-18 23:43:05 +00003455 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003456}
3457
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003458// Helper function to parse the lane index for vector lists.
3459ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003460parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003461 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003462 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003463 if (Parser.getTok().is(AsmToken::LBrac)) {
3464 Parser.Lex(); // Eat the '['.
3465 if (Parser.getTok().is(AsmToken::RBrac)) {
3466 // "Dn[]" is the 'all lanes' syntax.
3467 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003468 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003469 Parser.Lex(); // Eat the ']'.
3470 return MatchOperand_Success;
3471 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003472
3473 // There's an optional '#' token here. Normally there wouldn't be, but
3474 // inline assemble puts one in, and it's friendly to accept that.
3475 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003476 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003477
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003478 const MCExpr *LaneIndex;
3479 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003480 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003481 Error(Loc, "illegal expression");
3482 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003483 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003484 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3485 if (!CE) {
3486 Error(Loc, "lane index must be empty or an integer");
3487 return MatchOperand_ParseFail;
3488 }
3489 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3490 Error(Parser.getTok().getLoc(), "']' expected");
3491 return MatchOperand_ParseFail;
3492 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003493 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003494 Parser.Lex(); // Eat the ']'.
3495 int64_t Val = CE->getValue();
3496
3497 // FIXME: Make this range check context sensitive for .8, .16, .32.
3498 if (Val < 0 || Val > 7) {
3499 Error(Parser.getTok().getLoc(), "lane index out of range");
3500 return MatchOperand_ParseFail;
3501 }
3502 Index = Val;
3503 LaneKind = IndexedLane;
3504 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003505 }
3506 LaneKind = NoLanes;
3507 return MatchOperand_Success;
3508}
3509
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003510// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003511ARMAsmParser::OperandMatchResultTy
3512ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003513 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003514 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003515 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003516 SMLoc S = Parser.getTok().getLoc();
3517 // As an extension (to match gas), support a plain D register or Q register
3518 // (without encosing curly braces) as a single or double entry list,
3519 // respectively.
3520 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003521 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003522 int Reg = tryParseRegister();
3523 if (Reg == -1)
3524 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003525 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003526 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003527 if (Res != MatchOperand_Success)
3528 return Res;
3529 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003530 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003531 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003532 break;
3533 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003534 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3535 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003536 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003537 case IndexedLane:
3538 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003539 LaneIndex,
3540 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003541 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003542 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003543 return MatchOperand_Success;
3544 }
3545 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3546 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003547 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003548 if (Res != MatchOperand_Success)
3549 return Res;
3550 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003551 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003552 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003553 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003554 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003555 break;
3556 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003557 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3558 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003559 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3560 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003561 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003562 case IndexedLane:
3563 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003564 LaneIndex,
3565 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003566 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003567 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003568 return MatchOperand_Success;
3569 }
3570 Error(S, "vector register expected");
3571 return MatchOperand_ParseFail;
3572 }
3573
3574 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003575 return MatchOperand_NoMatch;
3576
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003577 Parser.Lex(); // Eat '{' token.
3578 SMLoc RegLoc = Parser.getTok().getLoc();
3579
3580 int Reg = tryParseRegister();
3581 if (Reg == -1) {
3582 Error(RegLoc, "register expected");
3583 return MatchOperand_ParseFail;
3584 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003585 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003586 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003587 unsigned FirstReg = Reg;
3588 // The list is of D registers, but we also allow Q regs and just interpret
3589 // them as the two D sub-registers.
3590 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3591 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003592 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3593 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003594 ++Reg;
3595 ++Count;
3596 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003597
3598 SMLoc E;
3599 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003600 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003601
Jim Grosbache891fe82011-11-15 23:19:15 +00003602 while (Parser.getTok().is(AsmToken::Comma) ||
3603 Parser.getTok().is(AsmToken::Minus)) {
3604 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003605 if (!Spacing)
3606 Spacing = 1; // Register range implies a single spaced list.
3607 else if (Spacing == 2) {
3608 Error(Parser.getTok().getLoc(),
3609 "sequential registers in double spaced list");
3610 return MatchOperand_ParseFail;
3611 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003612 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003613 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003614 int EndReg = tryParseRegister();
3615 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003616 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003617 return MatchOperand_ParseFail;
3618 }
3619 // Allow Q regs and just interpret them as the two D sub-registers.
3620 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3621 EndReg = getDRegFromQReg(EndReg) + 1;
3622 // If the register is the same as the start reg, there's nothing
3623 // more to do.
3624 if (Reg == EndReg)
3625 continue;
3626 // The register must be in the same register class as the first.
3627 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003628 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003629 return MatchOperand_ParseFail;
3630 }
3631 // Ranges must go from low to high.
3632 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003633 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003634 return MatchOperand_ParseFail;
3635 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003636 // Parse the lane specifier if present.
3637 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003638 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003639 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3640 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003641 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003642 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003643 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003644 return MatchOperand_ParseFail;
3645 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003646
3647 // Add all the registers in the range to the register list.
3648 Count += EndReg - Reg;
3649 Reg = EndReg;
3650 continue;
3651 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003652 Parser.Lex(); // Eat the comma.
3653 RegLoc = Parser.getTok().getLoc();
3654 int OldReg = Reg;
3655 Reg = tryParseRegister();
3656 if (Reg == -1) {
3657 Error(RegLoc, "register expected");
3658 return MatchOperand_ParseFail;
3659 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003660 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003661 // It's OK to use the enumeration values directly here rather, as the
3662 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003663 //
3664 // The list is of D registers, but we also allow Q regs and just interpret
3665 // them as the two D sub-registers.
3666 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003667 if (!Spacing)
3668 Spacing = 1; // Register range implies a single spaced list.
3669 else if (Spacing == 2) {
3670 Error(RegLoc,
3671 "invalid register in double-spaced list (must be 'D' register')");
3672 return MatchOperand_ParseFail;
3673 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003674 Reg = getDRegFromQReg(Reg);
3675 if (Reg != OldReg + 1) {
3676 Error(RegLoc, "non-contiguous register range");
3677 return MatchOperand_ParseFail;
3678 }
3679 ++Reg;
3680 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003681 // Parse the lane specifier if present.
3682 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003683 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003684 SMLoc LaneLoc = Parser.getTok().getLoc();
3685 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3686 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003687 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003688 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003689 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003690 return MatchOperand_ParseFail;
3691 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003692 continue;
3693 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003694 // Normal D register.
3695 // Figure out the register spacing (single or double) of the list if
3696 // we don't know it already.
3697 if (!Spacing)
3698 Spacing = 1 + (Reg == OldReg + 2);
3699
3700 // Just check that it's contiguous and keep going.
3701 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003702 Error(RegLoc, "non-contiguous register range");
3703 return MatchOperand_ParseFail;
3704 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003705 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003706 // Parse the lane specifier if present.
3707 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003708 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003709 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003710 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003711 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003712 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003713 Error(EndLoc, "mismatched lane index in register list");
3714 return MatchOperand_ParseFail;
3715 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003716 }
3717
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003718 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003719 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003720 return MatchOperand_ParseFail;
3721 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003722 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003723 Parser.Lex(); // Eat '}' token.
3724
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003725 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003726 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003727 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003728 // composite register classes.
3729 if (Count == 2) {
3730 const MCRegisterClass *RC = (Spacing == 1) ?
3731 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3732 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3733 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3734 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003735
Jim Grosbach2f50e922011-12-15 21:44:33 +00003736 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3737 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003738 break;
3739 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003740 // Two-register operands have been converted to the
3741 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003742 if (Count == 2) {
3743 const MCRegisterClass *RC = (Spacing == 1) ?
3744 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3745 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003746 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3747 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003748 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003749 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003750 S, E));
3751 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003752 case IndexedLane:
3753 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003754 LaneIndex,
3755 (Spacing == 2),
3756 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003757 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003758 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003759 return MatchOperand_Success;
3760}
3761
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003762/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003763ARMAsmParser::OperandMatchResultTy
3764ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003765 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003766 SMLoc S = Parser.getTok().getLoc();
3767 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003768 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003769
Jiangning Liu288e1af2012-08-02 08:21:27 +00003770 if (Tok.is(AsmToken::Identifier)) {
3771 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003772
Jiangning Liu288e1af2012-08-02 08:21:27 +00003773 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3774 .Case("sy", ARM_MB::SY)
3775 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003776 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003777 .Case("sh", ARM_MB::ISH)
3778 .Case("ish", ARM_MB::ISH)
3779 .Case("shst", ARM_MB::ISHST)
3780 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003781 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003782 .Case("nsh", ARM_MB::NSH)
3783 .Case("un", ARM_MB::NSH)
3784 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003785 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003786 .Case("unst", ARM_MB::NSHST)
3787 .Case("osh", ARM_MB::OSH)
3788 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003789 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003790 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003791
Joey Gouly926d3f52013-09-05 15:35:24 +00003792 // ishld, oshld, nshld and ld are only available from ARMv8.
3793 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3794 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3795 Opt = ~0U;
3796
Jiangning Liu288e1af2012-08-02 08:21:27 +00003797 if (Opt == ~0U)
3798 return MatchOperand_NoMatch;
3799
3800 Parser.Lex(); // Eat identifier token.
3801 } else if (Tok.is(AsmToken::Hash) ||
3802 Tok.is(AsmToken::Dollar) ||
3803 Tok.is(AsmToken::Integer)) {
3804 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003805 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003806 SMLoc Loc = Parser.getTok().getLoc();
3807
3808 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003809 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003810 Error(Loc, "illegal expression");
3811 return MatchOperand_ParseFail;
3812 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003813
Jiangning Liu288e1af2012-08-02 08:21:27 +00003814 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3815 if (!CE) {
3816 Error(Loc, "constant expression expected");
3817 return MatchOperand_ParseFail;
3818 }
3819
3820 int Val = CE->getValue();
3821 if (Val & ~0xf) {
3822 Error(Loc, "immediate value out of range");
3823 return MatchOperand_ParseFail;
3824 }
3825
3826 Opt = ARM_MB::RESERVED_0 + Val;
3827 } else
3828 return MatchOperand_ParseFail;
3829
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003830 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003831 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003832}
3833
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003834/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003835ARMAsmParser::OperandMatchResultTy
3836ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003837 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003838 SMLoc S = Parser.getTok().getLoc();
3839 const AsmToken &Tok = Parser.getTok();
3840 unsigned Opt;
3841
3842 if (Tok.is(AsmToken::Identifier)) {
3843 StringRef OptStr = Tok.getString();
3844
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003845 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003846 Opt = ARM_ISB::SY;
3847 else
3848 return MatchOperand_NoMatch;
3849
3850 Parser.Lex(); // Eat identifier token.
3851 } else if (Tok.is(AsmToken::Hash) ||
3852 Tok.is(AsmToken::Dollar) ||
3853 Tok.is(AsmToken::Integer)) {
3854 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003855 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003856 SMLoc Loc = Parser.getTok().getLoc();
3857
3858 const MCExpr *ISBarrierID;
3859 if (getParser().parseExpression(ISBarrierID)) {
3860 Error(Loc, "illegal expression");
3861 return MatchOperand_ParseFail;
3862 }
3863
3864 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3865 if (!CE) {
3866 Error(Loc, "constant expression expected");
3867 return MatchOperand_ParseFail;
3868 }
3869
3870 int Val = CE->getValue();
3871 if (Val & ~0xf) {
3872 Error(Loc, "immediate value out of range");
3873 return MatchOperand_ParseFail;
3874 }
3875
3876 Opt = ARM_ISB::RESERVED_0 + Val;
3877 } else
3878 return MatchOperand_ParseFail;
3879
3880 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3881 (ARM_ISB::InstSyncBOpt)Opt, S));
3882 return MatchOperand_Success;
3883}
3884
3885
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003886/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003887ARMAsmParser::OperandMatchResultTy
3888ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003889 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003890 SMLoc S = Parser.getTok().getLoc();
3891 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003892 if (!Tok.is(AsmToken::Identifier))
3893 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003894 StringRef IFlagsStr = Tok.getString();
3895
Owen Anderson10c5b122011-10-05 17:16:40 +00003896 // An iflags string of "none" is interpreted to mean that none of the AIF
3897 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003898 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003899 if (IFlagsStr != "none") {
3900 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3901 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3902 .Case("a", ARM_PROC::A)
3903 .Case("i", ARM_PROC::I)
3904 .Case("f", ARM_PROC::F)
3905 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003906
Owen Anderson10c5b122011-10-05 17:16:40 +00003907 // If some specific iflag is already set, it means that some letter is
3908 // present more than once, this is not acceptable.
3909 if (Flag == ~0U || (IFlags & Flag))
3910 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003911
Owen Anderson10c5b122011-10-05 17:16:40 +00003912 IFlags |= Flag;
3913 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003914 }
3915
3916 Parser.Lex(); // Eat identifier token.
3917 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3918 return MatchOperand_Success;
3919}
3920
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003921/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003922ARMAsmParser::OperandMatchResultTy
3923ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003924 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003925 SMLoc S = Parser.getTok().getLoc();
3926 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003927 if (!Tok.is(AsmToken::Identifier))
3928 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003929 StringRef Mask = Tok.getString();
3930
James Molloy21efa7d2011-09-28 14:21:38 +00003931 if (isMClass()) {
3932 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003933 std::string Name = Mask.lower();
3934 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003935 // Note: in the documentation:
3936 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3937 // for MSR APSR_nzcvq.
3938 // but we do make it an alias here. This is so to get the "mask encoding"
3939 // bits correct on MSR APSR writes.
3940 //
3941 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3942 // should really only be allowed when writing a special register. Note
3943 // they get dropped in the MRS instruction reading a special register as
3944 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003945 .Case("apsr", 0x800)
3946 .Case("apsr_nzcvq", 0x800)
3947 .Case("apsr_g", 0x400)
3948 .Case("apsr_nzcvqg", 0xc00)
3949 .Case("iapsr", 0x801)
3950 .Case("iapsr_nzcvq", 0x801)
3951 .Case("iapsr_g", 0x401)
3952 .Case("iapsr_nzcvqg", 0xc01)
3953 .Case("eapsr", 0x802)
3954 .Case("eapsr_nzcvq", 0x802)
3955 .Case("eapsr_g", 0x402)
3956 .Case("eapsr_nzcvqg", 0xc02)
3957 .Case("xpsr", 0x803)
3958 .Case("xpsr_nzcvq", 0x803)
3959 .Case("xpsr_g", 0x403)
3960 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003961 .Case("ipsr", 0x805)
3962 .Case("epsr", 0x806)
3963 .Case("iepsr", 0x807)
3964 .Case("msp", 0x808)
3965 .Case("psp", 0x809)
3966 .Case("primask", 0x810)
3967 .Case("basepri", 0x811)
3968 .Case("basepri_max", 0x812)
3969 .Case("faultmask", 0x813)
3970 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003971 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003972
James Molloy21efa7d2011-09-28 14:21:38 +00003973 if (FlagsVal == ~0U)
3974 return MatchOperand_NoMatch;
3975
Artyom Skrobovcf296442015-09-24 17:31:16 +00003976 if (!hasDSP() && (FlagsVal & 0x400))
Renato Golin92c816c2014-09-01 11:25:07 +00003977 // The _g and _nzcvqg versions are only valid if the DSP extension is
3978 // available.
3979 return MatchOperand_NoMatch;
3980
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003981 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003982 // basepri, basepri_max and faultmask only valid for V7m.
3983 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003984
James Molloy21efa7d2011-09-28 14:21:38 +00003985 Parser.Lex(); // Eat identifier token.
3986 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3987 return MatchOperand_Success;
3988 }
3989
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003990 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3991 size_t Start = 0, Next = Mask.find('_');
3992 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003993 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003994 if (Next != StringRef::npos)
3995 Flags = Mask.slice(Next+1, Mask.size());
3996
3997 // FlagsVal contains the complete mask:
3998 // 3-0: Mask
3999 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4000 unsigned FlagsVal = 0;
4001
4002 if (SpecReg == "apsr") {
4003 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004004 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004005 .Case("g", 0x4) // same as CPSR_s
4006 .Case("nzcvqg", 0xc) // same as CPSR_fs
4007 .Default(~0U);
4008
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004009 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004010 if (!Flags.empty())
4011 return MatchOperand_NoMatch;
4012 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004013 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004014 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004015 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004016 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4017 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004018 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004019 for (int i = 0, e = Flags.size(); i != e; ++i) {
4020 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4021 .Case("c", 1)
4022 .Case("x", 2)
4023 .Case("s", 4)
4024 .Case("f", 8)
4025 .Default(~0U);
4026
4027 // If some specific flag is already set, it means that some letter is
4028 // present more than once, this is not acceptable.
4029 if (FlagsVal == ~0U || (FlagsVal & Flag))
4030 return MatchOperand_NoMatch;
4031 FlagsVal |= Flag;
4032 }
4033 } else // No match for special register.
4034 return MatchOperand_NoMatch;
4035
Owen Anderson03a173e2011-10-21 18:43:28 +00004036 // Special register without flags is NOT equivalent to "fc" flags.
4037 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4038 // two lines would enable gas compatibility at the expense of breaking
4039 // round-tripping.
4040 //
4041 // if (!FlagsVal)
4042 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004043
4044 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4045 if (SpecReg == "spsr")
4046 FlagsVal |= 16;
4047
4048 Parser.Lex(); // Eat identifier token.
4049 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4050 return MatchOperand_Success;
4051}
4052
Tim Northoveree843ef2014-08-15 10:47:12 +00004053/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4054/// use in the MRS/MSR instructions added to support virtualization.
4055ARMAsmParser::OperandMatchResultTy
4056ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004057 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004058 SMLoc S = Parser.getTok().getLoc();
4059 const AsmToken &Tok = Parser.getTok();
4060 if (!Tok.is(AsmToken::Identifier))
4061 return MatchOperand_NoMatch;
4062 StringRef RegName = Tok.getString();
4063
4064 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4065 // and bit 5 is R.
4066 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4067 .Case("r8_usr", 0x00)
4068 .Case("r9_usr", 0x01)
4069 .Case("r10_usr", 0x02)
4070 .Case("r11_usr", 0x03)
4071 .Case("r12_usr", 0x04)
4072 .Case("sp_usr", 0x05)
4073 .Case("lr_usr", 0x06)
4074 .Case("r8_fiq", 0x08)
4075 .Case("r9_fiq", 0x09)
4076 .Case("r10_fiq", 0x0a)
4077 .Case("r11_fiq", 0x0b)
4078 .Case("r12_fiq", 0x0c)
4079 .Case("sp_fiq", 0x0d)
4080 .Case("lr_fiq", 0x0e)
4081 .Case("lr_irq", 0x10)
4082 .Case("sp_irq", 0x11)
4083 .Case("lr_svc", 0x12)
4084 .Case("sp_svc", 0x13)
4085 .Case("lr_abt", 0x14)
4086 .Case("sp_abt", 0x15)
4087 .Case("lr_und", 0x16)
4088 .Case("sp_und", 0x17)
4089 .Case("lr_mon", 0x1c)
4090 .Case("sp_mon", 0x1d)
4091 .Case("elr_hyp", 0x1e)
4092 .Case("sp_hyp", 0x1f)
4093 .Case("spsr_fiq", 0x2e)
4094 .Case("spsr_irq", 0x30)
4095 .Case("spsr_svc", 0x32)
4096 .Case("spsr_abt", 0x34)
4097 .Case("spsr_und", 0x36)
4098 .Case("spsr_mon", 0x3c)
4099 .Case("spsr_hyp", 0x3e)
4100 .Default(~0U);
4101
4102 if (Encoding == ~0U)
4103 return MatchOperand_NoMatch;
4104
4105 Parser.Lex(); // Eat identifier token.
4106 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4107 return MatchOperand_Success;
4108}
4109
David Blaikie960ea3f2014-06-08 16:18:35 +00004110ARMAsmParser::OperandMatchResultTy
4111ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4112 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004113 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004114 const AsmToken &Tok = Parser.getTok();
4115 if (Tok.isNot(AsmToken::Identifier)) {
4116 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4117 return MatchOperand_ParseFail;
4118 }
4119 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004120 std::string LowerOp = Op.lower();
4121 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004122 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4123 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4124 return MatchOperand_ParseFail;
4125 }
4126 Parser.Lex(); // Eat shift type token.
4127
4128 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004129 if (Parser.getTok().isNot(AsmToken::Hash) &&
4130 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004131 Error(Parser.getTok().getLoc(), "'#' expected");
4132 return MatchOperand_ParseFail;
4133 }
4134 Parser.Lex(); // Eat hash token.
4135
4136 const MCExpr *ShiftAmount;
4137 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004138 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004139 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004140 Error(Loc, "illegal expression");
4141 return MatchOperand_ParseFail;
4142 }
4143 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4144 if (!CE) {
4145 Error(Loc, "constant expression expected");
4146 return MatchOperand_ParseFail;
4147 }
4148 int Val = CE->getValue();
4149 if (Val < Low || Val > High) {
4150 Error(Loc, "immediate value out of range");
4151 return MatchOperand_ParseFail;
4152 }
4153
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004154 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004155
4156 return MatchOperand_Success;
4157}
4158
David Blaikie960ea3f2014-06-08 16:18:35 +00004159ARMAsmParser::OperandMatchResultTy
4160ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004161 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004162 const AsmToken &Tok = Parser.getTok();
4163 SMLoc S = Tok.getLoc();
4164 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004165 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004166 return MatchOperand_ParseFail;
4167 }
Tim Northover4d141442013-05-31 15:58:45 +00004168 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004169 .Case("be", 1)
4170 .Case("le", 0)
4171 .Default(-1);
4172 Parser.Lex(); // Eat the token.
4173
4174 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004175 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004176 return MatchOperand_ParseFail;
4177 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004178 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004179 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004180 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004181 return MatchOperand_Success;
4182}
4183
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004184/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4185/// instructions. Legal values are:
4186/// lsl #n 'n' in [0,31]
4187/// asr #n 'n' in [1,32]
4188/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004189ARMAsmParser::OperandMatchResultTy
4190ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004191 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004192 const AsmToken &Tok = Parser.getTok();
4193 SMLoc S = Tok.getLoc();
4194 if (Tok.isNot(AsmToken::Identifier)) {
4195 Error(S, "shift operator 'asr' or 'lsl' expected");
4196 return MatchOperand_ParseFail;
4197 }
4198 StringRef ShiftName = Tok.getString();
4199 bool isASR;
4200 if (ShiftName == "lsl" || ShiftName == "LSL")
4201 isASR = false;
4202 else if (ShiftName == "asr" || ShiftName == "ASR")
4203 isASR = true;
4204 else {
4205 Error(S, "shift operator 'asr' or 'lsl' expected");
4206 return MatchOperand_ParseFail;
4207 }
4208 Parser.Lex(); // Eat the operator.
4209
4210 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004211 if (Parser.getTok().isNot(AsmToken::Hash) &&
4212 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004213 Error(Parser.getTok().getLoc(), "'#' expected");
4214 return MatchOperand_ParseFail;
4215 }
4216 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004217 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004218
4219 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004220 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004221 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004222 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004223 return MatchOperand_ParseFail;
4224 }
4225 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4226 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004227 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004228 return MatchOperand_ParseFail;
4229 }
4230
4231 int64_t Val = CE->getValue();
4232 if (isASR) {
4233 // Shift amount must be in [1,32]
4234 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004235 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004236 return MatchOperand_ParseFail;
4237 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004238 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4239 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004240 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004241 return MatchOperand_ParseFail;
4242 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004243 if (Val == 32) Val = 0;
4244 } else {
4245 // Shift amount must be in [1,32]
4246 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004247 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004248 return MatchOperand_ParseFail;
4249 }
4250 }
4251
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004252 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004253
4254 return MatchOperand_Success;
4255}
4256
Jim Grosbach833b9d32011-07-27 20:15:40 +00004257/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4258/// of instructions. Legal values are:
4259/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004260ARMAsmParser::OperandMatchResultTy
4261ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004262 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004263 const AsmToken &Tok = Parser.getTok();
4264 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004265 if (Tok.isNot(AsmToken::Identifier))
4266 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004267 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004268 if (ShiftName != "ror" && ShiftName != "ROR")
4269 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004270 Parser.Lex(); // Eat the operator.
4271
4272 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004273 if (Parser.getTok().isNot(AsmToken::Hash) &&
4274 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004275 Error(Parser.getTok().getLoc(), "'#' expected");
4276 return MatchOperand_ParseFail;
4277 }
4278 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004279 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004280
4281 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004282 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004283 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004284 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004285 return MatchOperand_ParseFail;
4286 }
4287 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4288 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004289 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004290 return MatchOperand_ParseFail;
4291 }
4292
4293 int64_t Val = CE->getValue();
4294 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4295 // normally, zero is represented in asm by omitting the rotate operand
4296 // entirely.
4297 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004298 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004299 return MatchOperand_ParseFail;
4300 }
4301
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004302 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004303
4304 return MatchOperand_Success;
4305}
4306
David Blaikie960ea3f2014-06-08 16:18:35 +00004307ARMAsmParser::OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004308ARMAsmParser::parseModImm(OperandVector &Operands) {
4309 MCAsmParser &Parser = getParser();
4310 MCAsmLexer &Lexer = getLexer();
4311 int64_t Imm1, Imm2;
4312
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004313 SMLoc S = Parser.getTok().getLoc();
4314
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004315 // 1) A mod_imm operand can appear in the place of a register name:
4316 // add r0, #mod_imm
4317 // add r0, r0, #mod_imm
4318 // to correctly handle the latter, we bail out as soon as we see an
4319 // identifier.
4320 //
4321 // 2) Similarly, we do not want to parse into complex operands:
4322 // mov r0, #mod_imm
4323 // mov r0, :lower16:(_foo)
4324 if (Parser.getTok().is(AsmToken::Identifier) ||
4325 Parser.getTok().is(AsmToken::Colon))
4326 return MatchOperand_NoMatch;
4327
4328 // Hash (dollar) is optional as per the ARMARM
4329 if (Parser.getTok().is(AsmToken::Hash) ||
4330 Parser.getTok().is(AsmToken::Dollar)) {
4331 // Avoid parsing into complex operands (#:)
4332 if (Lexer.peekTok().is(AsmToken::Colon))
4333 return MatchOperand_NoMatch;
4334
4335 // Eat the hash (dollar)
4336 Parser.Lex();
4337 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004338
4339 SMLoc Sx1, Ex1;
4340 Sx1 = Parser.getTok().getLoc();
4341 const MCExpr *Imm1Exp;
4342 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4343 Error(Sx1, "malformed expression");
4344 return MatchOperand_ParseFail;
4345 }
4346
4347 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4348
4349 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004350 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004351 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004352 int Enc = ARM_AM::getSOImmVal(Imm1);
4353 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4354 // We have a match!
4355 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4356 (Enc & 0xF00) >> 7,
4357 Sx1, Ex1));
4358 return MatchOperand_Success;
4359 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004360
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004361 // We have parsed an immediate which is not for us, fallback to a plain
4362 // immediate. This can happen for instruction aliases. For an example,
4363 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4364 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4365 // instruction with a mod_imm operand. The alias is defined such that the
4366 // parser method is shared, that's why we have to do this here.
4367 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4368 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4369 return MatchOperand_Success;
4370 }
4371 } else {
4372 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4373 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004374 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4375 return MatchOperand_Success;
4376 }
4377
4378 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004379 if (Parser.getTok().isNot(AsmToken::Comma)) {
4380 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4381 return MatchOperand_ParseFail;
4382 }
4383
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004384 if (Imm1 & ~0xFF) {
4385 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4386 return MatchOperand_ParseFail;
4387 }
4388
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004389 // Eat the comma
4390 Parser.Lex();
4391
4392 // Repeat for #rot
4393 SMLoc Sx2, Ex2;
4394 Sx2 = Parser.getTok().getLoc();
4395
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004396 // Eat the optional hash (dollar)
4397 if (Parser.getTok().is(AsmToken::Hash) ||
4398 Parser.getTok().is(AsmToken::Dollar))
4399 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004400
4401 const MCExpr *Imm2Exp;
4402 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4403 Error(Sx2, "malformed expression");
4404 return MatchOperand_ParseFail;
4405 }
4406
4407 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4408
4409 if (CE) {
4410 Imm2 = CE->getValue();
4411 if (!(Imm2 & ~0x1E)) {
4412 // We have a match!
4413 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4414 return MatchOperand_Success;
4415 }
4416 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4417 return MatchOperand_ParseFail;
4418 } else {
4419 Error(Sx2, "constant expression expected");
4420 return MatchOperand_ParseFail;
4421 }
4422}
4423
4424ARMAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004425ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004426 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004427 SMLoc S = Parser.getTok().getLoc();
4428 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004429 if (Parser.getTok().isNot(AsmToken::Hash) &&
4430 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004431 Error(Parser.getTok().getLoc(), "'#' expected");
4432 return MatchOperand_ParseFail;
4433 }
4434 Parser.Lex(); // Eat hash token.
4435
4436 const MCExpr *LSBExpr;
4437 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004438 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004439 Error(E, "malformed immediate expression");
4440 return MatchOperand_ParseFail;
4441 }
4442 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4443 if (!CE) {
4444 Error(E, "'lsb' operand must be an immediate");
4445 return MatchOperand_ParseFail;
4446 }
4447
4448 int64_t LSB = CE->getValue();
4449 // The LSB must be in the range [0,31]
4450 if (LSB < 0 || LSB > 31) {
4451 Error(E, "'lsb' operand must be in the range [0,31]");
4452 return MatchOperand_ParseFail;
4453 }
4454 E = Parser.getTok().getLoc();
4455
4456 // Expect another immediate operand.
4457 if (Parser.getTok().isNot(AsmToken::Comma)) {
4458 Error(Parser.getTok().getLoc(), "too few operands");
4459 return MatchOperand_ParseFail;
4460 }
4461 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004462 if (Parser.getTok().isNot(AsmToken::Hash) &&
4463 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004464 Error(Parser.getTok().getLoc(), "'#' expected");
4465 return MatchOperand_ParseFail;
4466 }
4467 Parser.Lex(); // Eat hash token.
4468
4469 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004470 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004471 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004472 Error(E, "malformed immediate expression");
4473 return MatchOperand_ParseFail;
4474 }
4475 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4476 if (!CE) {
4477 Error(E, "'width' operand must be an immediate");
4478 return MatchOperand_ParseFail;
4479 }
4480
4481 int64_t Width = CE->getValue();
4482 // The LSB must be in the range [1,32-lsb]
4483 if (Width < 1 || Width > 32 - LSB) {
4484 Error(E, "'width' operand must be in the range [1,32-lsb]");
4485 return MatchOperand_ParseFail;
4486 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004487
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004488 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004489
4490 return MatchOperand_Success;
4491}
4492
David Blaikie960ea3f2014-06-08 16:18:35 +00004493ARMAsmParser::OperandMatchResultTy
4494ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004495 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004496 // postidx_reg := '+' register {, shift}
4497 // | '-' register {, shift}
4498 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004499
4500 // This method must return MatchOperand_NoMatch without consuming any tokens
4501 // in the case where there is no match, as other alternatives take other
4502 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004503 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004504 AsmToken Tok = Parser.getTok();
4505 SMLoc S = Tok.getLoc();
4506 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004507 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004508 if (Tok.is(AsmToken::Plus)) {
4509 Parser.Lex(); // Eat the '+' token.
4510 haveEaten = true;
4511 } else if (Tok.is(AsmToken::Minus)) {
4512 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004513 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004514 haveEaten = true;
4515 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004516
4517 SMLoc E = Parser.getTok().getEndLoc();
4518 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004519 if (Reg == -1) {
4520 if (!haveEaten)
4521 return MatchOperand_NoMatch;
4522 Error(Parser.getTok().getLoc(), "register expected");
4523 return MatchOperand_ParseFail;
4524 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004525
Jim Grosbachc320c852011-08-05 21:28:30 +00004526 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4527 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004528 if (Parser.getTok().is(AsmToken::Comma)) {
4529 Parser.Lex(); // Eat the ','.
4530 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4531 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004532
4533 // FIXME: Only approximates end...may include intervening whitespace.
4534 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004535 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004536
4537 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4538 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004539
4540 return MatchOperand_Success;
4541}
4542
David Blaikie960ea3f2014-06-08 16:18:35 +00004543ARMAsmParser::OperandMatchResultTy
4544ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004545 // Check for a post-index addressing register operand. Specifically:
4546 // am3offset := '+' register
4547 // | '-' register
4548 // | register
4549 // | # imm
4550 // | # + imm
4551 // | # - imm
4552
4553 // This method must return MatchOperand_NoMatch without consuming any tokens
4554 // in the case where there is no match, as other alternatives take other
4555 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004556 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004557 AsmToken Tok = Parser.getTok();
4558 SMLoc S = Tok.getLoc();
4559
4560 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004561 if (Parser.getTok().is(AsmToken::Hash) ||
4562 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004563 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004564 // Explicitly look for a '-', as we need to encode negative zero
4565 // differently.
4566 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4567 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004568 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004569 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004570 return MatchOperand_ParseFail;
4571 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4572 if (!CE) {
4573 Error(S, "constant expression expected");
4574 return MatchOperand_ParseFail;
4575 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004576 // Negative zero is encoded as the flag value INT32_MIN.
4577 int32_t Val = CE->getValue();
4578 if (isNegative && Val == 0)
4579 Val = INT32_MIN;
4580
4581 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004582 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004583
4584 return MatchOperand_Success;
4585 }
4586
4587
4588 bool haveEaten = false;
4589 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004590 if (Tok.is(AsmToken::Plus)) {
4591 Parser.Lex(); // Eat the '+' token.
4592 haveEaten = true;
4593 } else if (Tok.is(AsmToken::Minus)) {
4594 Parser.Lex(); // Eat the '-' token.
4595 isAdd = false;
4596 haveEaten = true;
4597 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004598
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004599 Tok = Parser.getTok();
4600 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004601 if (Reg == -1) {
4602 if (!haveEaten)
4603 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004604 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004605 return MatchOperand_ParseFail;
4606 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004607
4608 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004609 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004610
4611 return MatchOperand_Success;
4612}
4613
Tim Northovereb5e4d52013-07-22 09:06:12 +00004614/// Convert parsed operands to MCInst. Needed here because this instruction
4615/// only has two register operands, but multiplication is commutative so
4616/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004617void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4618 const OperandVector &Operands) {
4619 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4620 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004621 // If we have a three-operand form, make sure to set Rn to be the operand
4622 // that isn't the same as Rd.
4623 unsigned RegOp = 4;
4624 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004625 ((ARMOperand &)*Operands[4]).getReg() ==
4626 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004627 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004628 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004629 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004630 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004631}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004632
David Blaikie960ea3f2014-06-08 16:18:35 +00004633void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4634 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004635 int CondOp = -1, ImmOp = -1;
4636 switch(Inst.getOpcode()) {
4637 case ARM::tB:
4638 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4639
4640 case ARM::t2B:
4641 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4642
4643 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4644 }
4645 // first decide whether or not the branch should be conditional
4646 // by looking at it's location relative to an IT block
4647 if(inITBlock()) {
4648 // inside an IT block we cannot have any conditional branches. any
4649 // such instructions needs to be converted to unconditional form
4650 switch(Inst.getOpcode()) {
4651 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4652 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4653 }
4654 } else {
4655 // outside IT blocks we can only have unconditional branches with AL
4656 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004657 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004658 switch(Inst.getOpcode()) {
4659 case ARM::tB:
4660 case ARM::tBcc:
4661 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4662 break;
4663 case ARM::t2B:
4664 case ARM::t2Bcc:
4665 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4666 break;
4667 }
4668 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004669
Mihai Popaad18d3c2013-08-09 10:38:32 +00004670 // now decide on encoding size based on branch target range
4671 switch(Inst.getOpcode()) {
4672 // classify tB as either t2B or t1B based on range of immediate operand
4673 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004674 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4675 if (!op.isSignedOffset<11, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004676 Inst.setOpcode(ARM::t2B);
4677 break;
4678 }
4679 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4680 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004681 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4682 if (!op.isSignedOffset<8, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004683 Inst.setOpcode(ARM::t2Bcc);
4684 break;
4685 }
4686 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004687 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4688 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004689}
4690
Bill Wendlinge18980a2010-11-06 22:36:58 +00004691/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004692/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004693bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004694 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004695 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004696 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004697 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004698 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004699 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004700
Sean Callanan936b0d32010-01-19 21:44:56 +00004701 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004702 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004703 if (BaseRegNum == -1)
4704 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004705
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004706 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004707 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004708 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4709 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004710 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004711
Jim Grosbachd3595712011-08-03 23:50:40 +00004712 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004713 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004714 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004715
Craig Topper062a2ba2014-04-25 05:30:21 +00004716 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4717 ARM_AM::no_shift, 0, 0, false,
4718 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004719
Jim Grosbach40700e02011-09-19 18:42:21 +00004720 // If there's a pre-indexing writeback marker, '!', just add it as a token
4721 // operand. It's rather odd, but syntactically valid.
4722 if (Parser.getTok().is(AsmToken::Exclaim)) {
4723 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4724 Parser.Lex(); // Eat the '!'.
4725 }
4726
Jim Grosbachd3595712011-08-03 23:50:40 +00004727 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004728 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004729
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004730 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4731 "Lost colon or comma in memory operand?!");
4732 if (Tok.is(AsmToken::Comma)) {
4733 Parser.Lex(); // Eat the comma.
4734 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004735
Jim Grosbacha95ec992011-10-11 17:29:55 +00004736 // If we have a ':', it's an alignment specifier.
4737 if (Parser.getTok().is(AsmToken::Colon)) {
4738 Parser.Lex(); // Eat the ':'.
4739 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004740 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004741
4742 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004743 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004744 return true;
4745
4746 // The expression has to be a constant. Memory references with relocations
4747 // don't come through here, as they use the <label> forms of the relevant
4748 // instructions.
4749 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4750 if (!CE)
4751 return Error (E, "constant expression expected");
4752
4753 unsigned Align = 0;
4754 switch (CE->getValue()) {
4755 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004756 return Error(E,
4757 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4758 case 16: Align = 2; break;
4759 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004760 case 64: Align = 8; break;
4761 case 128: Align = 16; break;
4762 case 256: Align = 32; break;
4763 }
4764
4765 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004766 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004767 return Error(Parser.getTok().getLoc(), "']' expected");
4768 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004769 Parser.Lex(); // Eat right bracket token.
4770
4771 // Don't worry about range checking the value here. That's handled by
4772 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004773 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004774 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004775 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004776
4777 // If there's a pre-indexing writeback marker, '!', just add it as a token
4778 // operand.
4779 if (Parser.getTok().is(AsmToken::Exclaim)) {
4780 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4781 Parser.Lex(); // Eat the '!'.
4782 }
4783
4784 return false;
4785 }
4786
4787 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004788 // offset. Be friendly and also accept a plain integer (without a leading
4789 // hash) for gas compatibility.
4790 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004791 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004792 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004793 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004794 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004795 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004796
Owen Anderson967674d2011-08-29 19:36:44 +00004797 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004798 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004799 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004800 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004801
4802 // The expression has to be a constant. Memory references with relocations
4803 // don't come through here, as they use the <label> forms of the relevant
4804 // instructions.
4805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4806 if (!CE)
4807 return Error (E, "constant expression expected");
4808
Owen Anderson967674d2011-08-29 19:36:44 +00004809 // If the constant was #-0, represent it as INT32_MIN.
4810 int32_t Val = CE->getValue();
4811 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00004812 CE = MCConstantExpr::create(INT32_MIN, getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00004813
Jim Grosbachd3595712011-08-03 23:50:40 +00004814 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004815 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004816 return Error(Parser.getTok().getLoc(), "']' expected");
4817 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004818 Parser.Lex(); // Eat right bracket token.
4819
4820 // Don't worry about range checking the value here. That's handled by
4821 // the is*() predicates.
4822 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004823 ARM_AM::no_shift, 0, 0,
4824 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004825
4826 // If there's a pre-indexing writeback marker, '!', just add it as a token
4827 // operand.
4828 if (Parser.getTok().is(AsmToken::Exclaim)) {
4829 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4830 Parser.Lex(); // Eat the '!'.
4831 }
4832
4833 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004834 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004835
4836 // The register offset is optionally preceded by a '+' or '-'
4837 bool isNegative = false;
4838 if (Parser.getTok().is(AsmToken::Minus)) {
4839 isNegative = true;
4840 Parser.Lex(); // Eat the '-'.
4841 } else if (Parser.getTok().is(AsmToken::Plus)) {
4842 // Nothing to do.
4843 Parser.Lex(); // Eat the '+'.
4844 }
4845
4846 E = Parser.getTok().getLoc();
4847 int OffsetRegNum = tryParseRegister();
4848 if (OffsetRegNum == -1)
4849 return Error(E, "register expected");
4850
4851 // If there's a shift operator, handle it.
4852 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004853 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004854 if (Parser.getTok().is(AsmToken::Comma)) {
4855 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004856 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004857 return true;
4858 }
4859
4860 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004861 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004862 return Error(Parser.getTok().getLoc(), "']' expected");
4863 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004864 Parser.Lex(); // Eat right bracket token.
4865
Craig Topper062a2ba2014-04-25 05:30:21 +00004866 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004867 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004868 S, E));
4869
Jim Grosbachc320c852011-08-05 21:28:30 +00004870 // If there's a pre-indexing writeback marker, '!', just add it as a token
4871 // operand.
4872 if (Parser.getTok().is(AsmToken::Exclaim)) {
4873 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4874 Parser.Lex(); // Eat the '!'.
4875 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004876
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004877 return false;
4878}
4879
Jim Grosbachd3595712011-08-03 23:50:40 +00004880/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004881/// ( lsl | lsr | asr | ror ) , # shift_amount
4882/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004883/// return true if it parses a shift otherwise it returns false.
4884bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4885 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004886 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004887 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004888 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004889 if (Tok.isNot(AsmToken::Identifier))
4890 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004891 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004892 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4893 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004894 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004895 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004896 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004897 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004898 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004899 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004900 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004901 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004902 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004903 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004904 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004905 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004906
Jim Grosbachd3595712011-08-03 23:50:40 +00004907 // rrx stands alone.
4908 Amount = 0;
4909 if (St != ARM_AM::rrx) {
4910 Loc = Parser.getTok().getLoc();
4911 // A '#' and a shift amount.
4912 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004913 if (HashTok.isNot(AsmToken::Hash) &&
4914 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004915 return Error(HashTok.getLoc(), "'#' expected");
4916 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004917
Jim Grosbachd3595712011-08-03 23:50:40 +00004918 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004919 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004920 return true;
4921 // Range check the immediate.
4922 // lsl, ror: 0 <= imm <= 31
4923 // lsr, asr: 0 <= imm <= 32
4924 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4925 if (!CE)
4926 return Error(Loc, "shift amount must be an immediate");
4927 int64_t Imm = CE->getValue();
4928 if (Imm < 0 ||
4929 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4930 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4931 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004932 // If <ShiftTy> #0, turn it into a no_shift.
4933 if (Imm == 0)
4934 St = ARM_AM::lsl;
4935 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4936 if (Imm == 32)
4937 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004938 Amount = Imm;
4939 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004940
4941 return false;
4942}
4943
Jim Grosbache7fbce72011-10-03 23:38:36 +00004944/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00004945ARMAsmParser::OperandMatchResultTy
4946ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004947 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004948 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004949 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004950 // integer only.
4951 //
4952 // This routine still creates a generic Immediate operand, containing
4953 // a bitcast of the 64-bit floating point value. The various operands
4954 // that accept floats can check whether the value is valid for them
4955 // via the standard is*() predicates.
4956
Jim Grosbache7fbce72011-10-03 23:38:36 +00004957 SMLoc S = Parser.getTok().getLoc();
4958
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004959 if (Parser.getTok().isNot(AsmToken::Hash) &&
4960 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004961 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004962
4963 // Disambiguate the VMOV forms that can accept an FP immediate.
4964 // vmov.f32 <sreg>, #imm
4965 // vmov.f64 <dreg>, #imm
4966 // vmov.f32 <dreg>, #imm @ vector f32x2
4967 // vmov.f32 <qreg>, #imm @ vector f32x4
4968 //
4969 // There are also the NEON VMOV instructions which expect an
4970 // integer constant. Make sure we don't try to parse an FPImm
4971 // for these:
4972 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00004973 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
4974 bool isVmovf = TyOp.isToken() &&
4975 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64");
4976 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
4977 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
4978 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00004979 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004980 return MatchOperand_NoMatch;
4981
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004982 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004983
4984 // Handle negation, as that still comes through as a separate token.
4985 bool isNegative = false;
4986 if (Parser.getTok().is(AsmToken::Minus)) {
4987 isNegative = true;
4988 Parser.Lex();
4989 }
4990 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004991 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004992 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004993 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004994 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4995 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004996 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004997 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004998 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004999 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005000 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005001 return MatchOperand_Success;
5002 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005003 // Also handle plain integers. Instructions which allow floating point
5004 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005005 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005006 int64_t Val = Tok.getIntVal();
5007 Parser.Lex(); // Eat the token.
5008 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005009 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005010 return MatchOperand_ParseFail;
5011 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005012 float RealVal = ARM_AM::getFPImmFloat(Val);
5013 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5014
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005015 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005016 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005017 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005018 return MatchOperand_Success;
5019 }
5020
Jim Grosbach235c8d22012-01-19 02:47:30 +00005021 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005022 return MatchOperand_ParseFail;
5023}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005024
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005025/// Parse a arm instruction operand. For now this parses the operand regardless
5026/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005027bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005028 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005029 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005030
5031 // Check if the current operand has a custom associated parser, if so, try to
5032 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005033 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5034 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005035 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005036 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5037 // there was a match, but an error occurred, in which case, just return that
5038 // the operand parsing failed.
5039 if (ResTy == MatchOperand_ParseFail)
5040 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005041
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005042 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005043 default:
5044 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005045 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005046 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005047 // If we've seen a branch mnemonic, the next operand must be a label. This
5048 // is true even if the label is a register name. So "br r1" means branch to
5049 // label "r1".
5050 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5051 if (!ExpectLabel) {
5052 if (!tryParseRegisterWithWriteBack(Operands))
5053 return false;
5054 int Res = tryParseShiftRegister(Operands);
5055 if (Res == 0) // success
5056 return false;
5057 else if (Res == -1) // irrecoverable error
5058 return true;
5059 // If this is VMRS, check for the apsr_nzcv operand.
5060 if (Mnemonic == "vmrs" &&
5061 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5062 S = Parser.getTok().getLoc();
5063 Parser.Lex();
5064 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5065 return false;
5066 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005067 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005068
5069 // Fall though for the Identifier case that is not a register or a
5070 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00005071 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005072 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005073 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005074 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005075 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005076 // This was not a register so parse other operands that start with an
5077 // identifier (like labels) as expressions and create them as immediates.
5078 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005079 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005080 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005081 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005082 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005083 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5084 return false;
5085 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005086 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005087 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005088 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005089 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005090 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005091 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005092 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005093 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005094 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005095
5096 if (Parser.getTok().isNot(AsmToken::Colon)) {
5097 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5098 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005099 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005100 return true;
5101 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5102 if (CE) {
5103 int32_t Val = CE->getValue();
5104 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00005105 ImmVal = MCConstantExpr::create(INT32_MIN, getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005106 }
5107 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5108 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005109
5110 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005111 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005112 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5113 if (Parser.getTok().is(AsmToken::Exclaim)) {
5114 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5115 Parser.getTok().getLoc()));
5116 Parser.Lex(); // Eat exclaim token
5117 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005118 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005119 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005120 // w/ a ':' after the '#', it's just like a plain ':'.
5121 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005122 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005123 case AsmToken::Colon: {
5124 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005125 // FIXME: Check it's an expression prefix,
5126 // e.g. (FOO - :lower16:BAR) isn't legal.
5127 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005128 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005129 return true;
5130
Evan Cheng965b3c72011-01-13 07:58:56 +00005131 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005132 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005133 return true;
5134
Jim Grosbach13760bd2015-05-30 01:25:56 +00005135 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005136 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005137 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005138 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005139 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005140 }
David Peixottoe407d092013-12-19 18:12:36 +00005141 case AsmToken::Equal: {
5142 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
5143 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
5144
David Peixottoe407d092013-12-19 18:12:36 +00005145 Parser.Lex(); // Eat '='
5146 const MCExpr *SubExprVal;
5147 if (getParser().parseExpression(SubExprVal))
5148 return true;
5149 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5150
David Peixottob9b73622014-02-04 17:22:40 +00005151 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00005152 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
5153 return false;
5154 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005155 }
5156}
5157
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005158// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005159// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005160bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005161 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005162 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005163
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005164 // consume an optional '#' (GNU compatibility)
5165 if (getLexer().is(AsmToken::Hash))
5166 Parser.Lex();
5167
Jason W Kim1f7bc072011-01-11 23:53:41 +00005168 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005169 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005170 Parser.Lex(); // Eat ':'
5171
5172 if (getLexer().isNot(AsmToken::Identifier)) {
5173 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5174 return true;
5175 }
5176
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005177 enum {
5178 COFF = (1 << MCObjectFileInfo::IsCOFF),
5179 ELF = (1 << MCObjectFileInfo::IsELF),
5180 MACHO = (1 << MCObjectFileInfo::IsMachO)
5181 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005182 static const struct PrefixEntry {
5183 const char *Spelling;
5184 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005185 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005186 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005187 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5188 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005189 };
5190
Jason W Kim1f7bc072011-01-11 23:53:41 +00005191 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005192
5193 const auto &Prefix =
5194 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5195 [&IDVal](const PrefixEntry &PE) {
5196 return PE.Spelling == IDVal;
5197 });
5198 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005199 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5200 return true;
5201 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005202
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005203 uint8_t CurrentFormat;
5204 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5205 case MCObjectFileInfo::IsMachO:
5206 CurrentFormat = MACHO;
5207 break;
5208 case MCObjectFileInfo::IsELF:
5209 CurrentFormat = ELF;
5210 break;
5211 case MCObjectFileInfo::IsCOFF:
5212 CurrentFormat = COFF;
5213 break;
5214 }
5215
5216 if (~Prefix->SupportedFormats & CurrentFormat) {
5217 Error(Parser.getTok().getLoc(),
5218 "cannot represent relocation in the current file format");
5219 return true;
5220 }
5221
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005222 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005223 Parser.Lex();
5224
5225 if (getLexer().isNot(AsmToken::Colon)) {
5226 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5227 return true;
5228 }
5229 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005230
Jason W Kim1f7bc072011-01-11 23:53:41 +00005231 return false;
5232}
5233
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005234/// \brief Given a mnemonic, split out possible predication code and carry
5235/// setting letters to form a canonical mnemonic and flags.
5236//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005237// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005238// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005239StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005240 unsigned &PredicationCode,
5241 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005242 unsigned &ProcessorIMod,
5243 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005244 PredicationCode = ARMCC::AL;
5245 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005246 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005247
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005248 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005249 //
5250 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005251 if ((Mnemonic == "movs" && isThumb()) ||
5252 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5253 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5254 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5255 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005256 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005257 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5258 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005259 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005260 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005261 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5262 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005263 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
5264 Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005265 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005266
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005267 // First, split out any predication code. Ignore mnemonics we know aren't
5268 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005269 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005270 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005271 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005272 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005273 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5274 .Case("eq", ARMCC::EQ)
5275 .Case("ne", ARMCC::NE)
5276 .Case("hs", ARMCC::HS)
5277 .Case("cs", ARMCC::HS)
5278 .Case("lo", ARMCC::LO)
5279 .Case("cc", ARMCC::LO)
5280 .Case("mi", ARMCC::MI)
5281 .Case("pl", ARMCC::PL)
5282 .Case("vs", ARMCC::VS)
5283 .Case("vc", ARMCC::VC)
5284 .Case("hi", ARMCC::HI)
5285 .Case("ls", ARMCC::LS)
5286 .Case("ge", ARMCC::GE)
5287 .Case("lt", ARMCC::LT)
5288 .Case("gt", ARMCC::GT)
5289 .Case("le", ARMCC::LE)
5290 .Case("al", ARMCC::AL)
5291 .Default(~0U);
5292 if (CC != ~0U) {
5293 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5294 PredicationCode = CC;
5295 }
Bill Wendling193961b2010-10-29 23:50:21 +00005296 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005297
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005298 // Next, determine if we have a carry setting bit. We explicitly ignore all
5299 // the instructions we know end in 's'.
5300 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005301 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005302 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5303 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5304 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005305 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005306 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005307 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005308 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005309 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005310 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005311 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5312 CarrySetting = true;
5313 }
5314
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005315 // The "cps" instruction can have a interrupt mode operand which is glued into
5316 // the mnemonic. Check if this is the case, split it and parse the imod op
5317 if (Mnemonic.startswith("cps")) {
5318 // Split out any imod code.
5319 unsigned IMod =
5320 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5321 .Case("ie", ARM_PROC::IE)
5322 .Case("id", ARM_PROC::ID)
5323 .Default(~0U);
5324 if (IMod != ~0U) {
5325 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5326 ProcessorIMod = IMod;
5327 }
5328 }
5329
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005330 // The "it" instruction has the condition mask on the end of the mnemonic.
5331 if (Mnemonic.startswith("it")) {
5332 ITMask = Mnemonic.slice(2, Mnemonic.size());
5333 Mnemonic = Mnemonic.slice(0, 2);
5334 }
5335
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005336 return Mnemonic;
5337}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005338
5339/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5340/// inclusion of carry set or predication code operands.
5341//
5342// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005343void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5344 bool &CanAcceptCarrySet,
5345 bool &CanAcceptPredicationCode) {
5346 CanAcceptCarrySet =
5347 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005348 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005349 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5350 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5351 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5352 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5353 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5354 (!isThumb() &&
5355 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5356 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005357
Tim Northover2c45a382013-06-26 16:52:40 +00005358 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005359 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005360 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5361 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005362 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5363 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5364 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5365 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005366 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005367 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
5368 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00005369 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005370 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005371 } else if (!isThumb()) {
5372 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005373 CanAcceptPredicationCode =
5374 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005375 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5376 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5377 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005378 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5379 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5380 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005381 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005382 if (hasV6MOps())
5383 CanAcceptPredicationCode = Mnemonic != "movs";
5384 else
5385 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005386 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005387 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005388}
5389
Scott Douglass47a3fce2015-07-09 14:13:41 +00005390// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005391// available as three operand, convert to two operand form if possible.
5392//
5393// FIXME: We would really like to be able to tablegen'erate this.
5394void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5395 bool CarrySetting,
5396 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005397 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005398 return;
5399
Scott Douglass039f7682015-07-13 15:31:33 +00005400 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5401 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005402 if (!Op3.isReg() || !Op4.isReg())
5403 return;
5404
Scott Douglass039f7682015-07-13 15:31:33 +00005405 auto Op3Reg = Op3.getReg();
5406 auto Op4Reg = Op4.getReg();
5407
Scott Douglass47a3fce2015-07-09 14:13:41 +00005408 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005409 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5410 // won't accept SP or PC so we do the transformation here taking care
5411 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005412 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005413 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005414 if (Mnemonic != "add")
5415 return;
5416 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5417 (Op5.isReg() && Op5.getReg() == ARM::PC);
5418 if (!TryTransform) {
5419 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5420 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5421 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5422 Op5.isImm() && !Op5.isImm0_508s4());
5423 }
5424 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005425 return;
5426 } else if (!isThumbOne())
5427 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005428
5429 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5430 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5431 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5432 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5433 return;
5434
5435 // If first 2 operands of a 3 operand instruction are the same
5436 // then transform to 2 operand version of the same instruction
5437 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005438 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005439
5440 // For communtative operations, we might be able to transform if we swap
5441 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5442 // as tADDrsp.
5443 const ARMOperand *LastOp = &Op5;
5444 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005445 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5446 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005447 Mnemonic == "and" || Mnemonic == "eor" ||
5448 Mnemonic == "adc" || Mnemonic == "orr")) {
5449 Swap = true;
5450 LastOp = &Op4;
5451 Transform = true;
5452 }
5453
Scott Douglass8c7803f2015-07-09 14:13:34 +00005454 // If both registers are the same then remove one of them from
5455 // the operand list, with certain exceptions.
5456 if (Transform) {
5457 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5458 // 2 operand forms don't exist.
5459 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005460 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005461 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005462
5463 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5464 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005465 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005466 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005467 }
5468
Scott Douglass8143bc22015-07-09 14:13:55 +00005469 if (Transform) {
5470 if (Swap)
5471 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005472 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005473 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005474}
5475
Jim Grosbach7283da92011-08-16 21:12:37 +00005476bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005477 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005478 // FIXME: This is all horribly hacky. We really need a better way to deal
5479 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005480
5481 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5482 // another does not. Specifically, the MOVW instruction does not. So we
5483 // special case it here and remove the defaulted (non-setting) cc_out
5484 // operand if that's the instruction we're trying to match.
5485 //
5486 // We do this as post-processing of the explicit operands rather than just
5487 // conditionally adding the cc_out in the first place because we need
5488 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005489 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005490 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005491 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5492 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005493 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005494
5495 // Register-register 'add' for thumb does not have a cc_out operand
5496 // when there are only two register operands.
5497 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005498 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5499 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5500 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005501 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005502 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005503 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5504 // have to check the immediate range here since Thumb2 has a variant
5505 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005506 if (((isThumb() && Mnemonic == "add") ||
5507 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005508 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5509 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5510 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5511 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5512 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5513 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005514 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005515 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5516 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005517 // selecting via the generic "add" mnemonic, so to know that we
5518 // should remove the cc_out operand, we have to explicitly check that
5519 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005520 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005521 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5522 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5523 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005524 // Nest conditions rather than one big 'if' statement for readability.
5525 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005526 // If both registers are low, we're in an IT block, and the immediate is
5527 // in range, we should use encoding T1 instead, which has a cc_out.
5528 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005529 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5530 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5531 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005532 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005533 // Check against T3. If the second register is the PC, this is an
5534 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005535 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5536 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005537 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005538
5539 // Otherwise, we use encoding T4, which does not have a cc_out
5540 // operand.
5541 return true;
5542 }
5543
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005544 // The thumb2 multiply instruction doesn't have a CCOut register, so
5545 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5546 // use the 16-bit encoding or not.
5547 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005548 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5549 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5550 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5551 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005552 // If the registers aren't low regs, the destination reg isn't the
5553 // same as one of the source regs, or the cc_out operand is zero
5554 // outside of an IT block, we have to use the 32-bit encoding, so
5555 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005556 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5557 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5558 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5559 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5560 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5561 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5562 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005563 return true;
5564
Jim Grosbachefa7e952011-11-15 19:55:16 +00005565 // Also check the 'mul' syntax variant that doesn't specify an explicit
5566 // destination register.
5567 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005568 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5569 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5570 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005571 // If the registers aren't low regs or the cc_out operand is zero
5572 // outside of an IT block, we have to use the 32-bit encoding, so
5573 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005574 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5575 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005576 !inITBlock()))
5577 return true;
5578
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005579
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005580
Jim Grosbach4b701af2011-08-24 21:42:27 +00005581 // Register-register 'add/sub' for thumb does not have a cc_out operand
5582 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5583 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5584 // right, this will result in better diagnostics (which operand is off)
5585 // anyway.
5586 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5587 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005588 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5589 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5590 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5591 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005592 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005593 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005594 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005595
Jim Grosbach7283da92011-08-16 21:12:37 +00005596 return false;
5597}
5598
David Blaikie960ea3f2014-06-08 16:18:35 +00005599bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5600 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005601 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5602 unsigned RegIdx = 3;
5603 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005604 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32") {
5605 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
5606 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32")
Joey Goulye8602552013-07-19 16:34:16 +00005607 RegIdx = 4;
5608
David Blaikie960ea3f2014-06-08 16:18:35 +00005609 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5610 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5611 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5612 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5613 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005614 return true;
5615 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005616 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005617}
5618
Jim Grosbach12952fe2011-11-11 23:08:10 +00005619static bool isDataTypeToken(StringRef Tok) {
5620 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5621 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5622 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5623 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5624 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5625 Tok == ".f" || Tok == ".d";
5626}
5627
5628// FIXME: This bit should probably be handled via an explicit match class
5629// in the .td files that matches the suffix instead of having it be
5630// a literal string token the way it is now.
5631static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5632 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5633}
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005634static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005635 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005636
5637static bool RequiresVFPRegListValidation(StringRef Inst,
5638 bool &AcceptSinglePrecisionOnly,
5639 bool &AcceptDoublePrecisionOnly) {
5640 if (Inst.size() < 7)
5641 return false;
5642
5643 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5644 StringRef AddressingMode = Inst.substr(4, 2);
5645 if (AddressingMode == "ia" || AddressingMode == "db" ||
5646 AddressingMode == "ea" || AddressingMode == "fd") {
5647 AcceptSinglePrecisionOnly = Inst[6] == 's';
5648 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5649 return true;
5650 }
5651 }
5652
5653 return false;
5654}
5655
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005656/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005657bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005658 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005659 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005660 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005661 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005662 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005663 bool AcceptDoublePrecisionOnly;
5664 RequireVFPRegisterListCheck =
5665 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5666 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005667
Jim Grosbach8be2f652011-12-09 23:34:09 +00005668 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005669 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005670 // The generic tblgen'erated code does this later, at the start of
5671 // MatchInstructionImpl(), but that's too late for aliases that include
5672 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005673 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005674 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5675 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005676
Jim Grosbachab5830e2011-12-14 02:16:11 +00005677 // First check for the ARM-specific .req directive.
5678 if (Parser.getTok().is(AsmToken::Identifier) &&
5679 Parser.getTok().getIdentifier() == ".req") {
5680 parseDirectiveReq(Name, NameLoc);
5681 // We always return 'error' for this, as we're done with this
5682 // statement and don't need to match the 'instruction."
5683 return true;
5684 }
5685
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005686 // Create the leading tokens for the mnemonic, split by '.' characters.
5687 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005688 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005689
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005690 // Split out the predication code and carry setting flag from the mnemonic.
5691 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005692 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005693 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005694 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005695 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005696 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005697
Jim Grosbach1c171b12011-08-25 17:23:55 +00005698 // In Thumb1, only the branch (B) instruction can be predicated.
5699 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005700 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005701 return Error(NameLoc, "conditional execution not supported in Thumb1");
5702 }
5703
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005704 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5705
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005706 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5707 // is the mask as it will be for the IT encoding if the conditional
5708 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5709 // where the conditional bit0 is zero, the instruction post-processing
5710 // will adjust the mask accordingly.
5711 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005712 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5713 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005714 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005715 return Error(Loc, "too many conditions on IT instruction");
5716 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005717 unsigned Mask = 8;
5718 for (unsigned i = ITMask.size(); i != 0; --i) {
5719 char pos = ITMask[i - 1];
5720 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005721 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005722 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005723 }
5724 Mask >>= 1;
5725 if (ITMask[i - 1] == 't')
5726 Mask |= 8;
5727 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005728 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005729 }
5730
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005731 // FIXME: This is all a pretty gross hack. We should automatically handle
5732 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005733
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005734 // Next, add the CCOut and ConditionCode operands, if needed.
5735 //
5736 // For mnemonics which can ever incorporate a carry setting bit or predication
5737 // code, our matching model involves us always generating CCOut and
5738 // ConditionCode operands to match the mnemonic "as written" and then we let
5739 // the matcher deal with finding the right instruction or generating an
5740 // appropriate error.
5741 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005742 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005743
Jim Grosbach03a8a162011-07-14 22:04:21 +00005744 // If we had a carry-set on an instruction that can't do that, issue an
5745 // error.
5746 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005747 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005748 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005749 "' can not set flags, but 's' suffix specified");
5750 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005751 // If we had a predication code on an instruction that can't do that, issue an
5752 // error.
5753 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005754 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005755 return Error(NameLoc, "instruction '" + Mnemonic +
5756 "' is not predicable, but condition code specified");
5757 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005758
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005759 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005760 if (CanAcceptCarrySet) {
5761 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005762 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005763 Loc));
5764 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005765
5766 // Add the predication code operand, if necessary.
5767 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005768 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5769 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005770 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005771 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005772 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005773
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005774 // Add the processor imod operand, if necessary.
5775 if (ProcessorIMod) {
5776 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005777 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005778 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005779 } else if (Mnemonic == "cps" && isMClass()) {
5780 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005781 }
5782
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005783 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005784 while (Next != StringRef::npos) {
5785 Start = Next;
5786 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005787 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005788
Jim Grosbach12952fe2011-11-11 23:08:10 +00005789 // Some NEON instructions have an optional datatype suffix that is
5790 // completely ignored. Check for that.
5791 if (isDataTypeToken(ExtraToken) &&
5792 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5793 continue;
5794
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005795 // For for ARM mode generate an error if the .n qualifier is used.
5796 if (ExtraToken == ".n" && !isThumb()) {
5797 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005798 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005799 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5800 "arm mode");
5801 }
5802
5803 // The .n qualifier is always discarded as that is what the tables
5804 // and matcher expect. In ARM mode the .w qualifier has no effect,
5805 // so discard it to avoid errors that can be caused by the matcher.
5806 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005807 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5808 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5809 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005810 }
5811
5812 // Read the remaining operands.
5813 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005814 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005815 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005816 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005817 return true;
5818 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005819
5820 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005821 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005822
5823 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005824 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005825 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005826 return true;
5827 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005828 }
5829 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005830
Chris Lattnera2a9d162010-09-11 16:18:25 +00005831 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005832 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005833 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005834 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005835 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005836
Chris Lattner91689c12010-09-08 05:10:46 +00005837 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005838
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005839 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005840 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5841 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5842 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005843 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005844 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5845 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005846 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005847 }
5848
Scott Douglass8c7803f2015-07-09 14:13:34 +00005849 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
5850
Jim Grosbach7283da92011-08-16 21:12:37 +00005851 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5852 // do and don't have a cc_out optional-def operand. With some spot-checks
5853 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005854 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00005855 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005856 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5857 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00005858 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005859 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005860
Joey Goulye8602552013-07-19 16:34:16 +00005861 // Some instructions have the same mnemonic, but don't always
5862 // have a predicate. Distinguish them here and delete the
5863 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00005864 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00005865 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00005866
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005867 // ARM mode 'blx' need special handling, as the register operand version
5868 // is predicable, but the label operand version is not. So, we can't rely
5869 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005870 // a k_CondCode operand in the list. If we're trying to match the label
5871 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005872 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005873 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005874 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00005875
Weiming Zhao8f56f882012-11-16 21:55:34 +00005876 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5877 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5878 // a single GPRPair reg operand is used in the .td file to replace the two
5879 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5880 // expressed as a GPRPair, so we have to manually merge them.
5881 // FIXME: We would really like to be able to tablegen'erate this.
5882 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005883 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5884 Mnemonic == "stlexd")) {
5885 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005886 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00005887 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
5888 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005889
5890 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5891 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00005892 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
5893 MRC.contains(Op2.getReg())) {
5894 unsigned Reg1 = Op1.getReg();
5895 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00005896 unsigned Rt = MRI->getEncodingValue(Reg1);
5897 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5898
5899 // Rt2 must be Rt + 1 and Rt must be even.
5900 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005901 Error(Op2.getStartLoc(), isLoad
5902 ? "destination operands must be sequential"
5903 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005904 return true;
5905 }
5906 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5907 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00005908 Operands[Idx] =
5909 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
5910 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005911 }
5912 }
5913
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005914 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005915 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005916 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5917 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5918 if (Op3.isMem()) {
5919 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005920
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005921 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00005922 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005923
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005924 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005925
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005926 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005927
David Blaikie960ea3f2014-06-08 16:18:35 +00005928 Operands.insert(
5929 Operands.begin() + 3,
5930 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005931 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005932 }
5933
Kevin Enderby78f95722013-07-31 21:05:30 +00005934 // FIXME: As said above, this is all a pretty gross hack. This instruction
5935 // does not fit with other "subs" and tblgen.
5936 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5937 // so the Mnemonic is the original name "subs" and delete the predicate
5938 // operand so it will match the table entry.
5939 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005940 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5941 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
5942 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5943 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
5944 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
5945 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00005946 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00005947 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005948 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005949}
5950
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005951// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005952
5953// return 'true' if register list contains non-low GPR registers,
5954// 'false' otherwise. If Reg is in the register list or is HiReg, set
5955// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005956static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
5957 unsigned Reg, unsigned HiReg,
5958 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00005959 containsReg = false;
5960 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5961 unsigned OpReg = Inst.getOperand(i).getReg();
5962 if (OpReg == Reg)
5963 containsReg = true;
5964 // Anything other than a low register isn't legal here.
5965 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5966 return true;
5967 }
5968 return false;
5969}
5970
Rafael Espindola5403da42014-12-04 14:10:20 +00005971// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00005972// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005973static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
5974 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005975 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00005976 if (OpReg == Reg)
5977 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00005978 }
5979 return false;
5980}
5981
Richard Barton8d519fe2013-09-05 14:14:19 +00005982// Return true if instruction has the interesting property of being
5983// allowed in IT blocks, but not being predicable.
5984static bool instIsBreakpoint(const MCInst &Inst) {
5985 return Inst.getOpcode() == ARM::tBKPT ||
5986 Inst.getOpcode() == ARM::BKPT ||
5987 Inst.getOpcode() == ARM::tHLT ||
5988 Inst.getOpcode() == ARM::HLT;
5989
5990}
5991
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005992bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00005993 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00005994 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00005995 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
5996 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
5997
5998 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
5999 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6000 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6001
Jyoti Allur5a139142015-01-14 10:48:16 +00006002 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006003 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6004 "SP may not be in the register list");
6005 else if (ListContainsPC && ListContainsLR)
6006 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6007 "PC and LR may not be in the register list simultaneously");
6008 else if (inITBlock() && !lastInITBlock() && ListContainsPC)
6009 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6010 "instruction must be outside of IT block or the last "
6011 "instruction in an IT block");
6012 return false;
6013}
6014
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006015bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006016 const OperandVector &Operands,
6017 unsigned ListNo) {
6018 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6019 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6020
6021 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6022 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6023
6024 if (ListContainsSP && ListContainsPC)
6025 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6026 "SP and PC may not be in the register list");
6027 else if (ListContainsSP)
6028 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6029 "SP may not be in the register list");
6030 else if (ListContainsPC)
6031 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6032 "PC may not be in the register list");
6033 return false;
6034}
6035
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006036// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006037bool ARMAsmParser::validateInstruction(MCInst &Inst,
6038 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006039 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006040 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006041
Jim Grosbached16ec42011-08-29 22:24:09 +00006042 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006043 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006044 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006045 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006046 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006047 if (ITState.FirstCond)
6048 ITState.FirstCond = false;
6049 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00006050 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006051 // The instruction must be predicable.
6052 if (!MCID.isPredicable())
6053 return Error(Loc, "instructions in IT block must be predicable");
6054 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00006055 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00006056 ARMCC::getOppositeCondition(ITState.Cond);
6057 if (Cond != ITCond) {
6058 // Find the condition code Operand to get its SMLoc information.
6059 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006060 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006061 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006062 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006063 return Error(CondLoc, "incorrect condition in IT block; got '" +
6064 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6065 "', but expected '" +
6066 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
6067 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006068 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006069 } else if (isThumbTwo() && MCID.isPredicable() &&
6070 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006071 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
6072 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00006073 return Error(Loc, "predicated instructions must be in IT block");
6074
Tilmann Scheller255722b2013-09-30 16:11:48 +00006075 const unsigned Opcode = Inst.getOpcode();
6076 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006077 case ARM::LDRD:
6078 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006079 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006080 const unsigned RtReg = Inst.getOperand(0).getReg();
6081
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006082 // Rt can't be R14.
6083 if (RtReg == ARM::LR)
6084 return Error(Operands[3]->getStartLoc(),
6085 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006086
6087 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006088 // Rt must be even-numbered.
6089 if ((Rt & 1) == 1)
6090 return Error(Operands[3]->getStartLoc(),
6091 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006092
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006093 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006094 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006095 if (Rt2 != Rt + 1)
6096 return Error(Operands[3]->getStartLoc(),
6097 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006098
6099 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6100 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6101 // For addressing modes with writeback, the base register needs to be
6102 // different from the destination registers.
6103 if (Rn == Rt || Rn == Rt2)
6104 return Error(Operands[3]->getStartLoc(),
6105 "base register needs to be different from destination "
6106 "registers");
6107 }
6108
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006109 return false;
6110 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006111 case ARM::t2LDRDi8:
6112 case ARM::t2LDRD_PRE:
6113 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006114 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006115 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6116 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6117 if (Rt2 == Rt)
6118 return Error(Operands[3]->getStartLoc(),
6119 "destination operands can't be identical");
6120 return false;
6121 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006122 case ARM::t2BXJ: {
6123 const unsigned RmReg = Inst.getOperand(0).getReg();
6124 // Rm = SP is no longer unpredictable in v8-A
6125 if (RmReg == ARM::SP && !hasV8Ops())
6126 return Error(Operands[2]->getStartLoc(),
6127 "r13 (SP) is an unpredictable operand to BXJ");
6128 return false;
6129 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006130 case ARM::STRD: {
6131 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006132 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6133 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006134 if (Rt2 != Rt + 1)
6135 return Error(Operands[3]->getStartLoc(),
6136 "source operands must be sequential");
6137 return false;
6138 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006139 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006140 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006141 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006142 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6143 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006144 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006145 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006146 "source operands must be sequential");
6147 return false;
6148 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006149 case ARM::STR_PRE_IMM:
6150 case ARM::STR_PRE_REG:
6151 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006152 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006153 case ARM::STRH_PRE:
6154 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006155 case ARM::STRB_PRE_IMM:
6156 case ARM::STRB_PRE_REG:
6157 case ARM::STRB_POST_IMM:
6158 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006159 // Rt must be different from Rn.
6160 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6161 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6162
6163 if (Rt == Rn)
6164 return Error(Operands[3]->getStartLoc(),
6165 "source register and base register can't be identical");
6166 return false;
6167 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006168 case ARM::LDR_PRE_IMM:
6169 case ARM::LDR_PRE_REG:
6170 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006171 case ARM::LDR_POST_REG:
6172 case ARM::LDRH_PRE:
6173 case ARM::LDRH_POST:
6174 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006175 case ARM::LDRSH_POST:
6176 case ARM::LDRB_PRE_IMM:
6177 case ARM::LDRB_PRE_REG:
6178 case ARM::LDRB_POST_IMM:
6179 case ARM::LDRB_POST_REG:
6180 case ARM::LDRSB_PRE:
6181 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006182 // Rt must be different from Rn.
6183 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6184 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6185
6186 if (Rt == Rn)
6187 return Error(Operands[3]->getStartLoc(),
6188 "destination register and base register can't be identical");
6189 return false;
6190 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006191 case ARM::SBFX:
6192 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006193 // Width must be in range [1, 32-lsb].
6194 unsigned LSB = Inst.getOperand(2).getImm();
6195 unsigned Widthm1 = Inst.getOperand(3).getImm();
6196 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006197 return Error(Operands[5]->getStartLoc(),
6198 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006199 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006200 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006201 // Notionally handles ARM::tLDMIA_UPD too.
6202 case ARM::tLDMIA: {
6203 // If we're parsing Thumb2, the .w variant is available and handles
6204 // most cases that are normally illegal for a Thumb1 LDM instruction.
6205 // We'll make the transformation in processInstruction() if necessary.
6206 //
6207 // Thumb LDM instructions are writeback iff the base register is not
6208 // in the register list.
6209 unsigned Rn = Inst.getOperand(0).getReg();
6210 bool HasWritebackToken =
6211 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6212 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6213 bool ListContainsBase;
6214 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6215 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6216 "registers must be in range r0-r7");
6217 // If we should have writeback, then there should be a '!' token.
6218 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6219 return Error(Operands[2]->getStartLoc(),
6220 "writeback operator '!' expected");
6221 // If we should not have writeback, there must not be a '!'. This is
6222 // true even for the 32-bit wide encodings.
6223 if (ListContainsBase && HasWritebackToken)
6224 return Error(Operands[3]->getStartLoc(),
6225 "writeback operator '!' not allowed when base register "
6226 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006227
6228 if (validatetLDMRegList(Inst, Operands, 3))
6229 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006230 break;
6231 }
Tim Northover08a86602013-10-22 19:00:39 +00006232 case ARM::LDMIA_UPD:
6233 case ARM::LDMDB_UPD:
6234 case ARM::LDMIB_UPD:
6235 case ARM::LDMDA_UPD:
6236 // ARM variants loading and updating the same register are only officially
6237 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6238 if (!hasV7Ops())
6239 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006240 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6241 return Error(Operands.back()->getStartLoc(),
6242 "writeback register not allowed in register list");
6243 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006244 case ARM::t2LDMIA:
6245 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006246 if (validatetLDMRegList(Inst, Operands, 3))
6247 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006248 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006249 case ARM::t2STMIA:
6250 case ARM::t2STMDB:
6251 if (validatetSTMRegList(Inst, Operands, 3))
6252 return true;
6253 break;
Tim Northover08a86602013-10-22 19:00:39 +00006254 case ARM::t2LDMIA_UPD:
6255 case ARM::t2LDMDB_UPD:
6256 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006257 case ARM::t2STMDB_UPD: {
6258 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6259 return Error(Operands.back()->getStartLoc(),
6260 "writeback register not allowed in register list");
6261
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006262 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006263 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006264 return true;
6265 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006266 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006267 return true;
6268 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006269 break;
6270 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006271 case ARM::sysLDMIA_UPD:
6272 case ARM::sysLDMDA_UPD:
6273 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006274 case ARM::sysLDMIB_UPD:
6275 if (!listContainsReg(Inst, 3, ARM::PC))
6276 return Error(Operands[4]->getStartLoc(),
6277 "writeback register only allowed on system LDM "
6278 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006279 break;
6280 case ARM::sysSTMIA_UPD:
6281 case ARM::sysSTMDA_UPD:
6282 case ARM::sysSTMDB_UPD:
6283 case ARM::sysSTMIB_UPD:
6284 return Error(Operands[2]->getStartLoc(),
6285 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006286 case ARM::tMUL: {
6287 // The second source operand must be the same register as the destination
6288 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006289 //
6290 // In this case, we must directly check the parsed operands because the
6291 // cvtThumbMultiply() function is written in such a way that it guarantees
6292 // this first statement is always true for the new Inst. Essentially, the
6293 // destination is unconditionally copied into the second source operand
6294 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006295 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6296 ((ARMOperand &)*Operands[5]).getReg()) &&
6297 (((ARMOperand &)*Operands[3]).getReg() !=
6298 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006299 return Error(Operands[3]->getStartLoc(),
6300 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006301 }
6302 break;
6303 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006304 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6305 // so only issue a diagnostic for thumb1. The instructions will be
6306 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006307 case ARM::tPOP: {
6308 bool ListContainsBase;
6309 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6310 !isThumbTwo())
6311 return Error(Operands[2]->getStartLoc(),
6312 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006313 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006314 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006315 break;
6316 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006317 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006318 bool ListContainsBase;
6319 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6320 !isThumbTwo())
6321 return Error(Operands[2]->getStartLoc(),
6322 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006323 if (validatetSTMRegList(Inst, Operands, 2))
6324 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006325 break;
6326 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006327 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006328 bool ListContainsBase, InvalidLowList;
6329 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6330 0, ListContainsBase);
6331 if (InvalidLowList && !isThumbTwo())
6332 return Error(Operands[4]->getStartLoc(),
6333 "registers must be in range r0-r7");
6334
6335 // This would be converted to a 32-bit stm, but that's not valid if the
6336 // writeback register is in the list.
6337 if (InvalidLowList && ListContainsBase)
6338 return Error(Operands[4]->getStartLoc(),
6339 "writeback operator '!' not allowed when base register "
6340 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006341
6342 if (validatetSTMRegList(Inst, Operands, 4))
6343 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006344 break;
6345 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006346 case ARM::tADDrSP: {
6347 // If the non-SP source operand and the destination operand are not the
6348 // same, we need thumb2 (for the wide encoding), or we have an error.
6349 if (!isThumbTwo() &&
6350 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6351 return Error(Operands[4]->getStartLoc(),
6352 "source register must be the same as destination");
6353 }
6354 break;
6355 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006356 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006357 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006358 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006359 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006360 break;
6361 case ARM::t2B: {
6362 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006363 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006364 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006365 break;
6366 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006367 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006368 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006369 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006370 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006371 break;
6372 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006373 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006374 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006375 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006376 break;
6377 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006378 case ARM::MOVi16:
6379 case ARM::t2MOVi16:
6380 case ARM::t2MOVTi16:
6381 {
6382 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6383 // especially when we turn it into a movw and the expression <symbol> does
6384 // not have a :lower16: or :upper16 as part of the expression. We don't
6385 // want the behavior of silently truncating, which can be unexpected and
6386 // lead to bugs that are difficult to find since this is an easy mistake
6387 // to make.
6388 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006389 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6390 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006391 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006392 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006393 if (!E) break;
6394 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6395 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006396 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6397 return Error(
6398 Op.getStartLoc(),
6399 "immediate expression for mov requires :lower16: or :upper16");
6400 break;
6401 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006402 }
6403
6404 return false;
6405}
6406
Jim Grosbach1a747242012-01-23 23:45:44 +00006407static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006408 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006409 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006410 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006411 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6412 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6413 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6414 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6415 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6416 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6417 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6418 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6419 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006420
6421 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006422 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6423 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6424 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6425 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6426 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006427
Jim Grosbach1e946a42012-01-24 00:43:12 +00006428 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6429 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6430 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6431 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6432 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006433
Jim Grosbach1e946a42012-01-24 00:43:12 +00006434 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6435 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6436 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6437 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6438 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006439
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006440 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006441 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6442 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6443 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6444 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6445 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6446 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6447 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6448 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6449 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6450 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6451 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6452 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6453 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6454 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6455 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006456
Jim Grosbach1a747242012-01-23 23:45:44 +00006457 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006458 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6459 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6460 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6461 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6462 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6463 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6464 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6465 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6466 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6467 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6468 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6469 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6470 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6471 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6472 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6473 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6474 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6475 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006476
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006477 // VST4LN
6478 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6479 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6480 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6481 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6482 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6483 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6484 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6485 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6486 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6487 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6488 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6489 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6490 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6491 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6492 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6493
Jim Grosbachda70eac2012-01-24 00:58:13 +00006494 // VST4
6495 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6496 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6497 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6498 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6499 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6500 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6501 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6502 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6503 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6504 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6505 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6506 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6507 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6508 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6509 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6510 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6511 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6512 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006513 }
6514}
6515
Jim Grosbach1a747242012-01-23 23:45:44 +00006516static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006517 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006518 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006519 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006520 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6521 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6522 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6523 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6524 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6525 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6526 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6527 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6528 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006529
6530 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006531 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6532 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6533 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6534 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6535 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6536 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6537 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6538 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6539 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6540 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6541 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6542 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6543 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6544 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6545 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006546
Jim Grosbachb78403c2012-01-24 23:47:04 +00006547 // VLD3DUP
6548 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6549 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6550 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6551 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006552 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006553 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6554 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6555 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6556 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6557 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6558 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6559 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6560 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6561 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6562 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6563 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6564 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6565 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6566
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006567 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006568 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6569 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6570 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6571 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6572 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6573 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6574 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6575 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6576 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6577 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6578 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6579 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6580 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6581 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6582 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006583
6584 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006585 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6586 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6587 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6588 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6589 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6590 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6591 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6592 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6593 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6594 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6595 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6596 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6597 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6598 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6599 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6600 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6601 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6602 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006603
Jim Grosbach14952a02012-01-24 18:37:25 +00006604 // VLD4LN
6605 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6606 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6607 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006608 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006609 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6610 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6611 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6612 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6613 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6614 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6615 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6616 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6617 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6618 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6619 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6620
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006621 // VLD4DUP
6622 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6623 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6624 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6625 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6626 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6627 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6628 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6629 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6630 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6631 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6632 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6633 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6634 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6635 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6636 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6637 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6638 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6639 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6640
Jim Grosbached561fc2012-01-24 00:43:17 +00006641 // VLD4
6642 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6643 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6644 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6645 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6646 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6647 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6648 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6649 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6650 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6651 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6652 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6653 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6654 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6655 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6656 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6657 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6658 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6659 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006660 }
6661}
6662
David Blaikie960ea3f2014-06-08 16:18:35 +00006663bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006664 const OperandVector &Operands,
6665 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006666 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006667 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6668 case ARM::LDRT_POST:
6669 case ARM::LDRBT_POST: {
6670 const unsigned Opcode =
6671 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6672 : ARM::LDRBT_POST_IMM;
6673 MCInst TmpInst;
6674 TmpInst.setOpcode(Opcode);
6675 TmpInst.addOperand(Inst.getOperand(0));
6676 TmpInst.addOperand(Inst.getOperand(1));
6677 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006678 TmpInst.addOperand(MCOperand::createReg(0));
6679 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006680 TmpInst.addOperand(Inst.getOperand(2));
6681 TmpInst.addOperand(Inst.getOperand(3));
6682 Inst = TmpInst;
6683 return true;
6684 }
6685 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6686 case ARM::STRT_POST:
6687 case ARM::STRBT_POST: {
6688 const unsigned Opcode =
6689 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6690 : ARM::STRBT_POST_IMM;
6691 MCInst TmpInst;
6692 TmpInst.setOpcode(Opcode);
6693 TmpInst.addOperand(Inst.getOperand(1));
6694 TmpInst.addOperand(Inst.getOperand(0));
6695 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006696 TmpInst.addOperand(MCOperand::createReg(0));
6697 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006698 TmpInst.addOperand(Inst.getOperand(2));
6699 TmpInst.addOperand(Inst.getOperand(3));
6700 Inst = TmpInst;
6701 return true;
6702 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006703 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6704 case ARM::ADDri: {
6705 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006706 Inst.getOperand(5).getReg() != 0 ||
6707 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006708 return false;
6709 MCInst TmpInst;
6710 TmpInst.setOpcode(ARM::ADR);
6711 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006712 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006713 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6714 // before passing it to the ADR instruction.
6715 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006716 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006717 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006718 } else {
6719 // Turn PC-relative expression into absolute expression.
6720 // Reading PC provides the start of the current instruction + 8 and
6721 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006722 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006723 Out.EmitLabel(Dot);
6724 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006725 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006726 MCSymbolRefExpr::VK_None,
6727 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006728 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6729 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006730 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006731 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006732 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006733 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006734 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006735 TmpInst.addOperand(Inst.getOperand(3));
6736 TmpInst.addOperand(Inst.getOperand(4));
6737 Inst = TmpInst;
6738 return true;
6739 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006740 // Aliases for alternate PC+imm syntax of LDR instructions.
6741 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006742 // Select the narrow version if the immediate will fit.
6743 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006744 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006745 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6746 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006747 Inst.setOpcode(ARM::tLDRpci);
6748 else
6749 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006750 return true;
6751 case ARM::t2LDRBpcrel:
6752 Inst.setOpcode(ARM::t2LDRBpci);
6753 return true;
6754 case ARM::t2LDRHpcrel:
6755 Inst.setOpcode(ARM::t2LDRHpci);
6756 return true;
6757 case ARM::t2LDRSBpcrel:
6758 Inst.setOpcode(ARM::t2LDRSBpci);
6759 return true;
6760 case ARM::t2LDRSHpcrel:
6761 Inst.setOpcode(ARM::t2LDRSHpci);
6762 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006763 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006764 case ARM::VST1LNdWB_register_Asm_8:
6765 case ARM::VST1LNdWB_register_Asm_16:
6766 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006767 MCInst TmpInst;
6768 // Shuffle the operands around so the lane index operand is in the
6769 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006770 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006771 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006772 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6773 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6774 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6775 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6776 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6777 TmpInst.addOperand(Inst.getOperand(1)); // lane
6778 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6779 TmpInst.addOperand(Inst.getOperand(6));
6780 Inst = TmpInst;
6781 return true;
6782 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006783
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006784 case ARM::VST2LNdWB_register_Asm_8:
6785 case ARM::VST2LNdWB_register_Asm_16:
6786 case ARM::VST2LNdWB_register_Asm_32:
6787 case ARM::VST2LNqWB_register_Asm_16:
6788 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006789 MCInst TmpInst;
6790 // Shuffle the operands around so the lane index operand is in the
6791 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006792 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006793 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006794 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6795 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6796 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6797 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6798 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006799 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006800 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006801 TmpInst.addOperand(Inst.getOperand(1)); // lane
6802 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6803 TmpInst.addOperand(Inst.getOperand(6));
6804 Inst = TmpInst;
6805 return true;
6806 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006807
6808 case ARM::VST3LNdWB_register_Asm_8:
6809 case ARM::VST3LNdWB_register_Asm_16:
6810 case ARM::VST3LNdWB_register_Asm_32:
6811 case ARM::VST3LNqWB_register_Asm_16:
6812 case ARM::VST3LNqWB_register_Asm_32: {
6813 MCInst TmpInst;
6814 // Shuffle the operands around so the lane index operand is in the
6815 // right place.
6816 unsigned Spacing;
6817 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6818 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6819 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6820 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6821 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6822 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006823 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006824 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006825 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006826 Spacing * 2));
6827 TmpInst.addOperand(Inst.getOperand(1)); // lane
6828 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6829 TmpInst.addOperand(Inst.getOperand(6));
6830 Inst = TmpInst;
6831 return true;
6832 }
6833
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006834 case ARM::VST4LNdWB_register_Asm_8:
6835 case ARM::VST4LNdWB_register_Asm_16:
6836 case ARM::VST4LNdWB_register_Asm_32:
6837 case ARM::VST4LNqWB_register_Asm_16:
6838 case ARM::VST4LNqWB_register_Asm_32: {
6839 MCInst TmpInst;
6840 // Shuffle the operands around so the lane index operand is in the
6841 // right place.
6842 unsigned Spacing;
6843 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6844 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6845 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6846 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6847 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6848 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006849 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006850 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006851 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006852 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00006853 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006854 Spacing * 3));
6855 TmpInst.addOperand(Inst.getOperand(1)); // lane
6856 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6857 TmpInst.addOperand(Inst.getOperand(6));
6858 Inst = TmpInst;
6859 return true;
6860 }
6861
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006862 case ARM::VST1LNdWB_fixed_Asm_8:
6863 case ARM::VST1LNdWB_fixed_Asm_16:
6864 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006865 MCInst TmpInst;
6866 // Shuffle the operands around so the lane index operand is in the
6867 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006868 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006869 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006870 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6871 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6872 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006873 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00006874 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6875 TmpInst.addOperand(Inst.getOperand(1)); // lane
6876 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6877 TmpInst.addOperand(Inst.getOperand(5));
6878 Inst = TmpInst;
6879 return true;
6880 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006881
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006882 case ARM::VST2LNdWB_fixed_Asm_8:
6883 case ARM::VST2LNdWB_fixed_Asm_16:
6884 case ARM::VST2LNdWB_fixed_Asm_32:
6885 case ARM::VST2LNqWB_fixed_Asm_16:
6886 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006887 MCInst TmpInst;
6888 // Shuffle the operands around so the lane index operand is in the
6889 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006890 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006891 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006892 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6893 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6894 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006895 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006896 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006897 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006898 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006899 TmpInst.addOperand(Inst.getOperand(1)); // lane
6900 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6901 TmpInst.addOperand(Inst.getOperand(5));
6902 Inst = TmpInst;
6903 return true;
6904 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006905
6906 case ARM::VST3LNdWB_fixed_Asm_8:
6907 case ARM::VST3LNdWB_fixed_Asm_16:
6908 case ARM::VST3LNdWB_fixed_Asm_32:
6909 case ARM::VST3LNqWB_fixed_Asm_16:
6910 case ARM::VST3LNqWB_fixed_Asm_32: {
6911 MCInst TmpInst;
6912 // Shuffle the operands around so the lane index operand is in the
6913 // right place.
6914 unsigned Spacing;
6915 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6916 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6917 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6918 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006919 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006920 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006921 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006922 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006923 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006924 Spacing * 2));
6925 TmpInst.addOperand(Inst.getOperand(1)); // lane
6926 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6927 TmpInst.addOperand(Inst.getOperand(5));
6928 Inst = TmpInst;
6929 return true;
6930 }
6931
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006932 case ARM::VST4LNdWB_fixed_Asm_8:
6933 case ARM::VST4LNdWB_fixed_Asm_16:
6934 case ARM::VST4LNdWB_fixed_Asm_32:
6935 case ARM::VST4LNqWB_fixed_Asm_16:
6936 case ARM::VST4LNqWB_fixed_Asm_32: {
6937 MCInst TmpInst;
6938 // Shuffle the operands around so the lane index operand is in the
6939 // right place.
6940 unsigned Spacing;
6941 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6942 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6943 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6944 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006945 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006946 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006947 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006948 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006949 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006950 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00006951 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006952 Spacing * 3));
6953 TmpInst.addOperand(Inst.getOperand(1)); // lane
6954 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6955 TmpInst.addOperand(Inst.getOperand(5));
6956 Inst = TmpInst;
6957 return true;
6958 }
6959
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006960 case ARM::VST1LNdAsm_8:
6961 case ARM::VST1LNdAsm_16:
6962 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006963 MCInst TmpInst;
6964 // Shuffle the operands around so the lane index operand is in the
6965 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006966 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006967 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006968 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6969 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6970 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6971 TmpInst.addOperand(Inst.getOperand(1)); // lane
6972 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6973 TmpInst.addOperand(Inst.getOperand(5));
6974 Inst = TmpInst;
6975 return true;
6976 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006977
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006978 case ARM::VST2LNdAsm_8:
6979 case ARM::VST2LNdAsm_16:
6980 case ARM::VST2LNdAsm_32:
6981 case ARM::VST2LNqAsm_16:
6982 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006983 MCInst TmpInst;
6984 // Shuffle the operands around so the lane index operand is in the
6985 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006986 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006987 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006988 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6989 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6990 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006991 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006992 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006993 TmpInst.addOperand(Inst.getOperand(1)); // lane
6994 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6995 TmpInst.addOperand(Inst.getOperand(5));
6996 Inst = TmpInst;
6997 return true;
6998 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006999
7000 case ARM::VST3LNdAsm_8:
7001 case ARM::VST3LNdAsm_16:
7002 case ARM::VST3LNdAsm_32:
7003 case ARM::VST3LNqAsm_16:
7004 case ARM::VST3LNqAsm_32: {
7005 MCInst TmpInst;
7006 // Shuffle the operands around so the lane index operand is in the
7007 // right place.
7008 unsigned Spacing;
7009 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7010 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7011 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7012 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007013 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007014 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007015 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007016 Spacing * 2));
7017 TmpInst.addOperand(Inst.getOperand(1)); // lane
7018 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7019 TmpInst.addOperand(Inst.getOperand(5));
7020 Inst = TmpInst;
7021 return true;
7022 }
7023
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007024 case ARM::VST4LNdAsm_8:
7025 case ARM::VST4LNdAsm_16:
7026 case ARM::VST4LNdAsm_32:
7027 case ARM::VST4LNqAsm_16:
7028 case ARM::VST4LNqAsm_32: {
7029 MCInst TmpInst;
7030 // Shuffle the operands around so the lane index operand is in the
7031 // right place.
7032 unsigned Spacing;
7033 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7034 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7035 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7036 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007037 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007038 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007039 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007040 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007041 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007042 Spacing * 3));
7043 TmpInst.addOperand(Inst.getOperand(1)); // lane
7044 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7045 TmpInst.addOperand(Inst.getOperand(5));
7046 Inst = TmpInst;
7047 return true;
7048 }
7049
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007050 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007051 case ARM::VLD1LNdWB_register_Asm_8:
7052 case ARM::VLD1LNdWB_register_Asm_16:
7053 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007054 MCInst TmpInst;
7055 // Shuffle the operands around so the lane index operand is in the
7056 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007057 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007058 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007059 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7060 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7061 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7062 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7063 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7064 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7065 TmpInst.addOperand(Inst.getOperand(1)); // lane
7066 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7067 TmpInst.addOperand(Inst.getOperand(6));
7068 Inst = TmpInst;
7069 return true;
7070 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007071
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007072 case ARM::VLD2LNdWB_register_Asm_8:
7073 case ARM::VLD2LNdWB_register_Asm_16:
7074 case ARM::VLD2LNdWB_register_Asm_32:
7075 case ARM::VLD2LNqWB_register_Asm_16:
7076 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007077 MCInst TmpInst;
7078 // Shuffle the operands around so the lane index operand is in the
7079 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007080 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007081 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007082 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007083 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007084 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007085 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7086 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7087 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7088 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7089 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007090 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007091 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007092 TmpInst.addOperand(Inst.getOperand(1)); // lane
7093 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7094 TmpInst.addOperand(Inst.getOperand(6));
7095 Inst = TmpInst;
7096 return true;
7097 }
7098
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007099 case ARM::VLD3LNdWB_register_Asm_8:
7100 case ARM::VLD3LNdWB_register_Asm_16:
7101 case ARM::VLD3LNdWB_register_Asm_32:
7102 case ARM::VLD3LNqWB_register_Asm_16:
7103 case ARM::VLD3LNqWB_register_Asm_32: {
7104 MCInst TmpInst;
7105 // Shuffle the operands around so the lane index operand is in the
7106 // right place.
7107 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007108 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007109 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007110 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007111 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007112 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007113 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007114 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7115 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7116 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7117 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7118 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007119 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007120 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007121 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007122 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007123 TmpInst.addOperand(Inst.getOperand(1)); // lane
7124 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7125 TmpInst.addOperand(Inst.getOperand(6));
7126 Inst = TmpInst;
7127 return true;
7128 }
7129
Jim Grosbach14952a02012-01-24 18:37:25 +00007130 case ARM::VLD4LNdWB_register_Asm_8:
7131 case ARM::VLD4LNdWB_register_Asm_16:
7132 case ARM::VLD4LNdWB_register_Asm_32:
7133 case ARM::VLD4LNqWB_register_Asm_16:
7134 case ARM::VLD4LNqWB_register_Asm_32: {
7135 MCInst TmpInst;
7136 // Shuffle the operands around so the lane index operand is in the
7137 // right place.
7138 unsigned Spacing;
7139 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7140 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007141 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007142 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007143 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007144 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007145 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007146 Spacing * 3));
7147 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7148 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7149 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7150 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7151 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007152 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007153 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007154 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007155 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007156 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007157 Spacing * 3));
7158 TmpInst.addOperand(Inst.getOperand(1)); // lane
7159 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7160 TmpInst.addOperand(Inst.getOperand(6));
7161 Inst = TmpInst;
7162 return true;
7163 }
7164
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007165 case ARM::VLD1LNdWB_fixed_Asm_8:
7166 case ARM::VLD1LNdWB_fixed_Asm_16:
7167 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007168 MCInst TmpInst;
7169 // Shuffle the operands around so the lane index operand is in the
7170 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007171 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007172 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007173 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7174 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7175 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7176 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007177 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007178 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7179 TmpInst.addOperand(Inst.getOperand(1)); // lane
7180 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7181 TmpInst.addOperand(Inst.getOperand(5));
7182 Inst = TmpInst;
7183 return true;
7184 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007185
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007186 case ARM::VLD2LNdWB_fixed_Asm_8:
7187 case ARM::VLD2LNdWB_fixed_Asm_16:
7188 case ARM::VLD2LNdWB_fixed_Asm_32:
7189 case ARM::VLD2LNqWB_fixed_Asm_16:
7190 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007191 MCInst TmpInst;
7192 // Shuffle the operands around so the lane index operand is in the
7193 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007194 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007195 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007196 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007197 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007198 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007199 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7200 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7201 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007202 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007203 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007204 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007205 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007206 TmpInst.addOperand(Inst.getOperand(1)); // lane
7207 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7208 TmpInst.addOperand(Inst.getOperand(5));
7209 Inst = TmpInst;
7210 return true;
7211 }
7212
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007213 case ARM::VLD3LNdWB_fixed_Asm_8:
7214 case ARM::VLD3LNdWB_fixed_Asm_16:
7215 case ARM::VLD3LNdWB_fixed_Asm_32:
7216 case ARM::VLD3LNqWB_fixed_Asm_16:
7217 case ARM::VLD3LNqWB_fixed_Asm_32: {
7218 MCInst TmpInst;
7219 // Shuffle the operands around so the lane index operand is in the
7220 // right place.
7221 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007222 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007223 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007224 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007225 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007226 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007227 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007228 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7229 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7230 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007231 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007232 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007233 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007234 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007235 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007236 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007237 TmpInst.addOperand(Inst.getOperand(1)); // lane
7238 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7239 TmpInst.addOperand(Inst.getOperand(5));
7240 Inst = TmpInst;
7241 return true;
7242 }
7243
Jim Grosbach14952a02012-01-24 18:37:25 +00007244 case ARM::VLD4LNdWB_fixed_Asm_8:
7245 case ARM::VLD4LNdWB_fixed_Asm_16:
7246 case ARM::VLD4LNdWB_fixed_Asm_32:
7247 case ARM::VLD4LNqWB_fixed_Asm_16:
7248 case ARM::VLD4LNqWB_fixed_Asm_32: {
7249 MCInst TmpInst;
7250 // Shuffle the operands around so the lane index operand is in the
7251 // right place.
7252 unsigned Spacing;
7253 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7254 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007255 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007256 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007257 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007258 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007259 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007260 Spacing * 3));
7261 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7262 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7263 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007264 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007265 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007266 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007267 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007268 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007269 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007270 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007271 Spacing * 3));
7272 TmpInst.addOperand(Inst.getOperand(1)); // lane
7273 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7274 TmpInst.addOperand(Inst.getOperand(5));
7275 Inst = TmpInst;
7276 return true;
7277 }
7278
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007279 case ARM::VLD1LNdAsm_8:
7280 case ARM::VLD1LNdAsm_16:
7281 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007282 MCInst TmpInst;
7283 // Shuffle the operands around so the lane index operand is in the
7284 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007285 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007286 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007287 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7288 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7289 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7290 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7291 TmpInst.addOperand(Inst.getOperand(1)); // lane
7292 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7293 TmpInst.addOperand(Inst.getOperand(5));
7294 Inst = TmpInst;
7295 return true;
7296 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007297
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007298 case ARM::VLD2LNdAsm_8:
7299 case ARM::VLD2LNdAsm_16:
7300 case ARM::VLD2LNdAsm_32:
7301 case ARM::VLD2LNqAsm_16:
7302 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007303 MCInst TmpInst;
7304 // Shuffle the operands around so the lane index operand is in the
7305 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007306 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007307 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007308 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007309 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007310 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007311 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7312 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7313 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007314 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007315 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007316 TmpInst.addOperand(Inst.getOperand(1)); // lane
7317 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7318 TmpInst.addOperand(Inst.getOperand(5));
7319 Inst = TmpInst;
7320 return true;
7321 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007322
7323 case ARM::VLD3LNdAsm_8:
7324 case ARM::VLD3LNdAsm_16:
7325 case ARM::VLD3LNdAsm_32:
7326 case ARM::VLD3LNqAsm_16:
7327 case ARM::VLD3LNqAsm_32: {
7328 MCInst TmpInst;
7329 // Shuffle the operands around so the lane index operand is in the
7330 // right place.
7331 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007332 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007333 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007334 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007335 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007336 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007337 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007338 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7339 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7340 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007341 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007342 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007343 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007344 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007345 TmpInst.addOperand(Inst.getOperand(1)); // lane
7346 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7347 TmpInst.addOperand(Inst.getOperand(5));
7348 Inst = TmpInst;
7349 return true;
7350 }
7351
Jim Grosbach14952a02012-01-24 18:37:25 +00007352 case ARM::VLD4LNdAsm_8:
7353 case ARM::VLD4LNdAsm_16:
7354 case ARM::VLD4LNdAsm_32:
7355 case ARM::VLD4LNqAsm_16:
7356 case ARM::VLD4LNqAsm_32: {
7357 MCInst TmpInst;
7358 // Shuffle the operands around so the lane index operand is in the
7359 // right place.
7360 unsigned Spacing;
7361 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7362 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007363 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007364 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007365 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007366 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007367 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007368 Spacing * 3));
7369 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7370 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7371 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007372 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007373 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007374 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007375 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007376 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007377 Spacing * 3));
7378 TmpInst.addOperand(Inst.getOperand(1)); // lane
7379 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7380 TmpInst.addOperand(Inst.getOperand(5));
7381 Inst = TmpInst;
7382 return true;
7383 }
7384
Jim Grosbachb78403c2012-01-24 23:47:04 +00007385 // VLD3DUP single 3-element structure to all lanes instructions.
7386 case ARM::VLD3DUPdAsm_8:
7387 case ARM::VLD3DUPdAsm_16:
7388 case ARM::VLD3DUPdAsm_32:
7389 case ARM::VLD3DUPqAsm_8:
7390 case ARM::VLD3DUPqAsm_16:
7391 case ARM::VLD3DUPqAsm_32: {
7392 MCInst TmpInst;
7393 unsigned Spacing;
7394 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7395 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007396 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007397 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007398 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007399 Spacing * 2));
7400 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7401 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7402 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7403 TmpInst.addOperand(Inst.getOperand(4));
7404 Inst = TmpInst;
7405 return true;
7406 }
7407
7408 case ARM::VLD3DUPdWB_fixed_Asm_8:
7409 case ARM::VLD3DUPdWB_fixed_Asm_16:
7410 case ARM::VLD3DUPdWB_fixed_Asm_32:
7411 case ARM::VLD3DUPqWB_fixed_Asm_8:
7412 case ARM::VLD3DUPqWB_fixed_Asm_16:
7413 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7414 MCInst TmpInst;
7415 unsigned Spacing;
7416 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7417 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007418 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007419 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007420 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007421 Spacing * 2));
7422 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7423 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7424 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007425 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007426 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7427 TmpInst.addOperand(Inst.getOperand(4));
7428 Inst = TmpInst;
7429 return true;
7430 }
7431
7432 case ARM::VLD3DUPdWB_register_Asm_8:
7433 case ARM::VLD3DUPdWB_register_Asm_16:
7434 case ARM::VLD3DUPdWB_register_Asm_32:
7435 case ARM::VLD3DUPqWB_register_Asm_8:
7436 case ARM::VLD3DUPqWB_register_Asm_16:
7437 case ARM::VLD3DUPqWB_register_Asm_32: {
7438 MCInst TmpInst;
7439 unsigned Spacing;
7440 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7441 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007442 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007443 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007444 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007445 Spacing * 2));
7446 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7447 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7448 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7449 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7450 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7451 TmpInst.addOperand(Inst.getOperand(5));
7452 Inst = TmpInst;
7453 return true;
7454 }
7455
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007456 // VLD3 multiple 3-element structure instructions.
7457 case ARM::VLD3dAsm_8:
7458 case ARM::VLD3dAsm_16:
7459 case ARM::VLD3dAsm_32:
7460 case ARM::VLD3qAsm_8:
7461 case ARM::VLD3qAsm_16:
7462 case ARM::VLD3qAsm_32: {
7463 MCInst TmpInst;
7464 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007465 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007466 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007467 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007468 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007469 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007470 Spacing * 2));
7471 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7472 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7473 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7474 TmpInst.addOperand(Inst.getOperand(4));
7475 Inst = TmpInst;
7476 return true;
7477 }
7478
7479 case ARM::VLD3dWB_fixed_Asm_8:
7480 case ARM::VLD3dWB_fixed_Asm_16:
7481 case ARM::VLD3dWB_fixed_Asm_32:
7482 case ARM::VLD3qWB_fixed_Asm_8:
7483 case ARM::VLD3qWB_fixed_Asm_16:
7484 case ARM::VLD3qWB_fixed_Asm_32: {
7485 MCInst TmpInst;
7486 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007487 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007488 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007489 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007490 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007491 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007492 Spacing * 2));
7493 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7494 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7495 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007496 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007497 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7498 TmpInst.addOperand(Inst.getOperand(4));
7499 Inst = TmpInst;
7500 return true;
7501 }
7502
7503 case ARM::VLD3dWB_register_Asm_8:
7504 case ARM::VLD3dWB_register_Asm_16:
7505 case ARM::VLD3dWB_register_Asm_32:
7506 case ARM::VLD3qWB_register_Asm_8:
7507 case ARM::VLD3qWB_register_Asm_16:
7508 case ARM::VLD3qWB_register_Asm_32: {
7509 MCInst TmpInst;
7510 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007511 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007512 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007513 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007514 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007515 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007516 Spacing * 2));
7517 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7518 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7519 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7520 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7521 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7522 TmpInst.addOperand(Inst.getOperand(5));
7523 Inst = TmpInst;
7524 return true;
7525 }
7526
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007527 // VLD4DUP single 3-element structure to all lanes instructions.
7528 case ARM::VLD4DUPdAsm_8:
7529 case ARM::VLD4DUPdAsm_16:
7530 case ARM::VLD4DUPdAsm_32:
7531 case ARM::VLD4DUPqAsm_8:
7532 case ARM::VLD4DUPqAsm_16:
7533 case ARM::VLD4DUPqAsm_32: {
7534 MCInst TmpInst;
7535 unsigned Spacing;
7536 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7537 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007538 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007539 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007540 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007541 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007542 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007543 Spacing * 3));
7544 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7545 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7546 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7547 TmpInst.addOperand(Inst.getOperand(4));
7548 Inst = TmpInst;
7549 return true;
7550 }
7551
7552 case ARM::VLD4DUPdWB_fixed_Asm_8:
7553 case ARM::VLD4DUPdWB_fixed_Asm_16:
7554 case ARM::VLD4DUPdWB_fixed_Asm_32:
7555 case ARM::VLD4DUPqWB_fixed_Asm_8:
7556 case ARM::VLD4DUPqWB_fixed_Asm_16:
7557 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7558 MCInst TmpInst;
7559 unsigned Spacing;
7560 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7561 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007562 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007563 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007564 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007565 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007566 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007567 Spacing * 3));
7568 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7569 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7570 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007571 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007572 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7573 TmpInst.addOperand(Inst.getOperand(4));
7574 Inst = TmpInst;
7575 return true;
7576 }
7577
7578 case ARM::VLD4DUPdWB_register_Asm_8:
7579 case ARM::VLD4DUPdWB_register_Asm_16:
7580 case ARM::VLD4DUPdWB_register_Asm_32:
7581 case ARM::VLD4DUPqWB_register_Asm_8:
7582 case ARM::VLD4DUPqWB_register_Asm_16:
7583 case ARM::VLD4DUPqWB_register_Asm_32: {
7584 MCInst TmpInst;
7585 unsigned Spacing;
7586 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7587 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007588 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007589 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007590 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007591 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007592 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007593 Spacing * 3));
7594 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7595 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7596 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7597 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7598 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7599 TmpInst.addOperand(Inst.getOperand(5));
7600 Inst = TmpInst;
7601 return true;
7602 }
7603
7604 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007605 case ARM::VLD4dAsm_8:
7606 case ARM::VLD4dAsm_16:
7607 case ARM::VLD4dAsm_32:
7608 case ARM::VLD4qAsm_8:
7609 case ARM::VLD4qAsm_16:
7610 case ARM::VLD4qAsm_32: {
7611 MCInst TmpInst;
7612 unsigned Spacing;
7613 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7614 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007615 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007616 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007617 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007618 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007619 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007620 Spacing * 3));
7621 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7622 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7623 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7624 TmpInst.addOperand(Inst.getOperand(4));
7625 Inst = TmpInst;
7626 return true;
7627 }
7628
7629 case ARM::VLD4dWB_fixed_Asm_8:
7630 case ARM::VLD4dWB_fixed_Asm_16:
7631 case ARM::VLD4dWB_fixed_Asm_32:
7632 case ARM::VLD4qWB_fixed_Asm_8:
7633 case ARM::VLD4qWB_fixed_Asm_16:
7634 case ARM::VLD4qWB_fixed_Asm_32: {
7635 MCInst TmpInst;
7636 unsigned Spacing;
7637 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7638 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007639 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007640 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007641 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007642 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007643 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007644 Spacing * 3));
7645 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7646 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7647 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007648 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007649 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7650 TmpInst.addOperand(Inst.getOperand(4));
7651 Inst = TmpInst;
7652 return true;
7653 }
7654
7655 case ARM::VLD4dWB_register_Asm_8:
7656 case ARM::VLD4dWB_register_Asm_16:
7657 case ARM::VLD4dWB_register_Asm_32:
7658 case ARM::VLD4qWB_register_Asm_8:
7659 case ARM::VLD4qWB_register_Asm_16:
7660 case ARM::VLD4qWB_register_Asm_32: {
7661 MCInst TmpInst;
7662 unsigned Spacing;
7663 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7664 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007665 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007666 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007667 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007668 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007669 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007670 Spacing * 3));
7671 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7672 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7673 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7674 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7675 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7676 TmpInst.addOperand(Inst.getOperand(5));
7677 Inst = TmpInst;
7678 return true;
7679 }
7680
Jim Grosbach1a747242012-01-23 23:45:44 +00007681 // VST3 multiple 3-element structure instructions.
7682 case ARM::VST3dAsm_8:
7683 case ARM::VST3dAsm_16:
7684 case ARM::VST3dAsm_32:
7685 case ARM::VST3qAsm_8:
7686 case ARM::VST3qAsm_16:
7687 case ARM::VST3qAsm_32: {
7688 MCInst TmpInst;
7689 unsigned Spacing;
7690 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7691 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7692 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7693 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007694 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007695 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007696 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007697 Spacing * 2));
7698 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7699 TmpInst.addOperand(Inst.getOperand(4));
7700 Inst = TmpInst;
7701 return true;
7702 }
7703
7704 case ARM::VST3dWB_fixed_Asm_8:
7705 case ARM::VST3dWB_fixed_Asm_16:
7706 case ARM::VST3dWB_fixed_Asm_32:
7707 case ARM::VST3qWB_fixed_Asm_8:
7708 case ARM::VST3qWB_fixed_Asm_16:
7709 case ARM::VST3qWB_fixed_Asm_32: {
7710 MCInst TmpInst;
7711 unsigned Spacing;
7712 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7713 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7714 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7715 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007716 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00007717 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007718 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007719 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007720 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007721 Spacing * 2));
7722 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7723 TmpInst.addOperand(Inst.getOperand(4));
7724 Inst = TmpInst;
7725 return true;
7726 }
7727
7728 case ARM::VST3dWB_register_Asm_8:
7729 case ARM::VST3dWB_register_Asm_16:
7730 case ARM::VST3dWB_register_Asm_32:
7731 case ARM::VST3qWB_register_Asm_8:
7732 case ARM::VST3qWB_register_Asm_16:
7733 case ARM::VST3qWB_register_Asm_32: {
7734 MCInst TmpInst;
7735 unsigned Spacing;
7736 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7737 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7738 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7739 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7740 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7741 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007742 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007743 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007744 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007745 Spacing * 2));
7746 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7747 TmpInst.addOperand(Inst.getOperand(5));
7748 Inst = TmpInst;
7749 return true;
7750 }
7751
Jim Grosbachda70eac2012-01-24 00:58:13 +00007752 // VST4 multiple 3-element structure instructions.
7753 case ARM::VST4dAsm_8:
7754 case ARM::VST4dAsm_16:
7755 case ARM::VST4dAsm_32:
7756 case ARM::VST4qAsm_8:
7757 case ARM::VST4qAsm_16:
7758 case ARM::VST4qAsm_32: {
7759 MCInst TmpInst;
7760 unsigned Spacing;
7761 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7762 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7763 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7764 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007765 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007766 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007767 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007768 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007769 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007770 Spacing * 3));
7771 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7772 TmpInst.addOperand(Inst.getOperand(4));
7773 Inst = TmpInst;
7774 return true;
7775 }
7776
7777 case ARM::VST4dWB_fixed_Asm_8:
7778 case ARM::VST4dWB_fixed_Asm_16:
7779 case ARM::VST4dWB_fixed_Asm_32:
7780 case ARM::VST4qWB_fixed_Asm_8:
7781 case ARM::VST4qWB_fixed_Asm_16:
7782 case ARM::VST4qWB_fixed_Asm_32: {
7783 MCInst TmpInst;
7784 unsigned Spacing;
7785 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7786 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7787 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7788 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007789 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00007790 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007791 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007792 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007793 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007794 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007795 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007796 Spacing * 3));
7797 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7798 TmpInst.addOperand(Inst.getOperand(4));
7799 Inst = TmpInst;
7800 return true;
7801 }
7802
7803 case ARM::VST4dWB_register_Asm_8:
7804 case ARM::VST4dWB_register_Asm_16:
7805 case ARM::VST4dWB_register_Asm_32:
7806 case ARM::VST4qWB_register_Asm_8:
7807 case ARM::VST4qWB_register_Asm_16:
7808 case ARM::VST4qWB_register_Asm_32: {
7809 MCInst TmpInst;
7810 unsigned Spacing;
7811 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7812 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7813 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7814 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7815 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7816 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007817 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007818 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007819 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007820 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007821 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007822 Spacing * 3));
7823 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7824 TmpInst.addOperand(Inst.getOperand(5));
7825 Inst = TmpInst;
7826 return true;
7827 }
7828
Jim Grosbachad66de12012-04-11 00:15:16 +00007829 // Handle encoding choice for the shift-immediate instructions.
7830 case ARM::t2LSLri:
7831 case ARM::t2LSRri:
7832 case ARM::t2ASRri: {
7833 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7834 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7835 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00007836 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7837 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00007838 unsigned NewOpc;
7839 switch (Inst.getOpcode()) {
7840 default: llvm_unreachable("unexpected opcode");
7841 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7842 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7843 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7844 }
7845 // The Thumb1 operands aren't in the same order. Awesome, eh?
7846 MCInst TmpInst;
7847 TmpInst.setOpcode(NewOpc);
7848 TmpInst.addOperand(Inst.getOperand(0));
7849 TmpInst.addOperand(Inst.getOperand(5));
7850 TmpInst.addOperand(Inst.getOperand(1));
7851 TmpInst.addOperand(Inst.getOperand(2));
7852 TmpInst.addOperand(Inst.getOperand(3));
7853 TmpInst.addOperand(Inst.getOperand(4));
7854 Inst = TmpInst;
7855 return true;
7856 }
7857 return false;
7858 }
7859
Jim Grosbach485e5622011-12-13 22:45:11 +00007860 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007861 case ARM::t2MOVsr:
7862 case ARM::t2MOVSsr: {
7863 // Which instruction to expand to depends on the CCOut operand and
7864 // whether we're in an IT block if the register operands are low
7865 // registers.
7866 bool isNarrow = false;
7867 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7868 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7869 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7870 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7871 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7872 isNarrow = true;
7873 MCInst TmpInst;
7874 unsigned newOpc;
7875 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7876 default: llvm_unreachable("unexpected opcode!");
7877 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7878 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7879 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7880 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7881 }
7882 TmpInst.setOpcode(newOpc);
7883 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7884 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007885 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007886 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7887 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7888 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7889 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7890 TmpInst.addOperand(Inst.getOperand(5));
7891 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007892 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007893 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7894 Inst = TmpInst;
7895 return true;
7896 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007897 case ARM::t2MOVsi:
7898 case ARM::t2MOVSsi: {
7899 // Which instruction to expand to depends on the CCOut operand and
7900 // whether we're in an IT block if the register operands are low
7901 // registers.
7902 bool isNarrow = false;
7903 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7904 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7905 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7906 isNarrow = true;
7907 MCInst TmpInst;
7908 unsigned newOpc;
7909 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7910 default: llvm_unreachable("unexpected opcode!");
7911 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7912 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7913 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7914 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007915 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007916 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007917 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7918 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007919 TmpInst.setOpcode(newOpc);
7920 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7921 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007922 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00007923 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7924 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007925 if (newOpc != ARM::t2RRX)
Jim Grosbache9119e42015-05-13 18:37:00 +00007926 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007927 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7928 TmpInst.addOperand(Inst.getOperand(4));
7929 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007930 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00007931 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7932 Inst = TmpInst;
7933 return true;
7934 }
7935 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007936 case ARM::ASRr:
7937 case ARM::LSRr:
7938 case ARM::LSLr:
7939 case ARM::RORr: {
7940 ARM_AM::ShiftOpc ShiftTy;
7941 switch(Inst.getOpcode()) {
7942 default: llvm_unreachable("unexpected opcode!");
7943 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7944 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7945 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7946 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7947 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007948 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7949 MCInst TmpInst;
7950 TmpInst.setOpcode(ARM::MOVsr);
7951 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7952 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7953 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00007954 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00007955 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7956 TmpInst.addOperand(Inst.getOperand(4));
7957 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7958 Inst = TmpInst;
7959 return true;
7960 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007961 case ARM::ASRi:
7962 case ARM::LSRi:
7963 case ARM::LSLi:
7964 case ARM::RORi: {
7965 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007966 switch(Inst.getOpcode()) {
7967 default: llvm_unreachable("unexpected opcode!");
7968 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7969 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7970 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7971 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7972 }
7973 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007974 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007975 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007976 // A shift by 32 should be encoded as 0 when permitted
7977 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7978 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007979 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007980 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007981 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007982 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7983 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007984 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00007985 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007986 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7987 TmpInst.addOperand(Inst.getOperand(4));
7988 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7989 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007990 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007991 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007992 case ARM::RRXi: {
7993 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7994 MCInst TmpInst;
7995 TmpInst.setOpcode(ARM::MOVsi);
7996 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7997 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00007998 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007999 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8000 TmpInst.addOperand(Inst.getOperand(3));
8001 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8002 Inst = TmpInst;
8003 return true;
8004 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008005 case ARM::t2LDMIA_UPD: {
8006 // If this is a load of a single register, then we should use
8007 // a post-indexed LDR instruction instead, per the ARM ARM.
8008 if (Inst.getNumOperands() != 5)
8009 return false;
8010 MCInst TmpInst;
8011 TmpInst.setOpcode(ARM::t2LDR_POST);
8012 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8013 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8014 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008015 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008016 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8017 TmpInst.addOperand(Inst.getOperand(3));
8018 Inst = TmpInst;
8019 return true;
8020 }
8021 case ARM::t2STMDB_UPD: {
8022 // If this is a store of a single register, then we should use
8023 // a pre-indexed STR instruction instead, per the ARM ARM.
8024 if (Inst.getNumOperands() != 5)
8025 return false;
8026 MCInst TmpInst;
8027 TmpInst.setOpcode(ARM::t2STR_PRE);
8028 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8029 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8030 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008031 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008032 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8033 TmpInst.addOperand(Inst.getOperand(3));
8034 Inst = TmpInst;
8035 return true;
8036 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008037 case ARM::LDMIA_UPD:
8038 // If this is a load of a single register via a 'pop', then we should use
8039 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008040 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008041 Inst.getNumOperands() == 5) {
8042 MCInst TmpInst;
8043 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8044 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8045 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8046 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008047 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8048 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008049 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8050 TmpInst.addOperand(Inst.getOperand(3));
8051 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008052 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008053 }
8054 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008055 case ARM::STMDB_UPD:
8056 // If this is a store of a single register via a 'push', then we should use
8057 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008058 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008059 Inst.getNumOperands() == 5) {
8060 MCInst TmpInst;
8061 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8062 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8063 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8064 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008065 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008066 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8067 TmpInst.addOperand(Inst.getOperand(3));
8068 Inst = TmpInst;
8069 }
8070 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008071 case ARM::t2ADDri12:
8072 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8073 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008074 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008075 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8076 break;
8077 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008078 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008079 break;
8080 case ARM::t2SUBri12:
8081 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8082 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008083 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008084 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8085 break;
8086 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008087 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008088 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008089 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008090 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008091 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8092 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8093 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008094 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008095 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008096 return true;
8097 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008098 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008099 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008100 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008101 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8102 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8103 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008104 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008105 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008106 return true;
8107 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008108 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008109 case ARM::t2ADDri:
8110 case ARM::t2SUBri: {
8111 // If the destination and first source operand are the same, and
8112 // the flags are compatible with the current IT status, use encoding T2
8113 // instead of T3. For compatibility with the system 'as'. Make sure the
8114 // wide encoding wasn't explicit.
8115 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008116 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00008117 (unsigned)Inst.getOperand(2).getImm() > 255 ||
8118 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008119 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
8120 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8121 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00008122 break;
8123 MCInst TmpInst;
8124 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8125 ARM::tADDi8 : ARM::tSUBi8);
8126 TmpInst.addOperand(Inst.getOperand(0));
8127 TmpInst.addOperand(Inst.getOperand(5));
8128 TmpInst.addOperand(Inst.getOperand(0));
8129 TmpInst.addOperand(Inst.getOperand(2));
8130 TmpInst.addOperand(Inst.getOperand(3));
8131 TmpInst.addOperand(Inst.getOperand(4));
8132 Inst = TmpInst;
8133 return true;
8134 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008135 case ARM::t2ADDrr: {
8136 // If the destination and first source operand are the same, and
8137 // there's no setting of the flags, use encoding T2 instead of T3.
8138 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008139 // 'as' behaviour. Also take advantage of ADD being commutative.
8140 // Make sure the wide encoding wasn't explicit.
8141 bool Swap = false;
8142 auto DestReg = Inst.getOperand(0).getReg();
8143 bool Transform = DestReg == Inst.getOperand(1).getReg();
8144 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8145 Transform = true;
8146 Swap = true;
8147 }
8148 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008149 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008150 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8151 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00008152 break;
8153 MCInst TmpInst;
8154 TmpInst.setOpcode(ARM::tADDhirr);
8155 TmpInst.addOperand(Inst.getOperand(0));
8156 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008157 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008158 TmpInst.addOperand(Inst.getOperand(3));
8159 TmpInst.addOperand(Inst.getOperand(4));
8160 Inst = TmpInst;
8161 return true;
8162 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008163 case ARM::tADDrSP: {
8164 // If the non-SP source operand and the destination operand are not the
8165 // same, we need to use the 32-bit encoding if it's available.
8166 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8167 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008168 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008169 return true;
8170 }
8171 break;
8172 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008173 case ARM::tB:
8174 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008175 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008176 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008177 return true;
8178 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008179 break;
8180 case ARM::t2B:
8181 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008182 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008183 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008184 return true;
8185 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008186 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008187 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008188 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008189 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008190 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008191 return true;
8192 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008193 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008194 case ARM::tBcc:
8195 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008196 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008197 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008198 return true;
8199 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008200 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008201 case ARM::tLDMIA: {
8202 // If the register list contains any high registers, or if the writeback
8203 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8204 // instead if we're in Thumb2. Otherwise, this should have generated
8205 // an error in validateInstruction().
8206 unsigned Rn = Inst.getOperand(0).getReg();
8207 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008208 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8209 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008210 bool listContainsBase;
8211 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8212 (!listContainsBase && !hasWritebackToken) ||
8213 (listContainsBase && hasWritebackToken)) {
8214 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8215 assert (isThumbTwo());
8216 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8217 // If we're switching to the updating version, we need to insert
8218 // the writeback tied operand.
8219 if (hasWritebackToken)
8220 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008221 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008222 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008223 }
8224 break;
8225 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008226 case ARM::tSTMIA_UPD: {
8227 // If the register list contains any high registers, we need to use
8228 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8229 // should have generated an error in validateInstruction().
8230 unsigned Rn = Inst.getOperand(0).getReg();
8231 bool listContainsBase;
8232 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8233 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8234 assert (isThumbTwo());
8235 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008236 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008237 }
8238 break;
8239 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008240 case ARM::tPOP: {
8241 bool listContainsBase;
8242 // If the register list contains any high registers, we need to use
8243 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8244 // should have generated an error in validateInstruction().
8245 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008246 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008247 assert (isThumbTwo());
8248 Inst.setOpcode(ARM::t2LDMIA_UPD);
8249 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008250 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8251 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008252 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008253 }
8254 case ARM::tPUSH: {
8255 bool listContainsBase;
8256 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008257 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008258 assert (isThumbTwo());
8259 Inst.setOpcode(ARM::t2STMDB_UPD);
8260 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008261 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8262 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008263 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008264 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008265 case ARM::t2MOVi: {
8266 // If we can use the 16-bit encoding and the user didn't explicitly
8267 // request the 32-bit variant, transform it here.
8268 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008269 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008270 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008271 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8272 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8273 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8274 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008275 // The operands aren't in the same order for tMOVi8...
8276 MCInst TmpInst;
8277 TmpInst.setOpcode(ARM::tMOVi8);
8278 TmpInst.addOperand(Inst.getOperand(0));
8279 TmpInst.addOperand(Inst.getOperand(4));
8280 TmpInst.addOperand(Inst.getOperand(1));
8281 TmpInst.addOperand(Inst.getOperand(2));
8282 TmpInst.addOperand(Inst.getOperand(3));
8283 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008284 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008285 }
8286 break;
8287 }
8288 case ARM::t2MOVr: {
8289 // If we can use the 16-bit encoding and the user didn't explicitly
8290 // request the 32-bit variant, transform it here.
8291 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8292 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8293 Inst.getOperand(2).getImm() == ARMCC::AL &&
8294 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008295 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8296 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008297 // The operands aren't the same for tMOV[S]r... (no cc_out)
8298 MCInst TmpInst;
8299 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8300 TmpInst.addOperand(Inst.getOperand(0));
8301 TmpInst.addOperand(Inst.getOperand(1));
8302 TmpInst.addOperand(Inst.getOperand(2));
8303 TmpInst.addOperand(Inst.getOperand(3));
8304 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008305 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008306 }
8307 break;
8308 }
Jim Grosbach82213192011-09-19 20:29:33 +00008309 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008310 case ARM::t2SXTB:
8311 case ARM::t2UXTH:
8312 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008313 // If we can use the 16-bit encoding and the user didn't explicitly
8314 // request the 32-bit variant, transform it here.
8315 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8316 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8317 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008318 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8319 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008320 unsigned NewOpc;
8321 switch (Inst.getOpcode()) {
8322 default: llvm_unreachable("Illegal opcode!");
8323 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8324 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8325 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8326 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8327 }
Jim Grosbach82213192011-09-19 20:29:33 +00008328 // The operands aren't the same for thumb1 (no rotate operand).
8329 MCInst TmpInst;
8330 TmpInst.setOpcode(NewOpc);
8331 TmpInst.addOperand(Inst.getOperand(0));
8332 TmpInst.addOperand(Inst.getOperand(1));
8333 TmpInst.addOperand(Inst.getOperand(3));
8334 TmpInst.addOperand(Inst.getOperand(4));
8335 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008336 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008337 }
8338 break;
8339 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008340 case ARM::MOVsi: {
8341 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008342 // rrx shifts and asr/lsr of #32 is encoded as 0
8343 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8344 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008345 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8346 // Shifting by zero is accepted as a vanilla 'MOVr'
8347 MCInst TmpInst;
8348 TmpInst.setOpcode(ARM::MOVr);
8349 TmpInst.addOperand(Inst.getOperand(0));
8350 TmpInst.addOperand(Inst.getOperand(1));
8351 TmpInst.addOperand(Inst.getOperand(3));
8352 TmpInst.addOperand(Inst.getOperand(4));
8353 TmpInst.addOperand(Inst.getOperand(5));
8354 Inst = TmpInst;
8355 return true;
8356 }
8357 return false;
8358 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008359 case ARM::ANDrsi:
8360 case ARM::ORRrsi:
8361 case ARM::EORrsi:
8362 case ARM::BICrsi:
8363 case ARM::SUBrsi:
8364 case ARM::ADDrsi: {
8365 unsigned newOpc;
8366 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8367 if (SOpc == ARM_AM::rrx) return false;
8368 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008369 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008370 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8371 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8372 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8373 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8374 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8375 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8376 }
8377 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008378 // The exception is for right shifts, where 0 == 32
8379 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8380 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008381 MCInst TmpInst;
8382 TmpInst.setOpcode(newOpc);
8383 TmpInst.addOperand(Inst.getOperand(0));
8384 TmpInst.addOperand(Inst.getOperand(1));
8385 TmpInst.addOperand(Inst.getOperand(2));
8386 TmpInst.addOperand(Inst.getOperand(4));
8387 TmpInst.addOperand(Inst.getOperand(5));
8388 TmpInst.addOperand(Inst.getOperand(6));
8389 Inst = TmpInst;
8390 return true;
8391 }
8392 return false;
8393 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008394 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008395 case ARM::t2IT: {
8396 // The mask bits for all but the first condition are represented as
8397 // the low bit of the condition code value implies 't'. We currently
8398 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008399 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008400 MCOperand &MO = Inst.getOperand(1);
8401 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008402 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008403 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008404 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008405 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008406 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008407 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008408 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008409
8410 // Set up the IT block state according to the IT instruction we just
8411 // matched.
8412 assert(!inITBlock() && "nested IT blocks?!");
8413 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8414 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8415 ITState.CurPosition = 0;
8416 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008417 break;
8418 }
Richard Bartona39625e2012-07-09 16:12:24 +00008419 case ARM::t2LSLrr:
8420 case ARM::t2LSRrr:
8421 case ARM::t2ASRrr:
8422 case ARM::t2SBCrr:
8423 case ARM::t2RORrr:
8424 case ARM::t2BICrr:
8425 {
Richard Bartond5660372012-07-09 16:14:28 +00008426 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008427 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8428 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8429 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008430 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008431 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8432 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8433 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8434 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008435 unsigned NewOpc;
8436 switch (Inst.getOpcode()) {
8437 default: llvm_unreachable("unexpected opcode");
8438 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8439 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8440 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8441 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8442 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8443 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8444 }
8445 MCInst TmpInst;
8446 TmpInst.setOpcode(NewOpc);
8447 TmpInst.addOperand(Inst.getOperand(0));
8448 TmpInst.addOperand(Inst.getOperand(5));
8449 TmpInst.addOperand(Inst.getOperand(1));
8450 TmpInst.addOperand(Inst.getOperand(2));
8451 TmpInst.addOperand(Inst.getOperand(3));
8452 TmpInst.addOperand(Inst.getOperand(4));
8453 Inst = TmpInst;
8454 return true;
8455 }
8456 return false;
8457 }
8458 case ARM::t2ANDrr:
8459 case ARM::t2EORrr:
8460 case ARM::t2ADCrr:
8461 case ARM::t2ORRrr:
8462 {
Richard Bartond5660372012-07-09 16:14:28 +00008463 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008464 // These instructions are special in that they are commutable, so shorter encodings
8465 // are available more often.
8466 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8467 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8468 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8469 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008470 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008471 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8472 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8473 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8474 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008475 unsigned NewOpc;
8476 switch (Inst.getOpcode()) {
8477 default: llvm_unreachable("unexpected opcode");
8478 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8479 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8480 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8481 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8482 }
8483 MCInst TmpInst;
8484 TmpInst.setOpcode(NewOpc);
8485 TmpInst.addOperand(Inst.getOperand(0));
8486 TmpInst.addOperand(Inst.getOperand(5));
8487 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8488 TmpInst.addOperand(Inst.getOperand(1));
8489 TmpInst.addOperand(Inst.getOperand(2));
8490 } else {
8491 TmpInst.addOperand(Inst.getOperand(2));
8492 TmpInst.addOperand(Inst.getOperand(1));
8493 }
8494 TmpInst.addOperand(Inst.getOperand(3));
8495 TmpInst.addOperand(Inst.getOperand(4));
8496 Inst = TmpInst;
8497 return true;
8498 }
8499 return false;
8500 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008501 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008502 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008503}
8504
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008505unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8506 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8507 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008508 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008509 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008510 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8511 assert(MCID.hasOptionalDef() &&
8512 "optionally flag setting instruction missing optional def operand");
8513 assert(MCID.NumOperands == Inst.getNumOperands() &&
8514 "operand count mismatch!");
8515 // Find the optional-def operand (cc_out).
8516 unsigned OpNo;
8517 for (OpNo = 0;
8518 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8519 ++OpNo)
8520 ;
8521 // If we're parsing Thumb1, reject it completely.
8522 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8523 return Match_MnemonicFail;
8524 // If we're parsing Thumb2, which form is legal depends on whether we're
8525 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008526 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8527 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008528 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008529 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8530 inITBlock())
8531 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008532 } else if (isThumbOne()) {
8533 // Some high-register supporting Thumb1 encodings only allow both registers
8534 // to be from r0-r7 when in Thumb2.
8535 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8536 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8537 isARMLowRegister(Inst.getOperand(2).getReg()))
8538 return Match_RequiresThumb2;
8539 // Others only require ARMv6 or later.
8540 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8541 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8542 isARMLowRegister(Inst.getOperand(1).getReg()))
8543 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008544 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008545
8546 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8547 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8548 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8549 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8550 return Match_RequiresV8;
8551 else if (Inst.getOperand(I).getReg() == ARM::PC)
8552 return Match_InvalidOperand;
8553 }
8554
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008555 return Match_Success;
8556}
8557
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008558namespace llvm {
8559template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008560 return true; // In an assembly source, no need to second-guess
8561}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008562}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008563
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008564static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008565bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8566 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008567 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008568 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008569 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008570 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008571
Chad Rosier2f480a82012-10-12 22:53:36 +00008572 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008573 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008574 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008575 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008576 // Context sensitive operand constraints aren't handled by the matcher,
8577 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008578 if (validateInstruction(Inst, Operands)) {
8579 // Still progress the IT block, otherwise one wrong condition causes
8580 // nasty cascading errors.
8581 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008582 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008583 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008584
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008585 { // processInstruction() updates inITBlock state, we need to save it away
8586 bool wasInITBlock = inITBlock();
8587
8588 // Some instructions need post-processing to, for example, tweak which
8589 // encoding is selected. Loop on it while changes happen so the
8590 // individual transformations can chain off each other. E.g.,
8591 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008592 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008593 ;
8594
8595 // Only after the instruction is fully processed, we can validate it
8596 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008597 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008598 Warning(IDLoc, "deprecated instruction in IT block");
8599 }
8600 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008601
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008602 // Only move forward at the very end so that everything in validate
8603 // and process gets a consistent answer about whether we're in an IT
8604 // block.
8605 forwardITPosition();
8606
Jim Grosbach82f76d12012-01-25 19:52:01 +00008607 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8608 // doesn't actually encode.
8609 if (Inst.getOpcode() == ARM::ITasm)
8610 return false;
8611
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008612 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00008613 Out.EmitInstruction(Inst, getSTI());
Chris Lattner9487de62010-10-28 21:28:01 +00008614 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008615 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008616 assert(ErrorInfo && "Unknown missing feature!");
Jim Grosbach5117ef72012-04-24 22:40:08 +00008617 // Special case the error message for the very common case where only
8618 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8619 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008620 uint64_t Mask = 1;
8621 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8622 if (ErrorInfo & Mask) {
Jim Grosbach5117ef72012-04-24 22:40:08 +00008623 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008624 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Jim Grosbach5117ef72012-04-24 22:40:08 +00008625 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008626 Mask <<= 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008627 }
8628 return Error(IDLoc, Msg);
8629 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008630 case Match_InvalidOperand: {
8631 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008632 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008633 if (ErrorInfo >= Operands.size())
8634 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008635
David Blaikie960ea3f2014-06-08 16:18:35 +00008636 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008637 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8638 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008639
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008640 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008641 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008642 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008643 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008644 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008645 case Match_RequiresNotITBlock:
8646 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008647 case Match_RequiresITBlock:
8648 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008649 case Match_RequiresV6:
8650 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8651 case Match_RequiresThumb2:
8652 return Error(IDLoc, "instruction variant requires Thumb2");
Artyom Skrobovb43981072015-10-28 13:58:36 +00008653 case Match_RequiresV8:
8654 return Error(IDLoc, "instruction variant requires ARMv8 or later");
Jim Grosbach087affe2012-06-22 23:56:48 +00008655 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008656 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008657 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8658 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8659 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008660 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008661 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008662 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8663 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8664 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008665 case Match_AlignedMemoryRequiresNone:
8666 case Match_DupAlignedMemoryRequiresNone:
8667 case Match_AlignedMemoryRequires16:
8668 case Match_DupAlignedMemoryRequires16:
8669 case Match_AlignedMemoryRequires32:
8670 case Match_DupAlignedMemoryRequires32:
8671 case Match_AlignedMemoryRequires64:
8672 case Match_DupAlignedMemoryRequires64:
8673 case Match_AlignedMemoryRequires64or128:
8674 case Match_DupAlignedMemoryRequires64or128:
8675 case Match_AlignedMemoryRequires64or128or256:
8676 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008677 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008678 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8679 switch (MatchResult) {
8680 default:
8681 llvm_unreachable("Missing Match_Aligned type");
8682 case Match_AlignedMemoryRequiresNone:
8683 case Match_DupAlignedMemoryRequiresNone:
8684 return Error(ErrorLoc, "alignment must be omitted");
8685 case Match_AlignedMemoryRequires16:
8686 case Match_DupAlignedMemoryRequires16:
8687 return Error(ErrorLoc, "alignment must be 16 or omitted");
8688 case Match_AlignedMemoryRequires32:
8689 case Match_DupAlignedMemoryRequires32:
8690 return Error(ErrorLoc, "alignment must be 32 or omitted");
8691 case Match_AlignedMemoryRequires64:
8692 case Match_DupAlignedMemoryRequires64:
8693 return Error(ErrorLoc, "alignment must be 64 or omitted");
8694 case Match_AlignedMemoryRequires64or128:
8695 case Match_DupAlignedMemoryRequires64or128:
8696 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8697 case Match_AlignedMemoryRequires64or128or256:
8698 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8699 }
8700 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008701 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008702
Eric Christopher91d7b902010-10-29 09:26:59 +00008703 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008704}
8705
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008706/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008707bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008708 const MCObjectFileInfo::Environment Format =
8709 getContext().getObjectFileInfo()->getObjectFileType();
8710 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
8711 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008712
Kevin Enderbyccab3172009-09-15 00:27:25 +00008713 StringRef IDVal = DirectiveID.getIdentifier();
8714 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008715 return parseLiteralValues(4, DirectiveID.getLoc());
8716 else if (IDVal == ".short" || IDVal == ".hword")
8717 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008718 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008719 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008720 else if (IDVal == ".arm")
8721 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008722 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008723 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008724 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008725 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008726 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008727 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008728 else if (IDVal == ".unreq")
8729 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008730 else if (IDVal == ".fnend")
8731 return parseDirectiveFnEnd(DirectiveID.getLoc());
8732 else if (IDVal == ".cantunwind")
8733 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8734 else if (IDVal == ".personality")
8735 return parseDirectivePersonality(DirectiveID.getLoc());
8736 else if (IDVal == ".handlerdata")
8737 return parseDirectiveHandlerData(DirectiveID.getLoc());
8738 else if (IDVal == ".setfp")
8739 return parseDirectiveSetFP(DirectiveID.getLoc());
8740 else if (IDVal == ".pad")
8741 return parseDirectivePad(DirectiveID.getLoc());
8742 else if (IDVal == ".save")
8743 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8744 else if (IDVal == ".vsave")
8745 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008746 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008747 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008748 else if (IDVal == ".even")
8749 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008750 else if (IDVal == ".personalityindex")
8751 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008752 else if (IDVal == ".unwind_raw")
8753 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008754 else if (IDVal == ".movsp")
8755 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008756 else if (IDVal == ".arch_extension")
8757 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008758 else if (IDVal == ".align")
8759 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008760 else if (IDVal == ".thumb_set")
8761 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008762
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008763 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008764 if (IDVal == ".arch")
8765 return parseDirectiveArch(DirectiveID.getLoc());
8766 else if (IDVal == ".cpu")
8767 return parseDirectiveCPU(DirectiveID.getLoc());
8768 else if (IDVal == ".eabi_attribute")
8769 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8770 else if (IDVal == ".fpu")
8771 return parseDirectiveFPU(DirectiveID.getLoc());
8772 else if (IDVal == ".fnstart")
8773 return parseDirectiveFnStart(DirectiveID.getLoc());
8774 else if (IDVal == ".inst")
8775 return parseDirectiveInst(DirectiveID.getLoc());
8776 else if (IDVal == ".inst.n")
8777 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8778 else if (IDVal == ".inst.w")
8779 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8780 else if (IDVal == ".object_arch")
8781 return parseDirectiveObjectArch(DirectiveID.getLoc());
8782 else if (IDVal == ".tlsdescseq")
8783 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8784 }
8785
Kevin Enderbyccab3172009-09-15 00:27:25 +00008786 return true;
8787}
8788
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008789/// parseLiteralValues
8790/// ::= .hword expression [, expression]*
8791/// ::= .short expression [, expression]*
8792/// ::= .word expression [, expression]*
8793bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008794 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008795 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8796 for (;;) {
8797 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008798 if (getParser().parseExpression(Value)) {
8799 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008800 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008801 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008802
Eric Christopherbf7bc492013-01-09 03:52:05 +00008803 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008804
8805 if (getLexer().is(AsmToken::EndOfStatement))
8806 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008807
Kevin Enderbyccab3172009-09-15 00:27:25 +00008808 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008809 if (getLexer().isNot(AsmToken::Comma)) {
8810 Error(L, "unexpected token in directive");
8811 return false;
8812 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008813 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008814 }
8815 }
8816
Sean Callanana83fd7d2010-01-19 20:27:46 +00008817 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008818 return false;
8819}
8820
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008821/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008822/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008823bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008824 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008825 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8826 Error(L, "unexpected token in directive");
8827 return false;
8828 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008829 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008830
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008831 if (!hasThumb()) {
8832 Error(L, "target does not support Thumb mode");
8833 return false;
8834 }
Tim Northovera2292d02013-06-10 23:20:58 +00008835
Jim Grosbach7f882392011-12-07 18:04:19 +00008836 if (!isThumb())
8837 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008838
Jim Grosbach7f882392011-12-07 18:04:19 +00008839 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8840 return false;
8841}
8842
8843/// parseDirectiveARM
8844/// ::= .arm
8845bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008846 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008847 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8848 Error(L, "unexpected token in directive");
8849 return false;
8850 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008851 Parser.Lex();
8852
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008853 if (!hasARM()) {
8854 Error(L, "target does not support ARM mode");
8855 return false;
8856 }
Tim Northovera2292d02013-06-10 23:20:58 +00008857
Jim Grosbach7f882392011-12-07 18:04:19 +00008858 if (isThumb())
8859 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008860
Jim Grosbach7f882392011-12-07 18:04:19 +00008861 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008862 return false;
8863}
8864
Tim Northover1744d0a2013-10-25 12:49:50 +00008865void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8866 if (NextSymbolIsThumb) {
8867 getParser().getStreamer().EmitThumbFunc(Symbol);
8868 NextSymbolIsThumb = false;
8869 }
8870}
8871
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008872/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008873/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008874bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008875 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008876 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
8877 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008878
Jim Grosbach1152cc02011-12-21 22:30:16 +00008879 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008880 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008881 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008882 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008883 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008884 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8885 Error(L, "unexpected token in .thumb_func directive");
8886 return false;
8887 }
8888
Tim Northover1744d0a2013-10-25 12:49:50 +00008889 MCSymbol *Func =
Jim Grosbach6f482002015-05-18 18:43:14 +00008890 getParser().getContext().getOrCreateSymbol(Tok.getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00008891 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008892 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008893 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008894 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008895 }
8896
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008897 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008898 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8899 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008900 return false;
8901 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008902
Tim Northover1744d0a2013-10-25 12:49:50 +00008903 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008904 return false;
8905}
8906
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008907/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008908/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008909bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008910 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008911 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008912 if (Tok.isNot(AsmToken::Identifier)) {
8913 Error(L, "unexpected token in .syntax directive");
8914 return false;
8915 }
8916
Benjamin Kramer92d89982010-07-14 22:38:02 +00008917 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008918 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008919 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008920 } else if (Mode == "divided" || Mode == "DIVIDED") {
8921 Error(L, "'.syntax divided' arm asssembly not supported");
8922 return false;
8923 } else {
8924 Error(L, "unrecognized syntax mode in .syntax directive");
8925 return false;
8926 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008927
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008928 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8929 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8930 return false;
8931 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008932 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008933
8934 // TODO tell the MC streamer the mode
8935 // getParser().getStreamer().Emit???();
8936 return false;
8937}
8938
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008939/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008940/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008941bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008942 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008943 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008944 if (Tok.isNot(AsmToken::Integer)) {
8945 Error(L, "unexpected token in .code directive");
8946 return false;
8947 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008948 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008949 if (Val != 16 && Val != 32) {
8950 Error(L, "invalid operand to .code directive");
8951 return false;
8952 }
8953 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008954
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008955 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8956 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8957 return false;
8958 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008959 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008960
Evan Cheng284b4672011-07-08 22:36:29 +00008961 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008962 if (!hasThumb()) {
8963 Error(L, "target does not support Thumb mode");
8964 return false;
8965 }
Tim Northovera2292d02013-06-10 23:20:58 +00008966
Jim Grosbachf471ac32011-09-06 18:46:23 +00008967 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008968 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008969 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008970 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008971 if (!hasARM()) {
8972 Error(L, "target does not support ARM mode");
8973 return false;
8974 }
Tim Northovera2292d02013-06-10 23:20:58 +00008975
Jim Grosbachf471ac32011-09-06 18:46:23 +00008976 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008977 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008978 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008979 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008980
Kevin Enderby146dcf22009-10-15 20:48:48 +00008981 return false;
8982}
8983
Jim Grosbachab5830e2011-12-14 02:16:11 +00008984/// parseDirectiveReq
8985/// ::= name .req registername
8986bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008987 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00008988 Parser.Lex(); // Eat the '.req' token.
8989 unsigned Reg;
8990 SMLoc SRegLoc, ERegLoc;
8991 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008992 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008993 Error(SRegLoc, "register name expected");
8994 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008995 }
8996
8997 // Shouldn't be anything else.
8998 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008999 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009000 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
9001 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009002 }
9003
9004 Parser.Lex(); // Consume the EndOfStatement
9005
Frederic Rissb61f01f2015-02-04 03:10:03 +00009006 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009007 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
9008 return false;
9009 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00009010
9011 return false;
9012}
9013
9014/// parseDirectiveUneq
9015/// ::= .unreq registername
9016bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009017 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009018 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009019 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009020 Error(L, "unexpected input in .unreq directive.");
9021 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009022 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009023 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009024 Parser.Lex(); // Eat the identifier.
9025 return false;
9026}
9027
Jason W Kim135d2442011-12-20 17:38:12 +00009028/// parseDirectiveArch
9029/// ::= .arch token
9030bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009031 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
9032
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009033 unsigned ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009034
Renato Golin35de35d2015-05-12 10:33:58 +00009035 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009036 Error(L, "Unknown arch name");
9037 return false;
9038 }
Logan Chien439e8f92013-12-11 17:16:25 +00009039
Roman Divacky4b5507a2015-10-02 18:25:25 +00009040 Triple T;
9041 STI.setDefaultFeatures(T.getARMCPUForArch(Arch));
9042 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
9043
Logan Chien439e8f92013-12-11 17:16:25 +00009044 getTargetStreamer().emitArch(ID);
9045 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009046}
9047
9048/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009049/// ::= .eabi_attribute int, int [, "str"]
9050/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009051bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009052 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009053 int64_t Tag;
9054 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009055 TagLoc = Parser.getTok().getLoc();
9056 if (Parser.getTok().is(AsmToken::Identifier)) {
9057 StringRef Name = Parser.getTok().getIdentifier();
9058 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9059 if (Tag == -1) {
9060 Error(TagLoc, "attribute name not recognised: " + Name);
9061 Parser.eatToEndOfStatement();
9062 return false;
9063 }
9064 Parser.Lex();
9065 } else {
9066 const MCExpr *AttrExpr;
9067
9068 TagLoc = Parser.getTok().getLoc();
9069 if (Parser.parseExpression(AttrExpr)) {
9070 Parser.eatToEndOfStatement();
9071 return false;
9072 }
9073
9074 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
9075 if (!CE) {
9076 Error(TagLoc, "expected numeric constant");
9077 Parser.eatToEndOfStatement();
9078 return false;
9079 }
9080
9081 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009082 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009083
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009084 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009085 Error(Parser.getTok().getLoc(), "comma expected");
9086 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009087 return false;
9088 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009089 Parser.Lex(); // skip comma
9090
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009091 StringRef StringValue = "";
9092 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009093
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009094 int64_t IntegerValue = 0;
9095 bool IsIntegerValue = false;
9096
9097 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9098 IsStringValue = true;
9099 else if (Tag == ARMBuildAttrs::compatibility) {
9100 IsStringValue = true;
9101 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009102 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009103 IsIntegerValue = true;
9104 else if (Tag % 2 == 1)
9105 IsStringValue = true;
9106 else
9107 llvm_unreachable("invalid tag type");
9108
9109 if (IsIntegerValue) {
9110 const MCExpr *ValueExpr;
9111 SMLoc ValueExprLoc = Parser.getTok().getLoc();
9112 if (Parser.parseExpression(ValueExpr)) {
9113 Parser.eatToEndOfStatement();
9114 return false;
9115 }
9116
9117 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
9118 if (!CE) {
9119 Error(ValueExprLoc, "expected numeric constant");
9120 Parser.eatToEndOfStatement();
9121 return false;
9122 }
9123
9124 IntegerValue = CE->getValue();
9125 }
9126
9127 if (Tag == ARMBuildAttrs::compatibility) {
9128 if (Parser.getTok().isNot(AsmToken::Comma))
9129 IsStringValue = false;
Charlie Turner6632d1f2015-01-05 13:26:37 +00009130 if (Parser.getTok().isNot(AsmToken::Comma)) {
9131 Error(Parser.getTok().getLoc(), "comma expected");
9132 Parser.eatToEndOfStatement();
9133 return false;
9134 } else {
9135 Parser.Lex();
9136 }
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009137 }
9138
9139 if (IsStringValue) {
9140 if (Parser.getTok().isNot(AsmToken::String)) {
9141 Error(Parser.getTok().getLoc(), "bad string constant");
9142 Parser.eatToEndOfStatement();
9143 return false;
9144 }
9145
9146 StringValue = Parser.getTok().getStringContents();
9147 Parser.Lex();
9148 }
9149
9150 if (IsIntegerValue && IsStringValue) {
9151 assert(Tag == ARMBuildAttrs::compatibility);
9152 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9153 } else if (IsIntegerValue)
9154 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9155 else if (IsStringValue)
9156 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009157 return false;
9158}
9159
9160/// parseDirectiveCPU
9161/// ::= .cpu str
9162bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9163 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9164 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009165
Renato Golin5d78c9c2015-05-30 10:44:07 +00009166 // FIXME: This is using table-gen data, but should be moved to
9167 // ARMTargetParser once that is table-gen'd.
Akira Hatanakabd9fc282015-11-14 05:20:05 +00009168 if (!getSTI().isCPUStringValid(CPU)) {
Roman Divacky7e6b5952014-12-02 20:03:22 +00009169 Error(L, "Unknown CPU name");
9170 return false;
9171 }
9172
Duncan P. N. Exon Smithe463e472015-07-10 22:52:15 +00009173 STI.setDefaultFeatures(CPU);
Bradley Smith9f4cd592015-02-04 16:23:24 +00009174 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Roman Divacky7e6b5952014-12-02 20:03:22 +00009175
Logan Chien8cbb80d2013-10-28 17:51:12 +00009176 return false;
9177}
Logan Chien8cbb80d2013-10-28 17:51:12 +00009178/// parseDirectiveFPU
9179/// ::= .fpu str
9180bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009181 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009182 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9183
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009184 unsigned ID = ARM::parseFPU(FPU);
John Brawnd03d2292015-06-05 13:29:24 +00009185 std::vector<const char *> Features;
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009186 if (!ARM::getFPUFeatures(ID, Features)) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009187 Error(FPUNameLoc, "Unknown FPU name");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009188 return false;
9189 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009190
John Brawnd03d2292015-06-05 13:29:24 +00009191 for (auto Feature : Features)
9192 STI.ApplyFeatureFlag(Feature);
9193 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009194
Logan Chien8cbb80d2013-10-28 17:51:12 +00009195 getTargetStreamer().emitFPU(ID);
9196 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009197}
9198
Logan Chien4ea23b52013-05-10 16:17:24 +00009199/// parseDirectiveFnStart
9200/// ::= .fnstart
9201bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009202 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009203 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009204 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009205 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009206 }
9207
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009208 // Reset the unwind directives parser state
9209 UC.reset();
9210
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009211 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009212
9213 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009214 return false;
9215}
9216
9217/// parseDirectiveFnEnd
9218/// ::= .fnend
9219bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
9220 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009221 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009222 Error(L, ".fnstart must precede .fnend directive");
9223 return false;
9224 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009225
9226 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009227 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009228
9229 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009230 return false;
9231}
9232
9233/// parseDirectiveCantUnwind
9234/// ::= .cantunwind
9235bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009236 UC.recordCantUnwind(L);
9237
Logan Chien4ea23b52013-05-10 16:17:24 +00009238 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009239 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009240 Error(L, ".fnstart must precede .cantunwind directive");
9241 return false;
9242 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009243 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009244 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009245 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009246 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009247 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009248 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009249 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009250 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009251 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009252 }
9253
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009254 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009255 return false;
9256}
9257
9258/// parseDirectivePersonality
9259/// ::= .personality name
9260bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009261 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009262 bool HasExistingPersonality = UC.hasPersonality();
9263
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009264 UC.recordPersonality(L);
9265
Logan Chien4ea23b52013-05-10 16:17:24 +00009266 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009267 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009268 Error(L, ".fnstart must precede .personality directive");
9269 return false;
9270 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009271 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009272 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009273 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009274 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009275 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009276 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009277 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009278 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009279 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009280 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009281 if (HasExistingPersonality) {
9282 Parser.eatToEndOfStatement();
9283 Error(L, "multiple personality directives");
9284 UC.emitPersonalityLocNotes();
9285 return false;
9286 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009287
9288 // Parse the name of the personality routine
9289 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9290 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009291 Error(L, "unexpected input in .personality directive.");
9292 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009293 }
9294 StringRef Name(Parser.getTok().getIdentifier());
9295 Parser.Lex();
9296
Jim Grosbach6f482002015-05-18 18:43:14 +00009297 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009298 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009299 return false;
9300}
9301
9302/// parseDirectiveHandlerData
9303/// ::= .handlerdata
9304bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009305 UC.recordHandlerData(L);
9306
Logan Chien4ea23b52013-05-10 16:17:24 +00009307 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009308 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009309 Error(L, ".fnstart must precede .personality directive");
9310 return false;
9311 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009312 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009313 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009314 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009315 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009316 }
9317
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009318 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009319 return false;
9320}
9321
9322/// parseDirectiveSetFP
9323/// ::= .setfp fpreg, spreg [, offset]
9324bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009325 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009326 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009327 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009328 Error(L, ".fnstart must precede .setfp directive");
9329 return false;
9330 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009331 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009332 Error(L, ".setfp must precede .handlerdata directive");
9333 return false;
9334 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009335
9336 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009337 SMLoc FPRegLoc = Parser.getTok().getLoc();
9338 int FPReg = tryParseRegister();
9339 if (FPReg == -1) {
9340 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009341 return false;
9342 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009343
9344 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009345 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009346 Error(Parser.getTok().getLoc(), "comma expected");
9347 return false;
9348 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009349 Parser.Lex(); // skip comma
9350
9351 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009352 SMLoc SPRegLoc = Parser.getTok().getLoc();
9353 int SPReg = tryParseRegister();
9354 if (SPReg == -1) {
9355 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009356 return false;
9357 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009358
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009359 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9360 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009361 return false;
9362 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009363
9364 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009365 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009366
9367 // Parse offset
9368 int64_t Offset = 0;
9369 if (Parser.getTok().is(AsmToken::Comma)) {
9370 Parser.Lex(); // skip comma
9371
9372 if (Parser.getTok().isNot(AsmToken::Hash) &&
9373 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009374 Error(Parser.getTok().getLoc(), "'#' expected");
9375 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009376 }
9377 Parser.Lex(); // skip hash token.
9378
9379 const MCExpr *OffsetExpr;
9380 SMLoc ExLoc = Parser.getTok().getLoc();
9381 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009382 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9383 Error(ExLoc, "malformed setfp offset");
9384 return false;
9385 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009386 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009387 if (!CE) {
9388 Error(ExLoc, "setfp offset must be an immediate");
9389 return false;
9390 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009391
9392 Offset = CE->getValue();
9393 }
9394
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009395 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9396 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009397 return false;
9398}
9399
9400/// parseDirective
9401/// ::= .pad offset
9402bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009403 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009404 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009405 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009406 Error(L, ".fnstart must precede .pad directive");
9407 return false;
9408 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009409 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009410 Error(L, ".pad must precede .handlerdata directive");
9411 return false;
9412 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009413
9414 // Parse the offset
9415 if (Parser.getTok().isNot(AsmToken::Hash) &&
9416 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009417 Error(Parser.getTok().getLoc(), "'#' expected");
9418 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009419 }
9420 Parser.Lex(); // skip hash token.
9421
9422 const MCExpr *OffsetExpr;
9423 SMLoc ExLoc = Parser.getTok().getLoc();
9424 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009425 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9426 Error(ExLoc, "malformed pad offset");
9427 return false;
9428 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009429 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009430 if (!CE) {
9431 Error(ExLoc, "pad offset must be an immediate");
9432 return false;
9433 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009434
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009435 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009436 return false;
9437}
9438
9439/// parseDirectiveRegSave
9440/// ::= .save { registers }
9441/// ::= .vsave { registers }
9442bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9443 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009444 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009445 Error(L, ".fnstart must precede .save or .vsave directives");
9446 return false;
9447 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009448 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009449 Error(L, ".save or .vsave must precede .handlerdata directive");
9450 return false;
9451 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009452
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009453 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009454 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009455
Logan Chien4ea23b52013-05-10 16:17:24 +00009456 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009457 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009458 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009459 ARMOperand &Op = (ARMOperand &)*Operands[0];
9460 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009461 Error(L, ".save expects GPR registers");
9462 return false;
9463 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009464 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009465 Error(L, ".vsave expects DPR registers");
9466 return false;
9467 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009468
David Blaikie960ea3f2014-06-08 16:18:35 +00009469 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009470 return false;
9471}
9472
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009473/// parseDirectiveInst
9474/// ::= .inst opcode [, ...]
9475/// ::= .inst.n opcode [, ...]
9476/// ::= .inst.w opcode [, ...]
9477bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009478 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009479 int Width;
9480
9481 if (isThumb()) {
9482 switch (Suffix) {
9483 case 'n':
9484 Width = 2;
9485 break;
9486 case 'w':
9487 Width = 4;
9488 break;
9489 default:
9490 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009491 Error(Loc, "cannot determine Thumb instruction size, "
9492 "use inst.n/inst.w instead");
9493 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009494 }
9495 } else {
9496 if (Suffix) {
9497 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009498 Error(Loc, "width suffixes are invalid in ARM mode");
9499 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009500 }
9501 Width = 4;
9502 }
9503
9504 if (getLexer().is(AsmToken::EndOfStatement)) {
9505 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009506 Error(Loc, "expected expression following directive");
9507 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009508 }
9509
9510 for (;;) {
9511 const MCExpr *Expr;
9512
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009513 if (getParser().parseExpression(Expr)) {
9514 Error(Loc, "expected expression");
9515 return false;
9516 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009517
9518 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009519 if (!Value) {
9520 Error(Loc, "expected constant expression");
9521 return false;
9522 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009523
9524 switch (Width) {
9525 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009526 if (Value->getValue() > 0xffff) {
9527 Error(Loc, "inst.n operand is too big, use inst.w instead");
9528 return false;
9529 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009530 break;
9531 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009532 if (Value->getValue() > 0xffffffff) {
9533 Error(Loc,
9534 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9535 return false;
9536 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009537 break;
9538 default:
9539 llvm_unreachable("only supported widths are 2 and 4");
9540 }
9541
9542 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9543
9544 if (getLexer().is(AsmToken::EndOfStatement))
9545 break;
9546
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009547 if (getLexer().isNot(AsmToken::Comma)) {
9548 Error(Loc, "unexpected token in directive");
9549 return false;
9550 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009551
9552 Parser.Lex();
9553 }
9554
9555 Parser.Lex();
9556 return false;
9557}
9558
David Peixotto80c083a2013-12-19 18:26:07 +00009559/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009560/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009561bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009562 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009563 return false;
9564}
9565
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009566bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9567 const MCSection *Section = getStreamer().getCurrentSection().first;
9568
9569 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9570 TokError("unexpected token in directive");
9571 return false;
9572 }
9573
9574 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009575 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009576 Section = getStreamer().getCurrentSection().first;
9577 }
9578
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009579 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009580 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009581 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009582 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009583 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009584
9585 return false;
9586}
9587
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009588/// parseDirectivePersonalityIndex
9589/// ::= .personalityindex index
9590bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009591 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009592 bool HasExistingPersonality = UC.hasPersonality();
9593
9594 UC.recordPersonalityIndex(L);
9595
9596 if (!UC.hasFnStart()) {
9597 Parser.eatToEndOfStatement();
9598 Error(L, ".fnstart must precede .personalityindex directive");
9599 return false;
9600 }
9601 if (UC.cantUnwind()) {
9602 Parser.eatToEndOfStatement();
9603 Error(L, ".personalityindex cannot be used with .cantunwind");
9604 UC.emitCantUnwindLocNotes();
9605 return false;
9606 }
9607 if (UC.hasHandlerData()) {
9608 Parser.eatToEndOfStatement();
9609 Error(L, ".personalityindex must precede .handlerdata directive");
9610 UC.emitHandlerDataLocNotes();
9611 return false;
9612 }
9613 if (HasExistingPersonality) {
9614 Parser.eatToEndOfStatement();
9615 Error(L, "multiple personality directives");
9616 UC.emitPersonalityLocNotes();
9617 return false;
9618 }
9619
9620 const MCExpr *IndexExpression;
9621 SMLoc IndexLoc = Parser.getTok().getLoc();
9622 if (Parser.parseExpression(IndexExpression)) {
9623 Parser.eatToEndOfStatement();
9624 return false;
9625 }
9626
9627 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9628 if (!CE) {
9629 Parser.eatToEndOfStatement();
9630 Error(IndexLoc, "index must be a constant number");
9631 return false;
9632 }
9633 if (CE->getValue() < 0 ||
9634 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9635 Parser.eatToEndOfStatement();
9636 Error(IndexLoc, "personality routine index should be in range [0-3]");
9637 return false;
9638 }
9639
9640 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9641 return false;
9642}
9643
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009644/// parseDirectiveUnwindRaw
9645/// ::= .unwind_raw offset, opcode [, opcode...]
9646bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009647 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009648 if (!UC.hasFnStart()) {
9649 Parser.eatToEndOfStatement();
9650 Error(L, ".fnstart must precede .unwind_raw directives");
9651 return false;
9652 }
9653
9654 int64_t StackOffset;
9655
9656 const MCExpr *OffsetExpr;
9657 SMLoc OffsetLoc = getLexer().getLoc();
9658 if (getLexer().is(AsmToken::EndOfStatement) ||
9659 getParser().parseExpression(OffsetExpr)) {
9660 Error(OffsetLoc, "expected expression");
9661 Parser.eatToEndOfStatement();
9662 return false;
9663 }
9664
9665 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9666 if (!CE) {
9667 Error(OffsetLoc, "offset must be a constant");
9668 Parser.eatToEndOfStatement();
9669 return false;
9670 }
9671
9672 StackOffset = CE->getValue();
9673
9674 if (getLexer().isNot(AsmToken::Comma)) {
9675 Error(getLexer().getLoc(), "expected comma");
9676 Parser.eatToEndOfStatement();
9677 return false;
9678 }
9679 Parser.Lex();
9680
9681 SmallVector<uint8_t, 16> Opcodes;
9682 for (;;) {
9683 const MCExpr *OE;
9684
9685 SMLoc OpcodeLoc = getLexer().getLoc();
9686 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9687 Error(OpcodeLoc, "expected opcode expression");
9688 Parser.eatToEndOfStatement();
9689 return false;
9690 }
9691
9692 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9693 if (!OC) {
9694 Error(OpcodeLoc, "opcode value must be a constant");
9695 Parser.eatToEndOfStatement();
9696 return false;
9697 }
9698
9699 const int64_t Opcode = OC->getValue();
9700 if (Opcode & ~0xff) {
9701 Error(OpcodeLoc, "invalid opcode");
9702 Parser.eatToEndOfStatement();
9703 return false;
9704 }
9705
9706 Opcodes.push_back(uint8_t(Opcode));
9707
9708 if (getLexer().is(AsmToken::EndOfStatement))
9709 break;
9710
9711 if (getLexer().isNot(AsmToken::Comma)) {
9712 Error(getLexer().getLoc(), "unexpected token in directive");
9713 Parser.eatToEndOfStatement();
9714 return false;
9715 }
9716
9717 Parser.Lex();
9718 }
9719
9720 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9721
9722 Parser.Lex();
9723 return false;
9724}
9725
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009726/// parseDirectiveTLSDescSeq
9727/// ::= .tlsdescseq tls-variable
9728bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009729 MCAsmParser &Parser = getParser();
9730
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009731 if (getLexer().isNot(AsmToken::Identifier)) {
9732 TokError("expected variable after '.tlsdescseq' directive");
9733 Parser.eatToEndOfStatement();
9734 return false;
9735 }
9736
9737 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +00009738 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009739 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9740 Lex();
9741
9742 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9743 Error(Parser.getTok().getLoc(), "unexpected token");
9744 Parser.eatToEndOfStatement();
9745 return false;
9746 }
9747
9748 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9749 return false;
9750}
9751
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009752/// parseDirectiveMovSP
9753/// ::= .movsp reg [, #offset]
9754bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009755 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009756 if (!UC.hasFnStart()) {
9757 Parser.eatToEndOfStatement();
9758 Error(L, ".fnstart must precede .movsp directives");
9759 return false;
9760 }
9761 if (UC.getFPReg() != ARM::SP) {
9762 Parser.eatToEndOfStatement();
9763 Error(L, "unexpected .movsp directive");
9764 return false;
9765 }
9766
9767 SMLoc SPRegLoc = Parser.getTok().getLoc();
9768 int SPReg = tryParseRegister();
9769 if (SPReg == -1) {
9770 Parser.eatToEndOfStatement();
9771 Error(SPRegLoc, "register expected");
9772 return false;
9773 }
9774
9775 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9776 Parser.eatToEndOfStatement();
9777 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9778 return false;
9779 }
9780
9781 int64_t Offset = 0;
9782 if (Parser.getTok().is(AsmToken::Comma)) {
9783 Parser.Lex();
9784
9785 if (Parser.getTok().isNot(AsmToken::Hash)) {
9786 Error(Parser.getTok().getLoc(), "expected #constant");
9787 Parser.eatToEndOfStatement();
9788 return false;
9789 }
9790 Parser.Lex();
9791
9792 const MCExpr *OffsetExpr;
9793 SMLoc OffsetLoc = Parser.getTok().getLoc();
9794 if (Parser.parseExpression(OffsetExpr)) {
9795 Parser.eatToEndOfStatement();
9796 Error(OffsetLoc, "malformed offset expression");
9797 return false;
9798 }
9799
9800 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9801 if (!CE) {
9802 Parser.eatToEndOfStatement();
9803 Error(OffsetLoc, "offset must be an immediate constant");
9804 return false;
9805 }
9806
9807 Offset = CE->getValue();
9808 }
9809
9810 getTargetStreamer().emitMovSP(SPReg, Offset);
9811 UC.saveFPReg(SPReg);
9812
9813 return false;
9814}
9815
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009816/// parseDirectiveObjectArch
9817/// ::= .object_arch name
9818bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009819 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009820 if (getLexer().isNot(AsmToken::Identifier)) {
9821 Error(getLexer().getLoc(), "unexpected token");
9822 Parser.eatToEndOfStatement();
9823 return false;
9824 }
9825
9826 StringRef Arch = Parser.getTok().getString();
9827 SMLoc ArchLoc = Parser.getTok().getLoc();
9828 getLexer().Lex();
9829
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009830 unsigned ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009831
Renato Golin35de35d2015-05-12 10:33:58 +00009832 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009833 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9834 Parser.eatToEndOfStatement();
9835 return false;
9836 }
9837
9838 getTargetStreamer().emitObjectArch(ID);
9839
9840 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9841 Error(getLexer().getLoc(), "unexpected token");
9842 Parser.eatToEndOfStatement();
9843 }
9844
9845 return false;
9846}
9847
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009848/// parseDirectiveAlign
9849/// ::= .align
9850bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9851 // NOTE: if this is not the end of the statement, fall back to the target
9852 // agnostic handling for this directive which will correctly handle this.
9853 if (getLexer().isNot(AsmToken::EndOfStatement))
9854 return true;
9855
9856 // '.align' is target specifically handled to mean 2**2 byte alignment.
9857 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9858 getStreamer().EmitCodeAlignment(4, 0);
9859 else
9860 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9861
9862 return false;
9863}
9864
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009865/// parseDirectiveThumbSet
9866/// ::= .thumb_set name, value
9867bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009868 MCAsmParser &Parser = getParser();
9869
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009870 StringRef Name;
9871 if (Parser.parseIdentifier(Name)) {
9872 TokError("expected identifier after '.thumb_set'");
9873 Parser.eatToEndOfStatement();
9874 return false;
9875 }
9876
9877 if (getLexer().isNot(AsmToken::Comma)) {
9878 TokError("expected comma after name '" + Name + "'");
9879 Parser.eatToEndOfStatement();
9880 return false;
9881 }
9882 Lex();
9883
Pete Cooper80d21cb2015-06-22 19:35:57 +00009884 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009885 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +00009886 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
9887 Parser, Sym, Value))
9888 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009889
Pete Cooper80d21cb2015-06-22 19:35:57 +00009890 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009891 return false;
9892}
9893
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009894/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009895extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00009896 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
9897 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
9898 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
9899 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009900}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009901
Chris Lattner3e4582a2010-09-06 19:11:01 +00009902#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009903#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009904#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009905#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009906
Renato Golin230d2982015-05-30 10:30:02 +00009907// FIXME: This structure should be moved inside ARMTargetParser
9908// when we start to table-generate them, and we can use the ARM
9909// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009910static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009911 const unsigned Kind;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009912 const unsigned ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009913 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009914} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009915 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
9916 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009917 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009918 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009919 { (ARM::AEK_HWDIV | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009920 {ARM::FeatureHWDiv, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009921 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
9922 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +00009923 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009924 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009925 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Renato Golin230d2982015-05-30 10:30:02 +00009926 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009927 { ARM::AEK_OS, Feature_None, {} },
9928 { ARM::AEK_IWMMXT, Feature_None, {} },
9929 { ARM::AEK_IWMMXT2, Feature_None, {} },
9930 { ARM::AEK_MAVERICK, Feature_None, {} },
9931 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009932};
9933
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009934/// parseDirectiveArchExtension
9935/// ::= .arch_extension [no]feature
9936bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009937 MCAsmParser &Parser = getParser();
9938
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009939 if (getLexer().isNot(AsmToken::Identifier)) {
9940 Error(getLexer().getLoc(), "unexpected token");
9941 Parser.eatToEndOfStatement();
9942 return false;
9943 }
9944
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009945 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009946 SMLoc ExtLoc = Parser.getTok().getLoc();
9947 getLexer().Lex();
9948
9949 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009950 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009951 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009952 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009953 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009954 unsigned FeatureKind = ARM::parseArchExt(Name);
Renato Golin230d2982015-05-30 10:30:02 +00009955 if (FeatureKind == ARM::AEK_INVALID)
9956 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009957
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009958 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +00009959 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009960 continue;
9961
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009962 if (Extension.Features.none())
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +00009963 report_fatal_error("unsupported architectural extension: " + Name);
9964
9965 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009966 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009967 "allowed for the current base architecture");
9968 return false;
9969 }
9970
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009971 FeatureBitset ToggleFeatures = EnableFeature
9972 ? (~STI.getFeatureBits() & Extension.Features)
9973 : ( STI.getFeatureBits() & Extension.Features);
9974
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009975 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +00009976 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
9977 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009978 return false;
9979 }
9980
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009981 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009982 Parser.eatToEndOfStatement();
9983 return false;
9984}
9985
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009986// Define this matcher function after the auto-generated include so we
9987// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00009988unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009989 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +00009990 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009991 // If the kind is a token for a literal immediate, check if our asm
9992 // operand matches. This is for InstAliases which have a fixed-value
9993 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009994 switch (Kind) {
9995 default: break;
9996 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +00009997 if (Op.isImm())
9998 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009999 if (CE->getValue() == 0)
10000 return Match_Success;
10001 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010002 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010003 if (Op.isImm()) {
10004 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010005 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010006 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010007 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010008 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10009 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010010 }
10011 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010012 case MCK_rGPR:
10013 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10014 return Match_Success;
10015 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010016 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010017 if (Op.isReg() &&
10018 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010019 return Match_Success;
10020 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010021 }
10022 return Match_InvalidOperand;
10023}