blob: daa8af24476dc8550a274fa026d93fcd08011c87 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Saleem Abdulrasool84b952b2014-04-27 03:48:22 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
Joey Gouly0e76fa72013-09-12 10:28:05 +000029using namespace llvm;
30
Evan Cheng928ce722011-07-06 22:02:34 +000031#define GET_REGINFO_MC_DESC
32#include "ARMGenRegisterInfo.inc"
33
Joey Gouly0e76fa72013-09-12 10:28:05 +000034static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
35 std::string &Info) {
Michael Kupersteinc3434b32015-05-13 10:28:46 +000036 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
Joey Gouly830c27a2013-09-17 09:54:57 +000037 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000038 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000039 // Checks for the deprecated CP15ISB encoding:
40 // mcr p15, #0, rX, c7, c5, #4
41 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
42 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
43 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
44 Info = "deprecated since v7, use 'isb'";
45 return true;
46 }
47
48 // Checks for the deprecated CP15DSB encoding:
49 // mcr p15, #0, rX, c7, c10, #4
50 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
51 Info = "deprecated since v7, use 'dsb'";
52 return true;
53 }
54 }
55 // Checks for the deprecated CP15DMB encoding:
56 // mcr p15, #0, rX, c7, c10, #5
57 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
58 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
59 Info = "deprecated since v7, use 'dmb'";
60 return true;
61 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000062 }
63 return false;
64}
65
Amara Emerson52cfb6a2013-10-03 09:31:51 +000066static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000067 std::string &Info) {
Michael Kupersteinc3434b32015-05-13 10:28:46 +000068 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops && MI.getOperand(1).isImm() &&
Saleem Abdulrasool08408ea2014-12-16 04:10:10 +000069 MI.getOperand(1).getImm() != 8) {
70 Info = "applying IT instruction to more than one subsequent instruction is "
71 "deprecated";
Amara Emerson52cfb6a2013-10-03 09:31:51 +000072 return true;
73 }
74
75 return false;
76}
77
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000078static bool getARMStoreDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
79 std::string &Info) {
Michael Kupersteinc3434b32015-05-13 10:28:46 +000080 assert((~STI.getFeatureBits() & llvm::ARM::ModeThumb) &&
Saleem Abdulrasool747ec2d2014-12-24 18:40:42 +000081 "cannot predicate thumb instructions");
Saleem Abdulrasool1ce7d312014-12-17 16:17:44 +000082
83 assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
Saleem Abdulrasool417fc6b2014-12-16 05:53:25 +000084 for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
85 assert(MI.getOperand(OI).isReg() && "expected register");
86 if (MI.getOperand(OI).getReg() == ARM::SP ||
87 MI.getOperand(OI).getReg() == ARM::PC) {
88 Info = "use of SP or PC in the list is deprecated";
89 return true;
90 }
91 }
92 return false;
93}
94
Saleem Abdulrasool0fa83202014-12-20 20:25:36 +000095static bool getARMLoadDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
96 std::string &Info) {
Michael Kupersteinc3434b32015-05-13 10:28:46 +000097 assert((~STI.getFeatureBits() & llvm::ARM::ModeThumb) &&
Saleem Abdulrasool747ec2d2014-12-24 18:40:42 +000098 "cannot predicate thumb instructions");
Saleem Abdulrasool0fa83202014-12-20 20:25:36 +000099
100 assert(MI.getNumOperands() >= 4 && "expected >= 4 arguments");
101 bool ListContainsPC = false, ListContainsLR = false;
102 for (unsigned OI = 4, OE = MI.getNumOperands(); OI < OE; ++OI) {
103 assert(MI.getOperand(OI).isReg() && "expected register");
104 switch (MI.getOperand(OI).getReg()) {
105 default:
106 break;
107 case ARM::LR:
108 ListContainsLR = true;
109 break;
110 case ARM::PC:
111 ListContainsPC = true;
112 break;
113 case ARM::SP:
114 Info = "use of SP in the list is deprecated";
115 return true;
116 }
117 }
118
119 if (ListContainsPC && ListContainsLR) {
120 Info = "use of LR and PC simultaneously in the list is deprecated";
121 return true;
122 }
123
124 return false;
125}
126
Evan Cheng928ce722011-07-06 22:02:34 +0000127#define GET_INSTRINFO_MC_DESC
128#include "ARMGenInstrInfo.inc"
129
130#define GET_SUBTARGETINFO_MC_DESC
131#include "ARMGenSubtargetInfo.inc"
132
Evan Cheng928ce722011-07-06 22:02:34 +0000133
Evan Cheng9f7ad312012-04-26 01:13:36 +0000134std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000135 Triple triple(TT);
136
Christian Pirker2a111602014-03-28 14:35:30 +0000137 bool isThumb = triple.getArch() == Triple::thumb ||
138 triple.getArch() == Triple::thumbeb;
Evan Cheng2bd65362011-07-07 00:08:19 +0000139
Evan Chengf52003d2012-04-27 01:27:19 +0000140 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +0000141 std::string ARMArchFeature;
Renato Golinc17a07b2014-07-18 12:00:48 +0000142 switch (triple.getSubArch()) {
Tim Northoverc879d062014-09-05 07:56:46 +0000143 default:
144 llvm_unreachable("invalid sub-architecture for ARM");
Renato Golinc17a07b2014-07-18 12:00:48 +0000145 case Triple::ARMSubArch_v8:
146 if (NoCPU)
147 // v8a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2,
148 // FeatureMP, FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone,
149 // FeatureT2XtPk, FeatureCrypto, FeatureCRC
150 ARMArchFeature = "+v8,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,"
151 "+trustzone,+t2xtpk,+crypto,+crc";
152 else
153 // Use CPU to figure out the exact features
154 ARMArchFeature = "+v8";
155 break;
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000156 case Triple::ARMSubArch_v8_1a:
157 if (NoCPU)
158 // v8.1a: FeatureDB, FeatureFPARMv8, FeatureNEON, FeatureDSPThumb2,
159 // FeatureMP, FeatureHWDiv, FeatureHWDivARM, FeatureTrustZone,
160 // FeatureT2XtPk, FeatureCrypto, FeatureCRC, FeatureV8_1a
161 ARMArchFeature = "+v8.1a,+db,+fp-armv8,+neon,+t2dsp,+mp,+hwdiv,+hwdiv-arm,"
162 "+trustzone,+t2xtpk,+crypto,+crc";
163 else
164 // Use CPU to figure out the exact features
165 ARMArchFeature = "+v8.1a";
166 break;
Renato Golinc17a07b2014-07-18 12:00:48 +0000167 case Triple::ARMSubArch_v7m:
168 isThumb = true;
169 if (NoCPU)
170 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
171 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
172 else
173 // Use CPU to figure out the exact features.
174 ARMArchFeature = "+v7";
175 break;
176 case Triple::ARMSubArch_v7em:
177 if (NoCPU)
178 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
179 // FeatureT2XtPk, FeatureMClass
180 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
181 else
182 // Use CPU to figure out the exact features.
183 ARMArchFeature = "+v7";
184 break;
185 case Triple::ARMSubArch_v7s:
186 if (NoCPU)
187 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureHasRAS
188 // Swift
189 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+ras";
190 else
191 // Use CPU to figure out the exact features.
192 ARMArchFeature = "+v7";
193 break;
194 case Triple::ARMSubArch_v7:
195 // v7 CPUs have lots of different feature sets. If no CPU is specified,
196 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
197 // the "minimum" feature set and use CPU string to figure out the exact
198 // features.
199 if (NoCPU)
200 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
201 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
202 else
203 // Use CPU to figure out the exact features.
204 ARMArchFeature = "+v7";
205 break;
206 case Triple::ARMSubArch_v6t2:
207 ARMArchFeature = "+v6t2";
208 break;
Renato Golin12350602015-03-17 11:55:28 +0000209 case Triple::ARMSubArch_v6k:
210 ARMArchFeature = "+v6k";
211 break;
Renato Golinc17a07b2014-07-18 12:00:48 +0000212 case Triple::ARMSubArch_v6m:
213 isThumb = true;
214 if (NoCPU)
215 // v6m: FeatureNoARM, FeatureMClass
216 ARMArchFeature = "+v6m,+noarm,+mclass";
217 else
218 ARMArchFeature = "+v6";
219 break;
220 case Triple::ARMSubArch_v6:
221 ARMArchFeature = "+v6";
222 break;
223 case Triple::ARMSubArch_v5te:
224 ARMArchFeature = "+v5te";
225 break;
226 case Triple::ARMSubArch_v5:
227 ARMArchFeature = "+v5t";
228 break;
229 case Triple::ARMSubArch_v4t:
230 ARMArchFeature = "+v4t";
231 break;
Renato Goline48d9dc2014-07-18 12:13:04 +0000232 case Triple::NoSubArch:
233 break;
Evan Cheng2bd65362011-07-07 00:08:19 +0000234 }
235
Evan Chengf2c26162011-07-07 08:26:46 +0000236 if (isThumb) {
237 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000238 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000239 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000240 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000241 }
242
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000243 if (triple.isOSNaCl()) {
244 if (ARMArchFeature.empty())
245 ARMArchFeature = "+nacl-trap";
246 else
247 ARMArchFeature += ",+nacl-trap";
248 }
249
Evan Cheng2bd65362011-07-07 00:08:19 +0000250 return ARMArchFeature;
251}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000252
253MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
254 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000255 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000256 if (!FS.empty()) {
257 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000258 ArchFS = (Twine(ArchFS) + "," + FS).str();
Evan Cheng4d1ca962011-07-08 01:53:10 +0000259 else
260 ArchFS = FS;
261 }
262
263 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000264 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000265 return X;
266}
267
Evan Cheng1705ab02011-07-14 23:50:31 +0000268static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000269 MCInstrInfo *X = new MCInstrInfo();
270 InitARMMCInstrInfo(X);
271 return X;
272}
273
Evan Chengd60fa58b2011-07-18 20:57:22 +0000274static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000275 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000276 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000277 return X;
278}
279
Rafael Espindola227144c2013-05-13 01:16:13 +0000280static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000281 Triple TheTriple(TT);
282
Mark Seabornba86cf52014-01-27 22:38:14 +0000283 MCAsmInfo *MAI;
Bob Wilson1e1f1382014-10-19 00:39:30 +0000284 if (TheTriple.isOSDarwin() || TheTriple.isOSBinFormatMachO())
Christian Pirker2a111602014-03-28 14:35:30 +0000285 MAI = new ARMMCAsmInfoDarwin(TT);
Bob Wilson1e1f1382014-10-19 00:39:30 +0000286 else if (TheTriple.isWindowsItaniumEnvironment())
287 MAI = new ARMCOFFMCAsmInfoGNU();
Reid Klecknerd9707022014-11-17 22:55:59 +0000288 else if (TheTriple.isWindowsMSVCEnvironment())
Bob Wilson1e1f1382014-10-19 00:39:30 +0000289 MAI = new ARMCOFFMCAsmInfoMicrosoft();
290 else
291 MAI = new ARMELFMCAsmInfo(TT);
Evan Cheng1705ab02011-07-14 23:50:31 +0000292
Mark Seabornba86cf52014-01-27 22:38:14 +0000293 unsigned Reg = MRI.getDwarfRegNum(ARM::SP, true);
Craig Topper062a2ba2014-04-25 05:30:21 +0000294 MAI->addInitialFrameState(MCCFIInstruction::createDefCfa(nullptr, Reg, 0));
Mark Seabornba86cf52014-01-27 22:38:14 +0000295
296 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000297}
298
Evan Chengad5f4852011-07-23 00:00:19 +0000299static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000300 CodeModel::Model CM,
301 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000302 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000303 if (RM == Reloc::Default) {
304 Triple TheTriple(TT);
305 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
306 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
307 }
Evan Chengecb29082011-11-16 08:38:26 +0000308 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000309 return X;
310}
311
Rafael Espindolacd584a82015-03-19 01:50:16 +0000312static MCStreamer *createELFStreamer(const Triple &T, MCContext &Ctx,
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000313 MCAsmBackend &MAB, raw_pwrite_stream &OS,
Rafael Espindolacd584a82015-03-19 01:50:16 +0000314 MCCodeEmitter *Emitter, bool RelaxAll) {
315 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false,
316 T.getArch() == Triple::thumb);
317}
318
319static MCStreamer *createARMMachOStreamer(MCContext &Ctx, MCAsmBackend &MAB,
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000320 raw_pwrite_stream &OS,
Rafael Espindola36a15cb2015-03-20 20:00:01 +0000321 MCCodeEmitter *Emitter, bool RelaxAll,
322 bool DWARFMustBeAtTheEnd) {
323 return createMachOStreamer(Ctx, MAB, OS, Emitter, false, DWARFMustBeAtTheEnd);
Evan Chengad5f4852011-07-23 00:00:19 +0000324}
325
Eric Christopherf8019402015-03-31 00:10:04 +0000326static MCInstPrinter *createARMMCInstPrinter(const Triple &T,
327 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000328 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000329 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000330 const MCRegisterInfo &MRI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000331 if (SyntaxVariant == 0)
Eric Christopher7099d512015-03-30 21:52:28 +0000332 return new ARMInstPrinter(MAI, MII, MRI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000333 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000334}
335
Quentin Colombetf4828052013-05-24 22:51:52 +0000336static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
337 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000338 Triple TheTriple(TT);
Tim Northover9653eb52013-12-10 16:57:43 +0000339 if (TheTriple.isOSBinFormatMachO())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000340 return createARMMachORelocationInfo(Ctx);
341 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000342 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000343}
344
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000345namespace {
346
347class ARMMCInstrAnalysis : public MCInstrAnalysis {
348public:
349 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000350
Craig Topperca7e3e52014-03-10 03:19:03 +0000351 bool isUnconditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000352 // BCCs with the "always" predicate are unconditional branches.
353 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
354 return true;
355 return MCInstrAnalysis::isUnconditionalBranch(Inst);
356 }
357
Craig Topperca7e3e52014-03-10 03:19:03 +0000358 bool isConditionalBranch(const MCInst &Inst) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000359 // BCCs with the "always" predicate are unconditional branches.
360 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
361 return false;
362 return MCInstrAnalysis::isConditionalBranch(Inst);
363 }
364
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000365 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
Craig Topperca7e3e52014-03-10 03:19:03 +0000366 uint64_t Size, uint64_t &Target) const override {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000367 // We only handle PCRel branches for now.
368 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000369 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000370
371 int64_t Imm = Inst.getOperand(0).getImm();
372 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000373 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
374 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000375 }
376};
377
378}
379
380static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
381 return new ARMMCInstrAnalysis(Info);
382}
Evan Chengad5f4852011-07-23 00:00:19 +0000383
Evan Cheng8c886a42011-07-22 21:58:54 +0000384// Force static initialization.
385extern "C" void LLVMInitializeARMTargetMC() {
Rafael Espindola69244c32015-03-18 23:15:49 +0000386 for (Target *T : {&TheARMLETarget, &TheARMBETarget, &TheThumbLETarget,
387 &TheThumbBETarget}) {
388 // Register the MC asm info.
389 RegisterMCAsmInfoFn X(*T, createARMMCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000390
Rafael Espindola69244c32015-03-18 23:15:49 +0000391 // Register the MC codegen info.
392 TargetRegistry::RegisterMCCodeGenInfo(*T, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000393
Rafael Espindola69244c32015-03-18 23:15:49 +0000394 // Register the MC instruction info.
395 TargetRegistry::RegisterMCInstrInfo(*T, createARMMCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000396
Rafael Espindola69244c32015-03-18 23:15:49 +0000397 // Register the MC register info.
398 TargetRegistry::RegisterMCRegInfo(*T, createARMMCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000399
Rafael Espindola69244c32015-03-18 23:15:49 +0000400 // Register the MC subtarget info.
401 TargetRegistry::RegisterMCSubtargetInfo(*T,
402 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000403
Rafael Espindola69244c32015-03-18 23:15:49 +0000404 // Register the MC instruction analyzer.
405 TargetRegistry::RegisterMCInstrAnalysis(*T, createARMMCInstrAnalysis);
406
Rafael Espindolacd584a82015-03-19 01:50:16 +0000407 TargetRegistry::RegisterELFStreamer(*T, createELFStreamer);
408 TargetRegistry::RegisterCOFFStreamer(*T, createARMWinCOFFStreamer);
409 TargetRegistry::RegisterMachOStreamer(*T, createARMMachOStreamer);
410
411 // Register the obj target streamer.
412 TargetRegistry::RegisterObjectTargetStreamer(*T,
413 createARMObjectTargetStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000414
415 // Register the asm streamer.
416 TargetRegistry::RegisterAsmTargetStreamer(*T, createARMTargetAsmStreamer);
417
418 // Register the null TargetStreamer.
419 TargetRegistry::RegisterNullTargetStreamer(*T, createARMNullTargetStreamer);
420
421 // Register the MCInstPrinter.
422 TargetRegistry::RegisterMCInstPrinter(*T, createARMMCInstPrinter);
423
424 // Register the MC relocation info.
425 TargetRegistry::RegisterMCRelocationInfo(*T, createARMMCRelocationInfo);
426 }
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000427
Evan Chengad5f4852011-07-23 00:00:19 +0000428 // Register the MC Code Emitter
Rafael Espindola69244c32015-03-18 23:15:49 +0000429 for (Target *T : {&TheARMLETarget, &TheThumbLETarget})
430 TargetRegistry::RegisterMCCodeEmitter(*T, createARMLEMCCodeEmitter);
431 for (Target *T : {&TheARMBETarget, &TheThumbBETarget})
432 TargetRegistry::RegisterMCCodeEmitter(*T, createARMBEMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000433
434 // Register the asm backend.
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000435 TargetRegistry::RegisterMCAsmBackend(TheARMLETarget, createARMLEAsmBackend);
436 TargetRegistry::RegisterMCAsmBackend(TheARMBETarget, createARMBEAsmBackend);
437 TargetRegistry::RegisterMCAsmBackend(TheThumbLETarget,
438 createThumbLEAsmBackend);
439 TargetRegistry::RegisterMCAsmBackend(TheThumbBETarget,
440 createThumbBEAsmBackend);
Evan Cheng2129f592011-07-19 06:37:02 +0000441}