blob: 16a1c3c1bb5567183f4b2cb0a04c7e8232d1379e [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Matthias Braunec50fa62015-06-01 21:26:23 +000010/// \file This file contains a pass that performs load / store related peephole
11/// optimizations. This pass should be run after register allocation.
Evan Cheng10043e22007-01-19 07:51:42 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherae326492015-03-12 22:48:50 +000022#include "ThumbRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000034#include "llvm/CodeGen/RegisterClassInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000036#include "llvm/CodeGen/LivePhysRegs.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/DataLayout.h"
38#include "llvm/IR/DerivedTypes.h"
39#include "llvm/IR/Function.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000040#include "llvm/Support/Allocator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000043#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000046#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000047using namespace llvm;
48
Chandler Carruth84e68b22014-04-22 02:41:26 +000049#define DEBUG_TYPE "arm-ldst-opt"
50
Evan Cheng10043e22007-01-19 07:51:42 +000051STATISTIC(NumLDMGened , "Number of ldm instructions generated");
52STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000053STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
54STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000055STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000056STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
57STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
58STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
59STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
60STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
61STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000062
Matthias Braunf2909122016-03-02 19:20:00 +000063/// This switch disables formation of double/multi instructions that could
64/// potentially lead to (new) alignment traps even with CCR.UNALIGN_TRP
65/// disabled. This can be used to create libraries that are robust even when
66/// users provoke undefined behaviour by supplying misaligned pointers.
67/// \see mayCombineMisaligned()
68static cl::opt<bool>
69AssumeMisalignedLoadStores("arm-assume-misaligned-load-store", cl::Hidden,
70 cl::init(false), cl::desc("Be more conservative in ARM load/store opt"));
71
David Grossd9c1bc92015-07-23 22:12:46 +000072namespace llvm {
73void initializeARMLoadStoreOptPass(PassRegistry &);
74}
75
76#define ARM_LOAD_STORE_OPT_NAME "ARM load / store optimization pass"
77
Evan Cheng10043e22007-01-19 07:51:42 +000078namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +000079 /// Post- register allocation pass the combine load / store instructions to
80 /// form ldm / stm instructions.
Nick Lewycky02d5f772009-10-25 06:33:48 +000081 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000082 static char ID;
David Grossd9c1bc92015-07-23 22:12:46 +000083 ARMLoadStoreOpt() : MachineFunctionPass(ID) {
84 initializeARMLoadStoreOptPass(*PassRegistry::getPassRegistry());
85 }
Devang Patel09f162c2007-05-01 21:15:47 +000086
Matthias Brauna4a3182d2015-07-10 18:08:49 +000087 const MachineFunction *MF;
Evan Cheng10043e22007-01-19 07:51:42 +000088 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000089 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000090 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000091 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000092 ARMFunctionInfo *AFI;
Matthias Brauna4a3182d2015-07-10 18:08:49 +000093 LivePhysRegs LiveRegs;
94 RegisterClassInfo RegClassInfo;
95 MachineBasicBlock::const_iterator LiveRegPos;
96 bool LiveRegsValid;
97 bool RegClassInfoValid;
James Molloy92a15072014-05-16 14:11:38 +000098 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000099
Craig Topper6bc27bf2014-03-10 02:09:33 +0000100 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +0000101
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000102 MachineFunctionProperties getRequiredProperties() const override {
103 return MachineFunctionProperties().set(
104 MachineFunctionProperties::Property::AllVRegsAllocated);
105 }
106
Craig Topper6bc27bf2014-03-10 02:09:33 +0000107 const char *getPassName() const override {
David Grossd9c1bc92015-07-23 22:12:46 +0000108 return ARM_LOAD_STORE_OPT_NAME;
Evan Cheng10043e22007-01-19 07:51:42 +0000109 }
110
111 private:
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000112 /// A set of load/store MachineInstrs with same base register sorted by
113 /// offset.
Evan Cheng10043e22007-01-19 07:51:42 +0000114 struct MemOpQueueEntry {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000115 MachineInstr *MI;
116 int Offset; ///< Load/Store offset.
117 unsigned Position; ///< Position as counted from end of basic block.
118 MemOpQueueEntry(MachineInstr *MI, int Offset, unsigned Position)
119 : MI(MI), Offset(Offset), Position(Position) {}
Evan Cheng10043e22007-01-19 07:51:42 +0000120 };
121 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
Evan Cheng10043e22007-01-19 07:51:42 +0000122
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000123 /// A set of MachineInstrs that fulfill (nearly all) conditions to get
124 /// merged into a LDM/STM.
125 struct MergeCandidate {
126 /// List of instructions ordered by load/store offset.
127 SmallVector<MachineInstr*, 4> Instrs;
128 /// Index in Instrs of the instruction being latest in the schedule.
129 unsigned LatestMIIdx;
130 /// Index in Instrs of the instruction being earliest in the schedule.
131 unsigned EarliestMIIdx;
132 /// Index into the basic block where the merged instruction will be
133 /// inserted. (See MemOpQueueEntry.Position)
134 unsigned InsertPos;
Matthias Braune40d89e2015-07-21 00:18:59 +0000135 /// Whether the instructions can be merged into a ldm/stm instruction.
136 bool CanMergeToLSMulti;
137 /// Whether the instructions can be merged into a ldrd/strd instruction.
138 bool CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000139 };
Matthias Braune40d89e2015-07-21 00:18:59 +0000140 SpecificBumpPtrAllocator<MergeCandidate> Allocator;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000141 SmallVector<const MergeCandidate*,4> Candidates;
Matthias Brauna50d2202015-07-21 00:19:01 +0000142 SmallVector<MachineInstr*,4> MergeBaseCandidates;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000143
144 void moveLiveRegsBefore(const MachineBasicBlock &MBB,
145 MachineBasicBlock::const_iterator Before);
146 unsigned findFreeReg(const TargetRegisterClass &RegClass);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000147 void UpdateBaseRegUses(MachineBasicBlock &MBB,
148 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000149 DebugLoc DL, unsigned Base, unsigned WordOffset,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000150 ARMCC::CondCodes Pred, unsigned PredReg);
Matthias Braune40d89e2015-07-21 00:18:59 +0000151 MachineInstr *CreateLoadStoreMulti(MachineBasicBlock &MBB,
152 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
153 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
154 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs);
155 MachineInstr *CreateLoadStoreDouble(MachineBasicBlock &MBB,
156 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
157 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
158 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000159 void FormCandidates(const MemOpQueue &MemOps);
160 MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000161 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
162 MachineBasicBlock::iterator &MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000163 bool MergeBaseUpdateLoadStore(MachineInstr *MI);
164 bool MergeBaseUpdateLSMultiple(MachineInstr *MI);
Matthias Brauna50d2202015-07-21 00:19:01 +0000165 bool MergeBaseUpdateLSDouble(MachineInstr &MI) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000166 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
167 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000168 bool CombineMovBx(MachineBasicBlock &MBB);
Evan Cheng10043e22007-01-19 07:51:42 +0000169 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000170 char ARMLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000171}
Evan Cheng10043e22007-01-19 07:51:42 +0000172
David Grossd9c1bc92015-07-23 22:12:46 +0000173INITIALIZE_PASS(ARMLoadStoreOpt, "arm-load-store-opt", ARM_LOAD_STORE_OPT_NAME, false, false)
174
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000175static bool definesCPSR(const MachineInstr *MI) {
176 for (const auto &MO : MI->operands()) {
177 if (!MO.isReg())
178 continue;
179 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
180 // If the instruction has live CPSR def, then it's not safe to fold it
181 // into load / store.
182 return true;
183 }
184
185 return false;
186}
187
188static int getMemoryOpOffset(const MachineInstr *MI) {
Matthias Braunfa3872e2015-05-18 20:27:55 +0000189 unsigned Opcode = MI->getOpcode();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000190 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
191 unsigned NumOperands = MI->getDesc().getNumOperands();
192 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
193
194 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
195 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
196 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
197 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
198 return OffField;
199
200 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000201 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
202 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000203 return OffField * 4;
204
205 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
206 : ARM_AM::getAM5Offset(OffField) * 4;
207 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
208 : ARM_AM::getAM5Op(OffField);
209
210 if (Op == ARM_AM::sub)
211 return -Offset;
212
213 return Offset;
214}
215
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000216static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) {
217 return MI.getOperand(1);
218}
219
220static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) {
221 return MI.getOperand(0);
222}
223
Matthias Braunfa3872e2015-05-18 20:27:55 +0000224static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000225 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000226 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000227 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000228 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000229 switch (Mode) {
230 default: llvm_unreachable("Unhandled submode!");
231 case ARM_AM::ia: return ARM::LDMIA;
232 case ARM_AM::da: return ARM::LDMDA;
233 case ARM_AM::db: return ARM::LDMDB;
234 case ARM_AM::ib: return ARM::LDMIB;
235 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000236 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000237 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000238 switch (Mode) {
239 default: llvm_unreachable("Unhandled submode!");
240 case ARM_AM::ia: return ARM::STMIA;
241 case ARM_AM::da: return ARM::STMDA;
242 case ARM_AM::db: return ARM::STMDB;
243 case ARM_AM::ib: return ARM::STMIB;
244 }
James Molloy556763d2014-05-16 14:14:30 +0000245 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000246 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000247 // tLDMIA is writeback-only - unless the base register is in the input
248 // reglist.
249 ++NumLDMGened;
250 switch (Mode) {
251 default: llvm_unreachable("Unhandled submode!");
252 case ARM_AM::ia: return ARM::tLDMIA;
253 }
254 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000255 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000256 // There is no non-writeback tSTMIA either.
257 ++NumSTMGened;
258 switch (Mode) {
259 default: llvm_unreachable("Unhandled submode!");
260 case ARM_AM::ia: return ARM::tSTMIA_UPD;
261 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000262 case ARM::t2LDRi8:
263 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000264 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000265 switch (Mode) {
266 default: llvm_unreachable("Unhandled submode!");
267 case ARM_AM::ia: return ARM::t2LDMIA;
268 case ARM_AM::db: return ARM::t2LDMDB;
269 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000270 case ARM::t2STRi8:
271 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000272 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000273 switch (Mode) {
274 default: llvm_unreachable("Unhandled submode!");
275 case ARM_AM::ia: return ARM::t2STMIA;
276 case ARM_AM::db: return ARM::t2STMDB;
277 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000278 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000279 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000280 switch (Mode) {
281 default: llvm_unreachable("Unhandled submode!");
282 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000283 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000284 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000285 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000286 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000287 switch (Mode) {
288 default: llvm_unreachable("Unhandled submode!");
289 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000290 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000292 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000293 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000294 switch (Mode) {
295 default: llvm_unreachable("Unhandled submode!");
296 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000297 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000298 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000299 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000300 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000301 switch (Mode) {
302 default: llvm_unreachable("Unhandled submode!");
303 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000304 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000305 }
Evan Cheng10043e22007-01-19 07:51:42 +0000306 }
Evan Cheng10043e22007-01-19 07:51:42 +0000307}
308
Benjamin Kramer113b2a92015-06-05 14:32:54 +0000309static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000310 switch (Opcode) {
311 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000312 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000313 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000314 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000315 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000316 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000317 case ARM::tLDMIA:
318 case ARM::tLDMIA_UPD:
319 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000320 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000321 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000322 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000323 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000324 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000325 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000326 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000327 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000328 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000329 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000330 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000331 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000332 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000333 return ARM_AM::ia;
334
335 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000336 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000337 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000338 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000339 return ARM_AM::da;
340
341 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000342 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000343 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000344 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000345 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000346 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000347 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000348 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000349 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000350 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000351 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000352 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000353 return ARM_AM::db;
354
355 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000356 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000357 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000358 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000359 return ARM_AM::ib;
360 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000361}
362
James Molloy556763d2014-05-16 14:14:30 +0000363static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000364 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000365}
366
Evan Cheng71756e72009-08-04 01:43:45 +0000367static bool isT2i32Load(unsigned Opc) {
368 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
369}
370
Evan Cheng4605e8a2009-07-09 23:11:34 +0000371static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000372 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
373}
374
375static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000376 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000377}
378
379static bool isT2i32Store(unsigned Opc) {
380 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000381}
382
383static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000384 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
385}
386
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000387static bool isLoadSingle(unsigned Opc) {
388 return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
389}
390
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000391static unsigned getImmScale(unsigned Opc) {
392 switch (Opc) {
393 default: llvm_unreachable("Unhandled opcode!");
394 case ARM::tLDRi:
395 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000396 case ARM::tLDRspi:
397 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000398 return 1;
399 case ARM::tLDRHi:
400 case ARM::tSTRHi:
401 return 2;
402 case ARM::tLDRBi:
403 case ARM::tSTRBi:
404 return 4;
405 }
406}
407
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000408static unsigned getLSMultipleTransferSize(const MachineInstr *MI) {
409 switch (MI->getOpcode()) {
410 default: return 0;
411 case ARM::LDRi12:
412 case ARM::STRi12:
413 case ARM::tLDRi:
414 case ARM::tSTRi:
415 case ARM::tLDRspi:
416 case ARM::tSTRspi:
417 case ARM::t2LDRi8:
418 case ARM::t2LDRi12:
419 case ARM::t2STRi8:
420 case ARM::t2STRi12:
421 case ARM::VLDRS:
422 case ARM::VSTRS:
423 return 4;
424 case ARM::VLDRD:
425 case ARM::VSTRD:
426 return 8;
427 case ARM::LDMIA:
428 case ARM::LDMDA:
429 case ARM::LDMDB:
430 case ARM::LDMIB:
431 case ARM::STMIA:
432 case ARM::STMDA:
433 case ARM::STMDB:
434 case ARM::STMIB:
435 case ARM::tLDMIA:
436 case ARM::tLDMIA_UPD:
437 case ARM::tSTMIA_UPD:
438 case ARM::t2LDMIA:
439 case ARM::t2LDMDB:
440 case ARM::t2STMIA:
441 case ARM::t2STMDB:
442 case ARM::VLDMSIA:
443 case ARM::VSTMSIA:
444 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
445 case ARM::VLDMDIA:
446 case ARM::VSTMDIA:
447 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
448 }
449}
450
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000451/// Update future uses of the base register with the offset introduced
452/// due to writeback. This function only works on Thumb1.
453void
454ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
455 MachineBasicBlock::iterator MBBI,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000456 DebugLoc DL, unsigned Base,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000457 unsigned WordOffset,
458 ARMCC::CondCodes Pred, unsigned PredReg) {
459 assert(isThumb1 && "Can only update base register uses for Thumb1!");
460 // Start updating any instructions with immediate offsets. Insert a SUB before
461 // the first non-updateable instruction (if any).
462 for (; MBBI != MBB.end(); ++MBBI) {
463 bool InsertSub = false;
464 unsigned Opc = MBBI->getOpcode();
465
466 if (MBBI->readsRegister(Base)) {
467 int Offset;
468 bool IsLoad =
469 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
470 bool IsStore =
471 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
472
473 if (IsLoad || IsStore) {
474 // Loads and stores with immediate offsets can be updated, but only if
475 // the new offset isn't negative.
476 // The MachineOperand containing the offset immediate is the last one
477 // before predicates.
478 MachineOperand &MO =
479 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
480 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
481 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
482
483 // If storing the base register, it needs to be reset first.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000484 unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000485
486 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
487 MO.setImm(Offset);
488 else
489 InsertSub = true;
490
491 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
492 !definesCPSR(MBBI)) {
493 // SUBS/ADDS using this register, with a dead def of the CPSR.
494 // Merge it with the update; if the merged offset is too large,
495 // insert a new sub instead.
496 MachineOperand &MO =
497 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
498 Offset = (Opc == ARM::tSUBi8) ?
499 MO.getImm() + WordOffset * 4 :
500 MO.getImm() - WordOffset * 4 ;
501 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
502 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
503 // Offset == 0.
504 MO.setImm(Offset);
505 // The base register has now been reset, so exit early.
506 return;
507 } else {
508 InsertSub = true;
509 }
510
511 } else {
512 // Can't update the instruction.
513 InsertSub = true;
514 }
515
516 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
517 // Since SUBS sets the condition flags, we can't place the base reset
518 // after an instruction that has a live CPSR def.
519 // The base register might also contain an argument for a function call.
520 InsertSub = true;
521 }
522
523 if (InsertSub) {
524 // An instruction above couldn't be updated, so insert a sub.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000525 AddDefaultT1CC(BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000526 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000527 return;
528 }
529
John Brawnd86e0042015-06-23 16:02:11 +0000530 if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000531 // Register got killed. Stop updating.
532 return;
533 }
534
535 // End of block was reached.
536 if (MBB.succ_size() > 0) {
537 // FIXME: Because of a bug, live registers are sometimes missing from
538 // the successor blocks' live-in sets. This means we can't trust that
539 // information and *always* have to reset at the end of a block.
540 // See PR21029.
541 if (MBBI != MBB.end()) --MBBI;
542 AddDefaultT1CC(
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000543 BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000544 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000545 }
546}
547
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000548/// Return the first register of class \p RegClass that is not in \p Regs.
549unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) {
550 if (!RegClassInfoValid) {
551 RegClassInfo.runOnMachineFunction(*MF);
552 RegClassInfoValid = true;
553 }
554
555 for (unsigned Reg : RegClassInfo.getOrder(&RegClass))
556 if (!LiveRegs.contains(Reg))
557 return Reg;
558 return 0;
559}
560
561/// Compute live registers just before instruction \p Before (in normal schedule
562/// direction). Computes backwards so multiple queries in the same block must
563/// come in reverse order.
564void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB,
565 MachineBasicBlock::const_iterator Before) {
566 // Initialize if we never queried in this block.
567 if (!LiveRegsValid) {
568 LiveRegs.init(TRI);
Matthias Braund1aabb22016-05-03 00:24:32 +0000569 LiveRegs.addLiveOuts(MBB);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000570 LiveRegPos = MBB.end();
571 LiveRegsValid = true;
572 }
573 // Move backward just before the "Before" position.
574 while (LiveRegPos != Before) {
575 --LiveRegPos;
576 LiveRegs.stepBackward(*LiveRegPos);
577 }
578}
579
580static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs,
581 unsigned Reg) {
582 for (const std::pair<unsigned, bool> &R : Regs)
583 if (R.first == Reg)
584 return true;
585 return false;
586}
587
Matthias Braunec50fa62015-06-01 21:26:23 +0000588/// Create and insert a LDM or STM with Base as base register and registers in
589/// Regs as the register operands that would be loaded / stored. It returns
590/// true if the transformation is done.
Matthias Braune40d89e2015-07-21 00:18:59 +0000591MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(MachineBasicBlock &MBB,
592 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
593 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
594 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000595 unsigned NumRegs = Regs.size();
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000596 assert(NumRegs > 1);
Evan Cheng10043e22007-01-19 07:51:42 +0000597
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000598 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
599 // Compute liveness information for that register to make the decision.
600 bool SafeToClobberCPSR = !isThumb1 ||
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000601 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) ==
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000602 MachineBasicBlock::LQR_Dead);
603
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000604 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
605
606 // Exception: If the base register is in the input reglist, Thumb1 LDM is
607 // non-writeback.
608 // It's also not possible to merge an STR of the base register in Thumb1.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000609 if (isThumb1 && isi32Load(Opcode) && ContainsReg(Regs, Base)) {
610 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
611 if (Opcode == ARM::tLDRi) {
612 Writeback = false;
613 } else if (Opcode == ARM::tSTRi) {
614 return nullptr;
615 }
616 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000617
Evan Cheng10043e22007-01-19 07:51:42 +0000618 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000619 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000620 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000621 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
622
James Molloybb73c232014-05-16 14:08:46 +0000623 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000624 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000625 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000626 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000627 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000628 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000629 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000630 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000631 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000632 // calculate a new base register.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000633 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr;
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000634
Evan Cheng10043e22007-01-19 07:51:42 +0000635 // If starting offset isn't zero, insert a MI to materialize a new base.
636 // But only do so if it is cost effective, i.e. merging more than two
637 // loads / stores.
638 if (NumRegs <= 2)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000639 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000640
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000641 // On Thumb1, it's not worth materializing a new base register without
642 // clobbering the CPSR (i.e. not using ADDS/SUBS).
643 if (!SafeToClobberCPSR)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000644 return nullptr;
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000645
Evan Cheng10043e22007-01-19 07:51:42 +0000646 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000647 if (isi32Load(Opcode)) {
Scott Douglass290183d2015-10-01 11:56:19 +0000648 // If it is a load, then just use one of the destination registers
649 // as the new base. Will no longer be writeback in Thumb1.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000650 NewBase = Regs[NumRegs-1].first;
Scott Douglass290183d2015-10-01 11:56:19 +0000651 Writeback = false;
James Molloybb73c232014-05-16 14:08:46 +0000652 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000653 // Find a free register that we can use as scratch register.
654 moveLiveRegsBefore(MBB, InsertBefore);
655 // The merged instruction does not exist yet but will use several Regs if
656 // it is a Store.
657 if (!isLoadSingle(Opcode))
658 for (const std::pair<unsigned, bool> &R : Regs)
659 LiveRegs.addReg(R.first);
660
661 NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass);
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000662 if (NewBase == 0)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000663 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000664 }
James Molloy556763d2014-05-16 14:14:30 +0000665
666 int BaseOpc =
667 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000668 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000669 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000670 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
671
Evan Cheng10043e22007-01-19 07:51:42 +0000672 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000673 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000674 BaseOpc =
675 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000676 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000677 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000678 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000679
James Molloy556763d2014-05-16 14:14:30 +0000680 if (!TL->isLegalAddImmediate(Offset))
681 // FIXME: Try add with register operand?
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000682 return nullptr; // Probably not worth it then.
683
684 // We can only append a kill flag to the add/sub input if the value is not
685 // used in the register list of the stm as well.
686 bool KillOldBase = BaseKill &&
687 (!isi32Store(Opcode) || !ContainsReg(Regs, Base));
James Molloy556763d2014-05-16 14:14:30 +0000688
689 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000690 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000691 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000692 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000693 // MOV NewBase, Base
694 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000695 if (Base != NewBase &&
696 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000697 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000698 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000699 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000700 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
701 if (Pred != ARMCC::AL)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000702 return nullptr;
703 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase)
704 .addReg(Base, getKillRegState(KillOldBase));
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000705 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000706 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase)
707 .addReg(Base, getKillRegState(KillOldBase))
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000708 .addImm(Pred).addReg(PredReg);
709
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000710 // The following ADDS/SUBS becomes an update.
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000711 Base = NewBase;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000712 KillOldBase = true;
James Molloy556763d2014-05-16 14:14:30 +0000713 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000714 if (BaseOpc == ARM::tADDrSPi) {
715 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000716 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
717 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset/4)
Renato Golinb9887ef2015-02-25 14:41:06 +0000718 .addImm(Pred).addReg(PredReg);
719 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000720 AddDefaultT1CC(
721 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase), true)
722 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
Renato Golinb9887ef2015-02-25 14:41:06 +0000723 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000724 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000725 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
726 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
James Molloy556763d2014-05-16 14:14:30 +0000727 .addImm(Pred).addReg(PredReg).addReg(0);
728 }
Evan Cheng10043e22007-01-19 07:51:42 +0000729 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000730 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000731 }
732
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000733 bool isDef = isLoadSingle(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000734
735 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
736 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000737 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000738 if (!Opcode)
739 return nullptr;
James Molloy556763d2014-05-16 14:14:30 +0000740
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000741 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
742 // - There is no writeback (LDM of base register),
743 // - the base register is killed by the merged instruction,
744 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
745 // to reset the base register.
746 // Otherwise, don't merge.
747 // It's safe to return here since the code to materialize a new base register
748 // above is also conditional on SafeToClobberCPSR.
749 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000750 return nullptr;
Moritz Roth8f376562014-08-15 17:00:30 +0000751
James Molloy556763d2014-05-16 14:14:30 +0000752 MachineInstrBuilder MIB;
753
754 if (Writeback) {
Scott Douglass290183d2015-10-01 11:56:19 +0000755 assert(isThumb1 && "expected Writeback only inThumb1");
756 if (Opcode == ARM::tLDMIA) {
757 assert(!(ContainsReg(Regs, Base)) && "Thumb1 can't LDM ! with Base in Regs");
James Molloy556763d2014-05-16 14:14:30 +0000758 // Update tLDMIA with writeback if necessary.
759 Opcode = ARM::tLDMIA_UPD;
Scott Douglass290183d2015-10-01 11:56:19 +0000760 }
James Molloy556763d2014-05-16 14:14:30 +0000761
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000762 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000763
764 // Thumb1: we might need to set base writeback when building the MI.
765 MIB.addReg(Base, getDefRegState(true))
766 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000767
768 // The base isn't dead after a merged instruction with writeback.
769 // Insert a sub instruction after the newly formed instruction to reset.
770 if (!BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000771 UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000772
James Molloy556763d2014-05-16 14:14:30 +0000773 } else {
774 // No writeback, simply build the MachineInstr.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000775 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000776 MIB.addReg(Base, getKillRegState(BaseKill));
777 }
778
779 MIB.addImm(Pred).addReg(PredReg);
780
Matthias Braunaa9fa352015-05-27 05:12:40 +0000781 for (const std::pair<unsigned, bool> &R : Regs)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000782 MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second));
Evan Cheng10043e22007-01-19 07:51:42 +0000783
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000784 return MIB.getInstr();
Tim Northover569f69d2013-10-10 09:28:20 +0000785}
786
Matthias Braune40d89e2015-07-21 00:18:59 +0000787MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(MachineBasicBlock &MBB,
788 MachineBasicBlock::iterator InsertBefore, int Offset, unsigned Base,
789 bool BaseKill, unsigned Opcode, ARMCC::CondCodes Pred, unsigned PredReg,
790 DebugLoc DL, ArrayRef<std::pair<unsigned, bool>> Regs) const {
791 bool IsLoad = isi32Load(Opcode);
792 assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store");
793 unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8;
794
795 assert(Regs.size() == 2);
796 MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL,
797 TII->get(LoadStoreOpcode));
798 if (IsLoad) {
799 MIB.addReg(Regs[0].first, RegState::Define)
800 .addReg(Regs[1].first, RegState::Define);
801 } else {
802 MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second))
803 .addReg(Regs[1].first, getKillRegState(Regs[1].second));
804 }
805 MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
806 return MIB.getInstr();
807}
808
Matthias Braunec50fa62015-06-01 21:26:23 +0000809/// Call MergeOps and update MemOps and merges accordingly on success.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000810MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) {
811 const MachineInstr *First = Cand.Instrs.front();
812 unsigned Opcode = First->getOpcode();
813 bool IsLoad = isLoadSingle(Opcode);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000814 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000815 SmallVector<unsigned, 4> ImpDefs;
816 DenseSet<unsigned> KilledRegs;
Pete Coopere3c81612015-07-16 00:09:18 +0000817 DenseSet<unsigned> UsedRegs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000818 // Determine list of registers and list of implicit super-register defs.
819 for (const MachineInstr *MI : Cand.Instrs) {
820 const MachineOperand &MO = getLoadStoreRegOp(*MI);
821 unsigned Reg = MO.getReg();
822 bool IsKill = MO.isKill();
823 if (IsKill)
824 KilledRegs.insert(Reg);
825 Regs.push_back(std::make_pair(Reg, IsKill));
Pete Coopere3c81612015-07-16 00:09:18 +0000826 UsedRegs.insert(Reg);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000827
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000828 if (IsLoad) {
829 // Collect any implicit defs of super-registers, after merging we can't
830 // be sure anymore that we properly preserved these live ranges and must
831 // removed these implicit operands.
832 for (const MachineOperand &MO : MI->implicit_operands()) {
833 if (!MO.isReg() || !MO.isDef() || MO.isDead())
834 continue;
835 assert(MO.isImplicit());
836 unsigned DefReg = MO.getReg();
837
838 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) != ImpDefs.end())
839 continue;
840 // We can ignore cases where the super-reg is read and written.
841 if (MI->readsRegister(DefReg))
842 continue;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000843 ImpDefs.push_back(DefReg);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000844 }
845 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000846 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000847
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000848 // Attempt the merge.
849 typedef MachineBasicBlock::iterator iterator;
850 MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx];
851 iterator InsertBefore = std::next(iterator(LatestMI));
852 MachineBasicBlock &MBB = *LatestMI->getParent();
853 unsigned Offset = getMemoryOpOffset(First);
854 unsigned Base = getLoadStoreBaseOp(*First).getReg();
855 bool BaseKill = LatestMI->killsRegister(Base);
856 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000857 ARMCC::CondCodes Pred = getInstrPredicate(*First, PredReg);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000858 DebugLoc DL = First->getDebugLoc();
Matthias Braune40d89e2015-07-21 00:18:59 +0000859 MachineInstr *Merged = nullptr;
860 if (Cand.CanMergeToLSDouble)
861 Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill,
862 Opcode, Pred, PredReg, DL, Regs);
863 if (!Merged && Cand.CanMergeToLSMulti)
864 Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000865 Opcode, Pred, PredReg, DL, Regs);
866 if (!Merged)
867 return nullptr;
868
869 // Determine earliest instruction that will get removed. We then keep an
870 // iterator just above it so the following erases don't invalidated it.
871 iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]);
872 bool EarliestAtBegin = false;
873 if (EarliestI == MBB.begin()) {
874 EarliestAtBegin = true;
875 } else {
876 EarliestI = std::prev(EarliestI);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000877 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000878
879 // Remove instructions which have been merged.
880 for (MachineInstr *MI : Cand.Instrs)
881 MBB.erase(MI);
882
883 // Determine range between the earliest removed instruction and the new one.
884 if (EarliestAtBegin)
885 EarliestI = MBB.begin();
886 else
887 EarliestI = std::next(EarliestI);
888 auto FixupRange = make_range(EarliestI, iterator(Merged));
889
890 if (isLoadSingle(Opcode)) {
891 // If the previous loads defined a super-reg, then we have to mark earlier
892 // operands undef; Replicate the super-reg def on the merged instruction.
893 for (MachineInstr &MI : FixupRange) {
894 for (unsigned &ImpDefReg : ImpDefs) {
895 for (MachineOperand &MO : MI.implicit_operands()) {
896 if (!MO.isReg() || MO.getReg() != ImpDefReg)
897 continue;
898 if (MO.readsReg())
899 MO.setIsUndef();
900 else if (MO.isDef())
901 ImpDefReg = 0;
902 }
903 }
904 }
905
906 MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged);
907 for (unsigned ImpDef : ImpDefs)
908 MIB.addReg(ImpDef, RegState::ImplicitDefine);
909 } else {
910 // Remove kill flags: We are possibly storing the values later now.
911 assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD);
912 for (MachineInstr &MI : FixupRange) {
913 for (MachineOperand &MO : MI.uses()) {
914 if (!MO.isReg() || !MO.isKill())
915 continue;
Pete Coopere3c81612015-07-16 00:09:18 +0000916 if (UsedRegs.count(MO.getReg()))
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000917 MO.setIsKill(false);
918 }
919 }
920 assert(ImpDefs.empty());
921 }
922
923 return Merged;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000924}
925
Matthias Braune40d89e2015-07-21 00:18:59 +0000926static bool isValidLSDoubleOffset(int Offset) {
927 unsigned Value = abs(Offset);
928 // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally
929 // multiplied by 4.
930 return (Value % 4) == 0 && Value < 1024;
931}
932
Matthias Braunf2909122016-03-02 19:20:00 +0000933/// Return true for loads/stores that can be combined to a double/multi
934/// operation without increasing the requirements for alignment.
935static bool mayCombineMisaligned(const TargetSubtargetInfo &STI,
936 const MachineInstr &MI) {
937 // vldr/vstr trap on misaligned pointers anyway, forming vldm makes no
938 // difference.
939 unsigned Opcode = MI.getOpcode();
940 if (!isi32Load(Opcode) && !isi32Store(Opcode))
941 return true;
942
943 // Stack pointer alignment is out of the programmers control so we can trust
944 // SP-relative loads/stores.
945 if (getLoadStoreBaseOp(MI).getReg() == ARM::SP &&
946 STI.getFrameLowering()->getTransientStackAlignment() >= 4)
947 return true;
948 return false;
949}
950
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000951/// Find candidates for load/store multiple merge in list of MemOpQueueEntries.
952void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) {
953 const MachineInstr *FirstMI = MemOps[0].MI;
954 unsigned Opcode = FirstMI->getOpcode();
Bob Wilson13ce07f2010-08-27 23:18:17 +0000955 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000956 unsigned Size = getLSMultipleTransferSize(FirstMI);
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000957
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000958 unsigned SIndex = 0;
959 unsigned EIndex = MemOps.size();
960 do {
961 // Look at the first instruction.
962 const MachineInstr *MI = MemOps[SIndex].MI;
963 int Offset = MemOps[SIndex].Offset;
964 const MachineOperand &PMO = getLoadStoreRegOp(*MI);
965 unsigned PReg = PMO.getReg();
966 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
967 unsigned Latest = SIndex;
968 unsigned Earliest = SIndex;
969 unsigned Count = 1;
Matthias Braune40d89e2015-07-21 00:18:59 +0000970 bool CanMergeToLSDouble =
971 STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset);
972 // ARM errata 602117: LDRD with base in list may result in incorrect base
973 // register when interrupted or faulted.
974 if (STI->isCortexM3() && isi32Load(Opcode) &&
975 PReg == getLoadStoreBaseOp(*MI).getReg())
976 CanMergeToLSDouble = false;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000977
Matthias Braune40d89e2015-07-21 00:18:59 +0000978 bool CanMergeToLSMulti = true;
979 // On swift vldm/vstm starting with an odd register number as that needs
980 // more uops than single vldrs.
981 if (STI->isSwift() && !isNotVFP && (PRegNum % 2) == 1)
982 CanMergeToLSMulti = false;
983
984 // LDRD/STRD do not allow SP/PC. LDM/STM do not support it or have it
985 // deprecated; LDM to PC is fine but cannot happen here.
986 if (PReg == ARM::SP || PReg == ARM::PC)
987 CanMergeToLSMulti = CanMergeToLSDouble = false;
988
Matthias Braunf2909122016-03-02 19:20:00 +0000989 // Should we be conservative?
990 if (AssumeMisalignedLoadStores && !mayCombineMisaligned(*STI, *MI))
991 CanMergeToLSMulti = CanMergeToLSDouble = false;
992
Matthias Braune40d89e2015-07-21 00:18:59 +0000993 // Merge following instructions where possible.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000994 for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) {
995 int NewOffset = MemOps[I].Offset;
996 if (NewOffset != Offset + (int)Size)
997 break;
998 const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI);
999 unsigned Reg = MO.getReg();
Matthias Braune40d89e2015-07-21 00:18:59 +00001000 if (Reg == ARM::SP || Reg == ARM::PC)
Matthias Braun731e3592015-07-20 23:17:20 +00001001 break;
1002
Matthias Braune40d89e2015-07-21 00:18:59 +00001003 // See if the current load/store may be part of a multi load/store.
1004 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
1005 bool PartOfLSMulti = CanMergeToLSMulti;
1006 if (PartOfLSMulti) {
1007 // Register numbers must be in ascending order.
1008 if (RegNum <= PRegNum)
1009 PartOfLSMulti = false;
1010 // For VFP / NEON load/store multiples, the registers must be
1011 // consecutive and within the limit on the number of registers per
1012 // instruction.
1013 else if (!isNotVFP && RegNum != PRegNum+1)
1014 PartOfLSMulti = false;
1015 }
1016 // See if the current load/store may be part of a double load/store.
1017 bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1;
1018
1019 if (!PartOfLSMulti && !PartOfLSDouble)
1020 break;
1021 CanMergeToLSMulti &= PartOfLSMulti;
1022 CanMergeToLSDouble &= PartOfLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001023 // Track MemOp with latest and earliest position (Positions are
1024 // counted in reverse).
1025 unsigned Position = MemOps[I].Position;
1026 if (Position < MemOps[Latest].Position)
1027 Latest = I;
1028 else if (Position > MemOps[Earliest].Position)
1029 Earliest = I;
1030 // Prepare for next MemOp.
Evan Cheng10043e22007-01-19 07:51:42 +00001031 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +00001032 PRegNum = RegNum;
Evan Cheng10043e22007-01-19 07:51:42 +00001033 }
1034
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001035 // Form a candidate from the Ops collected so far.
Matthias Braune40d89e2015-07-21 00:18:59 +00001036 MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001037 for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C)
1038 Candidate->Instrs.push_back(MemOps[C].MI);
1039 Candidate->LatestMIIdx = Latest - SIndex;
1040 Candidate->EarliestMIIdx = Earliest - SIndex;
1041 Candidate->InsertPos = MemOps[Latest].Position;
Matthias Braune40d89e2015-07-21 00:18:59 +00001042 if (Count == 1)
1043 CanMergeToLSMulti = CanMergeToLSDouble = false;
1044 Candidate->CanMergeToLSMulti = CanMergeToLSMulti;
1045 Candidate->CanMergeToLSDouble = CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001046 Candidates.push_back(Candidate);
1047 // Continue after the chain.
1048 SIndex += Count;
1049 } while (SIndex < EIndex);
Evan Cheng10043e22007-01-19 07:51:42 +00001050}
1051
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001052static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1053 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001054 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001055 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001056 case ARM::LDMIA:
1057 case ARM::LDMDA:
1058 case ARM::LDMDB:
1059 case ARM::LDMIB:
1060 switch (Mode) {
1061 default: llvm_unreachable("Unhandled submode!");
1062 case ARM_AM::ia: return ARM::LDMIA_UPD;
1063 case ARM_AM::ib: return ARM::LDMIB_UPD;
1064 case ARM_AM::da: return ARM::LDMDA_UPD;
1065 case ARM_AM::db: return ARM::LDMDB_UPD;
1066 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001067 case ARM::STMIA:
1068 case ARM::STMDA:
1069 case ARM::STMDB:
1070 case ARM::STMIB:
1071 switch (Mode) {
1072 default: llvm_unreachable("Unhandled submode!");
1073 case ARM_AM::ia: return ARM::STMIA_UPD;
1074 case ARM_AM::ib: return ARM::STMIB_UPD;
1075 case ARM_AM::da: return ARM::STMDA_UPD;
1076 case ARM_AM::db: return ARM::STMDB_UPD;
1077 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001078 case ARM::t2LDMIA:
1079 case ARM::t2LDMDB:
1080 switch (Mode) {
1081 default: llvm_unreachable("Unhandled submode!");
1082 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1083 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1084 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001085 case ARM::t2STMIA:
1086 case ARM::t2STMDB:
1087 switch (Mode) {
1088 default: llvm_unreachable("Unhandled submode!");
1089 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1090 case ARM_AM::db: return ARM::t2STMDB_UPD;
1091 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001092 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001093 switch (Mode) {
1094 default: llvm_unreachable("Unhandled submode!");
1095 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1096 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1097 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001098 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001099 switch (Mode) {
1100 default: llvm_unreachable("Unhandled submode!");
1101 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1102 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1103 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001104 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001105 switch (Mode) {
1106 default: llvm_unreachable("Unhandled submode!");
1107 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1108 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1109 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001110 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001111 switch (Mode) {
1112 default: llvm_unreachable("Unhandled submode!");
1113 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1114 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1115 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001116 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001117}
1118
Matthias Brauna50d2202015-07-21 00:19:01 +00001119/// Check if the given instruction increments or decrements a register and
1120/// return the amount it is incremented/decremented. Returns 0 if the CPSR flags
1121/// generated by the instruction are possibly read as well.
1122static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg,
1123 ARMCC::CondCodes Pred, unsigned PredReg) {
1124 bool CheckCPSRDef;
1125 int Scale;
1126 switch (MI.getOpcode()) {
1127 case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break;
1128 case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break;
1129 case ARM::t2SUBri:
1130 case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break;
1131 case ARM::t2ADDri:
1132 case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break;
1133 case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break;
1134 case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break;
1135 default: return 0;
1136 }
1137
1138 unsigned MIPredReg;
1139 if (MI.getOperand(0).getReg() != Reg ||
1140 MI.getOperand(1).getReg() != Reg ||
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001141 getInstrPredicate(MI, MIPredReg) != Pred ||
Matthias Brauna50d2202015-07-21 00:19:01 +00001142 MIPredReg != PredReg)
1143 return 0;
1144
1145 if (CheckCPSRDef && definesCPSR(&MI))
1146 return 0;
1147 return MI.getOperand(2).getImm() * Scale;
1148}
1149
1150/// Searches for an increment or decrement of \p Reg before \p MBBI.
1151static MachineBasicBlock::iterator
1152findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg,
1153 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1154 Offset = 0;
1155 MachineBasicBlock &MBB = *MBBI->getParent();
1156 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1157 MachineBasicBlock::iterator EndMBBI = MBB.end();
1158 if (MBBI == BeginMBBI)
1159 return EndMBBI;
1160
1161 // Skip debug values.
1162 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
1163 while (PrevMBBI->isDebugValue() && PrevMBBI != BeginMBBI)
1164 --PrevMBBI;
1165
1166 Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg);
1167 return Offset == 0 ? EndMBBI : PrevMBBI;
1168}
1169
1170/// Searches for a increment or decrement of \p Reg after \p MBBI.
1171static MachineBasicBlock::iterator
1172findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg,
1173 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1174 Offset = 0;
1175 MachineBasicBlock &MBB = *MBBI->getParent();
1176 MachineBasicBlock::iterator EndMBBI = MBB.end();
1177 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
1178 // Skip debug values.
1179 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1180 ++NextMBBI;
1181 if (NextMBBI == EndMBBI)
1182 return EndMBBI;
1183
1184 Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg);
1185 return Offset == 0 ? EndMBBI : NextMBBI;
1186}
1187
Matthias Braunec50fa62015-06-01 21:26:23 +00001188/// Fold proceeding/trailing inc/dec of base register into the
1189/// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001190///
1191/// stmia rn, <ra, rb, rc>
1192/// rn := rn + 4 * 3;
1193/// =>
1194/// stmia rn!, <ra, rb, rc>
1195///
1196/// rn := rn - 4 * 3;
1197/// ldmia rn, <ra, rb, rc>
1198/// =>
1199/// ldmdb rn!, <ra, rb, rc>
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001200bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001201 // Thumb1 is already using updating loads/stores.
1202 if (isThumb1) return false;
1203
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001204 const MachineOperand &BaseOP = MI->getOperand(0);
1205 unsigned Base = BaseOP.getReg();
1206 bool BaseKill = BaseOP.isKill();
Evan Cheng94f04c62007-07-05 07:18:20 +00001207 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001208 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001209 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001210 DebugLoc DL = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001211
Bob Wilson13ce07f2010-08-27 23:18:17 +00001212 // Can't use an updating ld/st if the base register is also a dest
1213 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001214 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001215 if (MI->getOperand(i).getReg() == Base)
1216 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001217
Matthias Brauna50d2202015-07-21 00:19:01 +00001218 int Bytes = getLSMultipleTransferSize(MI);
Matthias Braun84e28972015-07-20 23:17:16 +00001219 MachineBasicBlock &MBB = *MI->getParent();
Matthias Braun84e28972015-07-20 23:17:16 +00001220 MachineBasicBlock::iterator MBBI(MI);
Matthias Brauna50d2202015-07-21 00:19:01 +00001221 int Offset;
1222 MachineBasicBlock::iterator MergeInstr
1223 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1224 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
1225 if (Mode == ARM_AM::ia && Offset == -Bytes) {
1226 Mode = ARM_AM::db;
1227 } else if (Mode == ARM_AM::ib && Offset == -Bytes) {
1228 Mode = ARM_AM::da;
1229 } else {
1230 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1231 if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) &&
1232 ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes))
1233 return false;
Bob Wilson947f04b2010-03-13 01:08:20 +00001234 }
Matthias Brauna50d2202015-07-21 00:19:01 +00001235 MBB.erase(MergeInstr);
Bob Wilson947f04b2010-03-13 01:08:20 +00001236
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001237 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001238 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001239 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001240 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001241 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001242
Bob Wilson947f04b2010-03-13 01:08:20 +00001243 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001244 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001245 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001246
Bob Wilson947f04b2010-03-13 01:08:20 +00001247 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001248 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001249
1250 MBB.erase(MBBI);
1251 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001252}
1253
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001254static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1255 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001256 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001257 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001258 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001259 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001260 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001261 case ARM::VLDRS:
1262 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1263 case ARM::VLDRD:
1264 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1265 case ARM::VSTRS:
1266 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1267 case ARM::VSTRD:
1268 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001269 case ARM::t2LDRi8:
1270 case ARM::t2LDRi12:
1271 return ARM::t2LDR_PRE;
1272 case ARM::t2STRi8:
1273 case ARM::t2STRi12:
1274 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001275 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001276 }
Evan Cheng10043e22007-01-19 07:51:42 +00001277}
1278
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001279static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1280 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001281 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001282 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001283 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001284 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001285 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001286 case ARM::VLDRS:
1287 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1288 case ARM::VLDRD:
1289 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1290 case ARM::VSTRS:
1291 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1292 case ARM::VSTRD:
1293 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001294 case ARM::t2LDRi8:
1295 case ARM::t2LDRi12:
1296 return ARM::t2LDR_POST;
1297 case ARM::t2STRi8:
1298 case ARM::t2STRi12:
1299 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001300 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001301 }
Evan Cheng10043e22007-01-19 07:51:42 +00001302}
1303
Matthias Braunec50fa62015-06-01 21:26:23 +00001304/// Fold proceeding/trailing inc/dec of base register into the
1305/// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001306bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001307 // Thumb1 doesn't have updating LDR/STR.
1308 // FIXME: Use LDM/STM with single register instead.
1309 if (isThumb1) return false;
1310
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001311 unsigned Base = getLoadStoreBaseOp(*MI).getReg();
1312 bool BaseKill = getLoadStoreBaseOp(*MI).isKill();
Matthias Braunfa3872e2015-05-18 20:27:55 +00001313 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001314 DebugLoc DL = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001315 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1316 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001317 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1318 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001319 if (MI->getOperand(2).getImm() != 0)
1320 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001321 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001322 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001323
Evan Cheng10043e22007-01-19 07:51:42 +00001324 // Can't do the merge if the destination register is the same as the would-be
1325 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001326 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001327 return false;
1328
Evan Cheng94f04c62007-07-05 07:18:20 +00001329 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001330 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Matthias Brauna50d2202015-07-21 00:19:01 +00001331 int Bytes = getLSMultipleTransferSize(MI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001332 MachineBasicBlock &MBB = *MI->getParent();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001333 MachineBasicBlock::iterator MBBI(MI);
Matthias Brauna50d2202015-07-21 00:19:01 +00001334 int Offset;
1335 MachineBasicBlock::iterator MergeInstr
1336 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1337 unsigned NewOpc;
1338 if (!isAM5 && Offset == Bytes) {
1339 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1340 } else if (Offset == -Bytes) {
1341 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1342 } else {
1343 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1344 if (Offset == Bytes) {
1345 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1346 } else if (!isAM5 && Offset == -Bytes) {
1347 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1348 } else
1349 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001350 }
Matthias Brauna50d2202015-07-21 00:19:01 +00001351 MBB.erase(MergeInstr);
Evan Cheng10043e22007-01-19 07:51:42 +00001352
Matthias Brauna50d2202015-07-21 00:19:01 +00001353 ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add;
Evan Cheng10043e22007-01-19 07:51:42 +00001354
Matthias Brauna50d2202015-07-21 00:19:01 +00001355 bool isLd = isLoadSingle(Opcode);
Bob Wilson53149402010-03-13 00:43:32 +00001356 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001357 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001358 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1359 // updating load/store-multiple instructions can be used with only one
1360 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001361 MachineOperand &MO = MI->getOperand(0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001362 BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001363 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001364 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001365 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001366 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1367 getKillRegState(MO.isKill())));
1368 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001369 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001370 // LDR_PRE, LDR_POST
1371 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001372 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001373 .addReg(Base, RegState::Define)
1374 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1375 } else {
Matthias Brauna50d2202015-07-21 00:19:01 +00001376 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001377 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001378 .addReg(Base, RegState::Define)
Matthias Brauna50d2202015-07-21 00:19:01 +00001379 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Owen Anderson63143432011-08-29 17:59:41 +00001380 }
Jim Grosbach23254742011-08-12 22:20:41 +00001381 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001382 // t2LDR_PRE, t2LDR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001383 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Evan Cheng71756e72009-08-04 01:43:45 +00001384 .addReg(Base, RegState::Define)
1385 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001386 }
Evan Cheng71756e72009-08-04 01:43:45 +00001387 } else {
1388 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001389 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1390 // the vestigal zero-reg offset register. When that's fixed, this clause
1391 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001392 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
Matthias Brauna50d2202015-07-21 00:19:01 +00001393 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001394 // STR_PRE, STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001395 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001396 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
Matthias Brauna50d2202015-07-21 00:19:01 +00001397 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001398 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001399 // t2STR_PRE, t2STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001400 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001401 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1402 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001403 }
Evan Cheng10043e22007-01-19 07:51:42 +00001404 }
1405 MBB.erase(MBBI);
1406
1407 return true;
1408}
1409
Matthias Brauna50d2202015-07-21 00:19:01 +00001410bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const {
1411 unsigned Opcode = MI.getOpcode();
1412 assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) &&
1413 "Must have t2STRDi8 or t2LDRDi8");
1414 if (MI.getOperand(3).getImm() != 0)
1415 return false;
1416
1417 // Behaviour for writeback is undefined if base register is the same as one
1418 // of the others.
1419 const MachineOperand &BaseOp = MI.getOperand(2);
1420 unsigned Base = BaseOp.getReg();
1421 const MachineOperand &Reg0Op = MI.getOperand(0);
1422 const MachineOperand &Reg1Op = MI.getOperand(1);
1423 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base)
1424 return false;
1425
1426 unsigned PredReg;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001427 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Brauna50d2202015-07-21 00:19:01 +00001428 MachineBasicBlock::iterator MBBI(MI);
1429 MachineBasicBlock &MBB = *MI.getParent();
1430 int Offset;
1431 MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred,
1432 PredReg, Offset);
1433 unsigned NewOpc;
1434 if (Offset == 8 || Offset == -8) {
1435 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE;
1436 } else {
1437 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1438 if (Offset == 8 || Offset == -8) {
1439 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST;
1440 } else
1441 return false;
1442 }
1443 MBB.erase(MergeInstr);
1444
1445 DebugLoc DL = MI.getDebugLoc();
1446 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc));
1447 if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) {
1448 MIB.addOperand(Reg0Op).addOperand(Reg1Op)
1449 .addReg(BaseOp.getReg(), RegState::Define);
1450 } else {
1451 assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST);
1452 MIB.addReg(BaseOp.getReg(), RegState::Define)
1453 .addOperand(Reg0Op).addOperand(Reg1Op);
1454 }
1455 MIB.addReg(BaseOp.getReg(), RegState::Kill)
1456 .addImm(Offset).addImm(Pred).addReg(PredReg);
1457 assert(TII->get(Opcode).getNumOperands() == 6 &&
1458 TII->get(NewOpc).getNumOperands() == 7 &&
1459 "Unexpected number of operands in Opcode specification.");
1460
1461 // Transfer implicit operands.
1462 for (const MachineOperand &MO : MI.implicit_operands())
1463 MIB.addOperand(MO);
1464 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1465
1466 MBB.erase(MBBI);
1467 return true;
1468}
1469
Matthias Braunec50fa62015-06-01 21:26:23 +00001470/// Returns true if instruction is a memory operation that this pass is capable
1471/// of operating on.
Matthias Braun5a1857b2015-11-21 02:09:49 +00001472static bool isMemoryOp(const MachineInstr &MI) {
1473 unsigned Opcode = MI.getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001474 switch (Opcode) {
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001475 case ARM::VLDRS:
1476 case ARM::VSTRS:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001477 case ARM::VLDRD:
1478 case ARM::VSTRD:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001479 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001480 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001481 case ARM::tLDRi:
1482 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001483 case ARM::tLDRspi:
1484 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001485 case ARM::t2LDRi8:
1486 case ARM::t2LDRi12:
1487 case ARM::t2STRi8:
1488 case ARM::t2STRi12:
Matthias Braun5a1857b2015-11-21 02:09:49 +00001489 break;
1490 default:
1491 return false;
Evan Chengd28de672007-03-06 18:02:41 +00001492 }
Matthias Braun5a1857b2015-11-21 02:09:49 +00001493 if (!MI.getOperand(1).isReg())
1494 return false;
1495
1496 // When no memory operands are present, conservatively assume unaligned,
1497 // volatile, unfoldable.
1498 if (!MI.hasOneMemOperand())
1499 return false;
1500
1501 const MachineMemOperand &MMO = **MI.memoperands_begin();
1502
1503 // Don't touch volatile memory accesses - we may be changing their order.
1504 if (MMO.isVolatile())
1505 return false;
1506
1507 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1508 // not.
1509 if (MMO.getAlignment() < 4)
1510 return false;
1511
1512 // str <undef> could probably be eliminated entirely, but for now we just want
1513 // to avoid making a mess of it.
1514 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1515 if (MI.getOperand(0).isReg() && MI.getOperand(0).isUndef())
1516 return false;
1517
1518 // Likewise don't mess with references to undefined addresses.
1519 if (MI.getOperand(1).isUndef())
1520 return false;
1521
1522 return true;
Evan Chengd28de672007-03-06 18:02:41 +00001523}
1524
Evan Cheng1283c6a2009-06-15 08:28:29 +00001525static void InsertLDR_STR(MachineBasicBlock &MBB,
1526 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001527 int Offset, bool isDef,
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001528 DebugLoc DL, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001529 unsigned Reg, bool RegDeadKill, bool RegUndef,
1530 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001531 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001532 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001533 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001534 if (isDef) {
1535 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1536 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001537 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001538 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001539 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1540 } else {
1541 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1542 TII->get(NewOpc))
1543 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1544 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001545 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1546 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001547}
1548
1549bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1550 MachineBasicBlock::iterator &MBBI) {
1551 MachineInstr *MI = &*MBBI;
1552 unsigned Opcode = MI->getOpcode();
Matthias Braunba3ecc32015-06-24 20:03:27 +00001553 if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8)
1554 return false;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001555
Matthias Braunba3ecc32015-06-24 20:03:27 +00001556 const MachineOperand &BaseOp = MI->getOperand(2);
1557 unsigned BaseReg = BaseOp.getReg();
1558 unsigned EvenReg = MI->getOperand(0).getReg();
1559 unsigned OddReg = MI->getOperand(1).getReg();
1560 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1561 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001562
Matthias Braunba3ecc32015-06-24 20:03:27 +00001563 // ARM errata 602117: LDRD with base in list may result in incorrect base
1564 // register when interrupted or faulted.
1565 bool Errata602117 = EvenReg == BaseReg &&
1566 (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3();
1567 // ARM LDRD/STRD needs consecutive registers.
1568 bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) &&
1569 (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum);
1570
1571 if (!Errata602117 && !NonConsecutiveRegs)
1572 return false;
1573
Matthias Braunba3ecc32015-06-24 20:03:27 +00001574 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1575 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
1576 bool EvenDeadKill = isLd ?
1577 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
1578 bool EvenUndef = MI->getOperand(0).isUndef();
1579 bool OddDeadKill = isLd ?
1580 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
1581 bool OddUndef = MI->getOperand(1).isUndef();
1582 bool BaseKill = BaseOp.isKill();
1583 bool BaseUndef = BaseOp.isUndef();
1584 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1585 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
1586 int OffImm = getMemoryOpOffset(MI);
1587 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001588 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001589
1590 if (OddRegNum > EvenRegNum && OffImm == 0) {
1591 // Ascending register numbers and no offset. It's safe to change it to a
1592 // ldm or stm.
1593 unsigned NewOpc = (isLd)
1594 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1595 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
1596 if (isLd) {
1597 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1598 .addReg(BaseReg, getKillRegState(BaseKill))
1599 .addImm(Pred).addReg(PredReg)
1600 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
1601 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
1602 ++NumLDRD2LDM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001603 } else {
Matthias Braunba3ecc32015-06-24 20:03:27 +00001604 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1605 .addReg(BaseReg, getKillRegState(BaseKill))
1606 .addImm(Pred).addReg(PredReg)
1607 .addReg(EvenReg,
1608 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1609 .addReg(OddReg,
1610 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
1611 ++NumSTRD2STM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001612 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001613 } else {
1614 // Split into two instructions.
1615 unsigned NewOpc = (isLd)
1616 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1617 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1618 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1619 // so adjust and use t2LDRi12 here for that.
1620 unsigned NewOpc2 = (isLd)
1621 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1622 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1623 DebugLoc dl = MBBI->getDebugLoc();
1624 // If this is a load and base register is killed, it may have been
1625 // re-defed by the load, make sure the first load does not clobber it.
1626 if (isLd &&
1627 (BaseKill || OffKill) &&
1628 (TRI->regsOverlap(EvenReg, BaseReg))) {
1629 assert(!TRI->regsOverlap(OddReg, BaseReg));
1630 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1631 OddReg, OddDeadKill, false,
1632 BaseReg, false, BaseUndef, false, OffUndef,
1633 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001634 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1635 EvenReg, EvenDeadKill, false,
1636 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1637 Pred, PredReg, TII, isT2);
1638 } else {
1639 if (OddReg == EvenReg && EvenDeadKill) {
1640 // If the two source operands are the same, the kill marker is
1641 // probably on the first one. e.g.
1642 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1643 EvenDeadKill = false;
1644 OddDeadKill = true;
1645 }
1646 // Never kill the base register in the first instruction.
1647 if (EvenReg == BaseReg)
1648 EvenDeadKill = false;
1649 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1650 EvenReg, EvenDeadKill, EvenUndef,
1651 BaseReg, false, BaseUndef, false, OffUndef,
1652 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001653 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1654 OddReg, OddDeadKill, OddUndef,
1655 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1656 Pred, PredReg, TII, isT2);
1657 }
1658 if (isLd)
1659 ++NumLDRD2LDR;
1660 else
1661 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001662 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001663
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001664 MBBI = MBB.erase(MBBI);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001665 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001666}
1667
Matthias Braunec50fa62015-06-01 21:26:23 +00001668/// An optimization pass to turn multiple LDR / STR ops of the same base and
1669/// incrementing offset into LDM / STM ops.
Evan Cheng10043e22007-01-19 07:51:42 +00001670bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
Evan Cheng10043e22007-01-19 07:51:42 +00001671 MemOpQueue MemOps;
1672 unsigned CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001673 unsigned CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001674 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng10043e22007-01-19 07:51:42 +00001675 unsigned Position = 0;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001676 assert(Candidates.size() == 0);
Matthias Brauna50d2202015-07-21 00:19:01 +00001677 assert(MergeBaseCandidates.size() == 0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001678 LiveRegsValid = false;
Evan Chengd28de672007-03-06 18:02:41 +00001679
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001680 for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin();
1681 I = MBBI) {
1682 // The instruction in front of the iterator is the one we look at.
1683 MBBI = std::prev(I);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001684 if (FixInvalidRegPairOp(MBB, MBBI))
1685 continue;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001686 ++Position;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001687
Matthias Braun5a1857b2015-11-21 02:09:49 +00001688 if (isMemoryOp(*MBBI)) {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001689 unsigned Opcode = MBBI->getOpcode();
Evan Cheng1fb4de82010-06-21 21:21:14 +00001690 const MachineOperand &MO = MBBI->getOperand(0);
1691 unsigned Reg = MO.getReg();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001692 unsigned Base = getLoadStoreBaseOp(*MBBI).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001693 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001694 ARMCC::CondCodes Pred = getInstrPredicate(*MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001695 int Offset = getMemoryOpOffset(MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001696 if (CurrBase == 0) {
Evan Cheng10043e22007-01-19 07:51:42 +00001697 // Start of a new chain.
1698 CurrBase = Base;
1699 CurrOpc = Opcode;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001700 CurrPred = Pred;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001701 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1702 continue;
1703 }
1704 // Note: No need to match PredReg in the next if.
1705 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
1706 // Watch out for:
1707 // r4 := ldr [r0, #8]
1708 // r4 := ldr [r0, #4]
1709 // or
1710 // r0 := ldr [r0]
1711 // If a load overrides the base register or a register loaded by
1712 // another load in our chain, we cannot take this instruction.
1713 bool Overlap = false;
1714 if (isLoadSingle(Opcode)) {
1715 Overlap = (Base == Reg);
1716 if (!Overlap) {
1717 for (const MemOpQueueEntry &E : MemOps) {
1718 if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) {
1719 Overlap = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001720 break;
1721 }
1722 }
1723 }
1724 }
Evan Cheng10043e22007-01-19 07:51:42 +00001725
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001726 if (!Overlap) {
1727 // Check offset and sort memory operation into the current chain.
1728 if (Offset > MemOps.back().Offset) {
1729 MemOps.push_back(MemOpQueueEntry(MBBI, Offset, Position));
1730 continue;
1731 } else {
1732 MemOpQueue::iterator MI, ME;
1733 for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) {
1734 if (Offset < MI->Offset) {
1735 // Found a place to insert.
1736 break;
1737 }
1738 if (Offset == MI->Offset) {
1739 // Collision, abort.
1740 MI = ME;
1741 break;
1742 }
1743 }
1744 if (MI != MemOps.end()) {
1745 MemOps.insert(MI, MemOpQueueEntry(MBBI, Offset, Position));
1746 continue;
1747 }
1748 }
Evan Cheng7f5976e2009-06-04 01:15:28 +00001749 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001750 }
Evan Cheng10043e22007-01-19 07:51:42 +00001751
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001752 // Don't advance the iterator; The op will start a new chain next.
1753 MBBI = I;
1754 --Position;
1755 // Fallthrough to look into existing chain.
Matthias Brauna50d2202015-07-21 00:19:01 +00001756 } else if (MBBI->isDebugValue()) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001757 continue;
Matthias Brauna50d2202015-07-21 00:19:01 +00001758 } else if (MBBI->getOpcode() == ARM::t2LDRDi8 ||
1759 MBBI->getOpcode() == ARM::t2STRDi8) {
1760 // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions
1761 // remember them because we may still be able to merge add/sub into them.
1762 MergeBaseCandidates.push_back(MBBI);
1763 }
1764
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001765
1766 // If we are here then the chain is broken; Extract candidates for a merge.
1767 if (MemOps.size() > 0) {
1768 FormCandidates(MemOps);
1769 // Reset for the next chain.
Evan Cheng10043e22007-01-19 07:51:42 +00001770 CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001771 CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001772 CurrPred = ARMCC::AL;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001773 MemOps.clear();
Evan Cheng10043e22007-01-19 07:51:42 +00001774 }
1775 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001776 if (MemOps.size() > 0)
1777 FormCandidates(MemOps);
1778
1779 // Sort candidates so they get processed from end to begin of the basic
1780 // block later; This is necessary for liveness calculation.
1781 auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) {
1782 return M0->InsertPos < M1->InsertPos;
1783 };
1784 std::sort(Candidates.begin(), Candidates.end(), LessThan);
1785
1786 // Go through list of candidates and merge.
1787 bool Changed = false;
1788 for (const MergeCandidate *Candidate : Candidates) {
Matthias Braune40d89e2015-07-21 00:18:59 +00001789 if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001790 MachineInstr *Merged = MergeOpsUpdate(*Candidate);
1791 // Merge preceding/trailing base inc/dec into the merged op.
1792 if (Merged) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001793 Changed = true;
Matthias Braune40d89e2015-07-21 00:18:59 +00001794 unsigned Opcode = Merged->getOpcode();
Matthias Brauna50d2202015-07-21 00:19:01 +00001795 if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8)
1796 MergeBaseUpdateLSDouble(*Merged);
1797 else
Matthias Braune40d89e2015-07-21 00:18:59 +00001798 MergeBaseUpdateLSMultiple(Merged);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001799 } else {
1800 for (MachineInstr *MI : Candidate->Instrs) {
1801 if (MergeBaseUpdateLoadStore(MI))
1802 Changed = true;
1803 }
1804 }
1805 } else {
1806 assert(Candidate->Instrs.size() == 1);
1807 if (MergeBaseUpdateLoadStore(Candidate->Instrs.front()))
1808 Changed = true;
1809 }
1810 }
1811 Candidates.clear();
Matthias Brauna50d2202015-07-21 00:19:01 +00001812 // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt.
1813 for (MachineInstr *MI : MergeBaseCandidates)
1814 MergeBaseUpdateLSDouble(*MI);
1815 MergeBaseCandidates.clear();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001816
1817 return Changed;
Evan Cheng10043e22007-01-19 07:51:42 +00001818}
1819
Matthias Braunec50fa62015-06-01 21:26:23 +00001820/// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
1821/// into the preceding stack restore so it directly restore the value of LR
1822/// into pc.
Bob Wilson162242b2010-03-20 22:20:40 +00001823/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001824/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001825/// or
1826/// ldmfd sp!, {..., lr}
1827/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001828/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001829/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001830bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001831 // Thumb1 LDM doesn't allow high registers.
1832 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001833 if (MBB.empty()) return false;
1834
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001835 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001836 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001837 (MBBI->getOpcode() == ARM::BX_RET ||
1838 MBBI->getOpcode() == ARM::tBX_RET ||
1839 MBBI->getOpcode() == ARM::MOVPCLR)) {
Adrian Prantl5d9acc22015-12-21 19:25:03 +00001840 MachineBasicBlock::iterator PrevI = std::prev(MBBI);
1841 // Ignore any DBG_VALUE instructions.
1842 while (PrevI->isDebugValue() && PrevI != MBB.begin())
1843 --PrevI;
1844 MachineInstr *PrevMI = PrevI;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001845 unsigned Opcode = PrevMI->getOpcode();
1846 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1847 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1848 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001849 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001850 if (MO.getReg() != ARM::LR)
1851 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001852 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1853 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1854 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001855 PrevMI->setDesc(TII->get(NewOpc));
1856 MO.setReg(ARM::PC);
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001857 PrevMI->copyImplicitOps(*MBB.getParent(), *MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001858 MBB.erase(MBBI);
1859 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001860 }
1861 }
1862 return false;
1863}
1864
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001865bool ARMLoadStoreOpt::CombineMovBx(MachineBasicBlock &MBB) {
1866 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
1867 if (MBBI == MBB.begin() || MBBI == MBB.end() ||
1868 MBBI->getOpcode() != ARM::tBX_RET)
1869 return false;
1870
1871 MachineBasicBlock::iterator Prev = MBBI;
1872 --Prev;
1873 if (Prev->getOpcode() != ARM::tMOVr || !Prev->definesRegister(ARM::LR))
1874 return false;
1875
1876 for (auto Use : Prev->uses())
1877 if (Use.isKill()) {
1878 AddDefaultPred(BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::tBX))
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001879 .addReg(Use.getReg(), RegState::Kill))
1880 .copyImplicitOps(*MBBI);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001881 MBB.erase(MBBI);
1882 MBB.erase(Prev);
1883 return true;
1884 }
1885
1886 llvm_unreachable("tMOVr doesn't kill a reg before tBX_RET?");
1887}
1888
Evan Cheng10043e22007-01-19 07:51:42 +00001889bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Andrew Kaylora2b91112016-04-25 22:01:04 +00001890 if (skipFunction(*Fn.getFunction()))
1891 return false;
1892
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001893 MF = &Fn;
Eric Christopher1b21f002015-01-29 00:19:33 +00001894 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1895 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001896 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001897 TII = STI->getInstrInfo();
1898 TRI = STI->getRegisterInfo();
Chad Rosier9659de32015-08-07 17:02:29 +00001899
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001900 RegClassInfoValid = false;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001901 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001902 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1903
Evan Cheng10043e22007-01-19 07:51:42 +00001904 bool Modified = false;
1905 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1906 ++MFI) {
1907 MachineBasicBlock &MBB = *MFI;
1908 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001909 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001910 Modified |= MergeReturnIntoLDM(MBB);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001911 if (isThumb1)
1912 Modified |= CombineMovBx(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001913 }
Evan Chengd28de672007-03-06 18:02:41 +00001914
Matthias Braune40d89e2015-07-21 00:18:59 +00001915 Allocator.DestroyAll();
Evan Cheng10043e22007-01-19 07:51:42 +00001916 return Modified;
1917}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001918
Chad Rosier5d485db2015-09-16 13:11:31 +00001919namespace llvm {
1920void initializeARMPreAllocLoadStoreOptPass(PassRegistry &);
1921}
1922
1923#define ARM_PREALLOC_LOAD_STORE_OPT_NAME \
1924 "ARM pre- register allocation load / store optimization pass"
1925
Evan Cheng185c9ef2009-06-13 09:12:55 +00001926namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +00001927 /// Pre- register allocation pass that move load / stores from consecutive
1928 /// locations close to make it more likely they will be combined later.
Nick Lewycky02d5f772009-10-25 06:33:48 +00001929 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001930 static char ID;
Chad Rosier5d485db2015-09-16 13:11:31 +00001931 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {
1932 initializeARMPreAllocLoadStoreOptPass(*PassRegistry::getPassRegistry());
1933 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001934
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001935 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001936 const TargetInstrInfo *TII;
1937 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001938 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001939 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001940 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001941
Craig Topper6bc27bf2014-03-10 02:09:33 +00001942 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001943
Craig Topper6bc27bf2014-03-10 02:09:33 +00001944 const char *getPassName() const override {
Chad Rosier5d485db2015-09-16 13:11:31 +00001945 return ARM_PREALLOC_LOAD_STORE_OPT_NAME;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001946 }
1947
1948 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001949 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1950 unsigned &NewOpc, unsigned &EvenReg,
1951 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001952 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001953 unsigned &PredReg, ARMCC::CondCodes &Pred,
1954 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001955 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001956 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001957 unsigned Base, bool isLd,
1958 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1959 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1960 };
1961 char ARMPreAllocLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001962}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001963
Chad Rosier5d485db2015-09-16 13:11:31 +00001964INITIALIZE_PASS(ARMPreAllocLoadStoreOpt, "arm-prera-load-store-opt",
1965 ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false)
1966
Evan Cheng185c9ef2009-06-13 09:12:55 +00001967bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Andrew Kaylora2b91112016-04-25 22:01:04 +00001968 if (AssumeMisalignedLoadStores || skipFunction(*Fn.getFunction()))
Matthias Braunf2909122016-03-02 19:20:00 +00001969 return false;
1970
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001971 TD = &Fn.getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001972 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001973 TII = STI->getInstrInfo();
1974 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001975 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001976 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001977
1978 bool Modified = false;
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001979 for (MachineBasicBlock &MFI : Fn)
1980 Modified |= RescheduleLoadStoreInstrs(&MFI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001981
1982 return Modified;
1983}
1984
Evan Chengb4b20bb2009-06-19 23:17:27 +00001985static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1986 MachineBasicBlock::iterator I,
1987 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001988 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001989 SmallSet<unsigned, 4> &MemRegs,
1990 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001991 // Are there stores / loads / calls between them?
1992 // FIXME: This is overly conservative. We should make use of alias information
1993 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001994 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001995 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001996 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001997 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001998 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001999 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002000 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00002001 return false;
2002 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00002003 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00002004 return false;
2005 // It's not safe to move the first 'str' down.
2006 // str r1, [r0]
2007 // strh r5, [r0]
2008 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00002009 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00002010 return false;
2011 }
2012 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
2013 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00002014 if (!MO.isReg())
2015 continue;
2016 unsigned Reg = MO.getReg();
2017 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002018 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00002019 if (Reg != Base && !MemRegs.count(Reg))
2020 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002021 }
2022 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00002023
2024 // Estimate register pressure increase due to the transformation.
2025 if (MemRegs.size() <= 4)
2026 // Ok if we are moving small number of instructions.
2027 return true;
2028 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002029}
2030
Evan Chengeba57e42009-06-15 20:54:56 +00002031bool
2032ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
Matthias Braun125c9f52015-06-03 16:30:24 +00002033 DebugLoc &dl, unsigned &NewOpc,
2034 unsigned &FirstReg,
2035 unsigned &SecondReg,
2036 unsigned &BaseReg, int &Offset,
2037 unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002038 ARMCC::CondCodes &Pred,
2039 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00002040 // Make sure we're allowed to generate LDRD/STRD.
2041 if (!STI->hasV5TEOps())
2042 return false;
2043
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002044 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00002045 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00002046 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00002047 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00002048 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00002049 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00002050 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00002051 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00002052 NewOpc = ARM::t2LDRDi8;
2053 Scale = 4;
2054 isT2 = true;
2055 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
2056 NewOpc = ARM::t2STRDi8;
2057 Scale = 4;
2058 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00002059 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00002060 return false;
James Molloybb73c232014-05-16 14:08:46 +00002061 }
Evan Chengfd6aad72009-09-25 21:44:53 +00002062
Jim Grosbach9302bfd2010-10-26 19:34:41 +00002063 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00002064 // At the moment, we ignore the memoryoperand's value.
2065 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00002066 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00002067 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00002068 return false;
2069
Dan Gohman48b185d2009-09-25 20:36:54 +00002070 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00002071 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002072 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00002073 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00002074 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00002075 if (Align < ReqAlign)
2076 return false;
2077
2078 // Then make sure the immediate offset fits.
2079 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002080 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00002081 int Limit = (1 << 8) * Scale;
2082 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2083 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002084 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002085 } else {
2086 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2087 if (OffImm < 0) {
2088 AddSub = ARM_AM::sub;
2089 OffImm = - OffImm;
2090 }
2091 int Limit = (1 << 8) * Scale;
2092 if (OffImm >= Limit || (OffImm & (Scale-1)))
2093 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002094 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002095 }
Matthias Braun125c9f52015-06-03 16:30:24 +00002096 FirstReg = Op0->getOperand(0).getReg();
2097 SecondReg = Op1->getOperand(0).getReg();
2098 if (FirstReg == SecondReg)
Evan Chengeba57e42009-06-15 20:54:56 +00002099 return false;
2100 BaseReg = Op0->getOperand(1).getReg();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002101 Pred = getInstrPredicate(*Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002102 dl = Op0->getDebugLoc();
2103 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002104}
2105
Evan Cheng185c9ef2009-06-13 09:12:55 +00002106bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002107 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002108 unsigned Base, bool isLd,
2109 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2110 bool RetVal = false;
2111
2112 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002113 std::sort(Ops.begin(), Ops.end(),
2114 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2115 int LOffset = getMemoryOpOffset(LHS);
2116 int ROffset = getMemoryOpOffset(RHS);
2117 assert(LHS == RHS || LOffset != ROffset);
2118 return LOffset > ROffset;
2119 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002120
2121 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002122 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002123 // 1. Any def of base.
2124 // 2. Any gaps.
2125 while (Ops.size() > 1) {
2126 unsigned FirstLoc = ~0U;
2127 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002128 MachineInstr *FirstOp = nullptr;
2129 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002130 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002131 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002132 unsigned LastBytes = 0;
2133 unsigned NumMove = 0;
2134 for (int i = Ops.size() - 1; i >= 0; --i) {
2135 MachineInstr *Op = Ops[i];
2136 unsigned Loc = MI2LocMap[Op];
2137 if (Loc <= FirstLoc) {
2138 FirstLoc = Loc;
2139 FirstOp = Op;
2140 }
2141 if (Loc >= LastLoc) {
2142 LastLoc = Loc;
2143 LastOp = Op;
2144 }
2145
Andrew Trick642f0f62012-01-11 03:56:08 +00002146 unsigned LSMOpcode
2147 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2148 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002149 break;
2150
Evan Cheng185c9ef2009-06-13 09:12:55 +00002151 int Offset = getMemoryOpOffset(Op);
2152 unsigned Bytes = getLSMultipleTransferSize(Op);
2153 if (LastBytes) {
2154 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2155 break;
2156 }
2157 LastOffset = Offset;
2158 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002159 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002160 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002161 break;
2162 }
2163
2164 if (NumMove <= 1)
2165 Ops.pop_back();
2166 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002167 SmallPtrSet<MachineInstr*, 4> MemOps;
2168 SmallSet<unsigned, 4> MemRegs;
2169 for (int i = NumMove-1; i >= 0; --i) {
2170 MemOps.insert(Ops[i]);
2171 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2172 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002173
2174 // Be conservative, if the instructions are too far apart, don't
2175 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002176 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002177 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002178 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2179 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002180 if (!DoMove) {
2181 for (unsigned i = 0; i != NumMove; ++i)
2182 Ops.pop_back();
2183 } else {
2184 // This is the new location for the loads / stores.
2185 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002186 while (InsertPos != MBB->end()
2187 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002188 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002189
2190 // If we are moving a pair of loads / stores, see if it makes sense
2191 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002192 MachineInstr *Op0 = Ops.back();
2193 MachineInstr *Op1 = Ops[Ops.size()-2];
Matthias Braun125c9f52015-06-03 16:30:24 +00002194 unsigned FirstReg = 0, SecondReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002195 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002196 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002197 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002198 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002199 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002200 DebugLoc dl;
2201 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Matthias Braun125c9f52015-06-03 16:30:24 +00002202 FirstReg, SecondReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002203 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002204 Ops.pop_back();
2205 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002206
Evan Cheng6cc775f2011-06-28 19:10:37 +00002207 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002208 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Matthias Braun125c9f52015-06-03 16:30:24 +00002209 MRI->constrainRegClass(FirstReg, TRC);
2210 MRI->constrainRegClass(SecondReg, TRC);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002211
Evan Chengeba57e42009-06-15 20:54:56 +00002212 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002213 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002214 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002215 .addReg(FirstReg, RegState::Define)
2216 .addReg(SecondReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002217 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002218 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002219 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002220 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002221 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002222 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002223 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Philip Reamesc86ed002016-01-06 04:39:03 +00002224 MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
Andrew Trick28c1d182011-11-11 22:18:09 +00002225 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002226 ++NumLDRDFormed;
2227 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002228 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002229 .addReg(FirstReg)
2230 .addReg(SecondReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002231 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002232 // FIXME: We're converting from LDRi12 to an insn that still
2233 // uses addrmode2, so we need an explicit offset reg. It should
2234 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002235 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002236 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002237 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Philip Reamesc86ed002016-01-06 04:39:03 +00002238 MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
Andrew Trick28c1d182011-11-11 22:18:09 +00002239 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002240 ++NumSTRDFormed;
2241 }
2242 MBB->erase(Op0);
2243 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002244
Matthias Braun125c9f52015-06-03 16:30:24 +00002245 if (!isT2) {
2246 // Add register allocation hints to form register pairs.
2247 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2248 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2249 }
Evan Chengeba57e42009-06-15 20:54:56 +00002250 } else {
2251 for (unsigned i = 0; i != NumMove; ++i) {
2252 MachineInstr *Op = Ops.back();
2253 Ops.pop_back();
2254 MBB->splice(InsertPos, MBB, Op);
2255 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002256 }
2257
2258 NumLdStMoved += NumMove;
2259 RetVal = true;
2260 }
2261 }
2262 }
2263
2264 return RetVal;
2265}
2266
2267bool
2268ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2269 bool RetVal = false;
2270
2271 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2272 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2273 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2274 SmallVector<unsigned, 4> LdBases;
2275 SmallVector<unsigned, 4> StBases;
2276
2277 unsigned Loc = 0;
2278 MachineBasicBlock::iterator MBBI = MBB->begin();
2279 MachineBasicBlock::iterator E = MBB->end();
2280 while (MBBI != E) {
2281 for (; MBBI != E; ++MBBI) {
2282 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002283 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002284 // Stop at barriers.
2285 ++MBBI;
2286 break;
2287 }
2288
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002289 if (!MI->isDebugValue())
2290 MI2LocMap[MI] = ++Loc;
2291
Matthias Braun5a1857b2015-11-21 02:09:49 +00002292 if (!isMemoryOp(*MI))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002293 continue;
2294 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002295 if (getInstrPredicate(*MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002296 continue;
2297
Evan Chengfd6aad72009-09-25 21:44:53 +00002298 int Opc = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00002299 bool isLd = isLoadSingle(Opc);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002300 unsigned Base = MI->getOperand(1).getReg();
2301 int Offset = getMemoryOpOffset(MI);
2302
2303 bool StopHere = false;
2304 if (isLd) {
2305 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2306 Base2LdsMap.find(Base);
2307 if (BI != Base2LdsMap.end()) {
2308 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2309 if (Offset == getMemoryOpOffset(BI->second[i])) {
2310 StopHere = true;
2311 break;
2312 }
2313 }
2314 if (!StopHere)
2315 BI->second.push_back(MI);
2316 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002317 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002318 LdBases.push_back(Base);
2319 }
2320 } else {
2321 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2322 Base2StsMap.find(Base);
2323 if (BI != Base2StsMap.end()) {
2324 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2325 if (Offset == getMemoryOpOffset(BI->second[i])) {
2326 StopHere = true;
2327 break;
2328 }
2329 }
2330 if (!StopHere)
2331 BI->second.push_back(MI);
2332 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002333 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002334 StBases.push_back(Base);
2335 }
2336 }
2337
2338 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002339 // Found a duplicate (a base+offset combination that's seen earlier).
2340 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002341 --Loc;
2342 break;
2343 }
2344 }
2345
2346 // Re-schedule loads.
2347 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2348 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002349 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002350 if (Lds.size() > 1)
2351 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2352 }
2353
2354 // Re-schedule stores.
2355 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2356 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002357 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002358 if (Sts.size() > 1)
2359 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2360 }
2361
2362 if (MBBI != E) {
2363 Base2LdsMap.clear();
2364 Base2StsMap.clear();
2365 LdBases.clear();
2366 StBases.clear();
2367 }
2368 }
2369
2370 return RetVal;
2371}
2372
2373
Matthias Braunec50fa62015-06-01 21:26:23 +00002374/// Returns an instance of the load / store optimization pass.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002375FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2376 if (PreAlloc)
2377 return new ARMPreAllocLoadStoreOpt();
2378 return new ARMLoadStoreOpt();
2379}