blob: 49ea4b4b5a363335329050b7a6c8e5f998d356ad [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/Analysis.h"
26#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000029#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
36#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000037#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000038#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/CallingConv.h"
40#include "llvm/IR/Constants.h"
41#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000042#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000043#include "llvm/IR/DerivedTypes.h"
44#include "llvm/IR/Function.h"
45#include "llvm/IR/GlobalVariable.h"
46#include "llvm/IR/InlineAsm.h"
47#include "llvm/IR/Instructions.h"
48#include "llvm/IR/IntrinsicInst.h"
49#include "llvm/IR/Intrinsics.h"
50#include "llvm/IR/LLVMContext.h"
51#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000052#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000053#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Support/CommandLine.h"
55#include "llvm/Support/Debug.h"
56#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000057#include "llvm/Support/MathExtras.h"
58#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000059#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000061#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000063#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000064#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000065#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000066#include <algorithm>
67using namespace llvm;
68
Chandler Carruth1b9dde02014-04-22 02:02:50 +000069#define DEBUG_TYPE "isel"
70
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000071/// LimitFloatPrecision - Generate low-precision inline sequences for
72/// some float libcalls (6, 8 or 12 bits).
73static unsigned LimitFloatPrecision;
74
75static cl::opt<unsigned, true>
76LimitFPPrecision("limit-float-precision",
77 cl::desc("Generate low-precision inline sequences "
78 "for some float libcalls"),
79 cl::location(LimitFloatPrecision),
80 cl::init(0));
81
Andrew Trick116efac2010-11-12 17:50:46 +000082// Limit the width of DAG chains. This is important in general to prevent
83// prevent DAG-based analysis from blowing up. For example, alias analysis and
84// load clustering may not complete in reasonable time. It is difficult to
85// recognize and avoid this situation within each individual analysis, and
86// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000087// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000088//
89// MaxParallelChains default is arbitrarily high to avoid affecting
90// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000091// sequence over this should have been converted to llvm.memcpy by the
92// frontend. It easy to induce this behavior with .ll code such as:
93// %buffer = alloca [4096 x i8]
94// %data = load [4096 x i8]* %argPtr
95// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000096static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000097
Andrew Trickef9de2a2013-05-25 02:42:55 +000098static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000099 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000100 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000101
Dan Gohman575fad32008-09-03 16:12:24 +0000102/// getCopyFromParts - Create a value that contains the specified legal parts
103/// combined into the value they represent. If the parts combine to a type
104/// larger then ValueVT then AssertOp can be used to specify whether the extra
105/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
106/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000107static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000108 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000109 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000110 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000111 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000112 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000113 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
114 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000115
Dan Gohman575fad32008-09-03 16:12:24 +0000116 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000117 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000118 SDValue Val = Parts[0];
119
120 if (NumParts > 1) {
121 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000122 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000123 unsigned PartBits = PartVT.getSizeInBits();
124 unsigned ValueBits = ValueVT.getSizeInBits();
125
126 // Assemble the power of 2 part.
127 unsigned RoundParts = NumParts & (NumParts - 1) ?
128 1 << Log2_32(NumParts) : NumParts;
129 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000130 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000131 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000132 SDValue Lo, Hi;
133
Owen Anderson117c9e82009-08-12 00:36:31 +0000134 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000135
Dan Gohman575fad32008-09-03 16:12:24 +0000136 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000137 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000138 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000139 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000140 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000141 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000142 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
143 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000144 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000145
Dan Gohman575fad32008-09-03 16:12:24 +0000146 if (TLI.isBigEndian())
147 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000148
Chris Lattner05bcb482010-08-24 23:20:40 +0000149 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000150
151 if (RoundParts < NumParts) {
152 // Assemble the trailing non-power-of-2 part.
153 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000154 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000155 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000156 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000157
158 // Combine the round and odd parts.
159 Lo = Val;
160 if (TLI.isBigEndian())
161 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000162 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000163 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
164 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000165 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000166 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000167 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
168 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000169 }
Eli Friedman9030c352009-05-20 06:02:09 +0000170 } else if (PartVT.isFloatingPoint()) {
171 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000172 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000173 "Unexpected split");
174 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000175 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
176 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000177 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000178 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000179 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000180 } else {
181 // FP split into integer parts (soft fp)
182 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
183 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000184 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000185 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000186 }
187 }
188
189 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000190 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000191
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000192 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000193 return Val;
194
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 if (PartEVT.isInteger() && ValueVT.isInteger()) {
196 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000197 // For a truncate, see if we have any information to
198 // indicate whether the truncated bits will always be
199 // zero or sign-extension.
200 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000201 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000202 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000204 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000205 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000206 }
207
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000208 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000209 // FP_ROUND's are always exact here.
210 if (ValueVT.bitsLT(Val.getValueType()))
211 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000212 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000213
Chris Lattner05bcb482010-08-24 23:20:40 +0000214 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000215 }
216
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000217 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000218 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000219
Torok Edwinfbcc6632009-07-14 16:55:14 +0000220 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000221}
222
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000223static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
224 const Twine &ErrMsg) {
225 const Instruction *I = dyn_cast_or_null<Instruction>(V);
226 if (!V)
227 return Ctx.emitError(ErrMsg);
228
229 const char *AsmError = ", possible invalid constraint for vector type";
230 if (const CallInst *CI = dyn_cast<CallInst>(I))
231 if (isa<InlineAsm>(CI->getCalledValue()))
232 return Ctx.emitError(I, ErrMsg + AsmError);
233
234 return Ctx.emitError(I, ErrMsg);
235}
236
Bill Wendling81406f62012-09-26 04:04:19 +0000237/// getCopyFromPartsVector - Create a value that contains the specified legal
238/// parts combined into the value they represent. If the parts combine to a
239/// type larger then ValueVT then AssertOp can be used to specify whether the
240/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
241/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000242static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000243 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000244 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000245 assert(ValueVT.isVector() && "Not a vector value");
246 assert(NumParts > 0 && "No parts to assemble!");
247 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
248 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000249
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 // Handle a multi-element vector.
251 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000252 EVT IntermediateVT;
253 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000254 unsigned NumIntermediates;
255 unsigned NumRegs =
256 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
257 NumIntermediates, RegisterVT);
258 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
259 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000260 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000261 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000262 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000263
Chris Lattner05bcb482010-08-24 23:20:40 +0000264 // Assemble the parts into intermediate operands.
265 SmallVector<SDValue, 8> Ops(NumIntermediates);
266 if (NumIntermediates == NumParts) {
267 // If the register was not expanded, truncate or copy the value,
268 // as appropriate.
269 for (unsigned i = 0; i != NumParts; ++i)
270 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000271 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000272 } else if (NumParts > 0) {
273 // If the intermediate type was expanded, build the intermediate
274 // operands from the parts.
275 assert(NumParts % NumIntermediates == 0 &&
276 "Must expand into a divisible number of parts!");
277 unsigned Factor = NumParts / NumIntermediates;
278 for (unsigned i = 0; i != NumIntermediates; ++i)
279 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000280 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000281 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000282
Chris Lattner05bcb482010-08-24 23:20:40 +0000283 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
284 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000285 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
286 : ISD::BUILD_VECTOR,
287 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000288 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000289
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000291 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000292
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000293 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000294 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000295
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000296 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000297 // If the element type of the source/dest vectors are the same, but the
298 // parts vector has more elements than the value vector, then we have a
299 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
300 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000301 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
302 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000303 "Cannot narrow, it would be a lossy transformation");
304 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000305 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000306 }
307
Chris Lattner75ff0532010-08-25 22:49:25 +0000308 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000309 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000310 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
311
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000312 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000313 "Cannot handle this kind of promotion");
314 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000315 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000316 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
317 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000318
Chris Lattner75ff0532010-08-25 22:49:25 +0000319 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000320
Eric Christopher690030c2011-06-01 19:55:10 +0000321 // Trivial bitcast if the types are the same size and the destination
322 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000323 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000324 TLI.isTypeLegal(ValueVT))
325 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000326
Nadav Rotem083837e2011-06-12 14:49:38 +0000327 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000328 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000329 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
330 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000331 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000332 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000333
334 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000335 ValueVT.getVectorElementType() != PartEVT) {
336 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000337 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
338 DL, ValueVT.getScalarType(), Val);
339 }
340
Chris Lattner05bcb482010-08-24 23:20:40 +0000341 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
342}
343
Andrew Trickef9de2a2013-05-25 02:42:55 +0000344static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000345 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000346 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000347
Dan Gohman575fad32008-09-03 16:12:24 +0000348/// getCopyToParts - Create a series of nodes that contain the specified value
349/// split into legal parts. If the parts contain more bits than Val, then, for
350/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000351static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000352 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000353 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000354 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000355 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 // Handle the vector case separately.
358 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000359 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000360
Chris Lattner96a77eb2010-08-24 23:10:06 +0000361 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000362 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000363 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000364 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
365
Chris Lattner96a77eb2010-08-24 23:10:06 +0000366 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000367 return;
368
Chris Lattner96a77eb2010-08-24 23:10:06 +0000369 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000370 EVT PartEVT = PartVT;
371 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000372 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000373 Parts[0] = Val;
374 return;
375 }
376
Chris Lattner96a77eb2010-08-24 23:10:06 +0000377 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
378 // If the parts cover more bits than the value has, promote the value.
379 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
380 assert(NumParts == 1 && "Do not know what to promote to!");
381 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
382 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000383 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
384 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000385 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000386 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
387 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000388 if (PartVT == MVT::x86mmx)
389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000390 }
391 } else if (PartBits == ValueVT.getSizeInBits()) {
392 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000393 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000394 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000395 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
396 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000397 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
398 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000399 "Unknown mismatch!");
400 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
401 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000402 if (PartVT == MVT::x86mmx)
403 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000404 }
405
406 // The value may have changed - recompute ValueVT.
407 ValueVT = Val.getValueType();
408 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
409 "Failed to tile the value with PartVT!");
410
411 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000412 if (PartEVT != ValueVT)
413 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
414 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000415
Chris Lattner96a77eb2010-08-24 23:10:06 +0000416 Parts[0] = Val;
417 return;
418 }
419
420 // Expand the value into multiple parts.
421 if (NumParts & (NumParts - 1)) {
422 // The number of parts is not a power of 2. Split off and copy the tail.
423 assert(PartVT.isInteger() && ValueVT.isInteger() &&
424 "Do not know what to expand to!");
425 unsigned RoundParts = 1 << Log2_32(NumParts);
426 unsigned RoundBits = RoundParts * PartBits;
427 unsigned OddParts = NumParts - RoundParts;
428 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
429 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000430 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000431
432 if (TLI.isBigEndian())
433 // The odd parts were reversed by getCopyToParts - unreverse them.
434 std::reverse(Parts + RoundParts, Parts + NumParts);
435
436 NumParts = RoundParts;
437 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
438 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
439 }
440
441 // The number of parts is a power of 2. Repeatedly bisect the value using
442 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000443 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000444 EVT::getIntegerVT(*DAG.getContext(),
445 ValueVT.getSizeInBits()),
446 Val);
447
448 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
449 for (unsigned i = 0; i < NumParts; i += StepSize) {
450 unsigned ThisBits = StepSize * PartBits / 2;
451 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
452 SDValue &Part0 = Parts[i];
453 SDValue &Part1 = Parts[i+StepSize/2];
454
455 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
456 ThisVT, Part0, DAG.getIntPtrConstant(1));
457 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
458 ThisVT, Part0, DAG.getIntPtrConstant(0));
459
460 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000461 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
462 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000463 }
464 }
465 }
466
467 if (TLI.isBigEndian())
468 std::reverse(Parts, Parts + OrigNumParts);
469}
470
471
472/// getCopyToPartsVector - Create a series of nodes that contain the specified
473/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000474static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000475 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000476 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 EVT ValueVT = Val.getValueType();
478 assert(ValueVT.isVector() && "Not a vector");
479 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000480
Chris Lattner96a77eb2010-08-24 23:10:06 +0000481 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000482 EVT PartEVT = PartVT;
483 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000484 // Nothing to do.
485 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
486 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000487 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000488 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000489 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
490 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000491 EVT ElementVT = PartVT.getVectorElementType();
492 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
493 // undef elements.
494 SmallVector<SDValue, 16> Ops;
495 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
496 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000497 ElementVT, Val, DAG.getConstant(i,
498 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000499
Chris Lattner75ff0532010-08-25 22:49:25 +0000500 for (unsigned i = ValueVT.getVectorNumElements(),
501 e = PartVT.getVectorNumElements(); i != e; ++i)
502 Ops.push_back(DAG.getUNDEF(ElementVT));
503
Craig Topper48d114b2014-04-26 18:35:24 +0000504 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000505
506 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000507
Chris Lattner75ff0532010-08-25 22:49:25 +0000508 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
509 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000510 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000511 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000512 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000513 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000514
515 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000516 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000517 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
518 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000519 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000520 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000521 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000522 "Only trivial vector-to-scalar conversions should get here!");
523 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000524 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000525
526 bool Smaller = ValueVT.bitsLE(PartVT);
527 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
528 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Chris Lattner96a77eb2010-08-24 23:10:06 +0000531 Parts[0] = Val;
532 return;
533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000534
Dan Gohman575fad32008-09-03 16:12:24 +0000535 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000536 EVT IntermediateVT;
537 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000539 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000540 IntermediateVT,
541 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000542 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
545 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000546 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000547
Dan Gohman575fad32008-09-03 16:12:24 +0000548 // Split the vector into intermediate operands.
549 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000550 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000551 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000553 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000554 DAG.getConstant(i * (NumElements / NumIntermediates),
555 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000556 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000557 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000558 IntermediateVT, Val,
559 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000560 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000561
Dan Gohman575fad32008-09-03 16:12:24 +0000562 // Split the intermediate operands into legal parts.
563 if (NumParts == NumIntermediates) {
564 // If the register was not expanded, promote or copy the value,
565 // as appropriate.
566 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000568 } else if (NumParts > 0) {
569 // If the intermediate type was expanded, split each the value into
570 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000571 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000572 assert(NumParts % NumIntermediates == 0 &&
573 "Must expand into a divisible number of parts!");
574 unsigned Factor = NumParts / NumIntermediates;
575 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000576 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000577 }
578}
579
Dan Gohman4db93c92010-05-29 17:53:24 +0000580namespace {
581 /// RegsForValue - This struct represents the registers (physical or virtual)
582 /// that a particular set of values is assigned, and the type information
583 /// about the value. The most common situation is to represent one value at a
584 /// time, but struct or array values are handled element-wise as multiple
585 /// values. The splitting of aggregates is performed recursively, so that we
586 /// never have aggregate-typed registers. The values at this point do not
587 /// necessarily have legal types, so each value may require one or more
588 /// registers of some legal type.
589 ///
590 struct RegsForValue {
591 /// ValueVTs - The value types of the values, which may not be legal, and
592 /// may need be promoted or synthesized from one or more registers.
593 ///
594 SmallVector<EVT, 4> ValueVTs;
595
596 /// RegVTs - The value types of the registers. This is the same size as
597 /// ValueVTs and it records, for each value, what the type of the assigned
598 /// register or registers are. (Individual values are never synthesized
599 /// from more than one type of register.)
600 ///
601 /// With virtual registers, the contents of RegVTs is redundant with TLI's
602 /// getRegisterType member function, however when with physical registers
603 /// it is necessary to have a separate record of the types.
604 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000605 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000606
607 /// Regs - This list holds the registers assigned to the values.
608 /// Each legal or promoted value requires one register, and each
609 /// expanded value requires multiple registers.
610 ///
611 SmallVector<unsigned, 4> Regs;
612
613 RegsForValue() {}
614
615 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000616 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000617 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
618
Dan Gohman4db93c92010-05-29 17:53:24 +0000619 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000620 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000621 ComputeValueVTs(tli, Ty, ValueVTs);
622
623 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 EVT ValueVT = ValueVTs[Value];
625 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000626 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000627 for (unsigned i = 0; i != NumRegs; ++i)
628 Regs.push_back(Reg + i);
629 RegVTs.push_back(RegisterVT);
630 Reg += NumRegs;
631 }
632 }
633
Dan Gohman4db93c92010-05-29 17:53:24 +0000634 /// append - Add the specified values to this one.
635 void append(const RegsForValue &RHS) {
636 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
637 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
638 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
639 }
640
641 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
642 /// this value and returns the result as a ValueVTs value. This uses
643 /// Chain/Flag as the input and updates them for the output Chain/Flag.
644 /// If the Flag pointer is NULL, no flag is used.
645 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000646 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000647 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000648 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000649
650 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
651 /// specified value into the registers specified by this object. This uses
652 /// Chain/Flag as the input and updates them for the output Chain/Flag.
653 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000654 void
655 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
656 SDValue *Flag, const Value *V,
657 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000658
659 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
660 /// operand list. This adds the code marker, matching input operand index
661 /// (if applicable), and includes the number of values added into it.
662 void AddInlineAsmOperands(unsigned Kind,
663 bool HasMatching, unsigned MatchingIdx,
664 SelectionDAG &DAG,
665 std::vector<SDValue> &Ops) const;
666 };
667}
668
669/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
670/// this value and returns the result as a ValueVT value. This uses
671/// Chain/Flag as the input and updates them for the output Chain/Flag.
672/// If the Flag pointer is NULL, no flag is used.
673SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
674 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000675 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000676 SDValue &Chain, SDValue *Flag,
677 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000678 // A Value with type {} or [0 x %t] needs no registers.
679 if (ValueVTs.empty())
680 return SDValue();
681
Dan Gohman4db93c92010-05-29 17:53:24 +0000682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
683
684 // Assemble the legal parts into the final values.
685 SmallVector<SDValue, 4> Values(ValueVTs.size());
686 SmallVector<SDValue, 8> Parts;
687 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
688 // Copy the legal parts from the registers.
689 EVT ValueVT = ValueVTs[Value];
690 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000691 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000692
693 Parts.resize(NumRegs);
694 for (unsigned i = 0; i != NumRegs; ++i) {
695 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000696 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000697 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
698 } else {
699 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
700 *Flag = P.getValue(2);
701 }
702
703 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000704 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000705
706 // If the source register was virtual and if we know something about it,
707 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000708 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000709 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000710 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000711
712 const FunctionLoweringInfo::LiveOutInfo *LOI =
713 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
714 if (!LOI)
715 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000716
Chris Lattnercb404362010-12-13 01:11:17 +0000717 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000718 unsigned NumSignBits = LOI->NumSignBits;
719 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000720
Quentin Colombetb51a6862013-06-18 20:14:39 +0000721 if (NumZeroBits == RegSize) {
722 // The current value is a zero.
723 // Explicitly express that as it would be easier for
724 // optimizations to kick in.
725 Parts[i] = DAG.getConstant(0, RegisterVT);
726 continue;
727 }
728
Chris Lattnercb404362010-12-13 01:11:17 +0000729 // FIXME: We capture more information than the dag can represent. For
730 // now, just use the tightest assertzext/assertsext possible.
731 bool isSExt = true;
732 EVT FromVT(MVT::Other);
733 if (NumSignBits == RegSize)
734 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
735 else if (NumZeroBits >= RegSize-1)
736 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
737 else if (NumSignBits > RegSize-8)
738 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
739 else if (NumZeroBits >= RegSize-8)
740 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
741 else if (NumSignBits > RegSize-16)
742 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
743 else if (NumZeroBits >= RegSize-16)
744 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
745 else if (NumSignBits > RegSize-32)
746 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
747 else if (NumZeroBits >= RegSize-32)
748 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
749 else
750 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000751
Chris Lattnercb404362010-12-13 01:11:17 +0000752 // Add an assertion node.
753 assert(FromVT != MVT::Other);
754 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
755 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000756 }
757
758 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000759 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 Part += NumRegs;
761 Parts.clear();
762 }
763
Craig Topper48d114b2014-04-26 18:35:24 +0000764 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000765}
766
767/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
768/// specified value into the registers specified by this object. This uses
769/// Chain/Flag as the input and updates them for the output Chain/Flag.
770/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000771void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000772 SDValue &Chain, SDValue *Flag, const Value *V,
773 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000774 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000775 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000776
777 // Get the list of the values's legal parts.
778 unsigned NumRegs = Regs.size();
779 SmallVector<SDValue, 8> Parts(NumRegs);
780 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
781 EVT ValueVT = ValueVTs[Value];
782 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000783 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000784
785 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
786 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000787
Chris Lattner05bcb482010-08-24 23:20:40 +0000788 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000789 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000790 Part += NumParts;
791 }
792
793 // Copy the parts into the registers.
794 SmallVector<SDValue, 8> Chains(NumRegs);
795 for (unsigned i = 0; i != NumRegs; ++i) {
796 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000797 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000798 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
799 } else {
800 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
801 *Flag = Part.getValue(1);
802 }
803
804 Chains[i] = Part.getValue(0);
805 }
806
807 if (NumRegs == 1 || Flag)
808 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
809 // flagged to it. That is the CopyToReg nodes and the user are considered
810 // a single scheduling unit. If we create a TokenFactor and return it as
811 // chain, then the TokenFactor is both a predecessor (operand) of the
812 // user as well as a successor (the TF operands are flagged to the user).
813 // c1, f1 = CopyToReg
814 // c2, f2 = CopyToReg
815 // c3 = TokenFactor c1, c2
816 // ...
817 // = op c3, ..., f2
818 Chain = Chains[NumRegs-1];
819 else
Craig Topper48d114b2014-04-26 18:35:24 +0000820 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000821}
822
823/// AddInlineAsmOperands - Add this value to the specified inlineasm node
824/// operand list. This adds the code marker and includes the number of
825/// values added into it.
826void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
827 unsigned MatchingIdx,
828 SelectionDAG &DAG,
829 std::vector<SDValue> &Ops) const {
830 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
831
832 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
833 if (HasMatching)
834 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000835 else if (!Regs.empty() &&
836 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
837 // Put the register class of the virtual registers in the flag word. That
838 // way, later passes can recompute register class constraints for inline
839 // assembly as well as normal instructions.
840 // Don't do this for tied operands that can use the regclass information
841 // from the def.
842 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
843 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
844 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
845 }
846
Dan Gohman4db93c92010-05-29 17:53:24 +0000847 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
848 Ops.push_back(Res);
849
Reid Kleckneree088972013-12-10 18:27:32 +0000850 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000851 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
852 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000853 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000854 for (unsigned i = 0; i != NumRegs; ++i) {
855 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000856 unsigned TheReg = Regs[Reg++];
857 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
858
Reid Kleckneree088972013-12-10 18:27:32 +0000859 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000860 // If we clobbered the stack pointer, MFI should know about it.
861 assert(DAG.getMachineFunction().getFrameInfo()->
862 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000863 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000864 }
865 }
866}
Dan Gohman575fad32008-09-03 16:12:24 +0000867
Owen Andersonbb15fec2011-12-08 22:15:21 +0000868void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
869 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000870 AA = &aa;
871 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000872 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000873 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000874 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000875 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000876}
877
Dan Gohmanf5cca352010-04-14 18:24:06 +0000878/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000879/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000880/// for a new block. This doesn't clear out information about
881/// additional blocks that are needed to complete switch lowering
882/// or PHI node updating; that information is cleared out as it is
883/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000884void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000885 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000886 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000887 PendingLoads.clear();
888 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000889 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000890 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000891 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000892 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000893}
894
Devang Patel799288382011-05-23 17:44:13 +0000895/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000896/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000897/// information that is dangling in a basic block can be properly
898/// resolved in a different basic block. This allows the
899/// SelectionDAG to resolve dangling debug information attached
900/// to PHI nodes.
901void SelectionDAGBuilder::clearDanglingDebugInfo() {
902 DanglingDebugInfoMap.clear();
903}
904
Dan Gohman575fad32008-09-03 16:12:24 +0000905/// getRoot - Return the current virtual root of the Selection DAG,
906/// flushing any PendingLoad items. This must be done before emitting
907/// a store or any other node that may need to be ordered after any
908/// prior load instructions.
909///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000910SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000911 if (PendingLoads.empty())
912 return DAG.getRoot();
913
914 if (PendingLoads.size() == 1) {
915 SDValue Root = PendingLoads[0];
916 DAG.setRoot(Root);
917 PendingLoads.clear();
918 return Root;
919 }
920
921 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000922 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000923 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000924 PendingLoads.clear();
925 DAG.setRoot(Root);
926 return Root;
927}
928
929/// getControlRoot - Similar to getRoot, but instead of flushing all the
930/// PendingLoad items, flush all the PendingExports items. It is necessary
931/// to do this before emitting a terminator instruction.
932///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000933SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000934 SDValue Root = DAG.getRoot();
935
936 if (PendingExports.empty())
937 return Root;
938
939 // Turn all of the CopyToReg chains into one factored node.
940 if (Root.getOpcode() != ISD::EntryToken) {
941 unsigned i = 0, e = PendingExports.size();
942 for (; i != e; ++i) {
943 assert(PendingExports[i].getNode()->getNumOperands() > 1);
944 if (PendingExports[i].getNode()->getOperand(0) == Root)
945 break; // Don't add the root if we already indirectly depend on it.
946 }
947
948 if (i == e)
949 PendingExports.push_back(Root);
950 }
951
Andrew Trickef9de2a2013-05-25 02:42:55 +0000952 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000953 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000954 PendingExports.clear();
955 DAG.setRoot(Root);
956 return Root;
957}
958
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000959void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000960 // Set up outgoing PHI node register values before emitting the terminator.
961 if (isa<TerminatorInst>(&I))
962 HandlePHINodesInSuccessorBlocks(I.getParent());
963
Andrew Tricke2431c62013-05-25 03:08:10 +0000964 ++SDNodeOrder;
965
Andrew Trick175143b2013-05-25 02:20:36 +0000966 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000967
Dan Gohman575fad32008-09-03 16:12:24 +0000968 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000969
Dan Gohman950fe782010-04-20 15:03:56 +0000970 if (!isa<TerminatorInst>(&I) && !HasTailCall)
971 CopyToExportRegsIfNeeded(&I);
972
Craig Topperc0196b12014-04-14 00:51:57 +0000973 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000974}
975
Dan Gohmanf41ad472010-04-20 15:00:41 +0000976void SelectionDAGBuilder::visitPHI(const PHINode &) {
977 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
978}
979
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000980void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000981 // Note: this doesn't use InstVisitor, because it has to work with
982 // ConstantExpr's in addition to instructions.
983 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000984 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000985 // Build the switch statement using the Instruction.def file.
986#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000987 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000988#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000989 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000990}
Dan Gohman575fad32008-09-03 16:12:24 +0000991
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000992// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
993// generate the debug data structures now that we've seen its definition.
994void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
995 SDValue Val) {
996 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000997 if (DDI.getDI()) {
998 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000999 DebugLoc dl = DDI.getdl();
1000 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00001001 MDLocalVariable *Variable = DI->getVariable();
1002 MDExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00001003 assert(Variable->isValidLocationForIntrinsic(dl) &&
1004 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +00001005 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +00001006 // A dbg.value for an alloca is always indirect.
1007 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001008 SDDbgValue *SDV;
1009 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00001010 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001011 Val)) {
1012 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1013 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001014 DAG.AddDbgValue(SDV, Val.getNode(), false);
1015 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001016 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001017 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001018 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1019 }
1020}
1021
Igor Laevsky85f7f722015-03-10 16:26:48 +00001022/// getCopyFromRegs - If there was virtual register allocated for the value V
1023/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1024SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1025 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1026 SDValue res;
1027
1028 if (It != FuncInfo.ValueMap.end()) {
1029 unsigned InReg = It->second;
1030 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
1031 Ty);
1032 SDValue Chain = DAG.getEntryNode();
1033 res = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1034 resolveDanglingDebugInfo(V, res);
1035 }
1036
1037 return res;
1038}
1039
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001040/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001041SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001042 // If we already have an SDValue for this value, use it. It's important
1043 // to do this first, so that we don't create a CopyFromReg if we already
1044 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001045 SDValue &N = NodeMap[V];
1046 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001047
Dan Gohmand4322232010-07-01 01:59:43 +00001048 // If there's a virtual register allocated and initialized for this
1049 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001050 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
1051 if (copyFromReg.getNode()) {
1052 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +00001053 }
1054
1055 // Otherwise create a new SDValue and remember it.
1056 SDValue Val = getValueImpl(V);
1057 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001058 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001059 return Val;
1060}
1061
1062/// getNonRegisterValue - Return an SDValue for the given Value, but
1063/// don't look in FuncInfo.ValueMap for a virtual register.
1064SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1065 // If we already have an SDValue for this value, use it.
1066 SDValue &N = NodeMap[V];
1067 if (N.getNode()) return N;
1068
1069 // Otherwise create a new SDValue and remember it.
1070 SDValue Val = getValueImpl(V);
1071 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001072 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001073 return Val;
1074}
1075
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001076/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001077/// Create an SDValue for the given value.
1078SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001079 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001082 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001083
Dan Gohman8422e572010-04-17 15:32:28 +00001084 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001085 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001086
Dan Gohman8422e572010-04-17 15:32:28 +00001087 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001088 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001089
Matt Arsenault19231e62013-11-16 20:24:41 +00001090 if (isa<ConstantPointerNull>(C)) {
1091 unsigned AS = V->getType()->getPointerAddressSpace();
Eric Christopher58a24612014-10-08 09:50:54 +00001092 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001093 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001094
Dan Gohman8422e572010-04-17 15:32:28 +00001095 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001096 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001097
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001098 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001099 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001100
Dan Gohman8422e572010-04-17 15:32:28 +00001101 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001102 visit(CE->getOpcode(), *CE);
1103 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001104 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001105 return N1;
1106 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001107
Dan Gohman575fad32008-09-03 16:12:24 +00001108 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1109 SmallVector<SDValue, 4> Constants;
1110 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1111 OI != OE; ++OI) {
1112 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001113 // If the operand is an empty aggregate, there are no values.
1114 if (!Val) continue;
1115 // Add each leaf value from the operand to the Constants list
1116 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001117 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1118 Constants.push_back(SDValue(Val, i));
1119 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001120
Craig Topper64941d92014-04-27 19:20:57 +00001121 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001122 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001123
Chris Lattner00245f42012-01-24 13:41:11 +00001124 if (const ConstantDataSequential *CDS =
1125 dyn_cast<ConstantDataSequential>(C)) {
1126 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001127 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001128 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1129 // Add each leaf value from the operand to the Constants list
1130 // to form a flattened list of all the values.
1131 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1132 Ops.push_back(SDValue(Val, i));
1133 }
1134
1135 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001136 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001137 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001138 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001139 }
Dan Gohman575fad32008-09-03 16:12:24 +00001140
Duncan Sands19d0b472010-02-16 11:11:14 +00001141 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001142 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1143 "Unknown struct or array constant!");
1144
Owen Anderson53aa7a92009-08-10 22:56:29 +00001145 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001146 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001147 unsigned NumElts = ValueVTs.size();
1148 if (NumElts == 0)
1149 return SDValue(); // empty struct
1150 SmallVector<SDValue, 4> Constants(NumElts);
1151 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001152 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001153 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001154 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001155 else if (EltVT.isFloatingPoint())
1156 Constants[i] = DAG.getConstantFP(0, EltVT);
1157 else
1158 Constants[i] = DAG.getConstant(0, EltVT);
1159 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001160
Craig Topper64941d92014-04-27 19:20:57 +00001161 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001162 }
1163
Dan Gohman8422e572010-04-17 15:32:28 +00001164 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001165 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001166
Chris Lattner229907c2011-07-18 04:54:35 +00001167 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001168 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001169
Dan Gohman575fad32008-09-03 16:12:24 +00001170 // Now that we know the number and type of the elements, get that number of
1171 // elements into the Ops array based on what kind of constant it is.
1172 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001173 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001174 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001175 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001176 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001177 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001178 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001179
1180 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001181 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001182 Op = DAG.getConstantFP(0, EltVT);
1183 else
1184 Op = DAG.getConstant(0, EltVT);
1185 Ops.assign(NumElements, Op);
1186 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001187
Dan Gohman575fad32008-09-03 16:12:24 +00001188 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001189 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001190 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001191
Dan Gohman575fad32008-09-03 16:12:24 +00001192 // If this is a static alloca, generate it as the frameindex instead of
1193 // computation.
1194 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1195 DenseMap<const AllocaInst*, int>::iterator SI =
1196 FuncInfo.StaticAllocaMap.find(AI);
1197 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001198 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001199 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001200
Dan Gohmand4322232010-07-01 01:59:43 +00001201 // If this is an instruction which fast-isel has deferred, select it now.
1202 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001203 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001204 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001205 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001206 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001207 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001208
Dan Gohmand4322232010-07-01 01:59:43 +00001209 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001210}
1211
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001212void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001213 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001214 SDValue Chain = getControlRoot();
1215 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001216 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001217
Dan Gohmand16aa542010-05-29 17:03:36 +00001218 if (!FuncInfo.CanLowerReturn) {
1219 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001220 const Function *F = I.getParent()->getParent();
1221
1222 // Emit a store of the return value through the virtual register.
1223 // Leave Outs empty so that LowerReturn won't try to load return
1224 // registers the usual way.
1225 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001226 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001227 PtrValueVTs);
1228
1229 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1230 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001231
Owen Anderson53aa7a92009-08-10 22:56:29 +00001232 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001233 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001234 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001235 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001236
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001237 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001238 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001239 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001240 RetPtr.getValueType(), RetPtr,
1241 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001242 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001243 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001244 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001245 // FIXME: better loc info would be nice.
1246 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001247 }
1248
Andrew Trickef9de2a2013-05-25 02:42:55 +00001249 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001250 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001251 } else if (I.getNumOperands() != 0) {
1252 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001253 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001254 unsigned NumValues = ValueVTs.size();
1255 if (NumValues) {
1256 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001257
1258 const Function *F = I.getParent()->getParent();
1259
1260 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1261 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1262 Attribute::SExt))
1263 ExtendKind = ISD::SIGN_EXTEND;
1264 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1265 Attribute::ZExt))
1266 ExtendKind = ISD::ZERO_EXTEND;
1267
1268 LLVMContext &Context = F->getContext();
1269 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1270 Attribute::InReg);
1271
1272 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001273 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001274
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001275 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001276 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001277
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001278 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1279 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001280 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001281 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001282 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001283 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001284
1285 // 'inreg' on function refers to return value
1286 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001287 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001288 Flags.setInReg();
1289
1290 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001291 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001292 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001293 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001294 Flags.setZExt();
1295
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001296 for (unsigned i = 0; i < NumParts; ++i) {
1297 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001298 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001299 OutVals.push_back(Parts[i]);
1300 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001301 }
Dan Gohman575fad32008-09-03 16:12:24 +00001302 }
1303 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001304
1305 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001306 CallingConv::ID CallConv =
1307 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001308 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001309 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001310
1311 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001312 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001313 "LowerReturn didn't return a valid chain!");
1314
1315 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001316 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001317}
1318
Dan Gohman9478c3f2009-04-23 23:13:24 +00001319/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1320/// created for it, emit nodes to copy the value into the virtual
1321/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001322void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001323 // Skip empty types
1324 if (V->getType()->isEmptyTy())
1325 return;
1326
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001327 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1328 if (VMI != FuncInfo.ValueMap.end()) {
1329 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1330 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001331 }
1332}
1333
Dan Gohman575fad32008-09-03 16:12:24 +00001334/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1335/// the current basic block, add it to ValueMap now so that we'll get a
1336/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001337void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001338 // No need to export constants.
1339 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001340
Dan Gohman575fad32008-09-03 16:12:24 +00001341 // Already exported?
1342 if (FuncInfo.isExportedInst(V)) return;
1343
1344 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1345 CopyValueToVirtualRegister(V, Reg);
1346}
1347
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001348bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001349 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001350 // The operands of the setcc have to be in this block. We don't know
1351 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001352 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001353 // Can export from current BB.
1354 if (VI->getParent() == FromBB)
1355 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001356
Dan Gohman575fad32008-09-03 16:12:24 +00001357 // Is already exported, noop.
1358 return FuncInfo.isExportedInst(V);
1359 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001360
Dan Gohman575fad32008-09-03 16:12:24 +00001361 // If this is an argument, we can export it if the BB is the entry block or
1362 // if it is already exported.
1363 if (isa<Argument>(V)) {
1364 if (FromBB == &FromBB->getParent()->getEntryBlock())
1365 return true;
1366
1367 // Otherwise, can only export this if it is already exported.
1368 return FuncInfo.isExportedInst(V);
1369 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001370
Dan Gohman575fad32008-09-03 16:12:24 +00001371 // Otherwise, constants can always be exported.
1372 return true;
1373}
1374
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001375/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001376uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1377 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001378 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1379 if (!BPI)
1380 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001381 const BasicBlock *SrcBB = Src->getBasicBlock();
1382 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001383 return BPI->getEdgeWeight(SrcBB, DstBB);
1384}
1385
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001386void SelectionDAGBuilder::
1387addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1388 uint32_t Weight /* = 0 */) {
1389 if (!Weight)
1390 Weight = getEdgeWeight(Src, Dst);
1391 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001392}
1393
1394
Dan Gohman575fad32008-09-03 16:12:24 +00001395static bool InBlock(const Value *V, const BasicBlock *BB) {
1396 if (const Instruction *I = dyn_cast<Instruction>(V))
1397 return I->getParent() == BB;
1398 return true;
1399}
1400
Dan Gohmand01ddb52008-10-17 21:16:08 +00001401/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1402/// This function emits a branch and is used at the leaves of an OR or an
1403/// AND operator tree.
1404///
1405void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001406SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001407 MachineBasicBlock *TBB,
1408 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001409 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001410 MachineBasicBlock *SwitchBB,
1411 uint32_t TWeight,
1412 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001413 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001414
Dan Gohmand01ddb52008-10-17 21:16:08 +00001415 // If the leaf of the tree is a comparison, merge the condition into
1416 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001417 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001418 // The operands of the cmp have to be in this block. We don't know
1419 // how to export them from some other block. If this is the first block
1420 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001421 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001422 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1423 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001424 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001425 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001426 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001427 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001428 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001429 if (TM.Options.NoNaNsFPMath)
1430 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001431 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001432 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001433 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001434 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001435
Craig Topperc0196b12014-04-14 00:51:57 +00001436 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1437 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001438 SwitchCases.push_back(CB);
1439 return;
1440 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001441 }
1442
1443 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001444 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001445 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001446 SwitchCases.push_back(CB);
1447}
1448
Manman Ren4ece7452014-01-31 00:42:44 +00001449/// Scale down both weights to fit into uint32_t.
1450static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1451 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1452 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1453 NewTrue = NewTrue / Scale;
1454 NewFalse = NewFalse / Scale;
1455}
1456
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001457/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001458void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001459 MachineBasicBlock *TBB,
1460 MachineBasicBlock *FBB,
1461 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001462 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001463 unsigned Opc, uint32_t TWeight,
1464 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001465 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001466 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001467 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001468 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1469 BOp->getParent() != CurBB->getBasicBlock() ||
1470 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1471 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001472 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1473 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001474 return;
1475 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001476
Dan Gohman575fad32008-09-03 16:12:24 +00001477 // Create TmpBB after CurBB.
1478 MachineFunction::iterator BBI = CurBB;
1479 MachineFunction &MF = DAG.getMachineFunction();
1480 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1481 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001482
Dan Gohman575fad32008-09-03 16:12:24 +00001483 if (Opc == Instruction::Or) {
1484 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001485 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001486 // jmp_if_X TBB
1487 // jmp TmpBB
1488 // TmpBB:
1489 // jmp_if_Y TBB
1490 // jmp FBB
1491 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001492
Manman Ren4ece7452014-01-31 00:42:44 +00001493 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1494 // The requirement is that
1495 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1496 // = TrueProb for orignal BB.
1497 // Assuming the orignal weights are A and B, one choice is to set BB1's
1498 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1499 // assumes that
1500 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1501 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1502 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001503
Manman Ren4ece7452014-01-31 00:42:44 +00001504 uint64_t NewTrueWeight = TWeight;
1505 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1506 ScaleWeights(NewTrueWeight, NewFalseWeight);
1507 // Emit the LHS condition.
1508 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1509 NewTrueWeight, NewFalseWeight);
1510
1511 NewTrueWeight = TWeight;
1512 NewFalseWeight = 2 * (uint64_t)FWeight;
1513 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001514 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001515 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1516 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001517 } else {
1518 assert(Opc == Instruction::And && "Unknown merge op!");
1519 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001520 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001521 // jmp_if_X TmpBB
1522 // jmp FBB
1523 // TmpBB:
1524 // jmp_if_Y TBB
1525 // jmp FBB
1526 //
1527 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001528
Manman Ren4ece7452014-01-31 00:42:44 +00001529 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1530 // The requirement is that
1531 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1532 // = FalseProb for orignal BB.
1533 // Assuming the orignal weights are A and B, one choice is to set BB1's
1534 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1535 // assumes that
1536 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001537
Manman Ren4ece7452014-01-31 00:42:44 +00001538 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1539 uint64_t NewFalseWeight = FWeight;
1540 ScaleWeights(NewTrueWeight, NewFalseWeight);
1541 // Emit the LHS condition.
1542 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1543 NewTrueWeight, NewFalseWeight);
1544
1545 NewTrueWeight = 2 * (uint64_t)TWeight;
1546 NewFalseWeight = FWeight;
1547 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001548 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001549 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1550 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001551 }
1552}
1553
1554/// If the set of cases should be emitted as a series of branches, return true.
1555/// If we should emit this as a bunch of and/or'd together conditions, return
1556/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001557bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001558SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001559 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001560
Dan Gohman575fad32008-09-03 16:12:24 +00001561 // If this is two comparisons of the same values or'd or and'd together, they
1562 // will get folded into a single comparison, so don't emit two blocks.
1563 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1564 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1565 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1566 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1567 return false;
1568 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001569
Chris Lattner1eea3b02010-01-02 00:00:03 +00001570 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1571 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1572 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1573 Cases[0].CC == Cases[1].CC &&
1574 isa<Constant>(Cases[0].CmpRHS) &&
1575 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1576 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1577 return false;
1578 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1579 return false;
1580 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001581
Dan Gohman575fad32008-09-03 16:12:24 +00001582 return true;
1583}
1584
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001585void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001586 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001587
Dan Gohman575fad32008-09-03 16:12:24 +00001588 // Update machine-CFG edges.
1589 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1590
Dan Gohman575fad32008-09-03 16:12:24 +00001591 if (I.isUnconditional()) {
1592 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001593 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001594
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001595 // If this is not a fall-through branch or optimizations are switched off,
1596 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001597 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001598 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001599 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001600 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001601
Dan Gohman575fad32008-09-03 16:12:24 +00001602 return;
1603 }
1604
1605 // If this condition is one of the special cases we handle, do special stuff
1606 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001607 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001608 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1609
1610 // If this is a series of conditions that are or'd or and'd together, emit
1611 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001612 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001613 // For example, instead of something like:
1614 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001615 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001616 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001617 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001618 // or C, F
1619 // jnz foo
1620 // Emit:
1621 // cmp A, B
1622 // je foo
1623 // cmp D, E
1624 // jle foo
1625 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001626 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001627 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001628 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1629 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001630 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001631 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1632 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001633 // If the compares in later blocks need to use values not currently
1634 // exported from this block, export them now. This block should always
1635 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001636 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001637
Dan Gohman575fad32008-09-03 16:12:24 +00001638 // Allow some cases to be rejected.
1639 if (ShouldEmitAsBranches(SwitchCases)) {
1640 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1641 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1642 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1643 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001644
Dan Gohman575fad32008-09-03 16:12:24 +00001645 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001646 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001647 SwitchCases.erase(SwitchCases.begin());
1648 return;
1649 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001650
Dan Gohman575fad32008-09-03 16:12:24 +00001651 // Okay, we decided not to do this, remove any inserted MBB's and clear
1652 // SwitchCases.
1653 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001654 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001655
Dan Gohman575fad32008-09-03 16:12:24 +00001656 SwitchCases.clear();
1657 }
1658 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001659
Dan Gohman575fad32008-09-03 16:12:24 +00001660 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001661 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001662 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001663
Dan Gohman575fad32008-09-03 16:12:24 +00001664 // Use visitSwitchCase to actually insert the fast branch sequence for this
1665 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001666 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001667}
1668
1669/// visitSwitchCase - Emits the necessary code to represent a single node in
1670/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001671void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1672 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001673 SDValue Cond;
1674 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001675 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001676
1677 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001678 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001679 // Fold "(X == true)" to X and "(X == false)" to !X to
1680 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001681 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001682 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001683 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001684 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001685 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001686 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001687 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001688 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001689 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001690 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001691 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001692
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001693 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001694 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001695
1696 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001697 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001698
Bob Wilsone4077362013-09-09 19:14:35 +00001699 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001700 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001701 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001702 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001703 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001704 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001705 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001706 DAG.getConstant(High-Low, VT), ISD::SETULE);
1707 }
1708 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001709
Dan Gohman575fad32008-09-03 16:12:24 +00001710 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001711 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001712 // TrueBB and FalseBB are always different unless the incoming IR is
1713 // degenerate. This only happens when running llc on weird IR.
1714 if (CB.TrueBB != CB.FalseBB)
1715 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001716
Dan Gohman575fad32008-09-03 16:12:24 +00001717 // If the lhs block is the next block, invert the condition so that we can
1718 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001719 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001720 std::swap(CB.TrueBB, CB.FalseBB);
1721 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001722 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001723 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001724
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001725 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001726 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001727 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001728
Evan Cheng79687dd2010-09-23 06:51:55 +00001729 // Insert the false branch. Do this even if it's a fall through branch,
1730 // this makes it easier to do DAG optimizations which require inverting
1731 // the branch condition.
1732 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1733 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001734
1735 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001736}
1737
1738/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001739void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001740 // Emit the code for the jump table
1741 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001742 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001743 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001744 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001745 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001746 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001747 MVT::Other, Index.getValue(1),
1748 Table, Index);
1749 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001750}
1751
1752/// visitJumpTableHeader - This function emits necessary code to produce index
1753/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001754void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001755 JumpTableHeader &JTH,
1756 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001757 // Subtract the lowest switch case value from the value being switched on and
1758 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001759 // difference between smallest and largest cases.
1760 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001761 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001762 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001763 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001764
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001765 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001766 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001767 // can be used as an index into the jump table in a subsequent basic block.
1768 // This value may be smaller or larger than the target's pointer type, and
1769 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001770 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1771 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001772
Eric Christopher58a24612014-10-08 09:50:54 +00001773 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001774 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001775 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001776 JT.Reg = JumpTableReg;
1777
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001778 // Emit the range check for the jump table, and branch to the default block
1779 // for the switch statement if the value being switched on exceeds the largest
1780 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001781 SDValue CMP =
1782 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1783 Sub.getValueType()),
1784 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001785
Andrew Trickef9de2a2013-05-25 02:42:55 +00001786 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001787 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001788 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001789
Hans Wennborgb4db1422015-03-19 20:41:48 +00001790 // Avoid emitting unnecessary branches to the next block.
1791 if (JT.MBB != NextBlock(SwitchBB))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001792 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001793 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001794
Bill Wendlingc6b47342009-12-21 23:47:40 +00001795 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001796}
1797
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001798/// Codegen a new tail for a stack protector check ParentMBB which has had its
1799/// tail spliced into a stack protector check success bb.
1800///
1801/// For a high level explanation of how this fits into the stack protector
1802/// generation see the comment on the declaration of class
1803/// StackProtectorDescriptor.
1804void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1805 MachineBasicBlock *ParentBB) {
1806
1807 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001808 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1809 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001810
1811 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1812 int FI = MFI->getStackProtectorIndex();
1813
1814 const Value *IRGuard = SPD.getGuard();
1815 SDValue GuardPtr = getValue(IRGuard);
1816 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1817
1818 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001819 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001820
1821 SDValue Guard;
1822
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001823 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1824 // guard value from the virtual register holding the value. Otherwise, emit a
1825 // volatile load to retrieve the stack guard value.
1826 unsigned GuardReg = SPD.getGuardReg();
1827
Eric Christopher58a24612014-10-08 09:50:54 +00001828 if (GuardReg && TLI.useLoadStackGuardNode())
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001829 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1830 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001831 else
1832 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1833 GuardPtr, MachinePointerInfo(IRGuard, 0),
1834 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001835
1836 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1837 StackSlotPtr,
1838 MachinePointerInfo::getFixedStack(FI),
1839 true, false, false, Align);
1840
1841 // Perform the comparison via a subtract/getsetcc.
1842 EVT VT = Guard.getValueType();
1843 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1844
Eric Christopher58a24612014-10-08 09:50:54 +00001845 SDValue Cmp =
1846 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1847 Sub.getValueType()),
1848 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001849
1850 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1851 // branch to failure MBB.
1852 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1853 MVT::Other, StackSlot.getOperand(0),
1854 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1855 // Otherwise branch to success MBB.
1856 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1857 MVT::Other, BrCond,
1858 DAG.getBasicBlock(SPD.getSuccessMBB()));
1859
1860 DAG.setRoot(Br);
1861}
1862
1863/// Codegen the failure basic block for a stack protector check.
1864///
1865/// A failure stack protector machine basic block consists simply of a call to
1866/// __stack_chk_fail().
1867///
1868/// For a high level explanation of how this fits into the stack protector
1869/// generation see the comment on the declaration of class
1870/// StackProtectorDescriptor.
1871void
1872SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001873 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1874 SDValue Chain =
1875 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1876 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001877 DAG.setRoot(Chain);
1878}
1879
Dan Gohman575fad32008-09-03 16:12:24 +00001880/// visitBitTestHeader - This function emits necessary code to produce value
1881/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001882void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1883 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001884 // Subtract the minimum value
1885 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001886 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001887 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001888 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001889
1890 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001891 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1892 SDValue RangeCmp =
1893 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001894 Sub.getValueType()),
Eric Christopher58a24612014-10-08 09:50:54 +00001895 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001896
Evan Chengac730dd2011-01-06 01:02:44 +00001897 // Determine the type of the test operands.
1898 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001899 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001900 UsePtrType = true;
1901 else {
1902 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001903 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001904 // Switch table case range are encoded into series of masks.
1905 // Just use pointer type, it's guaranteed to fit.
1906 UsePtrType = true;
1907 break;
1908 }
1909 }
1910 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001911 VT = TLI.getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001912 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001913 }
Dan Gohman575fad32008-09-03 16:12:24 +00001914
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001915 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001916 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001917 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001918 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001919
Dan Gohman575fad32008-09-03 16:12:24 +00001920 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1921
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001922 addSuccessorWithWeight(SwitchBB, B.Default);
1923 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001924
Andrew Trickef9de2a2013-05-25 02:42:55 +00001925 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001926 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001927 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001928
Hans Wennborgb4db1422015-03-19 20:41:48 +00001929 // Avoid emitting unnecessary branches to the next block.
1930 if (MBB != NextBlock(SwitchBB))
Hans Wennborga9e20572015-04-16 15:43:26 +00001931 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001932 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001933
Bill Wendlingc6b47342009-12-21 23:47:40 +00001934 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001935}
1936
1937/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001938void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1939 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001940 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001941 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001942 BitTestCase &B,
1943 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001944 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001945 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001946 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001947 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001948 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001949 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001950 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001951 // Testing for a single bit; just compare the shift count with what it
1952 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001953 Cmp = DAG.getSetCC(
1954 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1955 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001956 } else if (PopCount == BB.Range) {
1957 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001958 Cmp = DAG.getSetCC(
1959 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001960 DAG.getConstant(countTrailingOnes(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001961 } else {
1962 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001963 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001964 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001965
Dan Gohman0695e092010-06-24 02:06:24 +00001966 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001967 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001968 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001969 Cmp = DAG.getSetCC(getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00001970 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1971 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001972 }
Dan Gohman575fad32008-09-03 16:12:24 +00001973
Manman Rencf104462012-08-24 18:14:27 +00001974 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1975 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1976 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1977 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001978
Andrew Trickef9de2a2013-05-25 02:42:55 +00001979 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001980 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001981 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001982
Hans Wennborgb4db1422015-03-19 20:41:48 +00001983 // Avoid emitting unnecessary branches to the next block.
1984 if (NextMBB != NextBlock(SwitchBB))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001985 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001986 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001987
Bill Wendlingc6b47342009-12-21 23:47:40 +00001988 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001989}
1990
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001991void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001992 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001993
Dan Gohman575fad32008-09-03 16:12:24 +00001994 // Retrieve successors.
1995 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1996 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1997
Gabor Greif08a4c282009-01-15 11:10:44 +00001998 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001999 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002000 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002001 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002002 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002003 switch (Fn->getIntrinsicID()) {
2004 default:
2005 llvm_unreachable("Cannot invoke this intrinsic");
2006 case Intrinsic::donothing:
2007 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2008 break;
2009 case Intrinsic::experimental_patchpoint_void:
2010 case Intrinsic::experimental_patchpoint_i64:
2011 visitPatchpoint(&I, LandingPad);
2012 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00002013 case Intrinsic::experimental_gc_statepoint:
2014 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
2015 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002016 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002017 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002018 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002019
2020 // If the value of the invoke is used outside of its defining block, make it
2021 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00002022 // We already took care of the exported value for the statepoint instruction
2023 // during call to the LowerStatepoint.
2024 if (!isStatepoint(I)) {
2025 CopyToExportRegsIfNeeded(&I);
2026 }
Dan Gohman575fad32008-09-03 16:12:24 +00002027
2028 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002029 addSuccessorWithWeight(InvokeMBB, Return);
2030 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002031
2032 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002033 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002034 MVT::Other, getControlRoot(),
2035 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002036}
2037
Bill Wendlingf891bf82011-07-31 06:30:59 +00002038void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2039 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2040}
2041
Bill Wendling247fd3b2011-08-17 21:56:44 +00002042void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2043 assert(FuncInfo.MBB->isLandingPad() &&
2044 "Call to landingpad not in landing pad!");
2045
2046 MachineBasicBlock *MBB = FuncInfo.MBB;
2047 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2048 AddLandingPadInfo(LP, MMI, MBB);
2049
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002050 // If there aren't registers to copy the values into (e.g., during SjLj
2051 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002052 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2053 if (TLI.getExceptionPointerRegister() == 0 &&
2054 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002055 return;
2056
Bill Wendling247fd3b2011-08-17 21:56:44 +00002057 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002058 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002059 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002060
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002061 // Get the two live-in registers as SDValues. The physregs have already been
2062 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002063 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002064 if (FuncInfo.ExceptionPointerVirtReg) {
2065 Ops[0] = DAG.getZExtOrTrunc(
2066 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2067 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
2068 getCurSDLoc(), ValueVTs[0]);
2069 } else {
2070 Ops[0] = DAG.getConstant(0, TLI.getPointerTy());
2071 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002072 Ops[1] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002073 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2074 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
2075 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002076
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002077 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002078 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002079 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002080 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002081}
2082
Reid Kleckner0a57f652015-01-14 01:05:27 +00002083unsigned
2084SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2085 MachineBasicBlock *LPadBB) {
2086 SDValue Chain = getControlRoot();
2087
2088 // Get the typeid that we will dispatch on later.
2089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2090 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2091 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2092 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
2093 SDValue Sel = DAG.getConstant(TypeID, TLI.getPointerTy());
2094 Chain = DAG.getCopyToReg(Chain, getCurSDLoc(), VReg, Sel);
2095
2096 // Branch to the main landing pad block.
2097 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2098 ClauseMBB->addSuccessor(LPadBB);
2099 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, Chain,
2100 DAG.getBasicBlock(LPadBB)));
2101 return VReg;
2102}
2103
Hans Wennborga9e20572015-04-16 15:43:26 +00002104/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2105/// small case ranges).
2106bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2107 CaseRecVector& WorkList,
2108 const Value* SV,
2109 MachineBasicBlock *Default,
2110 MachineBasicBlock *SwitchBB) {
2111 // Size is the number of Cases represented by this range.
2112 size_t Size = CR.Range.second - CR.Range.first;
2113 if (Size > 3)
2114 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002115
Hans Wennborga9e20572015-04-16 15:43:26 +00002116 // Get the MachineFunction which holds the current MBB. This is used when
2117 // inserting any additional MBBs necessary to represent the switch.
2118 MachineFunction *CurMF = FuncInfo.MF;
Bob Wilsone4077362013-09-09 19:14:35 +00002119
Hans Wennborga9e20572015-04-16 15:43:26 +00002120 // Figure out which block is immediately after the current one.
2121 MachineBasicBlock *NextMBB = nullptr;
2122 MachineFunction::iterator BBI = CR.CaseBB;
2123 if (++BBI != FuncInfo.MF->end())
2124 NextMBB = BBI;
Stephen Lincfe7f352013-07-08 00:37:03 +00002125
Hans Wennborga9e20572015-04-16 15:43:26 +00002126 BranchProbabilityInfo *BPI = FuncInfo.BPI;
2127 // If any two of the cases has the same destination, and if one value
2128 // is the same as the other, but has one bit unset that the other has set,
2129 // use bit manipulation to do two compares at once. For example:
2130 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
2131 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2132 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2133 if (Size == 2 && CR.CaseBB == SwitchBB) {
2134 Case &Small = *CR.Range.first;
2135 Case &Big = *(CR.Range.second-1);
2136
2137 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2138 const APInt& SmallValue = Small.Low->getValue();
2139 const APInt& BigValue = Big.Low->getValue();
2140
2141 // Check that there is only one bit different.
2142 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2143 (SmallValue | BigValue) == BigValue) {
2144 // Isolate the common bit.
2145 APInt CommonBit = BigValue & ~SmallValue;
2146 assert((SmallValue | CommonBit) == BigValue &&
2147 CommonBit.countPopulation() == 1 && "Not a common bit?");
2148
2149 SDValue CondLHS = getValue(SV);
2150 EVT VT = CondLHS.getValueType();
2151 SDLoc DL = getCurSDLoc();
2152
2153 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2154 DAG.getConstant(CommonBit, VT));
2155 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2156 Or, DAG.getConstant(BigValue, VT),
2157 ISD::SETEQ);
2158
2159 // Update successor info.
2160 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2161 addSuccessorWithWeight(SwitchBB, Small.BB,
2162 Small.ExtraWeight + Big.ExtraWeight);
2163 addSuccessorWithWeight(SwitchBB, Default,
2164 // The default destination is the first successor in IR.
2165 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
2166
2167 // Insert the true branch.
2168 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2169 getControlRoot(), Cond,
2170 DAG.getBasicBlock(Small.BB));
2171
2172 // Insert the false branch.
2173 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2174 DAG.getBasicBlock(Default));
2175
2176 DAG.setRoot(BrCond);
2177 return true;
2178 }
Bob Wilsone4077362013-09-09 19:14:35 +00002179 }
Hans Wennborg077845e2015-03-20 00:41:03 +00002180 }
Hans Wennborga9e20572015-04-16 15:43:26 +00002181
2182 // Order cases by weight so the most likely case will be checked first.
2183 uint32_t UnhandledWeights = 0;
2184 if (BPI) {
2185 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
2186 uint32_t IWeight = I->ExtraWeight;
2187 UnhandledWeights += IWeight;
2188 for (CaseItr J = CR.Range.first; J < I; ++J) {
2189 uint32_t JWeight = J->ExtraWeight;
2190 if (IWeight > JWeight)
2191 std::swap(*I, *J);
2192 }
2193 }
2194 }
2195 // Rearrange the case blocks so that the last one falls through if possible.
2196 Case &BackCase = *(CR.Range.second-1);
2197 if (Size > 1 && NextMBB && Default != NextMBB && BackCase.BB != NextMBB) {
2198 // The last case block won't fall through into 'NextMBB' if we emit the
2199 // branches in this order. See if rearranging a case value would help.
2200 // We start at the bottom as it's the case with the least weight.
2201 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
2202 if (I->BB == NextMBB) {
2203 std::swap(*I, BackCase);
2204 break;
2205 }
2206 }
2207
2208 // Create a CaseBlock record representing a conditional branch to
2209 // the Case's target mbb if the value being switched on SV is equal
2210 // to C.
2211 MachineBasicBlock *CurBlock = CR.CaseBB;
2212 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2213 MachineBasicBlock *FallThrough;
2214 if (I != E-1) {
2215 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2216 CurMF->insert(BBI, FallThrough);
2217
2218 // Put SV in a virtual register to make it available from the new blocks.
2219 ExportFromCurrentBlock(SV);
2220 } else {
2221 // If the last case doesn't match, go to the default block.
2222 FallThrough = Default;
2223 }
2224
2225 const Value *RHS, *LHS, *MHS;
2226 ISD::CondCode CC;
2227 if (I->High == I->Low) {
2228 // This is just small small case range :) containing exactly 1 case
2229 CC = ISD::SETEQ;
2230 LHS = SV; RHS = I->High; MHS = nullptr;
2231 } else {
2232 CC = ISD::SETLE;
2233 LHS = I->Low; MHS = SV; RHS = I->High;
2234 }
2235
2236 // The false weight should be sum of all un-handled cases.
2237 UnhandledWeights -= I->ExtraWeight;
2238 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2239 /* me */ CurBlock,
2240 /* trueweight */ I->ExtraWeight,
2241 /* falseweight */ UnhandledWeights);
2242
2243 // If emitting the first comparison, just call visitSwitchCase to emit the
2244 // code into the current block. Otherwise, push the CaseBlock onto the
2245 // vector to be later processed by SDISel, and insert the node's MBB
2246 // before the next MBB.
2247 if (CurBlock == SwitchBB)
2248 visitSwitchCase(CB, SwitchBB);
2249 else
2250 SwitchCases.push_back(CB);
2251
2252 CurBlock = FallThrough;
2253 }
2254
2255 return true;
2256}
2257
2258static inline bool areJTsAllowed(const TargetLowering &TLI) {
2259 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2260 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
2261}
2262
2263static APInt ComputeRange(const APInt &First, const APInt &Last) {
2264 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
2265 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
2266 return (LastExt - FirstExt + 1ULL);
2267}
2268
2269/// handleJTSwitchCase - Emit jumptable for current switch case range
2270bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2271 CaseRecVector &WorkList,
2272 const Value *SV,
2273 MachineBasicBlock *Default,
2274 MachineBasicBlock *SwitchBB) {
2275 Case& FrontCase = *CR.Range.first;
2276 Case& BackCase = *(CR.Range.second-1);
2277
2278 const APInt &First = FrontCase.Low->getValue();
2279 const APInt &Last = BackCase.High->getValue();
2280
2281 APInt TSize(First.getBitWidth(), 0);
2282 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
2283 TSize += I->size();
2284
2285 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2286 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
2287 return false;
2288
2289 APInt Range = ComputeRange(First, Last);
2290 // The density is TSize / Range. Require at least 40%.
2291 // It should not be possible for IntTSize to saturate for sane code, but make
2292 // sure we handle Range saturation correctly.
2293 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2294 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2295 if (IntTSize * 10 < IntRange * 4)
2296 return false;
2297
2298 DEBUG(dbgs() << "Lowering jump table\n"
2299 << "First entry: " << First << ". Last entry: " << Last << '\n'
2300 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
2301
2302 // Get the MachineFunction which holds the current MBB. This is used when
2303 // inserting any additional MBBs necessary to represent the switch.
2304 MachineFunction *CurMF = FuncInfo.MF;
2305
2306 // Figure out which block is immediately after the current one.
2307 MachineFunction::iterator BBI = CR.CaseBB;
2308 ++BBI;
2309
2310 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2311
2312 // Create a new basic block to hold the code for loading the address
2313 // of the jump table, and jumping to it. Update successor information;
2314 // we will either branch to the default case for the switch, or the jump
2315 // table.
2316 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2317 CurMF->insert(BBI, JumpTableBB);
2318
2319 addSuccessorWithWeight(CR.CaseBB, Default);
2320 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
2321
2322 // Build a vector of destination BBs, corresponding to each target
2323 // of the jump table. If the value of the jump table slot corresponds to
2324 // a case statement, push the case's BB onto the vector, otherwise, push
2325 // the default BB.
2326 std::vector<MachineBasicBlock*> DestBBs;
2327 APInt TEI = First;
2328 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
2329 const APInt &Low = I->Low->getValue();
2330 const APInt &High = I->High->getValue();
2331
2332 if (Low.sle(TEI) && TEI.sle(High)) {
2333 DestBBs.push_back(I->BB);
2334 if (TEI==High)
2335 ++I;
2336 } else {
2337 DestBBs.push_back(Default);
2338 }
2339 }
2340
2341 // Calculate weight for each unique destination in CR.
2342 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2343 if (FuncInfo.BPI) {
2344 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
2345 DestWeights[I->BB] += I->ExtraWeight;
2346 }
2347
2348 // Update successor info. Add one edge to each unique successor.
2349 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2350 for (MachineBasicBlock *DestBB : DestBBs) {
2351 if (!SuccsHandled[DestBB->getNumber()]) {
2352 SuccsHandled[DestBB->getNumber()] = true;
2353 auto I = DestWeights.find(DestBB);
2354 addSuccessorWithWeight(JumpTableBB, DestBB,
2355 I != DestWeights.end() ? I->second : 0);
2356 }
2357 }
2358
2359 // Create a jump table index for this jump table.
2360 unsigned JTEncoding = TLI.getJumpTableEncoding();
2361 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
2362 ->createJumpTableIndex(DestBBs);
2363
2364 // Set the jump table information so that we can codegen it as a second
2365 // MachineBasicBlock
2366 JumpTable JT(-1U, JTI, JumpTableBB, Default);
2367 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2368 if (CR.CaseBB == SwitchBB)
2369 visitJumpTableHeader(JT, JTH, SwitchBB);
2370
2371 JTCases.push_back(JumpTableBlock(JTH, JT));
2372 return true;
2373}
2374
2375/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2376/// 2 subtrees.
2377bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2378 CaseRecVector& WorkList,
2379 const Value* SV,
2380 MachineBasicBlock* SwitchBB) {
2381 Case& FrontCase = *CR.Range.first;
2382 Case& BackCase = *(CR.Range.second-1);
2383
2384 // Size is the number of Cases represented by this range.
2385 unsigned Size = CR.Range.second - CR.Range.first;
2386
2387 const APInt &First = FrontCase.Low->getValue();
2388 const APInt &Last = BackCase.High->getValue();
2389 double FMetric = 0;
2390 CaseItr Pivot = CR.Range.first + Size/2;
2391
2392 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2393 // (heuristically) allow us to emit JumpTable's later.
2394 APInt TSize(First.getBitWidth(), 0);
2395 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2396 I!=E; ++I)
2397 TSize += I->size();
2398
2399 APInt LSize = FrontCase.size();
2400 APInt RSize = TSize-LSize;
2401 DEBUG(dbgs() << "Selecting best pivot: \n"
2402 << "First: " << First << ", Last: " << Last <<'\n'
2403 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
2404 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2405 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2406 J!=E; ++I, ++J) {
2407 const APInt &LEnd = I->High->getValue();
2408 const APInt &RBegin = J->Low->getValue();
2409 APInt Range = ComputeRange(LEnd, RBegin);
2410 assert((Range - 2ULL).isNonNegative() &&
2411 "Invalid case distance");
2412 // Use volatile double here to avoid excess precision issues on some hosts,
2413 // e.g. that use 80-bit X87 registers.
2414 // Only consider the density of sub-ranges that actually have sufficient
2415 // entries to be lowered as a jump table.
2416 volatile double LDensity =
2417 LSize.ult(TLI.getMinimumJumpTableEntries())
2418 ? 0.0
2419 : LSize.roundToDouble() / (LEnd - First + 1ULL).roundToDouble();
2420 volatile double RDensity =
2421 RSize.ult(TLI.getMinimumJumpTableEntries())
2422 ? 0.0
2423 : RSize.roundToDouble() / (Last - RBegin + 1ULL).roundToDouble();
2424 volatile double Metric = Range.logBase2() * (LDensity + RDensity);
2425 // Should always split in some non-trivial place
2426 DEBUG(dbgs() <<"=>Step\n"
2427 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2428 << "LDensity: " << LDensity
2429 << ", RDensity: " << RDensity << '\n'
2430 << "Metric: " << Metric << '\n');
2431 if (FMetric < Metric) {
2432 Pivot = J;
2433 FMetric = Metric;
2434 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
2435 }
2436
2437 LSize += J->size();
2438 RSize -= J->size();
2439 }
2440
2441 if (FMetric == 0 || !areJTsAllowed(TLI))
2442 Pivot = CR.Range.first + Size/2;
2443 splitSwitchCase(CR, Pivot, WorkList, SV, SwitchBB);
2444 return true;
2445}
2446
2447void SelectionDAGBuilder::splitSwitchCase(CaseRec &CR, CaseItr Pivot,
2448 CaseRecVector &WorkList,
2449 const Value *SV,
2450 MachineBasicBlock *SwitchBB) {
2451 // Get the MachineFunction which holds the current MBB. This is used when
2452 // inserting any additional MBBs necessary to represent the switch.
2453 MachineFunction *CurMF = FuncInfo.MF;
2454
2455 // Figure out which block is immediately after the current one.
2456 MachineFunction::iterator BBI = CR.CaseBB;
2457 ++BBI;
2458
2459 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2460
2461 CaseRange LHSR(CR.Range.first, Pivot);
2462 CaseRange RHSR(Pivot, CR.Range.second);
2463 const ConstantInt *C = Pivot->Low;
2464 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
2465
2466 // We know that we branch to the LHS if the Value being switched on is
2467 // less than the Pivot value, C. We use this to optimize our binary
2468 // tree a bit, by recognizing that if SV is greater than or equal to the
2469 // LHS's Case Value, and that Case Value is exactly one less than the
2470 // Pivot's Value, then we can branch directly to the LHS's Target,
2471 // rather than creating a leaf node for it.
2472 if ((LHSR.second - LHSR.first) == 1 && LHSR.first->High == CR.GE &&
2473 C->getValue() == (CR.GE->getValue() + 1LL)) {
2474 TrueBB = LHSR.first->BB;
2475 } else {
2476 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2477 CurMF->insert(BBI, TrueBB);
2478 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
2479
2480 // Put SV in a virtual register to make it available from the new blocks.
2481 ExportFromCurrentBlock(SV);
2482 }
2483
2484 // Similar to the optimization above, if the Value being switched on is
2485 // known to be less than the Constant CR.LT, and the current Case Value
2486 // is CR.LT - 1, then we can branch directly to the target block for
2487 // the current Case Value, rather than emitting a RHS leaf node for it.
2488 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
2489 RHSR.first->Low->getValue() == (CR.LT->getValue() - 1LL)) {
2490 FalseBB = RHSR.first->BB;
2491 } else {
2492 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2493 CurMF->insert(BBI, FalseBB);
2494 WorkList.push_back(CaseRec(FalseBB, CR.LT, C, RHSR));
2495
2496 // Put SV in a virtual register to make it available from the new blocks.
2497 ExportFromCurrentBlock(SV);
2498 }
2499
2500 // Create a CaseBlock record representing a conditional branch to
2501 // the LHS node if the value being switched on SV is less than C.
2502 // Otherwise, branch to LHS.
2503 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
2504
2505 if (CR.CaseBB == SwitchBB)
2506 visitSwitchCase(CB, SwitchBB);
2507 else
2508 SwitchCases.push_back(CB);
2509}
2510
2511/// handleBitTestsSwitchCase - if current case range has few destination and
2512/// range span less, than machine word bitwidth, encode case range into series
2513/// of masks and emit bit tests with these masks.
2514bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2515 CaseRecVector& WorkList,
2516 const Value* SV,
2517 MachineBasicBlock* Default,
2518 MachineBasicBlock* SwitchBB) {
2519 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2520 EVT PTy = TLI.getPointerTy();
2521 unsigned IntPtrBits = PTy.getSizeInBits();
2522
2523 Case& FrontCase = *CR.Range.first;
2524 Case& BackCase = *(CR.Range.second-1);
2525
2526 // Get the MachineFunction which holds the current MBB. This is used when
2527 // inserting any additional MBBs necessary to represent the switch.
2528 MachineFunction *CurMF = FuncInfo.MF;
2529
2530 // If target does not have legal shift left, do not emit bit tests at all.
2531 if (!TLI.isOperationLegal(ISD::SHL, PTy))
2532 return false;
2533
2534 size_t numCmps = 0;
2535 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2536 // Single case counts one, case range - two.
2537 numCmps += (I->Low == I->High ? 1 : 2);
2538 }
2539
2540 // Count unique destinations
2541 SmallSet<MachineBasicBlock*, 4> Dests;
2542 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2543 Dests.insert(I->BB);
2544 if (Dests.size() > 3)
2545 // Don't bother the code below, if there are too much unique destinations
2546 return false;
2547 }
2548 DEBUG(dbgs() << "Total number of unique destinations: "
2549 << Dests.size() << '\n'
2550 << "Total number of comparisons: " << numCmps << '\n');
2551
2552 // Compute span of values.
2553 const APInt& minValue = FrontCase.Low->getValue();
2554 const APInt& maxValue = BackCase.High->getValue();
2555 APInt cmpRange = maxValue - minValue;
2556
2557 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
2558 << "Low bound: " << minValue << '\n'
2559 << "High bound: " << maxValue << '\n');
2560
2561 if (cmpRange.uge(IntPtrBits) ||
2562 (!(Dests.size() == 1 && numCmps >= 3) &&
2563 !(Dests.size() == 2 && numCmps >= 5) &&
2564 !(Dests.size() >= 3 && numCmps >= 6)))
2565 return false;
2566
2567 DEBUG(dbgs() << "Emitting bit tests\n");
2568 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2569
2570 // Optimize the case where all the case values fit in a
2571 // word without having to subtract minValue. In this case,
2572 // we can optimize away the subtraction.
2573 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
2574 cmpRange = maxValue;
2575 } else {
2576 lowBound = minValue;
2577 }
2578
2579 CaseBitsVector CasesBits;
2580 unsigned i, count = 0;
2581
2582 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2583 MachineBasicBlock* Dest = I->BB;
2584 for (i = 0; i < count; ++i)
2585 if (Dest == CasesBits[i].BB)
2586 break;
2587
2588 if (i == count) {
2589 assert((count < 3) && "Too much destinations to test!");
2590 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
2591 count++;
2592 }
2593
2594 const APInt& lowValue = I->Low->getValue();
2595 const APInt& highValue = I->High->getValue();
2596
2597 uint64_t lo = (lowValue - lowBound).getZExtValue();
2598 uint64_t hi = (highValue - lowBound).getZExtValue();
2599 CasesBits[i].ExtraWeight += I->ExtraWeight;
2600
2601 for (uint64_t j = lo; j <= hi; j++) {
2602 CasesBits[i].Mask |= 1ULL << j;
2603 CasesBits[i].Bits++;
2604 }
2605
2606 }
2607 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2608
2609 BitTestInfo BTC;
2610
2611 // Figure out which block is immediately after the current one.
2612 MachineFunction::iterator BBI = CR.CaseBB;
2613 ++BBI;
2614
2615 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2616
2617 DEBUG(dbgs() << "Cases:\n");
2618 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2619 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
2620 << ", Bits: " << CasesBits[i].Bits
2621 << ", BB: " << CasesBits[i].BB << '\n');
2622
2623 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2624 CurMF->insert(BBI, CaseBB);
2625 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2626 CaseBB,
2627 CasesBits[i].BB, CasesBits[i].ExtraWeight));
2628
2629 // Put SV in a virtual register to make it available from the new blocks.
2630 ExportFromCurrentBlock(SV);
2631 }
2632
2633 BitTestBlock BTB(lowBound, cmpRange, SV,
2634 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
2635 CR.CaseBB, Default, std::move(BTC));
2636
2637 if (CR.CaseBB == SwitchBB)
2638 visitBitTestHeader(BTB, SwitchBB);
2639
2640 BitTestCases.push_back(std::move(BTB));
2641
2642 return true;
2643}
2644
2645void SelectionDAGBuilder::Clusterify(CaseVector &Cases, const SwitchInst *SI) {
2646 BranchProbabilityInfo *BPI = FuncInfo.BPI;
2647
2648 // Extract cases from the switch and sort them.
2649 typedef std::pair<const ConstantInt*, unsigned> CasePair;
2650 std::vector<CasePair> Sorted;
2651 Sorted.reserve(SI->getNumCases());
2652 for (auto I : SI->cases())
2653 Sorted.push_back(std::make_pair(I.getCaseValue(), I.getSuccessorIndex()));
2654 std::sort(Sorted.begin(), Sorted.end(), [](CasePair a, CasePair b) {
2655 return a.first->getValue().slt(b.first->getValue());
2656 });
2657
2658 // Merge adjacent cases with the same destination, build Cases vector.
2659 assert(Cases.empty() && "Cases should be empty before Clusterify;");
2660 Cases.reserve(SI->getNumCases());
2661 MachineBasicBlock *PreviousSucc = nullptr;
2662 for (CasePair &CP : Sorted) {
2663 const ConstantInt *CaseVal = CP.first;
2664 unsigned SuccIndex = CP.second;
2665 MachineBasicBlock *Succ = FuncInfo.MBBMap[SI->getSuccessor(SuccIndex)];
2666 uint32_t Weight = BPI ? BPI->getEdgeWeight(SI->getParent(), SuccIndex) : 0;
2667
2668 if (PreviousSucc == Succ &&
2669 (CaseVal->getValue() - Cases.back().High->getValue()) == 1) {
2670 // If this case has the same successor and is a neighbour, merge it into
2671 // the previous cluster.
2672 Cases.back().High = CaseVal;
2673 Cases.back().ExtraWeight += Weight;
2674 } else {
2675 Cases.push_back(Case(CaseVal, CaseVal, Succ, Weight));
2676 }
2677
2678 PreviousSucc = Succ;
2679 }
2680
2681 DEBUG({
2682 size_t numCmps = 0;
2683 for (auto &I : Cases)
2684 // A range counts double, since it requires two compares.
2685 numCmps += I.Low != I.High ? 2 : 1;
2686
2687 dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
2688 << ". Total compares: " << numCmps << '\n';
2689 });
Dan Gohman575fad32008-09-03 16:12:24 +00002690}
2691
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002692void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2693 MachineBasicBlock *Last) {
2694 // Update JTCases.
2695 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2696 if (JTCases[i].first.HeaderBB == First)
2697 JTCases[i].first.HeaderBB = Last;
2698
2699 // Update BitTestCases.
2700 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2701 if (BitTestCases[i].Parent == First)
2702 BitTestCases[i].Parent = Last;
2703}
2704
Hans Wennborga9e20572015-04-16 15:43:26 +00002705void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
2706 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
2707
2708 // Create a vector of Cases, sorted so that we can efficiently create a binary
2709 // search tree from them.
2710 CaseVector Cases;
2711 Clusterify(Cases, &SI);
2712
2713 // Get the default destination MBB.
2714 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2715
2716 if (isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()) &&
2717 !Cases.empty()) {
2718 // Replace an unreachable default destination with the most popular case
2719 // destination.
2720 DenseMap<const BasicBlock *, unsigned> Popularity;
2721 unsigned MaxPop = 0;
2722 const BasicBlock *MaxBB = nullptr;
2723 for (auto I : SI.cases()) {
2724 const BasicBlock *BB = I.getCaseSuccessor();
2725 if (++Popularity[BB] > MaxPop) {
2726 MaxPop = Popularity[BB];
2727 MaxBB = BB;
2728 }
2729 }
2730
2731 // Set new default.
2732 assert(MaxPop > 0);
2733 assert(MaxBB);
2734 Default = FuncInfo.MBBMap[MaxBB];
2735
2736 // Remove cases that were pointing to the destination that is now the default.
2737 Cases.erase(std::remove_if(Cases.begin(), Cases.end(),
2738 [&](const Case &C) { return C.BB == Default; }),
2739 Cases.end());
2740 }
2741
2742 // If there is only the default destination, go there directly.
2743 if (Cases.empty()) {
2744 // Update machine-CFG edges.
2745 SwitchMBB->addSuccessor(Default);
2746
2747 // If this is not a fall-through branch, emit the branch.
2748 if (Default != NextBlock(SwitchMBB)) {
2749 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
2750 getControlRoot(), DAG.getBasicBlock(Default)));
2751 }
2752 return;
2753 }
2754
2755 // Get the Value to be switched on.
2756 const Value *SV = SI.getCondition();
2757
2758 // Push the initial CaseRec onto the worklist
2759 CaseRecVector WorkList;
2760 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
2761 CaseRange(Cases.begin(),Cases.end())));
2762
2763 while (!WorkList.empty()) {
2764 // Grab a record representing a case range to process off the worklist
2765 CaseRec CR = WorkList.back();
2766 WorkList.pop_back();
2767
2768 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
2769 continue;
2770
2771 // If the range has few cases (two or less) emit a series of specific
2772 // tests.
2773 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
2774 continue;
2775
2776 // If the switch has more than N blocks, and is at least 40% dense, and the
2777 // target supports indirect branches, then emit a jump table rather than
2778 // lowering the switch to a binary tree of conditional branches.
2779 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
2780 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
2781 continue;
2782
2783 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2784 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2785 handleBTSplitSwitchCase(CR, WorkList, SV, SwitchMBB);
2786 }
2787}
2788
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002789void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002790 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002791
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002792 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002793 SmallSet<BasicBlock*, 32> Done;
2794 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2795 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002796 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002797 if (!Inserted)
2798 continue;
2799
2800 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002801 addSuccessorWithWeight(IndirectBrMBB, Succ);
2802 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002803
Andrew Trickef9de2a2013-05-25 02:42:55 +00002804 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002805 MVT::Other, getControlRoot(),
2806 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002807}
Dan Gohman575fad32008-09-03 16:12:24 +00002808
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002809void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2810 if (DAG.getTarget().Options.TrapUnreachable)
2811 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2812}
2813
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002814void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002815 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002816 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002817 if (isa<Constant>(I.getOperand(0)) &&
2818 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2819 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002820 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002821 Op2.getValueType(), Op2));
2822 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002823 }
Bill Wendling443d0722009-12-21 22:30:11 +00002824
Dan Gohmana5b96452009-06-04 22:49:04 +00002825 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002826}
2827
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002828void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002829 SDValue Op1 = getValue(I.getOperand(0));
2830 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002831
2832 bool nuw = false;
2833 bool nsw = false;
2834 bool exact = false;
2835 if (const OverflowingBinaryOperator *OFBinOp =
2836 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2837 nuw = OFBinOp->hasNoUnsignedWrap();
2838 nsw = OFBinOp->hasNoSignedWrap();
2839 }
2840 if (const PossiblyExactOperator *ExactOp =
2841 dyn_cast<const PossiblyExactOperator>(&I))
2842 exact = ExactOp->isExact();
2843
2844 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2845 Op1, Op2, nuw, nsw, exact);
2846 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002847}
2848
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002849void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002850 SDValue Op1 = getValue(I.getOperand(0));
2851 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002852
Eric Christopher58a24612014-10-08 09:50:54 +00002853 EVT ShiftTy =
2854 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002855
Chris Lattner2a720d92011-02-13 09:02:52 +00002856 // Coerce the shift amount to the right type if we can.
2857 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002858 unsigned ShiftSize = ShiftTy.getSizeInBits();
2859 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002860 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002861
Dan Gohman0e8d1992009-04-09 03:51:29 +00002862 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002863 if (ShiftSize > Op2Size)
2864 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002865
Dan Gohman0e8d1992009-04-09 03:51:29 +00002866 // If the operand is larger than the shift count type but the shift
2867 // count type has enough bits to represent any shift value, truncate
2868 // it now. This is a common case and it exposes the truncate to
2869 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002870 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2871 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2872 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002873 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002874 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002875 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002876 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002877
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002878 bool nuw = false;
2879 bool nsw = false;
2880 bool exact = false;
2881
2882 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2883
2884 if (const OverflowingBinaryOperator *OFBinOp =
2885 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2886 nuw = OFBinOp->hasNoUnsignedWrap();
2887 nsw = OFBinOp->hasNoSignedWrap();
2888 }
2889 if (const PossiblyExactOperator *ExactOp =
2890 dyn_cast<const PossiblyExactOperator>(&I))
2891 exact = ExactOp->isExact();
2892 }
2893
2894 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2895 nuw, nsw, exact);
2896 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002897}
2898
Benjamin Kramer9960a252011-07-08 10:31:30 +00002899void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002900 SDValue Op1 = getValue(I.getOperand(0));
2901 SDValue Op2 = getValue(I.getOperand(1));
2902
2903 // Turn exact SDivs into multiplications.
2904 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2905 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002906 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2907 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002908 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002909 setValue(&I, DAG.getTargetLoweringInfo()
2910 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002911 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002912 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002913 Op1, Op2));
2914}
2915
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002916void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002917 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002918 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002919 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002920 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002921 predicate = ICmpInst::Predicate(IC->getPredicate());
2922 SDValue Op1 = getValue(I.getOperand(0));
2923 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002924 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002925
Eric Christopher58a24612014-10-08 09:50:54 +00002926 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002927 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002928}
2929
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002930void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002931 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002932 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002933 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002934 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002935 predicate = FCmpInst::Predicate(FC->getPredicate());
2936 SDValue Op1 = getValue(I.getOperand(0));
2937 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002938 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002939 if (TM.Options.NoNaNsFPMath)
2940 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002941 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002942 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002943}
2944
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002945void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002946 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002947 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002948 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002949 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002950
Bill Wendling443d0722009-12-21 22:30:11 +00002951 SmallVector<SDValue, 4> Values(NumValues);
2952 SDValue Cond = getValue(I.getOperand(0));
2953 SDValue TrueVal = getValue(I.getOperand(1));
2954 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002955 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2956 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002957
Bill Wendling954cb182010-01-28 21:51:40 +00002958 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002959 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002960 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002961 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002962 SDValue(TrueVal.getNode(),
2963 TrueVal.getResNo() + i),
2964 SDValue(FalseVal.getNode(),
2965 FalseVal.getResNo() + i));
2966
Andrew Trickef9de2a2013-05-25 02:42:55 +00002967 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002968 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002969}
Dan Gohman575fad32008-09-03 16:12:24 +00002970
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002971void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002972 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2973 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002974 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002975 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002976}
2977
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002978void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002979 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2980 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2981 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002982 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002983 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002984}
2985
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002986void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002987 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2988 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2989 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002990 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002991 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002992}
2993
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002994void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002995 // FPTrunc is never a no-op cast, no need to check
2996 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002997 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2998 EVT DestVT = TLI.getValueType(I.getType());
2999 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
3000 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00003001}
3002
Stephen Lin6d715e82013-07-06 21:44:25 +00003003void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00003004 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003005 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003006 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003007 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003008}
3009
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003010void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003011 // FPToUI is never a no-op cast, no need to check
3012 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003013 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003014 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003015}
3016
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003017void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003018 // FPToSI is never a no-op cast, no need to check
3019 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003020 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003021 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003022}
3023
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003024void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003025 // UIToFP is never a no-op cast, no need to check
3026 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003027 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003028 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003029}
3030
Stephen Lin6d715e82013-07-06 21:44:25 +00003031void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00003032 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003033 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003034 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003035 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003036}
3037
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003038void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003039 // What to do depends on the size of the integer and the size of the pointer.
3040 // We can either truncate, zero extend, or no-op, accordingly.
3041 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003042 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003043 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003044}
3045
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003046void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003047 // What to do depends on the size of the integer and the size of the pointer.
3048 // We can either truncate, zero extend, or no-op, accordingly.
3049 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003050 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003051 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003052}
3053
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003054void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003055 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003056 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003057
Bill Wendling443d0722009-12-21 22:30:11 +00003058 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003059 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003060 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003061 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003062 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003063 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3064 // might fold any kind of constant expression to an integer constant and that
3065 // is not what we are looking for. Only regcognize a bitcast of a genuine
3066 // constant integer as an opaque constant.
3067 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3068 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3069 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003070 else
Bill Wendling443d0722009-12-21 22:30:11 +00003071 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003072}
3073
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003074void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3075 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3076 const Value *SV = I.getOperand(0);
3077 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00003078 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003079
3080 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3081 unsigned DestAS = I.getType()->getPointerAddressSpace();
3082
3083 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3084 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3085
3086 setValue(&I, N);
3087}
3088
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003089void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003091 SDValue InVec = getValue(I.getOperand(0));
3092 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003093 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3094 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003095 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3096 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003097}
3098
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003099void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003100 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003101 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003102 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3103 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003104 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3105 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003106}
3107
Craig Topperf726e152012-01-04 09:23:09 +00003108// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003109// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003110// specified sequential range [L, L+Pos). or is undef.
3111static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003112 unsigned Pos, unsigned Size, int Low) {
3113 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003114 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003115 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003116 return true;
3117}
3118
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003119void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003120 SDValue Src1 = getValue(I.getOperand(0));
3121 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003122
Chris Lattnercf129702012-01-26 02:51:13 +00003123 SmallVector<int, 8> Mask;
3124 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3125 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003126
Eric Christopher58a24612014-10-08 09:50:54 +00003127 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3128 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003129 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003130 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003131
Mon P Wang7a824742008-11-16 05:06:27 +00003132 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003133 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003134 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003135 return;
3136 }
3137
3138 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003139 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3140 // Mask is longer than the source vectors and is a multiple of the source
3141 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003142 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003143 if (SrcNumElts*2 == MaskNumElts) {
3144 // First check for Src1 in low and Src2 in high
3145 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3146 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3147 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003148 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003149 VT, Src1, Src2));
3150 return;
3151 }
3152 // Then check for Src2 in low and Src1 in high
3153 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3154 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3155 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003156 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003157 VT, Src2, Src1));
3158 return;
3159 }
Mon P Wang25f01062008-11-10 04:46:22 +00003160 }
3161
Mon P Wang7a824742008-11-16 05:06:27 +00003162 // Pad both vectors with undefs to make them the same length as the mask.
3163 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003164 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3165 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003166 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003167
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003168 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3169 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003170 MOps1[0] = Src1;
3171 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003172
3173 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003174 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003175 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003176 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003177
Mon P Wang25f01062008-11-10 04:46:22 +00003178 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003179 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003180 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003181 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003182 if (Idx >= (int)SrcNumElts)
3183 Idx -= SrcNumElts - MaskNumElts;
3184 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003185 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003186
Andrew Trickef9de2a2013-05-25 02:42:55 +00003187 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003188 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003189 return;
3190 }
3191
Mon P Wang7a824742008-11-16 05:06:27 +00003192 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003193 // Analyze the access pattern of the vector to see if we can extract
3194 // two subvectors and do the shuffle. The analysis is done by calculating
3195 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003196 int MinRange[2] = { static_cast<int>(SrcNumElts),
3197 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003198 int MaxRange[2] = {-1, -1};
3199
Nate Begeman5f829d82009-04-29 05:20:52 +00003200 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003201 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003202 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003203 if (Idx < 0)
3204 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003205
Nate Begeman5f829d82009-04-29 05:20:52 +00003206 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003207 Input = 1;
3208 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003209 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003210 if (Idx > MaxRange[Input])
3211 MaxRange[Input] = Idx;
3212 if (Idx < MinRange[Input])
3213 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003214 }
Mon P Wang25f01062008-11-10 04:46:22 +00003215
Mon P Wang7a824742008-11-16 05:06:27 +00003216 // Check if the access is smaller than the vector size and can we find
3217 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003218 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3219 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003220 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003221 for (unsigned Input = 0; Input < 2; ++Input) {
3222 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003223 RangeUse[Input] = 0; // Unused
3224 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003225 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003226 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003227
3228 // Find a good start index that is a multiple of the mask length. Then
3229 // see if the rest of the elements are in range.
3230 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3231 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3232 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3233 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003234 }
3235
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003236 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003237 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003238 return;
3239 }
Craig Topper6148fe62012-04-08 23:15:04 +00003240 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003241 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003242 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003243 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003244 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003245 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003246 else
Eric Christopher58a24612014-10-08 09:50:54 +00003247 Src = DAG.getNode(
3248 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
3249 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003250 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003251
Mon P Wang7a824742008-11-16 05:06:27 +00003252 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003253 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003254 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003255 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003256 if (Idx >= 0) {
3257 if (Idx < (int)SrcNumElts)
3258 Idx -= StartIdx[0];
3259 else
3260 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3261 }
3262 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003263 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003264
Andrew Trickef9de2a2013-05-25 02:42:55 +00003265 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003266 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003267 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003268 }
3269 }
3270
Mon P Wang7a824742008-11-16 05:06:27 +00003271 // We can't use either concat vectors or extract subvectors so fall back to
3272 // replacing the shuffle with extract and build vector.
3273 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003274 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00003275 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003276 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003277 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003278 int Idx = Mask[i];
3279 SDValue Res;
3280
3281 if (Idx < 0) {
3282 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003283 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003284 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3285 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003286
Andrew Trickef9de2a2013-05-25 02:42:55 +00003287 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003288 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003289 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003290
3291 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003292 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003293
Craig Topper48d114b2014-04-26 18:35:24 +00003294 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003295}
3296
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003297void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003298 const Value *Op0 = I.getOperand(0);
3299 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003300 Type *AggTy = I.getType();
3301 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003302 bool IntoUndef = isa<UndefValue>(Op0);
3303 bool FromUndef = isa<UndefValue>(Op1);
3304
Jay Foad57aa6362011-07-13 10:26:04 +00003305 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003306
Eric Christopher58a24612014-10-08 09:50:54 +00003307 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003308 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003309 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003310 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003311 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003312
3313 unsigned NumAggValues = AggValueVTs.size();
3314 unsigned NumValValues = ValValueVTs.size();
3315 SmallVector<SDValue, 4> Values(NumAggValues);
3316
Peter Collingbourne97572632014-09-20 00:10:47 +00003317 // Ignore an insertvalue that produces an empty object
3318 if (!NumAggValues) {
3319 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3320 return;
3321 }
3322
Dan Gohman575fad32008-09-03 16:12:24 +00003323 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003324 unsigned i = 0;
3325 // Copy the beginning value(s) from the original aggregate.
3326 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003327 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003328 SDValue(Agg.getNode(), Agg.getResNo() + i);
3329 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003330 if (NumValValues) {
3331 SDValue Val = getValue(Op1);
3332 for (; i != LinearIndex + NumValValues; ++i)
3333 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3334 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3335 }
Dan Gohman575fad32008-09-03 16:12:24 +00003336 // Copy remaining value(s) from the original aggregate.
3337 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003338 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003339 SDValue(Agg.getNode(), Agg.getResNo() + i);
3340
Andrew Trickef9de2a2013-05-25 02:42:55 +00003341 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003342 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003343}
3344
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003345void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003346 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003347 Type *AggTy = Op0->getType();
3348 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003349 bool OutOfUndef = isa<UndefValue>(Op0);
3350
Jay Foad57aa6362011-07-13 10:26:04 +00003351 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003352
Eric Christopher58a24612014-10-08 09:50:54 +00003353 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003354 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003355 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003356
3357 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003358
3359 // Ignore a extractvalue that produces an empty object
3360 if (!NumValValues) {
3361 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3362 return;
3363 }
3364
Dan Gohman575fad32008-09-03 16:12:24 +00003365 SmallVector<SDValue, 4> Values(NumValValues);
3366
3367 SDValue Agg = getValue(Op0);
3368 // Copy out the selected value(s).
3369 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3370 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003371 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003372 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003373 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003374
Andrew Trickef9de2a2013-05-25 02:42:55 +00003375 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003376 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003377}
3378
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003379void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003380 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003381 // Note that the pointer operand may be a vector of pointers. Take the scalar
3382 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003383 Type *Ty = Op0->getType()->getScalarType();
3384 unsigned AS = Ty->getPointerAddressSpace();
3385 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003386
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003387 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003388 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003389 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003390 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003391 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003392 if (Field) {
3393 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003394 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003395 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003396 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003397 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003398
Dan Gohman575fad32008-09-03 16:12:24 +00003399 Ty = StTy->getElementType(Field);
3400 } else {
3401 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00003402 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
3403 unsigned PtrSize = PtrTy.getSizeInBits();
3404 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003405
3406 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00003407 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
3408 if (CI->isZero())
3409 continue;
3410 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
3411 SDValue OffsVal = DAG.getConstant(Offs, PtrTy);
3412 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003413 continue;
3414 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003415
Dan Gohman575fad32008-09-03 16:12:24 +00003416 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00003417 SDValue IdxN = getValue(Idx);
3418
3419 // If the index is smaller or larger than intptr_t, truncate or extend
3420 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003421 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003422
3423 // If this is a multiply by a power of two, turn it into a shl
3424 // immediately. This is a very common case.
3425 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003426 if (ElementSize.isPowerOf2()) {
3427 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003428 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003429 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003430 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003431 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003432 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003433 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003434 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003435 }
3436 }
3437
Andrew Trickef9de2a2013-05-25 02:42:55 +00003438 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003439 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003440 }
3441 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003442
Dan Gohman575fad32008-09-03 16:12:24 +00003443 setValue(&I, N);
3444}
3445
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003446void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003447 // If this is a fixed sized alloca in the entry block of the function,
3448 // allocate it statically on the stack.
3449 if (FuncInfo.StaticAllocaMap.count(&I))
3450 return; // getValue will auto-populate this.
3451
Chris Lattner229907c2011-07-18 04:54:35 +00003452 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00003453 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3454 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003455 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00003456 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
3457 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00003458
3459 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003460
Eric Christopher58a24612014-10-08 09:50:54 +00003461 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003462 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003463 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003464
Andrew Trickef9de2a2013-05-25 02:42:55 +00003465 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003466 AllocSize,
3467 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003468
Dan Gohman575fad32008-09-03 16:12:24 +00003469 // Handle alignment. If the requested alignment is less than or equal to
3470 // the stack alignment, ignore it. If the size is greater than or equal to
3471 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003472 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00003473 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003474 if (Align <= StackAlign)
3475 Align = 0;
3476
3477 // Round the size of the allocation up to the stack alignment size
3478 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003479 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003480 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003481 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003482
Dan Gohman575fad32008-09-03 16:12:24 +00003483 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003484 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003485 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003486 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3487
3488 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003489 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003490 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003491 setValue(&I, DSA);
3492 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003493
Hans Wennborgacb842d2014-03-05 02:43:26 +00003494 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003495}
3496
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003497void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003498 if (I.isAtomic())
3499 return visitAtomicLoad(I);
3500
Dan Gohman575fad32008-09-03 16:12:24 +00003501 const Value *SV = I.getOperand(0);
3502 SDValue Ptr = getValue(SV);
3503
Chris Lattner229907c2011-07-18 04:54:35 +00003504 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003505
Dan Gohman575fad32008-09-03 16:12:24 +00003506 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003507 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3508 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003509 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003510
3511 AAMDNodes AAInfo;
3512 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003513 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003514
Eric Christopher58a24612014-10-08 09:50:54 +00003515 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003516 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003517 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003518 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003519 unsigned NumValues = ValueVTs.size();
3520 if (NumValues == 0)
3521 return;
3522
3523 SDValue Root;
3524 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003525 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003526 // Serialize volatile loads with other side effects.
3527 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003528 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003529 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003530 // Do not serialize (non-volatile) loads of constant memory with anything.
3531 Root = DAG.getEntryNode();
3532 ConstantMemory = true;
3533 } else {
3534 // Do not serialize non-volatile loads against each other.
3535 Root = DAG.getRoot();
3536 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003537
Richard Sandiford9afe6132013-12-10 10:36:34 +00003538 if (isVolatile)
Eric Christopher58a24612014-10-08 09:50:54 +00003539 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003540
Dan Gohman575fad32008-09-03 16:12:24 +00003541 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003542 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3543 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003544 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003545 unsigned ChainI = 0;
3546 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3547 // Serializing loads here may result in excessive register pressure, and
3548 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3549 // could recover a bit by hoisting nodes upward in the chain by recognizing
3550 // they are side-effect free or do not alias. The optimizer should really
3551 // avoid this case by converting large object/array copies to llvm.memcpy
3552 // (MaxParallelChains should always remain as failsafe).
3553 if (ChainI == MaxParallelChains) {
3554 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003555 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003556 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003557 Root = Chain;
3558 ChainI = 0;
3559 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003560 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003561 PtrVT, Ptr,
3562 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003563 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003564 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003565 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003566 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003567
Dan Gohman575fad32008-09-03 16:12:24 +00003568 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003569 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003570 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003571
Dan Gohman575fad32008-09-03 16:12:24 +00003572 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003573 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003574 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003575 if (isVolatile)
3576 DAG.setRoot(Chain);
3577 else
3578 PendingLoads.push_back(Chain);
3579 }
3580
Andrew Trickef9de2a2013-05-25 02:42:55 +00003581 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003582 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003583}
Dan Gohman575fad32008-09-03 16:12:24 +00003584
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003585void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003586 if (I.isAtomic())
3587 return visitAtomicStore(I);
3588
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003589 const Value *SrcV = I.getOperand(0);
3590 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003591
Owen Anderson53aa7a92009-08-10 22:56:29 +00003592 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003593 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003594 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00003595 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003596 unsigned NumValues = ValueVTs.size();
3597 if (NumValues == 0)
3598 return;
3599
3600 // Get the lowered operands. Note that we do this after
3601 // checking if NumResults is zero, because with zero results
3602 // the operands won't have values in the map.
3603 SDValue Src = getValue(SrcV);
3604 SDValue Ptr = getValue(PtrV);
3605
3606 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003607 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3608 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003609 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003610 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003611 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003612 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003613
3614 AAMDNodes AAInfo;
3615 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003616
Andrew Trick116efac2010-11-12 17:50:46 +00003617 unsigned ChainI = 0;
3618 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3619 // See visitLoad comments.
3620 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003621 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003622 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003623 Root = Chain;
3624 ChainI = 0;
3625 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003626 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003627 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003628 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003629 SDValue(Src.getNode(), Src.getResNo() + i),
3630 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003631 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003632 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003633 }
3634
Craig Topper48d114b2014-04-26 18:35:24 +00003635 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003636 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003637 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003638}
3639
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003640void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3641 SDLoc sdl = getCurSDLoc();
3642
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003643 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3644 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003645 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003646 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003647 SDValue Mask = getValue(I.getArgOperand(3));
3648 EVT VT = Src0.getValueType();
3649 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3650 if (!Alignment)
3651 Alignment = DAG.getEVTAlignment(VT);
3652
3653 AAMDNodes AAInfo;
3654 I.getAAMetadata(AAInfo);
3655
3656 MachineMemOperand *MMO =
3657 DAG.getMachineFunction().
3658 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3659 MachineMemOperand::MOStore, VT.getStoreSize(),
3660 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003661 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3662 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003663 DAG.setRoot(StoreNode);
3664 setValue(&I, StoreNode);
3665}
3666
3667void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3668 SDLoc sdl = getCurSDLoc();
3669
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003670 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003671 Value *PtrOperand = I.getArgOperand(0);
3672 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003673 SDValue Src0 = getValue(I.getArgOperand(3));
3674 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003675
3676 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3677 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003678 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003679 if (!Alignment)
3680 Alignment = DAG.getEVTAlignment(VT);
3681
3682 AAMDNodes AAInfo;
3683 I.getAAMetadata(AAInfo);
3684 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3685
3686 SDValue InChain = DAG.getRoot();
3687 if (AA->pointsToConstantMemory(
3688 AliasAnalysis::Location(PtrOperand,
3689 AA->getTypeStoreSize(I.getType()),
3690 AAInfo))) {
3691 // Do not serialize (non-volatile) loads of constant memory with anything.
3692 InChain = DAG.getEntryNode();
3693 }
3694
3695 MachineMemOperand *MMO =
3696 DAG.getMachineFunction().
3697 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3698 MachineMemOperand::MOLoad, VT.getStoreSize(),
3699 Alignment, AAInfo, Ranges);
3700
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003701 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3702 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003703 SDValue OutChain = Load.getValue(1);
3704 DAG.setRoot(OutChain);
3705 setValue(&I, Load);
3706}
3707
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003708void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003709 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003710 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3711 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003712 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003713
3714 SDValue InChain = getRoot();
3715
Tim Northover420a2162014-06-13 14:24:07 +00003716 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3717 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3718 SDValue L = DAG.getAtomicCmpSwap(
3719 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3720 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3721 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003722 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003723
Tim Northover420a2162014-06-13 14:24:07 +00003724 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003725
Eli Friedmanadec5872011-07-29 03:05:32 +00003726 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003727 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003728}
3729
3730void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003731 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003732 ISD::NodeType NT;
3733 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003734 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003735 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3736 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3737 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3738 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3739 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3740 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3741 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3742 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3743 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3744 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3745 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3746 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003747 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003748 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003749
3750 SDValue InChain = getRoot();
3751
Robin Morissete2de06b2014-10-16 20:34:57 +00003752 SDValue L =
3753 DAG.getAtomic(NT, dl,
3754 getValue(I.getValOperand()).getSimpleValueType(),
3755 InChain,
3756 getValue(I.getPointerOperand()),
3757 getValue(I.getValOperand()),
3758 I.getPointerOperand(),
3759 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003760
3761 SDValue OutChain = L.getValue(1);
3762
Eli Friedmanadec5872011-07-29 03:05:32 +00003763 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003764 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003765}
3766
Eli Friedmanfee02c62011-07-25 23:16:38 +00003767void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003768 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003769 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003770 SDValue Ops[3];
3771 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00003772 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3773 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003774 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003775}
3776
Eli Friedman342e8df2011-08-24 20:50:09 +00003777void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003778 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003779 AtomicOrdering Order = I.getOrdering();
3780 SynchronizationScope Scope = I.getSynchScope();
3781
3782 SDValue InChain = getRoot();
3783
Eric Christopher58a24612014-10-08 09:50:54 +00003784 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3785 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003786
Evan Chenga72b9702013-02-06 02:06:33 +00003787 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003788 report_fatal_error("Cannot generate unaligned atomic load");
3789
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003790 MachineMemOperand *MMO =
3791 DAG.getMachineFunction().
3792 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3793 MachineMemOperand::MOVolatile |
3794 MachineMemOperand::MOLoad,
3795 VT.getStoreSize(),
3796 I.getAlignment() ? I.getAlignment() :
3797 DAG.getEVTAlignment(VT));
3798
Eric Christopher58a24612014-10-08 09:50:54 +00003799 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003800 SDValue L =
3801 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3802 getValue(I.getPointerOperand()), MMO,
3803 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003804
3805 SDValue OutChain = L.getValue(1);
3806
Eli Friedman342e8df2011-08-24 20:50:09 +00003807 setValue(&I, L);
3808 DAG.setRoot(OutChain);
3809}
3810
3811void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003812 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003813
3814 AtomicOrdering Order = I.getOrdering();
3815 SynchronizationScope Scope = I.getSynchScope();
3816
3817 SDValue InChain = getRoot();
3818
Eric Christopher58a24612014-10-08 09:50:54 +00003819 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3820 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003821
Evan Chenga72b9702013-02-06 02:06:33 +00003822 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003823 report_fatal_error("Cannot generate unaligned atomic store");
3824
Robin Morissete2de06b2014-10-16 20:34:57 +00003825 SDValue OutChain =
3826 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3827 InChain,
3828 getValue(I.getPointerOperand()),
3829 getValue(I.getValueOperand()),
3830 I.getPointerOperand(), I.getAlignment(),
3831 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003832
3833 DAG.setRoot(OutChain);
3834}
3835
Dan Gohman575fad32008-09-03 16:12:24 +00003836/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3837/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003838void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003839 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003840 bool HasChain = !I.doesNotAccessMemory();
3841 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3842
3843 // Build the operand list.
3844 SmallVector<SDValue, 8> Ops;
3845 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3846 if (OnlyLoad) {
3847 // We don't need to serialize loads against other loads.
3848 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003849 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003850 Ops.push_back(getRoot());
3851 }
3852 }
Mon P Wang769134b2008-11-01 20:24:53 +00003853
3854 // Info is set by getTgtMemInstrinsic
3855 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003856 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3857 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003858
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003859 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003860 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3861 Info.opc == ISD::INTRINSIC_W_CHAIN)
Eric Christopher58a24612014-10-08 09:50:54 +00003862 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003863
3864 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003865 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3866 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003867 Ops.push_back(Op);
3868 }
3869
Owen Anderson53aa7a92009-08-10 22:56:29 +00003870 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003871 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003872
Dan Gohman575fad32008-09-03 16:12:24 +00003873 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003874 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003875
Craig Topperabb4ac72014-04-16 06:10:51 +00003876 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003877
3878 // Create the node.
3879 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003880 if (IsTgtIntrinsic) {
3881 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003882 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003883 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003884 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003885 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003886 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003887 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003888 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003889 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003890 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003891 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003892 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003893 }
3894
Dan Gohman575fad32008-09-03 16:12:24 +00003895 if (HasChain) {
3896 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3897 if (OnlyLoad)
3898 PendingLoads.push_back(Chain);
3899 else
3900 DAG.setRoot(Chain);
3901 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003902
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003903 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003904 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003905 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003906 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003907 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003908
Dan Gohman575fad32008-09-03 16:12:24 +00003909 setValue(&I, Result);
3910 }
3911}
3912
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003913/// GetSignificand - Get the significand and build it into a floating-point
3914/// number with exponent of 1:
3915///
3916/// Op = (Op & 0x007fffff) | 0x3f800000;
3917///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003918/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003919static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003920GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003921 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3922 DAG.getConstant(0x007fffff, MVT::i32));
3923 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3924 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003925 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003926}
3927
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003928/// GetExponent - Get the exponent:
3929///
Bill Wendling23959162009-01-20 21:17:57 +00003930/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003931///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003932/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003933static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003934GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003935 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003936 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3937 DAG.getConstant(0x7f800000, MVT::i32));
3938 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003939 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003940 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3941 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003942 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003943}
3944
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003945/// getF32Constant - Get 32-bit floating point constant.
3946static SDValue
3947getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003948 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3949 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003950}
3951
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003952static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3953 SelectionDAG &DAG) {
3954 // IntegerPartOfX = ((int32_t)(t0);
3955 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3956
3957 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3958 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3959 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3960
3961 // IntegerPartOfX <<= 23;
3962 IntegerPartOfX = DAG.getNode(
3963 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
3964 DAG.getConstant(23, DAG.getTargetLoweringInfo().getPointerTy()));
3965
3966 SDValue TwoToFractionalPartOfX;
3967 if (LimitFloatPrecision <= 6) {
3968 // For floating-point precision of 6:
3969 //
3970 // TwoToFractionalPartOfX =
3971 // 0.997535578f +
3972 // (0.735607626f + 0.252464424f * x) * x;
3973 //
3974 // error 0.0144103317, which is 6 bits
3975 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
3976 getF32Constant(DAG, 0x3e814304));
3977 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
3978 getF32Constant(DAG, 0x3f3c50c8));
3979 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3980 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3981 getF32Constant(DAG, 0x3f7f5e7e));
3982 } else if (LimitFloatPrecision <= 12) {
3983 // For floating-point precision of 12:
3984 //
3985 // TwoToFractionalPartOfX =
3986 // 0.999892986f +
3987 // (0.696457318f +
3988 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3989 //
3990 // error 0.000107046256, which is 13 to 14 bits
3991 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
3992 getF32Constant(DAG, 0x3da235e3));
3993 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
3994 getF32Constant(DAG, 0x3e65b8f3));
3995 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3996 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3997 getF32Constant(DAG, 0x3f324b07));
3998 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3999 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4000 getF32Constant(DAG, 0x3f7ff8fd));
4001 } else { // LimitFloatPrecision <= 18
4002 // For floating-point precision of 18:
4003 //
4004 // TwoToFractionalPartOfX =
4005 // 0.999999982f +
4006 // (0.693148872f +
4007 // (0.240227044f +
4008 // (0.554906021e-1f +
4009 // (0.961591928e-2f +
4010 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4011 // error 2.47208000*10^(-7), which is better than 18 bits
4012 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4013 getF32Constant(DAG, 0x3924b03e));
4014 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4015 getF32Constant(DAG, 0x3ab24b87));
4016 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4017 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4018 getF32Constant(DAG, 0x3c1d8c17));
4019 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4020 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4021 getF32Constant(DAG, 0x3d634a1d));
4022 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4023 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4024 getF32Constant(DAG, 0x3e75fe14));
4025 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4026 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
4027 getF32Constant(DAG, 0x3f317234));
4028 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4029 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4030 getF32Constant(DAG, 0x3f800000));
4031 }
4032
4033 // Add the exponent into the result in integer domain.
4034 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
4035 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4036 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
4037}
4038
Craig Topperd2638c12012-11-24 18:52:06 +00004039/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00004040/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004041static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004042 const TargetLowering &TLI) {
4043 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00004044 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00004045
4046 // Put the exponent in the right bit position for later addition to the
4047 // final result:
4048 //
4049 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004050 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00004051 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004052 getF32Constant(DAG, 0x3fb8aa3b));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004053 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00004054 }
4055
Craig Topperd2638c12012-11-24 18:52:06 +00004056 // No special expansion.
4057 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004058}
4059
Craig Topperbef254a2012-11-23 18:38:31 +00004060/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00004061/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004062static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004063 const TargetLowering &TLI) {
4064 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00004065 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004066 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004067
4068 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004069 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004070 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004071 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004072
4073 // Get the significand and build it into a floating-point number with
4074 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004075 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004076
Craig Topper3669de42012-11-16 19:08:44 +00004077 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004078 if (LimitFloatPrecision <= 6) {
4079 // For floating-point precision of 6:
4080 //
4081 // LogofMantissa =
4082 // -1.1609546f +
4083 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004084 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004085 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004086 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004087 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004088 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004089 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004090 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004091 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4092 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004093 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004094 // For floating-point precision of 12:
4095 //
4096 // LogOfMantissa =
4097 // -1.7417939f +
4098 // (2.8212026f +
4099 // (-1.4699568f +
4100 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4101 //
4102 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004103 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004104 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004105 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004106 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004107 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4108 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004110 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4111 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004113 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004114 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4115 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004116 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004117 // For floating-point precision of 18:
4118 //
4119 // LogOfMantissa =
4120 // -2.1072184f +
4121 // (4.2372794f +
4122 // (-3.7029485f +
4123 // (2.2781945f +
4124 // (-0.87823314f +
4125 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4126 //
4127 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004128 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004130 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004131 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004132 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4133 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004134 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004135 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4136 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004137 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004138 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4139 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004140 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004141 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4142 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004144 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004145 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4146 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004147 }
Craig Topper3669de42012-11-16 19:08:44 +00004148
Craig Topperbef254a2012-11-23 18:38:31 +00004149 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004150 }
4151
Craig Topperbef254a2012-11-23 18:38:31 +00004152 // No special expansion.
4153 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004154}
4155
Craig Topperbef254a2012-11-23 18:38:31 +00004156/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004157/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004158static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004159 const TargetLowering &TLI) {
4160 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004161 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004162 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004163
Bill Wendlinged3bb782008-09-09 20:39:27 +00004164 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004165 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004166
Bill Wendling48416782008-09-09 00:28:24 +00004167 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004168 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004169 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004170
Bill Wendling48416782008-09-09 00:28:24 +00004171 // Different possible minimax approximations of significand in
4172 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004173 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004174 if (LimitFloatPrecision <= 6) {
4175 // For floating-point precision of 6:
4176 //
4177 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4178 //
4179 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004180 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004181 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004182 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004183 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004184 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004185 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4186 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004187 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004188 // For floating-point precision of 12:
4189 //
4190 // Log2ofMantissa =
4191 // -2.51285454f +
4192 // (4.07009056f +
4193 // (-2.12067489f +
4194 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004195 //
Bill Wendling48416782008-09-09 00:28:24 +00004196 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004197 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004198 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004199 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004200 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004201 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4202 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004203 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004204 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4205 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004206 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004207 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004208 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4209 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004210 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004211 // For floating-point precision of 18:
4212 //
4213 // Log2ofMantissa =
4214 // -3.0400495f +
4215 // (6.1129976f +
4216 // (-5.3420409f +
4217 // (3.2865683f +
4218 // (-1.2669343f +
4219 // (0.27515199f -
4220 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4221 //
4222 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004223 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004224 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004225 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004226 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004227 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4228 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004229 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004230 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4231 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004232 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004233 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4234 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004235 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004236 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4237 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004238 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004239 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004240 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4241 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004242 }
Craig Topper3669de42012-11-16 19:08:44 +00004243
Craig Topperbef254a2012-11-23 18:38:31 +00004244 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004245 }
Bill Wendling48416782008-09-09 00:28:24 +00004246
Craig Topperbef254a2012-11-23 18:38:31 +00004247 // No special expansion.
4248 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004249}
4250
Craig Topperbef254a2012-11-23 18:38:31 +00004251/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004252/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004253static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004254 const TargetLowering &TLI) {
4255 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004256 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004257 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004258
Bill Wendlinged3bb782008-09-09 20:39:27 +00004259 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004260 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004261 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004262 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004263
4264 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004265 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004266 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004267
Craig Topper3669de42012-11-16 19:08:44 +00004268 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004269 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004270 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004271 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004272 // Log10ofMantissa =
4273 // -0.50419619f +
4274 // (0.60948995f - 0.10380950f * x) * x;
4275 //
4276 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004277 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004278 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004279 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004280 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004281 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004282 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4283 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004284 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004285 // For floating-point precision of 12:
4286 //
4287 // Log10ofMantissa =
4288 // -0.64831180f +
4289 // (0.91751397f +
4290 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4291 //
4292 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004293 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004294 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004295 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004296 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004297 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4298 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004299 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004300 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004301 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4302 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004303 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004304 // For floating-point precision of 18:
4305 //
4306 // Log10ofMantissa =
4307 // -0.84299375f +
4308 // (1.5327582f +
4309 // (-1.0688956f +
4310 // (0.49102474f +
4311 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4312 //
4313 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004314 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004315 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004316 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004317 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004318 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4319 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004320 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004321 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4322 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004323 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004324 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4325 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004326 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004327 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004328 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4329 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004330 }
Craig Topper3669de42012-11-16 19:08:44 +00004331
Craig Topperbef254a2012-11-23 18:38:31 +00004332 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004333 }
Bill Wendling48416782008-09-09 00:28:24 +00004334
Craig Topperbef254a2012-11-23 18:38:31 +00004335 // No special expansion.
4336 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004337}
4338
Craig Topperd2638c12012-11-24 18:52:06 +00004339/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004340/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004341static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004342 const TargetLowering &TLI) {
4343 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004344 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
4345 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004346
Craig Topperd2638c12012-11-24 18:52:06 +00004347 // No special expansion.
4348 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004349}
4350
Bill Wendling648930b2008-09-10 00:20:20 +00004351/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4352/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004353static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004354 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004355 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004356 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004357 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004358 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4359 APFloat Ten(10.0f);
4360 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004361 }
4362 }
4363
Craig Topper268b6222012-11-25 00:48:58 +00004364 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004365 // Put the exponent in the right bit position for later addition to the
4366 // final result:
4367 //
4368 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004369 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00004370 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004371 getF32Constant(DAG, 0x40549a78));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004372 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00004373 }
4374
Craig Topper79bd2052012-11-25 08:08:58 +00004375 // No special expansion.
4376 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004377}
4378
Chris Lattner39f18e52010-01-01 03:32:16 +00004379
4380/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004381static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004382 SelectionDAG &DAG) {
4383 // If RHS is a constant, we can expand this out to a multiplication tree,
4384 // otherwise we end up lowering to a call to __powidf2 (for example). When
4385 // optimizing for size, we only want to do this if the expansion would produce
4386 // a small number of multiplies, otherwise we do the full expansion.
4387 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4388 // Get the exponent as a positive value.
4389 unsigned Val = RHSC->getSExtValue();
4390 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004391
Chris Lattner39f18e52010-01-01 03:32:16 +00004392 // powi(x, 0) -> 1.0
4393 if (Val == 0)
4394 return DAG.getConstantFP(1.0, LHS.getValueType());
4395
Dan Gohman913c9982010-04-15 04:33:49 +00004396 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00004397 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004398 // If optimizing for size, don't insert too many multiplies. This
4399 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00004400 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004401 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004402 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004403 // powi(x,15) generates one more multiply than it should), but this has
4404 // the benefit of being both really simple and much better than a libcall.
4405 SDValue Res; // Logically starts equal to 1.0
4406 SDValue CurSquare = LHS;
4407 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004408 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004409 if (Res.getNode())
4410 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4411 else
4412 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004413 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004414
Chris Lattner39f18e52010-01-01 03:32:16 +00004415 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4416 CurSquare, CurSquare);
4417 Val >>= 1;
4418 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004419
Chris Lattner39f18e52010-01-01 03:32:16 +00004420 // If the original was negative, invert the result, producing 1/(x*x*x).
4421 if (RHSC->getSExtValue() < 0)
4422 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4423 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4424 return Res;
4425 }
4426 }
4427
4428 // Otherwise, expand to a libcall.
4429 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4430}
4431
Devang Patel8e60ff12011-05-16 21:24:05 +00004432// getTruncatedArgReg - Find underlying register used for an truncated
4433// argument.
4434static unsigned getTruncatedArgReg(const SDValue &N) {
4435 if (N.getOpcode() != ISD::TRUNCATE)
4436 return 0;
4437
4438 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004439 if (Ext.getOpcode() == ISD::AssertZext ||
4440 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004441 const SDValue &CFR = Ext.getOperand(0);
4442 if (CFR.getOpcode() == ISD::CopyFromReg)
4443 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004444 if (CFR.getOpcode() == ISD::TRUNCATE)
4445 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004446 }
4447 return 0;
4448}
4449
Evan Cheng6e822452010-04-28 23:08:54 +00004450/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4451/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4452/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004453bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
4454 const Value *V, MDLocalVariable *Variable, MDExpression *Expr,
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004455 MDLocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004456 const Argument *Arg = dyn_cast<Argument>(V);
4457 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004458 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004459
Devang Patel03955532010-04-29 20:40:36 +00004460 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004461 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004462
Devang Patela46953d2010-04-29 18:50:36 +00004463 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00004464 //
4465 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Devang Patela46953d2010-04-29 18:50:36 +00004466 DIVariable DV(Variable);
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00004467 if (!DV->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004468 return false;
4469
David Blaikie0252265b2013-06-16 20:34:15 +00004470 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004471 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004472 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4473 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004474
David Blaikie0252265b2013-06-16 20:34:15 +00004475 if (!Op && N.getNode()) {
4476 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004477 if (N.getOpcode() == ISD::CopyFromReg)
4478 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4479 else
4480 Reg = getTruncatedArgReg(N);
4481 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004482 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4483 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4484 if (PR)
4485 Reg = PR;
4486 }
David Blaikie0252265b2013-06-16 20:34:15 +00004487 if (Reg)
4488 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004489 }
4490
David Blaikie0252265b2013-06-16 20:34:15 +00004491 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004492 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004493 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004494 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004495 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004496 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004497
David Blaikie0252265b2013-06-16 20:34:15 +00004498 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004499 // Check if frame index is available.
4500 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004501 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004502 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4503 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004504
David Blaikie0252265b2013-06-16 20:34:15 +00004505 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004506 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004507
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004508 assert(Variable->isValidLocationForIntrinsic(DL) &&
4509 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004510 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004511 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004512 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4513 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004514 else
4515 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004516 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004517 .addOperand(*Op)
4518 .addImm(Offset)
4519 .addMetadata(Variable)
4520 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004521
Evan Cheng5fb45a22010-04-29 01:40:30 +00004522 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004523}
Chris Lattner39f18e52010-01-01 03:32:16 +00004524
Douglas Gregor6739a892010-05-11 06:17:44 +00004525// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004526#if defined(_MSC_VER) && defined(setjmp) && \
4527 !defined(setjmp_undefined_for_msvc)
4528# pragma push_macro("setjmp")
4529# undef setjmp
4530# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004531#endif
4532
Dan Gohman575fad32008-09-03 16:12:24 +00004533/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4534/// we want to emit this as a call to a named external function, return the name
4535/// otherwise lower it and return null.
4536const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004537SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004538 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004539 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004540 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004541 SDValue Res;
4542
Dan Gohman575fad32008-09-03 16:12:24 +00004543 switch (Intrinsic) {
4544 default:
4545 // By default, turn this into a target intrinsic node.
4546 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004547 return nullptr;
4548 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4549 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4550 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004551 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004552 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004553 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004554 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004555 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004556 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004557 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004558 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004559 case Intrinsic::read_register: {
4560 Value *Reg = I.getArgOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004561 SDValue RegName =
4562 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004563 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004564 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4565 return nullptr;
4566 }
4567 case Intrinsic::write_register: {
4568 Value *Reg = I.getArgOperand(0);
4569 Value *RegValue = I.getArgOperand(1);
4570 SDValue Chain = getValue(RegValue).getOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004571 SDValue RegName =
4572 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Renato Golinc7aea402014-05-06 16:51:25 +00004573 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4574 RegName, getValue(RegValue)));
4575 return nullptr;
4576 }
Dan Gohman575fad32008-09-03 16:12:24 +00004577 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004578 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004579 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004580 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004581 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004582 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004583 // Assert for address < 256 since we support only user defined address
4584 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004585 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004586 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004587 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004588 < 256 &&
4589 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004590 SDValue Op1 = getValue(I.getArgOperand(0));
4591 SDValue Op2 = getValue(I.getArgOperand(1));
4592 SDValue Op3 = getValue(I.getArgOperand(2));
4593 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004594 if (!Align)
4595 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004596 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004597 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4598 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4599 false, isTC,
4600 MachinePointerInfo(I.getArgOperand(0)),
4601 MachinePointerInfo(I.getArgOperand(1)));
4602 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004603 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004604 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004605 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004606 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004607 // Assert for address < 256 since we support only user defined address
4608 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004609 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004610 < 256 &&
4611 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004612 SDValue Op1 = getValue(I.getArgOperand(0));
4613 SDValue Op2 = getValue(I.getArgOperand(1));
4614 SDValue Op3 = getValue(I.getArgOperand(2));
4615 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004616 if (!Align)
4617 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004618 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004619 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4620 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4621 isTC, MachinePointerInfo(I.getArgOperand(0)));
4622 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004623 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004624 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004625 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004626 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004627 // Assert for address < 256 since we support only user defined address
4628 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004629 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004630 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004631 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004632 < 256 &&
4633 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004634 SDValue Op1 = getValue(I.getArgOperand(0));
4635 SDValue Op2 = getValue(I.getArgOperand(1));
4636 SDValue Op3 = getValue(I.getArgOperand(2));
4637 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004638 if (!Align)
4639 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004640 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004641 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4642 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4643 isTC, MachinePointerInfo(I.getArgOperand(0)),
4644 MachinePointerInfo(I.getArgOperand(1)));
4645 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004646 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004647 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004648 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004649 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004650 MDLocalVariable *Variable = DI.getVariable();
4651 MDExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004652 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004653 assert(Variable && "Missing variable");
4654 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004655 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004656 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004657 }
Dale Johannesene0983522010-04-26 20:06:49 +00004658
Devang Patel3bffd522010-09-02 21:29:42 +00004659 // Check if address has undef value.
4660 if (isa<UndefValue>(Address) ||
4661 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004662 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004663 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004664 }
4665
Dale Johannesene0983522010-04-26 20:06:49 +00004666 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004667 if (!N.getNode() && isa<Argument>(Address))
4668 // Check unused arguments map.
4669 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004670 SDDbgValue *SDV;
4671 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004672 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4673 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004674 // Parameters are handled specially.
4675 bool isParameter =
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00004676 (DIVariable(Variable)->getTag() == dwarf::DW_TAG_arg_variable ||
Eric Christopherda970542012-02-24 01:59:08 +00004677 isa<Argument>(Address));
4678
Devang Patel98d3edf2010-09-02 21:02:27 +00004679 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4680
Dale Johannesene0983522010-04-26 20:06:49 +00004681 if (isParameter && !AI) {
4682 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4683 if (FINode)
4684 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004685 SDV = DAG.getFrameIndexDbgValue(
4686 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004687 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004688 // Address is an argument, so try to emit its dbg value using
4689 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004690 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4691 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004692 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004693 }
Dale Johannesene0983522010-04-26 20:06:49 +00004694 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004695 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004696 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004697 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004698 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004699 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004700 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4701 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004702 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004703 }
Dale Johannesene0983522010-04-26 20:06:49 +00004704 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4705 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004706 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004707 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004708 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004709 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004710 // If variable is pinned by a alloca in dominating bb then
4711 // use StaticAllocaMap.
4712 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004713 if (AI->getParent() != DI.getParent()) {
4714 DenseMap<const AllocaInst*, int>::iterator SI =
4715 FuncInfo.StaticAllocaMap.find(AI);
4716 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004717 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004718 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004719 DAG.AddDbgValue(SDV, nullptr, false);
4720 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004721 }
Devang Patelda25de82010-09-15 14:48:53 +00004722 }
4723 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004724 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004725 }
Dale Johannesene0983522010-04-26 20:06:49 +00004726 }
Craig Topperc0196b12014-04-14 00:51:57 +00004727 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004728 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004729 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004730 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004731 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004732
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004733 MDLocalVariable *Variable = DI.getVariable();
4734 MDExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004735 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004736 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004737 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004738 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004739
Dale Johannesene0983522010-04-26 20:06:49 +00004740 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004741 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004742 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4743 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004744 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004745 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004746 // Do not use getValue() in here; we don't want to generate code at
4747 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004748 SDValue N = NodeMap[V];
4749 if (!N.getNode() && isa<Argument>(V))
4750 // Check unused arguments map.
4751 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004752 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004753 // A dbg.value for an alloca is always indirect.
4754 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004755 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004756 IsIndirect, N)) {
4757 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4758 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004759 DAG.AddDbgValue(SDV, N.getNode(), false);
4760 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004761 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004762 // Do not call getValue(V) yet, as we don't want to generate code.
4763 // Remember it for later.
4764 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4765 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004766 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004767 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004768 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004769 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004770 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004771 }
4772
4773 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004774 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004775 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004776 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004777 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004778 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004779 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4780 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004781 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004782 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004783 DenseMap<const AllocaInst*, int>::iterator SI =
4784 FuncInfo.StaticAllocaMap.find(AI);
4785 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004786 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004787 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004788 }
Dan Gohman575fad32008-09-03 16:12:24 +00004789
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004790 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004791 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004792 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004793 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4794 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004795 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004796 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004797 }
4798
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004799 case Intrinsic::eh_return_i32:
4800 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004801 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004802 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004803 MVT::Other,
4804 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004805 getValue(I.getArgOperand(0)),
4806 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004807 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004808 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004809 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004810 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004811 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004812 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004813 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004814 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004815 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004816 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004817 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004818 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004819 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
4820 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004821 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004822 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004823 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004824 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004825 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004826 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004827 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004828 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004829 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004830
Chris Lattnerfb964e52010-04-05 06:19:28 +00004831 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004832 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004833 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004834 case Intrinsic::eh_sjlj_functioncontext: {
4835 // Get and store the index of the function context.
4836 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004837 AllocaInst *FnCtx =
4838 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004839 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4840 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004841 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004842 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004843 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004844 SDValue Ops[2];
4845 Ops[0] = getRoot();
4846 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004847 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004848 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004849 setValue(&I, Op.getValue(0));
4850 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004851 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004852 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004853 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004854 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004855 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004856 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004857 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004858
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004859 case Intrinsic::masked_load:
4860 visitMaskedLoad(I);
4861 return nullptr;
4862 case Intrinsic::masked_store:
4863 visitMaskedStore(I);
4864 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004865 case Intrinsic::x86_mmx_pslli_w:
4866 case Intrinsic::x86_mmx_pslli_d:
4867 case Intrinsic::x86_mmx_pslli_q:
4868 case Intrinsic::x86_mmx_psrli_w:
4869 case Intrinsic::x86_mmx_psrli_d:
4870 case Intrinsic::x86_mmx_psrli_q:
4871 case Intrinsic::x86_mmx_psrai_w:
4872 case Intrinsic::x86_mmx_psrai_d: {
4873 SDValue ShAmt = getValue(I.getArgOperand(1));
4874 if (isa<ConstantSDNode>(ShAmt)) {
4875 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004876 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004877 }
4878 unsigned NewIntrinsic = 0;
4879 EVT ShAmtVT = MVT::v2i32;
4880 switch (Intrinsic) {
4881 case Intrinsic::x86_mmx_pslli_w:
4882 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4883 break;
4884 case Intrinsic::x86_mmx_pslli_d:
4885 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4886 break;
4887 case Intrinsic::x86_mmx_pslli_q:
4888 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4889 break;
4890 case Intrinsic::x86_mmx_psrli_w:
4891 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4892 break;
4893 case Intrinsic::x86_mmx_psrli_d:
4894 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4895 break;
4896 case Intrinsic::x86_mmx_psrli_q:
4897 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4898 break;
4899 case Intrinsic::x86_mmx_psrai_w:
4900 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4901 break;
4902 case Intrinsic::x86_mmx_psrai_d:
4903 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4904 break;
4905 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4906 }
4907
4908 // The vector shift intrinsics with scalars uses 32b shift amounts but
4909 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4910 // to be zero.
4911 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004912 SDValue ShOps[2];
4913 ShOps[0] = ShAmt;
4914 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004915 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004916 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004917 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4918 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004919 DAG.getConstant(NewIntrinsic, MVT::i32),
4920 getValue(I.getArgOperand(0)), ShAmt);
4921 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004922 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004923 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004924 case Intrinsic::convertff:
4925 case Intrinsic::convertfsi:
4926 case Intrinsic::convertfui:
4927 case Intrinsic::convertsif:
4928 case Intrinsic::convertuif:
4929 case Intrinsic::convertss:
4930 case Intrinsic::convertsu:
4931 case Intrinsic::convertus:
4932 case Intrinsic::convertuu: {
4933 ISD::CvtCode Code = ISD::CVT_INVALID;
4934 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004935 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004936 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4937 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4938 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4939 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4940 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4941 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4942 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4943 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4944 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4945 }
Eric Christopher58a24612014-10-08 09:50:54 +00004946 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004947 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004948 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004949 DAG.getValueType(DestVT),
4950 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004951 getValue(I.getArgOperand(1)),
4952 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004953 Code);
4954 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004955 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004956 }
Dan Gohman575fad32008-09-03 16:12:24 +00004957 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004958 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004959 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004960 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004961 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004962 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004963 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004964 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004965 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004966 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004967 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004968 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004969 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004970 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004971 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004972 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004973 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004974 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004975 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004976 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004977 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004978 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004979 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004980 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004981 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004982 case Intrinsic::sin:
4983 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004984 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004985 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004986 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004987 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004988 case Intrinsic::nearbyint:
4989 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004990 unsigned Opcode;
4991 switch (Intrinsic) {
4992 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4993 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4994 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4995 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4996 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4997 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4998 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4999 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5000 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5001 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005002 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005003 }
5004
Andrew Trickef9de2a2013-05-25 02:42:55 +00005005 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005006 getValue(I.getArgOperand(0)).getValueType(),
5007 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005008 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005009 }
Matt Arsenault7c936902014-10-21 23:01:01 +00005010 case Intrinsic::minnum:
5011 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
5012 getValue(I.getArgOperand(0)).getValueType(),
5013 getValue(I.getArgOperand(0)),
5014 getValue(I.getArgOperand(1))));
5015 return nullptr;
5016 case Intrinsic::maxnum:
5017 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
5018 getValue(I.getArgOperand(0)).getValueType(),
5019 getValue(I.getArgOperand(0)),
5020 getValue(I.getArgOperand(1))));
5021 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005022 case Intrinsic::copysign:
5023 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5024 getValue(I.getArgOperand(0)).getValueType(),
5025 getValue(I.getArgOperand(0)),
5026 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005027 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005028 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005029 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005030 getValue(I.getArgOperand(0)).getValueType(),
5031 getValue(I.getArgOperand(0)),
5032 getValue(I.getArgOperand(1)),
5033 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005034 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005035 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00005036 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005037 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00005038 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005039 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005040 getValue(I.getArgOperand(0)).getValueType(),
5041 getValue(I.getArgOperand(0)),
5042 getValue(I.getArgOperand(1)),
5043 getValue(I.getArgOperand(2))));
5044 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005045 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005046 getValue(I.getArgOperand(0)).getValueType(),
5047 getValue(I.getArgOperand(0)),
5048 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005049 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005050 getValue(I.getArgOperand(0)).getValueType(),
5051 Mul,
5052 getValue(I.getArgOperand(2)));
5053 setValue(&I, Add);
5054 }
Craig Topperc0196b12014-04-14 00:51:57 +00005055 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005056 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005057 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005058 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5059 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5060 getValue(I.getArgOperand(0)),
5061 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005062 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005063 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005064 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00005065 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00005066 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5067 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005068 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005069 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005070 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005071 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005072 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005073 }
5074 case Intrinsic::readcyclecounter: {
5075 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005076 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005077 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005078 setValue(&I, Res);
5079 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005080 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005081 }
Dan Gohman575fad32008-09-03 16:12:24 +00005082 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005083 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005084 getValue(I.getArgOperand(0)).getValueType(),
5085 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005086 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005087 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005088 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005089 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005090 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005091 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005092 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005093 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005094 }
5095 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005096 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005097 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005098 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005099 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005100 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005101 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005102 }
5103 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005104 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005105 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005106 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005107 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005108 }
5109 case Intrinsic::stacksave: {
5110 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005111 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005112 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005113 setValue(&I, Res);
5114 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005115 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005116 }
5117 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005118 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005119 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005120 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005121 }
Bill Wendling13020d22008-11-18 11:01:33 +00005122 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005123 // Emit code into the DAG to store the stack guard onto the stack.
5124 MachineFunction &MF = DAG.getMachineFunction();
5125 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00005126 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005127 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005128 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5129 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005130
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005131 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5132 // global variable __stack_chk_guard.
5133 if (!GV)
5134 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5135 if (BC->getOpcode() == Instruction::BitCast)
5136 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5137
Eric Christopher58a24612014-10-08 09:50:54 +00005138 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005139 // Emit a LOAD_STACK_GUARD node.
5140 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5141 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005142 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005143 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5144 unsigned Flags = MachineMemOperand::MOLoad |
5145 MachineMemOperand::MOInvariant;
5146 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5147 PtrTy.getSizeInBits() / 8,
5148 DAG.getEVTAlignment(PtrTy));
5149 Node->setMemRefs(MemRefs, MemRefs + 1);
5150
5151 // Copy the guard value to a virtual register so that it can be
5152 // retrieved in the epilogue.
5153 Src = SDValue(Node, 0);
5154 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00005155 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005156 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5157
5158 SPDescriptor.setGuardReg(Reg);
5159 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5160 } else {
5161 Src = getValue(I.getArgOperand(0)); // The guard's value.
5162 }
5163
Gabor Greifeba0be72010-06-25 09:38:13 +00005164 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005165
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005166 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005167 MFI->setStackProtectorIndex(FI);
5168
5169 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5170
5171 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005172 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005173 MachinePointerInfo::getFixedStack(FI),
5174 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005175 setValue(&I, Res);
5176 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005177 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005178 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005179 case Intrinsic::objectsize: {
5180 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005181 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005182
5183 assert(CI && "Non-constant type in __builtin_object_size?");
5184
Gabor Greifeba0be72010-06-25 09:38:13 +00005185 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005186 EVT Ty = Arg.getValueType();
5187
Dan Gohmanf1d83042010-06-18 14:22:04 +00005188 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005189 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005190 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005191 Res = DAG.getConstant(0, Ty);
5192
5193 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005194 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005195 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005196 case Intrinsic::annotation:
5197 case Intrinsic::ptr_annotation:
5198 // Drop the intrinsic, but forward the value
5199 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005200 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005201 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005202 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005203 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005204 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005205
5206 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005207 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005208
5209 SDValue Ops[6];
5210 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005211 Ops[1] = getValue(I.getArgOperand(0));
5212 Ops[2] = getValue(I.getArgOperand(1));
5213 Ops[3] = getValue(I.getArgOperand(2));
5214 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005215 Ops[5] = DAG.getSrcValue(F);
5216
Craig Topper48d114b2014-04-26 18:35:24 +00005217 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005218
Duncan Sandsa0984362011-09-06 13:37:06 +00005219 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005220 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005221 }
5222 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005223 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005224 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005225 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005226 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005227 }
Dan Gohman575fad32008-09-03 16:12:24 +00005228 case Intrinsic::gcroot:
5229 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005230 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005231 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005232
Dan Gohman575fad32008-09-03 16:12:24 +00005233 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5234 GFI->addStackRoot(FI->getIndex(), TypeMap);
5235 }
Craig Topperc0196b12014-04-14 00:51:57 +00005236 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005237 case Intrinsic::gcread:
5238 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005239 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005240 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005241 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005242 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005243
5244 case Intrinsic::expect: {
5245 // Just replace __builtin_expect(exp, c) with EXP.
5246 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005247 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005248 }
5249
Shuxin Yangcdde0592012-10-19 20:11:16 +00005250 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005251 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005252 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005253 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005254 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005255 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005256 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005257 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005258 }
5259 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005260
5261 TargetLowering::CallLoweringInfo CLI(DAG);
5262 CLI.setDebugLoc(sdl).setChain(getRoot())
5263 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00005264 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005265 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005266
Eric Christopher58a24612014-10-08 09:50:54 +00005267 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005268 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005269 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005270 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005271
Bill Wendling5eee7442008-11-21 02:38:44 +00005272 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005273 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005274 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005275 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005276 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005277 case Intrinsic::smul_with_overflow: {
5278 ISD::NodeType Op;
5279 switch (Intrinsic) {
5280 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5281 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5282 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5283 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5284 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5285 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5286 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5287 }
5288 SDValue Op1 = getValue(I.getArgOperand(0));
5289 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005290
Craig Topperbc680062012-04-11 04:34:11 +00005291 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005292 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005293 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005294 }
Dan Gohman575fad32008-09-03 16:12:24 +00005295 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005296 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005297 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005298 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005299 Ops[1] = getValue(I.getArgOperand(0));
5300 Ops[2] = getValue(I.getArgOperand(1));
5301 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005302 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005303 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005304 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005305 EVT::getIntegerVT(*Context, 8),
5306 MachinePointerInfo(I.getArgOperand(0)),
5307 0, /* align */
5308 false, /* volatile */
5309 rw==0, /* read */
5310 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005311 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005312 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005313 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005314 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005315 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005316 // Stack coloring is not enabled in O0, discard region information.
5317 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005318 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005319
Nadav Rotemd753a952012-09-10 08:43:23 +00005320 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005321 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005322
Craig Toppere1c1d362013-07-03 05:11:49 +00005323 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5324 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005325 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5326
5327 // Could not find an Alloca.
5328 if (!LifetimeObject)
5329 continue;
5330
Pete Cooper230332f2014-10-17 22:59:33 +00005331 // First check that the Alloca is static, otherwise it won't have a
5332 // valid frame index.
5333 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5334 if (SI == FuncInfo.StaticAllocaMap.end())
5335 return nullptr;
5336
5337 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00005338
5339 SDValue Ops[2];
5340 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00005341 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005342 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5343
Craig Topper48d114b2014-04-26 18:35:24 +00005344 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005345 DAG.setRoot(Res);
5346 }
Craig Topperc0196b12014-04-14 00:51:57 +00005347 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005348 }
5349 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005350 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00005351 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005352 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005353 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005354 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005355 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005356 case Intrinsic::stackprotectorcheck: {
5357 // Do not actually emit anything for this basic block. Instead we initialize
5358 // the stack protector descriptor and export the guard variable so we can
5359 // access it in FinishBasicBlock.
5360 const BasicBlock *BB = I.getParent();
5361 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5362 ExportFromCurrentBlock(SPDescriptor.getGuard());
5363
5364 // Flush our exports since we are going to process a terminator.
5365 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005366 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005367 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005368 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005369 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00005370 case Intrinsic::eh_actions:
5371 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
5372 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00005373 case Intrinsic::donothing:
5374 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005375 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005376 case Intrinsic::experimental_stackmap: {
5377 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005378 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005379 }
5380 case Intrinsic::experimental_patchpoint_void:
5381 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00005382 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00005383 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005384 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00005385 case Intrinsic::experimental_gc_statepoint: {
5386 visitStatepoint(I);
5387 return nullptr;
5388 }
5389 case Intrinsic::experimental_gc_result_int:
5390 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00005391 case Intrinsic::experimental_gc_result_ptr:
5392 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00005393 visitGCResult(I);
5394 return nullptr;
5395 }
5396 case Intrinsic::experimental_gc_relocate: {
5397 visitGCRelocate(I);
5398 return nullptr;
5399 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00005400 case Intrinsic::instrprof_increment:
5401 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00005402
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005403 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00005404 MachineFunction &MF = DAG.getMachineFunction();
5405 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5406
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005407 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
5408 // is the same on all targets.
5409 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00005410 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
5411 if (isa<ConstantPointerNull>(Arg))
5412 continue; // Skip null pointers. They represent a hole in index space.
5413 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005414 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
5415 "can only escape static allocas");
5416 int FI = FuncInfo.StaticAllocaMap[Slot];
5417 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005418 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5419 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005420 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
5421 TII->get(TargetOpcode::FRAME_ALLOC))
5422 .addSym(FrameAllocSym)
5423 .addFrameIndex(FI);
5424 }
Reid Klecknere9b89312015-01-13 00:48:10 +00005425
5426 return nullptr;
5427 }
5428
Reid Kleckner3542ace2015-01-13 01:51:34 +00005429 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005430 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00005431 MachineFunction &MF = DAG.getMachineFunction();
5432 MVT PtrVT = TLI.getPointerTy(0);
5433
5434 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005435 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5436 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5437 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00005438 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005439 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5440 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00005441
5442 // Create a TargetExternalSymbol for the label to avoid any target lowering
5443 // that would make this PC relative.
5444 StringRef Name = FrameAllocSym->getName();
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005445 assert(Name.data()[Name.size()] == '\0' && "not null terminated");
Reid Klecknere9b89312015-01-13 00:48:10 +00005446 SDValue OffsetSym = DAG.getTargetExternalSymbol(Name.data(), PtrVT);
5447 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00005448 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00005449
5450 // Add the offset to the FP.
5451 Value *FP = I.getArgOperand(1);
5452 SDValue FPVal = getValue(FP);
5453 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5454 setValue(&I, Add);
5455
5456 return nullptr;
5457 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00005458 case Intrinsic::eh_begincatch:
5459 case Intrinsic::eh_endcatch:
5460 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Dan Gohman575fad32008-09-03 16:12:24 +00005461 }
5462}
5463
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005464std::pair<SDValue, SDValue>
5465SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5466 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005467 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005468 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005469
Chris Lattnerfb964e52010-04-05 06:19:28 +00005470 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005471 // Insert a label before the invoke call to mark the try range. This can be
5472 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005473 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005474
Jim Grosbach54c05302010-01-28 01:45:32 +00005475 // For SjLj, keep track of which landing pads go with which invokes
5476 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005477 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005478 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005479 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005480 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005481
Jim Grosbach54c05302010-01-28 01:45:32 +00005482 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005483 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005484 }
5485
Dan Gohman575fad32008-09-03 16:12:24 +00005486 // Both PendingLoads and PendingExports must be flushed here;
5487 // this call might not return.
5488 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005489 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005490
5491 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005492 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005493 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5494 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005495
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005496 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005497 "Non-null chain expected with non-tail call!");
5498 assert((Result.second.getNode() || !Result.first.getNode()) &&
5499 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005500
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005501 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005502 // As a special case, a null chain means that a tail call has been emitted
5503 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005504 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005505
5506 // Since there's no actual continuation from this block, nothing can be
5507 // relying on us setting vregs for them.
5508 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005509 } else {
5510 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005511 }
Dan Gohman575fad32008-09-03 16:12:24 +00005512
Chris Lattnerfb964e52010-04-05 06:19:28 +00005513 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005514 // Insert a label at the end of the invoke call to mark the try range. This
5515 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005516 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005517 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005518
5519 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005520 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005521 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005522
5523 return Result;
5524}
5525
5526void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5527 bool isTailCall,
5528 MachineBasicBlock *LandingPad) {
5529 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5530 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5531 Type *RetTy = FTy->getReturnType();
5532
5533 TargetLowering::ArgListTy Args;
5534 TargetLowering::ArgListEntry Entry;
5535 Args.reserve(CS.arg_size());
5536
5537 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5538 i != e; ++i) {
5539 const Value *V = *i;
5540
5541 // Skip empty types
5542 if (V->getType()->isEmptyTy())
5543 continue;
5544
5545 SDValue ArgNode = getValue(V);
5546 Entry.Node = ArgNode; Entry.Ty = V->getType();
5547
5548 // Skip the first return-type Attribute to get to params.
5549 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5550 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005551
5552 // If we have an explicit sret argument that is an Instruction, (i.e., it
5553 // might point to function-local memory), we can't meaningfully tail-call.
5554 if (Entry.isSRet && isa<Instruction>(V))
5555 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005556 }
5557
5558 // Check if target-independent constraints permit a tail call here.
5559 // Target-dependent constraints are checked within TLI->LowerCallTo.
5560 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5561 isTailCall = false;
5562
5563 TargetLowering::CallLoweringInfo CLI(DAG);
5564 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5565 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5566 .setTailCall(isTailCall);
5567 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5568
5569 if (Result.first.getNode())
5570 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005571}
5572
Chris Lattner1a32ede2009-12-24 00:37:38 +00005573/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5574/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005575static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005576 for (const User *U : V->users()) {
5577 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005578 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005579 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005580 if (C->isNullValue())
5581 continue;
5582 // Unknown instruction.
5583 return false;
5584 }
5585 return true;
5586}
5587
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005588static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005589 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005590 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005591
Chris Lattner1a32ede2009-12-24 00:37:38 +00005592 // Check to see if this load can be trivially constant folded, e.g. if the
5593 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005594 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005595 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005596 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005597 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005598
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005599 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5600 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005601 return Builder.getValue(LoadCst);
5602 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005603
Chris Lattner1a32ede2009-12-24 00:37:38 +00005604 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5605 // still constant memory, the input chain can be the entry node.
5606 SDValue Root;
5607 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005608
Chris Lattner1a32ede2009-12-24 00:37:38 +00005609 // Do not serialize (non-volatile) loads of constant memory with anything.
5610 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5611 Root = Builder.DAG.getEntryNode();
5612 ConstantMemory = true;
5613 } else {
5614 // Do not serialize non-volatile loads against each other.
5615 Root = Builder.DAG.getRoot();
5616 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005617
Chris Lattner1a32ede2009-12-24 00:37:38 +00005618 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005619 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005620 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005621 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005622 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005623 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005624
Chris Lattner1a32ede2009-12-24 00:37:38 +00005625 if (!ConstantMemory)
5626 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5627 return LoadVal;
5628}
5629
Richard Sandiforde3827752013-08-16 10:55:47 +00005630/// processIntegerCallValue - Record the value for an instruction that
5631/// produces an integer result, converting the type where necessary.
5632void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5633 SDValue Value,
5634 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005635 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005636 if (IsSigned)
5637 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5638 else
5639 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5640 setValue(&I, Value);
5641}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005642
5643/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5644/// If so, return true and lower it, otherwise return false and it will be
5645/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005646bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005647 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005648 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005649 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005650
Gabor Greifeba0be72010-06-25 09:38:13 +00005651 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005652 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005653 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005654 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005655 return false;
5656
Richard Sandiforde3827752013-08-16 10:55:47 +00005657 const Value *Size = I.getArgOperand(2);
5658 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5659 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005660 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005661 setValue(&I, DAG.getConstant(0, CallVT));
5662 return true;
5663 }
5664
Richard Sandiford564681c2013-08-12 10:28:10 +00005665 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5666 std::pair<SDValue, SDValue> Res =
5667 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005668 getValue(LHS), getValue(RHS), getValue(Size),
5669 MachinePointerInfo(LHS),
5670 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005671 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005672 processIntegerCallValue(I, Res.first, true);
5673 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005674 return true;
5675 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005676
Chris Lattner1a32ede2009-12-24 00:37:38 +00005677 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5678 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005679 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005680 bool ActuallyDoIt = true;
5681 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005682 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005683 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005684 default:
5685 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005686 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005687 ActuallyDoIt = false;
5688 break;
5689 case 2:
5690 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005691 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005692 break;
5693 case 4:
5694 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005695 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005696 break;
5697 case 8:
5698 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005699 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005700 break;
5701 /*
5702 case 16:
5703 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005704 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005705 LoadTy = VectorType::get(LoadTy, 4);
5706 break;
5707 */
5708 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005709
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005710 // This turns into unaligned loads. We only do this if the target natively
5711 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5712 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005713
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005714 // Require that we can find a legal MVT, and only do this if the target
5715 // supports unaligned loads of that type. Expanding into byte loads would
5716 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005717 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005718 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005719 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5720 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005721 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5722 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005723 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005724 if (!TLI.isTypeLegal(LoadVT) ||
5725 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5726 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005727 ActuallyDoIt = false;
5728 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005729
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005730 if (ActuallyDoIt) {
5731 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5732 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005733
Andrew Trickef9de2a2013-05-25 02:42:55 +00005734 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005735 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005736 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005737 return true;
5738 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005739 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005740
5741
Chris Lattner1a32ede2009-12-24 00:37:38 +00005742 return false;
5743}
5744
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005745/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5746/// form. If so, return true and lower it, otherwise return false and it
5747/// will be lowered like a normal call.
5748bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5749 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5750 if (I.getNumArgOperands() != 3)
5751 return false;
5752
5753 const Value *Src = I.getArgOperand(0);
5754 const Value *Char = I.getArgOperand(1);
5755 const Value *Length = I.getArgOperand(2);
5756 if (!Src->getType()->isPointerTy() ||
5757 !Char->getType()->isIntegerTy() ||
5758 !Length->getType()->isIntegerTy() ||
5759 !I.getType()->isPointerTy())
5760 return false;
5761
5762 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5763 std::pair<SDValue, SDValue> Res =
5764 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5765 getValue(Src), getValue(Char), getValue(Length),
5766 MachinePointerInfo(Src));
5767 if (Res.first.getNode()) {
5768 setValue(&I, Res.first);
5769 PendingLoads.push_back(Res.second);
5770 return true;
5771 }
5772
5773 return false;
5774}
5775
Richard Sandifordbb83a502013-08-16 11:29:37 +00005776/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5777/// optimized form. If so, return true and lower it, otherwise return false
5778/// and it will be lowered like a normal call.
5779bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5780 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5781 if (I.getNumArgOperands() != 2)
5782 return false;
5783
5784 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5785 if (!Arg0->getType()->isPointerTy() ||
5786 !Arg1->getType()->isPointerTy() ||
5787 !I.getType()->isPointerTy())
5788 return false;
5789
5790 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5791 std::pair<SDValue, SDValue> Res =
5792 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5793 getValue(Arg0), getValue(Arg1),
5794 MachinePointerInfo(Arg0),
5795 MachinePointerInfo(Arg1), isStpcpy);
5796 if (Res.first.getNode()) {
5797 setValue(&I, Res.first);
5798 DAG.setRoot(Res.second);
5799 return true;
5800 }
5801
5802 return false;
5803}
5804
Richard Sandifordca232712013-08-16 11:21:54 +00005805/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5806/// If so, return true and lower it, otherwise return false and it will be
5807/// lowered like a normal call.
5808bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5809 // Verify that the prototype makes sense. int strcmp(void*,void*)
5810 if (I.getNumArgOperands() != 2)
5811 return false;
5812
5813 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5814 if (!Arg0->getType()->isPointerTy() ||
5815 !Arg1->getType()->isPointerTy() ||
5816 !I.getType()->isIntegerTy())
5817 return false;
5818
5819 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5820 std::pair<SDValue, SDValue> Res =
5821 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5822 getValue(Arg0), getValue(Arg1),
5823 MachinePointerInfo(Arg0),
5824 MachinePointerInfo(Arg1));
5825 if (Res.first.getNode()) {
5826 processIntegerCallValue(I, Res.first, true);
5827 PendingLoads.push_back(Res.second);
5828 return true;
5829 }
5830
5831 return false;
5832}
5833
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005834/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5835/// form. If so, return true and lower it, otherwise return false and it
5836/// will be lowered like a normal call.
5837bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5838 // Verify that the prototype makes sense. size_t strlen(char *)
5839 if (I.getNumArgOperands() != 1)
5840 return false;
5841
5842 const Value *Arg0 = I.getArgOperand(0);
5843 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5844 return false;
5845
5846 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5847 std::pair<SDValue, SDValue> Res =
5848 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5849 getValue(Arg0), MachinePointerInfo(Arg0));
5850 if (Res.first.getNode()) {
5851 processIntegerCallValue(I, Res.first, false);
5852 PendingLoads.push_back(Res.second);
5853 return true;
5854 }
5855
5856 return false;
5857}
5858
5859/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5860/// form. If so, return true and lower it, otherwise return false and it
5861/// will be lowered like a normal call.
5862bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5863 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5864 if (I.getNumArgOperands() != 2)
5865 return false;
5866
5867 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5868 if (!Arg0->getType()->isPointerTy() ||
5869 !Arg1->getType()->isIntegerTy() ||
5870 !I.getType()->isIntegerTy())
5871 return false;
5872
5873 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5874 std::pair<SDValue, SDValue> Res =
5875 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5876 getValue(Arg0), getValue(Arg1),
5877 MachinePointerInfo(Arg0));
5878 if (Res.first.getNode()) {
5879 processIntegerCallValue(I, Res.first, false);
5880 PendingLoads.push_back(Res.second);
5881 return true;
5882 }
5883
5884 return false;
5885}
5886
Bob Wilson874886c2012-08-03 23:29:17 +00005887/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5888/// operation (as expected), translate it to an SDNode with the specified opcode
5889/// and return true.
5890bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5891 unsigned Opcode) {
5892 // Sanity check that it really is a unary floating-point call.
5893 if (I.getNumArgOperands() != 1 ||
5894 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5895 I.getType() != I.getArgOperand(0)->getType() ||
5896 !I.onlyReadsMemory())
5897 return false;
5898
5899 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005900 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005901 return true;
5902}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005903
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005904/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005905/// operation (as expected), translate it to an SDNode with the specified opcode
5906/// and return true.
5907bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5908 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005909 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005910 if (I.getNumArgOperands() != 2 ||
5911 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5912 I.getType() != I.getArgOperand(0)->getType() ||
5913 I.getType() != I.getArgOperand(1)->getType() ||
5914 !I.onlyReadsMemory())
5915 return false;
5916
5917 SDValue Tmp0 = getValue(I.getArgOperand(0));
5918 SDValue Tmp1 = getValue(I.getArgOperand(1));
5919 EVT VT = Tmp0.getValueType();
5920 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5921 return true;
5922}
5923
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005924void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005925 // Handle inline assembly differently.
5926 if (isa<InlineAsm>(I.getCalledValue())) {
5927 visitInlineAsm(&I);
5928 return;
5929 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005930
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005931 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005932 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005933
Craig Topperc0196b12014-04-14 00:51:57 +00005934 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005935 if (Function *F = I.getCalledFunction()) {
5936 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005937 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005938 if (unsigned IID = II->getIntrinsicID(F)) {
5939 RenameFn = visitIntrinsicCall(I, IID);
5940 if (!RenameFn)
5941 return;
5942 }
5943 }
Dan Gohman575fad32008-09-03 16:12:24 +00005944 if (unsigned IID = F->getIntrinsicID()) {
5945 RenameFn = visitIntrinsicCall(I, IID);
5946 if (!RenameFn)
5947 return;
5948 }
5949 }
5950
5951 // Check for well-known libc/libm calls. If the function is internal, it
5952 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005953 LibFunc::Func Func;
5954 if (!F->hasLocalLinkage() && F->hasName() &&
5955 LibInfo->getLibFunc(F->getName(), Func) &&
5956 LibInfo->hasOptimizedCodeGen(Func)) {
5957 switch (Func) {
5958 default: break;
5959 case LibFunc::copysign:
5960 case LibFunc::copysignf:
5961 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005962 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005963 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5964 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005965 I.getType() == I.getArgOperand(1)->getType() &&
5966 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005967 SDValue LHS = getValue(I.getArgOperand(0));
5968 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005969 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005970 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005971 return;
5972 }
Bob Wilson871701c2012-08-03 21:26:24 +00005973 break;
5974 case LibFunc::fabs:
5975 case LibFunc::fabsf:
5976 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005977 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005978 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005979 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005980 case LibFunc::fmin:
5981 case LibFunc::fminf:
5982 case LibFunc::fminl:
5983 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5984 return;
5985 break;
5986 case LibFunc::fmax:
5987 case LibFunc::fmaxf:
5988 case LibFunc::fmaxl:
5989 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5990 return;
5991 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005992 case LibFunc::sin:
5993 case LibFunc::sinf:
5994 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005995 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005996 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005997 break;
5998 case LibFunc::cos:
5999 case LibFunc::cosf:
6000 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00006001 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00006002 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006003 break;
6004 case LibFunc::sqrt:
6005 case LibFunc::sqrtf:
6006 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00006007 case LibFunc::sqrt_finite:
6008 case LibFunc::sqrtf_finite:
6009 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00006010 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00006011 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006012 break;
6013 case LibFunc::floor:
6014 case LibFunc::floorf:
6015 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00006016 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006017 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006018 break;
6019 case LibFunc::nearbyint:
6020 case LibFunc::nearbyintf:
6021 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006022 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006023 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006024 break;
6025 case LibFunc::ceil:
6026 case LibFunc::ceilf:
6027 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006028 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006029 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006030 break;
6031 case LibFunc::rint:
6032 case LibFunc::rintf:
6033 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006034 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006035 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006036 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006037 case LibFunc::round:
6038 case LibFunc::roundf:
6039 case LibFunc::roundl:
6040 if (visitUnaryFloatCall(I, ISD::FROUND))
6041 return;
6042 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006043 case LibFunc::trunc:
6044 case LibFunc::truncf:
6045 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006046 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006047 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006048 break;
6049 case LibFunc::log2:
6050 case LibFunc::log2f:
6051 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006052 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006053 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006054 break;
6055 case LibFunc::exp2:
6056 case LibFunc::exp2f:
6057 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006058 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006059 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006060 break;
6061 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006062 if (visitMemCmpCall(I))
6063 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006064 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006065 case LibFunc::memchr:
6066 if (visitMemChrCall(I))
6067 return;
6068 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006069 case LibFunc::strcpy:
6070 if (visitStrCpyCall(I, false))
6071 return;
6072 break;
6073 case LibFunc::stpcpy:
6074 if (visitStrCpyCall(I, true))
6075 return;
6076 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006077 case LibFunc::strcmp:
6078 if (visitStrCmpCall(I))
6079 return;
6080 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006081 case LibFunc::strlen:
6082 if (visitStrLenCall(I))
6083 return;
6084 break;
6085 case LibFunc::strnlen:
6086 if (visitStrNLenCall(I))
6087 return;
6088 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006089 }
6090 }
Dan Gohman575fad32008-09-03 16:12:24 +00006091 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006092
Dan Gohman575fad32008-09-03 16:12:24 +00006093 SDValue Callee;
6094 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006095 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006096 else
Eric Christopher58a24612014-10-08 09:50:54 +00006097 Callee = DAG.getExternalSymbol(RenameFn,
6098 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006099
Bill Wendling0602f392009-12-23 01:28:19 +00006100 // Check if we can potentially perform a tail call. More detailed checking is
6101 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006102 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006103}
6104
Benjamin Kramer355ce072011-03-26 16:35:10 +00006105namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006106
Dan Gohman575fad32008-09-03 16:12:24 +00006107/// AsmOperandInfo - This contains information for each constraint that we are
6108/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006109class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006110public:
Dan Gohman575fad32008-09-03 16:12:24 +00006111 /// CallOperand - If this is the result output operand or a clobber
6112 /// this is null, otherwise it is the incoming operand to the CallInst.
6113 /// This gets modified as the asm is processed.
6114 SDValue CallOperand;
6115
6116 /// AssignedRegs - If this is a register or register class operand, this
6117 /// contains the set of register corresponding to the operand.
6118 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006119
John Thompson1094c802010-09-13 18:15:37 +00006120 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006121 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006122 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006123
Owen Anderson53aa7a92009-08-10 22:56:29 +00006124 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006125 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006126 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006127 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006128 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006129 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006130 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006131
Chris Lattner3b1833c2008-10-17 17:05:25 +00006132 if (isa<BasicBlock>(CallOperandVal))
6133 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006134
Chris Lattner229907c2011-07-18 04:54:35 +00006135 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006136
Eric Christopher44804282011-05-09 20:04:43 +00006137 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006138 // If this is an indirect operand, the operand is a pointer to the
6139 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006140 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006141 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006142 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006143 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006144 OpTy = PtrTy->getElementType();
6145 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006146
Eric Christopher44804282011-05-09 20:04:43 +00006147 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006148 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006149 if (STy->getNumElements() == 1)
6150 OpTy = STy->getElementType(0);
6151
Chris Lattner3b1833c2008-10-17 17:05:25 +00006152 // If OpTy is not a single value, it may be a struct/union that we
6153 // can tile with integers.
6154 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006155 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006156 switch (BitSize) {
6157 default: break;
6158 case 1:
6159 case 8:
6160 case 16:
6161 case 32:
6162 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006163 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006164 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006165 break;
6166 }
6167 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006168
Chris Lattner3b1833c2008-10-17 17:05:25 +00006169 return TLI.getValueType(OpTy, true);
6170 }
Dan Gohman575fad32008-09-03 16:12:24 +00006171};
Dan Gohman4db93c92010-05-29 17:53:24 +00006172
John Thompsone8360b72010-10-29 17:29:13 +00006173typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6174
Benjamin Kramer355ce072011-03-26 16:35:10 +00006175} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006176
Dan Gohman575fad32008-09-03 16:12:24 +00006177/// GetRegistersForValue - Assign registers (virtual or physical) for the
6178/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006179/// register allocator to handle the assignment process. However, if the asm
6180/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006181/// allocation. This produces generally horrible, but correct, code.
6182///
6183/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006184///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006185static void GetRegistersForValue(SelectionDAG &DAG,
6186 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006187 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006188 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006189 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006190
Dan Gohman575fad32008-09-03 16:12:24 +00006191 MachineFunction &MF = DAG.getMachineFunction();
6192 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006193
Dan Gohman575fad32008-09-03 16:12:24 +00006194 // If this is a constraint for a single physreg, or a constraint for a
6195 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00006196 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
6197 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
6198 OpInfo.ConstraintCode,
6199 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006200
6201 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006202 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006203 // If this is a FP input in an integer register (or visa versa) insert a bit
6204 // cast of the input value. More generally, handle any case where the input
6205 // value disagrees with the register class we plan to stick this in.
6206 if (OpInfo.Type == InlineAsm::isInput &&
6207 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006208 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006209 // types are identical size, use a bitcast to convert (e.g. two differing
6210 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006211 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006212 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006213 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006214 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006215 OpInfo.ConstraintVT = RegVT;
6216 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6217 // If the input is a FP value and we want it in FP registers, do a
6218 // bitcast to the corresponding integer type. This turns an f64 value
6219 // into i64, which can be passed with two i32 values on a 32-bit
6220 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006221 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006222 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006223 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006224 OpInfo.ConstraintVT = RegVT;
6225 }
6226 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006227
Owen Anderson117c9e82009-08-12 00:36:31 +00006228 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006229 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006230
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006231 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006232 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006233
6234 // If this is a constraint for a specific physical register, like {r17},
6235 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006236 if (unsigned AssignedReg = PhysReg.first) {
6237 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006238 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006239 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006240
Dan Gohman575fad32008-09-03 16:12:24 +00006241 // Get the actual register value type. This is important, because the user
6242 // may have asked for (e.g.) the AX register in i32 type. We need to
6243 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006244 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006245
Dan Gohman575fad32008-09-03 16:12:24 +00006246 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006247 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006248
6249 // If this is an expanded reference, add the rest of the regs to Regs.
6250 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006251 TargetRegisterClass::iterator I = RC->begin();
6252 for (; *I != AssignedReg; ++I)
6253 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006254
Dan Gohman575fad32008-09-03 16:12:24 +00006255 // Already added the first reg.
6256 --NumRegs; ++I;
6257 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006258 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006259 Regs.push_back(*I);
6260 }
6261 }
Bill Wendlingac087582009-12-22 01:25:10 +00006262
Dan Gohmand16aa542010-05-29 17:03:36 +00006263 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006264 return;
6265 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006266
Dan Gohman575fad32008-09-03 16:12:24 +00006267 // Otherwise, if this was a reference to an LLVM register class, create vregs
6268 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006269 if (const TargetRegisterClass *RC = PhysReg.second) {
6270 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006271 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006272 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006273
Evan Cheng968c3b02009-03-23 08:01:15 +00006274 // Create the appropriate number of virtual registers.
6275 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6276 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006277 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006278
Dan Gohmand16aa542010-05-29 17:03:36 +00006279 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006280 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006281 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006282
Dan Gohman575fad32008-09-03 16:12:24 +00006283 // Otherwise, we couldn't allocate enough registers for this.
6284}
6285
Dan Gohman575fad32008-09-03 16:12:24 +00006286/// visitInlineAsm - Handle a call to an InlineAsm object.
6287///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006288void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6289 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006290
6291 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006292 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006293
Eric Christopher58a24612014-10-08 09:50:54 +00006294 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00006295 TargetLowering::AsmOperandInfoVector TargetConstraints =
6296 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006297
John Thompson1094c802010-09-13 18:15:37 +00006298 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006299
Dan Gohman575fad32008-09-03 16:12:24 +00006300 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6301 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006302 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6303 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006304 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006305
Patrik Hagglundf9934612012-12-19 15:19:11 +00006306 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006307
6308 // Compute the value type for each operand.
6309 switch (OpInfo.Type) {
6310 case InlineAsm::isOutput:
6311 // Indirect outputs just consume an argument.
6312 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006313 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006314 break;
6315 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006316
Dan Gohman575fad32008-09-03 16:12:24 +00006317 // The return value of the call is this value. As such, there is no
6318 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006319 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006320 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00006321 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006322 } else {
6323 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00006324 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006325 }
6326 ++ResNo;
6327 break;
6328 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006329 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006330 break;
6331 case InlineAsm::isClobber:
6332 // Nothing to do.
6333 break;
6334 }
6335
6336 // If this is an input or an indirect output, process the call argument.
6337 // BasicBlocks are labels, currently appearing only in asm's.
6338 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006339 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006340 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006341 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006342 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006343 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006344
Eric Christopher58a24612014-10-08 09:50:54 +00006345 OpVT =
6346 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006347 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006348
Dan Gohman575fad32008-09-03 16:12:24 +00006349 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006350
John Thompson1094c802010-09-13 18:15:37 +00006351 // Indirect operand accesses access memory.
6352 if (OpInfo.isIndirect)
6353 hasMemory = true;
6354 else {
6355 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006356 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006357 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006358 if (CType == TargetLowering::C_Memory) {
6359 hasMemory = true;
6360 break;
6361 }
6362 }
6363 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006364 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006365
John Thompson1094c802010-09-13 18:15:37 +00006366 SDValue Chain, Flag;
6367
6368 // We won't need to flush pending loads if this asm doesn't touch
6369 // memory and is nonvolatile.
6370 if (hasMemory || IA->hasSideEffects())
6371 Chain = getRoot();
6372 else
6373 Chain = DAG.getRoot();
6374
Chris Lattner160e8ab2008-10-18 18:49:30 +00006375 // Second pass over the constraints: compute which constraint option to use
6376 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006377 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006378 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006379
John Thompson8118ef82010-09-24 22:24:05 +00006380 // If this is an output operand with a matching input operand, look up the
6381 // matching input. If their types mismatch, e.g. one is an integer, the
6382 // other is floating point, or their sizes are different, flag it as an
6383 // error.
6384 if (OpInfo.hasMatchingInput()) {
6385 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006386
John Thompson8118ef82010-09-24 22:24:05 +00006387 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00006388 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
6389 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6390 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6391 OpInfo.ConstraintVT);
6392 std::pair<unsigned, const TargetRegisterClass *> InputRC =
6393 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
6394 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006395 if ((OpInfo.ConstraintVT.isInteger() !=
6396 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006397 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006398 report_fatal_error("Unsupported asm: input constraint"
6399 " with a matching output constraint of"
6400 " incompatible type!");
6401 }
6402 Input.ConstraintVT = OpInfo.ConstraintVT;
6403 }
6404 }
6405
Dan Gohman575fad32008-09-03 16:12:24 +00006406 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006407 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006408
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006409 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6410 OpInfo.Type == InlineAsm::isClobber)
6411 continue;
6412
Dan Gohman575fad32008-09-03 16:12:24 +00006413 // If this is a memory input, and if the operand is not indirect, do what we
6414 // need to to provide an address for the memory input.
6415 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6416 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006417 assert((OpInfo.isMultipleAlternative ||
6418 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006419 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006420
Dan Gohman575fad32008-09-03 16:12:24 +00006421 // Memory operands really want the address of the value. If we don't have
6422 // an indirect input, put it in the constpool if we can, otherwise spill
6423 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006424 // TODO: This isn't quite right. We need to handle these according to
6425 // the addressing mode that the constraint wants. Also, this may take
6426 // an additional register for the computation and we don't want that
6427 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006428
Dan Gohman575fad32008-09-03 16:12:24 +00006429 // If the operand is a float, integer, or vector constant, spill to a
6430 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006431 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006432 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006433 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006434 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00006435 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006436 } else {
6437 // Otherwise, create a stack slot and emit a store to it before the
6438 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006439 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00006440 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
6441 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006442 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006443 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00006444 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006445 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006446 OpInfo.CallOperand, StackSlot,
6447 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006448 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006449 OpInfo.CallOperand = StackSlot;
6450 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006451
Dan Gohman575fad32008-09-03 16:12:24 +00006452 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006453 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006454
Dan Gohman575fad32008-09-03 16:12:24 +00006455 // It is now an indirect operand.
6456 OpInfo.isIndirect = true;
6457 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006458
Dan Gohman575fad32008-09-03 16:12:24 +00006459 // If this constraint is for a specific register, allocate it before
6460 // anything else.
6461 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006462 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006463 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006464
Dan Gohman575fad32008-09-03 16:12:24 +00006465 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006466 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006467 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6468 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006469
Dan Gohman575fad32008-09-03 16:12:24 +00006470 // C_Register operands have already been allocated, Other/Memory don't need
6471 // to be.
6472 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006473 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006474 }
6475
Dan Gohman575fad32008-09-03 16:12:24 +00006476 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6477 std::vector<SDValue> AsmNodeOperands;
6478 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6479 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006480 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006481 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006482
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006483 // If we have a !srcloc metadata node associated with it, we want to attach
6484 // this to the ultimately generated inline asm machineinstr. To do this, we
6485 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006486 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006487 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006488
Chad Rosier9e1274f2012-10-30 19:11:54 +00006489 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6490 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006491 unsigned ExtraInfo = 0;
6492 if (IA->hasSideEffects())
6493 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6494 if (IA->isAlignStack())
6495 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006496 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006497 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006498
6499 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6500 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6501 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6502
6503 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006504 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006505
Chad Rosier86f60502012-10-30 20:01:12 +00006506 // Ideally, we would only check against memory constraints. However, the
6507 // meaning of an other constraint can be target-specific and we can't easily
6508 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6509 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006510 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6511 OpInfo.ConstraintType == TargetLowering::C_Other) {
6512 if (OpInfo.Type == InlineAsm::isInput)
6513 ExtraInfo |= InlineAsm::Extra_MayLoad;
6514 else if (OpInfo.Type == InlineAsm::isOutput)
6515 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006516 else if (OpInfo.Type == InlineAsm::isClobber)
6517 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006518 }
6519 }
6520
Evan Cheng6eb516d2011-01-07 23:50:32 +00006521 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006522 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006523
Dan Gohman575fad32008-09-03 16:12:24 +00006524 // Loop over all of the inputs, copying the operand values into the
6525 // appropriate registers and processing the output regs.
6526 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006527
Dan Gohman575fad32008-09-03 16:12:24 +00006528 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6529 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006530
Dan Gohman575fad32008-09-03 16:12:24 +00006531 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6532 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6533
6534 switch (OpInfo.Type) {
6535 case InlineAsm::isOutput: {
6536 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6537 OpInfo.ConstraintType != TargetLowering::C_Register) {
6538 // Memory output, or 'other' output (e.g. 'X' constraint).
6539 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6540
Daniel Sanders60f1db02015-03-13 12:45:09 +00006541 unsigned ConstraintID =
6542 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6543 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6544 "Failed to convert memory constraint code to constraint id.");
6545
Dan Gohman575fad32008-09-03 16:12:24 +00006546 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006547 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006548 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Daniel Sanders2db94ba2015-03-10 10:42:59 +00006549 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006550 AsmNodeOperands.push_back(OpInfo.CallOperand);
6551 break;
6552 }
6553
6554 // Otherwise, this is a register or register class output.
6555
6556 // Copy the output from the appropriate register. Find a register that
6557 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006558 if (OpInfo.AssignedRegs.Regs.empty()) {
6559 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006560 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006561 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006562 Twine(OpInfo.ConstraintCode) + "'");
6563 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006564 }
Dan Gohman575fad32008-09-03 16:12:24 +00006565
6566 // If this is an indirect operand, store through the pointer after the
6567 // asm.
6568 if (OpInfo.isIndirect) {
6569 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6570 OpInfo.CallOperandVal));
6571 } else {
6572 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006573 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006574 // Concatenate this output onto the outputs list.
6575 RetValRegs.append(OpInfo.AssignedRegs);
6576 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006577
Dan Gohman575fad32008-09-03 16:12:24 +00006578 // Add information to the INLINEASM node to know that this register is
6579 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006580 OpInfo.AssignedRegs
6581 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6582 ? InlineAsm::Kind_RegDefEarlyClobber
6583 : InlineAsm::Kind_RegDef,
6584 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006585 break;
6586 }
6587 case InlineAsm::isInput: {
6588 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006589
Chris Lattner860df6e2008-10-17 16:47:46 +00006590 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006591 // If this is required to match an output register we have already set,
6592 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006593 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006594
Dan Gohman575fad32008-09-03 16:12:24 +00006595 // Scan until we find the definition we already emitted of this operand.
6596 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006597 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006598 for (; OperandNo; --OperandNo) {
6599 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006600 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006601 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006602 assert((InlineAsm::isRegDefKind(OpFlag) ||
6603 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6604 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006605 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006606 }
6607
Evan Cheng2e559232009-03-20 18:03:34 +00006608 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006609 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006610 if (InlineAsm::isRegDefKind(OpFlag) ||
6611 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006612 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006613 if (OpInfo.isIndirect) {
6614 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006615 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006616 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6617 " don't know how to handle tied "
6618 "indirect register inputs");
6619 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006620 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006621
Dan Gohman575fad32008-09-03 16:12:24 +00006622 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006623 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006624 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006625 MatchedRegs.RegVTs.push_back(RegVT);
6626 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006627 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006628 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006629 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006630 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6631 else {
6632 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006633 Ctx.emitError(CS.getInstruction(),
6634 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006635 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006636 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006637 }
6638 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006639 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006640 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006641 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006642 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006643 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006644 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006645 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006646 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006647
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006648 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6649 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6650 "Unexpected number of operands");
6651 // Add information to the INLINEASM node to know about this input.
6652 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006653 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006654 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6655 OpInfo.getMatchedOperand());
6656 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006657 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006658 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6659 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006660 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006661
Dale Johannesencaca5482010-07-13 20:17:05 +00006662 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006663 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6664 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006665 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006666
Dale Johannesencaca5482010-07-13 20:17:05 +00006667 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006668 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006669 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006670 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006671 if (Ops.empty()) {
6672 LLVMContext &Ctx = *DAG.getContext();
6673 Ctx.emitError(CS.getInstruction(),
6674 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006675 Twine(OpInfo.ConstraintCode) + "'");
6676 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006677 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006678
Dan Gohman575fad32008-09-03 16:12:24 +00006679 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006680 unsigned ResOpType =
6681 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006682 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006683 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006684 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6685 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006686 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006687
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006688 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006689 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006690 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006691 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006692
Daniel Sanders60f1db02015-03-13 12:45:09 +00006693 unsigned ConstraintID =
6694 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6695 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6696 "Failed to convert memory constraint code to constraint id.");
6697
Dan Gohman575fad32008-09-03 16:12:24 +00006698 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006699 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006700 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Daniel Sanders2db94ba2015-03-10 10:42:59 +00006701 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006702 AsmNodeOperands.push_back(InOperandVal);
6703 break;
6704 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006705
Dan Gohman575fad32008-09-03 16:12:24 +00006706 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6707 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6708 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006709
6710 // TODO: Support this.
6711 if (OpInfo.isIndirect) {
6712 LLVMContext &Ctx = *DAG.getContext();
6713 Ctx.emitError(CS.getInstruction(),
6714 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006715 "for constraint '" +
6716 Twine(OpInfo.ConstraintCode) + "'");
6717 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006718 }
Dan Gohman575fad32008-09-03 16:12:24 +00006719
6720 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006721 if (OpInfo.AssignedRegs.Regs.empty()) {
6722 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006723 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006724 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006725 Twine(OpInfo.ConstraintCode) + "'");
6726 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006727 }
Dan Gohman575fad32008-09-03 16:12:24 +00006728
Andrew Trickef9de2a2013-05-25 02:42:55 +00006729 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006730 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006731
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006732 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006733 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006734 break;
6735 }
6736 case InlineAsm::isClobber: {
6737 // Add the clobbered value to the operand list, so that the register
6738 // allocator is aware that the physreg got clobbered.
6739 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006740 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006741 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006742 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006743 break;
6744 }
6745 }
6746 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006747
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006748 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006749 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006750 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006751
Andrew Trickef9de2a2013-05-25 02:42:55 +00006752 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006753 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006754 Flag = Chain.getValue(1);
6755
6756 // If this asm returns a register value, copy the result from that register
6757 // and set it as the value of the call.
6758 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006759 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006760 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006761
Chris Lattner160e8ab2008-10-18 18:49:30 +00006762 // FIXME: Why don't we do this for inline asms with MRVs?
6763 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006764 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006765
Chris Lattner160e8ab2008-10-18 18:49:30 +00006766 // If any of the results of the inline asm is a vector, it may have the
6767 // wrong width/num elts. This can happen for register classes that can
6768 // contain multiple different value types. The preg or vreg allocated may
6769 // not have the same VT as was expected. Convert it to the right type
6770 // with bit_convert.
6771 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006772 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006773 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006774
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006775 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006776 ResultType.isInteger() && Val.getValueType().isInteger()) {
6777 // If a result value was tied to an input value, the computed result may
6778 // have a wider width than the expected result. Extract the relevant
6779 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006780 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006781 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006782
Chris Lattner160e8ab2008-10-18 18:49:30 +00006783 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006784 }
Dan Gohman6de25562008-10-18 01:03:45 +00006785
Dan Gohman575fad32008-09-03 16:12:24 +00006786 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006787 // Don't need to use this as a chain in this case.
6788 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6789 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006790 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006791
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006792 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006793
Dan Gohman575fad32008-09-03 16:12:24 +00006794 // Process indirect outputs, first output all of the flagged copies out of
6795 // physregs.
6796 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6797 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006798 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006799 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006800 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006801 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6802 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006803
Dan Gohman575fad32008-09-03 16:12:24 +00006804 // Emit the non-flagged stores from the physregs.
6805 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006806 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006807 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006808 StoresToEmit[i].first,
6809 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006810 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006811 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006812 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006813 }
6814
Dan Gohman575fad32008-09-03 16:12:24 +00006815 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006816 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006817
Dan Gohman575fad32008-09-03 16:12:24 +00006818 DAG.setRoot(Chain);
6819}
6820
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006821void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006822 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006823 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006824 getValue(I.getArgOperand(0)),
6825 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006826}
6827
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006828void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006829 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6830 const DataLayout &DL = *TLI.getDataLayout();
6831 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006832 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006833 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006834 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006835 setValue(&I, V);
6836 DAG.setRoot(V.getValue(1));
6837}
6838
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006839void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006840 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006841 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006842 getValue(I.getArgOperand(0)),
6843 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006844}
6845
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006846void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006847 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006848 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006849 getValue(I.getArgOperand(0)),
6850 getValue(I.getArgOperand(1)),
6851 DAG.getSrcValue(I.getArgOperand(0)),
6852 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006853}
6854
Andrew Trick74f4c742013-10-31 17:18:24 +00006855/// \brief Lower an argument list according to the target calling convention.
6856///
6857/// \return A tuple of <return-value, token-chain>
6858///
6859/// This is a helper for lowering intrinsics that follow a target calling
6860/// convention or require stack pointer adjustment. Only a subset of the
6861/// intrinsic's operands need to participate in the calling convention.
6862std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006863SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006864 unsigned NumArgs, SDValue Callee,
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006865 bool UseVoidTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006866 MachineBasicBlock *LandingPad,
6867 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006868 TargetLowering::ArgListTy Args;
6869 Args.reserve(NumArgs);
6870
6871 // Populate the argument list.
6872 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006873 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6874 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006875 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006876
6877 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6878
6879 TargetLowering::ArgListEntry Entry;
6880 Entry.Node = getValue(V);
6881 Entry.Ty = V->getType();
6882 Entry.setAttributes(&CS, AttrI);
6883 Args.push_back(Entry);
6884 }
6885
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006886 Type *retTy = UseVoidTy ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006887 TargetLowering::CallLoweringInfo CLI(DAG);
6888 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006889 .setCallee(CS.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006890 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006891
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006892 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006893}
6894
Andrew Trick4a1abb72013-11-22 19:07:36 +00006895/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6896/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006897///
6898/// Constants are converted to TargetConstants purely as an optimization to
6899/// avoid constant materialization and register allocation.
6900///
6901/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6902/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6903/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6904/// address materialization and register allocation, but may also be required
6905/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6906/// alloca in the entry block, then the runtime may assume that the alloca's
6907/// StackMap location can be read immediately after compilation and that the
6908/// location is valid at any point during execution (this is similar to the
6909/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6910/// only available in a register, then the runtime would need to trap when
6911/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006912static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006913 SmallVectorImpl<SDValue> &Ops,
6914 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006915 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6916 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006917 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6918 Ops.push_back(
6919 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6920 Ops.push_back(
6921 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006922 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6923 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6924 Ops.push_back(
6925 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006926 } else
6927 Ops.push_back(OpVal);
6928 }
6929}
6930
Andrew Trick74f4c742013-10-31 17:18:24 +00006931/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6932void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6933 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6934 // [live variables...])
6935
6936 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6937
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006938 SDValue Chain, InFlag, Callee, NullPtr;
6939 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006940
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006941 SDLoc DL = getCurSDLoc();
6942 Callee = getValue(CI.getCalledValue());
6943 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006944
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006945 // The stackmap intrinsic only records the live variables (the arguemnts
6946 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6947 // intrinsic, this won't be lowered to a function call. This means we don't
6948 // have to worry about calling conventions and target specific lowering code.
6949 // Instead we perform the call lowering right here.
6950 //
6951 // chain, flag = CALLSEQ_START(chain, 0)
6952 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6953 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6954 //
6955 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6956 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006957
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006958 // Add the <id> and <numBytes> constants.
6959 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6960 Ops.push_back(DAG.getTargetConstant(
6961 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6962 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6963 Ops.push_back(DAG.getTargetConstant(
6964 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006965
Andrew Trick74f4c742013-10-31 17:18:24 +00006966 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006967 addStackMapLiveVars(&CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006968
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006969 // We are not pushing any register mask info here on the operands list,
6970 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006971
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006972 // Push the chain and the glue flag.
6973 Ops.push_back(Chain);
6974 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006975
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006976 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006977 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006978 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6979 Chain = SDValue(SM, 0);
6980 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006981
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006982 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006983
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006984 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006985
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006986 // Set the root to the target-lowered call chain.
6987 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006988
6989 // Inform the Frame Information that we have a stackmap in this function.
6990 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006991}
6992
6993/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006994void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6995 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006996 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006997 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006998 // i8* <target>,
6999 // i32 <numArgs>,
7000 // [Args...],
7001 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00007002
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007003 CallingConv::ID CC = CS.getCallingConv();
7004 bool IsAnyRegCC = CC == CallingConv::AnyReg;
7005 bool HasDef = !CS->getType()->isVoidTy();
7006 SDValue Callee = getValue(CS->getOperand(2)); // <target>
Andrew Trick74f4c742013-10-31 17:18:24 +00007007
7008 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007009 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007010 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00007011
7012 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007013 // Intrinsics include all meta-operands up to but not including CC.
7014 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007015 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00007016 "Not enough arguments provided to the patchpoint intrinsic");
7017
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007018 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007019 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00007020 std::pair<SDValue, SDValue> Result =
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007021 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC,
Hal Finkel0ad96c82015-01-13 17:48:04 +00007022 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007023
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007024 SDNode *CallEnd = Result.second.getNode();
7025 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007026 CallEnd = CallEnd->getOperand(0).getNode();
7027
Andrew Trick74f4c742013-10-31 17:18:24 +00007028 /// Get a call instruction from the call sequence chain.
7029 /// Tail calls are not allowed.
7030 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7031 "Expected a callseq node.");
7032 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007033 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00007034
7035 // Replace the target specific call node with the patchable intrinsic.
7036 SmallVector<SDValue, 8> Ops;
7037
Andrew Tricka2428e02013-11-22 19:07:33 +00007038 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007039 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007040 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007041 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007042 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007043 Ops.push_back(DAG.getTargetConstant(
7044 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7045
Andrew Trick74f4c742013-10-31 17:18:24 +00007046 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007047 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007048 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007049 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7050 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007051
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007052 // Adjust <numArgs> to account for any arguments that have been passed on the
7053 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007054 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007055 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
7056 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007057 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7058
7059 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007060 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007061
7062 // Add the arguments we omitted previously. The register allocator should
7063 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007064 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007065 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007066 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007067
Andrew Tricka2428e02013-11-22 19:07:33 +00007068 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007069 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00007070 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00007071
7072 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007073 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007074
7075 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007076 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007077 Ops.push_back(*(Call->op_end()-2));
7078 else
7079 Ops.push_back(*(Call->op_end()-1));
7080
7081 // Push the chain (this is originally the first operand of the call, but
7082 // becomes now the last or second to last operand).
7083 Ops.push_back(*(Call->op_begin()));
7084
7085 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007086 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007087 Ops.push_back(*(Call->op_end()-1));
7088
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007089 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007090 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007091 // Create the return types based on the intrinsic definition
7092 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7093 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007094 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007095 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007096
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007097 // There is always a chain and a glue type at the end
7098 ValueVTs.push_back(MVT::Other);
7099 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007100 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007101 } else
7102 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7103
7104 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007105 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7106 getCurSDLoc(), NodeTys, Ops);
7107
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007108 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007109 if (HasDef) {
7110 if (IsAnyRegCC)
7111 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007112 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007113 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007114 }
Andrew Trick6664df12013-11-05 22:44:04 +00007115
7116 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007117 // call sequence. Furthermore the location of the chain and glue can change
7118 // when the AnyReg calling convention is used and the intrinsic returns a
7119 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007120 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007121 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7122 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7123 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7124 } else
7125 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007126 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007127
7128 // Inform the Frame Information that we have a patchpoint in this function.
7129 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007130}
7131
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007132/// Returns an AttributeSet representing the attributes applied to the return
7133/// value of the given call.
7134static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7135 SmallVector<Attribute::AttrKind, 2> Attrs;
7136 if (CLI.RetSExt)
7137 Attrs.push_back(Attribute::SExt);
7138 if (CLI.RetZExt)
7139 Attrs.push_back(Attribute::ZExt);
7140 if (CLI.IsInReg)
7141 Attrs.push_back(Attribute::InReg);
7142
7143 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7144 Attrs);
7145}
7146
Dan Gohman575fad32008-09-03 16:12:24 +00007147/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007148/// implementation, which just calls LowerCall.
7149/// FIXME: When all targets are
7150/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007151std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007152TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007153 // Handle the incoming return values from the call.
7154 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007155 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007156 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007157 SmallVector<uint64_t, 4> Offsets;
7158 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7159
7160 SmallVector<ISD::OutputArg, 4> Outs;
7161 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7162
7163 bool CanLowerReturn =
7164 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7165 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7166
7167 SDValue DemoteStackSlot;
7168 int DemoteStackIdx = -100;
7169 if (!CanLowerReturn) {
7170 // FIXME: equivalent assert?
7171 // assert(!CS.hasInAllocaArgument() &&
7172 // "sret demotion is incompatible with inalloca");
7173 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7174 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7175 MachineFunction &MF = CLI.DAG.getMachineFunction();
7176 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7177 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7178
7179 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7180 ArgListEntry Entry;
7181 Entry.Node = DemoteStackSlot;
7182 Entry.Ty = StackSlotPtrType;
7183 Entry.isSExt = false;
7184 Entry.isZExt = false;
7185 Entry.isInReg = false;
7186 Entry.isSRet = true;
7187 Entry.isNest = false;
7188 Entry.isByVal = false;
7189 Entry.isReturned = false;
7190 Entry.Alignment = Align;
7191 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7192 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00007193
7194 // sret demotion isn't compatible with tail-calls, since the sret argument
7195 // points into the callers stack frame.
7196 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007197 } else {
7198 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7199 EVT VT = RetTys[I];
7200 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7201 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7202 for (unsigned i = 0; i != NumRegs; ++i) {
7203 ISD::InputArg MyFlags;
7204 MyFlags.VT = RegisterVT;
7205 MyFlags.ArgVT = VT;
7206 MyFlags.Used = CLI.IsReturnValueUsed;
7207 if (CLI.RetSExt)
7208 MyFlags.Flags.setSExt();
7209 if (CLI.RetZExt)
7210 MyFlags.Flags.setZExt();
7211 if (CLI.IsInReg)
7212 MyFlags.Flags.setInReg();
7213 CLI.Ins.push_back(MyFlags);
7214 }
Stephen Lin699808c2013-04-30 22:49:28 +00007215 }
7216 }
7217
Dan Gohman575fad32008-09-03 16:12:24 +00007218 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007219 CLI.Outs.clear();
7220 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007221 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007222 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007223 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007224 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007225 Type *FinalType = Args[i].Ty;
7226 if (Args[i].isByVal)
7227 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7228 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7229 FinalType, CLI.CallConv, CLI.IsVarArg);
7230 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7231 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007232 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007233 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007234 SDValue Op = SDValue(Args[i].Node.getNode(),
7235 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007236 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007237 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007238
7239 if (Args[i].isZExt)
7240 Flags.setZExt();
7241 if (Args[i].isSExt)
7242 Flags.setSExt();
7243 if (Args[i].isInReg)
7244 Flags.setInReg();
7245 if (Args[i].isSRet)
7246 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007247 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007248 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007249 if (Args[i].isInAlloca) {
7250 Flags.setInAlloca();
7251 // Set the byval flag for CCAssignFn callbacks that don't know about
7252 // inalloca. This way we can know how many bytes we should've allocated
7253 // and how many bytes a callee cleanup function will pop. If we port
7254 // inalloca to more targets, we'll have to add custom inalloca handling
7255 // in the various CC lowering callbacks.
7256 Flags.setByVal();
7257 }
7258 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007259 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7260 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007261 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007262 // For ByVal, alignment should come from FE. BE will guess if this
7263 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007264 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007265 if (Args[i].Alignment)
7266 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007267 else
7268 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007269 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007270 }
7271 if (Args[i].isNest)
7272 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007273 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007274 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00007275 Flags.setOrigAlign(OriginalAlignment);
7276
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007277 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007278 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007279 SmallVector<SDValue, 4> Parts(NumParts);
7280 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7281
7282 if (Args[i].isSExt)
7283 ExtendKind = ISD::SIGN_EXTEND;
7284 else if (Args[i].isZExt)
7285 ExtendKind = ISD::ZERO_EXTEND;
7286
Stephen Lin699808c2013-04-30 22:49:28 +00007287 // Conservatively only handle 'returned' on non-vectors for now
7288 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7289 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7290 "unexpected use of 'returned'");
7291 // Before passing 'returned' to the target lowering code, ensure that
7292 // either the register MVT and the actual EVT are the same size or that
7293 // the return value and argument are extended in the same way; in these
7294 // cases it's safe to pass the argument register value unchanged as the
7295 // return register value (although it's at the target's option whether
7296 // to do so)
7297 // TODO: allow code generation to take advantage of partially preserved
7298 // registers rather than clobbering the entire register when the
7299 // parameter extension method is not compatible with the return
7300 // extension method
7301 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7302 (ExtendKind != ISD::ANY_EXTEND &&
7303 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7304 Flags.setReturned();
7305 }
7306
Craig Topperc0196b12014-04-14 00:51:57 +00007307 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7308 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007309
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007310 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007311 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007312 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007313 i < CLI.NumFixedArgs,
7314 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007315 if (NumParts > 1 && j == 0)
7316 MyFlags.Flags.setSplit();
7317 else if (j != 0)
7318 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007319
Justin Holewinskiaa583972012-05-25 16:35:28 +00007320 CLI.Outs.push_back(MyFlags);
7321 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007322 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007323
7324 if (NeedsRegBlock && Value == NumValues - 1)
7325 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00007326 }
7327 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007328
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007329 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007330 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007331
7332 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007333 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007334 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007335 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007336 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007337 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007338 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007339
7340 // For a tail call, the return value is merely live-out and there aren't
7341 // any nodes in the DAG representing it. Return a special value to
7342 // indicate that a tail call has been emitted and no more Instructions
7343 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007344 if (CLI.IsTailCall) {
7345 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007346 return std::make_pair(SDValue(), SDValue());
7347 }
7348
Justin Holewinskiaa583972012-05-25 16:35:28 +00007349 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007350 assert(InVals[i].getNode() &&
7351 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007352 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007353 "LowerCall emitted a value with the wrong type!");
7354 });
7355
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007356 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007357 if (!CanLowerReturn) {
7358 // The instruction result is the result of loading from the
7359 // hidden sret parameter.
7360 SmallVector<EVT, 1> PVTs;
7361 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007362
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007363 ComputeValueVTs(*this, PtrRetTy, PVTs);
7364 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7365 EVT PtrVT = PVTs[0];
7366
7367 unsigned NumValues = RetTys.size();
7368 ReturnValues.resize(NumValues);
7369 SmallVector<SDValue, 4> Chains(NumValues);
7370
7371 for (unsigned i = 0; i < NumValues; ++i) {
7372 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7373 CLI.DAG.getConstant(Offsets[i], PtrVT));
7374 SDValue L = CLI.DAG.getLoad(
7375 RetTys[i], CLI.DL, CLI.Chain, Add,
7376 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7377 false, false, 1);
7378 ReturnValues[i] = L;
7379 Chains[i] = L.getValue(1);
7380 }
7381
7382 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7383 } else {
7384 // Collect the legal value parts into potentially illegal values
7385 // that correspond to the original function's return values.
7386 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7387 if (CLI.RetSExt)
7388 AssertOp = ISD::AssertSext;
7389 else if (CLI.RetZExt)
7390 AssertOp = ISD::AssertZext;
7391 unsigned CurReg = 0;
7392 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7393 EVT VT = RetTys[I];
7394 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7395 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7396
7397 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7398 NumRegs, RegisterVT, VT, nullptr,
7399 AssertOp));
7400 CurReg += NumRegs;
7401 }
7402
7403 // For a function returning void, there is no return value. We can't create
7404 // such a node, so we just return a null return value in that case. In
7405 // that case, nothing will actually look at the value.
7406 if (ReturnValues.empty())
7407 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007408 }
7409
Justin Holewinskiaa583972012-05-25 16:35:28 +00007410 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007411 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007412 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007413}
7414
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007415void TargetLowering::LowerOperationWrapper(SDNode *N,
7416 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007417 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007418 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007419 if (Res.getNode())
7420 Results.push_back(Res);
7421}
7422
Dan Gohman21cea8a2010-04-17 15:26:15 +00007423SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007424 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007425}
7426
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007427void
7428SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007429 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007430 assert((Op.getOpcode() != ISD::CopyFromReg ||
7431 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7432 "Copy from a reg to the same reg!");
7433 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7434
Eric Christopher58a24612014-10-08 09:50:54 +00007435 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7436 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007437 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007438
7439 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7440 FuncInfo.PreferredExtendType.end())
7441 ? ISD::ANY_EXTEND
7442 : FuncInfo.PreferredExtendType[V];
7443 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007444 PendingExports.push_back(Chain);
7445}
7446
7447#include "llvm/CodeGen/SelectionDAGISel.h"
7448
Eli Friedman441a01a2011-05-05 16:53:34 +00007449/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7450/// entry block, return true. This includes arguments used by switches, since
7451/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007452static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007453 // With FastISel active, we may be splitting blocks, so force creation
7454 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007455 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007456 return A->use_empty();
7457
7458 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007459 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007460 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7461 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007462
Eli Friedman441a01a2011-05-05 16:53:34 +00007463 return true;
7464}
7465
Eli Bendersky33ebf832013-02-28 23:09:18 +00007466void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007467 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007468 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007469 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007470 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007471
Dan Gohmand16aa542010-05-29 17:03:36 +00007472 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007473 // Put in an sret pointer parameter before all the other parameters.
7474 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007475 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007476
7477 // NOTE: Assuming that a pointer will never break down to more than one VT
7478 // or one register.
7479 ISD::ArgFlagsTy Flags;
7480 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007481 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007482 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7483 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007484 Ins.push_back(RetArg);
7485 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007486
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007487 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007488 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007489 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007490 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007491 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007492 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007493 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007494 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007495 Type *FinalType = I->getType();
7496 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7497 FinalType = cast<PointerType>(FinalType)->getElementType();
7498 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7499 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007500 for (unsigned Value = 0, NumValues = ValueVTs.size();
7501 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007502 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007503 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007504 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007505 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007506
Bill Wendling94dcaf82012-12-30 12:45:13 +00007507 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007508 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007509 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007510 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007511 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007512 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007513 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007514 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007515 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007516 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007517 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7518 Flags.setInAlloca();
7519 // Set the byval flag for CCAssignFn callbacks that don't know about
7520 // inalloca. This way we can know how many bytes we should've allocated
7521 // and how many bytes a callee cleanup function will pop. If we port
7522 // inalloca to more targets, we'll have to add custom inalloca handling
7523 // in the various CC lowering callbacks.
7524 Flags.setByVal();
7525 }
7526 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007527 PointerType *Ty = cast<PointerType>(I->getType());
7528 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007529 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007530 // For ByVal, alignment should be passed from FE. BE will guess if
7531 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007532 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007533 if (F.getParamAlignment(Idx))
7534 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007535 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007536 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007537 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007538 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007539 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007540 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007541 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007542 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007543 Flags.setOrigAlign(OriginalAlignment);
7544
Bill Wendlingf7719082013-06-06 00:43:09 +00007545 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7546 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007547 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007548 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7549 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007550 if (NumRegs > 1 && i == 0)
7551 MyFlags.Flags.setSplit();
7552 // if it isn't first piece, alignment must be 1
7553 else if (i > 0)
7554 MyFlags.Flags.setOrigAlign(1);
7555 Ins.push_back(MyFlags);
7556 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007557 if (NeedsRegBlock && Value == NumValues - 1)
7558 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007559 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007560 }
7561 }
7562
7563 // Call the target to set up the argument values.
7564 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007565 SDValue NewRoot = TLI->LowerFormalArguments(
7566 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007567
7568 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007569 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007570 "LowerFormalArguments didn't return a valid chain!");
7571 assert(InVals.size() == Ins.size() &&
7572 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007573 DEBUG({
7574 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7575 assert(InVals[i].getNode() &&
7576 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007577 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007578 "LowerFormalArguments emitted a value with the wrong type!");
7579 }
7580 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007581
Dan Gohman695d8112009-08-06 15:37:27 +00007582 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007583 DAG.setRoot(NewRoot);
7584
7585 // Set up the argument values.
7586 unsigned i = 0;
7587 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007588 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007589 // Create a virtual register for the sret pointer, and put in a copy
7590 // from the sret argument into it.
7591 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007592 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007593 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007594 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007595 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007596 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007597 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007598
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007599 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007600 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007601 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007602 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007603 NewRoot =
7604 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007605 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007606
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007607 // i indexes lowered arguments. Bump it past the hidden sret argument.
7608 // Idx indexes LLVM arguments. Don't touch it.
7609 ++i;
7610 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007611
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007612 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007613 ++I, ++Idx) {
7614 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007615 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007616 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007617 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007618
7619 // If this argument is unused then remember its value. It is used to generate
7620 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007621 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007622 SDB->setUnusedArgValue(I, InVals[i]);
7623
Adrian Prantl9c930592013-05-16 23:44:12 +00007624 // Also remember any frame index for use in FastISel.
7625 if (FrameIndexSDNode *FI =
7626 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7627 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7628 }
7629
Eli Friedman441a01a2011-05-05 16:53:34 +00007630 for (unsigned Val = 0; Val != NumValues; ++Val) {
7631 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007632 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7633 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007634
7635 if (!I->use_empty()) {
7636 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007637 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007638 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007639 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007640 AssertOp = ISD::AssertZext;
7641
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007642 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007643 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007644 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007645 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007646
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007647 i += NumParts;
7648 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007649
Eli Friedman441a01a2011-05-05 16:53:34 +00007650 // We don't need to do anything else for unused arguments.
7651 if (ArgValues.empty())
7652 continue;
7653
Devang Patel9d904e12011-09-08 22:59:09 +00007654 // Note down frame index.
7655 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007656 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007657 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007658
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007659 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007660 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007661
Eli Friedman441a01a2011-05-05 16:53:34 +00007662 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007663 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007664 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007665 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7666 if (FrameIndexSDNode *FI =
7667 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7668 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7669 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007670
Eli Friedman441a01a2011-05-05 16:53:34 +00007671 // If this argument is live outside of the entry block, insert a copy from
7672 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007673 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007674 // If we can, though, try to skip creating an unnecessary vreg.
7675 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007676 // general. It's also subtly incompatible with the hacks FastISel
7677 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007678 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7679 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7680 FuncInfo->ValueMap[I] = Reg;
7681 continue;
7682 }
7683 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007684 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007685 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007686 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007687 }
Dan Gohman575fad32008-09-03 16:12:24 +00007688 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007689
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007690 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007691
7692 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007693 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007694}
7695
7696/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7697/// ensure constants are generated when needed. Remember the virtual registers
7698/// that need to be added to the Machine PHI nodes as input. We cannot just
7699/// directly add them, because expansion might result in multiple MBB's for one
7700/// BB. As such, the start of the BB might correspond to a different MBB than
7701/// the end.
7702///
7703void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007704SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007705 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007706
7707 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7708
Hans Wennborg5b646572015-03-19 00:57:51 +00007709 // Check PHI nodes in successors that expect a value to be available from this
7710 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007711 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007712 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007713 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007714 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007715
Dan Gohman575fad32008-09-03 16:12:24 +00007716 // If this terminator has multiple identical successors (common for
7717 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007718 if (!SuccsHandled.insert(SuccMBB).second)
7719 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007720
Dan Gohman575fad32008-09-03 16:12:24 +00007721 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007722
7723 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7724 // nodes and Machine PHI nodes, but the incoming operands have not been
7725 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007726 for (BasicBlock::const_iterator I = SuccBB->begin();
7727 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007728 // Ignore dead phi's.
7729 if (PN->use_empty()) continue;
7730
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007731 // Skip empty types
7732 if (PN->getType()->isEmptyTy())
7733 continue;
7734
Dan Gohman575fad32008-09-03 16:12:24 +00007735 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007736 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007737
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007738 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007739 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007740 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007741 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007742 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007743 }
7744 Reg = RegOut;
7745 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007746 DenseMap<const Value *, unsigned>::iterator I =
7747 FuncInfo.ValueMap.find(PHIOp);
7748 if (I != FuncInfo.ValueMap.end())
7749 Reg = I->second;
7750 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007751 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007752 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007753 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007754 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007755 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007756 }
7757 }
7758
7759 // Remember that this register needs to added to the machine PHI node as
7760 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007761 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007762 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7763 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007764 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007765 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007766 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007767 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007768 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007769 Reg += NumRegisters;
7770 }
7771 }
7772 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007773
Dan Gohmanc594eab2010-04-22 20:46:50 +00007774 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007775}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007776
7777/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7778/// is 0.
7779MachineBasicBlock *
7780SelectionDAGBuilder::StackProtectorDescriptor::
7781AddSuccessorMBB(const BasicBlock *BB,
7782 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007783 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007784 MachineBasicBlock *SuccMBB) {
7785 // If SuccBB has not been created yet, create it.
7786 if (!SuccMBB) {
7787 MachineFunction *MF = ParentMBB->getParent();
7788 MachineFunction::iterator BBI = ParentMBB;
7789 SuccMBB = MF->CreateMachineBasicBlock(BB);
7790 MF->insert(++BBI, SuccMBB);
7791 }
7792 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007793 ParentMBB->addSuccessor(
7794 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007795 return SuccMBB;
7796}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007797
7798MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7799 MachineFunction::iterator I = MBB;
7800 if (++I == FuncInfo.MF->end())
7801 return nullptr;
7802 return I;
7803}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007804
7805/// During lowering new call nodes can be created (such as memset, etc.).
7806/// Those will become new roots of the current DAG, but complications arise
7807/// when they are tail calls. In such cases, the call lowering will update
7808/// the root, but the builder still needs to know that a tail call has been
7809/// lowered in order to avoid generating an additional return.
7810void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7811 // If the node is null, we do have a tail call.
7812 if (MaybeTC.getNode() != nullptr)
7813 DAG.setRoot(MaybeTC);
7814 else
7815 HasTailCall = true;
7816}
7817