blob: f2a2d9c30eb4bd08b7353d469c6a40a6a29675b7 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner76ac0682005-11-15 00:40:23 +0000426//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000427// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000428//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000429// StdCall calling convention seems to be standard for many Windows' API
430// routines and around. It differs from C calling convention just a little:
431// callee should clean up the stack, not caller. Symbols should be also
432// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000433
Evan Cheng24eb3f42006-04-27 05:35:28 +0000434/// AddLiveIn - This helper function adds the specified physical register to the
435/// MachineFunction as a live in value. It also creates a corresponding virtual
436/// register for it.
437static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000438 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000439 assert(RC->contains(PReg) && "Not the correct regclass!");
440 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
441 MF.addLiveIn(PReg, VReg);
442 return VReg;
443}
444
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000445/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000446/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000447/// slot; if it is through integer or XMM register, returns the number of
448/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000449static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000450HowToPassCallArgument(MVT::ValueType ObjectVT,
451 bool ArgInReg,
452 unsigned NumIntRegs, unsigned NumXMMRegs,
453 unsigned MaxNumIntRegs,
454 unsigned &ObjSize, unsigned &ObjIntRegs,
455 unsigned &ObjXMMRegs,
456 bool AllowVectors = true) {
457 ObjSize = 0;
458 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000459 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000460
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000461 if (MaxNumIntRegs>3) {
462 // We don't have too much registers on ia32! :)
463 MaxNumIntRegs = 3;
464 }
465
Evan Cheng48940d12006-04-27 01:32:22 +0000466 switch (ObjectVT) {
467 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000468 case MVT::i8:
469 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
470 ObjIntRegs = 1;
471 else
472 ObjSize = 1;
473 break;
474 case MVT::i16:
475 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
476 ObjIntRegs = 1;
477 else
478 ObjSize = 2;
479 break;
480 case MVT::i32:
481 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
482 ObjIntRegs = 1;
483 else
484 ObjSize = 4;
485 break;
486 case MVT::i64:
487 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
488 ObjIntRegs = 2;
489 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
490 ObjIntRegs = 1;
491 ObjSize = 4;
492 } else
493 ObjSize = 8;
494 case MVT::f32:
495 ObjSize = 4;
496 break;
497 case MVT::f64:
498 ObjSize = 8;
499 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000500 case MVT::v16i8:
501 case MVT::v8i16:
502 case MVT::v4i32:
503 case MVT::v2i64:
504 case MVT::v4f32:
505 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000506 if (AllowVectors) {
507 if (NumXMMRegs < 4)
508 ObjXMMRegs = 1;
509 else
510 ObjSize = 16;
511 break;
512 } else
513 assert(0 && "Unhandled argument type [vector]!");
Evan Cheng48940d12006-04-27 01:32:22 +0000514 }
Evan Cheng48940d12006-04-27 01:32:22 +0000515}
516
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000517SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
518 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000519 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000520 MachineFunction &MF = DAG.getMachineFunction();
521 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000522 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000523 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000524 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000525
Evan Cheng48940d12006-04-27 01:32:22 +0000526 // Add DAG nodes to load the arguments... On entry to a function on the X86,
527 // the stack frame looks like this:
528 //
529 // [ESP] -- return address
530 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000531 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000532 // ...
533 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000534 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
535 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
536 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
537 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
538
Evan Chengbfb5ea62006-05-26 19:22:06 +0000539 static const unsigned XMMArgRegs[] = {
540 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
541 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000542 static const unsigned GPRArgRegs[][3] = {
543 { X86::AL, X86::DL, X86::CL },
544 { X86::AX, X86::DX, X86::CX },
545 { X86::EAX, X86::EDX, X86::ECX }
546 };
547 static const TargetRegisterClass* GPRClasses[3] = {
548 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
549 };
550
551 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000552 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
553 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000554 if (!isVarArg) {
555 for (unsigned i = 0; i<NumArgs; ++i) {
556 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
557 ArgInRegs[i] = (Flags >> 1) & 1;
558 SRetArgs[i] = (Flags >> 2) & 1;
559 }
560 }
561
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000562 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000563 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
564 unsigned ArgIncrement = 4;
565 unsigned ObjSize = 0;
566 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000567 unsigned ObjIntRegs = 0;
568 unsigned Reg = 0;
569 SDOperand ArgValue;
570
571 HowToPassCallArgument(ObjectVT,
572 ArgInRegs[i],
573 NumIntRegs, NumXMMRegs, 3,
574 ObjSize, ObjIntRegs, ObjXMMRegs,
575 !isStdCall);
576
Evan Chenga01e7992006-05-26 18:39:59 +0000577 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000578 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000579
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000580 if (ObjIntRegs || ObjXMMRegs) {
581 switch (ObjectVT) {
582 default: assert(0 && "Unhandled argument type!");
583 case MVT::i8:
584 case MVT::i16:
585 case MVT::i32: {
586 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
587 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
588 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
589 break;
590 }
591 case MVT::v16i8:
592 case MVT::v8i16:
593 case MVT::v4i32:
594 case MVT::v2i64:
595 case MVT::v4f32:
596 case MVT::v2f64:
597 assert(!isStdCall && "Unhandled argument type!");
598 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
599 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
600 break;
601 }
602 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000603 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000604 }
605 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000606 // XMM arguments have to be aligned on 16-byte boundary.
607 if (ObjSize == 16)
608 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000609 // Create the SelectionDAG nodes corresponding to a load from this
610 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000611 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
612 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000613 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000614
615 ArgOffset += ArgIncrement; // Move on to the next argument.
616 if (SRetArgs[i])
617 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000618 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000619
620 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000621 }
622
Evan Cheng17e734f2006-05-23 21:06:34 +0000623 ArgValues.push_back(Root);
624
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000625 // If the function takes variable number of arguments, make a frame index for
626 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000627 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000628 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000629
630 if (isStdCall && !isVarArg) {
631 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
632 BytesCallerReserves = 0;
633 } else {
634 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
635 BytesCallerReserves = ArgOffset;
636 }
637
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000638 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
639 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000640
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000641
642 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000643
Evan Cheng17e734f2006-05-23 21:06:34 +0000644 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000645 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
646 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000647}
648
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000649SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
650 bool isStdCall) {
Evan Cheng2a330942006-05-25 00:59:30 +0000651 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000652 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000653 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
654 SDOperand Callee = Op.getOperand(4);
655 MVT::ValueType RetVT= Op.Val->getValueType(0);
656 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000657
Evan Cheng2a330942006-05-25 00:59:30 +0000658 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000659 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000660 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000661 static const unsigned GPR32ArgRegs[] = {
662 X86::EAX, X86::EDX, X86::ECX
663 };
Evan Cheng88decde2006-04-28 21:29:37 +0000664
Evan Cheng2a330942006-05-25 00:59:30 +0000665 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000666 unsigned NumBytes = 0;
667 // Keep track of the number of integer regs passed so far.
668 unsigned NumIntRegs = 0;
669 // Keep track of the number of XMM regs passed so far.
670 unsigned NumXMMRegs = 0;
671 // How much bytes on stack used for struct return
672 unsigned NumSRetBytes= 0;
673
674 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000675 SmallVector<bool, 8> ArgInRegs(NumOps, false);
676 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000677 for (unsigned i = 0; i<NumOps; ++i) {
678 unsigned Flags =
679 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
680 ArgInRegs[i] = (Flags >> 1) & 1;
681 SRetArgs[i] = (Flags >> 2) & 1;
682 }
683
684 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000685 for (unsigned i = 0; i != NumOps; ++i) {
686 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000687 unsigned ArgIncrement = 4;
688 unsigned ObjSize = 0;
689 unsigned ObjIntRegs = 0;
690 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000691
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000692 HowToPassCallArgument(Arg.getValueType(),
693 ArgInRegs[i],
694 NumIntRegs, NumXMMRegs, 3,
695 ObjSize, ObjIntRegs, ObjXMMRegs,
696 !isStdCall);
697 if (ObjSize > 4)
698 ArgIncrement = ObjSize;
699
700 NumIntRegs += ObjIntRegs;
701 NumXMMRegs += ObjXMMRegs;
702 if (ObjSize) {
703 // XMM arguments have to be aligned on 16-byte boundary.
704 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000705 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000706 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000707 }
Evan Cheng2a330942006-05-25 00:59:30 +0000708 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000709
Evan Cheng2a330942006-05-25 00:59:30 +0000710 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000711
Evan Cheng2a330942006-05-25 00:59:30 +0000712 // Arguments go on the stack in reverse order, as specified by the ABI.
713 unsigned ArgOffset = 0;
714 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000715 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000716 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
717 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000718 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000719 for (unsigned i = 0; i != NumOps; ++i) {
720 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000721 unsigned ArgIncrement = 4;
722 unsigned ObjSize = 0;
723 unsigned ObjIntRegs = 0;
724 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000725
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000726 HowToPassCallArgument(Arg.getValueType(),
727 ArgInRegs[i],
728 NumIntRegs, NumXMMRegs, 3,
729 ObjSize, ObjIntRegs, ObjXMMRegs,
730 !isStdCall);
731
732 if (ObjSize > 4)
733 ArgIncrement = ObjSize;
734
735 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000736 // Promote the integer to 32 bits. If the input type is signed use a
737 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000738 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
739
740 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000741 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000742 }
Evan Cheng2a330942006-05-25 00:59:30 +0000743
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000744 if (ObjIntRegs || ObjXMMRegs) {
745 switch (Arg.getValueType()) {
746 default: assert(0 && "Unhandled argument type!");
747 case MVT::i32:
748 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
749 break;
750 case MVT::v16i8:
751 case MVT::v8i16:
752 case MVT::v4i32:
753 case MVT::v2i64:
754 case MVT::v4f32:
755 case MVT::v2f64:
756 assert(!isStdCall && "Unhandled argument type!");
757 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
758 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000759 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000760
761 NumIntRegs += ObjIntRegs;
762 NumXMMRegs += ObjXMMRegs;
763 }
764 if (ObjSize) {
765 // XMM arguments have to be aligned on 16-byte boundary.
766 if (ObjSize == 16)
767 ArgOffset = ((ArgOffset + 15) / 16) * 16;
768
769 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
770 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
771 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
772
773 ArgOffset += ArgIncrement; // Move on to the next argument.
774 if (SRetArgs[i])
775 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000776 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000777 }
778
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000779 // Sanity check: we haven't seen NumSRetBytes > 4
780 assert((NumSRetBytes<=4) &&
781 "Too much space for struct-return pointer requested");
782
Evan Cheng2a330942006-05-25 00:59:30 +0000783 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000784 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
785 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000786
Evan Cheng88decde2006-04-28 21:29:37 +0000787 // Build a sequence of copy-to-reg nodes chained together with token chain
788 // and flag operands which copy the outgoing args into registers.
789 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000790 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
791 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
792 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000793 InFlag = Chain.getValue(1);
794 }
795
Evan Cheng84a041e2007-02-21 21:18:14 +0000796 // ELF / PIC requires GOT in the EBX register before function calls via PLT
797 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000798 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
799 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000800 Chain = DAG.getCopyToReg(Chain, X86::EBX,
801 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
802 InFlag);
803 InFlag = Chain.getValue(1);
804 }
805
Evan Cheng2a330942006-05-25 00:59:30 +0000806 // If the callee is a GlobalAddress node (quite common, every direct call is)
807 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000808 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000809 // We should use extra load for direct calls to dllimported functions in
810 // non-JIT mode.
811 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
812 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000813 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
814 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000815 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
816
Chris Lattnere56fef92007-02-25 06:40:16 +0000817 // Returns a chain & a flag for retval copy to use.
818 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000819 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000820 Ops.push_back(Chain);
821 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000822
823 // Add argument registers to the end of the list so that they are known live
824 // into the call.
825 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000826 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000827 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000828
829 // Add an implicit use GOT pointer in EBX.
830 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
831 Subtarget->isPICStyleGOT())
832 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000833
Evan Cheng88decde2006-04-28 21:29:37 +0000834 if (InFlag.Val)
835 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000836
Evan Cheng2a330942006-05-25 00:59:30 +0000837 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000838 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000839 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000840
Chris Lattner8be5be82006-05-23 18:50:38 +0000841 // Create the CALLSEQ_END node.
842 unsigned NumBytesForCalleeToPush = 0;
843
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000844 if (isStdCall) {
845 if (isVarArg) {
846 NumBytesForCalleeToPush = NumSRetBytes;
847 } else {
848 NumBytesForCalleeToPush = NumBytes;
849 }
850 } else {
851 // If this is is a call to a struct-return function, the callee
852 // pops the hidden struct pointer, so we have to push it back.
853 // This is common for Darwin/X86, Linux & Mingw32 targets.
854 NumBytesForCalleeToPush = NumSRetBytes;
855 }
856
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000857 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000858 Ops.clear();
859 Ops.push_back(Chain);
860 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000861 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000862 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000863 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000864 if (RetVT != MVT::Other)
865 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000866
Chris Lattner35a08552007-02-25 07:10:00 +0000867 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng2a330942006-05-25 00:59:30 +0000868 switch (RetVT) {
869 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000870 case MVT::Other:
871 NodeTys = DAG.getVTList(MVT::Other);
872 break;
Evan Cheng2a330942006-05-25 00:59:30 +0000873 case MVT::i8:
874 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
875 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000876 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000877 break;
878 case MVT::i16:
879 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
880 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000881 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000882 break;
883 case MVT::i32:
884 if (Op.Val->getValueType(1) == MVT::i32) {
885 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
886 ResultVals.push_back(Chain.getValue(0));
887 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
888 Chain.getValue(2)).getValue(1);
889 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000890 NodeTys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000891 } else {
892 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
893 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000894 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng45e190982006-01-05 00:27:02 +0000895 }
Evan Cheng2a330942006-05-25 00:59:30 +0000896 break;
897 case MVT::v16i8:
898 case MVT::v8i16:
899 case MVT::v4i32:
900 case MVT::v2i64:
901 case MVT::v4f32:
902 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 assert(!isStdCall && "Unknown value type to return!");
Evan Cheng2a330942006-05-25 00:59:30 +0000904 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
905 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000906 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000907 break;
908 case MVT::f32:
909 case MVT::f64: {
Chris Lattner35a08552007-02-25 07:10:00 +0000910 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
911 SDOperand GROps[] = { Chain, InFlag };
912 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
Evan Cheng2a330942006-05-25 00:59:30 +0000913 Chain = RetVal.getValue(1);
914 InFlag = RetVal.getValue(2);
915 if (X86ScalarSSE) {
916 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
917 // shouldn't be necessary except that RFP cannot be live across
918 // multiple blocks. When stackifier is fixed, they can be uncoupled.
919 MachineFunction &MF = DAG.getMachineFunction();
920 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
921 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +0000922 Tys = DAG.getVTList(MVT::Other);
923 SDOperand Ops[] = {
924 Chain, RetVal, StackSlot, DAG.getValueType(RetVT), InFlag
925 };
926 Chain = DAG.getNode(X86ISD::FST, Tys, Ops, 5);
Evan Chenge71fe34d2006-10-09 20:57:25 +0000927 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng88decde2006-04-28 21:29:37 +0000928 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000929 }
Evan Cheng2a330942006-05-25 00:59:30 +0000930
931 if (RetVT == MVT::f32 && !X86ScalarSSE)
932 // FIXME: we would really like to remember that this FP_ROUND
933 // operation is okay to eliminate if we allow excess FP precision.
934 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
935 ResultVals.push_back(RetVal);
Chris Lattnere56fef92007-02-25 06:40:16 +0000936 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000937 break;
938 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000939 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000940
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000941 // Merge everything together with a MERGE_VALUES node.
Evan Cheng2a330942006-05-25 00:59:30 +0000942 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000943 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
944 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000945 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000946}
947
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000948
949//===----------------------------------------------------------------------===//
950// X86-64 C Calling Convention implementation
951//===----------------------------------------------------------------------===//
952
953/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
954/// type should be passed. If it is through stack, returns the size of the stack
955/// slot; if it is through integer or XMM register, returns the number of
956/// integer or XMM registers are needed.
957static void
958HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
959 unsigned NumIntRegs, unsigned NumXMMRegs,
960 unsigned &ObjSize, unsigned &ObjIntRegs,
961 unsigned &ObjXMMRegs) {
962 ObjSize = 0;
963 ObjIntRegs = 0;
964 ObjXMMRegs = 0;
965
966 switch (ObjectVT) {
967 default: assert(0 && "Unhandled argument type!");
968 case MVT::i8:
969 case MVT::i16:
970 case MVT::i32:
971 case MVT::i64:
972 if (NumIntRegs < 6)
973 ObjIntRegs = 1;
974 else {
975 switch (ObjectVT) {
976 default: break;
977 case MVT::i8: ObjSize = 1; break;
978 case MVT::i16: ObjSize = 2; break;
979 case MVT::i32: ObjSize = 4; break;
980 case MVT::i64: ObjSize = 8; break;
981 }
982 }
983 break;
984 case MVT::f32:
985 case MVT::f64:
986 case MVT::v16i8:
987 case MVT::v8i16:
988 case MVT::v4i32:
989 case MVT::v2i64:
990 case MVT::v4f32:
991 case MVT::v2f64:
992 if (NumXMMRegs < 8)
993 ObjXMMRegs = 1;
994 else {
995 switch (ObjectVT) {
996 default: break;
997 case MVT::f32: ObjSize = 4; break;
998 case MVT::f64: ObjSize = 8; break;
999 case MVT::v16i8:
1000 case MVT::v8i16:
1001 case MVT::v4i32:
1002 case MVT::v2i64:
1003 case MVT::v4f32:
1004 case MVT::v2f64: ObjSize = 16; break;
1005 }
1006 break;
1007 }
1008 }
1009}
1010
1011SDOperand
1012X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1013 unsigned NumArgs = Op.Val->getNumValues() - 1;
1014 MachineFunction &MF = DAG.getMachineFunction();
1015 MachineFrameInfo *MFI = MF.getFrameInfo();
1016 SDOperand Root = Op.getOperand(0);
1017 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001018 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001019
1020 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1021 // the stack frame looks like this:
1022 //
1023 // [RSP] -- return address
1024 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1025 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1026 // ...
1027 //
1028 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1029 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1030 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1031
1032 static const unsigned GPR8ArgRegs[] = {
1033 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1034 };
1035 static const unsigned GPR16ArgRegs[] = {
1036 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1037 };
1038 static const unsigned GPR32ArgRegs[] = {
1039 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1040 };
1041 static const unsigned GPR64ArgRegs[] = {
1042 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1043 };
1044 static const unsigned XMMArgRegs[] = {
1045 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1046 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1047 };
1048
1049 for (unsigned i = 0; i < NumArgs; ++i) {
1050 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1051 unsigned ArgIncrement = 8;
1052 unsigned ObjSize = 0;
1053 unsigned ObjIntRegs = 0;
1054 unsigned ObjXMMRegs = 0;
1055
1056 // FIXME: __int128 and long double support?
1057 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1058 ObjSize, ObjIntRegs, ObjXMMRegs);
1059 if (ObjSize > 8)
1060 ArgIncrement = ObjSize;
1061
1062 unsigned Reg = 0;
1063 SDOperand ArgValue;
1064 if (ObjIntRegs || ObjXMMRegs) {
1065 switch (ObjectVT) {
1066 default: assert(0 && "Unhandled argument type!");
1067 case MVT::i8:
1068 case MVT::i16:
1069 case MVT::i32:
1070 case MVT::i64: {
1071 TargetRegisterClass *RC = NULL;
1072 switch (ObjectVT) {
1073 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001074 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001075 RC = X86::GR8RegisterClass;
1076 Reg = GPR8ArgRegs[NumIntRegs];
1077 break;
1078 case MVT::i16:
1079 RC = X86::GR16RegisterClass;
1080 Reg = GPR16ArgRegs[NumIntRegs];
1081 break;
1082 case MVT::i32:
1083 RC = X86::GR32RegisterClass;
1084 Reg = GPR32ArgRegs[NumIntRegs];
1085 break;
1086 case MVT::i64:
1087 RC = X86::GR64RegisterClass;
1088 Reg = GPR64ArgRegs[NumIntRegs];
1089 break;
1090 }
1091 Reg = AddLiveIn(MF, Reg, RC);
1092 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1093 break;
1094 }
1095 case MVT::f32:
1096 case MVT::f64:
1097 case MVT::v16i8:
1098 case MVT::v8i16:
1099 case MVT::v4i32:
1100 case MVT::v2i64:
1101 case MVT::v4f32:
1102 case MVT::v2f64: {
1103 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1104 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1105 X86::FR64RegisterClass : X86::VR128RegisterClass);
1106 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1107 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1108 break;
1109 }
1110 }
1111 NumIntRegs += ObjIntRegs;
1112 NumXMMRegs += ObjXMMRegs;
1113 } else if (ObjSize) {
1114 // XMM arguments have to be aligned on 16-byte boundary.
1115 if (ObjSize == 16)
1116 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1117 // Create the SelectionDAG nodes corresponding to a load from this
1118 // parameter.
1119 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1120 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001121 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001122 ArgOffset += ArgIncrement; // Move on to the next argument.
1123 }
1124
1125 ArgValues.push_back(ArgValue);
1126 }
1127
1128 // If the function takes variable number of arguments, make a frame index for
1129 // the start of the first vararg value... for expansion of llvm.va_start.
1130 if (isVarArg) {
1131 // For X86-64, if there are vararg parameters that are passed via
1132 // registers, then we must store them to their spots on the stack so they
1133 // may be loaded by deferencing the result of va_next.
1134 VarArgsGPOffset = NumIntRegs * 8;
1135 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1136 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1137 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1138
1139 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001140 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001141 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1142 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1143 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1144 for (; NumIntRegs != 6; ++NumIntRegs) {
1145 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1146 X86::GR64RegisterClass);
1147 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001148 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001149 MemOps.push_back(Store);
1150 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1151 DAG.getConstant(8, getPointerTy()));
1152 }
1153
1154 // Now store the XMM (fp + vector) parameter registers.
1155 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1156 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1157 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1158 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1159 X86::VR128RegisterClass);
1160 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001161 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001162 MemOps.push_back(Store);
1163 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1164 DAG.getConstant(16, getPointerTy()));
1165 }
1166 if (!MemOps.empty())
1167 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1168 &MemOps[0], MemOps.size());
1169 }
1170
1171 ArgValues.push_back(Root);
1172
1173 ReturnAddrIndex = 0; // No return address slot generated yet.
1174 BytesToPopOnReturn = 0; // Callee pops nothing.
1175 BytesCallerReserves = ArgOffset;
1176
1177 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001178 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1179 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001180}
1181
1182SDOperand
1183X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1184 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001185 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1186 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1187 SDOperand Callee = Op.getOperand(4);
1188 MVT::ValueType RetVT= Op.Val->getValueType(0);
1189 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1190
1191 // Count how many bytes are to be pushed on the stack.
1192 unsigned NumBytes = 0;
1193 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1194 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1195
1196 static const unsigned GPR8ArgRegs[] = {
1197 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1198 };
1199 static const unsigned GPR16ArgRegs[] = {
1200 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1201 };
1202 static const unsigned GPR32ArgRegs[] = {
1203 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1204 };
1205 static const unsigned GPR64ArgRegs[] = {
1206 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1207 };
1208 static const unsigned XMMArgRegs[] = {
1209 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1210 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1211 };
1212
1213 for (unsigned i = 0; i != NumOps; ++i) {
1214 SDOperand Arg = Op.getOperand(5+2*i);
1215 MVT::ValueType ArgVT = Arg.getValueType();
1216
1217 switch (ArgVT) {
1218 default: assert(0 && "Unknown value type!");
1219 case MVT::i8:
1220 case MVT::i16:
1221 case MVT::i32:
1222 case MVT::i64:
1223 if (NumIntRegs < 6)
1224 ++NumIntRegs;
1225 else
1226 NumBytes += 8;
1227 break;
1228 case MVT::f32:
1229 case MVT::f64:
1230 case MVT::v16i8:
1231 case MVT::v8i16:
1232 case MVT::v4i32:
1233 case MVT::v2i64:
1234 case MVT::v4f32:
1235 case MVT::v2f64:
1236 if (NumXMMRegs < 8)
1237 NumXMMRegs++;
1238 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1239 NumBytes += 8;
1240 else {
1241 // XMM arguments have to be aligned on 16-byte boundary.
1242 NumBytes = ((NumBytes + 15) / 16) * 16;
1243 NumBytes += 16;
1244 }
1245 break;
1246 }
1247 }
1248
1249 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1250
1251 // Arguments go on the stack in reverse order, as specified by the ABI.
1252 unsigned ArgOffset = 0;
1253 NumIntRegs = 0;
1254 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001255 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1256 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001257 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1258 for (unsigned i = 0; i != NumOps; ++i) {
1259 SDOperand Arg = Op.getOperand(5+2*i);
1260 MVT::ValueType ArgVT = Arg.getValueType();
1261
1262 switch (ArgVT) {
1263 default: assert(0 && "Unexpected ValueType for argument!");
1264 case MVT::i8:
1265 case MVT::i16:
1266 case MVT::i32:
1267 case MVT::i64:
1268 if (NumIntRegs < 6) {
1269 unsigned Reg = 0;
1270 switch (ArgVT) {
1271 default: break;
1272 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1273 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1274 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1275 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1276 }
1277 RegsToPass.push_back(std::make_pair(Reg, Arg));
1278 ++NumIntRegs;
1279 } else {
1280 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1281 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001282 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001283 ArgOffset += 8;
1284 }
1285 break;
1286 case MVT::f32:
1287 case MVT::f64:
1288 case MVT::v16i8:
1289 case MVT::v8i16:
1290 case MVT::v4i32:
1291 case MVT::v2i64:
1292 case MVT::v4f32:
1293 case MVT::v2f64:
1294 if (NumXMMRegs < 8) {
1295 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1296 NumXMMRegs++;
1297 } else {
1298 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1299 // XMM arguments have to be aligned on 16-byte boundary.
1300 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1301 }
1302 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1303 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001304 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001305 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1306 ArgOffset += 8;
1307 else
1308 ArgOffset += 16;
1309 }
1310 }
1311 }
1312
1313 if (!MemOpChains.empty())
1314 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1315 &MemOpChains[0], MemOpChains.size());
1316
1317 // Build a sequence of copy-to-reg nodes chained together with token chain
1318 // and flag operands which copy the outgoing args into registers.
1319 SDOperand InFlag;
1320 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1321 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1322 InFlag);
1323 InFlag = Chain.getValue(1);
1324 }
1325
1326 if (isVarArg) {
1327 // From AMD64 ABI document:
1328 // For calls that may call functions that use varargs or stdargs
1329 // (prototype-less calls or calls to functions containing ellipsis (...) in
1330 // the declaration) %al is used as hidden argument to specify the number
1331 // of SSE registers used. The contents of %al do not need to match exactly
1332 // the number of registers, but must be an ubound on the number of SSE
1333 // registers used and is in the range 0 - 8 inclusive.
1334 Chain = DAG.getCopyToReg(Chain, X86::AL,
1335 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1336 InFlag = Chain.getValue(1);
1337 }
1338
1339 // If the callee is a GlobalAddress node (quite common, every direct call is)
1340 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001341 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001342 // We should use extra load for direct calls to dllimported functions in
1343 // non-JIT mode.
1344 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1345 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001346 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1347 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001348 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1349
Chris Lattnere56fef92007-02-25 06:40:16 +00001350 // Returns a chain & a flag for retval copy to use.
1351 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001352 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001353 Ops.push_back(Chain);
1354 Ops.push_back(Callee);
1355
1356 // Add argument registers to the end of the list so that they are known live
1357 // into the call.
1358 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001359 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001360 RegsToPass[i].second.getValueType()));
1361
1362 if (InFlag.Val)
1363 Ops.push_back(InFlag);
1364
1365 // FIXME: Do not generate X86ISD::TAILCALL for now.
1366 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1367 NodeTys, &Ops[0], Ops.size());
1368 InFlag = Chain.getValue(1);
1369
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001370 // Returns a flag for retval copy to use.
1371 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001372 Ops.clear();
1373 Ops.push_back(Chain);
1374 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1375 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1376 Ops.push_back(InFlag);
1377 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1378 if (RetVT != MVT::Other)
1379 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001380
Chris Lattner35a08552007-02-25 07:10:00 +00001381 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001382 switch (RetVT) {
1383 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001384 case MVT::Other:
1385 NodeTys = DAG.getVTList(MVT::Other);
1386 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001387 case MVT::i8:
1388 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1389 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001390 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001391 break;
1392 case MVT::i16:
1393 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1394 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001395 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001396 break;
1397 case MVT::i32:
1398 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1399 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001400 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001401 break;
1402 case MVT::i64:
1403 if (Op.Val->getValueType(1) == MVT::i64) {
1404 // FIXME: __int128 support?
1405 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1406 ResultVals.push_back(Chain.getValue(0));
1407 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1408 Chain.getValue(2)).getValue(1);
1409 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001410 NodeTys = DAG.getVTList(MVT::i64, MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001411 } else {
1412 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1413 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001414 NodeTys = DAG.getVTList(MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001415 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001416 break;
1417 case MVT::f32:
1418 case MVT::f64:
1419 case MVT::v16i8:
1420 case MVT::v8i16:
1421 case MVT::v4i32:
1422 case MVT::v2i64:
1423 case MVT::v4f32:
1424 case MVT::v2f64:
1425 // FIXME: long double support?
1426 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1427 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001428 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001429 break;
1430 }
1431
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001432 // Merge everything together with a MERGE_VALUES node.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001433 ResultVals.push_back(Chain);
1434 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1435 &ResultVals[0], ResultVals.size());
1436 return Res.getValue(Op.ResNo);
1437}
1438
Chris Lattner76ac0682005-11-15 00:40:23 +00001439//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001440// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001441//===----------------------------------------------------------------------===//
1442//
1443// The X86 'fast' calling convention passes up to two integer arguments in
1444// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1445// and requires that the callee pop its arguments off the stack (allowing proper
1446// tail calls), and has the same return value conventions as C calling convs.
1447//
1448// This calling convention always arranges for the callee pop value to be 8n+4
1449// bytes, which is needed for tail recursion elimination and stack alignment
1450// reasons.
1451//
1452// Note that this can be enhanced in the future to pass fp vals in registers
1453// (when we have a global fp allocator) and do other tricks.
1454//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001455//===----------------------------------------------------------------------===//
1456// The X86 'fastcall' calling convention passes up to two integer arguments in
1457// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1458// and requires that the callee pop its arguments off the stack (allowing proper
1459// tail calls), and has the same return value conventions as C calling convs.
1460//
1461// This calling convention always arranges for the callee pop value to be 8n+4
1462// bytes, which is needed for tail recursion elimination and stack alignment
1463// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001464
Evan Cheng48940d12006-04-27 01:32:22 +00001465
Evan Cheng17e734f2006-05-23 21:06:34 +00001466SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001467X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1468 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001469 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001470 MachineFunction &MF = DAG.getMachineFunction();
1471 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001472 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001473 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001474
Evan Cheng48940d12006-04-27 01:32:22 +00001475 // Add DAG nodes to load the arguments... On entry to a function the stack
1476 // frame looks like this:
1477 //
1478 // [ESP] -- return address
1479 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001480 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001481 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001482 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1483
1484 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001485 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1486 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001487 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001488 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001489
1490 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001491 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001492 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001493
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001494 static const unsigned GPRArgRegs[][2][2] = {
1495 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1496 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1497 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1498 };
1499
1500 static const TargetRegisterClass* GPRClasses[3] = {
1501 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1502 };
1503
1504 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001505 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001506 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1507 unsigned ArgIncrement = 4;
1508 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001509 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001510 unsigned ObjIntRegs = 0;
1511 unsigned Reg = 0;
1512 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001513
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001514 HowToPassCallArgument(ObjectVT,
1515 true, // Use as much registers as possible
1516 NumIntRegs, NumXMMRegs,
1517 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
1518 ObjSize, ObjIntRegs, ObjXMMRegs,
1519 !isFastCall);
1520
Evan Chenga01e7992006-05-26 18:39:59 +00001521 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001522 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001523
Evan Cheng17e734f2006-05-23 21:06:34 +00001524 if (ObjIntRegs || ObjXMMRegs) {
1525 switch (ObjectVT) {
1526 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001527 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001528 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001529 case MVT::i32: {
1530 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1531 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1532 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1533 break;
1534 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001535 case MVT::v16i8:
1536 case MVT::v8i16:
1537 case MVT::v4i32:
1538 case MVT::v2i64:
1539 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001540 case MVT::v2f64: {
1541 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001542 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1543 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1544 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001545 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001546 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001547 NumIntRegs += ObjIntRegs;
1548 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001549 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001550 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001551 // XMM arguments have to be aligned on 16-byte boundary.
1552 if (ObjSize == 16)
1553 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001554 // Create the SelectionDAG nodes corresponding to a load from this
1555 // parameter.
1556 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1557 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001558 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1559
Evan Cheng17e734f2006-05-23 21:06:34 +00001560 ArgOffset += ArgIncrement; // Move on to the next argument.
1561 }
1562
1563 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001564 }
1565
Evan Cheng17e734f2006-05-23 21:06:34 +00001566 ArgValues.push_back(Root);
1567
Chris Lattner76ac0682005-11-15 00:40:23 +00001568 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1569 // arguments and the arguments after the retaddr has been pushed are aligned.
1570 if ((ArgOffset & 7) == 0)
1571 ArgOffset += 4;
1572
1573 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001574 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001575 ReturnAddrIndex = 0; // No return address slot generated yet.
1576 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1577 BytesCallerReserves = 0;
1578
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001579 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1580
Chris Lattner76ac0682005-11-15 00:40:23 +00001581 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001582 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001583 default: assert(0 && "Unknown type!");
1584 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001585 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001586 case MVT::i8:
1587 case MVT::i16:
1588 case MVT::i32:
1589 MF.addLiveOut(X86::EAX);
1590 break;
1591 case MVT::i64:
1592 MF.addLiveOut(X86::EAX);
1593 MF.addLiveOut(X86::EDX);
1594 break;
1595 case MVT::f32:
1596 case MVT::f64:
1597 MF.addLiveOut(X86::ST0);
1598 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001599 case MVT::v16i8:
1600 case MVT::v8i16:
1601 case MVT::v4i32:
1602 case MVT::v2i64:
1603 case MVT::v4f32:
1604 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001605 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001606 MF.addLiveOut(X86::XMM0);
1607 break;
1608 }
Evan Cheng88decde2006-04-28 21:29:37 +00001609
Evan Cheng17e734f2006-05-23 21:06:34 +00001610 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001611 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1612 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001613}
1614
Chris Lattner104aa5d2006-09-26 03:57:53 +00001615SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
1616 bool isFastCall) {
Evan Cheng2a330942006-05-25 00:59:30 +00001617 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001618 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1619 SDOperand Callee = Op.getOperand(4);
1620 MVT::ValueType RetVT= Op.Val->getValueType(0);
1621 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1622
Chris Lattner76ac0682005-11-15 00:40:23 +00001623 // Count how many bytes are to be pushed on the stack.
1624 unsigned NumBytes = 0;
1625
1626 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001627 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1628 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001629 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001630 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001631
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001632 static const unsigned GPRArgRegs[][2][2] = {
1633 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1634 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1635 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001636 };
1637 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001638 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001639 };
1640
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001641 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001642 for (unsigned i = 0; i != NumOps; ++i) {
1643 SDOperand Arg = Op.getOperand(5+2*i);
1644
1645 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001646 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001647 case MVT::i8:
1648 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001649 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001650 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1651 if (NumIntRegs < MaxNumIntRegs) {
1652 ++NumIntRegs;
1653 break;
1654 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001655 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001656 case MVT::f32:
1657 NumBytes += 4;
1658 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001659 case MVT::f64:
1660 NumBytes += 8;
1661 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001662 case MVT::v16i8:
1663 case MVT::v8i16:
1664 case MVT::v4i32:
1665 case MVT::v2i64:
1666 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001667 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001668 assert(!isFastCall && "Unknown value type!");
1669 if (NumXMMRegs < 4)
1670 NumXMMRegs++;
1671 else {
1672 // XMM arguments have to be aligned on 16-byte boundary.
1673 NumBytes = ((NumBytes + 15) / 16) * 16;
1674 NumBytes += 16;
1675 }
1676 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001677 }
Evan Cheng2a330942006-05-25 00:59:30 +00001678 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001679
1680 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1681 // arguments and the arguments after the retaddr has been pushed are aligned.
1682 if ((NumBytes & 7) == 0)
1683 NumBytes += 4;
1684
Chris Lattner62c34842006-02-13 09:00:43 +00001685 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001686
1687 // Arguments go on the stack in reverse order, as specified by the ABI.
1688 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001689 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001690 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1691 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001692 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001693 for (unsigned i = 0; i != NumOps; ++i) {
1694 SDOperand Arg = Op.getOperand(5+2*i);
1695
1696 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001697 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001698 case MVT::i8:
1699 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001700 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001701 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1702 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001703 unsigned RegToUse =
1704 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1705 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001706 ++NumIntRegs;
1707 break;
1708 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001709 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001710 case MVT::f32: {
1711 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001712 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001713 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001714 ArgOffset += 4;
1715 break;
1716 }
Evan Cheng2a330942006-05-25 00:59:30 +00001717 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001718 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001719 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001720 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001721 ArgOffset += 8;
1722 break;
1723 }
Evan Cheng2a330942006-05-25 00:59:30 +00001724 case MVT::v16i8:
1725 case MVT::v8i16:
1726 case MVT::v4i32:
1727 case MVT::v2i64:
1728 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001729 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001730 assert(!isFastCall && "Unexpected ValueType for argument!");
1731 if (NumXMMRegs < 4) {
1732 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1733 NumXMMRegs++;
1734 } else {
1735 // XMM arguments have to be aligned on 16-byte boundary.
1736 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1737 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1738 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1739 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1740 ArgOffset += 16;
1741 }
1742 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001743 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001744 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001745
Evan Cheng2a330942006-05-25 00:59:30 +00001746 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001747 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1748 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001749
Nate Begeman7e5496d2006-02-17 00:03:04 +00001750 // Build a sequence of copy-to-reg nodes chained together with token chain
1751 // and flag operands which copy the outgoing args into registers.
1752 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001753 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1754 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1755 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001756 InFlag = Chain.getValue(1);
1757 }
1758
Evan Cheng2a330942006-05-25 00:59:30 +00001759 // If the callee is a GlobalAddress node (quite common, every direct call is)
1760 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001761 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001762 // We should use extra load for direct calls to dllimported functions in
1763 // non-JIT mode.
1764 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1765 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001766 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1767 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001768 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1769
Evan Cheng84a041e2007-02-21 21:18:14 +00001770 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1771 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001772 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1773 Subtarget->isPICStyleGOT()) {
1774 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1775 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1776 InFlag);
1777 InFlag = Chain.getValue(1);
1778 }
1779
Chris Lattnere56fef92007-02-25 06:40:16 +00001780 // Returns a chain & a flag for retval copy to use.
1781 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001782 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001783 Ops.push_back(Chain);
1784 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001785
1786 // Add argument registers to the end of the list so that they are known live
1787 // into the call.
1788 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001789 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001790 RegsToPass[i].second.getValueType()));
1791
Evan Cheng84a041e2007-02-21 21:18:14 +00001792 // Add an implicit use GOT pointer in EBX.
1793 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1794 Subtarget->isPICStyleGOT())
1795 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1796
Nate Begeman7e5496d2006-02-17 00:03:04 +00001797 if (InFlag.Val)
1798 Ops.push_back(InFlag);
1799
1800 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001801 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001802 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001803 InFlag = Chain.getValue(1);
1804
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001805 // Returns a flag for retval copy to use.
1806 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001807 Ops.clear();
1808 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001809 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1810 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001811 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001812 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001813 if (RetVT != MVT::Other)
1814 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001815
Chris Lattner35a08552007-02-25 07:10:00 +00001816 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng2a330942006-05-25 00:59:30 +00001817 switch (RetVT) {
1818 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001819 case MVT::Other:
1820 NodeTys = DAG.getVTList(MVT::Other);
1821 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001822 case MVT::i8:
1823 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1824 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001825 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001826 break;
1827 case MVT::i16:
1828 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1829 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001830 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001831 break;
1832 case MVT::i32:
1833 if (Op.Val->getValueType(1) == MVT::i32) {
1834 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1835 ResultVals.push_back(Chain.getValue(0));
1836 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1837 Chain.getValue(2)).getValue(1);
1838 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001839 NodeTys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001840 } else {
1841 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1842 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001843 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng172fce72006-01-06 00:43:03 +00001844 }
Evan Cheng2a330942006-05-25 00:59:30 +00001845 break;
1846 case MVT::v16i8:
1847 case MVT::v8i16:
1848 case MVT::v4i32:
1849 case MVT::v2i64:
1850 case MVT::v4f32:
1851 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001852 if (isFastCall) {
1853 assert(0 && "Unknown value type to return!");
1854 } else {
1855 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1856 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001857 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001858 }
1859 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001860 case MVT::f32:
1861 case MVT::f64: {
Chris Lattner35a08552007-02-25 07:10:00 +00001862 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
1863 SmallVector<SDOperand, 8> Ops;
Evan Cheng2a330942006-05-25 00:59:30 +00001864 Ops.push_back(Chain);
1865 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001866 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1867 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001868 Chain = RetVal.getValue(1);
1869 InFlag = RetVal.getValue(2);
1870 if (X86ScalarSSE) {
1871 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1872 // shouldn't be necessary except that RFP cannot be live across
1873 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1874 MachineFunction &MF = DAG.getMachineFunction();
1875 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1876 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00001877 Tys = DAG.getVTList(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001878 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001879 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001880 Ops.push_back(RetVal);
1881 Ops.push_back(StackSlot);
1882 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001883 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001884 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001885 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001886 Chain = RetVal.getValue(1);
1887 }
Evan Cheng172fce72006-01-06 00:43:03 +00001888
Evan Cheng2a330942006-05-25 00:59:30 +00001889 if (RetVT == MVT::f32 && !X86ScalarSSE)
1890 // FIXME: we would really like to remember that this FP_ROUND
1891 // operation is okay to eliminate if we allow excess FP precision.
1892 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1893 ResultVals.push_back(RetVal);
Chris Lattnere56fef92007-02-25 06:40:16 +00001894 NodeTys = DAG.getVTList(RetVT, MVT::Other);
1895
Evan Cheng2a330942006-05-25 00:59:30 +00001896 break;
1897 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001898 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001899
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001900 // Merge everything together with a MERGE_VALUES node.
Evan Cheng2a330942006-05-25 00:59:30 +00001901 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001902 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1903 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001904 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001905}
1906
1907SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1908 if (ReturnAddrIndex == 0) {
1909 // Set up a frame object for the return address.
1910 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001911 if (Subtarget->is64Bit())
1912 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1913 else
1914 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001915 }
1916
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001917 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001918}
1919
1920
1921
Evan Cheng45df7f82006-01-30 23:41:35 +00001922/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1923/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001924/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1925/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001926static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001927 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1928 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001929 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001930 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001931 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1932 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1933 // X > -1 -> X == 0, jump !sign.
1934 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001935 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001936 return true;
1937 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1938 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001939 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001940 return true;
1941 }
Chris Lattner7a627672006-09-13 03:22:10 +00001942 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001943
Evan Cheng172fce72006-01-06 00:43:03 +00001944 switch (SetCCOpcode) {
1945 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001946 case ISD::SETEQ: X86CC = X86::COND_E; break;
1947 case ISD::SETGT: X86CC = X86::COND_G; break;
1948 case ISD::SETGE: X86CC = X86::COND_GE; break;
1949 case ISD::SETLT: X86CC = X86::COND_L; break;
1950 case ISD::SETLE: X86CC = X86::COND_LE; break;
1951 case ISD::SETNE: X86CC = X86::COND_NE; break;
1952 case ISD::SETULT: X86CC = X86::COND_B; break;
1953 case ISD::SETUGT: X86CC = X86::COND_A; break;
1954 case ISD::SETULE: X86CC = X86::COND_BE; break;
1955 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001956 }
1957 } else {
1958 // On a floating point condition, the flags are set as follows:
1959 // ZF PF CF op
1960 // 0 | 0 | 0 | X > Y
1961 // 0 | 0 | 1 | X < Y
1962 // 1 | 0 | 0 | X == Y
1963 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001964 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001965 switch (SetCCOpcode) {
1966 default: break;
1967 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001968 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001969 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001970 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001971 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001972 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001973 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001974 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001975 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001976 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001977 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001978 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001979 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001980 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001981 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001982 case ISD::SETNE: X86CC = X86::COND_NE; break;
1983 case ISD::SETUO: X86CC = X86::COND_P; break;
1984 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001985 }
Chris Lattner7a627672006-09-13 03:22:10 +00001986 if (Flip)
1987 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001988 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001989
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001990 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001991}
1992
Evan Cheng339edad2006-01-11 00:33:36 +00001993/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1994/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001995/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001996static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001997 switch (X86CC) {
1998 default:
1999 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002000 case X86::COND_B:
2001 case X86::COND_BE:
2002 case X86::COND_E:
2003 case X86::COND_P:
2004 case X86::COND_A:
2005 case X86::COND_AE:
2006 case X86::COND_NE:
2007 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002008 return true;
2009 }
2010}
2011
Evan Chengc995b452006-04-06 23:23:56 +00002012/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002013/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002014static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2015 if (Op.getOpcode() == ISD::UNDEF)
2016 return true;
2017
2018 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002019 return (Val >= Low && Val < Hi);
2020}
2021
2022/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2023/// true if Op is undef or if its value equal to the specified value.
2024static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2025 if (Op.getOpcode() == ISD::UNDEF)
2026 return true;
2027 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002028}
2029
Evan Cheng68ad48b2006-03-22 18:59:22 +00002030/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2031/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2032bool X86::isPSHUFDMask(SDNode *N) {
2033 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2034
2035 if (N->getNumOperands() != 4)
2036 return false;
2037
2038 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002039 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002040 SDOperand Arg = N->getOperand(i);
2041 if (Arg.getOpcode() == ISD::UNDEF) continue;
2042 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2043 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002044 return false;
2045 }
2046
2047 return true;
2048}
2049
2050/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002051/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002052bool X86::isPSHUFHWMask(SDNode *N) {
2053 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2054
2055 if (N->getNumOperands() != 8)
2056 return false;
2057
2058 // Lower quadword copied in order.
2059 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002060 SDOperand Arg = N->getOperand(i);
2061 if (Arg.getOpcode() == ISD::UNDEF) continue;
2062 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2063 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002064 return false;
2065 }
2066
2067 // Upper quadword shuffled.
2068 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002069 SDOperand Arg = N->getOperand(i);
2070 if (Arg.getOpcode() == ISD::UNDEF) continue;
2071 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2072 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002073 if (Val < 4 || Val > 7)
2074 return false;
2075 }
2076
2077 return true;
2078}
2079
2080/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002081/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002082bool X86::isPSHUFLWMask(SDNode *N) {
2083 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2084
2085 if (N->getNumOperands() != 8)
2086 return false;
2087
2088 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002089 for (unsigned i = 4; i != 8; ++i)
2090 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002091 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002092
2093 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002094 for (unsigned i = 0; i != 4; ++i)
2095 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002096 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002097
2098 return true;
2099}
2100
Evan Chengd27fb3e2006-03-24 01:18:28 +00002101/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2102/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002103static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002104 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002105
Evan Cheng60f0b892006-04-20 08:58:49 +00002106 unsigned Half = NumElems / 2;
2107 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002108 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002109 return false;
2110 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002111 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002112 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002113
2114 return true;
2115}
2116
Evan Cheng60f0b892006-04-20 08:58:49 +00002117bool X86::isSHUFPMask(SDNode *N) {
2118 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002119 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002120}
2121
2122/// isCommutedSHUFP - Returns true if the shuffle mask is except
2123/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2124/// half elements to come from vector 1 (which would equal the dest.) and
2125/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002126static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2127 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002128
Chris Lattner35a08552007-02-25 07:10:00 +00002129 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002130 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002131 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002132 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002133 for (unsigned i = Half; i < NumOps; ++i)
2134 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002135 return false;
2136 return true;
2137}
2138
2139static bool isCommutedSHUFP(SDNode *N) {
2140 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002141 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002142}
2143
Evan Cheng2595a682006-03-24 02:58:06 +00002144/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2145/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2146bool X86::isMOVHLPSMask(SDNode *N) {
2147 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2148
Evan Cheng1a194a52006-03-28 06:50:32 +00002149 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002150 return false;
2151
Evan Cheng1a194a52006-03-28 06:50:32 +00002152 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002153 return isUndefOrEqual(N->getOperand(0), 6) &&
2154 isUndefOrEqual(N->getOperand(1), 7) &&
2155 isUndefOrEqual(N->getOperand(2), 2) &&
2156 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002157}
2158
Evan Cheng922e1912006-11-07 22:14:24 +00002159/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2160/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2161/// <2, 3, 2, 3>
2162bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2163 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2164
2165 if (N->getNumOperands() != 4)
2166 return false;
2167
2168 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2169 return isUndefOrEqual(N->getOperand(0), 2) &&
2170 isUndefOrEqual(N->getOperand(1), 3) &&
2171 isUndefOrEqual(N->getOperand(2), 2) &&
2172 isUndefOrEqual(N->getOperand(3), 3);
2173}
2174
Evan Chengc995b452006-04-06 23:23:56 +00002175/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2176/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2177bool X86::isMOVLPMask(SDNode *N) {
2178 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2179
2180 unsigned NumElems = N->getNumOperands();
2181 if (NumElems != 2 && NumElems != 4)
2182 return false;
2183
Evan Chengac847262006-04-07 21:53:05 +00002184 for (unsigned i = 0; i < NumElems/2; ++i)
2185 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2186 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002187
Evan Chengac847262006-04-07 21:53:05 +00002188 for (unsigned i = NumElems/2; i < NumElems; ++i)
2189 if (!isUndefOrEqual(N->getOperand(i), i))
2190 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002191
2192 return true;
2193}
2194
2195/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002196/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2197/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002198bool X86::isMOVHPMask(SDNode *N) {
2199 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2200
2201 unsigned NumElems = N->getNumOperands();
2202 if (NumElems != 2 && NumElems != 4)
2203 return false;
2204
Evan Chengac847262006-04-07 21:53:05 +00002205 for (unsigned i = 0; i < NumElems/2; ++i)
2206 if (!isUndefOrEqual(N->getOperand(i), i))
2207 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002208
2209 for (unsigned i = 0; i < NumElems/2; ++i) {
2210 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002211 if (!isUndefOrEqual(Arg, i + NumElems))
2212 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002213 }
2214
2215 return true;
2216}
2217
Evan Cheng5df75882006-03-28 00:39:58 +00002218/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2219/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002220bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2221 bool V2IsSplat = false) {
2222 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002223 return false;
2224
Chris Lattner35a08552007-02-25 07:10:00 +00002225 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2226 SDOperand BitI = Elts[i];
2227 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002228 if (!isUndefOrEqual(BitI, j))
2229 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002230 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002231 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002232 return false;
2233 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002234 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002235 return false;
2236 }
Evan Cheng5df75882006-03-28 00:39:58 +00002237 }
2238
2239 return true;
2240}
2241
Evan Cheng60f0b892006-04-20 08:58:49 +00002242bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2243 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002244 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002245}
2246
Evan Cheng2bc32802006-03-28 02:43:26 +00002247/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2248/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002249bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2250 bool V2IsSplat = false) {
2251 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002252 return false;
2253
Chris Lattner35a08552007-02-25 07:10:00 +00002254 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2255 SDOperand BitI = Elts[i];
2256 SDOperand BitI1 = Elts[i+1];
2257 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002258 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002259 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002260 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002261 return false;
2262 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002263 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002264 return false;
2265 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002266 }
2267
2268 return true;
2269}
2270
Evan Cheng60f0b892006-04-20 08:58:49 +00002271bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2272 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002273 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002274}
2275
Evan Chengf3b52c82006-04-05 07:20:06 +00002276/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2277/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2278/// <0, 0, 1, 1>
2279bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2280 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2281
2282 unsigned NumElems = N->getNumOperands();
2283 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2284 return false;
2285
2286 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2287 SDOperand BitI = N->getOperand(i);
2288 SDOperand BitI1 = N->getOperand(i+1);
2289
Evan Chengac847262006-04-07 21:53:05 +00002290 if (!isUndefOrEqual(BitI, j))
2291 return false;
2292 if (!isUndefOrEqual(BitI1, j))
2293 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002294 }
2295
2296 return true;
2297}
2298
Evan Chenge8b51802006-04-21 01:05:10 +00002299/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2300/// specifies a shuffle of elements that is suitable for input to MOVSS,
2301/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002302static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2303 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002304 return false;
2305
Chris Lattner35a08552007-02-25 07:10:00 +00002306 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002307 return false;
2308
Chris Lattner35a08552007-02-25 07:10:00 +00002309 for (unsigned i = 1; i < NumElts; ++i) {
2310 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002311 return false;
2312 }
2313
2314 return true;
2315}
Evan Chengf3b52c82006-04-05 07:20:06 +00002316
Evan Chenge8b51802006-04-21 01:05:10 +00002317bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002318 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002319 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002320}
2321
Evan Chenge8b51802006-04-21 01:05:10 +00002322/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2323/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002324/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002325static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2326 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002327 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002328 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002329 return false;
2330
2331 if (!isUndefOrEqual(Ops[0], 0))
2332 return false;
2333
Chris Lattner35a08552007-02-25 07:10:00 +00002334 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002335 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002336 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2337 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2338 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002339 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002340 }
2341
2342 return true;
2343}
2344
Evan Cheng89c5d042006-09-08 01:50:06 +00002345static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2346 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002347 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002348 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2349 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002350}
2351
Evan Cheng5d247f82006-04-14 21:59:03 +00002352/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2353/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2354bool X86::isMOVSHDUPMask(SDNode *N) {
2355 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2356
2357 if (N->getNumOperands() != 4)
2358 return false;
2359
2360 // Expect 1, 1, 3, 3
2361 for (unsigned i = 0; i < 2; ++i) {
2362 SDOperand Arg = N->getOperand(i);
2363 if (Arg.getOpcode() == ISD::UNDEF) continue;
2364 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2365 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2366 if (Val != 1) return false;
2367 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002368
2369 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002370 for (unsigned i = 2; i < 4; ++i) {
2371 SDOperand Arg = N->getOperand(i);
2372 if (Arg.getOpcode() == ISD::UNDEF) continue;
2373 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2374 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2375 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002376 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002377 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002378
Evan Cheng6222cf22006-04-15 05:37:34 +00002379 // Don't use movshdup if it can be done with a shufps.
2380 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002381}
2382
2383/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2384/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2385bool X86::isMOVSLDUPMask(SDNode *N) {
2386 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2387
2388 if (N->getNumOperands() != 4)
2389 return false;
2390
2391 // Expect 0, 0, 2, 2
2392 for (unsigned i = 0; i < 2; ++i) {
2393 SDOperand Arg = N->getOperand(i);
2394 if (Arg.getOpcode() == ISD::UNDEF) continue;
2395 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2396 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2397 if (Val != 0) return false;
2398 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002399
2400 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002401 for (unsigned i = 2; i < 4; ++i) {
2402 SDOperand Arg = N->getOperand(i);
2403 if (Arg.getOpcode() == ISD::UNDEF) continue;
2404 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2405 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2406 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002407 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002408 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002409
Evan Cheng6222cf22006-04-15 05:37:34 +00002410 // Don't use movshdup if it can be done with a shufps.
2411 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002412}
2413
Evan Chengd097e672006-03-22 02:53:00 +00002414/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2415/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002416static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002417 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2418
Evan Chengd097e672006-03-22 02:53:00 +00002419 // This is a splat operation if each element of the permute is the same, and
2420 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002421 unsigned NumElems = N->getNumOperands();
2422 SDOperand ElementBase;
2423 unsigned i = 0;
2424 for (; i != NumElems; ++i) {
2425 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002426 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002427 ElementBase = Elt;
2428 break;
2429 }
2430 }
2431
2432 if (!ElementBase.Val)
2433 return false;
2434
2435 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002436 SDOperand Arg = N->getOperand(i);
2437 if (Arg.getOpcode() == ISD::UNDEF) continue;
2438 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002439 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002440 }
2441
2442 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002443 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002444}
2445
Evan Cheng5022b342006-04-17 20:43:08 +00002446/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2447/// a splat of a single element and it's a 2 or 4 element mask.
2448bool X86::isSplatMask(SDNode *N) {
2449 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2450
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002451 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002452 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2453 return false;
2454 return ::isSplatMask(N);
2455}
2456
Evan Chenge056dd52006-10-27 21:08:32 +00002457/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2458/// specifies a splat of zero element.
2459bool X86::isSplatLoMask(SDNode *N) {
2460 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2461
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002462 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002463 if (!isUndefOrEqual(N->getOperand(i), 0))
2464 return false;
2465 return true;
2466}
2467
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002468/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2469/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2470/// instructions.
2471unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002472 unsigned NumOperands = N->getNumOperands();
2473 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2474 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002475 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002476 unsigned Val = 0;
2477 SDOperand Arg = N->getOperand(NumOperands-i-1);
2478 if (Arg.getOpcode() != ISD::UNDEF)
2479 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002480 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002481 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002482 if (i != NumOperands - 1)
2483 Mask <<= Shift;
2484 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002485
2486 return Mask;
2487}
2488
Evan Chengb7fedff2006-03-29 23:07:14 +00002489/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2490/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2491/// instructions.
2492unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2493 unsigned Mask = 0;
2494 // 8 nodes, but we only care about the last 4.
2495 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002496 unsigned Val = 0;
2497 SDOperand Arg = N->getOperand(i);
2498 if (Arg.getOpcode() != ISD::UNDEF)
2499 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002500 Mask |= (Val - 4);
2501 if (i != 4)
2502 Mask <<= 2;
2503 }
2504
2505 return Mask;
2506}
2507
2508/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2509/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2510/// instructions.
2511unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2512 unsigned Mask = 0;
2513 // 8 nodes, but we only care about the first 4.
2514 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002515 unsigned Val = 0;
2516 SDOperand Arg = N->getOperand(i);
2517 if (Arg.getOpcode() != ISD::UNDEF)
2518 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002519 Mask |= Val;
2520 if (i != 0)
2521 Mask <<= 2;
2522 }
2523
2524 return Mask;
2525}
2526
Evan Cheng59a63552006-04-05 01:47:37 +00002527/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2528/// specifies a 8 element shuffle that can be broken into a pair of
2529/// PSHUFHW and PSHUFLW.
2530static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2531 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2532
2533 if (N->getNumOperands() != 8)
2534 return false;
2535
2536 // Lower quadword shuffled.
2537 for (unsigned i = 0; i != 4; ++i) {
2538 SDOperand Arg = N->getOperand(i);
2539 if (Arg.getOpcode() == ISD::UNDEF) continue;
2540 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2541 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2542 if (Val > 4)
2543 return false;
2544 }
2545
2546 // Upper quadword shuffled.
2547 for (unsigned i = 4; i != 8; ++i) {
2548 SDOperand Arg = N->getOperand(i);
2549 if (Arg.getOpcode() == ISD::UNDEF) continue;
2550 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2551 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2552 if (Val < 4 || Val > 7)
2553 return false;
2554 }
2555
2556 return true;
2557}
2558
Evan Chengc995b452006-04-06 23:23:56 +00002559/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2560/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002561static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2562 SDOperand &V2, SDOperand &Mask,
2563 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002564 MVT::ValueType VT = Op.getValueType();
2565 MVT::ValueType MaskVT = Mask.getValueType();
2566 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2567 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002568 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002569
2570 for (unsigned i = 0; i != NumElems; ++i) {
2571 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002572 if (Arg.getOpcode() == ISD::UNDEF) {
2573 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2574 continue;
2575 }
Evan Chengc995b452006-04-06 23:23:56 +00002576 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2577 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2578 if (Val < NumElems)
2579 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2580 else
2581 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2582 }
2583
Evan Chengc415c5b2006-10-25 21:49:50 +00002584 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002585 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002586 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002587}
2588
Evan Cheng7855e4d2006-04-19 20:35:22 +00002589/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2590/// match movhlps. The lower half elements should come from upper half of
2591/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002592/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002593static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2594 unsigned NumElems = Mask->getNumOperands();
2595 if (NumElems != 4)
2596 return false;
2597 for (unsigned i = 0, e = 2; i != e; ++i)
2598 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2599 return false;
2600 for (unsigned i = 2; i != 4; ++i)
2601 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2602 return false;
2603 return true;
2604}
2605
Evan Chengc995b452006-04-06 23:23:56 +00002606/// isScalarLoadToVector - Returns true if the node is a scalar load that
2607/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002608static inline bool isScalarLoadToVector(SDNode *N) {
2609 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2610 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002611 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002612 }
2613 return false;
2614}
2615
Evan Cheng7855e4d2006-04-19 20:35:22 +00002616/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2617/// match movlp{s|d}. The lower half elements should come from lower half of
2618/// V1 (and in order), and the upper half elements should come from the upper
2619/// half of V2 (and in order). And since V1 will become the source of the
2620/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002621static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002622 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002623 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002624 // Is V2 is a vector load, don't do this transformation. We will try to use
2625 // load folding shufps op.
2626 if (ISD::isNON_EXTLoad(V2))
2627 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002628
Evan Cheng7855e4d2006-04-19 20:35:22 +00002629 unsigned NumElems = Mask->getNumOperands();
2630 if (NumElems != 2 && NumElems != 4)
2631 return false;
2632 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2633 if (!isUndefOrEqual(Mask->getOperand(i), i))
2634 return false;
2635 for (unsigned i = NumElems/2; i != NumElems; ++i)
2636 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2637 return false;
2638 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002639}
2640
Evan Cheng60f0b892006-04-20 08:58:49 +00002641/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2642/// all the same.
2643static bool isSplatVector(SDNode *N) {
2644 if (N->getOpcode() != ISD::BUILD_VECTOR)
2645 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002646
Evan Cheng60f0b892006-04-20 08:58:49 +00002647 SDOperand SplatValue = N->getOperand(0);
2648 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2649 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002650 return false;
2651 return true;
2652}
2653
Evan Cheng89c5d042006-09-08 01:50:06 +00002654/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2655/// to an undef.
2656static bool isUndefShuffle(SDNode *N) {
2657 if (N->getOpcode() != ISD::BUILD_VECTOR)
2658 return false;
2659
2660 SDOperand V1 = N->getOperand(0);
2661 SDOperand V2 = N->getOperand(1);
2662 SDOperand Mask = N->getOperand(2);
2663 unsigned NumElems = Mask.getNumOperands();
2664 for (unsigned i = 0; i != NumElems; ++i) {
2665 SDOperand Arg = Mask.getOperand(i);
2666 if (Arg.getOpcode() != ISD::UNDEF) {
2667 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2668 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2669 return false;
2670 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2671 return false;
2672 }
2673 }
2674 return true;
2675}
2676
Evan Cheng60f0b892006-04-20 08:58:49 +00002677/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2678/// that point to V2 points to its first element.
2679static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2680 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2681
2682 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002683 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002684 unsigned NumElems = Mask.getNumOperands();
2685 for (unsigned i = 0; i != NumElems; ++i) {
2686 SDOperand Arg = Mask.getOperand(i);
2687 if (Arg.getOpcode() != ISD::UNDEF) {
2688 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2689 if (Val > NumElems) {
2690 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2691 Changed = true;
2692 }
2693 }
2694 MaskVec.push_back(Arg);
2695 }
2696
2697 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002698 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2699 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002700 return Mask;
2701}
2702
Evan Chenge8b51802006-04-21 01:05:10 +00002703/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2704/// operation of specified width.
2705static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002706 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2707 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2708
Chris Lattner35a08552007-02-25 07:10:00 +00002709 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002710 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2711 for (unsigned i = 1; i != NumElems; ++i)
2712 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002713 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002714}
2715
Evan Cheng5022b342006-04-17 20:43:08 +00002716/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2717/// of specified width.
2718static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2719 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2720 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002721 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002722 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2723 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2724 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2725 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002726 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002727}
2728
Evan Cheng60f0b892006-04-20 08:58:49 +00002729/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2730/// of specified width.
2731static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2732 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2733 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2734 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002735 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002736 for (unsigned i = 0; i != Half; ++i) {
2737 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2738 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2739 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002740 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002741}
2742
Evan Chenge8b51802006-04-21 01:05:10 +00002743/// getZeroVector - Returns a vector of specified type with all zero elements.
2744///
2745static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2746 assert(MVT::isVector(VT) && "Expected a vector type");
2747 unsigned NumElems = getVectorNumElements(VT);
2748 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2749 bool isFP = MVT::isFloatingPoint(EVT);
2750 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002751 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002752 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002753}
2754
Evan Cheng5022b342006-04-17 20:43:08 +00002755/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2756///
2757static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2758 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002759 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002760 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002761 unsigned NumElems = Mask.getNumOperands();
2762 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002763 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002764 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002765 NumElems >>= 1;
2766 }
2767 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2768
2769 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002770 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002771 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002772 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002773 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2774}
2775
Evan Chenge8b51802006-04-21 01:05:10 +00002776/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2777/// constant +0.0.
2778static inline bool isZeroNode(SDOperand Elt) {
2779 return ((isa<ConstantSDNode>(Elt) &&
2780 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2781 (isa<ConstantFPSDNode>(Elt) &&
2782 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2783}
2784
Evan Cheng14215c32006-04-21 23:03:30 +00002785/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2786/// vector and zero or undef vector.
2787static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002788 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002789 bool isZero, SelectionDAG &DAG) {
2790 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002791 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2792 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2793 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002794 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002795 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002796 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2797 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002798 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002799}
2800
Evan Chengb0461082006-04-24 18:01:45 +00002801/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2802///
2803static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2804 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002805 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002806 if (NumNonZero > 8)
2807 return SDOperand();
2808
2809 SDOperand V(0, 0);
2810 bool First = true;
2811 for (unsigned i = 0; i < 16; ++i) {
2812 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2813 if (ThisIsNonZero && First) {
2814 if (NumZero)
2815 V = getZeroVector(MVT::v8i16, DAG);
2816 else
2817 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2818 First = false;
2819 }
2820
2821 if ((i & 1) != 0) {
2822 SDOperand ThisElt(0, 0), LastElt(0, 0);
2823 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2824 if (LastIsNonZero) {
2825 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2826 }
2827 if (ThisIsNonZero) {
2828 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2829 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2830 ThisElt, DAG.getConstant(8, MVT::i8));
2831 if (LastIsNonZero)
2832 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2833 } else
2834 ThisElt = LastElt;
2835
2836 if (ThisElt.Val)
2837 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002838 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002839 }
2840 }
2841
2842 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2843}
2844
2845/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2846///
2847static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2848 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002849 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002850 if (NumNonZero > 4)
2851 return SDOperand();
2852
2853 SDOperand V(0, 0);
2854 bool First = true;
2855 for (unsigned i = 0; i < 8; ++i) {
2856 bool isNonZero = (NonZeros & (1 << i)) != 0;
2857 if (isNonZero) {
2858 if (First) {
2859 if (NumZero)
2860 V = getZeroVector(MVT::v8i16, DAG);
2861 else
2862 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2863 First = false;
2864 }
2865 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002866 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002867 }
2868 }
2869
2870 return V;
2871}
2872
Evan Chenga9467aa2006-04-25 20:13:52 +00002873SDOperand
2874X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2875 // All zero's are handled with pxor.
2876 if (ISD::isBuildVectorAllZeros(Op.Val))
2877 return Op;
2878
2879 // All one's are handled with pcmpeqd.
2880 if (ISD::isBuildVectorAllOnes(Op.Val))
2881 return Op;
2882
2883 MVT::ValueType VT = Op.getValueType();
2884 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2885 unsigned EVTBits = MVT::getSizeInBits(EVT);
2886
2887 unsigned NumElems = Op.getNumOperands();
2888 unsigned NumZero = 0;
2889 unsigned NumNonZero = 0;
2890 unsigned NonZeros = 0;
2891 std::set<SDOperand> Values;
2892 for (unsigned i = 0; i < NumElems; ++i) {
2893 SDOperand Elt = Op.getOperand(i);
2894 if (Elt.getOpcode() != ISD::UNDEF) {
2895 Values.insert(Elt);
2896 if (isZeroNode(Elt))
2897 NumZero++;
2898 else {
2899 NonZeros |= (1 << i);
2900 NumNonZero++;
2901 }
2902 }
2903 }
2904
2905 if (NumNonZero == 0)
2906 // Must be a mix of zero and undef. Return a zero vector.
2907 return getZeroVector(VT, DAG);
2908
2909 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2910 if (Values.size() == 1)
2911 return SDOperand();
2912
2913 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002914 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002915 unsigned Idx = CountTrailingZeros_32(NonZeros);
2916 SDOperand Item = Op.getOperand(Idx);
2917 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2918 if (Idx == 0)
2919 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2920 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2921 NumZero > 0, DAG);
2922
2923 if (EVTBits == 32) {
2924 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2925 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2926 DAG);
2927 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2928 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002929 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002930 for (unsigned i = 0; i < NumElems; i++)
2931 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002932 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2933 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002934 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2935 DAG.getNode(ISD::UNDEF, VT), Mask);
2936 }
2937 }
2938
Evan Cheng8c5766e2006-10-04 18:33:38 +00002939 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002940 if (EVTBits == 64)
2941 return SDOperand();
2942
2943 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2944 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002945 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2946 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002947 if (V.Val) return V;
2948 }
2949
2950 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002951 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2952 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002953 if (V.Val) return V;
2954 }
2955
2956 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002957 SmallVector<SDOperand, 8> V;
2958 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002959 if (NumElems == 4 && NumZero > 0) {
2960 for (unsigned i = 0; i < 4; ++i) {
2961 bool isZero = !(NonZeros & (1 << i));
2962 if (isZero)
2963 V[i] = getZeroVector(VT, DAG);
2964 else
2965 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2966 }
2967
2968 for (unsigned i = 0; i < 2; ++i) {
2969 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2970 default: break;
2971 case 0:
2972 V[i] = V[i*2]; // Must be a zero vector.
2973 break;
2974 case 1:
2975 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2976 getMOVLMask(NumElems, DAG));
2977 break;
2978 case 2:
2979 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2980 getMOVLMask(NumElems, DAG));
2981 break;
2982 case 3:
2983 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2984 getUnpacklMask(NumElems, DAG));
2985 break;
2986 }
2987 }
2988
Evan Cheng9fee4422006-05-16 07:21:53 +00002989 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002990 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002991 // FIXME: we can do the same for v4f32 case when we know both parts of
2992 // the lower half come from scalar_to_vector (loadf32). We should do
2993 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002994 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002995 return V[0];
2996 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2997 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002998 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002999 bool Reverse = (NonZeros & 0x3) == 2;
3000 for (unsigned i = 0; i < 2; ++i)
3001 if (Reverse)
3002 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3003 else
3004 MaskVec.push_back(DAG.getConstant(i, EVT));
3005 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3006 for (unsigned i = 0; i < 2; ++i)
3007 if (Reverse)
3008 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3009 else
3010 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003011 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3012 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003013 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3014 }
3015
3016 if (Values.size() > 2) {
3017 // Expand into a number of unpckl*.
3018 // e.g. for v4f32
3019 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3020 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3021 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3022 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3023 for (unsigned i = 0; i < NumElems; ++i)
3024 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3025 NumElems >>= 1;
3026 while (NumElems != 0) {
3027 for (unsigned i = 0; i < NumElems; ++i)
3028 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3029 UnpckMask);
3030 NumElems >>= 1;
3031 }
3032 return V[0];
3033 }
3034
3035 return SDOperand();
3036}
3037
3038SDOperand
3039X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3040 SDOperand V1 = Op.getOperand(0);
3041 SDOperand V2 = Op.getOperand(1);
3042 SDOperand PermMask = Op.getOperand(2);
3043 MVT::ValueType VT = Op.getValueType();
3044 unsigned NumElems = PermMask.getNumOperands();
3045 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3046 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003047 bool V1IsSplat = false;
3048 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003049
Evan Cheng89c5d042006-09-08 01:50:06 +00003050 if (isUndefShuffle(Op.Val))
3051 return DAG.getNode(ISD::UNDEF, VT);
3052
Evan Chenga9467aa2006-04-25 20:13:52 +00003053 if (isSplatMask(PermMask.Val)) {
3054 if (NumElems <= 4) return Op;
3055 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003056 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003057 }
3058
Evan Cheng798b3062006-10-25 20:48:19 +00003059 if (X86::isMOVLMask(PermMask.Val))
3060 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003061
Evan Cheng798b3062006-10-25 20:48:19 +00003062 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3063 X86::isMOVSLDUPMask(PermMask.Val) ||
3064 X86::isMOVHLPSMask(PermMask.Val) ||
3065 X86::isMOVHPMask(PermMask.Val) ||
3066 X86::isMOVLPMask(PermMask.Val))
3067 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003068
Evan Cheng798b3062006-10-25 20:48:19 +00003069 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3070 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003071 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003072
Evan Chengc415c5b2006-10-25 21:49:50 +00003073 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003074 V1IsSplat = isSplatVector(V1.Val);
3075 V2IsSplat = isSplatVector(V2.Val);
3076 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003077 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003078 std::swap(V1IsSplat, V2IsSplat);
3079 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003080 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003081 }
3082
3083 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3084 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003085 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003086 if (V2IsSplat) {
3087 // V2 is a splat, so the mask may be malformed. That is, it may point
3088 // to any V2 element. The instruction selectior won't like this. Get
3089 // a corrected mask and commute to form a proper MOVS{S|D}.
3090 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3091 if (NewMask.Val != PermMask.Val)
3092 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003093 }
Evan Cheng798b3062006-10-25 20:48:19 +00003094 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003095 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003096
Evan Cheng949bcc92006-10-16 06:36:00 +00003097 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3098 X86::isUNPCKLMask(PermMask.Val) ||
3099 X86::isUNPCKHMask(PermMask.Val))
3100 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003101
Evan Cheng798b3062006-10-25 20:48:19 +00003102 if (V2IsSplat) {
3103 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003104 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003105 // new vector_shuffle with the corrected mask.
3106 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3107 if (NewMask.Val != PermMask.Val) {
3108 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3109 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3110 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3111 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3112 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3113 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003114 }
3115 }
3116 }
3117
3118 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003119 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3120 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3121
3122 if (Commuted) {
3123 // Commute is back and try unpck* again.
3124 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3125 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3126 X86::isUNPCKLMask(PermMask.Val) ||
3127 X86::isUNPCKHMask(PermMask.Val))
3128 return Op;
3129 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003130
3131 // If VT is integer, try PSHUF* first, then SHUFP*.
3132 if (MVT::isInteger(VT)) {
3133 if (X86::isPSHUFDMask(PermMask.Val) ||
3134 X86::isPSHUFHWMask(PermMask.Val) ||
3135 X86::isPSHUFLWMask(PermMask.Val)) {
3136 if (V2.getOpcode() != ISD::UNDEF)
3137 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3138 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3139 return Op;
3140 }
3141
3142 if (X86::isSHUFPMask(PermMask.Val))
3143 return Op;
3144
3145 // Handle v8i16 shuffle high / low shuffle node pair.
3146 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3147 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3148 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003149 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003150 for (unsigned i = 0; i != 4; ++i)
3151 MaskVec.push_back(PermMask.getOperand(i));
3152 for (unsigned i = 4; i != 8; ++i)
3153 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003154 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3155 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003156 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3157 MaskVec.clear();
3158 for (unsigned i = 0; i != 4; ++i)
3159 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3160 for (unsigned i = 4; i != 8; ++i)
3161 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003162 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003163 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3164 }
3165 } else {
3166 // Floating point cases in the other order.
3167 if (X86::isSHUFPMask(PermMask.Val))
3168 return Op;
3169 if (X86::isPSHUFDMask(PermMask.Val) ||
3170 X86::isPSHUFHWMask(PermMask.Val) ||
3171 X86::isPSHUFLWMask(PermMask.Val)) {
3172 if (V2.getOpcode() != ISD::UNDEF)
3173 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3174 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3175 return Op;
3176 }
3177 }
3178
3179 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003180 MVT::ValueType MaskVT = PermMask.getValueType();
3181 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003182 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003183 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003184 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3185 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003186 unsigned NumHi = 0;
3187 unsigned NumLo = 0;
3188 // If no more than two elements come from either vector. This can be
3189 // implemented with two shuffles. First shuffle gather the elements.
3190 // The second shuffle, which takes the first shuffle as both of its
3191 // vector operands, put the elements into the right order.
3192 for (unsigned i = 0; i != NumElems; ++i) {
3193 SDOperand Elt = PermMask.getOperand(i);
3194 if (Elt.getOpcode() == ISD::UNDEF) {
3195 Locs[i] = std::make_pair(-1, -1);
3196 } else {
3197 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3198 if (Val < NumElems) {
3199 Locs[i] = std::make_pair(0, NumLo);
3200 Mask1[NumLo] = Elt;
3201 NumLo++;
3202 } else {
3203 Locs[i] = std::make_pair(1, NumHi);
3204 if (2+NumHi < NumElems)
3205 Mask1[2+NumHi] = Elt;
3206 NumHi++;
3207 }
3208 }
3209 }
3210 if (NumLo <= 2 && NumHi <= 2) {
3211 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003212 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3213 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003214 for (unsigned i = 0; i != NumElems; ++i) {
3215 if (Locs[i].first == -1)
3216 continue;
3217 else {
3218 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3219 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3220 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3221 }
3222 }
3223
3224 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003225 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3226 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003227 }
3228
3229 // Break it into (shuffle shuffle_hi, shuffle_lo).
3230 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003231 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3232 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3233 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003234 unsigned MaskIdx = 0;
3235 unsigned LoIdx = 0;
3236 unsigned HiIdx = NumElems/2;
3237 for (unsigned i = 0; i != NumElems; ++i) {
3238 if (i == NumElems/2) {
3239 MaskPtr = &HiMask;
3240 MaskIdx = 1;
3241 LoIdx = 0;
3242 HiIdx = NumElems/2;
3243 }
3244 SDOperand Elt = PermMask.getOperand(i);
3245 if (Elt.getOpcode() == ISD::UNDEF) {
3246 Locs[i] = std::make_pair(-1, -1);
3247 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3248 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3249 (*MaskPtr)[LoIdx] = Elt;
3250 LoIdx++;
3251 } else {
3252 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3253 (*MaskPtr)[HiIdx] = Elt;
3254 HiIdx++;
3255 }
3256 }
3257
Chris Lattner3d826992006-05-16 06:45:34 +00003258 SDOperand LoShuffle =
3259 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003260 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3261 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003262 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003263 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003264 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3265 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003266 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003267 for (unsigned i = 0; i != NumElems; ++i) {
3268 if (Locs[i].first == -1) {
3269 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3270 } else {
3271 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3272 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3273 }
3274 }
3275 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003276 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3277 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003278 }
3279
3280 return SDOperand();
3281}
3282
3283SDOperand
3284X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3285 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3286 return SDOperand();
3287
3288 MVT::ValueType VT = Op.getValueType();
3289 // TODO: handle v16i8.
3290 if (MVT::getSizeInBits(VT) == 16) {
3291 // Transform it so it match pextrw which produces a 32-bit result.
3292 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3293 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3294 Op.getOperand(0), Op.getOperand(1));
3295 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3296 DAG.getValueType(VT));
3297 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3298 } else if (MVT::getSizeInBits(VT) == 32) {
3299 SDOperand Vec = Op.getOperand(0);
3300 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3301 if (Idx == 0)
3302 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003303 // SHUFPS the element to the lowest double word, then movss.
3304 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003305 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003306 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3307 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3308 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3309 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003310 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3311 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003312 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003313 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003314 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003315 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003316 } else if (MVT::getSizeInBits(VT) == 64) {
3317 SDOperand Vec = Op.getOperand(0);
3318 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3319 if (Idx == 0)
3320 return Op;
3321
3322 // UNPCKHPD the element to the lowest double word, then movsd.
3323 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3324 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3325 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003326 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003327 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3328 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003329 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3330 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003331 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3332 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3333 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003334 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003335 }
3336
3337 return SDOperand();
3338}
3339
3340SDOperand
3341X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003342 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003343 // as its second argument.
3344 MVT::ValueType VT = Op.getValueType();
3345 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3346 SDOperand N0 = Op.getOperand(0);
3347 SDOperand N1 = Op.getOperand(1);
3348 SDOperand N2 = Op.getOperand(2);
3349 if (MVT::getSizeInBits(BaseVT) == 16) {
3350 if (N1.getValueType() != MVT::i32)
3351 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3352 if (N2.getValueType() != MVT::i32)
3353 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3354 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3355 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3356 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3357 if (Idx == 0) {
3358 // Use a movss.
3359 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3360 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3361 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003362 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003363 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3364 for (unsigned i = 1; i <= 3; ++i)
3365 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3366 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003367 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3368 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003369 } else {
3370 // Use two pinsrw instructions to insert a 32 bit value.
3371 Idx <<= 1;
3372 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003373 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003374 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003375 LoadSDNode *LD = cast<LoadSDNode>(N1);
3376 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3377 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003378 } else {
3379 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3380 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3381 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003382 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003383 }
3384 }
3385 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3386 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003387 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003388 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3389 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003390 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003391 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3392 }
3393 }
3394
3395 return SDOperand();
3396}
3397
3398SDOperand
3399X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3400 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3401 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3402}
3403
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003404// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003405// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3406// one of the above mentioned nodes. It has to be wrapped because otherwise
3407// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3408// be used to form addressing mode. These wrapped nodes will be selected
3409// into MOV32ri.
3410SDOperand
3411X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3412 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003413 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3414 getPointerTy(),
3415 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003416 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003417 // With PIC, the address is actually $g + Offset.
3418 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3419 !Subtarget->isPICStyleRIPRel()) {
3420 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3421 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3422 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003423 }
3424
3425 return Result;
3426}
3427
3428SDOperand
3429X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3430 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003431 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003432 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003433 // With PIC, the address is actually $g + Offset.
3434 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3435 !Subtarget->isPICStyleRIPRel()) {
3436 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3437 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3438 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003439 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003440
3441 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3442 // load the value at address GV, not the value of GV itself. This means that
3443 // the GlobalAddress must be in the base or index register of the address, not
3444 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003445 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003446 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3447 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003448
3449 return Result;
3450}
3451
3452SDOperand
3453X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3454 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003455 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003456 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003457 // With PIC, the address is actually $g + Offset.
3458 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3459 !Subtarget->isPICStyleRIPRel()) {
3460 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3461 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3462 Result);
3463 }
3464
3465 return Result;
3466}
3467
3468SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3469 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3470 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3471 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3472 // With PIC, the address is actually $g + Offset.
3473 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3474 !Subtarget->isPICStyleRIPRel()) {
3475 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3476 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3477 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003478 }
3479
3480 return Result;
3481}
3482
3483SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003484 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3485 "Not an i64 shift!");
3486 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3487 SDOperand ShOpLo = Op.getOperand(0);
3488 SDOperand ShOpHi = Op.getOperand(1);
3489 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003490 SDOperand Tmp1 = isSRA ?
3491 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3492 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003493
3494 SDOperand Tmp2, Tmp3;
3495 if (Op.getOpcode() == ISD::SHL_PARTS) {
3496 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3497 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3498 } else {
3499 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003500 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003501 }
3502
Evan Cheng4259a0f2006-09-11 02:19:56 +00003503 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3504 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3505 DAG.getConstant(32, MVT::i8));
3506 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3507 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003508
3509 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003510 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003511
Evan Cheng4259a0f2006-09-11 02:19:56 +00003512 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3513 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003514 if (Op.getOpcode() == ISD::SHL_PARTS) {
3515 Ops.push_back(Tmp2);
3516 Ops.push_back(Tmp3);
3517 Ops.push_back(CC);
3518 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003519 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003520 InFlag = Hi.getValue(1);
3521
3522 Ops.clear();
3523 Ops.push_back(Tmp3);
3524 Ops.push_back(Tmp1);
3525 Ops.push_back(CC);
3526 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003527 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003528 } else {
3529 Ops.push_back(Tmp2);
3530 Ops.push_back(Tmp3);
3531 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003532 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003533 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003534 InFlag = Lo.getValue(1);
3535
3536 Ops.clear();
3537 Ops.push_back(Tmp3);
3538 Ops.push_back(Tmp1);
3539 Ops.push_back(CC);
3540 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003541 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003542 }
3543
Evan Cheng4259a0f2006-09-11 02:19:56 +00003544 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003545 Ops.clear();
3546 Ops.push_back(Lo);
3547 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003548 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003549}
Evan Cheng6305e502006-01-12 22:54:21 +00003550
Evan Chenga9467aa2006-04-25 20:13:52 +00003551SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3552 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3553 Op.getOperand(0).getValueType() >= MVT::i16 &&
3554 "Unknown SINT_TO_FP to lower!");
3555
3556 SDOperand Result;
3557 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3558 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3559 MachineFunction &MF = DAG.getMachineFunction();
3560 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3561 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003562 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003563 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003564
3565 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003566 SDVTList Tys;
3567 if (X86ScalarSSE)
3568 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3569 else
3570 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3571 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003572 Ops.push_back(Chain);
3573 Ops.push_back(StackSlot);
3574 Ops.push_back(DAG.getValueType(SrcVT));
3575 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003576 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003577
3578 if (X86ScalarSSE) {
3579 Chain = Result.getValue(1);
3580 SDOperand InFlag = Result.getValue(2);
3581
3582 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3583 // shouldn't be necessary except that RFP cannot be live across
3584 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003585 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003586 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003587 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003588 Tys = DAG.getVTList(MVT::Other);
3589 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003590 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003591 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003592 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003593 Ops.push_back(DAG.getValueType(Op.getValueType()));
3594 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003595 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003596 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003597 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003598
Evan Chenga9467aa2006-04-25 20:13:52 +00003599 return Result;
3600}
3601
3602SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3603 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3604 "Unknown FP_TO_SINT to lower!");
3605 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3606 // stack slot.
3607 MachineFunction &MF = DAG.getMachineFunction();
3608 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3609 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3610 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3611
3612 unsigned Opc;
3613 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003614 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3615 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3616 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3617 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003618 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003619
Evan Chenga9467aa2006-04-25 20:13:52 +00003620 SDOperand Chain = DAG.getEntryNode();
3621 SDOperand Value = Op.getOperand(0);
3622 if (X86ScalarSSE) {
3623 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003624 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003625 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3626 SDOperand Ops[] = {
3627 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3628 };
3629 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003630 Chain = Value.getValue(1);
3631 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3632 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3633 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003634
Evan Chenga9467aa2006-04-25 20:13:52 +00003635 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003636 SDOperand Ops[] = { Chain, Value, StackSlot };
3637 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003638
Evan Chenga9467aa2006-04-25 20:13:52 +00003639 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003640 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003641}
3642
3643SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3644 MVT::ValueType VT = Op.getValueType();
3645 const Type *OpNTy = MVT::getTypeForValueType(VT);
3646 std::vector<Constant*> CV;
3647 if (VT == MVT::f64) {
3648 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3649 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3650 } else {
3651 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3652 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3653 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3654 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3655 }
3656 Constant *CS = ConstantStruct::get(CV);
3657 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003658 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003659 SmallVector<SDOperand, 3> Ops;
3660 Ops.push_back(DAG.getEntryNode());
3661 Ops.push_back(CPIdx);
3662 Ops.push_back(DAG.getSrcValue(NULL));
3663 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003664 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3665}
3666
3667SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3668 MVT::ValueType VT = Op.getValueType();
3669 const Type *OpNTy = MVT::getTypeForValueType(VT);
3670 std::vector<Constant*> CV;
3671 if (VT == MVT::f64) {
3672 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3673 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3674 } else {
3675 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3676 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3677 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3678 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3679 }
3680 Constant *CS = ConstantStruct::get(CV);
3681 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003682 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003683 SmallVector<SDOperand, 3> Ops;
3684 Ops.push_back(DAG.getEntryNode());
3685 Ops.push_back(CPIdx);
3686 Ops.push_back(DAG.getSrcValue(NULL));
3687 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003688 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3689}
3690
Evan Cheng4363e882007-01-05 07:55:56 +00003691SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003692 SDOperand Op0 = Op.getOperand(0);
3693 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003694 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003695 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003696 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003697
3698 // If second operand is smaller, extend it first.
3699 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3700 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3701 SrcVT = VT;
3702 }
3703
Evan Cheng4363e882007-01-05 07:55:56 +00003704 // First get the sign bit of second operand.
3705 std::vector<Constant*> CV;
3706 if (SrcVT == MVT::f64) {
3707 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3708 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3709 } else {
3710 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3711 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3712 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3713 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3714 }
3715 Constant *CS = ConstantStruct::get(CV);
3716 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003717 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003718 SmallVector<SDOperand, 3> Ops;
3719 Ops.push_back(DAG.getEntryNode());
3720 Ops.push_back(CPIdx);
3721 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003722 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3723 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003724
3725 // Shift sign bit right or left if the two operands have different types.
3726 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3727 // Op0 is MVT::f32, Op1 is MVT::f64.
3728 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3729 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3730 DAG.getConstant(32, MVT::i32));
3731 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3732 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3733 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003734 }
3735
Evan Cheng82241c82007-01-05 21:37:56 +00003736 // Clear first operand sign bit.
3737 CV.clear();
3738 if (VT == MVT::f64) {
3739 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3740 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3741 } else {
3742 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3743 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3744 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3745 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3746 }
3747 CS = ConstantStruct::get(CV);
3748 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003749 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003750 Ops.clear();
3751 Ops.push_back(DAG.getEntryNode());
3752 Ops.push_back(CPIdx);
3753 Ops.push_back(DAG.getSrcValue(NULL));
3754 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3755 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3756
3757 // Or the value with the sign bit.
3758 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003759}
3760
Evan Cheng4259a0f2006-09-11 02:19:56 +00003761SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3762 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003763 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3764 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003765 SDOperand Op0 = Op.getOperand(0);
3766 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003767 SDOperand CC = Op.getOperand(2);
3768 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003769 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3770 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003771 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003772 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003773
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003774 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003775 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003776 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003777 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003778 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003779 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003780 }
3781
3782 assert(isFP && "Illegal integer SetCC!");
3783
3784 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003785 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003786
3787 switch (SetCCOpcode) {
3788 default: assert(false && "Illegal floating point SetCC!");
3789 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003790 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003791 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003792 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003793 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003794 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003795 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3796 }
3797 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003798 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003799 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003800 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003801 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003802 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003803 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3804 }
Evan Chengc1583db2005-12-21 20:21:51 +00003805 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003806}
Evan Cheng45df7f82006-01-30 23:41:35 +00003807
Evan Chenga9467aa2006-04-25 20:13:52 +00003808SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003809 bool addTest = true;
3810 SDOperand Chain = DAG.getEntryNode();
3811 SDOperand Cond = Op.getOperand(0);
3812 SDOperand CC;
3813 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003814
Evan Cheng4259a0f2006-09-11 02:19:56 +00003815 if (Cond.getOpcode() == ISD::SETCC)
3816 Cond = LowerSETCC(Cond, DAG, Chain);
3817
3818 if (Cond.getOpcode() == X86ISD::SETCC) {
3819 CC = Cond.getOperand(0);
3820
Evan Chenga9467aa2006-04-25 20:13:52 +00003821 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003822 // (since flag operand cannot be shared). Use it as the condition setting
3823 // operand in place of the X86ISD::SETCC.
3824 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003825 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003826 // pressure reason)?
3827 SDOperand Cmp = Cond.getOperand(1);
3828 unsigned Opc = Cmp.getOpcode();
3829 bool IllegalFPCMov = !X86ScalarSSE &&
3830 MVT::isFloatingPoint(Op.getValueType()) &&
3831 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3832 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3833 !IllegalFPCMov) {
3834 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3835 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3836 addTest = false;
3837 }
3838 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003839
Evan Chenga9467aa2006-04-25 20:13:52 +00003840 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003841 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003842 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3843 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003844 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003845
Evan Cheng4259a0f2006-09-11 02:19:56 +00003846 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3847 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003848 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3849 // condition is true.
3850 Ops.push_back(Op.getOperand(2));
3851 Ops.push_back(Op.getOperand(1));
3852 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003853 Ops.push_back(Cond.getValue(1));
3854 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003855}
Evan Cheng944d1e92006-01-26 02:13:10 +00003856
Evan Chenga9467aa2006-04-25 20:13:52 +00003857SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003858 bool addTest = true;
3859 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003860 SDOperand Cond = Op.getOperand(1);
3861 SDOperand Dest = Op.getOperand(2);
3862 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003863 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3864
Evan Chenga9467aa2006-04-25 20:13:52 +00003865 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003866 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003867
3868 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003869 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003870
Evan Cheng4259a0f2006-09-11 02:19:56 +00003871 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3872 // (since flag operand cannot be shared). Use it as the condition setting
3873 // operand in place of the X86ISD::SETCC.
3874 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3875 // to use a test instead of duplicating the X86ISD::CMP (for register
3876 // pressure reason)?
3877 SDOperand Cmp = Cond.getOperand(1);
3878 unsigned Opc = Cmp.getOpcode();
3879 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3880 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3881 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3882 addTest = false;
3883 }
3884 }
Evan Chengfb22e862006-01-13 01:03:02 +00003885
Evan Chenga9467aa2006-04-25 20:13:52 +00003886 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003887 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003888 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3889 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003890 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003891 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003892 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003893}
Evan Chengae986f12006-01-11 22:15:48 +00003894
Evan Cheng2a330942006-05-25 00:59:30 +00003895SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3896 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003897
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003898 if (Subtarget->is64Bit())
3899 return LowerX86_64CCCCallTo(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00003900 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003901 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003902 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003903 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003904 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003905 if (EnableFastCC) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003906 return LowerFastCCCallTo(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003907 }
3908 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003909 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003910 return LowerCCCCallTo(Op, DAG);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003911 case CallingConv::X86_StdCall:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003912 return LowerCCCCallTo(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003913 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003914 return LowerFastCCCallTo(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003915 }
Evan Cheng2a330942006-05-25 00:59:30 +00003916}
3917
Evan Chenga9467aa2006-04-25 20:13:52 +00003918SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3919 SDOperand Copy;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003920
Evan Chenga9467aa2006-04-25 20:13:52 +00003921 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003922 default:
3923 assert(0 && "Do not know how to return this many arguments!");
3924 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00003925 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003926 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00003927 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00003928 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003929 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003930
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003931 if (MVT::isVector(ArgVT) ||
3932 (Subtarget->is64Bit() && MVT::isFloatingPoint(ArgVT))) {
Chris Lattnerc070c622006-04-17 20:32:50 +00003933 // Integer or FP vector result -> XMM0.
3934 if (DAG.getMachineFunction().liveout_empty())
3935 DAG.getMachineFunction().addLiveOut(X86::XMM0);
3936 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
3937 SDOperand());
3938 } else if (MVT::isInteger(ArgVT)) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003939 // Integer result -> EAX / RAX.
3940 // The C calling convention guarantees the return value has been
3941 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
3942 // value to be promoted MVT::i64. So we don't have to extend it to
3943 // 64-bit. Return the value in EAX, but mark RAX as liveout.
3944 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003945 if (DAG.getMachineFunction().liveout_empty())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003946 DAG.getMachineFunction().addLiveOut(Reg);
Chris Lattnerc070c622006-04-17 20:32:50 +00003947
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003948 Reg = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
3949 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg, Op.getOperand(1),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003950 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00003951 } else if (!X86ScalarSSE) {
3952 // FP return with fp-stack value.
3953 if (DAG.getMachineFunction().liveout_empty())
3954 DAG.getMachineFunction().addLiveOut(X86::ST0);
3955
Chris Lattner84141d42007-02-25 06:21:57 +00003956 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
3957 SDOperand Ops[] = { Op.getOperand(0), Op.getOperand(1) };
3958 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003959 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00003960 // FP return with ScalarSSE (return on fp-stack).
3961 if (DAG.getMachineFunction().liveout_empty())
3962 DAG.getMachineFunction().addLiveOut(X86::ST0);
3963
Evan Chenge1ce4d72006-02-01 00:20:21 +00003964 SDOperand MemLoc;
3965 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00003966 SDOperand Value = Op.getOperand(1);
3967
Evan Chenge71fe34d2006-10-09 20:57:25 +00003968 if (ISD::isNON_EXTLoad(Value.Val) &&
Evan Chenga24617f2006-02-01 01:19:32 +00003969 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00003970 Chain = Value.getOperand(0);
3971 MemLoc = Value.getOperand(1);
3972 } else {
3973 // Spill the value to memory and reload it into top of stack.
3974 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
3975 MachineFunction &MF = DAG.getMachineFunction();
3976 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3977 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003978 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
Evan Cheng5659ca82006-01-31 23:19:54 +00003979 }
Chris Lattner84141d42007-02-25 06:21:57 +00003980 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3981 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(ArgVT) };
3982 Copy = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
3983
3984 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
3985 Ops[0] = Copy.getValue(1);
3986 Ops[1] = Copy;
3987 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003988 }
3989 break;
3990 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003991 case 5: {
3992 unsigned Reg1 = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
3993 unsigned Reg2 = Subtarget->is64Bit() ? X86::RDX : X86::EDX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003994 if (DAG.getMachineFunction().liveout_empty()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003995 DAG.getMachineFunction().addLiveOut(Reg1);
3996 DAG.getMachineFunction().addLiveOut(Reg2);
Chris Lattnerc070c622006-04-17 20:32:50 +00003997 }
3998
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003999 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg2, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004000 SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004001 Copy = DAG.getCopyToReg(Copy, Reg1, Op.getOperand(1), Copy.getValue(1));
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004002 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004003 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00004004 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004005 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004006 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
Evan Chenga9467aa2006-04-25 20:13:52 +00004007 Copy.getValue(1));
4008}
4009
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004010SDOperand
4011X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004012 MachineFunction &MF = DAG.getMachineFunction();
4013 const Function* Fn = MF.getFunction();
4014 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00004015 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004016 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00004017 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
4018
Evan Cheng17e734f2006-05-23 21:06:34 +00004019 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004020 if (Subtarget->is64Bit())
4021 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004022 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004023 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004024 default:
4025 assert(0 && "Unsupported calling convention");
4026 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004027 if (EnableFastCC) {
4028 return LowerFastCCArguments(Op, DAG);
4029 }
4030 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004031 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004032 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004033 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004034 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004035 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00004036 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004037 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004038 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004039 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004040}
4041
Evan Chenga9467aa2006-04-25 20:13:52 +00004042SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4043 SDOperand InFlag(0, 0);
4044 SDOperand Chain = Op.getOperand(0);
4045 unsigned Align =
4046 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4047 if (Align == 0) Align = 1;
4048
4049 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4050 // If not DWORD aligned, call memset if size is less than the threshold.
4051 // It knows how to align to the right boundary first.
4052 if ((Align & 3) != 0 ||
4053 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4054 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004055 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00004056 TargetLowering::ArgListTy Args;
4057 TargetLowering::ArgListEntry Entry;
4058 Entry.Node = Op.getOperand(1);
4059 Entry.Ty = IntPtrTy;
4060 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004061 Entry.isInReg = false;
4062 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004063 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00004064 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00004065 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4066 Entry.Ty = IntPtrTy;
4067 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004068 Entry.isInReg = false;
4069 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004070 Args.push_back(Entry);
4071 Entry.Node = Op.getOperand(3);
4072 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004073 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004074 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004075 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4076 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004077 }
Evan Chengd097e672006-03-22 02:53:00 +00004078
Evan Chenga9467aa2006-04-25 20:13:52 +00004079 MVT::ValueType AVT;
4080 SDOperand Count;
4081 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4082 unsigned BytesLeft = 0;
4083 bool TwoRepStos = false;
4084 if (ValC) {
4085 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004086 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004087
Evan Chenga9467aa2006-04-25 20:13:52 +00004088 // If the value is a constant, then we can potentially use larger sets.
4089 switch (Align & 3) {
4090 case 2: // WORD aligned
4091 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004092 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004093 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004094 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004095 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004096 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004097 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004098 Val = (Val << 8) | Val;
4099 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004100 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4101 AVT = MVT::i64;
4102 ValReg = X86::RAX;
4103 Val = (Val << 32) | Val;
4104 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004105 break;
4106 default: // Byte aligned
4107 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004108 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004109 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004110 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004111 }
4112
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004113 if (AVT > MVT::i8) {
4114 if (I) {
4115 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4116 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4117 BytesLeft = I->getValue() % UBytes;
4118 } else {
4119 assert(AVT >= MVT::i32 &&
4120 "Do not use rep;stos if not at least DWORD aligned");
4121 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4122 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4123 TwoRepStos = true;
4124 }
4125 }
4126
Evan Chenga9467aa2006-04-25 20:13:52 +00004127 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4128 InFlag);
4129 InFlag = Chain.getValue(1);
4130 } else {
4131 AVT = MVT::i8;
4132 Count = Op.getOperand(3);
4133 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4134 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004135 }
Evan Chengb0461082006-04-24 18:01:45 +00004136
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004137 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4138 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004139 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004140 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4141 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004142 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004143
Chris Lattnere56fef92007-02-25 06:40:16 +00004144 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004145 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004146 Ops.push_back(Chain);
4147 Ops.push_back(DAG.getValueType(AVT));
4148 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004149 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004150
Evan Chenga9467aa2006-04-25 20:13:52 +00004151 if (TwoRepStos) {
4152 InFlag = Chain.getValue(1);
4153 Count = Op.getOperand(3);
4154 MVT::ValueType CVT = Count.getValueType();
4155 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004156 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4157 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4158 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004159 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004160 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004161 Ops.clear();
4162 Ops.push_back(Chain);
4163 Ops.push_back(DAG.getValueType(MVT::i8));
4164 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004165 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004166 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004167 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004168 SDOperand Value;
4169 unsigned Val = ValC->getValue() & 255;
4170 unsigned Offset = I->getValue() - BytesLeft;
4171 SDOperand DstAddr = Op.getOperand(1);
4172 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004173 if (BytesLeft >= 4) {
4174 Val = (Val << 8) | Val;
4175 Val = (Val << 16) | Val;
4176 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004177 Chain = DAG.getStore(Chain, Value,
4178 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4179 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004180 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004181 BytesLeft -= 4;
4182 Offset += 4;
4183 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004184 if (BytesLeft >= 2) {
4185 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004186 Chain = DAG.getStore(Chain, Value,
4187 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4188 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004189 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004190 BytesLeft -= 2;
4191 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004192 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004193 if (BytesLeft == 1) {
4194 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004195 Chain = DAG.getStore(Chain, Value,
4196 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4197 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004198 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004199 }
Evan Cheng082c8782006-03-24 07:29:27 +00004200 }
Evan Chengebf10062006-04-03 20:53:28 +00004201
Evan Chenga9467aa2006-04-25 20:13:52 +00004202 return Chain;
4203}
Evan Chengebf10062006-04-03 20:53:28 +00004204
Evan Chenga9467aa2006-04-25 20:13:52 +00004205SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4206 SDOperand Chain = Op.getOperand(0);
4207 unsigned Align =
4208 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4209 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004210
Evan Chenga9467aa2006-04-25 20:13:52 +00004211 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4212 // If not DWORD aligned, call memcpy if size is less than the threshold.
4213 // It knows how to align to the right boundary first.
4214 if ((Align & 3) != 0 ||
4215 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4216 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004217 TargetLowering::ArgListTy Args;
4218 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004219 Entry.Ty = getTargetData()->getIntPtrType();
4220 Entry.isSigned = false;
4221 Entry.isInReg = false;
4222 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004223 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4224 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4225 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004226 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004227 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004228 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4229 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004230 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004231
4232 MVT::ValueType AVT;
4233 SDOperand Count;
4234 unsigned BytesLeft = 0;
4235 bool TwoRepMovs = false;
4236 switch (Align & 3) {
4237 case 2: // WORD aligned
4238 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004239 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004240 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004241 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004242 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4243 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004244 break;
4245 default: // Byte aligned
4246 AVT = MVT::i8;
4247 Count = Op.getOperand(3);
4248 break;
4249 }
4250
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004251 if (AVT > MVT::i8) {
4252 if (I) {
4253 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4254 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4255 BytesLeft = I->getValue() % UBytes;
4256 } else {
4257 assert(AVT >= MVT::i32 &&
4258 "Do not use rep;movs if not at least DWORD aligned");
4259 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4260 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4261 TwoRepMovs = true;
4262 }
4263 }
4264
Evan Chenga9467aa2006-04-25 20:13:52 +00004265 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004266 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4267 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004268 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004269 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4270 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004271 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004272 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4273 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004274 InFlag = Chain.getValue(1);
4275
Chris Lattnere56fef92007-02-25 06:40:16 +00004276 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004277 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004278 Ops.push_back(Chain);
4279 Ops.push_back(DAG.getValueType(AVT));
4280 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004281 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004282
4283 if (TwoRepMovs) {
4284 InFlag = Chain.getValue(1);
4285 Count = Op.getOperand(3);
4286 MVT::ValueType CVT = Count.getValueType();
4287 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004288 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4289 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4290 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004291 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004292 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004293 Ops.clear();
4294 Ops.push_back(Chain);
4295 Ops.push_back(DAG.getValueType(MVT::i8));
4296 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004297 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004298 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004299 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004300 unsigned Offset = I->getValue() - BytesLeft;
4301 SDOperand DstAddr = Op.getOperand(1);
4302 MVT::ValueType DstVT = DstAddr.getValueType();
4303 SDOperand SrcAddr = Op.getOperand(2);
4304 MVT::ValueType SrcVT = SrcAddr.getValueType();
4305 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004306 if (BytesLeft >= 4) {
4307 Value = DAG.getLoad(MVT::i32, Chain,
4308 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4309 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004310 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004311 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004312 Chain = DAG.getStore(Chain, Value,
4313 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4314 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004315 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004316 BytesLeft -= 4;
4317 Offset += 4;
4318 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004319 if (BytesLeft >= 2) {
4320 Value = DAG.getLoad(MVT::i16, Chain,
4321 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4322 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004323 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004324 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004325 Chain = DAG.getStore(Chain, Value,
4326 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4327 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004328 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004329 BytesLeft -= 2;
4330 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004331 }
4332
Evan Chenga9467aa2006-04-25 20:13:52 +00004333 if (BytesLeft == 1) {
4334 Value = DAG.getLoad(MVT::i8, Chain,
4335 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4336 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004337 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004338 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004339 Chain = DAG.getStore(Chain, Value,
4340 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4341 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004342 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004343 }
Evan Chengcbffa462006-03-31 19:22:53 +00004344 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004345
4346 return Chain;
4347}
4348
4349SDOperand
4350X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004351 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004352 SDOperand TheOp = Op.getOperand(0);
4353 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004354 if (Subtarget->is64Bit()) {
4355 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4356 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4357 MVT::i64, Copy1.getValue(2));
4358 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4359 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004360 SDOperand Ops[] = {
4361 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4362 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004363
4364 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004365 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004366 }
Chris Lattner35a08552007-02-25 07:10:00 +00004367
4368 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4369 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4370 MVT::i32, Copy1.getValue(2));
4371 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4372 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4373 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004374}
4375
4376SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004377 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4378
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004379 if (!Subtarget->is64Bit()) {
4380 // vastart just stores the address of the VarArgsFrameIndex slot into the
4381 // memory location argument.
4382 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004383 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4384 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004385 }
4386
4387 // __va_list_tag:
4388 // gp_offset (0 - 6 * 8)
4389 // fp_offset (48 - 48 + 8 * 16)
4390 // overflow_arg_area (point to parameters coming in memory).
4391 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004392 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004393 SDOperand FIN = Op.getOperand(1);
4394 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004395 SDOperand Store = DAG.getStore(Op.getOperand(0),
4396 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004397 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004398 MemOps.push_back(Store);
4399
4400 // Store fp_offset
4401 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4402 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004403 Store = DAG.getStore(Op.getOperand(0),
4404 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004405 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004406 MemOps.push_back(Store);
4407
4408 // Store ptr to overflow_arg_area
4409 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4410 DAG.getConstant(4, getPointerTy()));
4411 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004412 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4413 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004414 MemOps.push_back(Store);
4415
4416 // Store ptr to reg_save_area.
4417 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4418 DAG.getConstant(8, getPointerTy()));
4419 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004420 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4421 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004422 MemOps.push_back(Store);
4423 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004424}
4425
4426SDOperand
4427X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4428 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4429 switch (IntNo) {
4430 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004431 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004432 case Intrinsic::x86_sse_comieq_ss:
4433 case Intrinsic::x86_sse_comilt_ss:
4434 case Intrinsic::x86_sse_comile_ss:
4435 case Intrinsic::x86_sse_comigt_ss:
4436 case Intrinsic::x86_sse_comige_ss:
4437 case Intrinsic::x86_sse_comineq_ss:
4438 case Intrinsic::x86_sse_ucomieq_ss:
4439 case Intrinsic::x86_sse_ucomilt_ss:
4440 case Intrinsic::x86_sse_ucomile_ss:
4441 case Intrinsic::x86_sse_ucomigt_ss:
4442 case Intrinsic::x86_sse_ucomige_ss:
4443 case Intrinsic::x86_sse_ucomineq_ss:
4444 case Intrinsic::x86_sse2_comieq_sd:
4445 case Intrinsic::x86_sse2_comilt_sd:
4446 case Intrinsic::x86_sse2_comile_sd:
4447 case Intrinsic::x86_sse2_comigt_sd:
4448 case Intrinsic::x86_sse2_comige_sd:
4449 case Intrinsic::x86_sse2_comineq_sd:
4450 case Intrinsic::x86_sse2_ucomieq_sd:
4451 case Intrinsic::x86_sse2_ucomilt_sd:
4452 case Intrinsic::x86_sse2_ucomile_sd:
4453 case Intrinsic::x86_sse2_ucomigt_sd:
4454 case Intrinsic::x86_sse2_ucomige_sd:
4455 case Intrinsic::x86_sse2_ucomineq_sd: {
4456 unsigned Opc = 0;
4457 ISD::CondCode CC = ISD::SETCC_INVALID;
4458 switch (IntNo) {
4459 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004460 case Intrinsic::x86_sse_comieq_ss:
4461 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004462 Opc = X86ISD::COMI;
4463 CC = ISD::SETEQ;
4464 break;
Evan Cheng78038292006-04-05 23:38:46 +00004465 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004466 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004467 Opc = X86ISD::COMI;
4468 CC = ISD::SETLT;
4469 break;
4470 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004471 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004472 Opc = X86ISD::COMI;
4473 CC = ISD::SETLE;
4474 break;
4475 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004476 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004477 Opc = X86ISD::COMI;
4478 CC = ISD::SETGT;
4479 break;
4480 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004481 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004482 Opc = X86ISD::COMI;
4483 CC = ISD::SETGE;
4484 break;
4485 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004486 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004487 Opc = X86ISD::COMI;
4488 CC = ISD::SETNE;
4489 break;
4490 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004491 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004492 Opc = X86ISD::UCOMI;
4493 CC = ISD::SETEQ;
4494 break;
4495 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004496 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004497 Opc = X86ISD::UCOMI;
4498 CC = ISD::SETLT;
4499 break;
4500 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004501 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004502 Opc = X86ISD::UCOMI;
4503 CC = ISD::SETLE;
4504 break;
4505 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004506 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004507 Opc = X86ISD::UCOMI;
4508 CC = ISD::SETGT;
4509 break;
4510 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004511 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004512 Opc = X86ISD::UCOMI;
4513 CC = ISD::SETGE;
4514 break;
4515 case Intrinsic::x86_sse_ucomineq_ss:
4516 case Intrinsic::x86_sse2_ucomineq_sd:
4517 Opc = X86ISD::UCOMI;
4518 CC = ISD::SETNE;
4519 break;
Evan Cheng78038292006-04-05 23:38:46 +00004520 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004521
Evan Chenga9467aa2006-04-25 20:13:52 +00004522 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004523 SDOperand LHS = Op.getOperand(1);
4524 SDOperand RHS = Op.getOperand(2);
4525 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004526
4527 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004528 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004529 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4530 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4531 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4532 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004533 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004534 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004535 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004536}
Evan Cheng6af02632005-12-20 06:22:03 +00004537
Nate Begemaneda59972007-01-29 22:58:52 +00004538SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4539 // Depths > 0 not supported yet!
4540 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4541 return SDOperand();
4542
4543 // Just load the return address
4544 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4545 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4546}
4547
4548SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4549 // Depths > 0 not supported yet!
4550 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4551 return SDOperand();
4552
4553 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4554 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4555 DAG.getConstant(4, getPointerTy()));
4556}
4557
Evan Chenga9467aa2006-04-25 20:13:52 +00004558/// LowerOperation - Provide custom lowering hooks for some operations.
4559///
4560SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4561 switch (Op.getOpcode()) {
4562 default: assert(0 && "Should not custom lower this!");
4563 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4564 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4565 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4566 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4567 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4568 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4569 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4570 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4571 case ISD::SHL_PARTS:
4572 case ISD::SRA_PARTS:
4573 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4574 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4575 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4576 case ISD::FABS: return LowerFABS(Op, DAG);
4577 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004578 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004579 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004580 case ISD::SELECT: return LowerSELECT(Op, DAG);
4581 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4582 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004583 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004584 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004585 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004586 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4587 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4588 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4589 case ISD::VASTART: return LowerVASTART(Op, DAG);
4590 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004591 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4592 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004593 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004594 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004595}
4596
Evan Cheng6af02632005-12-20 06:22:03 +00004597const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4598 switch (Opcode) {
4599 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004600 case X86ISD::SHLD: return "X86ISD::SHLD";
4601 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004602 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004603 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004604 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004605 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004606 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004607 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004608 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4609 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4610 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004611 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004612 case X86ISD::FST: return "X86ISD::FST";
4613 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004614 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004615 case X86ISD::CALL: return "X86ISD::CALL";
4616 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4617 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4618 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004619 case X86ISD::COMI: return "X86ISD::COMI";
4620 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004621 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004622 case X86ISD::CMOV: return "X86ISD::CMOV";
4623 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004624 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004625 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4626 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004627 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004628 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004629 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004630 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004631 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004632 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004633 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004634 case X86ISD::FMAX: return "X86ISD::FMAX";
4635 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004636 }
4637}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004638
Evan Cheng02612422006-07-05 22:17:51 +00004639/// isLegalAddressImmediate - Return true if the integer value or
4640/// GlobalValue can be used as the offset of the target addressing mode.
4641bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4642 // X86 allows a sign-extended 32-bit immediate field.
4643 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4644}
4645
4646bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004647 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4648 // field unless we are in small code model.
4649 if (Subtarget->is64Bit() &&
4650 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004651 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004652
4653 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004654}
4655
4656/// isShuffleMaskLegal - Targets can use this to indicate that they only
4657/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4658/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4659/// are assumed to be legal.
4660bool
4661X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4662 // Only do shuffles on 128-bit vector types for now.
4663 if (MVT::getSizeInBits(VT) == 64) return false;
4664 return (Mask.Val->getNumOperands() <= 4 ||
4665 isSplatMask(Mask.Val) ||
4666 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4667 X86::isUNPCKLMask(Mask.Val) ||
4668 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4669 X86::isUNPCKHMask(Mask.Val));
4670}
4671
4672bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4673 MVT::ValueType EVT,
4674 SelectionDAG &DAG) const {
4675 unsigned NumElts = BVOps.size();
4676 // Only do shuffles on 128-bit vector types for now.
4677 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4678 if (NumElts == 2) return true;
4679 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004680 return (isMOVLMask(&BVOps[0], 4) ||
4681 isCommutedMOVL(&BVOps[0], 4, true) ||
4682 isSHUFPMask(&BVOps[0], 4) ||
4683 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004684 }
4685 return false;
4686}
4687
4688//===----------------------------------------------------------------------===//
4689// X86 Scheduler Hooks
4690//===----------------------------------------------------------------------===//
4691
4692MachineBasicBlock *
4693X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4694 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004695 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004696 switch (MI->getOpcode()) {
4697 default: assert(false && "Unexpected instr type to insert");
4698 case X86::CMOV_FR32:
4699 case X86::CMOV_FR64:
4700 case X86::CMOV_V4F32:
4701 case X86::CMOV_V2F64:
4702 case X86::CMOV_V2I64: {
4703 // To "insert" a SELECT_CC instruction, we actually have to insert the
4704 // diamond control-flow pattern. The incoming instruction knows the
4705 // destination vreg to set, the condition code register to branch on, the
4706 // true/false values to select between, and a branch opcode to use.
4707 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4708 ilist<MachineBasicBlock>::iterator It = BB;
4709 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004710
Evan Cheng02612422006-07-05 22:17:51 +00004711 // thisMBB:
4712 // ...
4713 // TrueVal = ...
4714 // cmpTY ccX, r1, r2
4715 // bCC copy1MBB
4716 // fallthrough --> copy0MBB
4717 MachineBasicBlock *thisMBB = BB;
4718 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4719 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004720 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004721 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004722 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004723 MachineFunction *F = BB->getParent();
4724 F->getBasicBlockList().insert(It, copy0MBB);
4725 F->getBasicBlockList().insert(It, sinkMBB);
4726 // Update machine-CFG edges by first adding all successors of the current
4727 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004728 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004729 e = BB->succ_end(); i != e; ++i)
4730 sinkMBB->addSuccessor(*i);
4731 // Next, remove all successors of the current block, and add the true
4732 // and fallthrough blocks as its successors.
4733 while(!BB->succ_empty())
4734 BB->removeSuccessor(BB->succ_begin());
4735 BB->addSuccessor(copy0MBB);
4736 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004737
Evan Cheng02612422006-07-05 22:17:51 +00004738 // copy0MBB:
4739 // %FalseValue = ...
4740 // # fallthrough to sinkMBB
4741 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004742
Evan Cheng02612422006-07-05 22:17:51 +00004743 // Update machine-CFG edges
4744 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004745
Evan Cheng02612422006-07-05 22:17:51 +00004746 // sinkMBB:
4747 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4748 // ...
4749 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004750 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004751 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4752 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4753
4754 delete MI; // The pseudo instruction is gone now.
4755 return BB;
4756 }
4757
4758 case X86::FP_TO_INT16_IN_MEM:
4759 case X86::FP_TO_INT32_IN_MEM:
4760 case X86::FP_TO_INT64_IN_MEM: {
4761 // Change the floating point control register to use "round towards zero"
4762 // mode when truncating to an integer value.
4763 MachineFunction *F = BB->getParent();
4764 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004765 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004766
4767 // Load the old value of the high byte of the control word...
4768 unsigned OldCW =
4769 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004770 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004771
4772 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004773 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4774 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004775
4776 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004777 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004778
4779 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004780 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4781 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004782
4783 // Get the X86 opcode to use.
4784 unsigned Opc;
4785 switch (MI->getOpcode()) {
4786 default: assert(0 && "illegal opcode!");
4787 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4788 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4789 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4790 }
4791
4792 X86AddressMode AM;
4793 MachineOperand &Op = MI->getOperand(0);
4794 if (Op.isRegister()) {
4795 AM.BaseType = X86AddressMode::RegBase;
4796 AM.Base.Reg = Op.getReg();
4797 } else {
4798 AM.BaseType = X86AddressMode::FrameIndexBase;
4799 AM.Base.FrameIndex = Op.getFrameIndex();
4800 }
4801 Op = MI->getOperand(1);
4802 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004803 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004804 Op = MI->getOperand(2);
4805 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004806 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004807 Op = MI->getOperand(3);
4808 if (Op.isGlobalAddress()) {
4809 AM.GV = Op.getGlobal();
4810 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004811 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004812 }
Evan Cheng20350c42006-11-27 23:37:22 +00004813 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4814 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004815
4816 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004817 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004818
4819 delete MI; // The pseudo instruction is gone now.
4820 return BB;
4821 }
4822 }
4823}
4824
4825//===----------------------------------------------------------------------===//
4826// X86 Optimization Hooks
4827//===----------------------------------------------------------------------===//
4828
Nate Begeman8a77efe2006-02-16 21:11:51 +00004829void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4830 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004831 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004832 uint64_t &KnownOne,
4833 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004834 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004835 assert((Opc >= ISD::BUILTIN_OP_END ||
4836 Opc == ISD::INTRINSIC_WO_CHAIN ||
4837 Opc == ISD::INTRINSIC_W_CHAIN ||
4838 Opc == ISD::INTRINSIC_VOID) &&
4839 "Should use MaskedValueIsZero if you don't know whether Op"
4840 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004841
Evan Cheng6d196db2006-04-05 06:11:20 +00004842 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004843 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004844 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004845 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004846 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4847 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004848 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004849}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004850
Evan Cheng5987cfb2006-07-07 08:33:52 +00004851/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4852/// element of the result of the vector shuffle.
4853static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4854 MVT::ValueType VT = N->getValueType(0);
4855 SDOperand PermMask = N->getOperand(2);
4856 unsigned NumElems = PermMask.getNumOperands();
4857 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4858 i %= NumElems;
4859 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4860 return (i == 0)
4861 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4862 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4863 SDOperand Idx = PermMask.getOperand(i);
4864 if (Idx.getOpcode() == ISD::UNDEF)
4865 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4866 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4867 }
4868 return SDOperand();
4869}
4870
4871/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4872/// node is a GlobalAddress + an offset.
4873static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004874 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004875 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004876 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4877 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4878 return true;
4879 }
Evan Chengae1cd752006-11-30 21:55:46 +00004880 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004881 SDOperand N1 = N->getOperand(0);
4882 SDOperand N2 = N->getOperand(1);
4883 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4884 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4885 if (V) {
4886 Offset += V->getSignExtended();
4887 return true;
4888 }
4889 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4890 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4891 if (V) {
4892 Offset += V->getSignExtended();
4893 return true;
4894 }
4895 }
4896 }
4897 return false;
4898}
4899
4900/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4901/// + Dist * Size.
4902static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4903 MachineFrameInfo *MFI) {
4904 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4905 return false;
4906
4907 SDOperand Loc = N->getOperand(1);
4908 SDOperand BaseLoc = Base->getOperand(1);
4909 if (Loc.getOpcode() == ISD::FrameIndex) {
4910 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4911 return false;
4912 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4913 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4914 int FS = MFI->getObjectSize(FI);
4915 int BFS = MFI->getObjectSize(BFI);
4916 if (FS != BFS || FS != Size) return false;
4917 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4918 } else {
4919 GlobalValue *GV1 = NULL;
4920 GlobalValue *GV2 = NULL;
4921 int64_t Offset1 = 0;
4922 int64_t Offset2 = 0;
4923 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4924 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4925 if (isGA1 && isGA2 && GV1 == GV2)
4926 return Offset1 == (Offset2 + Dist*Size);
4927 }
4928
4929 return false;
4930}
4931
Evan Cheng79cf9a52006-07-10 21:37:44 +00004932static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4933 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004934 GlobalValue *GV;
4935 int64_t Offset;
4936 if (isGAPlusOffset(Base, GV, Offset))
4937 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4938 else {
4939 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4940 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004941 if (BFI < 0)
4942 // Fixed objects do not specify alignment, however the offsets are known.
4943 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4944 (MFI->getObjectOffset(BFI) % 16) == 0);
4945 else
4946 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004947 }
4948 return false;
4949}
4950
4951
4952/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4953/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4954/// if the load addresses are consecutive, non-overlapping, and in the right
4955/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004956static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4957 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004958 MachineFunction &MF = DAG.getMachineFunction();
4959 MachineFrameInfo *MFI = MF.getFrameInfo();
4960 MVT::ValueType VT = N->getValueType(0);
4961 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4962 SDOperand PermMask = N->getOperand(2);
4963 int NumElems = (int)PermMask.getNumOperands();
4964 SDNode *Base = NULL;
4965 for (int i = 0; i < NumElems; ++i) {
4966 SDOperand Idx = PermMask.getOperand(i);
4967 if (Idx.getOpcode() == ISD::UNDEF) {
4968 if (!Base) return SDOperand();
4969 } else {
4970 SDOperand Arg =
4971 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004972 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004973 return SDOperand();
4974 if (!Base)
4975 Base = Arg.Val;
4976 else if (!isConsecutiveLoad(Arg.Val, Base,
4977 i, MVT::getSizeInBits(EVT)/8,MFI))
4978 return SDOperand();
4979 }
4980 }
4981
Evan Cheng79cf9a52006-07-10 21:37:44 +00004982 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004983 if (isAlign16) {
4984 LoadSDNode *LD = cast<LoadSDNode>(Base);
4985 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4986 LD->getSrcValueOffset());
4987 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004988 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004989 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004990 SmallVector<SDOperand, 3> Ops;
4991 Ops.push_back(Base->getOperand(0));
4992 Ops.push_back(Base->getOperand(1));
4993 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004994 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004995 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004996 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004997}
4998
Chris Lattner9259b1e2006-10-04 06:57:07 +00004999/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5000static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5001 const X86Subtarget *Subtarget) {
5002 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005003
Chris Lattner9259b1e2006-10-04 06:57:07 +00005004 // If we have SSE[12] support, try to form min/max nodes.
5005 if (Subtarget->hasSSE2() &&
5006 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5007 if (Cond.getOpcode() == ISD::SETCC) {
5008 // Get the LHS/RHS of the select.
5009 SDOperand LHS = N->getOperand(1);
5010 SDOperand RHS = N->getOperand(2);
5011 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005012
Evan Cheng49683ba2006-11-10 21:43:37 +00005013 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005014 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005015 switch (CC) {
5016 default: break;
5017 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5018 case ISD::SETULE:
5019 case ISD::SETLE:
5020 if (!UnsafeFPMath) break;
5021 // FALL THROUGH.
5022 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5023 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005024 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005025 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005026
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005027 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5028 case ISD::SETUGT:
5029 case ISD::SETGT:
5030 if (!UnsafeFPMath) break;
5031 // FALL THROUGH.
5032 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5033 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005034 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005035 break;
5036 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005037 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005038 switch (CC) {
5039 default: break;
5040 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5041 case ISD::SETUGT:
5042 case ISD::SETGT:
5043 if (!UnsafeFPMath) break;
5044 // FALL THROUGH.
5045 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5046 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005047 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005048 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005049
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005050 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5051 case ISD::SETULE:
5052 case ISD::SETLE:
5053 if (!UnsafeFPMath) break;
5054 // FALL THROUGH.
5055 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5056 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005057 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005058 break;
5059 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005060 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005061
Evan Cheng49683ba2006-11-10 21:43:37 +00005062 if (Opcode)
5063 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005064 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005065
Chris Lattner9259b1e2006-10-04 06:57:07 +00005066 }
5067
5068 return SDOperand();
5069}
5070
5071
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005072SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005073 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005074 SelectionDAG &DAG = DCI.DAG;
5075 switch (N->getOpcode()) {
5076 default: break;
5077 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005078 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005079 case ISD::SELECT:
5080 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005081 }
5082
5083 return SDOperand();
5084}
5085
Evan Cheng02612422006-07-05 22:17:51 +00005086//===----------------------------------------------------------------------===//
5087// X86 Inline Assembly Support
5088//===----------------------------------------------------------------------===//
5089
Chris Lattner298ef372006-07-11 02:54:03 +00005090/// getConstraintType - Given a constraint letter, return the type of
5091/// constraint it is for this target.
5092X86TargetLowering::ConstraintType
5093X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5094 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005095 case 'A':
5096 case 'r':
5097 case 'R':
5098 case 'l':
5099 case 'q':
5100 case 'Q':
5101 case 'x':
5102 case 'Y':
5103 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005104 default: return TargetLowering::getConstraintType(ConstraintLetter);
5105 }
5106}
5107
Chris Lattner44daa502006-10-31 20:13:11 +00005108/// isOperandValidForConstraint - Return the specified operand (possibly
5109/// modified) if the specified SDOperand is valid for the specified target
5110/// constraint letter, otherwise return null.
5111SDOperand X86TargetLowering::
5112isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5113 switch (Constraint) {
5114 default: break;
5115 case 'i':
5116 // Literal immediates are always ok.
5117 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005118
Chris Lattner44daa502006-10-31 20:13:11 +00005119 // If we are in non-pic codegen mode, we allow the address of a global to
5120 // be used with 'i'.
5121 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5122 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5123 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005124
Chris Lattner44daa502006-10-31 20:13:11 +00005125 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5126 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5127 GA->getOffset());
5128 return Op;
5129 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005130
Chris Lattner44daa502006-10-31 20:13:11 +00005131 // Otherwise, not valid for this mode.
5132 return SDOperand(0, 0);
5133 }
5134 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5135}
5136
5137
Chris Lattnerc642aa52006-01-31 19:43:35 +00005138std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005139getRegClassForInlineAsmConstraint(const std::string &Constraint,
5140 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005141 if (Constraint.size() == 1) {
5142 // FIXME: not handling fp-stack yet!
5143 // FIXME: not handling MMX registers yet ('y' constraint).
5144 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005145 default: break; // Unknown constraint letter
5146 case 'A': // EAX/EDX
5147 if (VT == MVT::i32 || VT == MVT::i64)
5148 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5149 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005150 case 'r': // GENERAL_REGS
5151 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005152 if (VT == MVT::i64 && Subtarget->is64Bit())
5153 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5154 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5155 X86::R8, X86::R9, X86::R10, X86::R11,
5156 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005157 if (VT == MVT::i32)
5158 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5159 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5160 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005161 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005162 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5163 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005164 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005165 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005166 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005167 if (VT == MVT::i32)
5168 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5169 X86::ESI, X86::EDI, X86::EBP, 0);
5170 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005171 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005172 X86::SI, X86::DI, X86::BP, 0);
5173 else if (VT == MVT::i8)
5174 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5175 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005176 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5177 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005178 if (VT == MVT::i32)
5179 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5180 else if (VT == MVT::i16)
5181 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5182 else if (VT == MVT::i8)
5183 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5184 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005185 case 'x': // SSE_REGS if SSE1 allowed
5186 if (Subtarget->hasSSE1())
5187 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5188 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5189 0);
5190 return std::vector<unsigned>();
5191 case 'Y': // SSE_REGS if SSE2 allowed
5192 if (Subtarget->hasSSE2())
5193 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5194 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5195 0);
5196 return std::vector<unsigned>();
5197 }
5198 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005199
Chris Lattner7ad77df2006-02-22 00:56:39 +00005200 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005201}
Chris Lattner524129d2006-07-31 23:26:50 +00005202
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005203std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005204X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5205 MVT::ValueType VT) const {
5206 // Use the default implementation in TargetLowering to convert the register
5207 // constraint into a member of a register class.
5208 std::pair<unsigned, const TargetRegisterClass*> Res;
5209 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005210
5211 // Not found as a standard register?
5212 if (Res.second == 0) {
5213 // GCC calls "st(0)" just plain "st".
5214 if (StringsEqualNoCase("{st}", Constraint)) {
5215 Res.first = X86::ST0;
5216 Res.second = X86::RSTRegisterClass;
5217 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005218
Chris Lattnerf6a69662006-10-31 19:42:44 +00005219 return Res;
5220 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005221
Chris Lattner524129d2006-07-31 23:26:50 +00005222 // Otherwise, check to see if this is a register class of the wrong value
5223 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5224 // turn into {ax},{dx}.
5225 if (Res.second->hasType(VT))
5226 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005227
Chris Lattner524129d2006-07-31 23:26:50 +00005228 // All of the single-register GCC register classes map their values onto
5229 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5230 // really want an 8-bit or 32-bit register, map to the appropriate register
5231 // class and return the appropriate register.
5232 if (Res.second != X86::GR16RegisterClass)
5233 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005234
Chris Lattner524129d2006-07-31 23:26:50 +00005235 if (VT == MVT::i8) {
5236 unsigned DestReg = 0;
5237 switch (Res.first) {
5238 default: break;
5239 case X86::AX: DestReg = X86::AL; break;
5240 case X86::DX: DestReg = X86::DL; break;
5241 case X86::CX: DestReg = X86::CL; break;
5242 case X86::BX: DestReg = X86::BL; break;
5243 }
5244 if (DestReg) {
5245 Res.first = DestReg;
5246 Res.second = Res.second = X86::GR8RegisterClass;
5247 }
5248 } else if (VT == MVT::i32) {
5249 unsigned DestReg = 0;
5250 switch (Res.first) {
5251 default: break;
5252 case X86::AX: DestReg = X86::EAX; break;
5253 case X86::DX: DestReg = X86::EDX; break;
5254 case X86::CX: DestReg = X86::ECX; break;
5255 case X86::BX: DestReg = X86::EBX; break;
5256 case X86::SI: DestReg = X86::ESI; break;
5257 case X86::DI: DestReg = X86::EDI; break;
5258 case X86::BP: DestReg = X86::EBP; break;
5259 case X86::SP: DestReg = X86::ESP; break;
5260 }
5261 if (DestReg) {
5262 Res.first = DestReg;
5263 Res.second = Res.second = X86::GR32RegisterClass;
5264 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005265 } else if (VT == MVT::i64) {
5266 unsigned DestReg = 0;
5267 switch (Res.first) {
5268 default: break;
5269 case X86::AX: DestReg = X86::RAX; break;
5270 case X86::DX: DestReg = X86::RDX; break;
5271 case X86::CX: DestReg = X86::RCX; break;
5272 case X86::BX: DestReg = X86::RBX; break;
5273 case X86::SI: DestReg = X86::RSI; break;
5274 case X86::DI: DestReg = X86::RDI; break;
5275 case X86::BP: DestReg = X86::RBP; break;
5276 case X86::SP: DestReg = X86::RSP; break;
5277 }
5278 if (DestReg) {
5279 Res.first = DestReg;
5280 Res.second = Res.second = X86::GR64RegisterClass;
5281 }
Chris Lattner524129d2006-07-31 23:26:50 +00005282 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005283
Chris Lattner524129d2006-07-31 23:26:50 +00005284 return Res;
5285}