blob: 34b07c63d9f59b5737822fe37def4c205d194b95 [file] [log] [blame]
Eugene Zelenko3b873362017-09-28 22:27:31 +00001//===- HexagonInstrInfo.cpp - Hexagon Instruction Information -------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "HexagonInstrInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000015#include "Hexagon.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000016#include "HexagonFrameLowering.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000017#include "HexagonHazardRecognizer.h"
Craig Topperb25fda92012-03-17 18:46:09 +000018#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "HexagonSubtarget.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000020#include "llvm/ADT/ArrayRef.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000021#include "llvm/ADT/SmallPtrSet.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000022#include "llvm/ADT/SmallVector.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000023#include "llvm/ADT/StringRef.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000024#include "llvm/CodeGen/DFAPacketizer.h"
Ron Lieberman88159e52016-09-02 22:56:24 +000025#include "llvm/CodeGen/LivePhysRegs.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
27#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000032#include "llvm/CodeGen/MachineInstrBundle.h"
33#include "llvm/CodeGen/MachineLoopInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000034#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000035#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000037#include "llvm/CodeGen/ScheduleDAG.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000038#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000039#include "llvm/CodeGen/TargetOpcodes.h"
40#include "llvm/CodeGen/TargetRegisterInfo.h"
41#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000042#include "llvm/IR/DebugLoc.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000043#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000044#include "llvm/MC/MCInstrDesc.h"
45#include "llvm/MC/MCInstrItineraries.h"
46#include "llvm/MC/MCRegisterInfo.h"
47#include "llvm/Support/BranchProbability.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000048#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000049#include "llvm/Support/Debug.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000050#include "llvm/Support/ErrorHandling.h"
David Blaikie13e77db2018-03-23 23:58:25 +000051#include "llvm/Support/MachineValueType.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000052#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000053#include "llvm/Support/raw_ostream.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000054#include "llvm/Target/TargetMachine.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000055#include <cassert>
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000056#include <cctype>
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000057#include <cstdint>
58#include <cstring>
59#include <iterator>
Eugene Zelenko3b873362017-09-28 22:27:31 +000060#include <string>
61#include <utility>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000062
Tony Linthicum1213a7a2011-12-12 21:14:40 +000063using namespace llvm;
64
Chandler Carruthe96dd892014-04-21 22:55:11 +000065#define DEBUG_TYPE "hexagon-instrinfo"
66
Chandler Carruthd174b722014-04-22 02:03:14 +000067#define GET_INSTRINFO_CTOR_DTOR
68#define GET_INSTRMAP_INFO
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +000069#include "HexagonDepTimingClasses.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000070#include "HexagonGenDFAPacketizer.inc"
71#include "HexagonGenInstrInfo.inc"
Chandler Carruthd174b722014-04-22 02:03:14 +000072
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000073cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000074 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
75 "packetization boundary."));
76
77static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
78 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
79
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000080static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
81 cl::Hidden, cl::ZeroOrMore, cl::init(false),
82 cl::desc("Disable schedule adjustment for new value stores."));
83
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000084static cl::opt<bool> EnableTimingClassLatency(
85 "enable-timing-class-latency", cl::Hidden, cl::init(false),
86 cl::desc("Enable timing class latency"));
87
88static cl::opt<bool> EnableALUForwarding(
89 "enable-alu-forwarding", cl::Hidden, cl::init(true),
90 cl::desc("Enable vec alu forwarding"));
91
92static cl::opt<bool> EnableACCForwarding(
93 "enable-acc-forwarding", cl::Hidden, cl::init(true),
94 cl::desc("Enable vec acc forwarding"));
95
96static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
97 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
98
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000099static cl::opt<bool> UseDFAHazardRec("dfa-hazard-rec",
100 cl::init(true), cl::Hidden, cl::ZeroOrMore,
101 cl::desc("Use the DFA based hazard recognizer."));
102
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000103/// Constants for Hexagon instructions.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000104const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000105const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000106const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000107const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000108const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000109const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000110const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000111const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000112const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000113const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000114
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000115// Pin the vtable to this file.
116void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000117
118HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000119 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
120 Subtarget(ST) {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000121
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000122static bool isIntRegForSubInst(unsigned Reg) {
123 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
124 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000125}
126
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000127static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000128 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_lo)) &&
129 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_hi));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000130}
131
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000132/// Calculate number of instructions excluding the debug instructions.
133static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
134 MachineBasicBlock::const_instr_iterator MIE) {
135 unsigned Count = 0;
136 for (; MIB != MIE; ++MIB) {
Shiva Chen801bf7e2018-05-09 02:42:00 +0000137 if (!MIB->isDebugInstr())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000138 ++Count;
139 }
140 return Count;
141}
142
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000143/// Find the hardware loop instruction used to set-up the specified loop.
144/// On Hexagon, we have two instructions used to set-up the hardware loop
145/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
146/// to indicate the end of a loop.
Krzysztof Parzyszek998df2c2018-03-23 20:43:02 +0000147MachineInstr *HexagonInstrInfo::findLoopInstr(MachineBasicBlock *BB,
148 unsigned EndLoopOp, MachineBasicBlock *TargetBB,
149 SmallPtrSet<MachineBasicBlock *, 8> &Visited) const {
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000150 unsigned LOOPi;
151 unsigned LOOPr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000152 if (EndLoopOp == Hexagon::ENDLOOP0) {
153 LOOPi = Hexagon::J2_loop0i;
154 LOOPr = Hexagon::J2_loop0r;
155 } else { // EndLoopOp == Hexagon::EndLOOP1
156 LOOPi = Hexagon::J2_loop1i;
157 LOOPr = Hexagon::J2_loop1r;
158 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000159
Brendon Cahoondf43e682015-05-08 16:16:29 +0000160 // The loop set-up instruction will be in a predecessor block
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000161 for (MachineBasicBlock *PB : BB->predecessors()) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000162 // If this has been visited, already skip it.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000163 if (!Visited.insert(PB).second)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000164 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000165 if (PB == BB)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000166 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000167 for (auto I = PB->instr_rbegin(), E = PB->instr_rend(); I != E; ++I) {
168 unsigned Opc = I->getOpcode();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000169 if (Opc == LOOPi || Opc == LOOPr)
170 return &*I;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000171 // We've reached a different loop, which means the loop01 has been
172 // removed.
173 if (Opc == EndLoopOp && I->getOperand(0).getMBB() != TargetBB)
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000174 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000175 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000176 // Check the predecessors for the LOOP instruction.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000177 if (MachineInstr *Loop = findLoopInstr(PB, EndLoopOp, TargetBB, Visited))
178 return Loop;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000179 }
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000180 return nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000181}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000182
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000183/// Gather register def/uses from MI.
184/// This treats possible (predicated) defs as actually happening ones
185/// (conservatively).
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000186static inline void parseOperands(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000187 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
188 Defs.clear();
189 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000190
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000191 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
192 const MachineOperand &MO = MI.getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000193
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000194 if (!MO.isReg())
195 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000196
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000197 unsigned Reg = MO.getReg();
198 if (!Reg)
199 continue;
200
201 if (MO.isUse())
202 Uses.push_back(MO.getReg());
203
204 if (MO.isDef())
205 Defs.push_back(MO.getReg());
206 }
207}
208
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000209// Position dependent, so check twice for swap.
210static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
211 switch (Ga) {
212 case HexagonII::HSIG_None:
213 default:
214 return false;
215 case HexagonII::HSIG_L1:
216 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
217 case HexagonII::HSIG_L2:
218 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
219 Gb == HexagonII::HSIG_A);
220 case HexagonII::HSIG_S1:
221 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
222 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
223 case HexagonII::HSIG_S2:
224 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
225 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
226 Gb == HexagonII::HSIG_A);
227 case HexagonII::HSIG_A:
228 return (Gb == HexagonII::HSIG_A);
229 case HexagonII::HSIG_Compound:
230 return (Gb == HexagonII::HSIG_Compound);
231 }
232 return false;
233}
234
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000235/// isLoadFromStackSlot - If the specified machine instruction is a direct
236/// load from a stack slot, return the virtual or physical register number of
237/// the destination along with the FrameIndex of the loaded stack slot. If
238/// not, return 0. This predicate must return 0 if the instruction has
239/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000240unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000241 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000242 switch (MI.getOpcode()) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000243 default:
244 break;
245 case Hexagon::L2_loadri_io:
246 case Hexagon::L2_loadrd_io:
247 case Hexagon::V6_vL32b_ai:
248 case Hexagon::V6_vL32b_nt_ai:
249 case Hexagon::V6_vL32Ub_ai:
250 case Hexagon::LDriw_pred:
251 case Hexagon::LDriw_ctr:
252 case Hexagon::PS_vloadrq_ai:
253 case Hexagon::PS_vloadrw_ai:
254 case Hexagon::PS_vloadrw_nt_ai: {
255 const MachineOperand OpFI = MI.getOperand(1);
256 if (!OpFI.isFI())
257 return 0;
258 const MachineOperand OpOff = MI.getOperand(2);
259 if (!OpOff.isImm() || OpOff.getImm() != 0)
260 return 0;
261 FrameIndex = OpFI.getIndex();
262 return MI.getOperand(0).getReg();
263 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000264
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000265 case Hexagon::L2_ploadrit_io:
266 case Hexagon::L2_ploadrif_io:
267 case Hexagon::L2_ploadrdt_io:
268 case Hexagon::L2_ploadrdf_io: {
269 const MachineOperand OpFI = MI.getOperand(2);
270 if (!OpFI.isFI())
271 return 0;
272 const MachineOperand OpOff = MI.getOperand(3);
273 if (!OpOff.isImm() || OpOff.getImm() != 0)
274 return 0;
275 FrameIndex = OpFI.getIndex();
276 return MI.getOperand(0).getReg();
277 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000278 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000279
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000280 return 0;
281}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000282
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000283/// isStoreToStackSlot - If the specified machine instruction is a direct
284/// store to a stack slot, return the virtual or physical register number of
285/// the source reg along with the FrameIndex of the loaded stack slot. If
286/// not, return 0. This predicate must return 0 if the instruction has
287/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000288unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000289 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000290 switch (MI.getOpcode()) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000291 default:
292 break;
293 case Hexagon::S2_storerb_io:
294 case Hexagon::S2_storerh_io:
295 case Hexagon::S2_storeri_io:
296 case Hexagon::S2_storerd_io:
297 case Hexagon::V6_vS32b_ai:
298 case Hexagon::V6_vS32Ub_ai:
299 case Hexagon::STriw_pred:
300 case Hexagon::STriw_ctr:
301 case Hexagon::PS_vstorerq_ai:
302 case Hexagon::PS_vstorerw_ai: {
303 const MachineOperand &OpFI = MI.getOperand(0);
304 if (!OpFI.isFI())
305 return 0;
306 const MachineOperand &OpOff = MI.getOperand(1);
307 if (!OpOff.isImm() || OpOff.getImm() != 0)
308 return 0;
309 FrameIndex = OpFI.getIndex();
310 return MI.getOperand(2).getReg();
311 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000312
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000313 case Hexagon::S2_pstorerbt_io:
314 case Hexagon::S2_pstorerbf_io:
315 case Hexagon::S2_pstorerht_io:
316 case Hexagon::S2_pstorerhf_io:
317 case Hexagon::S2_pstorerit_io:
318 case Hexagon::S2_pstorerif_io:
319 case Hexagon::S2_pstorerdt_io:
320 case Hexagon::S2_pstorerdf_io: {
321 const MachineOperand &OpFI = MI.getOperand(1);
322 if (!OpFI.isFI())
323 return 0;
324 const MachineOperand &OpOff = MI.getOperand(2);
325 if (!OpOff.isImm() || OpOff.getImm() != 0)
326 return 0;
327 FrameIndex = OpFI.getIndex();
328 return MI.getOperand(3).getReg();
329 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000330 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000331
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000332 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000333}
334
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000335/// This function checks if the instruction or bundle of instructions
336/// has load from stack slot and returns frameindex and machine memory
337/// operand of that instruction if true.
338bool HexagonInstrInfo::hasLoadFromStackSlot(const MachineInstr &MI,
339 const MachineMemOperand *&MMO,
340 int &FrameIndex) const {
341 if (MI.isBundle()) {
342 const MachineBasicBlock *MBB = MI.getParent();
343 MachineBasicBlock::const_instr_iterator MII = MI.getIterator();
344 for (++MII; MII != MBB->instr_end() && MII->isInsideBundle(); ++MII)
345 if (TargetInstrInfo::hasLoadFromStackSlot(*MII, MMO, FrameIndex))
346 return true;
347 return false;
348 }
349
350 return TargetInstrInfo::hasLoadFromStackSlot(MI, MMO, FrameIndex);
351}
352
353/// This function checks if the instruction or bundle of instructions
354/// has store to stack slot and returns frameindex and machine memory
355/// operand of that instruction if true.
356bool HexagonInstrInfo::hasStoreToStackSlot(const MachineInstr &MI,
357 const MachineMemOperand *&MMO,
358 int &FrameIndex) const {
359 if (MI.isBundle()) {
360 const MachineBasicBlock *MBB = MI.getParent();
361 MachineBasicBlock::const_instr_iterator MII = MI.getIterator();
362 for (++MII; MII != MBB->instr_end() && MII->isInsideBundle(); ++MII)
363 if (TargetInstrInfo::hasStoreToStackSlot(*MII, MMO, FrameIndex))
364 return true;
365 return false;
366 }
367
368 return TargetInstrInfo::hasStoreToStackSlot(MI, MMO, FrameIndex);
369}
370
Brendon Cahoondf43e682015-05-08 16:16:29 +0000371/// This function can analyze one/two way branching only and should (mostly) be
372/// called by target independent side.
373/// First entry is always the opcode of the branching instruction, except when
374/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
375/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
376/// e.g. Jump_c p will have
377/// Cond[0] = Jump_c
378/// Cond[1] = p
379/// HW-loop ENDLOOP:
380/// Cond[0] = ENDLOOP
381/// Cond[1] = MBB
382/// New value jump:
383/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
384/// Cond[1] = R
385/// Cond[2] = Imm
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000386bool HexagonInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000387 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000388 MachineBasicBlock *&FBB,
389 SmallVectorImpl<MachineOperand> &Cond,
390 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000391 TBB = nullptr;
392 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000393 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000394
395 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000396 MachineBasicBlock::instr_iterator I = MBB.instr_end();
397 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000398 return false;
399
400 // A basic block may looks like this:
401 //
402 // [ insn
403 // EH_LABEL
404 // insn
405 // insn
406 // insn
407 // EH_LABEL
408 // insn ]
409 //
410 // It has two succs but does not have a terminator
411 // Don't know how to handle it.
412 do {
413 --I;
414 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000415 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000416 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000417 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000418
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000419 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000420 --I;
421
Shiva Chen801bf7e2018-05-09 02:42:00 +0000422 while (I->isDebugInstr()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000423 if (I == MBB.instr_begin())
424 return false;
425 --I;
426 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000427
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000428 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
429 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000430 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000431 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000432 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000433 LLVM_DEBUG(dbgs() << "\nErasing the jump to successor block\n";);
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000434 I->eraseFromParent();
435 I = MBB.instr_end();
436 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000437 return false;
438 --I;
439 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000440 if (!isUnpredicatedTerminator(*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000441 return false;
442
443 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000444 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000445 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000446 // Find one more terminator if present.
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000447 while (true) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000448 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000449 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000450 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000451 else
452 // This is a third branch.
453 return true;
454 }
455 if (I == MBB.instr_begin())
456 break;
457 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000458 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000459
460 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000461 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
462 // If the branch target is not a basic block, it could be a tail call.
463 // (It is, if the target is a function.)
464 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
465 return true;
466 if (SecLastOpcode == Hexagon::J2_jump &&
467 !SecondLastInst->getOperand(0).isMBB())
468 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000469
470 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000471 bool LastOpcodeHasNVJump = isNewValueJump(*LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000472
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000473 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
474 return true;
475
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000476 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000477 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000478 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000479 TBB = LastInst->getOperand(0).getMBB();
480 return false;
481 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000482 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000483 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000484 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000485 Cond.push_back(LastInst->getOperand(0));
486 return false;
487 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000488 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000489 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000490 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000491 Cond.push_back(LastInst->getOperand(0));
492 return false;
493 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000494 // Only supporting rr/ri versions of new-value jumps.
495 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
496 TBB = LastInst->getOperand(2).getMBB();
497 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
498 Cond.push_back(LastInst->getOperand(0));
499 Cond.push_back(LastInst->getOperand(1));
500 return false;
501 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000502 LLVM_DEBUG(dbgs() << "\nCant analyze " << printMBBReference(MBB)
503 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000504 // Otherwise, don't know what this is.
505 return true;
506 }
507
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000508 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000509 bool SecLastOpcodeHasNVJump = isNewValueJump(*SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000510 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000511 if (!SecondLastInst->getOperand(1).isMBB())
512 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000513 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000514 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000515 Cond.push_back(SecondLastInst->getOperand(0));
516 FBB = LastInst->getOperand(0).getMBB();
517 return false;
518 }
519
Brendon Cahoondf43e682015-05-08 16:16:29 +0000520 // Only supporting rr/ri versions of new-value jumps.
521 if (SecLastOpcodeHasNVJump &&
522 (SecondLastInst->getNumExplicitOperands() == 3) &&
523 (LastOpcode == Hexagon::J2_jump)) {
524 TBB = SecondLastInst->getOperand(2).getMBB();
525 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
526 Cond.push_back(SecondLastInst->getOperand(0));
527 Cond.push_back(SecondLastInst->getOperand(1));
528 FBB = LastInst->getOperand(0).getMBB();
529 return false;
530 }
531
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000532 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
533 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000534 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000535 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000536 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000537 if (AllowModify)
538 I->eraseFromParent();
539 return false;
540 }
541
Brendon Cahoondf43e682015-05-08 16:16:29 +0000542 // If the block ends with an ENDLOOP, and J2_jump, handle it.
543 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000544 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000545 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000546 Cond.push_back(SecondLastInst->getOperand(0));
547 FBB = LastInst->getOperand(0).getMBB();
548 return false;
549 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000550 LLVM_DEBUG(dbgs() << "\nCant analyze " << printMBBReference(MBB)
551 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000552 // Otherwise, can't handle this.
553 return true;
554}
555
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000556unsigned HexagonInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000557 int *BytesRemoved) const {
558 assert(!BytesRemoved && "code size not handled");
559
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000560 LLVM_DEBUG(dbgs() << "\nRemoving branches out of " << printMBBReference(MBB));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000561 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000562 unsigned Count = 0;
563 while (I != MBB.begin()) {
564 --I;
Shiva Chen801bf7e2018-05-09 02:42:00 +0000565 if (I->isDebugInstr())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000566 continue;
567 // Only removing branches from end of MBB.
568 if (!I->isBranch())
569 return Count;
570 if (Count && (I->getOpcode() == Hexagon::J2_jump))
571 llvm_unreachable("Malformed basic block: unconditional branch not last");
572 MBB.erase(&MBB.back());
573 I = MBB.end();
574 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000575 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000576 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000577}
578
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000579unsigned HexagonInstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000580 MachineBasicBlock *TBB,
581 MachineBasicBlock *FBB,
582 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000583 const DebugLoc &DL,
584 int *BytesAdded) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000585 unsigned BOpc = Hexagon::J2_jump;
586 unsigned BccOpc = Hexagon::J2_jumpt;
587 assert(validateBranchCond(Cond) && "Invalid branching condition");
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000588 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000589 assert(!BytesAdded && "code size not handled");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000590
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000591 // Check if reverseBranchCondition has asked to reverse this branch
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000592 // If we want to reverse the branch an odd number of times, we want
593 // J2_jumpf.
594 if (!Cond.empty() && Cond[0].isImm())
595 BccOpc = Cond[0].getImm();
596
597 if (!FBB) {
598 if (Cond.empty()) {
599 // Due to a bug in TailMerging/CFG Optimization, we need to add a
600 // special case handling of a predicated jump followed by an
601 // unconditional jump. If not, Tail Merging and CFG Optimization go
602 // into an infinite loop.
603 MachineBasicBlock *NewTBB, *NewFBB;
604 SmallVector<MachineOperand, 4> Cond;
Duncan P. N. Exon Smith25b132e2016-07-08 18:26:20 +0000605 auto Term = MBB.getFirstTerminator();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000606 if (Term != MBB.end() && isPredicated(*Term) &&
Duncan P. N. Exon Smithe04fe1a2016-08-17 00:34:00 +0000607 !analyzeBranch(MBB, NewTBB, NewFBB, Cond, false) &&
608 MachineFunction::iterator(NewTBB) == ++MBB.getIterator()) {
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000609 reverseBranchCondition(Cond);
610 removeBranch(MBB);
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000611 return insertBranch(MBB, TBB, nullptr, Cond, DL);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000612 }
613 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
614 } else if (isEndLoopN(Cond[0].getImm())) {
615 int EndLoopOp = Cond[0].getImm();
616 assert(Cond[1].isMBB());
617 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
618 // Check for it, and change the BB target if needed.
619 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000620 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
621 VisitedBBs);
Eugene Zelenko3b873362017-09-28 22:27:31 +0000622 assert(Loop != nullptr && "Inserting an ENDLOOP without a LOOP");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000623 Loop->getOperand(0).setMBB(TBB);
624 // Add the ENDLOOP after the finding the LOOP0.
625 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
626 } else if (isNewValueJump(Cond[0].getImm())) {
627 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
628 // New value jump
629 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
630 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
631 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000632 LLVM_DEBUG(dbgs() << "\nInserting NVJump for "
633 << printMBBReference(MBB););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000634 if (Cond[2].isReg()) {
635 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
636 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
637 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
638 } else if(Cond[2].isImm()) {
639 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
640 addImm(Cond[2].getImm()).addMBB(TBB);
641 } else
642 llvm_unreachable("Invalid condition for branching");
643 } else {
644 assert((Cond.size() == 2) && "Malformed cond vector");
645 const MachineOperand &RO = Cond[1];
646 unsigned Flags = getUndefRegState(RO.isUndef());
647 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
648 }
649 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000650 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000651 assert((!Cond.empty()) &&
652 "Cond. cannot be empty when multiple branchings are required");
653 assert((!isNewValueJump(Cond[0].getImm())) &&
654 "NV-jump cannot be inserted with another branch");
655 // Special case for hardware loops. The condition is a basic block.
656 if (isEndLoopN(Cond[0].getImm())) {
657 int EndLoopOp = Cond[0].getImm();
658 assert(Cond[1].isMBB());
659 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
660 // Check for it, and change the BB target if needed.
661 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000662 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
663 VisitedBBs);
Eugene Zelenko3b873362017-09-28 22:27:31 +0000664 assert(Loop != nullptr && "Inserting an ENDLOOP without a LOOP");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000665 Loop->getOperand(0).setMBB(TBB);
666 // Add the ENDLOOP after the finding the LOOP0.
667 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
668 } else {
669 const MachineOperand &RO = Cond[1];
670 unsigned Flags = getUndefRegState(RO.isUndef());
671 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000672 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000673 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000674
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000675 return 2;
676}
677
Brendon Cahoon254f8892016-07-29 16:44:44 +0000678/// Analyze the loop code to find the loop induction variable and compare used
679/// to compute the number of iterations. Currently, we analyze loop that are
680/// controlled using hardware loops. In this case, the induction variable
681/// instruction is null. For all other cases, this function returns true, which
682/// means we're unable to analyze it.
683bool HexagonInstrInfo::analyzeLoop(MachineLoop &L,
684 MachineInstr *&IndVarInst,
685 MachineInstr *&CmpInst) const {
686
687 MachineBasicBlock *LoopEnd = L.getBottomBlock();
688 MachineBasicBlock::iterator I = LoopEnd->getFirstTerminator();
689 // We really "analyze" only hardware loops right now.
690 if (I != LoopEnd->end() && isEndLoopN(I->getOpcode())) {
691 IndVarInst = nullptr;
692 CmpInst = &*I;
693 return false;
694 }
695 return true;
696}
697
698/// Generate code to reduce the loop iteration by one and check if the loop is
699/// finished. Return the value/register of the new loop count. this function
700/// assumes the nth iteration is peeled first.
701unsigned HexagonInstrInfo::reduceLoopCount(MachineBasicBlock &MBB,
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000702 MachineInstr *IndVar, MachineInstr &Cmp,
Brendon Cahoon254f8892016-07-29 16:44:44 +0000703 SmallVectorImpl<MachineOperand> &Cond,
704 SmallVectorImpl<MachineInstr *> &PrevInsts,
705 unsigned Iter, unsigned MaxIter) const {
706 // We expect a hardware loop currently. This means that IndVar is set
707 // to null, and the compare is the ENDLOOP instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000708 assert((!IndVar) && isEndLoopN(Cmp.getOpcode())
Brendon Cahoon254f8892016-07-29 16:44:44 +0000709 && "Expecting a hardware loop");
710 MachineFunction *MF = MBB.getParent();
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000711 DebugLoc DL = Cmp.getDebugLoc();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000712 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000713 MachineInstr *Loop = findLoopInstr(&MBB, Cmp.getOpcode(),
714 Cmp.getOperand(0).getMBB(), VisitedBBs);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000715 if (!Loop)
716 return 0;
717 // If the loop trip count is a compile-time value, then just change the
718 // value.
719 if (Loop->getOpcode() == Hexagon::J2_loop0i ||
720 Loop->getOpcode() == Hexagon::J2_loop1i) {
721 int64_t Offset = Loop->getOperand(1).getImm();
722 if (Offset <= 1)
723 Loop->eraseFromParent();
724 else
725 Loop->getOperand(1).setImm(Offset - 1);
726 return Offset - 1;
727 }
728 // The loop trip count is a run-time value. We generate code to subtract
729 // one from the trip count, and update the loop instruction.
730 assert(Loop->getOpcode() == Hexagon::J2_loop0r && "Unexpected instruction");
731 unsigned LoopCount = Loop->getOperand(1).getReg();
732 // Check if we're done with the loop.
733 unsigned LoopEnd = createVR(MF, MVT::i1);
734 MachineInstr *NewCmp = BuildMI(&MBB, DL, get(Hexagon::C2_cmpgtui), LoopEnd).
735 addReg(LoopCount).addImm(1);
736 unsigned NewLoopCount = createVR(MF, MVT::i32);
737 MachineInstr *NewAdd = BuildMI(&MBB, DL, get(Hexagon::A2_addi), NewLoopCount).
738 addReg(LoopCount).addImm(-1);
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000739 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000740 // Update the previously generated instructions with the new loop counter.
741 for (SmallVectorImpl<MachineInstr *>::iterator I = PrevInsts.begin(),
742 E = PrevInsts.end(); I != E; ++I)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000743 (*I)->substituteRegister(LoopCount, NewLoopCount, 0, HRI);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000744 PrevInsts.clear();
745 PrevInsts.push_back(NewCmp);
746 PrevInsts.push_back(NewAdd);
747 // Insert the new loop instruction if this is the last time the loop is
748 // decremented.
749 if (Iter == MaxIter)
750 BuildMI(&MBB, DL, get(Hexagon::J2_loop0r)).
751 addMBB(Loop->getOperand(0).getMBB()).addReg(NewLoopCount);
752 // Delete the old loop instruction.
753 if (Iter == 0)
754 Loop->eraseFromParent();
755 Cond.push_back(MachineOperand::CreateImm(Hexagon::J2_jumpf));
756 Cond.push_back(NewCmp->getOperand(0));
757 return NewLoopCount;
758}
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000759
760bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
761 unsigned NumCycles, unsigned ExtraPredCycles,
762 BranchProbability Probability) const {
763 return nonDbgBBSize(&MBB) <= 3;
764}
765
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000766bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
767 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
768 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
769 const {
770 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
771}
772
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000773bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
774 unsigned NumInstrs, BranchProbability Probability) const {
775 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000776}
777
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000778void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000779 MachineBasicBlock::iterator I,
780 const DebugLoc &DL, unsigned DestReg,
781 unsigned SrcReg, bool KillSrc) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000782 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000783 unsigned KillFlag = getKillRegState(KillSrc);
784
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000785 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000786 BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000787 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000788 return;
789 }
790 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000791 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
792 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000793 return;
794 }
795 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
796 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000797 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
798 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000799 return;
800 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000801 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000802 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000803 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
804 .addReg(SrcReg, KillFlag);
805 return;
806 }
807 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
808 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
809 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
810 .addReg(SrcReg, KillFlag);
811 return;
812 }
813 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
814 Hexagon::IntRegsRegClass.contains(SrcReg)) {
815 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
816 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000817 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000818 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000819 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
820 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000821 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
822 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000823 return;
824 }
825 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
826 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000827 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
828 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000829 return;
830 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000831 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
832 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000833 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
834 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000835 return;
836 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000837 if (Hexagon::HvxVRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000838 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000839 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000840 return;
841 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000842 if (Hexagon::HvxWRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000843 unsigned LoSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
844 unsigned HiSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000845 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000846 .addReg(HiSrc, KillFlag)
847 .addReg(LoSrc, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000848 return;
849 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000850 if (Hexagon::HvxQRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000851 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
852 .addReg(SrcReg)
853 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000854 return;
855 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000856 if (Hexagon::HvxQRRegClass.contains(SrcReg) &&
857 Hexagon::HvxVRRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000858 llvm_unreachable("Unimplemented pred to vec");
859 return;
860 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000861 if (Hexagon::HvxQRRegClass.contains(DestReg) &&
862 Hexagon::HvxVRRegClass.contains(SrcReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000863 llvm_unreachable("Unimplemented vec to pred");
864 return;
865 }
Sirish Pande30804c22012-02-15 18:52:27 +0000866
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000867#ifndef NDEBUG
868 // Show the invalid registers to ease debugging.
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000869 dbgs() << "Invalid registers for copy in " << printMBBReference(MBB) << ": "
870 << printReg(DestReg, &HRI) << " = " << printReg(SrcReg, &HRI) << '\n';
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000871#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000872 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000873}
874
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000875void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
876 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
877 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000878 DebugLoc DL = MBB.findDebugLoc(I);
879 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000880 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000881 unsigned SlotAlign = MFI.getObjectAlignment(FI);
882 unsigned RegAlign = TRI->getSpillAlignment(*RC);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000883 unsigned KillFlag = getKillRegState(isKill);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000884 bool HasAlloca = MFI.hasVarSizedObjects();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000885 const HexagonFrameLowering &HFI = *Subtarget.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000886
Alex Lorenze40c8a22015-08-11 23:09:45 +0000887 MachineMemOperand *MMO = MF.getMachineMemOperand(
888 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000889 MFI.getObjectSize(FI), SlotAlign);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000890
Craig Topperc7242e02012-04-20 07:30:17 +0000891 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000892 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000893 .addFrameIndex(FI).addImm(0)
894 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000895 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000896 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000897 .addFrameIndex(FI).addImm(0)
898 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000899 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000900 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000901 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000902 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000903 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000904 BuildMI(MBB, I, DL, get(Hexagon::STriw_ctr))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000905 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000906 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000907 } else if (Hexagon::HvxQRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000908 BuildMI(MBB, I, DL, get(Hexagon::PS_vstorerq_ai))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000909 .addFrameIndex(FI).addImm(0)
910 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000911 } else if (Hexagon::HvxVRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000912 // If there are variable-sized objects, spills will not be aligned.
913 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000914 SlotAlign = HFI.getStackAlignment();
915 unsigned Opc = SlotAlign < RegAlign ? Hexagon::V6_vS32Ub_ai
916 : Hexagon::V6_vS32b_ai;
917 MachineMemOperand *MMOA = MF.getMachineMemOperand(
918 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
919 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000920 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000921 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000922 .addReg(SrcReg, KillFlag).addMemOperand(MMOA);
923 } else if (Hexagon::HvxWRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000924 // If there are variable-sized objects, spills will not be aligned.
925 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000926 SlotAlign = HFI.getStackAlignment();
927 unsigned Opc = SlotAlign < RegAlign ? Hexagon::PS_vstorerwu_ai
928 : Hexagon::PS_vstorerw_ai;
929 MachineMemOperand *MMOA = MF.getMachineMemOperand(
930 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
931 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000932 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000933 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000934 .addReg(SrcReg, KillFlag).addMemOperand(MMOA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000935 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000936 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000937 }
938}
939
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000940void HexagonInstrInfo::loadRegFromStackSlot(
941 MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned DestReg,
942 int FI, const TargetRegisterClass *RC,
943 const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000944 DebugLoc DL = MBB.findDebugLoc(I);
945 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000946 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000947 unsigned SlotAlign = MFI.getObjectAlignment(FI);
948 unsigned RegAlign = TRI->getSpillAlignment(*RC);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000949 bool HasAlloca = MFI.hasVarSizedObjects();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000950 const HexagonFrameLowering &HFI = *Subtarget.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000951
Alex Lorenze40c8a22015-08-11 23:09:45 +0000952 MachineMemOperand *MMO = MF.getMachineMemOperand(
953 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000954 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000955
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000956 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000957 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000958 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000959 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000960 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000961 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000962 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000963 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000964 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
965 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000966 BuildMI(MBB, I, DL, get(Hexagon::LDriw_ctr), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000967 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000968 } else if (Hexagon::HvxQRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000969 BuildMI(MBB, I, DL, get(Hexagon::PS_vloadrq_ai), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000970 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000971 } else if (Hexagon::HvxVRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000972 // If there are variable-sized objects, spills will not be aligned.
973 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000974 SlotAlign = HFI.getStackAlignment();
975 unsigned Opc = SlotAlign < RegAlign ? Hexagon::V6_vL32Ub_ai
976 : Hexagon::V6_vL32b_ai;
977 MachineMemOperand *MMOA = MF.getMachineMemOperand(
978 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
979 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000980 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000981 .addFrameIndex(FI).addImm(0).addMemOperand(MMOA);
982 } else if (Hexagon::HvxWRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000983 // If there are variable-sized objects, spills will not be aligned.
984 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000985 SlotAlign = HFI.getStackAlignment();
986 unsigned Opc = SlotAlign < RegAlign ? Hexagon::PS_vloadrwu_ai
987 : Hexagon::PS_vloadrw_ai;
988 MachineMemOperand *MMOA = MF.getMachineMemOperand(
989 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
990 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000991 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000992 .addFrameIndex(FI).addImm(0).addMemOperand(MMOA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000993 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000994 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000995 }
996}
997
Ron Lieberman88159e52016-09-02 22:56:24 +0000998static void getLiveRegsAt(LivePhysRegs &Regs, const MachineInstr &MI) {
999 const MachineBasicBlock &B = *MI.getParent();
1000 Regs.addLiveOuts(B);
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +00001001 auto E = ++MachineBasicBlock::const_iterator(MI.getIterator()).getReverse();
Ron Lieberman88159e52016-09-02 22:56:24 +00001002 for (auto I = B.rbegin(); I != E; ++I)
1003 Regs.stepBackward(*I);
1004}
1005
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001006/// expandPostRAPseudo - This function is called for all pseudo instructions
1007/// that remain after register allocation. Many pseudo instructions are
1008/// created to help register allocation. This is the place to convert them
1009/// into real instructions. The target can edit MI in place, or it can insert
1010/// new instructions and erase MI. The function should return true if
1011/// anything was changed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001012bool HexagonInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001013 MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001014 MachineFunction &MF = *MBB.getParent();
1015 MachineRegisterInfo &MRI = MF.getRegInfo();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001016 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001017 DebugLoc DL = MI.getDebugLoc();
1018 unsigned Opc = MI.getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001019
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001020 auto RealCirc = [&](unsigned Opc, bool HasImm, unsigned MxOp) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001021 unsigned Mx = MI.getOperand(MxOp).getReg();
1022 unsigned CSx = (Mx == Hexagon::M0 ? Hexagon::CS0 : Hexagon::CS1);
1023 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrrcr), CSx)
1024 .add(MI.getOperand((HasImm ? 5 : 4)));
1025 auto MIB = BuildMI(MBB, MI, DL, get(Opc)).add(MI.getOperand(0))
1026 .add(MI.getOperand(1)).add(MI.getOperand(2)).add(MI.getOperand(3));
1027 if (HasImm)
1028 MIB.add(MI.getOperand(4));
1029 MIB.addReg(CSx, RegState::Implicit);
1030 MBB.erase(MI);
1031 return true;
1032 };
1033
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001034 switch (Opc) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001035 case TargetOpcode::COPY: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001036 MachineOperand &MD = MI.getOperand(0);
1037 MachineOperand &MS = MI.getOperand(1);
1038 MachineBasicBlock::iterator MBBI = MI.getIterator();
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001039 if (MD.getReg() != MS.getReg() && !MS.isUndef()) {
1040 copyPhysReg(MBB, MI, DL, MD.getReg(), MS.getReg(), MS.isKill());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001041 std::prev(MBBI)->copyImplicitOps(*MBB.getParent(), MI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001042 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001043 MBB.erase(MBBI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001044 return true;
1045 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001046 case Hexagon::PS_aligna:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001047 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI.getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001048 .addReg(HRI.getFrameRegister())
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001049 .addImm(-MI.getOperand(1).getImm());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001050 MBB.erase(MI);
1051 return true;
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001052 case Hexagon::V6_vassignp: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001053 unsigned SrcReg = MI.getOperand(1).getReg();
1054 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001055 unsigned Kill = getKillRegState(MI.getOperand(1).isKill());
1056 BuildMI(MBB, MI, DL, get(Hexagon::V6_vcombine), DstReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001057 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_hi), Kill)
1058 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_lo), Kill);
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001059 MBB.erase(MI);
1060 return true;
1061 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001062 case Hexagon::V6_lo: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001063 unsigned SrcReg = MI.getOperand(1).getReg();
1064 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001065 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001066 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001067 MBB.erase(MI);
1068 MRI.clearKillFlags(SrcSubLo);
1069 return true;
1070 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001071 case Hexagon::V6_hi: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001072 unsigned SrcReg = MI.getOperand(1).getReg();
1073 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001074 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001075 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001076 MBB.erase(MI);
1077 MRI.clearKillFlags(SrcSubHi);
1078 return true;
1079 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001080 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001081 case Hexagon::PS_vstorerwu_ai: {
1082 bool Aligned = Opc == Hexagon::PS_vstorerw_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001083 unsigned SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001084 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
1085 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001086 unsigned NewOpc = Aligned ? Hexagon::V6_vS32b_ai : Hexagon::V6_vS32Ub_ai;
1087 unsigned Offset = HRI.getSpillSize(Hexagon::HvxVRRegClass);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001088
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001089 MachineInstr *MI1New =
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001090 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001091 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001092 .addImm(MI.getOperand(1).getImm())
1093 .addReg(SrcSubLo)
1094 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001095 MI1New->getOperand(0).setIsKill(false);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001096 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001097 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001098 // The Vectors are indexed in multiples of vector size.
1099 .addImm(MI.getOperand(1).getImm() + Offset)
1100 .addReg(SrcSubHi)
1101 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001102 MBB.erase(MI);
1103 return true;
1104 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001105 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001106 case Hexagon::PS_vloadrwu_ai: {
1107 bool Aligned = Opc == Hexagon::PS_vloadrw_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001108 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001109 unsigned NewOpc = Aligned ? Hexagon::V6_vL32b_ai : Hexagon::V6_vL32Ub_ai;
1110 unsigned Offset = HRI.getSpillSize(Hexagon::HvxVRRegClass);
1111
Diana Picus116bbab2017-01-13 09:58:52 +00001112 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpc),
1113 HRI.getSubReg(DstReg, Hexagon::vsub_lo))
Krzysztof Parzyszek4be9d922017-05-03 15:26:13 +00001114 .add(MI.getOperand(1))
1115 .addImm(MI.getOperand(2).getImm())
1116 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001117 MI1New->getOperand(1).setIsKill(false);
Diana Picus116bbab2017-01-13 09:58:52 +00001118 BuildMI(MBB, MI, DL, get(NewOpc), HRI.getSubReg(DstReg, Hexagon::vsub_hi))
1119 .add(MI.getOperand(1))
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001120 // The Vectors are indexed in multiples of vector size.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001121 .addImm(MI.getOperand(2).getImm() + Offset)
1122 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001123 MBB.erase(MI);
1124 return true;
1125 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001126 case Hexagon::PS_true: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001127 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001128 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1129 .addReg(Reg, RegState::Undef)
1130 .addReg(Reg, RegState::Undef);
1131 MBB.erase(MI);
1132 return true;
1133 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001134 case Hexagon::PS_false: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001135 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001136 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1137 .addReg(Reg, RegState::Undef)
1138 .addReg(Reg, RegState::Undef);
1139 MBB.erase(MI);
1140 return true;
1141 }
Krzysztof Parzyszek9b48e8d2018-02-09 19:10:46 +00001142 case Hexagon::PS_qtrue: {
1143 BuildMI(MBB, MI, DL, get(Hexagon::V6_veqw), MI.getOperand(0).getReg())
1144 .addReg(Hexagon::V0, RegState::Undef)
1145 .addReg(Hexagon::V0, RegState::Undef);
1146 MBB.erase(MI);
1147 return true;
1148 }
1149 case Hexagon::PS_qfalse: {
1150 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgtw), MI.getOperand(0).getReg())
1151 .addReg(Hexagon::V0, RegState::Undef)
1152 .addReg(Hexagon::V0, RegState::Undef);
1153 MBB.erase(MI);
1154 return true;
1155 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001156 case Hexagon::PS_vmulw: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001157 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001158 unsigned DstReg = MI.getOperand(0).getReg();
1159 unsigned Src1Reg = MI.getOperand(1).getReg();
1160 unsigned Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001161 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1162 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1163 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1164 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001165 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001166 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001167 .addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001168 .addReg(Src2SubHi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001169 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001170 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001171 .addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001172 .addReg(Src2SubLo);
1173 MBB.erase(MI);
1174 MRI.clearKillFlags(Src1SubHi);
1175 MRI.clearKillFlags(Src1SubLo);
1176 MRI.clearKillFlags(Src2SubHi);
1177 MRI.clearKillFlags(Src2SubLo);
1178 return true;
1179 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001180 case Hexagon::PS_vmulw_acc: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001181 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001182 unsigned DstReg = MI.getOperand(0).getReg();
1183 unsigned Src1Reg = MI.getOperand(1).getReg();
1184 unsigned Src2Reg = MI.getOperand(2).getReg();
1185 unsigned Src3Reg = MI.getOperand(3).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001186 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1187 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1188 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1189 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
1190 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::isub_hi);
1191 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001192 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001193 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001194 .addReg(Src1SubHi)
1195 .addReg(Src2SubHi)
1196 .addReg(Src3SubHi);
1197 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001198 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001199 .addReg(Src1SubLo)
1200 .addReg(Src2SubLo)
1201 .addReg(Src3SubLo);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001202 MBB.erase(MI);
1203 MRI.clearKillFlags(Src1SubHi);
1204 MRI.clearKillFlags(Src1SubLo);
1205 MRI.clearKillFlags(Src2SubHi);
1206 MRI.clearKillFlags(Src2SubLo);
1207 MRI.clearKillFlags(Src3SubHi);
1208 MRI.clearKillFlags(Src3SubLo);
1209 return true;
1210 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001211 case Hexagon::PS_pselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001212 const MachineOperand &Op0 = MI.getOperand(0);
1213 const MachineOperand &Op1 = MI.getOperand(1);
1214 const MachineOperand &Op2 = MI.getOperand(2);
1215 const MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001216 unsigned Rd = Op0.getReg();
1217 unsigned Pu = Op1.getReg();
1218 unsigned Rs = Op2.getReg();
1219 unsigned Rt = Op3.getReg();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001220 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001221 unsigned K1 = getKillRegState(Op1.isKill());
1222 unsigned K2 = getKillRegState(Op2.isKill());
1223 unsigned K3 = getKillRegState(Op3.isKill());
1224 if (Rd != Rs)
1225 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1226 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1227 .addReg(Rs, K2);
1228 if (Rd != Rt)
1229 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1230 .addReg(Pu, K1)
1231 .addReg(Rt, K3);
1232 MBB.erase(MI);
1233 return true;
1234 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001235 case Hexagon::PS_vselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001236 const MachineOperand &Op0 = MI.getOperand(0);
1237 const MachineOperand &Op1 = MI.getOperand(1);
1238 const MachineOperand &Op2 = MI.getOperand(2);
1239 const MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001240 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001241 getLiveRegsAt(LiveAtMI, MI);
1242 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001243 unsigned PReg = Op1.getReg();
1244 assert(Op1.getSubReg() == 0);
1245 unsigned PState = getRegState(Op1);
1246
Ron Lieberman88159e52016-09-02 22:56:24 +00001247 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001248 unsigned S = Op0.getReg() != Op3.getReg() ? PState & ~RegState::Kill
1249 : PState;
Ron Lieberman88159e52016-09-02 22:56:24 +00001250 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vcmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001251 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001252 .addReg(PReg, S)
Diana Picus116bbab2017-01-13 09:58:52 +00001253 .add(Op2);
Ron Lieberman88159e52016-09-02 22:56:24 +00001254 if (IsDestLive)
1255 T.addReg(Op0.getReg(), RegState::Implicit);
1256 IsDestLive = true;
1257 }
1258 if (Op0.getReg() != Op3.getReg()) {
1259 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vncmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001260 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001261 .addReg(PReg, PState)
Diana Picus116bbab2017-01-13 09:58:52 +00001262 .add(Op3);
Ron Lieberman88159e52016-09-02 22:56:24 +00001263 if (IsDestLive)
1264 T.addReg(Op0.getReg(), RegState::Implicit);
1265 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001266 MBB.erase(MI);
1267 return true;
1268 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001269 case Hexagon::PS_wselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001270 MachineOperand &Op0 = MI.getOperand(0);
1271 MachineOperand &Op1 = MI.getOperand(1);
1272 MachineOperand &Op2 = MI.getOperand(2);
1273 MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001274 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001275 getLiveRegsAt(LiveAtMI, MI);
1276 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001277 unsigned PReg = Op1.getReg();
1278 assert(Op1.getSubReg() == 0);
1279 unsigned PState = getRegState(Op1);
Ron Lieberman88159e52016-09-02 22:56:24 +00001280
1281 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001282 unsigned S = Op0.getReg() != Op3.getReg() ? PState & ~RegState::Kill
1283 : PState;
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001284 unsigned SrcLo = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_lo);
1285 unsigned SrcHi = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001286 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001287 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001288 .addReg(PReg, S)
Diana Picus116bbab2017-01-13 09:58:52 +00001289 .add(Op1)
1290 .addReg(SrcHi)
1291 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001292 if (IsDestLive)
1293 T.addReg(Op0.getReg(), RegState::Implicit);
1294 IsDestLive = true;
1295 }
1296 if (Op0.getReg() != Op3.getReg()) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001297 unsigned SrcLo = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_lo);
1298 unsigned SrcHi = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001299 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vnccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001300 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001301 .addReg(PReg, PState)
Diana Picus116bbab2017-01-13 09:58:52 +00001302 .addReg(SrcHi)
1303 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001304 if (IsDestLive)
1305 T.addReg(Op0.getReg(), RegState::Implicit);
1306 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001307 MBB.erase(MI);
1308 return true;
1309 }
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001310
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001311 case Hexagon::PS_tailcall_i:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001312 MI.setDesc(get(Hexagon::J2_jump));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001313 return true;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001314 case Hexagon::PS_tailcall_r:
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001315 case Hexagon::PS_jmpret:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001316 MI.setDesc(get(Hexagon::J2_jumpr));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001317 return true;
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001318 case Hexagon::PS_jmprett:
1319 MI.setDesc(get(Hexagon::J2_jumprt));
1320 return true;
1321 case Hexagon::PS_jmpretf:
1322 MI.setDesc(get(Hexagon::J2_jumprf));
1323 return true;
1324 case Hexagon::PS_jmprettnewpt:
1325 MI.setDesc(get(Hexagon::J2_jumprtnewpt));
1326 return true;
1327 case Hexagon::PS_jmpretfnewpt:
1328 MI.setDesc(get(Hexagon::J2_jumprfnewpt));
1329 return true;
1330 case Hexagon::PS_jmprettnew:
1331 MI.setDesc(get(Hexagon::J2_jumprtnew));
1332 return true;
1333 case Hexagon::PS_jmpretfnew:
1334 MI.setDesc(get(Hexagon::J2_jumprfnew));
1335 return true;
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001336
1337 case Hexagon::V6_vgathermh_pseudo:
1338 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermh))
1339 .add(MI.getOperand(1))
1340 .add(MI.getOperand(2))
1341 .add(MI.getOperand(3));
1342 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1343 .add(MI.getOperand(0))
1344 .addImm(0)
1345 .addReg(Hexagon::VTMP);
1346 MBB.erase(MI);
1347 return true;
1348
1349 case Hexagon::V6_vgathermw_pseudo:
1350 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermw))
1351 .add(MI.getOperand(1))
1352 .add(MI.getOperand(2))
1353 .add(MI.getOperand(3));
1354 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1355 .add(MI.getOperand(0))
1356 .addImm(0)
1357 .addReg(Hexagon::VTMP);
1358 MBB.erase(MI);
1359 return true;
1360
1361 case Hexagon::V6_vgathermhw_pseudo:
1362 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermhw))
1363 .add(MI.getOperand(1))
1364 .add(MI.getOperand(2))
1365 .add(MI.getOperand(3));
1366 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1367 .add(MI.getOperand(0))
1368 .addImm(0)
1369 .addReg(Hexagon::VTMP);
1370 MBB.erase(MI);
1371 return true;
1372
1373 case Hexagon::V6_vgathermhq_pseudo:
1374 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermhq))
1375 .add(MI.getOperand(1))
1376 .add(MI.getOperand(2))
1377 .add(MI.getOperand(3))
1378 .add(MI.getOperand(4));
1379 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1380 .add(MI.getOperand(0))
1381 .addImm(0)
1382 .addReg(Hexagon::VTMP);
1383 MBB.erase(MI);
1384 return true;
1385
1386 case Hexagon::V6_vgathermwq_pseudo:
1387 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermwq))
1388 .add(MI.getOperand(1))
1389 .add(MI.getOperand(2))
1390 .add(MI.getOperand(3))
1391 .add(MI.getOperand(4));
1392 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1393 .add(MI.getOperand(0))
1394 .addImm(0)
1395 .addReg(Hexagon::VTMP);
1396 MBB.erase(MI);
1397 return true;
1398
1399 case Hexagon::V6_vgathermhwq_pseudo:
1400 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermhwq))
1401 .add(MI.getOperand(1))
1402 .add(MI.getOperand(2))
1403 .add(MI.getOperand(3))
1404 .add(MI.getOperand(4));
1405 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1406 .add(MI.getOperand(0))
1407 .addImm(0)
1408 .addReg(Hexagon::VTMP);
1409 MBB.erase(MI);
1410 return true;
1411
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001412 case Hexagon::PS_loadrub_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001413 return RealCirc(Hexagon::L2_loadrub_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001414 case Hexagon::PS_loadrb_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001415 return RealCirc(Hexagon::L2_loadrb_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001416 case Hexagon::PS_loadruh_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001417 return RealCirc(Hexagon::L2_loadruh_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001418 case Hexagon::PS_loadrh_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001419 return RealCirc(Hexagon::L2_loadrh_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001420 case Hexagon::PS_loadri_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001421 return RealCirc(Hexagon::L2_loadri_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001422 case Hexagon::PS_loadrd_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001423 return RealCirc(Hexagon::L2_loadrd_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001424 case Hexagon::PS_loadrub_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001425 return RealCirc(Hexagon::L2_loadrub_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001426 case Hexagon::PS_loadrb_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001427 return RealCirc(Hexagon::L2_loadrb_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001428 case Hexagon::PS_loadruh_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001429 return RealCirc(Hexagon::L2_loadruh_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001430 case Hexagon::PS_loadrh_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001431 return RealCirc(Hexagon::L2_loadrh_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001432 case Hexagon::PS_loadri_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001433 return RealCirc(Hexagon::L2_loadri_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001434 case Hexagon::PS_loadrd_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001435 return RealCirc(Hexagon::L2_loadrd_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001436 case Hexagon::PS_storerb_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001437 return RealCirc(Hexagon::S2_storerb_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001438 case Hexagon::PS_storerh_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001439 return RealCirc(Hexagon::S2_storerh_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001440 case Hexagon::PS_storerf_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001441 return RealCirc(Hexagon::S2_storerf_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001442 case Hexagon::PS_storeri_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001443 return RealCirc(Hexagon::S2_storeri_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001444 case Hexagon::PS_storerd_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001445 return RealCirc(Hexagon::S2_storerd_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001446 case Hexagon::PS_storerb_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001447 return RealCirc(Hexagon::S2_storerb_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001448 case Hexagon::PS_storerh_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001449 return RealCirc(Hexagon::S2_storerh_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001450 case Hexagon::PS_storerf_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001451 return RealCirc(Hexagon::S2_storerf_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001452 case Hexagon::PS_storeri_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001453 return RealCirc(Hexagon::S2_storeri_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001454 case Hexagon::PS_storerd_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001455 return RealCirc(Hexagon::S2_storerd_pcr, /*HasImm*/false, /*MxOp*/2);
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001456 }
1457
1458 return false;
1459}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001460
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001461// We indicate that we want to reverse the branch by
1462// inserting the reversed branching opcode.
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001463bool HexagonInstrInfo::reverseBranchCondition(
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001464 SmallVectorImpl<MachineOperand> &Cond) const {
1465 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001466 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001467 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1468 unsigned opcode = Cond[0].getImm();
1469 //unsigned temp;
1470 assert(get(opcode).isBranch() && "Should be a branching condition.");
1471 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001472 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001473 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1474 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001475 return false;
1476}
1477
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001478void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1479 MachineBasicBlock::iterator MI) const {
1480 DebugLoc DL;
1481 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1482}
1483
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001484bool HexagonInstrInfo::isPostIncrement(const MachineInstr &MI) const {
1485 return getAddrMode(MI) == HexagonII::PostInc;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001486}
1487
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001488// Returns true if an instruction is predicated irrespective of the predicate
1489// sense. For example, all of the following will return true.
1490// if (p0) R1 = add(R2, R3)
1491// if (!p0) R1 = add(R2, R3)
1492// if (p0.new) R1 = add(R2, R3)
1493// if (!p0.new) R1 = add(R2, R3)
1494// Note: New-value stores are not included here as in the current
1495// implementation, we don't need to check their predicate sense.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001496bool HexagonInstrInfo::isPredicated(const MachineInstr &MI) const {
1497 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001498 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001499}
1500
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001501bool HexagonInstrInfo::PredicateInstruction(
1502 MachineInstr &MI, ArrayRef<MachineOperand> Cond) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001503 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1504 isEndLoopN(Cond[0].getImm())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001505 LLVM_DEBUG(dbgs() << "\nCannot predicate:"; MI.dump(););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001506 return false;
1507 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001508 int Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001509 assert (isPredicable(MI) && "Expected predicable instruction");
1510 bool invertJump = predOpcodeHasNot(Cond);
1511
1512 // We have to predicate MI "in place", i.e. after this function returns,
1513 // MI will need to be transformed into a predicated form. To avoid com-
1514 // plicated manipulations with the operands (handling tied operands,
1515 // etc.), build a new temporary instruction, then overwrite MI with it.
1516
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001517 MachineBasicBlock &B = *MI.getParent();
1518 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001519 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1520 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001521 unsigned NOp = 0, NumOps = MI.getNumOperands();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001522 while (NOp < NumOps) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001523 MachineOperand &Op = MI.getOperand(NOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001524 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1525 break;
Diana Picus116bbab2017-01-13 09:58:52 +00001526 T.add(Op);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001527 NOp++;
1528 }
1529
1530 unsigned PredReg, PredRegPos, PredRegFlags;
1531 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1532 (void)GotPredReg;
1533 assert(GotPredReg);
1534 T.addReg(PredReg, PredRegFlags);
1535 while (NOp < NumOps)
Diana Picus116bbab2017-01-13 09:58:52 +00001536 T.add(MI.getOperand(NOp++));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001537
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001538 MI.setDesc(get(PredOpc));
1539 while (unsigned n = MI.getNumOperands())
1540 MI.RemoveOperand(n-1);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001541 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001542 MI.addOperand(T->getOperand(i));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001543
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001544 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001545 B.erase(TI);
1546
1547 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1548 MRI.clearKillFlags(PredReg);
1549 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001550}
1551
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001552bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1553 ArrayRef<MachineOperand> Pred2) const {
1554 // TODO: Fix this
1555 return false;
1556}
1557
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001558bool HexagonInstrInfo::DefinesPredicate(MachineInstr &MI,
1559 std::vector<MachineOperand> &Pred) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001560 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001561
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001562 for (unsigned oper = 0; oper < MI.getNumOperands(); ++oper) {
1563 MachineOperand MO = MI.getOperand(oper);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001564 if (MO.isReg()) {
1565 if (!MO.isDef())
1566 continue;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001567 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1568 if (RC == &Hexagon::PredRegsRegClass) {
1569 Pred.push_back(MO);
1570 return true;
1571 }
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001572 continue;
1573 } else if (MO.isRegMask()) {
1574 for (unsigned PR : Hexagon::PredRegsRegClass) {
1575 if (!MI.modifiesRegister(PR, &HRI))
1576 continue;
1577 Pred.push_back(MO);
1578 return true;
1579 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001580 }
1581 }
1582 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001583}
Andrew Trickd06df962012-02-01 22:13:57 +00001584
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +00001585bool HexagonInstrInfo::isPredicable(const MachineInstr &MI) const {
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001586 if (!MI.getDesc().isPredicable())
1587 return false;
1588
1589 if (MI.isCall() || isTailCall(MI)) {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001590 if (!Subtarget.usePredicatedCalls())
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001591 return false;
1592 }
Krzysztof Parzyszek8c53c952017-10-18 17:36:46 +00001593
1594 // HVX loads are not predicable on v60, but are on v62.
1595 if (!Subtarget.hasV62TOps()) {
1596 switch (MI.getOpcode()) {
1597 case Hexagon::V6_vL32b_ai:
1598 case Hexagon::V6_vL32b_pi:
1599 case Hexagon::V6_vL32b_ppu:
1600 case Hexagon::V6_vL32b_cur_ai:
1601 case Hexagon::V6_vL32b_cur_pi:
1602 case Hexagon::V6_vL32b_cur_ppu:
1603 case Hexagon::V6_vL32b_nt_ai:
1604 case Hexagon::V6_vL32b_nt_pi:
1605 case Hexagon::V6_vL32b_nt_ppu:
1606 case Hexagon::V6_vL32b_tmp_ai:
1607 case Hexagon::V6_vL32b_tmp_pi:
1608 case Hexagon::V6_vL32b_tmp_ppu:
1609 case Hexagon::V6_vL32b_nt_cur_ai:
1610 case Hexagon::V6_vL32b_nt_cur_pi:
1611 case Hexagon::V6_vL32b_nt_cur_ppu:
1612 case Hexagon::V6_vL32b_nt_tmp_ai:
1613 case Hexagon::V6_vL32b_nt_tmp_pi:
1614 case Hexagon::V6_vL32b_nt_tmp_ppu:
1615 return false;
1616 }
1617 }
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001618 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001619}
1620
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001621bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1622 const MachineBasicBlock *MBB,
1623 const MachineFunction &MF) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001624 // Debug info is never a scheduling boundary. It's necessary to be explicit
1625 // due to the special treatment of IT instructions below, otherwise a
1626 // dbg_value followed by an IT will result in the IT instruction being
1627 // considered a scheduling hazard, which is wrong. It should be the actual
1628 // instruction preceding the dbg_value instruction(s), just like it is
1629 // when debug info is not present.
Shiva Chen801bf7e2018-05-09 02:42:00 +00001630 if (MI.isDebugInstr())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001631 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001632
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001633 // Throwing call is a boundary.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001634 if (MI.isCall()) {
Krzysztof Parzyszekab9127c2016-08-12 11:01:10 +00001635 // Don't mess around with no return calls.
1636 if (doesNotReturn(MI))
1637 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001638 // If any of the block's successors is a landing pad, this could be a
1639 // throwing call.
1640 for (auto I : MBB->successors())
1641 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001642 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001643 }
1644
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001645 // Terminators and labels can't be scheduled around.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001646 if (MI.getDesc().isTerminator() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001647 return true;
1648
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001649 if (MI.isInlineAsm() && !ScheduleInlineAsm)
1650 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001651
1652 return false;
1653}
1654
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001655/// Measure the specified inline asm to determine an approximation of its
1656/// length.
1657/// Comments (which run till the next SeparatorString or newline) do not
1658/// count as an instruction.
1659/// Any other non-whitespace text is considered an instruction, with
1660/// multiple instructions separated by SeparatorString or newlines.
1661/// Variable-length instructions are not handled here; this function
1662/// may be overloaded in the target code to do that.
1663/// Hexagon counts the number of ##'s and adjust for that many
1664/// constant exenders.
1665unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1666 const MCAsmInfo &MAI) const {
1667 StringRef AStr(Str);
1668 // Count the number of instructions in the asm.
1669 bool atInsnStart = true;
1670 unsigned Length = 0;
1671 for (; *Str; ++Str) {
1672 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1673 strlen(MAI.getSeparatorString())) == 0)
1674 atInsnStart = true;
1675 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1676 Length += MAI.getMaxInstLength();
1677 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001678 }
Mehdi Amini36d33fc2016-10-01 06:46:33 +00001679 if (atInsnStart && strncmp(Str, MAI.getCommentString().data(),
1680 MAI.getCommentString().size()) == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001681 atInsnStart = false;
1682 }
1683
1684 // Add to size number of constant extenders seen * 4.
1685 StringRef Occ("##");
1686 Length += AStr.count(Occ)*4;
1687 return Length;
1688}
1689
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001690ScheduleHazardRecognizer*
1691HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1692 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001693 if (UseDFAHazardRec)
1694 return new HexagonHazardRecognizer(II, this, Subtarget);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001695 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1696}
1697
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00001698/// For a comparison instruction, return the source registers in
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001699/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1700/// compares against in CmpValue. Return true if the comparison instruction
1701/// can be analyzed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001702bool HexagonInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
1703 unsigned &SrcReg2, int &Mask,
1704 int &Value) const {
1705 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001706
1707 // Set mask and the first source register.
1708 switch (Opc) {
1709 case Hexagon::C2_cmpeq:
1710 case Hexagon::C2_cmpeqp:
1711 case Hexagon::C2_cmpgt:
1712 case Hexagon::C2_cmpgtp:
1713 case Hexagon::C2_cmpgtu:
1714 case Hexagon::C2_cmpgtup:
1715 case Hexagon::C4_cmpneq:
1716 case Hexagon::C4_cmplte:
1717 case Hexagon::C4_cmplteu:
1718 case Hexagon::C2_cmpeqi:
1719 case Hexagon::C2_cmpgti:
1720 case Hexagon::C2_cmpgtui:
1721 case Hexagon::C4_cmpneqi:
1722 case Hexagon::C4_cmplteui:
1723 case Hexagon::C4_cmpltei:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001724 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001725 Mask = ~0;
1726 break;
1727 case Hexagon::A4_cmpbeq:
1728 case Hexagon::A4_cmpbgt:
1729 case Hexagon::A4_cmpbgtu:
1730 case Hexagon::A4_cmpbeqi:
1731 case Hexagon::A4_cmpbgti:
1732 case Hexagon::A4_cmpbgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001733 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001734 Mask = 0xFF;
1735 break;
1736 case Hexagon::A4_cmpheq:
1737 case Hexagon::A4_cmphgt:
1738 case Hexagon::A4_cmphgtu:
1739 case Hexagon::A4_cmpheqi:
1740 case Hexagon::A4_cmphgti:
1741 case Hexagon::A4_cmphgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001742 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001743 Mask = 0xFFFF;
1744 break;
1745 }
1746
1747 // Set the value/second source register.
1748 switch (Opc) {
1749 case Hexagon::C2_cmpeq:
1750 case Hexagon::C2_cmpeqp:
1751 case Hexagon::C2_cmpgt:
1752 case Hexagon::C2_cmpgtp:
1753 case Hexagon::C2_cmpgtu:
1754 case Hexagon::C2_cmpgtup:
1755 case Hexagon::A4_cmpbeq:
1756 case Hexagon::A4_cmpbgt:
1757 case Hexagon::A4_cmpbgtu:
1758 case Hexagon::A4_cmpheq:
1759 case Hexagon::A4_cmphgt:
1760 case Hexagon::A4_cmphgtu:
1761 case Hexagon::C4_cmpneq:
1762 case Hexagon::C4_cmplte:
1763 case Hexagon::C4_cmplteu:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001764 SrcReg2 = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001765 return true;
1766
1767 case Hexagon::C2_cmpeqi:
1768 case Hexagon::C2_cmpgtui:
1769 case Hexagon::C2_cmpgti:
1770 case Hexagon::C4_cmpneqi:
1771 case Hexagon::C4_cmplteui:
1772 case Hexagon::C4_cmpltei:
1773 case Hexagon::A4_cmpbeqi:
1774 case Hexagon::A4_cmpbgti:
1775 case Hexagon::A4_cmpbgtui:
1776 case Hexagon::A4_cmpheqi:
1777 case Hexagon::A4_cmphgti:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001778 case Hexagon::A4_cmphgtui: {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001779 SrcReg2 = 0;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001780 const MachineOperand &Op2 = MI.getOperand(2);
1781 if (!Op2.isImm())
1782 return false;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001783 Value = MI.getOperand(2).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001784 return true;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001785 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001786 }
1787
1788 return false;
1789}
1790
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001791unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001792 const MachineInstr &MI,
1793 unsigned *PredCost) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001794 return getInstrTimingClassLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001795}
1796
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001797DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1798 const TargetSubtargetInfo &STI) const {
1799 const InstrItineraryData *II = STI.getInstrItineraryData();
1800 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1801}
1802
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001803// Inspired by this pair:
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001804// %r13 = L2_loadri_io %r29, 136; mem:LD4[FixedStack0]
1805// S2_storeri_io %r29, 132, killed %r1; flags: mem:ST4[FixedStack1]
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001806// Currently AA considers the addresses in these instructions to be aliasing.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001807bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(
1808 MachineInstr &MIa, MachineInstr &MIb, AliasAnalysis *AA) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001809 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
1810 MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001811 return false;
1812
1813 // Instructions that are pure loads, not loads and stores like memops are not
1814 // dependent.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001815 if (MIa.mayLoad() && !isMemOp(MIa) && MIb.mayLoad() && !isMemOp(MIb))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001816 return true;
1817
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001818 // Get the base register in MIa.
1819 unsigned BasePosA, OffsetPosA;
1820 if (!getBaseAndOffsetPosition(MIa, BasePosA, OffsetPosA))
1821 return false;
1822 const MachineOperand &BaseA = MIa.getOperand(BasePosA);
1823 unsigned BaseRegA = BaseA.getReg();
1824 unsigned BaseSubA = BaseA.getSubReg();
1825
1826 // Get the base register in MIb.
1827 unsigned BasePosB, OffsetPosB;
1828 if (!getBaseAndOffsetPosition(MIb, BasePosB, OffsetPosB))
1829 return false;
1830 const MachineOperand &BaseB = MIb.getOperand(BasePosB);
1831 unsigned BaseRegB = BaseB.getReg();
1832 unsigned BaseSubB = BaseB.getSubReg();
1833
1834 if (BaseRegA != BaseRegB || BaseSubA != BaseSubB)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001835 return false;
1836
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001837 // Get the access sizes.
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00001838 unsigned SizeA = getMemAccessSize(MIa);
1839 unsigned SizeB = getMemAccessSize(MIb);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001840
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001841 // Get the offsets. Handle immediates only for now.
1842 const MachineOperand &OffA = MIa.getOperand(OffsetPosA);
1843 const MachineOperand &OffB = MIb.getOperand(OffsetPosB);
1844 if (!MIa.getOperand(OffsetPosA).isImm() ||
1845 !MIb.getOperand(OffsetPosB).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001846 return false;
Krzysztof Parzyszekac019942017-07-19 19:17:32 +00001847 int OffsetA = isPostIncrement(MIa) ? 0 : OffA.getImm();
1848 int OffsetB = isPostIncrement(MIb) ? 0 : OffB.getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001849
1850 // This is a mem access with the same base register and known offsets from it.
1851 // Reason about it.
1852 if (OffsetA > OffsetB) {
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001853 uint64_t OffDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1854 return SizeB <= OffDiff;
1855 }
1856 if (OffsetA < OffsetB) {
1857 uint64_t OffDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1858 return SizeA <= OffDiff;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001859 }
1860
1861 return false;
1862}
1863
Brendon Cahoon254f8892016-07-29 16:44:44 +00001864/// If the instruction is an increment of a constant value, return the amount.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001865bool HexagonInstrInfo::getIncrementValue(const MachineInstr &MI,
Brendon Cahoon254f8892016-07-29 16:44:44 +00001866 int &Value) const {
1867 if (isPostIncrement(MI)) {
Krzysztof Parzyszek12bdcab2017-10-11 15:59:51 +00001868 unsigned BasePos = 0, OffsetPos = 0;
1869 if (!getBaseAndOffsetPosition(MI, BasePos, OffsetPos))
1870 return false;
1871 const MachineOperand &OffsetOp = MI.getOperand(OffsetPos);
1872 if (OffsetOp.isImm()) {
1873 Value = OffsetOp.getImm();
1874 return true;
1875 }
Krzysztof Parzyszekbf626192017-10-11 16:15:31 +00001876 } else if (MI.getOpcode() == Hexagon::A2_addi) {
1877 const MachineOperand &AddOp = MI.getOperand(2);
1878 if (AddOp.isImm()) {
1879 Value = AddOp.getImm();
1880 return true;
1881 }
Brendon Cahoon254f8892016-07-29 16:44:44 +00001882 }
1883
1884 return false;
1885}
1886
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001887std::pair<unsigned, unsigned>
1888HexagonInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
1889 return std::make_pair(TF & ~HexagonII::MO_Bitmasks,
1890 TF & HexagonII::MO_Bitmasks);
1891}
1892
1893ArrayRef<std::pair<unsigned, const char*>>
1894HexagonInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
1895 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00001896
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001897 static const std::pair<unsigned, const char*> Flags[] = {
1898 {MO_PCREL, "hexagon-pcrel"},
1899 {MO_GOT, "hexagon-got"},
1900 {MO_LO16, "hexagon-lo16"},
1901 {MO_HI16, "hexagon-hi16"},
1902 {MO_GPREL, "hexagon-gprel"},
1903 {MO_GDGOT, "hexagon-gdgot"},
1904 {MO_GDPLT, "hexagon-gdplt"},
1905 {MO_IE, "hexagon-ie"},
1906 {MO_IEGOT, "hexagon-iegot"},
1907 {MO_TPREL, "hexagon-tprel"}
1908 };
1909 return makeArrayRef(Flags);
1910}
1911
1912ArrayRef<std::pair<unsigned, const char*>>
1913HexagonInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const {
1914 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00001915
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001916 static const std::pair<unsigned, const char*> Flags[] = {
1917 {HMOTF_ConstExtended, "hexagon-ext"}
1918 };
1919 return makeArrayRef(Flags);
1920}
1921
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001922unsigned HexagonInstrInfo::createVR(MachineFunction *MF, MVT VT) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001923 MachineRegisterInfo &MRI = MF->getRegInfo();
1924 const TargetRegisterClass *TRC;
1925 if (VT == MVT::i1) {
1926 TRC = &Hexagon::PredRegsRegClass;
1927 } else if (VT == MVT::i32 || VT == MVT::f32) {
1928 TRC = &Hexagon::IntRegsRegClass;
1929 } else if (VT == MVT::i64 || VT == MVT::f64) {
1930 TRC = &Hexagon::DoubleRegsRegClass;
1931 } else {
1932 llvm_unreachable("Cannot handle this register class");
1933 }
1934
1935 unsigned NewReg = MRI.createVirtualRegister(TRC);
1936 return NewReg;
1937}
1938
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001939bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001940 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1941}
1942
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001943bool HexagonInstrInfo::isAccumulator(const MachineInstr &MI) const {
1944 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001945 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1946}
1947
Krzysztof Parzyszek998df2c2018-03-23 20:43:02 +00001948bool HexagonInstrInfo::isBaseImmOffset(const MachineInstr &MI) const {
1949 return getAddrMode(MI) == HexagonII::BaseImmOffset;
1950}
1951
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001952bool HexagonInstrInfo::isComplex(const MachineInstr &MI) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001953 return !isTC1(MI) && !isTC2Early(MI) && !MI.getDesc().mayLoad() &&
1954 !MI.getDesc().mayStore() &&
1955 MI.getDesc().getOpcode() != Hexagon::S2_allocframe &&
1956 MI.getDesc().getOpcode() != Hexagon::L2_deallocframe &&
1957 !isMemOp(MI) && !MI.isBranch() && !MI.isReturn() && !MI.isCall();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001958}
1959
Sanjay Patele4b9f502015-12-07 19:21:39 +00001960// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001961bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +00001962 return getType(MI) == HexagonII::TypeCJ && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001963}
1964
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001965// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1966// isFPImm and later getFPImm as well.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001967bool HexagonInstrInfo::isConstExtended(const MachineInstr &MI) const {
1968 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001969 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1970 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001971 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001972
1973 unsigned isExtendable =
1974 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1975 if (!isExtendable)
1976 return false;
1977
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001978 if (MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001979 return false;
1980
1981 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001982 const MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001983 // Use MO operand flags to determine if MO
1984 // has the HMOTF_ConstExtended flag set.
Krzysztof Parzyszekdf4a05d2017-07-10 18:38:52 +00001985 if (MO.getTargetFlags() & HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00001986 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001987 // If this is a Machine BB address we are talking about, and it is
1988 // not marked as extended, say so.
1989 if (MO.isMBB())
1990 return false;
1991
1992 // We could be using an instruction with an extendable immediate and shoehorn
1993 // a global address into it. If it is a global address it will be constant
1994 // extended. We do this for COMBINE.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001995 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
Krzysztof Parzyszeka3386502016-08-10 16:46:36 +00001996 MO.isJTI() || MO.isCPI() || MO.isFPImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001997 return true;
1998
1999 // If the extendable operand is not 'Immediate' type, the instruction should
2000 // have 'isExtended' flag set.
2001 assert(MO.isImm() && "Extendable operand must be Immediate type");
2002
2003 int MinValue = getMinValue(MI);
2004 int MaxValue = getMaxValue(MI);
2005 int ImmValue = MO.getImm();
2006
2007 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002008}
2009
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002010bool HexagonInstrInfo::isDeallocRet(const MachineInstr &MI) const {
2011 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002012 case Hexagon::L4_return:
2013 case Hexagon::L4_return_t:
2014 case Hexagon::L4_return_f:
2015 case Hexagon::L4_return_tnew_pnt:
2016 case Hexagon::L4_return_fnew_pnt:
2017 case Hexagon::L4_return_tnew_pt:
2018 case Hexagon::L4_return_fnew_pt:
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00002019 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002020 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002021 return false;
2022}
2023
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002024// Return true when ConsMI uses a register defined by ProdMI.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002025bool HexagonInstrInfo::isDependent(const MachineInstr &ProdMI,
2026 const MachineInstr &ConsMI) const {
2027 if (!ProdMI.getDesc().getNumDefs())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002028 return false;
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00002029 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002030
2031 SmallVector<unsigned, 4> DefsA;
2032 SmallVector<unsigned, 4> DefsB;
2033 SmallVector<unsigned, 8> UsesA;
2034 SmallVector<unsigned, 8> UsesB;
2035
2036 parseOperands(ProdMI, DefsA, UsesA);
2037 parseOperands(ConsMI, DefsB, UsesB);
2038
2039 for (auto &RegA : DefsA)
2040 for (auto &RegB : UsesB) {
2041 // True data dependency.
2042 if (RegA == RegB)
2043 return true;
2044
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002045 if (TargetRegisterInfo::isPhysicalRegister(RegA))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002046 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
2047 if (RegB == *SubRegs)
2048 return true;
2049
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002050 if (TargetRegisterInfo::isPhysicalRegister(RegB))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002051 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
2052 if (RegA == *SubRegs)
2053 return true;
2054 }
2055
2056 return false;
2057}
2058
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002059// Returns true if the instruction is alread a .cur.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002060bool HexagonInstrInfo::isDotCurInst(const MachineInstr &MI) const {
2061 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002062 case Hexagon::V6_vL32b_cur_pi:
2063 case Hexagon::V6_vL32b_cur_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002064 return true;
2065 }
2066 return false;
2067}
2068
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002069// Returns true, if any one of the operands is a dot new
2070// insn, whether it is predicated dot new or register dot new.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002071bool HexagonInstrInfo::isDotNewInst(const MachineInstr &MI) const {
2072 if (isNewValueInst(MI) || (isPredicated(MI) && isPredicatedNew(MI)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002073 return true;
2074
2075 return false;
2076}
2077
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002078/// Symmetrical. See if these two instructions are fit for duplex pair.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002079bool HexagonInstrInfo::isDuplexPair(const MachineInstr &MIa,
2080 const MachineInstr &MIb) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002081 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
2082 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
2083 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
2084}
2085
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002086bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr &MI) const {
2087 if (MI.mayLoad() || MI.mayStore() || MI.isCompare())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002088 return true;
2089
2090 // Multiply
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002091 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002092 return is_TC4x(SchedClass) || is_TC3x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002093}
2094
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002095bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
2096 return (Opcode == Hexagon::ENDLOOP0 ||
2097 Opcode == Hexagon::ENDLOOP1);
2098}
2099
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002100bool HexagonInstrInfo::isExpr(unsigned OpType) const {
2101 switch(OpType) {
2102 case MachineOperand::MO_MachineBasicBlock:
2103 case MachineOperand::MO_GlobalAddress:
2104 case MachineOperand::MO_ExternalSymbol:
2105 case MachineOperand::MO_JumpTableIndex:
2106 case MachineOperand::MO_ConstantPoolIndex:
2107 case MachineOperand::MO_BlockAddress:
2108 return true;
2109 default:
2110 return false;
2111 }
2112}
2113
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002114bool HexagonInstrInfo::isExtendable(const MachineInstr &MI) const {
2115 const MCInstrDesc &MID = MI.getDesc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002116 const uint64_t F = MID.TSFlags;
2117 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
2118 return true;
2119
2120 // TODO: This is largely obsolete now. Will need to be removed
2121 // in consecutive patches.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002122 switch (MI.getOpcode()) {
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002123 // PS_fi and PS_fia remain special cases.
2124 case Hexagon::PS_fi:
2125 case Hexagon::PS_fia:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002126 return true;
2127 default:
2128 return false;
2129 }
2130 return false;
2131}
2132
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002133// This returns true in two cases:
2134// - The OP code itself indicates that this is an extended instruction.
2135// - One of MOs has been marked with HMOTF_ConstExtended flag.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002136bool HexagonInstrInfo::isExtended(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002137 // First check if this is permanently extended op code.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002138 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002139 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
2140 return true;
2141 // Use MO operand flags to determine if one of MI's operands
2142 // has HMOTF_ConstExtended flag set.
Krzysztof Parzyszekdf4a05d2017-07-10 18:38:52 +00002143 for (const MachineOperand &MO : MI.operands())
2144 if (MO.getTargetFlags() & HexagonII::HMOTF_ConstExtended)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002145 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002146 return false;
2147}
2148
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002149bool HexagonInstrInfo::isFloat(const MachineInstr &MI) const {
2150 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002151 const uint64_t F = get(Opcode).TSFlags;
2152 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
2153}
2154
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002155// No V60 HVX VMEM with A_INDIRECT.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002156bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr &I,
2157 const MachineInstr &J) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002158 if (!isHVXVec(I))
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002159 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002160 if (!I.mayLoad() && !I.mayStore())
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002161 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002162 return J.isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002163}
2164
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002165bool HexagonInstrInfo::isIndirectCall(const MachineInstr &MI) const {
2166 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002167 case Hexagon::J2_callr:
2168 case Hexagon::J2_callrf:
2169 case Hexagon::J2_callrt:
2170 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002171 return true;
2172 }
2173 return false;
2174}
2175
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002176bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr &MI) const {
2177 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002178 case Hexagon::L4_return:
2179 case Hexagon::L4_return_t:
2180 case Hexagon::L4_return_f:
2181 case Hexagon::L4_return_fnew_pnt:
2182 case Hexagon::L4_return_fnew_pt:
2183 case Hexagon::L4_return_tnew_pnt:
2184 case Hexagon::L4_return_tnew_pt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002185 return true;
2186 }
2187 return false;
2188}
2189
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002190bool HexagonInstrInfo::isJumpR(const MachineInstr &MI) const {
2191 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002192 case Hexagon::J2_jumpr:
2193 case Hexagon::J2_jumprt:
2194 case Hexagon::J2_jumprf:
2195 case Hexagon::J2_jumprtnewpt:
2196 case Hexagon::J2_jumprfnewpt:
2197 case Hexagon::J2_jumprtnew:
2198 case Hexagon::J2_jumprfnew:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002199 return true;
2200 }
2201 return false;
2202}
2203
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00002204// Return true if a given MI can accommodate given offset.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002205// Use abs estimate as oppose to the exact number.
2206// TODO: This will need to be changed to use MC level
2207// definition of instruction extendable field size.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002208bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002209 unsigned offset) const {
2210 // This selection of jump instructions matches to that what
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00002211 // analyzeBranch can parse, plus NVJ.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002212 if (isNewValueJump(MI)) // r9:2
2213 return isInt<11>(offset);
2214
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002215 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002216 // Still missing Jump to address condition on register value.
2217 default:
2218 return false;
2219 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2220 case Hexagon::J2_call:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002221 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002222 return isInt<24>(offset);
2223 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2224 case Hexagon::J2_jumpf:
2225 case Hexagon::J2_jumptnew:
2226 case Hexagon::J2_jumptnewpt:
2227 case Hexagon::J2_jumpfnew:
2228 case Hexagon::J2_jumpfnewpt:
2229 case Hexagon::J2_callt:
2230 case Hexagon::J2_callf:
2231 return isInt<17>(offset);
2232 case Hexagon::J2_loop0i:
2233 case Hexagon::J2_loop0iext:
2234 case Hexagon::J2_loop0r:
2235 case Hexagon::J2_loop0rext:
2236 case Hexagon::J2_loop1i:
2237 case Hexagon::J2_loop1iext:
2238 case Hexagon::J2_loop1r:
2239 case Hexagon::J2_loop1rext:
2240 return isInt<9>(offset);
2241 // TODO: Add all the compound branches here. Can we do this in Relation model?
2242 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2243 case Hexagon::J4_cmpeqi_tp1_jump_nt:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00002244 case Hexagon::J4_cmpeqn1_tp0_jump_nt:
2245 case Hexagon::J4_cmpeqn1_tp1_jump_nt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002246 return isInt<11>(offset);
2247 }
2248}
2249
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002250bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr &LRMI,
2251 const MachineInstr &ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002252 bool isLate = isLateResultInstr(LRMI);
2253 bool isEarly = isEarlySourceInstr(ESMI);
2254
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002255 LLVM_DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
2256 LLVM_DEBUG(LRMI.dump());
2257 LLVM_DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
2258 LLVM_DEBUG(ESMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002259
2260 if (isLate && isEarly) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002261 LLVM_DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002262 return true;
2263 }
2264
2265 return false;
2266}
2267
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002268bool HexagonInstrInfo::isLateResultInstr(const MachineInstr &MI) const {
2269 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002270 case TargetOpcode::EXTRACT_SUBREG:
2271 case TargetOpcode::INSERT_SUBREG:
2272 case TargetOpcode::SUBREG_TO_REG:
2273 case TargetOpcode::REG_SEQUENCE:
2274 case TargetOpcode::IMPLICIT_DEF:
2275 case TargetOpcode::COPY:
2276 case TargetOpcode::INLINEASM:
2277 case TargetOpcode::PHI:
2278 return false;
2279 default:
2280 break;
2281 }
2282
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002283 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002284 return !is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002285}
2286
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002287bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002288 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2289 // resource, but all operands can be received late like an ALU instruction.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002290 return getType(MI) == HexagonII::TypeCVI_VX_LATE;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002291}
2292
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002293bool HexagonInstrInfo::isLoopN(const MachineInstr &MI) const {
2294 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002295 return Opcode == Hexagon::J2_loop0i ||
2296 Opcode == Hexagon::J2_loop0r ||
2297 Opcode == Hexagon::J2_loop0iext ||
2298 Opcode == Hexagon::J2_loop0rext ||
2299 Opcode == Hexagon::J2_loop1i ||
2300 Opcode == Hexagon::J2_loop1r ||
2301 Opcode == Hexagon::J2_loop1iext ||
2302 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002303}
2304
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002305bool HexagonInstrInfo::isMemOp(const MachineInstr &MI) const {
2306 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002307 default: return false;
Eugene Zelenko3b873362017-09-28 22:27:31 +00002308 case Hexagon::L4_iadd_memopw_io:
2309 case Hexagon::L4_isub_memopw_io:
2310 case Hexagon::L4_add_memopw_io:
2311 case Hexagon::L4_sub_memopw_io:
2312 case Hexagon::L4_and_memopw_io:
2313 case Hexagon::L4_or_memopw_io:
2314 case Hexagon::L4_iadd_memoph_io:
2315 case Hexagon::L4_isub_memoph_io:
2316 case Hexagon::L4_add_memoph_io:
2317 case Hexagon::L4_sub_memoph_io:
2318 case Hexagon::L4_and_memoph_io:
2319 case Hexagon::L4_or_memoph_io:
2320 case Hexagon::L4_iadd_memopb_io:
2321 case Hexagon::L4_isub_memopb_io:
2322 case Hexagon::L4_add_memopb_io:
2323 case Hexagon::L4_sub_memopb_io:
2324 case Hexagon::L4_and_memopb_io:
2325 case Hexagon::L4_or_memopb_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002326 case Hexagon::L4_ior_memopb_io:
2327 case Hexagon::L4_ior_memoph_io:
2328 case Hexagon::L4_ior_memopw_io:
2329 case Hexagon::L4_iand_memopb_io:
2330 case Hexagon::L4_iand_memoph_io:
2331 case Hexagon::L4_iand_memopw_io:
2332 return true;
2333 }
2334 return false;
2335}
2336
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002337bool HexagonInstrInfo::isNewValue(const MachineInstr &MI) const {
2338 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002339 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2340}
2341
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002342bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2343 const uint64_t F = get(Opcode).TSFlags;
2344 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2345}
2346
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002347bool HexagonInstrInfo::isNewValueInst(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002348 return isNewValueJump(MI) || isNewValueStore(MI);
2349}
2350
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002351bool HexagonInstrInfo::isNewValueJump(const MachineInstr &MI) const {
2352 return isNewValue(MI) && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002353}
2354
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002355bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2356 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2357}
2358
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002359bool HexagonInstrInfo::isNewValueStore(const MachineInstr &MI) const {
2360 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002361 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2362}
2363
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002364bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2365 const uint64_t F = get(Opcode).TSFlags;
2366 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2367}
2368
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002369// Returns true if a particular operand is extendable for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002370bool HexagonInstrInfo::isOperandExtended(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002371 unsigned OperandNum) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002372 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002373 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2374 == OperandNum;
2375}
2376
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002377bool HexagonInstrInfo::isPredicatedNew(const MachineInstr &MI) const {
2378 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002379 assert(isPredicated(MI));
2380 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2381}
2382
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002383bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2384 const uint64_t F = get(Opcode).TSFlags;
2385 assert(isPredicated(Opcode));
2386 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2387}
2388
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002389bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr &MI) const {
2390 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002391 return !((F >> HexagonII::PredicatedFalsePos) &
2392 HexagonII::PredicatedFalseMask);
2393}
2394
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002395bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2396 const uint64_t F = get(Opcode).TSFlags;
2397 // Make sure that the instruction is predicated.
2398 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2399 return !((F >> HexagonII::PredicatedFalsePos) &
2400 HexagonII::PredicatedFalseMask);
2401}
2402
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002403bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2404 const uint64_t F = get(Opcode).TSFlags;
2405 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2406}
2407
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002408bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2409 const uint64_t F = get(Opcode).TSFlags;
2410 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2411}
2412
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002413bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2414 const uint64_t F = get(Opcode).TSFlags;
2415 assert(get(Opcode).isBranch() &&
2416 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2417 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2418}
2419
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002420bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr &MI) const {
2421 return MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
2422 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT ||
2423 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_PIC ||
2424 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002425}
2426
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002427bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr &MI) const {
2428 switch (MI.getOpcode()) {
2429 // Byte
2430 case Hexagon::L2_loadrb_io:
2431 case Hexagon::L4_loadrb_ur:
2432 case Hexagon::L4_loadrb_ap:
2433 case Hexagon::L2_loadrb_pr:
2434 case Hexagon::L2_loadrb_pbr:
2435 case Hexagon::L2_loadrb_pi:
2436 case Hexagon::L2_loadrb_pci:
2437 case Hexagon::L2_loadrb_pcr:
2438 case Hexagon::L2_loadbsw2_io:
2439 case Hexagon::L4_loadbsw2_ur:
2440 case Hexagon::L4_loadbsw2_ap:
2441 case Hexagon::L2_loadbsw2_pr:
2442 case Hexagon::L2_loadbsw2_pbr:
2443 case Hexagon::L2_loadbsw2_pi:
2444 case Hexagon::L2_loadbsw2_pci:
2445 case Hexagon::L2_loadbsw2_pcr:
2446 case Hexagon::L2_loadbsw4_io:
2447 case Hexagon::L4_loadbsw4_ur:
2448 case Hexagon::L4_loadbsw4_ap:
2449 case Hexagon::L2_loadbsw4_pr:
2450 case Hexagon::L2_loadbsw4_pbr:
2451 case Hexagon::L2_loadbsw4_pi:
2452 case Hexagon::L2_loadbsw4_pci:
2453 case Hexagon::L2_loadbsw4_pcr:
2454 case Hexagon::L4_loadrb_rr:
2455 case Hexagon::L2_ploadrbt_io:
2456 case Hexagon::L2_ploadrbt_pi:
2457 case Hexagon::L2_ploadrbf_io:
2458 case Hexagon::L2_ploadrbf_pi:
2459 case Hexagon::L2_ploadrbtnew_io:
2460 case Hexagon::L2_ploadrbfnew_io:
2461 case Hexagon::L4_ploadrbt_rr:
2462 case Hexagon::L4_ploadrbf_rr:
2463 case Hexagon::L4_ploadrbtnew_rr:
2464 case Hexagon::L4_ploadrbfnew_rr:
2465 case Hexagon::L2_ploadrbtnew_pi:
2466 case Hexagon::L2_ploadrbfnew_pi:
2467 case Hexagon::L4_ploadrbt_abs:
2468 case Hexagon::L4_ploadrbf_abs:
2469 case Hexagon::L4_ploadrbtnew_abs:
2470 case Hexagon::L4_ploadrbfnew_abs:
2471 case Hexagon::L2_loadrbgp:
2472 // Half
2473 case Hexagon::L2_loadrh_io:
2474 case Hexagon::L4_loadrh_ur:
2475 case Hexagon::L4_loadrh_ap:
2476 case Hexagon::L2_loadrh_pr:
2477 case Hexagon::L2_loadrh_pbr:
2478 case Hexagon::L2_loadrh_pi:
2479 case Hexagon::L2_loadrh_pci:
2480 case Hexagon::L2_loadrh_pcr:
2481 case Hexagon::L4_loadrh_rr:
2482 case Hexagon::L2_ploadrht_io:
2483 case Hexagon::L2_ploadrht_pi:
2484 case Hexagon::L2_ploadrhf_io:
2485 case Hexagon::L2_ploadrhf_pi:
2486 case Hexagon::L2_ploadrhtnew_io:
2487 case Hexagon::L2_ploadrhfnew_io:
2488 case Hexagon::L4_ploadrht_rr:
2489 case Hexagon::L4_ploadrhf_rr:
2490 case Hexagon::L4_ploadrhtnew_rr:
2491 case Hexagon::L4_ploadrhfnew_rr:
2492 case Hexagon::L2_ploadrhtnew_pi:
2493 case Hexagon::L2_ploadrhfnew_pi:
2494 case Hexagon::L4_ploadrht_abs:
2495 case Hexagon::L4_ploadrhf_abs:
2496 case Hexagon::L4_ploadrhtnew_abs:
2497 case Hexagon::L4_ploadrhfnew_abs:
2498 case Hexagon::L2_loadrhgp:
2499 return true;
2500 default:
2501 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002502 }
2503}
2504
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002505bool HexagonInstrInfo::isSolo(const MachineInstr &MI) const {
2506 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002507 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2508}
2509
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002510bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr &MI) const {
2511 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002512 case Hexagon::STriw_pred:
2513 case Hexagon::LDriw_pred:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002514 return true;
2515 default:
2516 return false;
2517 }
2518}
2519
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002520bool HexagonInstrInfo::isTailCall(const MachineInstr &MI) const {
2521 if (!MI.isBranch())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002522 return false;
2523
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002524 for (auto &Op : MI.operands())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002525 if (Op.isGlobal() || Op.isSymbol())
2526 return true;
2527 return false;
2528}
2529
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002530// Returns true when SU has a timing class TC1.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002531bool HexagonInstrInfo::isTC1(const MachineInstr &MI) const {
2532 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002533 return is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002534}
2535
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002536bool HexagonInstrInfo::isTC2(const MachineInstr &MI) const {
2537 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002538 return is_TC2(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002539}
2540
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002541bool HexagonInstrInfo::isTC2Early(const MachineInstr &MI) const {
2542 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002543 return is_TC2early(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002544}
2545
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002546bool HexagonInstrInfo::isTC4x(const MachineInstr &MI) const {
2547 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002548 return is_TC4x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002549}
2550
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002551// Schedule this ASAP.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002552bool HexagonInstrInfo::isToBeScheduledASAP(const MachineInstr &MI1,
2553 const MachineInstr &MI2) const {
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002554 if (mayBeCurLoad(MI1)) {
2555 // if (result of SU is used in Next) return true;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002556 unsigned DstReg = MI1.getOperand(0).getReg();
2557 int N = MI2.getNumOperands();
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002558 for (int I = 0; I < N; I++)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002559 if (MI2.getOperand(I).isReg() && DstReg == MI2.getOperand(I).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002560 return true;
2561 }
2562 if (mayBeNewStore(MI2))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002563 if (MI2.getOpcode() == Hexagon::V6_vS32b_pi)
2564 if (MI1.getOperand(0).isReg() && MI2.getOperand(3).isReg() &&
2565 MI1.getOperand(0).getReg() == MI2.getOperand(3).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002566 return true;
2567 return false;
2568}
2569
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002570bool HexagonInstrInfo::isHVXVec(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002571 const uint64_t V = getType(MI);
2572 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2573}
2574
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002575// Check if the Offset is a valid auto-inc imm by Load/Store Type.
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002576bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, int Offset) const {
2577 int Size = VT.getSizeInBits() / 8;
2578 if (Offset % Size != 0)
2579 return false;
2580 int Count = Offset / Size;
2581
2582 switch (VT.getSimpleVT().SimpleTy) {
2583 // For scalars the auto-inc is s4
2584 case MVT::i8:
2585 case MVT::i16:
2586 case MVT::i32:
2587 case MVT::i64:
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002588 case MVT::v2i16:
2589 case MVT::v2i32:
2590 case MVT::v4i8:
2591 case MVT::v4i16:
2592 case MVT::v8i8:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002593 return isInt<4>(Count);
2594 // For HVX vectors the auto-inc is s3
2595 case MVT::v64i8:
2596 case MVT::v32i16:
2597 case MVT::v16i32:
2598 case MVT::v8i64:
2599 case MVT::v128i8:
2600 case MVT::v64i16:
2601 case MVT::v32i32:
2602 case MVT::v16i64:
2603 return isInt<3>(Count);
2604 default:
2605 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002606 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002607
2608 llvm_unreachable("Not an valid type!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002609}
2610
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002611bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002612 const TargetRegisterInfo *TRI, bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002613 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002614 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002615 // inserted to calculate the final address. Due to this reason, the function
2616 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002617 // We used to assert if the offset was not properly aligned, however,
2618 // there are cases where a misaligned pointer recast can cause this
2619 // problem, and we need to allow for it. The front end warns of such
2620 // misaligns with respect to load size.
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002621 switch (Opcode) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002622 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002623 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002624 case Hexagon::PS_vstorerw_nt_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002625 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002626 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002627 case Hexagon::PS_vloadrw_nt_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002628 case Hexagon::V6_vL32b_ai:
2629 case Hexagon::V6_vS32b_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002630 case Hexagon::V6_vL32b_nt_ai:
2631 case Hexagon::V6_vS32b_nt_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002632 case Hexagon::V6_vL32Ub_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002633 case Hexagon::V6_vS32Ub_ai: {
2634 unsigned VectorSize = TRI->getSpillSize(Hexagon::HvxVRRegClass);
2635 assert(isPowerOf2_32(VectorSize));
2636 if (Offset & (VectorSize-1))
2637 return false;
2638 return isInt<4>(Offset >> Log2_32(VectorSize));
2639 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002640
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002641 case Hexagon::J2_loop0i:
2642 case Hexagon::J2_loop1i:
2643 return isUInt<10>(Offset);
Krzysztof Parzyszekbba0bf72016-07-15 15:35:52 +00002644
2645 case Hexagon::S4_storeirb_io:
2646 case Hexagon::S4_storeirbt_io:
2647 case Hexagon::S4_storeirbf_io:
2648 return isUInt<6>(Offset);
2649
2650 case Hexagon::S4_storeirh_io:
2651 case Hexagon::S4_storeirht_io:
2652 case Hexagon::S4_storeirhf_io:
2653 return isShiftedUInt<6,1>(Offset);
2654
2655 case Hexagon::S4_storeiri_io:
2656 case Hexagon::S4_storeirit_io:
2657 case Hexagon::S4_storeirif_io:
2658 return isShiftedUInt<6,2>(Offset);
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002659 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002660
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002661 if (Extend)
2662 return true;
2663
2664 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002665 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002666 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002667 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2668 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2669
Colin LeMahieu947cd702014-12-23 20:44:59 +00002670 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002671 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002672 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2673 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2674
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002675 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002676 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002677 case Hexagon::S2_storerh_io:
Krzysztof Parzyszekd10df492017-05-03 15:36:51 +00002678 case Hexagon::S2_storerf_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002679 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2680 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2681
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002682 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002683 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002684 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002685 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2686 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2687
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002688 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002689 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2690 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2691
Eugene Zelenko3b873362017-09-28 22:27:31 +00002692 case Hexagon::L4_iadd_memopw_io:
2693 case Hexagon::L4_isub_memopw_io:
2694 case Hexagon::L4_add_memopw_io:
2695 case Hexagon::L4_sub_memopw_io:
2696 case Hexagon::L4_and_memopw_io:
2697 case Hexagon::L4_or_memopw_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002698 return (0 <= Offset && Offset <= 255);
2699
Eugene Zelenko3b873362017-09-28 22:27:31 +00002700 case Hexagon::L4_iadd_memoph_io:
2701 case Hexagon::L4_isub_memoph_io:
2702 case Hexagon::L4_add_memoph_io:
2703 case Hexagon::L4_sub_memoph_io:
2704 case Hexagon::L4_and_memoph_io:
2705 case Hexagon::L4_or_memoph_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002706 return (0 <= Offset && Offset <= 127);
2707
Eugene Zelenko3b873362017-09-28 22:27:31 +00002708 case Hexagon::L4_iadd_memopb_io:
2709 case Hexagon::L4_isub_memopb_io:
2710 case Hexagon::L4_add_memopb_io:
2711 case Hexagon::L4_sub_memopb_io:
2712 case Hexagon::L4_and_memopb_io:
2713 case Hexagon::L4_or_memopb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002714 return (0 <= Offset && Offset <= 63);
2715
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002716 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002717 // any size. Later pass knows how to handle it.
2718 case Hexagon::STriw_pred:
2719 case Hexagon::LDriw_pred:
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00002720 case Hexagon::STriw_ctr:
2721 case Hexagon::LDriw_ctr:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002722 return true;
2723
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002724 case Hexagon::PS_fi:
2725 case Hexagon::PS_fia:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002726 case Hexagon::INLINEASM:
2727 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002728
2729 case Hexagon::L2_ploadrbt_io:
2730 case Hexagon::L2_ploadrbf_io:
2731 case Hexagon::L2_ploadrubt_io:
2732 case Hexagon::L2_ploadrubf_io:
2733 case Hexagon::S2_pstorerbt_io:
2734 case Hexagon::S2_pstorerbf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002735 return isUInt<6>(Offset);
2736
2737 case Hexagon::L2_ploadrht_io:
2738 case Hexagon::L2_ploadrhf_io:
2739 case Hexagon::L2_ploadruht_io:
2740 case Hexagon::L2_ploadruhf_io:
2741 case Hexagon::S2_pstorerht_io:
2742 case Hexagon::S2_pstorerhf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002743 return isShiftedUInt<6,1>(Offset);
2744
2745 case Hexagon::L2_ploadrit_io:
2746 case Hexagon::L2_ploadrif_io:
2747 case Hexagon::S2_pstorerit_io:
2748 case Hexagon::S2_pstorerif_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002749 return isShiftedUInt<6,2>(Offset);
2750
2751 case Hexagon::L2_ploadrdt_io:
2752 case Hexagon::L2_ploadrdf_io:
2753 case Hexagon::S2_pstorerdt_io:
2754 case Hexagon::S2_pstorerdf_io:
2755 return isShiftedUInt<6,3>(Offset);
2756 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002757
Benjamin Kramerb6684012011-12-27 11:41:05 +00002758 llvm_unreachable("No offset range is defined for this opcode. "
2759 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002760}
2761
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002762bool HexagonInstrInfo::isVecAcc(const MachineInstr &MI) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002763 return isHVXVec(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002764}
2765
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002766bool HexagonInstrInfo::isVecALU(const MachineInstr &MI) const {
2767 const uint64_t F = get(MI.getOpcode()).TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002768 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2769 return
2770 V == HexagonII::TypeCVI_VA ||
2771 V == HexagonII::TypeCVI_VA_DV;
2772}
Andrew Trickd06df962012-02-01 22:13:57 +00002773
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002774bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr &ProdMI,
2775 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002776 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2777 return true;
2778
2779 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2780 return true;
2781
2782 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002783 return true;
2784
2785 return false;
2786}
Jyotsna Verma84256432013-03-01 17:37:13 +00002787
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002788bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr &MI) const {
2789 switch (MI.getOpcode()) {
2790 // Byte
2791 case Hexagon::L2_loadrub_io:
2792 case Hexagon::L4_loadrub_ur:
2793 case Hexagon::L4_loadrub_ap:
2794 case Hexagon::L2_loadrub_pr:
2795 case Hexagon::L2_loadrub_pbr:
2796 case Hexagon::L2_loadrub_pi:
2797 case Hexagon::L2_loadrub_pci:
2798 case Hexagon::L2_loadrub_pcr:
2799 case Hexagon::L2_loadbzw2_io:
2800 case Hexagon::L4_loadbzw2_ur:
2801 case Hexagon::L4_loadbzw2_ap:
2802 case Hexagon::L2_loadbzw2_pr:
2803 case Hexagon::L2_loadbzw2_pbr:
2804 case Hexagon::L2_loadbzw2_pi:
2805 case Hexagon::L2_loadbzw2_pci:
2806 case Hexagon::L2_loadbzw2_pcr:
2807 case Hexagon::L2_loadbzw4_io:
2808 case Hexagon::L4_loadbzw4_ur:
2809 case Hexagon::L4_loadbzw4_ap:
2810 case Hexagon::L2_loadbzw4_pr:
2811 case Hexagon::L2_loadbzw4_pbr:
2812 case Hexagon::L2_loadbzw4_pi:
2813 case Hexagon::L2_loadbzw4_pci:
2814 case Hexagon::L2_loadbzw4_pcr:
2815 case Hexagon::L4_loadrub_rr:
2816 case Hexagon::L2_ploadrubt_io:
2817 case Hexagon::L2_ploadrubt_pi:
2818 case Hexagon::L2_ploadrubf_io:
2819 case Hexagon::L2_ploadrubf_pi:
2820 case Hexagon::L2_ploadrubtnew_io:
2821 case Hexagon::L2_ploadrubfnew_io:
2822 case Hexagon::L4_ploadrubt_rr:
2823 case Hexagon::L4_ploadrubf_rr:
2824 case Hexagon::L4_ploadrubtnew_rr:
2825 case Hexagon::L4_ploadrubfnew_rr:
2826 case Hexagon::L2_ploadrubtnew_pi:
2827 case Hexagon::L2_ploadrubfnew_pi:
2828 case Hexagon::L4_ploadrubt_abs:
2829 case Hexagon::L4_ploadrubf_abs:
2830 case Hexagon::L4_ploadrubtnew_abs:
2831 case Hexagon::L4_ploadrubfnew_abs:
2832 case Hexagon::L2_loadrubgp:
2833 // Half
2834 case Hexagon::L2_loadruh_io:
2835 case Hexagon::L4_loadruh_ur:
2836 case Hexagon::L4_loadruh_ap:
2837 case Hexagon::L2_loadruh_pr:
2838 case Hexagon::L2_loadruh_pbr:
2839 case Hexagon::L2_loadruh_pi:
2840 case Hexagon::L2_loadruh_pci:
2841 case Hexagon::L2_loadruh_pcr:
2842 case Hexagon::L4_loadruh_rr:
2843 case Hexagon::L2_ploadruht_io:
2844 case Hexagon::L2_ploadruht_pi:
2845 case Hexagon::L2_ploadruhf_io:
2846 case Hexagon::L2_ploadruhf_pi:
2847 case Hexagon::L2_ploadruhtnew_io:
2848 case Hexagon::L2_ploadruhfnew_io:
2849 case Hexagon::L4_ploadruht_rr:
2850 case Hexagon::L4_ploadruhf_rr:
2851 case Hexagon::L4_ploadruhtnew_rr:
2852 case Hexagon::L4_ploadruhfnew_rr:
2853 case Hexagon::L2_ploadruhtnew_pi:
2854 case Hexagon::L2_ploadruhfnew_pi:
2855 case Hexagon::L4_ploadruht_abs:
2856 case Hexagon::L4_ploadruhf_abs:
2857 case Hexagon::L4_ploadruhtnew_abs:
2858 case Hexagon::L4_ploadruhfnew_abs:
2859 case Hexagon::L2_loadruhgp:
2860 return true;
2861 default:
2862 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002863 }
2864}
2865
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002866// Add latency to instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002867bool HexagonInstrInfo::addLatencyToSchedule(const MachineInstr &MI1,
2868 const MachineInstr &MI2) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002869 if (isHVXVec(MI1) && isHVXVec(MI2))
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002870 if (!isVecUsableNextPacket(MI1, MI2))
2871 return true;
2872 return false;
2873}
2874
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00002875/// Get the base register and byte offset of a load/store instr.
Brendon Cahoon254f8892016-07-29 16:44:44 +00002876bool HexagonInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt,
2877 unsigned &BaseReg, int64_t &Offset, const TargetRegisterInfo *TRI)
2878 const {
2879 unsigned AccessSize = 0;
2880 int OffsetVal = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002881 BaseReg = getBaseAndOffset(LdSt, OffsetVal, AccessSize);
Brendon Cahoon254f8892016-07-29 16:44:44 +00002882 Offset = OffsetVal;
2883 return BaseReg != 0;
2884}
2885
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00002886/// Can these instructions execute at the same time in a bundle.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002887bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr &First,
2888 const MachineInstr &Second) const {
Krzysztof Parzyszek4763c2d2017-05-03 15:33:09 +00002889 if (Second.mayStore() && First.getOpcode() == Hexagon::S2_allocframe) {
2890 const MachineOperand &Op = Second.getOperand(0);
2891 if (Op.isReg() && Op.isUse() && Op.getReg() == Hexagon::R29)
2892 return true;
2893 }
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002894 if (DisableNVSchedule)
2895 return false;
2896 if (mayBeNewStore(Second)) {
2897 // Make sure the definition of the first instruction is the value being
2898 // stored.
2899 const MachineOperand &Stored =
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002900 Second.getOperand(Second.getNumOperands() - 1);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002901 if (!Stored.isReg())
2902 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002903 for (unsigned i = 0, e = First.getNumOperands(); i < e; ++i) {
2904 const MachineOperand &Op = First.getOperand(i);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002905 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2906 return true;
2907 }
2908 }
2909 return false;
2910}
2911
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002912bool HexagonInstrInfo::doesNotReturn(const MachineInstr &CallMI) const {
2913 unsigned Opc = CallMI.getOpcode();
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002914 return Opc == Hexagon::PS_call_nr || Opc == Hexagon::PS_callr_nr;
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002915}
2916
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002917bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2918 for (auto &I : *B)
2919 if (I.isEHLabel())
2920 return true;
2921 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002922}
2923
Jyotsna Verma84256432013-03-01 17:37:13 +00002924// Returns true if an instruction can be converted into a non-extended
2925// equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002926bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002927 short NonExtOpcode;
2928 // Check if the instruction has a register form that uses register in place
2929 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002930 if (Hexagon::getRegForm(MI.getOpcode()) >= 0)
Jyotsna Verma84256432013-03-01 17:37:13 +00002931 return true;
2932
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002933 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00002934 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00002935
2936 switch (getAddrMode(MI)) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002937 case HexagonII::Absolute:
Jyotsna Verma84256432013-03-01 17:37:13 +00002938 // Load/store with absolute addressing mode can be converted into
2939 // base+offset mode.
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002940 NonExtOpcode = Hexagon::changeAddrMode_abs_io(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002941 break;
Eugene Zelenko3b873362017-09-28 22:27:31 +00002942 case HexagonII::BaseImmOffset:
Jyotsna Verma84256432013-03-01 17:37:13 +00002943 // Load/store with base+offset addressing mode can be converted into
2944 // base+register offset addressing mode. However left shift operand should
2945 // be set to 0.
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002946 NonExtOpcode = Hexagon::changeAddrMode_io_rr(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002947 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002948 case HexagonII::BaseLongOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002949 NonExtOpcode = Hexagon::changeAddrMode_ur_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002950 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00002951 default:
2952 return false;
2953 }
2954 if (NonExtOpcode < 0)
2955 return false;
2956 return true;
2957 }
2958 return false;
2959}
2960
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002961bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr &MI) const {
2962 return Hexagon::getRealHWInstr(MI.getOpcode(),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002963 Hexagon::InstrType_Pseudo) >= 0;
2964}
2965
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002966bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
2967 const {
2968 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
2969 while (I != E) {
2970 if (I->isBarrier())
2971 return true;
2972 ++I;
2973 }
2974 return false;
2975}
2976
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002977// Returns true, if a LD insn can be promoted to a cur load.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002978bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr &MI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002979 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002980 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00002981 Subtarget.hasV60TOps();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002982}
2983
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002984// Returns true, if a ST insn can be promoted to a new-value store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002985bool HexagonInstrInfo::mayBeNewStore(const MachineInstr &MI) const {
Krzysztof Parzyszekf66f7612018-05-14 20:41:04 +00002986 if (MI.mayStore() && !Subtarget.useNewValueStores())
2987 return false;
2988
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002989 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002990 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
2991}
2992
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002993bool HexagonInstrInfo::producesStall(const MachineInstr &ProdMI,
2994 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002995 // There is no stall when ProdMI is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002996 if (!isHVXVec(ProdMI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002997 return false;
2998
2999 // There is no stall when ProdMI and ConsMI are not dependent.
3000 if (!isDependent(ProdMI, ConsMI))
3001 return false;
3002
3003 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
3004 // are scheduled in consecutive packets.
3005 if (isVecUsableNextPacket(ProdMI, ConsMI))
3006 return false;
3007
3008 return true;
3009}
3010
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003011bool HexagonInstrInfo::producesStall(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003012 MachineBasicBlock::const_instr_iterator BII) const {
3013 // There is no stall when I is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003014 if (!isHVXVec(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003015 return false;
3016
3017 MachineBasicBlock::const_instr_iterator MII = BII;
3018 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
3019
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003020 if (!MII->isBundle())
3021 return producesStall(*MII, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003022
3023 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003024 const MachineInstr &J = *MII;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003025 if (producesStall(J, MI))
3026 return true;
3027 }
3028 return false;
3029}
3030
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003031bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003032 unsigned PredReg) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00003033 for (const MachineOperand &MO : MI.operands()) {
3034 // Predicate register must be explicitly defined.
3035 if (MO.isRegMask() && MO.clobbersPhysReg(PredReg))
3036 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003037 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00003038 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003039 }
3040
3041 // Hexagon Programmer's Reference says that decbin, memw_locked, and
3042 // memd_locked cannot be used as .new as well,
3043 // but we don't seem to have these instructions defined.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003044 return MI.getOpcode() != Hexagon::A4_tlbmatch;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003045}
3046
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003047bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003048 return Opcode == Hexagon::J2_jumpt ||
3049 Opcode == Hexagon::J2_jumptpt ||
3050 Opcode == Hexagon::J2_jumpf ||
3051 Opcode == Hexagon::J2_jumpfpt ||
3052 Opcode == Hexagon::J2_jumptnew ||
3053 Opcode == Hexagon::J2_jumpfnew ||
3054 Opcode == Hexagon::J2_jumptnewpt ||
3055 Opcode == Hexagon::J2_jumpfnewpt;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003056}
3057
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003058bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
3059 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
3060 return false;
3061 return !isPredicatedTrue(Cond[0].getImm());
3062}
3063
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003064unsigned HexagonInstrInfo::getAddrMode(const MachineInstr &MI) const {
3065 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003066 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
3067}
3068
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003069// Returns the base register in a memory access (load/store). The offset is
3070// returned in Offset and the access size is returned in AccessSize.
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003071// If the base register has a subregister or the offset field does not contain
3072// an immediate value, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003073unsigned HexagonInstrInfo::getBaseAndOffset(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003074 int &Offset, unsigned &AccessSize) const {
3075 // Return if it is not a base+offset type instruction or a MemOp.
3076 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
3077 getAddrMode(MI) != HexagonII::BaseLongOffset &&
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003078 !isMemOp(MI) && !isPostIncrement(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003079 return 0;
3080
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00003081 AccessSize = getMemAccessSize(MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003082
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003083 unsigned BasePos = 0, OffsetPos = 0;
3084 if (!getBaseAndOffsetPosition(MI, BasePos, OffsetPos))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003085 return 0;
3086
3087 // Post increment updates its EA after the mem access,
3088 // so we need to treat its offset as zero.
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003089 if (isPostIncrement(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003090 Offset = 0;
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003091 } else {
3092 const MachineOperand &OffsetOp = MI.getOperand(OffsetPos);
3093 if (!OffsetOp.isImm())
3094 return 0;
3095 Offset = OffsetOp.getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003096 }
3097
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003098 const MachineOperand &BaseOp = MI.getOperand(BasePos);
3099 if (BaseOp.getSubReg() != 0)
3100 return 0;
3101 return BaseOp.getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003102}
3103
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003104/// Return the position of the base and offset operands for this instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003105bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003106 unsigned &BasePos, unsigned &OffsetPos) const {
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003107 if (!isAddrModeWithOffset(MI) && !isPostIncrement(MI))
3108 return false;
3109
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003110 // Deal with memops first.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003111 if (isMemOp(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003112 BasePos = 0;
3113 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003114 } else if (MI.mayStore()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003115 BasePos = 0;
3116 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003117 } else if (MI.mayLoad()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003118 BasePos = 1;
3119 OffsetPos = 2;
3120 } else
3121 return false;
3122
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003123 if (isPredicated(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003124 BasePos++;
3125 OffsetPos++;
3126 }
3127 if (isPostIncrement(MI)) {
3128 BasePos++;
3129 OffsetPos++;
3130 }
3131
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003132 if (!MI.getOperand(BasePos).isReg() || !MI.getOperand(OffsetPos).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003133 return false;
3134
3135 return true;
3136}
3137
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00003138// Inserts branching instructions in reverse order of their occurrence.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003139// e.g. jump_t t1 (i1)
3140// jump t2 (i2)
3141// Jumpers = {i2, i1}
3142SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
3143 MachineBasicBlock& MBB) const {
3144 SmallVector<MachineInstr*, 2> Jumpers;
3145 // If the block has no terminators, it just falls into the block after it.
3146 MachineBasicBlock::instr_iterator I = MBB.instr_end();
3147 if (I == MBB.instr_begin())
3148 return Jumpers;
3149
3150 // A basic block may looks like this:
3151 //
3152 // [ insn
3153 // EH_LABEL
3154 // insn
3155 // insn
3156 // insn
3157 // EH_LABEL
3158 // insn ]
3159 //
3160 // It has two succs but does not have a terminator
3161 // Don't know how to handle it.
3162 do {
3163 --I;
3164 if (I->isEHLabel())
3165 return Jumpers;
3166 } while (I != MBB.instr_begin());
3167
3168 I = MBB.instr_end();
3169 --I;
3170
Shiva Chen801bf7e2018-05-09 02:42:00 +00003171 while (I->isDebugInstr()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003172 if (I == MBB.instr_begin())
3173 return Jumpers;
3174 --I;
3175 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003176 if (!isUnpredicatedTerminator(*I))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003177 return Jumpers;
3178
3179 // Get the last instruction in the block.
3180 MachineInstr *LastInst = &*I;
3181 Jumpers.push_back(LastInst);
3182 MachineInstr *SecondLastInst = nullptr;
3183 // Find one more terminator if present.
3184 do {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003185 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003186 if (!SecondLastInst) {
3187 SecondLastInst = &*I;
3188 Jumpers.push_back(SecondLastInst);
3189 } else // This is a third branch.
3190 return Jumpers;
3191 }
3192 if (I == MBB.instr_begin())
3193 break;
3194 --I;
3195 } while (true);
3196 return Jumpers;
3197}
3198
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003199// Returns Operand Index for the constant extended instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003200unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr &MI) const {
3201 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003202 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3203}
3204
3205// See if instruction could potentially be a duplex candidate.
3206// If so, return its group. Zero otherwise.
3207HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003208 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003209 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3210
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003211 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003212 default:
3213 return HexagonII::HCG_None;
3214 //
3215 // Compound pairs.
3216 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3217 // "Rd16=#U6 ; jump #r9:2"
3218 // "Rd16=Rs16 ; jump #r9:2"
3219 //
3220 case Hexagon::C2_cmpeq:
3221 case Hexagon::C2_cmpgt:
3222 case Hexagon::C2_cmpgtu:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003223 DstReg = MI.getOperand(0).getReg();
3224 Src1Reg = MI.getOperand(1).getReg();
3225 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003226 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3227 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3228 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3229 return HexagonII::HCG_A;
3230 break;
3231 case Hexagon::C2_cmpeqi:
3232 case Hexagon::C2_cmpgti:
3233 case Hexagon::C2_cmpgtui:
3234 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003235 DstReg = MI.getOperand(0).getReg();
3236 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003237 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3238 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003239 isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3240 ((isUInt<5>(MI.getOperand(2).getImm())) ||
3241 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003242 return HexagonII::HCG_A;
3243 break;
3244 case Hexagon::A2_tfr:
3245 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003246 DstReg = MI.getOperand(0).getReg();
3247 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003248 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3249 return HexagonII::HCG_A;
3250 break;
3251 case Hexagon::A2_tfrsi:
3252 // Rd = #u6
3253 // Do not test for #u6 size since the const is getting extended
3254 // regardless and compound could be formed.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003255 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003256 if (isIntRegForSubInst(DstReg))
3257 return HexagonII::HCG_A;
3258 break;
3259 case Hexagon::S2_tstbit_i:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003260 DstReg = MI.getOperand(0).getReg();
3261 Src1Reg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003262 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3263 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003264 MI.getOperand(2).isImm() &&
3265 isIntRegForSubInst(Src1Reg) && (MI.getOperand(2).getImm() == 0))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003266 return HexagonII::HCG_A;
3267 break;
3268 // The fact that .new form is used pretty much guarantees
3269 // that predicate register will match. Nevertheless,
3270 // there could be some false positives without additional
3271 // checking.
3272 case Hexagon::J2_jumptnew:
3273 case Hexagon::J2_jumpfnew:
3274 case Hexagon::J2_jumptnewpt:
3275 case Hexagon::J2_jumpfnewpt:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003276 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003277 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3278 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3279 return HexagonII::HCG_B;
3280 break;
3281 // Transfer and jump:
3282 // Rd=#U6 ; jump #r9:2
3283 // Rd=Rs ; jump #r9:2
3284 // Do not test for jump range here.
3285 case Hexagon::J2_jump:
3286 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003287 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003288 return HexagonII::HCG_C;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003289 }
3290
3291 return HexagonII::HCG_None;
3292}
3293
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003294// Returns -1 when there is no opcode found.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003295unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr &GA,
3296 const MachineInstr &GB) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003297 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3298 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003299 if ((GA.getOpcode() != Hexagon::C2_cmpeqi) ||
3300 (GB.getOpcode() != Hexagon::J2_jumptnew))
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003301 return -1u;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003302 unsigned DestReg = GA.getOperand(0).getReg();
3303 if (!GB.readsRegister(DestReg))
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003304 return -1u;
3305 if (DestReg != Hexagon::P0 && DestReg != Hexagon::P1)
3306 return -1u;
3307 // The value compared against must be either u5 or -1.
3308 const MachineOperand &CmpOp = GA.getOperand(2);
3309 if (!CmpOp.isImm())
3310 return -1u;
3311 int V = CmpOp.getImm();
3312 if (V == -1)
3313 return DestReg == Hexagon::P0 ? Hexagon::J4_cmpeqn1_tp0_jump_nt
3314 : Hexagon::J4_cmpeqn1_tp1_jump_nt;
3315 if (!isUInt<5>(V))
3316 return -1u;
3317 return DestReg == Hexagon::P0 ? Hexagon::J4_cmpeqi_tp0_jump_nt
3318 : Hexagon::J4_cmpeqi_tp1_jump_nt;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003319}
3320
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003321int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3322 enum Hexagon::PredSense inPredSense;
3323 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3324 Hexagon::PredSense_true;
3325 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3326 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3327 return CondOpcode;
3328
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003329 llvm_unreachable("Unexpected predicable instruction");
3330}
3331
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003332// Return the cur value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003333int HexagonInstrInfo::getDotCurOp(const MachineInstr &MI) const {
3334 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003335 default: llvm_unreachable("Unknown .cur type");
3336 case Hexagon::V6_vL32b_pi:
3337 return Hexagon::V6_vL32b_cur_pi;
3338 case Hexagon::V6_vL32b_ai:
3339 return Hexagon::V6_vL32b_cur_ai;
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00003340 case Hexagon::V6_vL32b_nt_pi:
3341 return Hexagon::V6_vL32b_nt_cur_pi;
3342 case Hexagon::V6_vL32b_nt_ai:
3343 return Hexagon::V6_vL32b_nt_cur_ai;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003344 }
3345 return 0;
3346}
3347
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003348// Return the regular version of the .cur instruction.
3349int HexagonInstrInfo::getNonDotCurOp(const MachineInstr &MI) const {
3350 switch (MI.getOpcode()) {
3351 default: llvm_unreachable("Unknown .cur type");
3352 case Hexagon::V6_vL32b_cur_pi:
3353 return Hexagon::V6_vL32b_pi;
3354 case Hexagon::V6_vL32b_cur_ai:
3355 return Hexagon::V6_vL32b_ai;
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00003356 case Hexagon::V6_vL32b_nt_cur_pi:
3357 return Hexagon::V6_vL32b_nt_pi;
3358 case Hexagon::V6_vL32b_nt_cur_ai:
3359 return Hexagon::V6_vL32b_nt_ai;
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003360 }
3361 return 0;
3362}
3363
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003364// The diagram below shows the steps involved in the conversion of a predicated
3365// store instruction to its .new predicated new-value form.
3366//
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003367// Note: It doesn't include conditional new-value stores as they can't be
3368// converted to .new predicate.
3369//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003370// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3371// ^ ^
3372// / \ (not OK. it will cause new-value store to be
3373// / X conditional on p0.new while R2 producer is
3374// / \ on p0)
3375// / \.
3376// p.new store p.old NV store
3377// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3378// ^ ^
3379// \ /
3380// \ /
3381// \ /
3382// p.old store
3383// [if (p0)memw(R0+#0)=R2]
3384//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003385// The following set of instructions further explains the scenario where
3386// conditional new-value store becomes invalid when promoted to .new predicate
3387// form.
3388//
3389// { 1) if (p0) r0 = add(r1, r2)
3390// 2) p0 = cmp.eq(r3, #0) }
3391//
3392// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3393// the first two instructions because in instr 1, r0 is conditional on old value
3394// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3395// is not valid for new-value stores.
3396// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3397// from the "Conditional Store" list. Because a predicated new value store
3398// would NOT be promoted to a double dot new store. See diagram below:
3399// This function returns yes for those stores that are predicated but not
3400// yet promoted to predicate dot new instructions.
3401//
3402// +---------------------+
3403// /-----| if (p0) memw(..)=r0 |---------\~
3404// || +---------------------+ ||
3405// promote || /\ /\ || promote
3406// || /||\ /||\ ||
3407// \||/ demote || \||/
3408// \/ || || \/
3409// +-------------------------+ || +-------------------------+
3410// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3411// +-------------------------+ || +-------------------------+
3412// || || ||
3413// || demote \||/
3414// promote || \/ NOT possible
3415// || || /\~
3416// \||/ || /||\~
3417// \/ || ||
3418// +-----------------------------+
3419// | if (p0.new) memw(..)=r0.new |
3420// +-----------------------------+
3421// Double Dot New Store
3422//
3423// Returns the most basic instruction for the .new predicated instructions and
3424// new-value stores.
3425// For example, all of the following instructions will be converted back to the
3426// same instruction:
3427// 1) if (p0.new) memw(R0+#0) = R1.new --->
3428// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3429// 3) if (p0.new) memw(R0+#0) = R1 --->
3430//
3431// To understand the translation of instruction 1 to its original form, consider
3432// a packet with 3 instructions.
3433// { p0 = cmp.eq(R0,R1)
3434// if (p0.new) R2 = add(R3, R4)
3435// R5 = add (R3, R1)
3436// }
3437// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3438//
3439// This instruction can be part of the previous packet only if both p0 and R2
3440// are promoted to .new values. This promotion happens in steps, first
3441// predicate register is promoted to .new and in the next iteration R2 is
3442// promoted. Therefore, in case of dependence check failure (due to R5) during
3443// next iteration, it should be converted back to its most basic form.
3444
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003445// Return the new value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003446int HexagonInstrInfo::getDotNewOp(const MachineInstr &MI) const {
3447 int NVOpcode = Hexagon::getNewValueOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003448 if (NVOpcode >= 0) // Valid new-value store instruction.
3449 return NVOpcode;
3450
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003451 switch (MI.getOpcode()) {
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003452 default:
Eugene Zelenko3b873362017-09-28 22:27:31 +00003453 report_fatal_error(std::string("Unknown .new type: ") +
3454 std::to_string(MI.getOpcode()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003455 case Hexagon::S4_storerb_ur:
3456 return Hexagon::S4_storerbnew_ur;
3457
3458 case Hexagon::S2_storerb_pci:
3459 return Hexagon::S2_storerb_pci;
3460
3461 case Hexagon::S2_storeri_pci:
3462 return Hexagon::S2_storeri_pci;
3463
3464 case Hexagon::S2_storerh_pci:
3465 return Hexagon::S2_storerh_pci;
3466
3467 case Hexagon::S2_storerd_pci:
3468 return Hexagon::S2_storerd_pci;
3469
3470 case Hexagon::S2_storerf_pci:
3471 return Hexagon::S2_storerf_pci;
3472
3473 case Hexagon::V6_vS32b_ai:
3474 return Hexagon::V6_vS32b_new_ai;
3475
3476 case Hexagon::V6_vS32b_pi:
3477 return Hexagon::V6_vS32b_new_pi;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003478 }
3479 return 0;
3480}
3481
3482// Returns the opcode to use when converting MI, which is a conditional jump,
3483// into a conditional instruction which uses the .new value of the predicate.
3484// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003485// If MBPI is null, all edges will be treated as equally likely for the
3486// purposes of establishing a predication hint.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003487int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003488 const MachineBranchProbabilityInfo *MBPI) const {
3489 // We assume that block can have at most two successors.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003490 const MachineBasicBlock *Src = MI.getParent();
3491 const MachineOperand &BrTarget = MI.getOperand(1);
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003492 bool Taken = false;
3493 const BranchProbability OneHalf(1, 2);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003494
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003495 auto getEdgeProbability = [MBPI] (const MachineBasicBlock *Src,
3496 const MachineBasicBlock *Dst) {
3497 if (MBPI)
3498 return MBPI->getEdgeProbability(Src, Dst);
3499 return BranchProbability(1, Src->succ_size());
3500 };
3501
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003502 if (BrTarget.isMBB()) {
3503 const MachineBasicBlock *Dst = BrTarget.getMBB();
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003504 Taken = getEdgeProbability(Src, Dst) >= OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003505 } else {
3506 // The branch target is not a basic block (most likely a function).
3507 // Since BPI only gives probabilities for targets that are basic blocks,
3508 // try to identify another target of this branch (potentially a fall-
3509 // -through) and check the probability of that target.
3510 //
3511 // The only handled branch combinations are:
3512 // - one conditional branch,
3513 // - one conditional branch followed by one unconditional branch.
3514 // Otherwise, assume not-taken.
3515 assert(MI.isConditionalBranch());
3516 const MachineBasicBlock &B = *MI.getParent();
3517 bool SawCond = false, Bad = false;
3518 for (const MachineInstr &I : B) {
3519 if (!I.isBranch())
3520 continue;
3521 if (I.isConditionalBranch()) {
3522 SawCond = true;
3523 if (&I != &MI) {
3524 Bad = true;
3525 break;
3526 }
3527 }
3528 if (I.isUnconditionalBranch() && !SawCond) {
3529 Bad = true;
3530 break;
3531 }
3532 }
3533 if (!Bad) {
3534 MachineBasicBlock::const_instr_iterator It(MI);
3535 MachineBasicBlock::const_instr_iterator NextIt = std::next(It);
3536 if (NextIt == B.instr_end()) {
3537 // If this branch is the last, look for the fall-through block.
3538 for (const MachineBasicBlock *SB : B.successors()) {
3539 if (!B.isLayoutSuccessor(SB))
3540 continue;
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003541 Taken = getEdgeProbability(Src, SB) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003542 break;
3543 }
3544 } else {
3545 assert(NextIt->isUnconditionalBranch());
3546 // Find the first MBB operand and assume it's the target.
3547 const MachineBasicBlock *BT = nullptr;
3548 for (const MachineOperand &Op : NextIt->operands()) {
3549 if (!Op.isMBB())
3550 continue;
3551 BT = Op.getMBB();
3552 break;
3553 }
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003554 Taken = BT && getEdgeProbability(Src, BT) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003555 }
3556 } // if (!Bad)
3557 }
3558
3559 // The Taken flag should be set to something reasonable by this point.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003560
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003561 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003562 case Hexagon::J2_jumpt:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003563 return Taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003564 case Hexagon::J2_jumpf:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003565 return Taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003566
3567 default:
3568 llvm_unreachable("Unexpected jump instruction.");
3569 }
3570}
3571
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003572// Return .new predicate version for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003573int HexagonInstrInfo::getDotNewPredOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003574 const MachineBranchProbabilityInfo *MBPI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003575 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003576 // Condtional Jumps
3577 case Hexagon::J2_jumpt:
3578 case Hexagon::J2_jumpf:
3579 return getDotNewPredJumpOp(MI, MBPI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003580 }
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003581
3582 int NewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
3583 if (NewOpcode >= 0)
3584 return NewOpcode;
Krzysztof Parzyszek066e8b52017-06-02 14:07:06 +00003585 return 0;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003586}
3587
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003588int HexagonInstrInfo::getDotOldOp(const MachineInstr &MI) const {
3589 int NewOp = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003590 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3591 NewOp = Hexagon::getPredOldOpcode(NewOp);
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003592 // All Hexagon architectures have prediction bits on dot-new branches,
3593 // but only Hexagon V60+ has prediction bits on dot-old ones. Make sure
3594 // to pick the right opcode when converting back to dot-old.
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003595 if (!Subtarget.getFeatureBits()[Hexagon::ArchV60]) {
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003596 switch (NewOp) {
3597 case Hexagon::J2_jumptpt:
3598 NewOp = Hexagon::J2_jumpt;
3599 break;
3600 case Hexagon::J2_jumpfpt:
3601 NewOp = Hexagon::J2_jumpf;
3602 break;
3603 case Hexagon::J2_jumprtpt:
3604 NewOp = Hexagon::J2_jumprt;
3605 break;
3606 case Hexagon::J2_jumprfpt:
3607 NewOp = Hexagon::J2_jumprf;
3608 break;
3609 }
3610 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003611 assert(NewOp >= 0 &&
3612 "Couldn't change predicate new instruction to its old form.");
3613 }
3614
3615 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3616 NewOp = Hexagon::getNonNVStore(NewOp);
3617 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3618 }
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003619
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003620 if (Subtarget.hasV60TOps())
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003621 return NewOp;
3622
3623 // Subtargets prior to V60 didn't support 'taken' forms of predicated jumps.
3624 switch (NewOp) {
3625 case Hexagon::J2_jumpfpt:
3626 return Hexagon::J2_jumpf;
3627 case Hexagon::J2_jumptpt:
3628 return Hexagon::J2_jumpt;
3629 case Hexagon::J2_jumprfpt:
3630 return Hexagon::J2_jumprf;
3631 case Hexagon::J2_jumprtpt:
3632 return Hexagon::J2_jumprt;
3633 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003634 return NewOp;
3635}
3636
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003637// See if instruction could potentially be a duplex candidate.
3638// If so, return its group. Zero otherwise.
3639HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003640 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003641 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003642 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003643
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003644 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003645 default:
3646 return HexagonII::HSIG_None;
3647 //
3648 // Group L1:
3649 //
3650 // Rd = memw(Rs+#u4:2)
3651 // Rd = memub(Rs+#u4:0)
3652 case Hexagon::L2_loadri_io:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003653 DstReg = MI.getOperand(0).getReg();
3654 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003655 // Special case this one from Group L2.
3656 // Rd = memw(r29+#u5:2)
3657 if (isIntRegForSubInst(DstReg)) {
3658 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3659 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003660 MI.getOperand(2).isImm() &&
3661 isShiftedUInt<5,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003662 return HexagonII::HSIG_L2;
3663 // Rd = memw(Rs+#u4:2)
3664 if (isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003665 (MI.getOperand(2).isImm() &&
3666 isShiftedUInt<4,2>(MI.getOperand(2).getImm())))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003667 return HexagonII::HSIG_L1;
3668 }
3669 break;
3670 case Hexagon::L2_loadrub_io:
3671 // Rd = memub(Rs+#u4:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003672 DstReg = MI.getOperand(0).getReg();
3673 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003674 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003675 MI.getOperand(2).isImm() && isUInt<4>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003676 return HexagonII::HSIG_L1;
3677 break;
3678 //
3679 // Group L2:
3680 //
3681 // Rd = memh/memuh(Rs+#u3:1)
3682 // Rd = memb(Rs+#u3:0)
3683 // Rd = memw(r29+#u5:2) - Handled above.
3684 // Rdd = memd(r29+#u5:3)
3685 // deallocframe
3686 // [if ([!]p0[.new])] dealloc_return
3687 // [if ([!]p0[.new])] jumpr r31
3688 case Hexagon::L2_loadrh_io:
3689 case Hexagon::L2_loadruh_io:
3690 // Rd = memh/memuh(Rs+#u3:1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003691 DstReg = MI.getOperand(0).getReg();
3692 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003693 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003694 MI.getOperand(2).isImm() &&
3695 isShiftedUInt<3,1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003696 return HexagonII::HSIG_L2;
3697 break;
3698 case Hexagon::L2_loadrb_io:
3699 // Rd = memb(Rs+#u3:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003700 DstReg = MI.getOperand(0).getReg();
3701 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003702 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003703 MI.getOperand(2).isImm() &&
3704 isUInt<3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003705 return HexagonII::HSIG_L2;
3706 break;
3707 case Hexagon::L2_loadrd_io:
3708 // Rdd = memd(r29+#u5:3)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003709 DstReg = MI.getOperand(0).getReg();
3710 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003711 if (isDblRegForSubInst(DstReg, HRI) &&
3712 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3713 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003714 MI.getOperand(2).isImm() &&
3715 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003716 return HexagonII::HSIG_L2;
3717 break;
3718 // dealloc_return is not documented in Hexagon Manual, but marked
3719 // with A_SUBINSN attribute in iset_v4classic.py.
3720 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003721 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003722 case Hexagon::L4_return:
3723 case Hexagon::L2_deallocframe:
3724 return HexagonII::HSIG_L2;
3725 case Hexagon::EH_RETURN_JMPR:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003726 case Hexagon::PS_jmpret:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003727 case Hexagon::SL2_jumpr31:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003728 // jumpr r31
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00003729 // Actual form JMPR implicit-def %pc, implicit %r31, implicit internal %r0
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003730 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003731 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3732 return HexagonII::HSIG_L2;
3733 break;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003734 case Hexagon::PS_jmprett:
3735 case Hexagon::PS_jmpretf:
3736 case Hexagon::PS_jmprettnewpt:
3737 case Hexagon::PS_jmpretfnewpt:
3738 case Hexagon::PS_jmprettnew:
3739 case Hexagon::PS_jmpretfnew:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003740 case Hexagon::SL2_jumpr31_t:
3741 case Hexagon::SL2_jumpr31_f:
3742 case Hexagon::SL2_jumpr31_tnew:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003743 DstReg = MI.getOperand(1).getReg();
3744 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003745 // [if ([!]p0[.new])] jumpr r31
3746 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3747 (Hexagon::P0 == SrcReg)) &&
3748 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3749 return HexagonII::HSIG_L2;
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003750 break;
Eugene Zelenko3b873362017-09-28 22:27:31 +00003751 case Hexagon::L4_return_t:
3752 case Hexagon::L4_return_f:
3753 case Hexagon::L4_return_tnew_pnt:
3754 case Hexagon::L4_return_fnew_pnt:
3755 case Hexagon::L4_return_tnew_pt:
3756 case Hexagon::L4_return_fnew_pt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003757 // [if ([!]p0[.new])] dealloc_return
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003758 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003759 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3760 return HexagonII::HSIG_L2;
3761 break;
3762 //
3763 // Group S1:
3764 //
3765 // memw(Rs+#u4:2) = Rt
3766 // memb(Rs+#u4:0) = Rt
3767 case Hexagon::S2_storeri_io:
3768 // Special case this one from Group S2.
3769 // memw(r29+#u5:2) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003770 Src1Reg = MI.getOperand(0).getReg();
3771 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003772 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3773 isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003774 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3775 isShiftedUInt<5,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003776 return HexagonII::HSIG_S2;
3777 // memw(Rs+#u4:2) = Rt
3778 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003779 MI.getOperand(1).isImm() &&
3780 isShiftedUInt<4,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003781 return HexagonII::HSIG_S1;
3782 break;
3783 case Hexagon::S2_storerb_io:
3784 // memb(Rs+#u4:0) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003785 Src1Reg = MI.getOperand(0).getReg();
3786 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003787 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003788 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003789 return HexagonII::HSIG_S1;
3790 break;
3791 //
3792 // Group S2:
3793 //
3794 // memh(Rs+#u3:1) = Rt
3795 // memw(r29+#u5:2) = Rt
3796 // memd(r29+#s6:3) = Rtt
3797 // memw(Rs+#u4:2) = #U1
3798 // memb(Rs+#u4) = #U1
3799 // allocframe(#u5:3)
3800 case Hexagon::S2_storerh_io:
3801 // memh(Rs+#u3:1) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003802 Src1Reg = MI.getOperand(0).getReg();
3803 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003804 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003805 MI.getOperand(1).isImm() &&
3806 isShiftedUInt<3,1>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003807 return HexagonII::HSIG_S1;
3808 break;
3809 case Hexagon::S2_storerd_io:
3810 // memd(r29+#s6:3) = Rtt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003811 Src1Reg = MI.getOperand(0).getReg();
3812 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003813 if (isDblRegForSubInst(Src2Reg, HRI) &&
3814 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003815 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3816 isShiftedInt<6,3>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003817 return HexagonII::HSIG_S2;
3818 break;
3819 case Hexagon::S4_storeiri_io:
3820 // memw(Rs+#u4:2) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003821 Src1Reg = MI.getOperand(0).getReg();
3822 if (isIntRegForSubInst(Src1Reg) && MI.getOperand(1).isImm() &&
3823 isShiftedUInt<4,2>(MI.getOperand(1).getImm()) &&
3824 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003825 return HexagonII::HSIG_S2;
3826 break;
3827 case Hexagon::S4_storeirb_io:
3828 // memb(Rs+#u4) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003829 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekf2a4f8f2016-06-15 21:05:04 +00003830 if (isIntRegForSubInst(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003831 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()) &&
3832 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003833 return HexagonII::HSIG_S2;
3834 break;
3835 case Hexagon::S2_allocframe:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003836 if (MI.getOperand(2).isImm() &&
3837 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003838 return HexagonII::HSIG_S1;
3839 break;
3840 //
3841 // Group A:
3842 //
3843 // Rx = add(Rx,#s7)
3844 // Rd = Rs
3845 // Rd = #u6
3846 // Rd = #-1
3847 // if ([!]P0[.new]) Rd = #0
3848 // Rd = add(r29,#u6:2)
3849 // Rx = add(Rx,Rs)
3850 // P0 = cmp.eq(Rs,#u2)
3851 // Rdd = combine(#0,Rs)
3852 // Rdd = combine(Rs,#0)
3853 // Rdd = combine(#u2,#U2)
3854 // Rd = add(Rs,#1)
3855 // Rd = add(Rs,#-1)
3856 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3857 // Rd = and(Rs,#1)
3858 case Hexagon::A2_addi:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003859 DstReg = MI.getOperand(0).getReg();
3860 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003861 if (isIntRegForSubInst(DstReg)) {
3862 // Rd = add(r29,#u6:2)
3863 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003864 HRI.getStackRegister() == SrcReg && MI.getOperand(2).isImm() &&
3865 isShiftedUInt<6,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003866 return HexagonII::HSIG_A;
3867 // Rx = add(Rx,#s7)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003868 if ((DstReg == SrcReg) && MI.getOperand(2).isImm() &&
3869 isInt<7>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003870 return HexagonII::HSIG_A;
3871 // Rd = add(Rs,#1)
3872 // Rd = add(Rs,#-1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003873 if (isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3874 ((MI.getOperand(2).getImm() == 1) ||
3875 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003876 return HexagonII::HSIG_A;
3877 }
3878 break;
3879 case Hexagon::A2_add:
3880 // Rx = add(Rx,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003881 DstReg = MI.getOperand(0).getReg();
3882 Src1Reg = MI.getOperand(1).getReg();
3883 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003884 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3885 isIntRegForSubInst(Src2Reg))
3886 return HexagonII::HSIG_A;
3887 break;
3888 case Hexagon::A2_andir:
3889 // Same as zxtb.
3890 // Rd16=and(Rs16,#255)
3891 // Rd16=and(Rs16,#1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003892 DstReg = MI.getOperand(0).getReg();
3893 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003894 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003895 MI.getOperand(2).isImm() &&
3896 ((MI.getOperand(2).getImm() == 1) ||
3897 (MI.getOperand(2).getImm() == 255)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003898 return HexagonII::HSIG_A;
3899 break;
3900 case Hexagon::A2_tfr:
3901 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003902 DstReg = MI.getOperand(0).getReg();
3903 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003904 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3905 return HexagonII::HSIG_A;
3906 break;
3907 case Hexagon::A2_tfrsi:
3908 // Rd = #u6
3909 // Do not test for #u6 size since the const is getting extended
3910 // regardless and compound could be formed.
3911 // Rd = #-1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003912 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003913 if (isIntRegForSubInst(DstReg))
3914 return HexagonII::HSIG_A;
3915 break;
3916 case Hexagon::C2_cmoveit:
3917 case Hexagon::C2_cmovenewit:
3918 case Hexagon::C2_cmoveif:
3919 case Hexagon::C2_cmovenewif:
3920 // if ([!]P0[.new]) Rd = #0
3921 // Actual form:
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00003922 // %r16 = C2_cmovenewit internal %p0, 0, implicit undef %r16;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003923 DstReg = MI.getOperand(0).getReg();
3924 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003925 if (isIntRegForSubInst(DstReg) &&
3926 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003927 MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003928 return HexagonII::HSIG_A;
3929 break;
3930 case Hexagon::C2_cmpeqi:
3931 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003932 DstReg = MI.getOperand(0).getReg();
3933 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003934 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3935 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003936 MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003937 return HexagonII::HSIG_A;
3938 break;
3939 case Hexagon::A2_combineii:
3940 case Hexagon::A4_combineii:
3941 // Rdd = combine(#u2,#U2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003942 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003943 if (isDblRegForSubInst(DstReg, HRI) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003944 ((MI.getOperand(1).isImm() && isUInt<2>(MI.getOperand(1).getImm())) ||
3945 (MI.getOperand(1).isGlobal() &&
3946 isUInt<2>(MI.getOperand(1).getOffset()))) &&
3947 ((MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm())) ||
3948 (MI.getOperand(2).isGlobal() &&
3949 isUInt<2>(MI.getOperand(2).getOffset()))))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003950 return HexagonII::HSIG_A;
3951 break;
3952 case Hexagon::A4_combineri:
3953 // Rdd = combine(Rs,#0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003954 DstReg = MI.getOperand(0).getReg();
3955 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003956 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003957 ((MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0) ||
3958 (MI.getOperand(2).isGlobal() && MI.getOperand(2).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003959 return HexagonII::HSIG_A;
3960 break;
3961 case Hexagon::A4_combineir:
3962 // Rdd = combine(#0,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003963 DstReg = MI.getOperand(0).getReg();
3964 SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003965 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003966 ((MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) ||
3967 (MI.getOperand(1).isGlobal() && MI.getOperand(1).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003968 return HexagonII::HSIG_A;
3969 break;
3970 case Hexagon::A2_sxtb:
3971 case Hexagon::A2_sxth:
3972 case Hexagon::A2_zxtb:
3973 case Hexagon::A2_zxth:
3974 // Rd = sxth/sxtb/zxtb/zxth(Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003975 DstReg = MI.getOperand(0).getReg();
3976 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003977 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3978 return HexagonII::HSIG_A;
3979 break;
3980 }
3981
3982 return HexagonII::HSIG_None;
3983}
3984
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003985short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr &MI) const {
3986 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Real);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003987}
3988
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003989unsigned HexagonInstrInfo::getInstrTimingClassLatency(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003990 const InstrItineraryData *ItinData, const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003991 // Default to one cycle for no itinerary. However, an "empty" itinerary may
3992 // still have a MinLatency property, which getStageLatency checks.
3993 if (!ItinData)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003994 return getInstrLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003995
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003996 if (MI.isTransient())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003997 return 0;
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003998 return ItinData->getStageLatency(MI.getDesc().getSchedClass());
3999}
4000
4001/// getOperandLatency - Compute and return the use operand latency of a given
4002/// pair of def and use.
4003/// In most cases, the static scheduling itinerary was enough to determine the
4004/// operand latency. But it may not be possible for instructions with variable
4005/// number of defs / uses.
4006///
4007/// This is a raw interface to the itinerary that may be directly overriden by
4008/// a target. Use computeOperandLatency to get the best estimate of latency.
4009int HexagonInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
4010 const MachineInstr &DefMI,
4011 unsigned DefIdx,
4012 const MachineInstr &UseMI,
4013 unsigned UseIdx) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00004014 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004015
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004016 // Get DefIdx and UseIdx for super registers.
Krzysztof Parzyszeka2122042018-03-26 16:33:16 +00004017 const MachineOperand &DefMO = DefMI.getOperand(DefIdx);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004018
Krzysztof Parzyszeka2122042018-03-26 16:33:16 +00004019 if (DefMO.isReg() && HRI.isPhysicalRegister(DefMO.getReg())) {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004020 if (DefMO.isImplicit()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004021 for (MCSuperRegIterator SR(DefMO.getReg(), &HRI); SR.isValid(); ++SR) {
4022 int Idx = DefMI.findRegisterDefOperandIdx(*SR, false, false, &HRI);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004023 if (Idx != -1) {
4024 DefIdx = Idx;
4025 break;
4026 }
4027 }
4028 }
4029
Krzysztof Parzyszeka2122042018-03-26 16:33:16 +00004030 const MachineOperand &UseMO = UseMI.getOperand(UseIdx);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004031 if (UseMO.isImplicit()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004032 for (MCSuperRegIterator SR(UseMO.getReg(), &HRI); SR.isValid(); ++SR) {
4033 int Idx = UseMI.findRegisterUseOperandIdx(*SR, false, &HRI);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004034 if (Idx != -1) {
4035 UseIdx = Idx;
4036 break;
4037 }
4038 }
4039 }
4040 }
4041
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004042 int Latency = TargetInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
4043 UseMI, UseIdx);
4044 if (!Latency)
4045 // We should never have 0 cycle latency between two instructions unless
4046 // they can be packetized together. However, this decision can't be made
4047 // here.
4048 Latency = 1;
4049 return Latency;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004050}
4051
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004052// inverts the predication logic.
4053// p -> NotP
4054// NotP -> P
4055bool HexagonInstrInfo::getInvertedPredSense(
4056 SmallVectorImpl<MachineOperand> &Cond) const {
4057 if (Cond.empty())
4058 return false;
4059 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
4060 Cond[0].setImm(Opc);
4061 return true;
4062}
4063
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004064unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
4065 int InvPredOpcode;
4066 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
4067 : Hexagon::getTruePredOpcode(Opc);
4068 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
4069 return InvPredOpcode;
4070
4071 llvm_unreachable("Unexpected predicated instruction");
4072}
4073
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004074// Returns the max value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004075int HexagonInstrInfo::getMaxValue(const MachineInstr &MI) const {
4076 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004077 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4078 & HexagonII::ExtentSignedMask;
4079 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4080 & HexagonII::ExtentBitsMask;
4081
4082 if (isSigned) // if value is signed
4083 return ~(-1U << (bits - 1));
4084 else
4085 return ~(-1U << bits);
4086}
4087
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004088
4089bool HexagonInstrInfo::isAddrModeWithOffset(const MachineInstr &MI) const {
4090 switch (MI.getOpcode()) {
4091 case Hexagon::L2_loadrbgp:
4092 case Hexagon::L2_loadrdgp:
4093 case Hexagon::L2_loadrhgp:
4094 case Hexagon::L2_loadrigp:
4095 case Hexagon::L2_loadrubgp:
4096 case Hexagon::L2_loadruhgp:
4097 case Hexagon::S2_storerbgp:
4098 case Hexagon::S2_storerbnewgp:
4099 case Hexagon::S2_storerhgp:
4100 case Hexagon::S2_storerhnewgp:
4101 case Hexagon::S2_storerigp:
4102 case Hexagon::S2_storerinewgp:
4103 case Hexagon::S2_storerdgp:
4104 case Hexagon::S2_storerfgp:
4105 return true;
4106 }
4107 const uint64_t F = MI.getDesc().TSFlags;
4108 unsigned addrMode =
4109 ((F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask);
4110 // Disallow any base+offset instruction. The assembler does not yet reorder
4111 // based up any zero offset instruction.
4112 return (addrMode == HexagonII::BaseRegOffset ||
4113 addrMode == HexagonII::BaseImmOffset ||
4114 addrMode == HexagonII::BaseLongOffset);
4115}
4116
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004117unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr &MI) const {
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004118 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00004119
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004120 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004121 unsigned S = (F >> MemAccessSizePos) & MemAccesSizeMask;
4122 unsigned Size = getMemAccessSizeInBytes(MemAccessSize(S));
4123 if (Size != 0)
4124 return Size;
4125
4126 // Handle vector access sizes.
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00004127 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004128 switch (S) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004129 case HexagonII::HVXVectorAccess:
4130 return HRI.getSpillSize(Hexagon::HvxVRRegClass);
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004131 default:
4132 llvm_unreachable("Unexpected instruction");
4133 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004134}
4135
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004136// Returns the min value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004137int HexagonInstrInfo::getMinValue(const MachineInstr &MI) const {
4138 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004139 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4140 & HexagonII::ExtentSignedMask;
4141 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4142 & HexagonII::ExtentBitsMask;
4143
4144 if (isSigned) // if value is signed
4145 return -1U << (bits - 1);
4146 else
4147 return 0;
4148}
4149
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004150// Returns opcode of the non-extended equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004151short HexagonInstrInfo::getNonExtOpcode(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00004152 // Check if the instruction has a register form that uses register in place
4153 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004154 short NonExtOpcode = Hexagon::getRegForm(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00004155 if (NonExtOpcode >= 0)
4156 return NonExtOpcode;
4157
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004158 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00004159 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00004160 switch (getAddrMode(MI)) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00004161 case HexagonII::Absolute:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004162 return Hexagon::changeAddrMode_abs_io(MI.getOpcode());
Eugene Zelenko3b873362017-09-28 22:27:31 +00004163 case HexagonII::BaseImmOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004164 return Hexagon::changeAddrMode_io_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004165 case HexagonII::BaseLongOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004166 return Hexagon::changeAddrMode_ur_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004167
Jyotsna Verma84256432013-03-01 17:37:13 +00004168 default:
4169 return -1;
4170 }
4171 }
4172 return -1;
4173}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00004174
Ahmed Bougachac88bf542015-06-11 19:30:37 +00004175bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004176 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00004177 if (Cond.empty())
4178 return false;
4179 assert(Cond.size() == 2);
4180 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004181 LLVM_DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00004182 return false;
Brendon Cahoondf43e682015-05-08 16:16:29 +00004183 }
4184 PredReg = Cond[1].getReg();
4185 PredRegPos = 1;
4186 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
4187 PredRegFlags = 0;
4188 if (Cond[1].isImplicit())
4189 PredRegFlags = RegState::Implicit;
4190 if (Cond[1].isUndef())
4191 PredRegFlags |= RegState::Undef;
4192 return true;
4193}
4194
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004195short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr &MI) const {
4196 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Pseudo);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004197}
4198
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004199short HexagonInstrInfo::getRegForm(const MachineInstr &MI) const {
4200 return Hexagon::getRegForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004201}
4202
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004203// Return the number of bytes required to encode the instruction.
4204// Hexagon instructions are fixed length, 4 bytes, unless they
4205// use a constant extender, which requires another 4 bytes.
4206// For debug instructions and prolog labels, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004207unsigned HexagonInstrInfo::getSize(const MachineInstr &MI) const {
Shiva Chen801bf7e2018-05-09 02:42:00 +00004208 if (MI.isDebugInstr() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004209 return 0;
4210
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004211 unsigned Size = MI.getDesc().getSize();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004212 if (!Size)
4213 // Assume the default insn size in case it cannot be determined
4214 // for whatever reason.
4215 Size = HEXAGON_INSTR_SIZE;
4216
4217 if (isConstExtended(MI) || isExtended(MI))
4218 Size += HEXAGON_INSTR_SIZE;
4219
4220 // Try and compute number of instructions in asm.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004221 if (BranchRelaxAsmLarge && MI.getOpcode() == Hexagon::INLINEASM) {
4222 const MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004223 const MachineFunction *MF = MBB.getParent();
4224 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
4225
4226 // Count the number of register definitions to find the asm string.
4227 unsigned NumDefs = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004228 for (; MI.getOperand(NumDefs).isReg() && MI.getOperand(NumDefs).isDef();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004229 ++NumDefs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004230 assert(NumDefs != MI.getNumOperands()-2 && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004231
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004232 assert(MI.getOperand(NumDefs).isSymbol() && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004233 // Disassemble the AsmStr and approximate number of instructions.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004234 const char *AsmStr = MI.getOperand(NumDefs).getSymbolName();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004235 Size = getInlineAsmLength(AsmStr, *MAI);
4236 }
4237
4238 return Size;
4239}
4240
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004241uint64_t HexagonInstrInfo::getType(const MachineInstr &MI) const {
4242 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004243 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
4244}
4245
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004246unsigned HexagonInstrInfo::getUnits(const MachineInstr &MI) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00004247 const InstrItineraryData &II = *Subtarget.getInstrItineraryData();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004248 const InstrStage &IS = *II.beginStage(MI.getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004249
4250 return IS.getUnits();
4251}
4252
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004253// Calculate size of the basic block without debug instructions.
4254unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4255 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4256}
4257
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004258unsigned HexagonInstrInfo::nonDbgBundleSize(
4259 MachineBasicBlock::const_iterator BundleHead) const {
4260 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004261 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004262 // Skip the bundle header.
Matthias Braunc8440dd2016-10-25 02:55:17 +00004263 return nonDbgMICount(++MII, getBundleEnd(BundleHead.getInstrIterator()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004264}
4265
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004266/// immediateExtend - Changes the instruction in place to one using an immediate
4267/// extender.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004268void HexagonInstrInfo::immediateExtend(MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004269 assert((isExtendable(MI)||isConstExtended(MI)) &&
4270 "Instruction must be extendable");
4271 // Find which operand is extendable.
4272 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004273 MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004274 // This needs to be something we understand.
4275 assert((MO.isMBB() || MO.isImm()) &&
4276 "Branch with unknown extendable field type");
4277 // Mark given operand as extended.
4278 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4279}
4280
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004281bool HexagonInstrInfo::invertAndChangeJumpTarget(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004282 MachineInstr &MI, MachineBasicBlock *NewTarget) const {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004283 LLVM_DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to "
4284 << printMBBReference(*NewTarget);
4285 MI.dump(););
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004286 assert(MI.isBranch());
4287 unsigned NewOpcode = getInvertedPredicatedOpcode(MI.getOpcode());
4288 int TargetPos = MI.getNumOperands() - 1;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004289 // In general branch target is the last operand,
4290 // but some implicit defs added at the end might change it.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004291 while ((TargetPos > -1) && !MI.getOperand(TargetPos).isMBB())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004292 --TargetPos;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004293 assert((TargetPos >= 0) && MI.getOperand(TargetPos).isMBB());
4294 MI.getOperand(TargetPos).setMBB(NewTarget);
4295 if (EnableBranchPrediction && isPredicatedNew(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004296 NewOpcode = reversePrediction(NewOpcode);
4297 }
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004298 MI.setDesc(get(NewOpcode));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004299 return true;
4300}
4301
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004302void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4303 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4304 MachineFunction::iterator A = MF.begin();
4305 MachineBasicBlock &B = *A;
4306 MachineBasicBlock::iterator I = B.begin();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004307 DebugLoc DL = I->getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004308 MachineInstr *NewMI;
4309
4310 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4311 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004312 NewMI = BuildMI(B, I, DL, get(insn));
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004313 LLVM_DEBUG(dbgs() << "\n"
4314 << getName(NewMI->getOpcode())
4315 << " Class: " << NewMI->getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004316 NewMI->eraseFromParent();
4317 }
4318 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4319}
4320
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004321// inverts the predication logic.
4322// p -> NotP
4323// NotP -> P
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004324bool HexagonInstrInfo::reversePredSense(MachineInstr &MI) const {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004325 LLVM_DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI.dump());
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004326 MI.setDesc(get(getInvertedPredicatedOpcode(MI.getOpcode())));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004327 return true;
4328}
4329
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004330// Reverse the branch prediction.
4331unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4332 int PredRevOpcode = -1;
4333 if (isPredictedTaken(Opcode))
4334 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4335 else
4336 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4337 assert(PredRevOpcode > 0);
4338 return PredRevOpcode;
4339}
4340
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004341// TODO: Add more rigorous validation.
4342bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4343 const {
4344 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4345}
4346
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004347void HexagonInstrInfo::
4348setBundleNoShuf(MachineBasicBlock::instr_iterator MIB) const {
4349 assert(MIB->isBundle());
4350 MachineOperand &Operand = MIB->getOperand(0);
4351 if (Operand.isImm())
4352 Operand.setImm(Operand.getImm() | memShufDisabledMask);
4353 else
4354 MIB->addOperand(MachineOperand::CreateImm(memShufDisabledMask));
4355}
4356
4357bool HexagonInstrInfo::getBundleNoShuf(const MachineInstr &MIB) const {
4358 assert(MIB.isBundle());
4359 const MachineOperand &Operand = MIB.getOperand(0);
4360 return (Operand.isImm() && (Operand.getImm() & memShufDisabledMask) != 0);
4361}
4362
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004363// Addressing mode relations.
4364short HexagonInstrInfo::changeAddrMode_abs_io(short Opc) const {
4365 return Opc >= 0 ? Hexagon::changeAddrMode_abs_io(Opc) : Opc;
4366}
4367
4368short HexagonInstrInfo::changeAddrMode_io_abs(short Opc) const {
4369 return Opc >= 0 ? Hexagon::changeAddrMode_io_abs(Opc) : Opc;
4370}
4371
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004372short HexagonInstrInfo::changeAddrMode_io_pi(short Opc) const {
4373 return Opc >= 0 ? Hexagon::changeAddrMode_io_pi(Opc) : Opc;
4374}
4375
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004376short HexagonInstrInfo::changeAddrMode_io_rr(short Opc) const {
4377 return Opc >= 0 ? Hexagon::changeAddrMode_io_rr(Opc) : Opc;
4378}
4379
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004380short HexagonInstrInfo::changeAddrMode_pi_io(short Opc) const {
4381 return Opc >= 0 ? Hexagon::changeAddrMode_pi_io(Opc) : Opc;
4382}
4383
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004384short HexagonInstrInfo::changeAddrMode_rr_io(short Opc) const {
4385 return Opc >= 0 ? Hexagon::changeAddrMode_rr_io(Opc) : Opc;
4386}
4387
4388short HexagonInstrInfo::changeAddrMode_rr_ur(short Opc) const {
4389 return Opc >= 0 ? Hexagon::changeAddrMode_rr_ur(Opc) : Opc;
4390}
4391
4392short HexagonInstrInfo::changeAddrMode_ur_rr(short Opc) const {
4393 return Opc >= 0 ? Hexagon::changeAddrMode_ur_rr(Opc) : Opc;
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004394}