blob: d0c628775246c911bd4ce48402b166b4b34a6fa1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000045def FP16Denormals : Predicate<"Subtarget.hasFP16Denormals()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000046def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000048def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000049
Tom Stellard75aadc22012-12-11 21:25:42 +000050def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000051def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Tom Stellardb02094e2014-07-21 15:45:01 +000053let OperandType = "OPERAND_IMMEDIATE" in {
54
Matt Arsenault4d7d3832014-04-15 22:32:49 +000055def u32imm : Operand<i32> {
56 let PrintMethod = "printU32ImmOperand";
57}
58
59def u16imm : Operand<i16> {
60 let PrintMethod = "printU16ImmOperand";
61}
62
63def u8imm : Operand<i8> {
64 let PrintMethod = "printU8ImmOperand";
65}
66
Tom Stellardb02094e2014-07-21 15:45:01 +000067} // End OperandType = "OPERAND_IMMEDIATE"
68
Tom Stellardbc5b5372014-06-13 16:38:59 +000069//===--------------------------------------------------------------------===//
70// Custom Operands
71//===--------------------------------------------------------------------===//
72def brtarget : Operand<OtherVT>;
73
Tom Stellardc0845332013-11-22 23:07:58 +000074//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000075// Misc. PatFrags
76//===----------------------------------------------------------------------===//
77
78class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
79 (ops node:$src0, node:$src1),
80 (op $src0, $src1),
81 [{ return N->hasOneUse(); }]
82>;
83
84class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
85 (ops node:$src0, node:$src1, node:$src2),
86 (op $src0, $src1, $src2),
87 [{ return N->hasOneUse(); }]
88>;
89
90
91let Properties = [SDNPCommutative, SDNPAssociative] in {
92def smax_oneuse : HasOneUseBinOp<smax>;
93def smin_oneuse : HasOneUseBinOp<smin>;
94def umax_oneuse : HasOneUseBinOp<umax>;
95def umin_oneuse : HasOneUseBinOp<umin>;
96def fminnum_oneuse : HasOneUseBinOp<fminnum>;
97def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
98def and_oneuse : HasOneUseBinOp<and>;
99def or_oneuse : HasOneUseBinOp<or>;
100def xor_oneuse : HasOneUseBinOp<xor>;
101} // Properties = [SDNPCommutative, SDNPAssociative]
102
103def sub_oneuse : HasOneUseBinOp<sub>;
104def shl_oneuse : HasOneUseBinOp<shl>;
105
106def select_oneuse : HasOneUseTernaryOp<select>;
107
108//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000109// PatLeafs for floating-point comparisons
110//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000111
Tom Stellard0351ea22013-09-28 02:50:50 +0000112def COND_OEQ : PatLeaf <
113 (cond),
114 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
115>;
116
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000117def COND_ONE : PatLeaf <
118 (cond),
119 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
120>;
121
Tom Stellard0351ea22013-09-28 02:50:50 +0000122def COND_OGT : PatLeaf <
123 (cond),
124 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
125>;
126
Tom Stellard0351ea22013-09-28 02:50:50 +0000127def COND_OGE : PatLeaf <
128 (cond),
129 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
130>;
131
Tom Stellardc0845332013-11-22 23:07:58 +0000132def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000133 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000134 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000135>;
136
Tom Stellardc0845332013-11-22 23:07:58 +0000137def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000138 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000139 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
140>;
141
Tom Stellardc0845332013-11-22 23:07:58 +0000142
143def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
144def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
145
146//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000147// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000148//===----------------------------------------------------------------------===//
149
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000150def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
151def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000152def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
153def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
154def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
155def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
156
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000157// XXX - For some reason R600 version is preferring to use unordered
158// for setne?
159def COND_UNE_NE : PatLeaf <
160 (cond),
161 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
162>;
163
Tom Stellardc0845332013-11-22 23:07:58 +0000164//===----------------------------------------------------------------------===//
165// PatLeafs for signed comparisons
166//===----------------------------------------------------------------------===//
167
168def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
169def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
170def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
171def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
172
173//===----------------------------------------------------------------------===//
174// PatLeafs for integer equality
175//===----------------------------------------------------------------------===//
176
177def COND_EQ : PatLeaf <
178 (cond),
179 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
180>;
181
182def COND_NE : PatLeaf <
183 (cond),
184 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000185>;
186
Christian Konigb19849a2013-02-21 15:17:04 +0000187def COND_NULL : PatLeaf <
188 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000189 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000190>;
191
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000192
193//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000194// Load/Store Pattern Fragments
195//===----------------------------------------------------------------------===//
196
Tom Stellardb02094e2014-07-21 15:45:01 +0000197class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
198 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
199}]>;
200
201class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
202 (ops node:$ptr), (op node:$ptr)
203>;
204
205class PrivateStore <SDPatternOperator op> : PrivateMemOp <
206 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
207>;
208
Tom Stellardb02094e2014-07-21 15:45:01 +0000209def load_private : PrivateLoad <load>;
210
211def truncstorei8_private : PrivateStore <truncstorei8>;
212def truncstorei16_private : PrivateStore <truncstorei16>;
213def store_private : PrivateStore <store>;
214
Tom Stellarda4b746d2016-07-05 16:10:44 +0000215class GlobalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
216 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000217}]>;
218
Tom Stellardbc5b5372014-06-13 16:38:59 +0000219// Global address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000220class GlobalLoad <SDPatternOperator op> : GlobalMemOp <
221 (ops node:$ptr), (op node:$ptr)
222>;
223
224def global_load : GlobalLoad <load>;
225
226// Global address space stores
227class GlobalStore <SDPatternOperator op> : GlobalMemOp <
228 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
229>;
230
231def global_store : GlobalStore <store>;
232def global_store_atomic : GlobalStore<atomic_store>;
233
234
235class ConstantMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
236 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000237}]>;
238
239// Constant address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000240class ConstantLoad <SDPatternOperator op> : ConstantMemOp <
241 (ops node:$ptr), (op node:$ptr)
242>;
243
244def constant_load : ConstantLoad<load>;
245
246class LocalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
247 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000248}]>;
249
Tom Stellarda4b746d2016-07-05 16:10:44 +0000250// Local address space loads
251class LocalLoad <SDPatternOperator op> : LocalMemOp <
252 (ops node:$ptr), (op node:$ptr)
253>;
254
255class LocalStore <SDPatternOperator op> : LocalMemOp <
256 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
257>;
258
259class FlatMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
260 return cast<MemSDNode>(N)->getAddressSPace() == AMDGPUAS::FLAT_ADDRESS;
261}]>;
262
263class FlatLoad <SDPatternOperator op> : FlatMemOp <
264 (ops node:$ptr), (op node:$ptr)
265>;
266
Tom Stellard381a94a2015-05-12 15:00:49 +0000267class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
268 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000269 LoadSDNode *L = cast<LoadSDNode>(N);
270 return L->getExtensionType() == ISD::ZEXTLOAD ||
271 L->getExtensionType() == ISD::EXTLOAD;
272}]>;
273
Tom Stellard381a94a2015-05-12 15:00:49 +0000274def az_extload : AZExtLoadBase <unindexedload>;
275
Tom Stellard33dd04b2013-07-23 01:47:52 +0000276def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
277 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
278}]>;
279
Tom Stellarda4b746d2016-07-05 16:10:44 +0000280def az_extloadi8_global : GlobalLoad <az_extloadi8>;
281def sextloadi8_global : GlobalLoad <sextloadi8>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000282
Tom Stellarda4b746d2016-07-05 16:10:44 +0000283def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
284def sextloadi8_constant : ConstantLoad <sextloadi8>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000285
Tom Stellarda4b746d2016-07-05 16:10:44 +0000286def az_extloadi8_local : LocalLoad <az_extloadi8>;
287def sextloadi8_local : LocalLoad <sextloadi8>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000288
Tom Stellardbc377682015-02-17 16:36:00 +0000289def extloadi8_private : PrivateLoad <az_extloadi8>;
290def sextloadi8_private : PrivateLoad <sextloadi8>;
291
Tom Stellard33dd04b2013-07-23 01:47:52 +0000292def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
293 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
294}]>;
295
Tom Stellarda4b746d2016-07-05 16:10:44 +0000296def az_extloadi16_global : GlobalLoad <az_extloadi16>;
297def sextloadi16_global : GlobalLoad <sextloadi16>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000298
Tom Stellarda4b746d2016-07-05 16:10:44 +0000299def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
300def sextloadi16_constant : ConstantLoad <sextloadi16>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000301
Tom Stellarda4b746d2016-07-05 16:10:44 +0000302def az_extloadi16_local : LocalLoad <az_extloadi16>;
303def sextloadi16_local : LocalLoad <sextloadi16>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000304
Tom Stellardbc377682015-02-17 16:36:00 +0000305def extloadi16_private : PrivateLoad <az_extloadi16>;
306def sextloadi16_private : PrivateLoad <sextloadi16>;
307
Tom Stellard31209cc2013-07-15 19:00:09 +0000308def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
309 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
310}]>;
311
Tom Stellarda4b746d2016-07-05 16:10:44 +0000312def az_extloadi32_global : GlobalLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000313
Tom Stellarda4b746d2016-07-05 16:10:44 +0000314def az_extloadi32_flat : FlatLoad <az_extloadi32>;
Matt Arsenault3f981402014-09-15 15:41:53 +0000315
Tom Stellarda4b746d2016-07-05 16:10:44 +0000316def az_extloadi32_constant : ConstantLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000317
Tom Stellarda4b746d2016-07-05 16:10:44 +0000318def truncstorei8_global : GlobalStore <truncstorei8>;
319def truncstorei16_global : GlobalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000320
Tom Stellarda4b746d2016-07-05 16:10:44 +0000321def local_store : LocalStore <store>;
322def truncstorei8_local : LocalStore <truncstorei8>;
323def truncstorei16_local : LocalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000324
Tom Stellarda4b746d2016-07-05 16:10:44 +0000325def local_load : LocalLoad <load>;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000326
Tom Stellardf3fc5552014-08-22 18:49:35 +0000327class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
328 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
329}]>;
330
331def local_load_aligned8bytes : Aligned8Bytes <
332 (ops node:$ptr), (local_load node:$ptr)
333>;
334
335def local_store_aligned8bytes : Aligned8Bytes <
336 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
337>;
Matt Arsenault72574102014-06-11 18:08:34 +0000338
339class local_binary_atomic_op<SDNode atomic_op> :
340 PatFrag<(ops node:$ptr, node:$value),
341 (atomic_op node:$ptr, node:$value), [{
342 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000343}]>;
344
Matt Arsenault72574102014-06-11 18:08:34 +0000345
346def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
347def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
348def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
349def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
350def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
351def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
352def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
353def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
354def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
355def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
356def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000357
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000358def mskor_global : PatFrag<(ops node:$val, node:$ptr),
359 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000360 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000361}]>;
362
Tom Stellard381a94a2015-05-12 15:00:49 +0000363multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000364
Tom Stellard381a94a2015-05-12 15:00:49 +0000365 def _32_local : PatFrag <
366 (ops node:$ptr, node:$cmp, node:$swap),
367 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
368 AtomicSDNode *AN = cast<AtomicSDNode>(N);
369 return AN->getMemoryVT() == MVT::i32 &&
370 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
371 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000372
Tom Stellard381a94a2015-05-12 15:00:49 +0000373 def _64_local : PatFrag<
374 (ops node:$ptr, node:$cmp, node:$swap),
375 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
376 AtomicSDNode *AN = cast<AtomicSDNode>(N);
377 return AN->getMemoryVT() == MVT::i64 &&
378 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
379 }]>;
380}
381
382defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000383
Jan Vesely206a5102016-12-23 15:34:51 +0000384multiclass global_binary_atomic_op<SDNode atomic_op> {
385 def "" : PatFrag<
386 (ops node:$ptr, node:$value),
387 (atomic_op node:$ptr, node:$value),
388 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000389
Jan Vesely206a5102016-12-23 15:34:51 +0000390 def _noret : PatFrag<
391 (ops node:$ptr, node:$value),
392 (atomic_op node:$ptr, node:$value),
393 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000394
Jan Vesely206a5102016-12-23 15:34:51 +0000395 def _ret : PatFrag<
396 (ops node:$ptr, node:$value),
397 (atomic_op node:$ptr, node:$value),
398 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
399}
400
401defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
402defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
403defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
404defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
405defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
406defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
407defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
408defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
409defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
410defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
411
412//legacy
413def AMDGPUatomic_cmp_swap_global : PatFrag<
414 (ops node:$ptr, node:$value),
415 (AMDGPUatomic_cmp_swap node:$ptr, node:$value),
416 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
417
418def atomic_cmp_swap_global : PatFrag<
419 (ops node:$ptr, node:$cmp, node:$value),
420 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
421 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
422
423def atomic_cmp_swap_global_noret : PatFrag<
424 (ops node:$ptr, node:$cmp, node:$value),
425 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
426 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
427
428def atomic_cmp_swap_global_ret : PatFrag<
429 (ops node:$ptr, node:$cmp, node:$value),
430 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
431 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000432
Tom Stellardb4a313a2014-08-01 00:32:39 +0000433//===----------------------------------------------------------------------===//
434// Misc Pattern Fragments
435//===----------------------------------------------------------------------===//
436
Tom Stellard75aadc22012-12-11 21:25:42 +0000437class Constants {
438int TWO_PI = 0x40c90fdb;
439int PI = 0x40490fdb;
440int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000441int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000442int FP16_ONE = 0x3C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000443int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000444int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000445int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000446int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000447}
448def CONST : Constants;
449
450def FP_ZERO : PatLeaf <
451 (fpimm),
452 [{return N->getValueAPF().isZero();}]
453>;
454
455def FP_ONE : PatLeaf <
456 (fpimm),
457 [{return N->isExactlyValue(1.0);}]
458>;
459
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000460def FP_HALF : PatLeaf <
461 (fpimm),
462 [{return N->isExactlyValue(0.5);}]
463>;
464
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000465let isCodeGenOnly = 1, isPseudo = 1 in {
466
467let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000468
469class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
470 (outs rc:$dst),
471 (ins rc:$src0),
472 "CLAMP $dst, $src0",
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000473 [(set f32:$dst, (AMDGPUclamp f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000474>;
475
476class FABS <RegisterClass rc> : AMDGPUShaderInst <
477 (outs rc:$dst),
478 (ins rc:$src0),
479 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000480 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000481>;
482
483class FNEG <RegisterClass rc> : AMDGPUShaderInst <
484 (outs rc:$dst),
485 (ins rc:$src0),
486 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000487 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000488>;
489
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000490} // usesCustomInserter = 1
491
492multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
493 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000494let UseNamedOperandTable = 1 in {
495
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000496 def RegisterLoad : AMDGPUShaderInst <
497 (outs dstClass:$dst),
498 (ins addrClass:$addr, i32imm:$chan),
499 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000500 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000501 > {
502 let isRegisterLoad = 1;
503 }
504
505 def RegisterStore : AMDGPUShaderInst <
506 (outs),
507 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
508 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000509 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000510 > {
511 let isRegisterStore = 1;
512 }
513}
Tom Stellard81d871d2013-11-13 23:36:50 +0000514}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000515
516} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000517
518/* Generic helper patterns for intrinsics */
519/* -------------------------------------- */
520
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000521class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
522 : Pat <
523 (fpow f32:$src0, f32:$src1),
524 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000525>;
526
527/* Other helper patterns */
528/* --------------------- */
529
530/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000531class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000532 SubRegIndex sub_reg>
533 : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000534 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000535 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000536>;
537
538/* Insert element pattern */
539class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000540 int sub_idx, SubRegIndex sub_reg>
541 : Pat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000542 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000543 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000544>;
545
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000546// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
547// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000548// bitconvert pattern
549class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
550 (dt (bitconvert (st rc:$src0))),
551 (dt rc:$src0)
552>;
553
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000554// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
555// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000556class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
557 (vt (AMDGPUdwordaddr (vt rc:$addr))),
558 (vt rc:$addr)
559>;
560
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000561// BFI_INT patterns
562
Matt Arsenault7d858d82014-11-02 23:46:54 +0000563multiclass BFIPatterns <Instruction BFI_INT,
564 Instruction LoadImm32,
565 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000566 // Definition from ISA doc:
567 // (y & x) | (z & ~x)
568 def : Pat <
569 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
570 (BFI_INT $x, $y, $z)
571 >;
572
573 // SHA-256 Ch function
574 // z ^ (x & (y ^ z))
575 def : Pat <
576 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
577 (BFI_INT $x, $y, $z)
578 >;
579
Matt Arsenault6e439652014-06-10 19:00:20 +0000580 def : Pat <
581 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000582 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000583 >;
584
585 def : Pat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000586 (f32 (fcopysign f32:$src0, f64:$src1)),
587 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
588 (i32 (EXTRACT_SUBREG $src1, sub1)))
589 >;
590
591 def : Pat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000592 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000593 (REG_SEQUENCE RC64,
594 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000595 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000596 (i32 (EXTRACT_SUBREG $src0, sub1)),
597 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
598 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000599
600 def : Pat <
601 (f64 (fcopysign f64:$src0, f32:$src1)),
602 (REG_SEQUENCE RC64,
603 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000604 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000605 (i32 (EXTRACT_SUBREG $src0, sub1)),
606 $src1), sub1)
607 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000608}
609
Tom Stellardeac65dd2013-05-03 17:21:20 +0000610// SHA-256 Ma patterns
611
612// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
613class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
614 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
615 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
616>;
617
Tom Stellard2b971eb2013-05-10 02:09:45 +0000618// Bitfield extract patterns
619
Marek Olsak949f5da2015-03-24 13:40:34 +0000620def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
621 return isMask_32(N->getZExtValue());
622}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000623
Marek Olsak949f5da2015-03-24 13:40:34 +0000624def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000625 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000626 MVT::i32);
627}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000628
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000629multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
630 def : Pat <
631 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
632 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
633 >;
634
635 def : Pat <
636 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
637 (UBFE $src, (i32 0), $width)
638 >;
639
640 def : Pat <
641 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
642 (SBFE $src, (i32 0), $width)
643 >;
644}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000645
Tom Stellard5643c4a2013-05-20 15:02:19 +0000646// rotr pattern
647class ROTRPattern <Instruction BIT_ALIGN> : Pat <
648 (rotr i32:$src0, i32:$src1),
649 (BIT_ALIGN $src0, $src0, $src1)
650>;
651
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000652// This matches 16 permutations of
653// max(min(x, y), min(max(x, y), z))
654class IntMed3Pat<Instruction med3Inst,
655 SDPatternOperator max,
656 SDPatternOperator max_oneuse,
657 SDPatternOperator min_oneuse> : Pat<
658 (max (min_oneuse i32:$src0, i32:$src1),
659 (min_oneuse (max_oneuse i32:$src0, i32:$src1), i32:$src2)),
660 (med3Inst $src0, $src1, $src2)
661>;
662
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000663// Special conversion patterns
664
665def cvt_rpi_i32_f32 : PatFrag <
666 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000667 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
668 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000669>;
670
671def cvt_flr_i32_f32 : PatFrag <
672 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000673 (fp_to_sint (ffloor $src)),
674 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000675>;
676
Matt Arsenaulteb260202014-05-22 18:00:15 +0000677class IMad24Pat<Instruction Inst> : Pat <
678 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
679 (Inst $src0, $src1, $src2)
680>;
681
682class UMad24Pat<Instruction Inst> : Pat <
683 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
684 (Inst $src0, $src1, $src2)
685>;
686
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000687class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
688 (fdiv FP_ONE, vt:$src),
689 (RcpInst $src)
690>;
691
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000692class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
693 (AMDGPUrcp (fsqrt vt:$src)),
694 (RsqInst $src)
695>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000696
Tom Stellard75aadc22012-12-11 21:25:42 +0000697include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000698include "R700Instructions.td"
699include "EvergreenInstructions.td"
700include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000701
702include "SIInstrInfo.td"
703