Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains instruction defs that are common to all hw codegen |
| 11 | // targets. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction { |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 16 | field bit isRegisterLoad = 0; |
| 17 | field bit isRegisterStore = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 18 | |
| 19 | let Namespace = "AMDGPU"; |
| 20 | let OutOperandList = outs; |
| 21 | let InOperandList = ins; |
| 22 | let AsmString = asm; |
| 23 | let Pattern = pattern; |
| 24 | let Itinerary = NullALU; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 25 | |
Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 26 | let isCodeGenOnly = 1; |
| 27 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 28 | let TSFlags{63} = isRegisterLoad; |
| 29 | let TSFlags{62} = isRegisterStore; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 30 | } |
| 31 | |
| 32 | class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern> |
| 33 | : AMDGPUInst<outs, ins, asm, pattern> { |
| 34 | |
| 35 | field bits<32> Inst = 0xffffffff; |
| 36 | |
| 37 | } |
| 38 | |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 39 | def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">; |
| 40 | def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">; |
Matt Arsenault | 1d07774 | 2014-07-15 20:18:24 +0000 | [diff] [blame] | 41 | def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">; |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 42 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>; |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 44 | def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 45 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 46 | let OperandType = "OPERAND_IMMEDIATE" in { |
| 47 | |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 48 | def u32imm : Operand<i32> { |
| 49 | let PrintMethod = "printU32ImmOperand"; |
| 50 | } |
| 51 | |
| 52 | def u16imm : Operand<i16> { |
| 53 | let PrintMethod = "printU16ImmOperand"; |
| 54 | } |
| 55 | |
| 56 | def u8imm : Operand<i8> { |
| 57 | let PrintMethod = "printU8ImmOperand"; |
| 58 | } |
| 59 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 60 | } // End OperandType = "OPERAND_IMMEDIATE" |
| 61 | |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 62 | //===--------------------------------------------------------------------===// |
| 63 | // Custom Operands |
| 64 | //===--------------------------------------------------------------------===// |
| 65 | def brtarget : Operand<OtherVT>; |
| 66 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 67 | //===----------------------------------------------------------------------===// |
| 68 | // PatLeafs for floating-point comparisons |
| 69 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 70 | |
Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 71 | def COND_OEQ : PatLeaf < |
| 72 | (cond), |
| 73 | [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}] |
| 74 | >; |
| 75 | |
Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 76 | def COND_ONE : PatLeaf < |
| 77 | (cond), |
| 78 | [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}] |
| 79 | >; |
| 80 | |
Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 81 | def COND_OGT : PatLeaf < |
| 82 | (cond), |
| 83 | [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}] |
| 84 | >; |
| 85 | |
Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 86 | def COND_OGE : PatLeaf < |
| 87 | (cond), |
| 88 | [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}] |
| 89 | >; |
| 90 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 91 | def COND_OLT : PatLeaf < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 92 | (cond), |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 93 | [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 94 | >; |
| 95 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 96 | def COND_OLE : PatLeaf < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 97 | (cond), |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 98 | [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}] |
| 99 | >; |
| 100 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 101 | |
| 102 | def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>; |
| 103 | def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>; |
| 104 | |
| 105 | //===----------------------------------------------------------------------===// |
Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 106 | // PatLeafs for unsigned / unordered comparisons |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 107 | //===----------------------------------------------------------------------===// |
| 108 | |
Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 109 | def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>; |
| 110 | def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>; |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 111 | def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>; |
| 112 | def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>; |
| 113 | def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>; |
| 114 | def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>; |
| 115 | |
Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 116 | // XXX - For some reason R600 version is preferring to use unordered |
| 117 | // for setne? |
| 118 | def COND_UNE_NE : PatLeaf < |
| 119 | (cond), |
| 120 | [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}] |
| 121 | >; |
| 122 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 123 | //===----------------------------------------------------------------------===// |
| 124 | // PatLeafs for signed comparisons |
| 125 | //===----------------------------------------------------------------------===// |
| 126 | |
| 127 | def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>; |
| 128 | def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>; |
| 129 | def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>; |
| 130 | def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>; |
| 131 | |
| 132 | //===----------------------------------------------------------------------===// |
| 133 | // PatLeafs for integer equality |
| 134 | //===----------------------------------------------------------------------===// |
| 135 | |
| 136 | def COND_EQ : PatLeaf < |
| 137 | (cond), |
| 138 | [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}] |
| 139 | >; |
| 140 | |
| 141 | def COND_NE : PatLeaf < |
| 142 | (cond), |
| 143 | [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 144 | >; |
| 145 | |
Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 146 | def COND_NULL : PatLeaf < |
| 147 | (cond), |
Tom Stellard | aa9a1a8 | 2014-08-01 02:05:57 +0000 | [diff] [blame] | 148 | [{(void)N; return false;}] |
Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 149 | >; |
| 150 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 151 | //===----------------------------------------------------------------------===// |
| 152 | // Load/Store Pattern Fragments |
| 153 | //===----------------------------------------------------------------------===// |
| 154 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 155 | class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 156 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS; |
| 157 | }]>; |
| 158 | |
| 159 | class PrivateLoad <SDPatternOperator op> : PrivateMemOp < |
| 160 | (ops node:$ptr), (op node:$ptr) |
| 161 | >; |
| 162 | |
| 163 | class PrivateStore <SDPatternOperator op> : PrivateMemOp < |
| 164 | (ops node:$value, node:$ptr), (op node:$value, node:$ptr) |
| 165 | >; |
| 166 | |
| 167 | def extloadi8_private : PrivateLoad <extloadi8>; |
| 168 | def sextloadi8_private : PrivateLoad <sextloadi8>; |
| 169 | def extloadi16_private : PrivateLoad <extloadi16>; |
| 170 | def sextloadi16_private : PrivateLoad <sextloadi16>; |
| 171 | def load_private : PrivateLoad <load>; |
| 172 | |
| 173 | def truncstorei8_private : PrivateStore <truncstorei8>; |
| 174 | def truncstorei16_private : PrivateStore <truncstorei16>; |
| 175 | def store_private : PrivateStore <store>; |
| 176 | |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 177 | def global_store : PatFrag<(ops node:$val, node:$ptr), |
| 178 | (store node:$val, node:$ptr), [{ |
| 179 | return isGlobalStore(dyn_cast<StoreSDNode>(N)); |
| 180 | }]>; |
| 181 | |
| 182 | // Global address space loads |
| 183 | def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 184 | return isGlobalLoad(dyn_cast<LoadSDNode>(N)); |
| 185 | }]>; |
| 186 | |
| 187 | // Constant address space loads |
| 188 | def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 189 | return isConstantLoad(dyn_cast<LoadSDNode>(N), -1); |
| 190 | }]>; |
| 191 | |
Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 192 | def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{ |
| 193 | LoadSDNode *L = cast<LoadSDNode>(N); |
| 194 | return L->getExtensionType() == ISD::ZEXTLOAD || |
| 195 | L->getExtensionType() == ISD::EXTLOAD; |
| 196 | }]>; |
| 197 | |
Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 198 | def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 199 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8; |
| 200 | }]>; |
| 201 | |
Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 202 | def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{ |
| 203 | return isGlobalLoad(dyn_cast<LoadSDNode>(N)); |
| 204 | }]>; |
| 205 | |
Tom Stellard | 9f95033 | 2013-07-23 01:48:35 +0000 | [diff] [blame] | 206 | def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{ |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 207 | return isGlobalLoad(dyn_cast<LoadSDNode>(N)); |
| 208 | }]>; |
| 209 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 210 | def az_extloadi8_flat : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{ |
| 211 | return isFlatLoad(dyn_cast<LoadSDNode>(N)); |
| 212 | }]>; |
| 213 | |
| 214 | def sextloadi8_flat : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{ |
| 215 | return isFlatLoad(dyn_cast<LoadSDNode>(N)); |
| 216 | }]>; |
| 217 | |
Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 218 | def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{ |
Tom Stellard | 9f95033 | 2013-07-23 01:48:35 +0000 | [diff] [blame] | 219 | return isConstantLoad(dyn_cast<LoadSDNode>(N), -1); |
| 220 | }]>; |
| 221 | |
| 222 | def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{ |
| 223 | return isConstantLoad(dyn_cast<LoadSDNode>(N), -1); |
| 224 | }]>; |
| 225 | |
Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 226 | def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{ |
| 227 | return isLocalLoad(dyn_cast<LoadSDNode>(N)); |
| 228 | }]>; |
| 229 | |
| 230 | def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{ |
| 231 | return isLocalLoad(dyn_cast<LoadSDNode>(N)); |
Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 232 | }]>; |
| 233 | |
| 234 | def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 235 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16; |
| 236 | }]>; |
| 237 | |
| 238 | def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{ |
| 239 | return isGlobalLoad(dyn_cast<LoadSDNode>(N)); |
| 240 | }]>; |
| 241 | |
Tom Stellard | 9f95033 | 2013-07-23 01:48:35 +0000 | [diff] [blame] | 242 | def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{ |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 243 | return isGlobalLoad(dyn_cast<LoadSDNode>(N)); |
| 244 | }]>; |
| 245 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 246 | def az_extloadi16_flat : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{ |
| 247 | return isFlatLoad(dyn_cast<LoadSDNode>(N)); |
| 248 | }]>; |
| 249 | |
| 250 | def sextloadi16_flat : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{ |
| 251 | return isFlatLoad(dyn_cast<LoadSDNode>(N)); |
| 252 | }]>; |
| 253 | |
Tom Stellard | 9f95033 | 2013-07-23 01:48:35 +0000 | [diff] [blame] | 254 | def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{ |
| 255 | return isConstantLoad(dyn_cast<LoadSDNode>(N), -1); |
| 256 | }]>; |
| 257 | |
| 258 | def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{ |
| 259 | return isConstantLoad(dyn_cast<LoadSDNode>(N), -1); |
| 260 | }]>; |
| 261 | |
Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 262 | def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{ |
| 263 | return isLocalLoad(dyn_cast<LoadSDNode>(N)); |
| 264 | }]>; |
| 265 | |
| 266 | def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{ |
| 267 | return isLocalLoad(dyn_cast<LoadSDNode>(N)); |
| 268 | }]>; |
| 269 | |
Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 270 | def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 271 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32; |
| 272 | }]>; |
| 273 | |
| 274 | def az_extloadi32_global : PatFrag<(ops node:$ptr), |
| 275 | (az_extloadi32 node:$ptr), [{ |
| 276 | return isGlobalLoad(dyn_cast<LoadSDNode>(N)); |
| 277 | }]>; |
| 278 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 279 | def az_extloadi32_flat : PatFrag<(ops node:$ptr), |
| 280 | (az_extloadi32 node:$ptr), [{ |
| 281 | return isFlatLoad(dyn_cast<LoadSDNode>(N)); |
| 282 | }]>; |
| 283 | |
Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 284 | def az_extloadi32_constant : PatFrag<(ops node:$ptr), |
| 285 | (az_extloadi32 node:$ptr), [{ |
| 286 | return isConstantLoad(dyn_cast<LoadSDNode>(N), -1); |
| 287 | }]>; |
| 288 | |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 289 | def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr), |
| 290 | (truncstorei8 node:$val, node:$ptr), [{ |
| 291 | return isGlobalStore(dyn_cast<StoreSDNode>(N)); |
| 292 | }]>; |
| 293 | |
| 294 | def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr), |
| 295 | (truncstorei16 node:$val, node:$ptr), [{ |
| 296 | return isGlobalStore(dyn_cast<StoreSDNode>(N)); |
| 297 | }]>; |
| 298 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 299 | def truncstorei8_flat : PatFrag<(ops node:$val, node:$ptr), |
| 300 | (truncstorei8 node:$val, node:$ptr), [{ |
| 301 | return isFlatStore(dyn_cast<StoreSDNode>(N)); |
| 302 | }]>; |
| 303 | |
| 304 | def truncstorei16_flat : PatFrag<(ops node:$val, node:$ptr), |
| 305 | (truncstorei16 node:$val, node:$ptr), [{ |
| 306 | return isFlatStore(dyn_cast<StoreSDNode>(N)); |
| 307 | }]>; |
| 308 | |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 309 | def local_store : PatFrag<(ops node:$val, node:$ptr), |
| 310 | (store node:$val, node:$ptr), [{ |
Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 311 | return isLocalStore(dyn_cast<StoreSDNode>(N)); |
| 312 | }]>; |
| 313 | |
| 314 | def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr), |
| 315 | (truncstorei8 node:$val, node:$ptr), [{ |
| 316 | return isLocalStore(dyn_cast<StoreSDNode>(N)); |
| 317 | }]>; |
| 318 | |
| 319 | def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr), |
| 320 | (truncstorei16 node:$val, node:$ptr), [{ |
| 321 | return isLocalStore(dyn_cast<StoreSDNode>(N)); |
| 322 | }]>; |
| 323 | |
| 324 | def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 325 | return isLocalLoad(dyn_cast<LoadSDNode>(N)); |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 326 | }]>; |
| 327 | |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 328 | class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 329 | return cast<MemSDNode>(N)->getAlignment() % 8 == 0; |
| 330 | }]>; |
| 331 | |
| 332 | def local_load_aligned8bytes : Aligned8Bytes < |
| 333 | (ops node:$ptr), (local_load node:$ptr) |
| 334 | >; |
| 335 | |
| 336 | def local_store_aligned8bytes : Aligned8Bytes < |
| 337 | (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr) |
| 338 | >; |
Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 339 | |
| 340 | class local_binary_atomic_op<SDNode atomic_op> : |
| 341 | PatFrag<(ops node:$ptr, node:$value), |
| 342 | (atomic_op node:$ptr, node:$value), [{ |
| 343 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 344 | }]>; |
| 345 | |
Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 346 | |
| 347 | def atomic_swap_local : local_binary_atomic_op<atomic_swap>; |
| 348 | def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>; |
| 349 | def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>; |
| 350 | def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>; |
| 351 | def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>; |
| 352 | def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>; |
| 353 | def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>; |
| 354 | def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>; |
| 355 | def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>; |
| 356 | def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>; |
| 357 | def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>; |
Aaron Watry | 372cecf | 2013-09-06 20:17:42 +0000 | [diff] [blame] | 358 | |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 359 | def mskor_global : PatFrag<(ops node:$val, node:$ptr), |
| 360 | (AMDGPUstore_mskor node:$val, node:$ptr), [{ |
| 361 | return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS; |
| 362 | }]>; |
| 363 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 364 | |
Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 365 | def atomic_cmp_swap_32_local : |
| 366 | PatFrag<(ops node:$ptr, node:$cmp, node:$swap), |
| 367 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{ |
| 368 | AtomicSDNode *AN = cast<AtomicSDNode>(N); |
| 369 | return AN->getMemoryVT() == MVT::i32 && |
| 370 | AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
| 371 | }]>; |
| 372 | |
Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 373 | def atomic_cmp_swap_64_local : |
| 374 | PatFrag<(ops node:$ptr, node:$cmp, node:$swap), |
| 375 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{ |
| 376 | AtomicSDNode *AN = cast<AtomicSDNode>(N); |
| 377 | return AN->getMemoryVT() == MVT::i64 && |
| 378 | AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
| 379 | }]>; |
| 380 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 381 | def flat_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 382 | return isFlatLoad(dyn_cast<LoadSDNode>(N)); |
| 383 | }]>; |
| 384 | |
| 385 | def flat_store : PatFrag<(ops node:$val, node:$ptr), |
| 386 | (store node:$val, node:$ptr), [{ |
| 387 | return isFlatStore(dyn_cast<StoreSDNode>(N)); |
| 388 | }]>; |
| 389 | |
| 390 | def mskor_flat : PatFrag<(ops node:$val, node:$ptr), |
| 391 | (AMDGPUstore_mskor node:$val, node:$ptr), [{ |
| 392 | return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS; |
| 393 | }]>; |
| 394 | |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 395 | class global_binary_atomic_op<SDNode atomic_op> : PatFrag< |
| 396 | (ops node:$ptr, node:$value), |
| 397 | (atomic_op node:$ptr, node:$value), |
| 398 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}] |
| 399 | >; |
| 400 | |
Aaron Watry | 8114437 | 2014-10-17 23:33:03 +0000 | [diff] [blame] | 401 | def atomic_swap_global : global_binary_atomic_op<atomic_swap>; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 402 | def atomic_add_global : global_binary_atomic_op<atomic_load_add>; |
Aaron Watry | 6212780 | 2014-10-17 23:32:54 +0000 | [diff] [blame] | 403 | def atomic_and_global : global_binary_atomic_op<atomic_load_and>; |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 404 | def atomic_max_global : global_binary_atomic_op<atomic_load_max>; |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 405 | def atomic_min_global : global_binary_atomic_op<atomic_load_min>; |
Aaron Watry | 8a911e6 | 2014-10-17 23:32:59 +0000 | [diff] [blame] | 406 | def atomic_or_global : global_binary_atomic_op<atomic_load_or>; |
Aaron Watry | 328f1ba | 2014-10-17 23:32:52 +0000 | [diff] [blame] | 407 | def atomic_sub_global : global_binary_atomic_op<atomic_load_sub>; |
Aaron Watry | 29f295d | 2014-10-17 23:32:56 +0000 | [diff] [blame] | 408 | def atomic_umax_global : global_binary_atomic_op<atomic_load_umax>; |
Aaron Watry | 58c9992 | 2014-10-17 23:32:57 +0000 | [diff] [blame] | 409 | def atomic_umin_global : global_binary_atomic_op<atomic_load_umin>; |
Aaron Watry | d672ee2 | 2014-10-17 23:33:01 +0000 | [diff] [blame] | 410 | def atomic_xor_global : global_binary_atomic_op<atomic_load_xor>; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 411 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 412 | //===----------------------------------------------------------------------===// |
| 413 | // Misc Pattern Fragments |
| 414 | //===----------------------------------------------------------------------===// |
| 415 | |
| 416 | def fmad : PatFrag < |
| 417 | (ops node:$src0, node:$src1, node:$src2), |
| 418 | (fadd (fmul node:$src0, node:$src1), node:$src2) |
| 419 | >; |
Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 420 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 421 | class Constants { |
| 422 | int TWO_PI = 0x40c90fdb; |
| 423 | int PI = 0x40490fdb; |
| 424 | int TWO_PI_INV = 0x3e22f983; |
NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 425 | int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding |
Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 426 | int FP32_NEG_ONE = 0xbf800000; |
| 427 | int FP32_ONE = 0x3f800000; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 428 | } |
| 429 | def CONST : Constants; |
| 430 | |
| 431 | def FP_ZERO : PatLeaf < |
| 432 | (fpimm), |
| 433 | [{return N->getValueAPF().isZero();}] |
| 434 | >; |
| 435 | |
| 436 | def FP_ONE : PatLeaf < |
| 437 | (fpimm), |
| 438 | [{return N->isExactlyValue(1.0);}] |
| 439 | >; |
| 440 | |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 441 | def FP_HALF : PatLeaf < |
| 442 | (fpimm), |
| 443 | [{return N->isExactlyValue(0.5);}] |
| 444 | >; |
| 445 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 446 | let isCodeGenOnly = 1, isPseudo = 1 in { |
| 447 | |
| 448 | let usesCustomInserter = 1 in { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 449 | |
| 450 | class CLAMP <RegisterClass rc> : AMDGPUShaderInst < |
| 451 | (outs rc:$dst), |
| 452 | (ins rc:$src0), |
| 453 | "CLAMP $dst, $src0", |
Matt Arsenault | 5d47d4a | 2014-06-12 21:15:44 +0000 | [diff] [blame] | 454 | [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 455 | >; |
| 456 | |
| 457 | class FABS <RegisterClass rc> : AMDGPUShaderInst < |
| 458 | (outs rc:$dst), |
| 459 | (ins rc:$src0), |
| 460 | "FABS $dst, $src0", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 461 | [(set f32:$dst, (fabs f32:$src0))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 462 | >; |
| 463 | |
| 464 | class FNEG <RegisterClass rc> : AMDGPUShaderInst < |
| 465 | (outs rc:$dst), |
| 466 | (ins rc:$src0), |
| 467 | "FNEG $dst, $src0", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 468 | [(set f32:$dst, (fneg f32:$src0))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 469 | >; |
| 470 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 471 | } // usesCustomInserter = 1 |
| 472 | |
| 473 | multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass, |
| 474 | ComplexPattern addrPat> { |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 475 | let UseNamedOperandTable = 1 in { |
| 476 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 477 | def RegisterLoad : AMDGPUShaderInst < |
| 478 | (outs dstClass:$dst), |
| 479 | (ins addrClass:$addr, i32imm:$chan), |
| 480 | "RegisterLoad $dst, $addr", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 481 | [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))] |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 482 | > { |
| 483 | let isRegisterLoad = 1; |
| 484 | } |
| 485 | |
| 486 | def RegisterStore : AMDGPUShaderInst < |
| 487 | (outs), |
| 488 | (ins dstClass:$val, addrClass:$addr, i32imm:$chan), |
| 489 | "RegisterStore $val, $addr", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 490 | [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))] |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 491 | > { |
| 492 | let isRegisterStore = 1; |
| 493 | } |
| 494 | } |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 495 | } |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 496 | |
| 497 | } // End isCodeGenOnly = 1, isPseudo = 1 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 498 | |
| 499 | /* Generic helper patterns for intrinsics */ |
| 500 | /* -------------------------------------- */ |
| 501 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 502 | class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul> |
| 503 | : Pat < |
| 504 | (fpow f32:$src0, f32:$src1), |
| 505 | (exp_ieee (mul f32:$src1, (log_ieee f32:$src0))) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 506 | >; |
| 507 | |
| 508 | /* Other helper patterns */ |
| 509 | /* --------------------- */ |
| 510 | |
| 511 | /* Extract element pattern */ |
Matt Arsenault | 530dde4 | 2014-02-26 23:00:58 +0000 | [diff] [blame] | 512 | class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 513 | SubRegIndex sub_reg> |
| 514 | : Pat< |
| 515 | (sub_type (vector_extract vec_type:$src, sub_idx)), |
| 516 | (EXTRACT_SUBREG $src, sub_reg) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 517 | >; |
| 518 | |
| 519 | /* Insert element pattern */ |
| 520 | class Insert_Element <ValueType elem_type, ValueType vec_type, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 521 | int sub_idx, SubRegIndex sub_reg> |
| 522 | : Pat < |
| 523 | (vector_insert vec_type:$vec, elem_type:$elem, sub_idx), |
| 524 | (INSERT_SUBREG $vec, $elem, sub_reg) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 525 | >; |
| 526 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 527 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 528 | // can handle COPY instructions. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 529 | // bitconvert pattern |
| 530 | class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat < |
| 531 | (dt (bitconvert (st rc:$src0))), |
| 532 | (dt rc:$src0) |
| 533 | >; |
| 534 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 535 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 536 | // can handle COPY instructions. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 537 | class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat < |
| 538 | (vt (AMDGPUdwordaddr (vt rc:$addr))), |
| 539 | (vt rc:$addr) |
| 540 | >; |
| 541 | |
Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 542 | // BFI_INT patterns |
| 543 | |
Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 544 | multiclass BFIPatterns <Instruction BFI_INT, |
| 545 | Instruction LoadImm32, |
| 546 | RegisterClass RC64> { |
Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 547 | // Definition from ISA doc: |
| 548 | // (y & x) | (z & ~x) |
| 549 | def : Pat < |
| 550 | (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))), |
| 551 | (BFI_INT $x, $y, $z) |
| 552 | >; |
| 553 | |
| 554 | // SHA-256 Ch function |
| 555 | // z ^ (x & (y ^ z)) |
| 556 | def : Pat < |
| 557 | (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))), |
| 558 | (BFI_INT $x, $y, $z) |
| 559 | >; |
| 560 | |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 561 | def : Pat < |
| 562 | (fcopysign f32:$src0, f32:$src1), |
| 563 | (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1) |
| 564 | >; |
| 565 | |
| 566 | def : Pat < |
| 567 | (f64 (fcopysign f64:$src0, f64:$src1)), |
Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 568 | (REG_SEQUENCE RC64, |
| 569 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 570 | (BFI_INT (LoadImm32 0x7fffffff), |
| 571 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 572 | (i32 (EXTRACT_SUBREG $src1, sub1))), sub1) |
| 573 | >; |
Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 574 | } |
| 575 | |
Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 576 | // SHA-256 Ma patterns |
| 577 | |
| 578 | // ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y |
| 579 | class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat < |
| 580 | (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))), |
| 581 | (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y) |
| 582 | >; |
| 583 | |
Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 584 | // Bitfield extract patterns |
| 585 | |
Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 586 | /* |
| 587 | |
| 588 | XXX: The BFE pattern is not working correctly because the XForm is not being |
| 589 | applied. |
| 590 | |
Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 591 | def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>; |
| 592 | def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}], |
| 593 | SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>; |
| 594 | |
| 595 | class BFEPattern <Instruction BFE> : Pat < |
| 596 | (and (srl i32:$x, legalshift32:$y), bfemask:$z), |
| 597 | (BFE $x, $y, $z) |
| 598 | >; |
| 599 | |
Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 600 | */ |
| 601 | |
Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 602 | // rotr pattern |
| 603 | class ROTRPattern <Instruction BIT_ALIGN> : Pat < |
| 604 | (rotr i32:$src0, i32:$src1), |
| 605 | (BIT_ALIGN $src0, $src0, $src1) |
| 606 | >; |
| 607 | |
Tom Stellard | 41fc785 | 2013-07-23 01:48:42 +0000 | [diff] [blame] | 608 | // 24-bit arithmetic patterns |
| 609 | def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>; |
| 610 | |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 611 | // Special conversion patterns |
| 612 | |
| 613 | def cvt_rpi_i32_f32 : PatFrag < |
| 614 | (ops node:$src), |
Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame^] | 615 | (fp_to_sint (ffloor (fadd $src, FP_HALF))), |
| 616 | [{ (void) N; return TM.Options.NoNaNsFPMath; }] |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 617 | >; |
| 618 | |
| 619 | def cvt_flr_i32_f32 : PatFrag < |
| 620 | (ops node:$src), |
Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame^] | 621 | (fp_to_sint (ffloor $src)), |
| 622 | [{ (void)N; return TM.Options.NoNaNsFPMath; }] |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 623 | >; |
| 624 | |
Tom Stellard | 41fc785 | 2013-07-23 01:48:42 +0000 | [diff] [blame] | 625 | /* |
| 626 | class UMUL24Pattern <Instruction UMUL24> : Pat < |
| 627 | (mul U24:$x, U24:$y), |
| 628 | (UMUL24 $x, $y) |
| 629 | >; |
| 630 | */ |
| 631 | |
Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 632 | class IMad24Pat<Instruction Inst> : Pat < |
| 633 | (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2), |
| 634 | (Inst $src0, $src1, $src2) |
| 635 | >; |
| 636 | |
| 637 | class UMad24Pat<Instruction Inst> : Pat < |
| 638 | (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2), |
| 639 | (Inst $src0, $src1, $src2) |
| 640 | >; |
| 641 | |
Matt Arsenault | 493c5f1 | 2014-05-22 18:00:24 +0000 | [diff] [blame] | 642 | multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> { |
| 643 | def _expand_imad24 : Pat < |
| 644 | (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2), |
| 645 | (AddInst (MulInst $src0, $src1), $src2) |
| 646 | >; |
Matt Arsenault | f15a056 | 2014-05-22 18:00:20 +0000 | [diff] [blame] | 647 | |
Matt Arsenault | 493c5f1 | 2014-05-22 18:00:24 +0000 | [diff] [blame] | 648 | def _expand_imul24 : Pat < |
| 649 | (AMDGPUmul_i24 i32:$src0, i32:$src1), |
| 650 | (MulInst $src0, $src1) |
| 651 | >; |
| 652 | } |
Matt Arsenault | f15a056 | 2014-05-22 18:00:20 +0000 | [diff] [blame] | 653 | |
Matt Arsenault | 493c5f1 | 2014-05-22 18:00:24 +0000 | [diff] [blame] | 654 | multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> { |
| 655 | def _expand_umad24 : Pat < |
| 656 | (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2), |
| 657 | (AddInst (MulInst $src0, $src1), $src2) |
| 658 | >; |
| 659 | |
| 660 | def _expand_umul24 : Pat < |
| 661 | (AMDGPUmul_u24 i32:$src0, i32:$src1), |
| 662 | (MulInst $src0, $src1) |
| 663 | >; |
| 664 | } |
Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 665 | |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 666 | class RcpPat<Instruction RcpInst, ValueType vt> : Pat < |
| 667 | (fdiv FP_ONE, vt:$src), |
| 668 | (RcpInst $src) |
| 669 | >; |
| 670 | |
Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 671 | multiclass RsqPat<Instruction RsqInst, ValueType vt> { |
| 672 | def : Pat < |
| 673 | (fdiv FP_ONE, (fsqrt vt:$src)), |
| 674 | (RsqInst $src) |
| 675 | >; |
| 676 | |
| 677 | def : Pat < |
| 678 | (AMDGPUrcp (fsqrt vt:$src)), |
| 679 | (RsqInst $src) |
| 680 | >; |
| 681 | } |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 682 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 683 | include "R600Instructions.td" |
Tom Stellard | 2c1c9de | 2014-03-24 16:07:25 +0000 | [diff] [blame] | 684 | include "R700Instructions.td" |
| 685 | include "EvergreenInstructions.td" |
| 686 | include "CaymanInstructions.td" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 687 | |
| 688 | include "SIInstrInfo.td" |
| 689 | |