blob: 1c5f76d0fee0b3966208b7ec4b4cc4b2e3dc5ee9 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
Tom Stellard9d7ddd52014-11-14 14:08:00 +000026 let isCodeGenOnly = 1;
27
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000028 let TSFlags{63} = isRegisterLoad;
29 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000030}
31
32class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
33 : AMDGPUInst<outs, ins, asm, pattern> {
34
35 field bits<32> Inst = 0xffffffff;
36
37}
38
Matt Arsenaultf171cf22014-07-14 23:40:49 +000039def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
40def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000041def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000042
Tom Stellard75aadc22012-12-11 21:25:42 +000043def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000044def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellardb02094e2014-07-21 15:45:01 +000046let OperandType = "OPERAND_IMMEDIATE" in {
47
Matt Arsenault4d7d3832014-04-15 22:32:49 +000048def u32imm : Operand<i32> {
49 let PrintMethod = "printU32ImmOperand";
50}
51
52def u16imm : Operand<i16> {
53 let PrintMethod = "printU16ImmOperand";
54}
55
56def u8imm : Operand<i8> {
57 let PrintMethod = "printU8ImmOperand";
58}
59
Tom Stellardb02094e2014-07-21 15:45:01 +000060} // End OperandType = "OPERAND_IMMEDIATE"
61
Tom Stellardbc5b5372014-06-13 16:38:59 +000062//===--------------------------------------------------------------------===//
63// Custom Operands
64//===--------------------------------------------------------------------===//
65def brtarget : Operand<OtherVT>;
66
Tom Stellardc0845332013-11-22 23:07:58 +000067//===----------------------------------------------------------------------===//
68// PatLeafs for floating-point comparisons
69//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000070
Tom Stellard0351ea22013-09-28 02:50:50 +000071def COND_OEQ : PatLeaf <
72 (cond),
73 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
74>;
75
Matt Arsenault9cded7a2014-12-11 22:15:35 +000076def COND_ONE : PatLeaf <
77 (cond),
78 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
79>;
80
Tom Stellard0351ea22013-09-28 02:50:50 +000081def COND_OGT : PatLeaf <
82 (cond),
83 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
84>;
85
Tom Stellard0351ea22013-09-28 02:50:50 +000086def COND_OGE : PatLeaf <
87 (cond),
88 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
89>;
90
Tom Stellardc0845332013-11-22 23:07:58 +000091def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000092 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000093 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000094>;
95
Tom Stellardc0845332013-11-22 23:07:58 +000096def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000097 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000098 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
99>;
100
Tom Stellardc0845332013-11-22 23:07:58 +0000101
102def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
103def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
104
105//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000106// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000107//===----------------------------------------------------------------------===//
108
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000109def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
110def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000111def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
112def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
113def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
114def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
115
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000116// XXX - For some reason R600 version is preferring to use unordered
117// for setne?
118def COND_UNE_NE : PatLeaf <
119 (cond),
120 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
121>;
122
Tom Stellardc0845332013-11-22 23:07:58 +0000123//===----------------------------------------------------------------------===//
124// PatLeafs for signed comparisons
125//===----------------------------------------------------------------------===//
126
127def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
128def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
129def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
130def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
131
132//===----------------------------------------------------------------------===//
133// PatLeafs for integer equality
134//===----------------------------------------------------------------------===//
135
136def COND_EQ : PatLeaf <
137 (cond),
138 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
139>;
140
141def COND_NE : PatLeaf <
142 (cond),
143 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000144>;
145
Christian Konigb19849a2013-02-21 15:17:04 +0000146def COND_NULL : PatLeaf <
147 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000148 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000149>;
150
Tom Stellard75aadc22012-12-11 21:25:42 +0000151//===----------------------------------------------------------------------===//
152// Load/Store Pattern Fragments
153//===----------------------------------------------------------------------===//
154
Tom Stellardb02094e2014-07-21 15:45:01 +0000155class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
156 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
157}]>;
158
159class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
160 (ops node:$ptr), (op node:$ptr)
161>;
162
163class PrivateStore <SDPatternOperator op> : PrivateMemOp <
164 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
165>;
166
Tom Stellardb02094e2014-07-21 15:45:01 +0000167def load_private : PrivateLoad <load>;
168
169def truncstorei8_private : PrivateStore <truncstorei8>;
170def truncstorei16_private : PrivateStore <truncstorei16>;
171def store_private : PrivateStore <store>;
172
Tom Stellardbc5b5372014-06-13 16:38:59 +0000173def global_store : PatFrag<(ops node:$val, node:$ptr),
174 (store node:$val, node:$ptr), [{
175 return isGlobalStore(dyn_cast<StoreSDNode>(N));
176}]>;
177
178// Global address space loads
179def global_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
180 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
181}]>;
182
183// Constant address space loads
184def constant_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
185 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
186}]>;
187
Tom Stellard31209cc2013-07-15 19:00:09 +0000188def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
189 LoadSDNode *L = cast<LoadSDNode>(N);
190 return L->getExtensionType() == ISD::ZEXTLOAD ||
191 L->getExtensionType() == ISD::EXTLOAD;
192}]>;
193
Tom Stellard33dd04b2013-07-23 01:47:52 +0000194def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
195 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
196}]>;
197
Tom Stellardc6f4a292013-08-26 15:05:59 +0000198def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
199 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
200}]>;
201
Tom Stellard9f950332013-07-23 01:48:35 +0000202def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000203 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
204}]>;
205
Matt Arsenault3f981402014-09-15 15:41:53 +0000206def az_extloadi8_flat : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
207 return isFlatLoad(dyn_cast<LoadSDNode>(N));
208}]>;
209
210def sextloadi8_flat : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
211 return isFlatLoad(dyn_cast<LoadSDNode>(N));
212}]>;
213
Tom Stellard33dd04b2013-07-23 01:47:52 +0000214def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000215 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
216}]>;
217
218def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
219 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
220}]>;
221
Tom Stellardc6f4a292013-08-26 15:05:59 +0000222def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
223 return isLocalLoad(dyn_cast<LoadSDNode>(N));
224}]>;
225
226def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
227 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000228}]>;
229
Tom Stellardbc377682015-02-17 16:36:00 +0000230def extloadi8_private : PrivateLoad <az_extloadi8>;
231def sextloadi8_private : PrivateLoad <sextloadi8>;
232
Tom Stellard33dd04b2013-07-23 01:47:52 +0000233def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
234 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
235}]>;
236
237def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
238 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
239}]>;
240
Tom Stellard9f950332013-07-23 01:48:35 +0000241def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000242 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
243}]>;
244
Matt Arsenault3f981402014-09-15 15:41:53 +0000245def az_extloadi16_flat : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
246 return isFlatLoad(dyn_cast<LoadSDNode>(N));
247}]>;
248
249def sextloadi16_flat : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
250 return isFlatLoad(dyn_cast<LoadSDNode>(N));
251}]>;
252
Tom Stellard9f950332013-07-23 01:48:35 +0000253def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
254 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
255}]>;
256
257def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
258 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
259}]>;
260
Tom Stellardc6f4a292013-08-26 15:05:59 +0000261def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
262 return isLocalLoad(dyn_cast<LoadSDNode>(N));
263}]>;
264
265def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
266 return isLocalLoad(dyn_cast<LoadSDNode>(N));
267}]>;
268
Tom Stellardbc377682015-02-17 16:36:00 +0000269def extloadi16_private : PrivateLoad <az_extloadi16>;
270def sextloadi16_private : PrivateLoad <sextloadi16>;
271
Tom Stellard31209cc2013-07-15 19:00:09 +0000272def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
273 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
274}]>;
275
276def az_extloadi32_global : PatFrag<(ops node:$ptr),
277 (az_extloadi32 node:$ptr), [{
278 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
279}]>;
280
Matt Arsenault3f981402014-09-15 15:41:53 +0000281def az_extloadi32_flat : PatFrag<(ops node:$ptr),
282 (az_extloadi32 node:$ptr), [{
283 return isFlatLoad(dyn_cast<LoadSDNode>(N));
284}]>;
285
Tom Stellard31209cc2013-07-15 19:00:09 +0000286def az_extloadi32_constant : PatFrag<(ops node:$ptr),
287 (az_extloadi32 node:$ptr), [{
288 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
289}]>;
290
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000291def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
292 (truncstorei8 node:$val, node:$ptr), [{
293 return isGlobalStore(dyn_cast<StoreSDNode>(N));
294}]>;
295
296def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
297 (truncstorei16 node:$val, node:$ptr), [{
298 return isGlobalStore(dyn_cast<StoreSDNode>(N));
299}]>;
300
Matt Arsenault3f981402014-09-15 15:41:53 +0000301def truncstorei8_flat : PatFrag<(ops node:$val, node:$ptr),
302 (truncstorei8 node:$val, node:$ptr), [{
303 return isFlatStore(dyn_cast<StoreSDNode>(N));
304}]>;
305
306def truncstorei16_flat : PatFrag<(ops node:$val, node:$ptr),
307 (truncstorei16 node:$val, node:$ptr), [{
308 return isFlatStore(dyn_cast<StoreSDNode>(N));
309}]>;
310
Tom Stellardc026e8b2013-06-28 15:47:08 +0000311def local_store : PatFrag<(ops node:$val, node:$ptr),
312 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000313 return isLocalStore(dyn_cast<StoreSDNode>(N));
314}]>;
315
316def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
317 (truncstorei8 node:$val, node:$ptr), [{
318 return isLocalStore(dyn_cast<StoreSDNode>(N));
319}]>;
320
321def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
322 (truncstorei16 node:$val, node:$ptr), [{
323 return isLocalStore(dyn_cast<StoreSDNode>(N));
324}]>;
325
326def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
327 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000328}]>;
329
Tom Stellardf3fc5552014-08-22 18:49:35 +0000330class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
331 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
332}]>;
333
334def local_load_aligned8bytes : Aligned8Bytes <
335 (ops node:$ptr), (local_load node:$ptr)
336>;
337
338def local_store_aligned8bytes : Aligned8Bytes <
339 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
340>;
Matt Arsenault72574102014-06-11 18:08:34 +0000341
342class local_binary_atomic_op<SDNode atomic_op> :
343 PatFrag<(ops node:$ptr, node:$value),
344 (atomic_op node:$ptr, node:$value), [{
345 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000346}]>;
347
Matt Arsenault72574102014-06-11 18:08:34 +0000348
349def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
350def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
351def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
352def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
353def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
354def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
355def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
356def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
357def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
358def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
359def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000360
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000361def mskor_global : PatFrag<(ops node:$val, node:$ptr),
362 (AMDGPUstore_mskor node:$val, node:$ptr), [{
363 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
364}]>;
365
Matt Arsenault3f981402014-09-15 15:41:53 +0000366
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000367def atomic_cmp_swap_32_local :
368 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
369 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
370 AtomicSDNode *AN = cast<AtomicSDNode>(N);
371 return AN->getMemoryVT() == MVT::i32 &&
372 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
373}]>;
374
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000375def atomic_cmp_swap_64_local :
376 PatFrag<(ops node:$ptr, node:$cmp, node:$swap),
377 (atomic_cmp_swap node:$ptr, node:$cmp, node:$swap), [{
378 AtomicSDNode *AN = cast<AtomicSDNode>(N);
379 return AN->getMemoryVT() == MVT::i64 &&
380 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
381}]>;
382
Matt Arsenault3f981402014-09-15 15:41:53 +0000383def flat_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
384 return isFlatLoad(dyn_cast<LoadSDNode>(N));
385}]>;
386
387def flat_store : PatFrag<(ops node:$val, node:$ptr),
388 (store node:$val, node:$ptr), [{
389 return isFlatStore(dyn_cast<StoreSDNode>(N));
390}]>;
391
392def mskor_flat : PatFrag<(ops node:$val, node:$ptr),
393 (AMDGPUstore_mskor node:$val, node:$ptr), [{
394 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;
395}]>;
396
Tom Stellard7980fc82014-09-25 18:30:26 +0000397class global_binary_atomic_op<SDNode atomic_op> : PatFrag<
398 (ops node:$ptr, node:$value),
399 (atomic_op node:$ptr, node:$value),
400 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]
401>;
402
Aaron Watry81144372014-10-17 23:33:03 +0000403def atomic_swap_global : global_binary_atomic_op<atomic_swap>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000404def atomic_add_global : global_binary_atomic_op<atomic_load_add>;
Aaron Watry62127802014-10-17 23:32:54 +0000405def atomic_and_global : global_binary_atomic_op<atomic_load_and>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000406def atomic_max_global : global_binary_atomic_op<atomic_load_max>;
Aaron Watry58c99922014-10-17 23:32:57 +0000407def atomic_min_global : global_binary_atomic_op<atomic_load_min>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000408def atomic_or_global : global_binary_atomic_op<atomic_load_or>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000409def atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000410def atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
Aaron Watry58c99922014-10-17 23:32:57 +0000411def atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000412def atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000413
Tom Stellardb4a313a2014-08-01 00:32:39 +0000414//===----------------------------------------------------------------------===//
415// Misc Pattern Fragments
416//===----------------------------------------------------------------------===//
417
418def fmad : PatFrag <
419 (ops node:$src0, node:$src1, node:$src2),
420 (fadd (fmul node:$src0, node:$src1), node:$src2)
421>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000422
Tom Stellard75aadc22012-12-11 21:25:42 +0000423class Constants {
424int TWO_PI = 0x40c90fdb;
425int PI = 0x40490fdb;
426int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000427int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000428int FP32_NEG_ONE = 0xbf800000;
429int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000430}
431def CONST : Constants;
432
433def FP_ZERO : PatLeaf <
434 (fpimm),
435 [{return N->getValueAPF().isZero();}]
436>;
437
438def FP_ONE : PatLeaf <
439 (fpimm),
440 [{return N->isExactlyValue(1.0);}]
441>;
442
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000443def FP_HALF : PatLeaf <
444 (fpimm),
445 [{return N->isExactlyValue(0.5);}]
446>;
447
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000448let isCodeGenOnly = 1, isPseudo = 1 in {
449
450let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000451
452class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
453 (outs rc:$dst),
454 (ins rc:$src0),
455 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000456 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000457>;
458
459class FABS <RegisterClass rc> : AMDGPUShaderInst <
460 (outs rc:$dst),
461 (ins rc:$src0),
462 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000463 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000464>;
465
466class FNEG <RegisterClass rc> : AMDGPUShaderInst <
467 (outs rc:$dst),
468 (ins rc:$src0),
469 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000470 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000471>;
472
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000473} // usesCustomInserter = 1
474
475multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
476 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000477let UseNamedOperandTable = 1 in {
478
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000479 def RegisterLoad : AMDGPUShaderInst <
480 (outs dstClass:$dst),
481 (ins addrClass:$addr, i32imm:$chan),
482 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000483 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000484 > {
485 let isRegisterLoad = 1;
486 }
487
488 def RegisterStore : AMDGPUShaderInst <
489 (outs),
490 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
491 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000492 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000493 > {
494 let isRegisterStore = 1;
495 }
496}
Tom Stellard81d871d2013-11-13 23:36:50 +0000497}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000498
499} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000500
501/* Generic helper patterns for intrinsics */
502/* -------------------------------------- */
503
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000504class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
505 : Pat <
506 (fpow f32:$src0, f32:$src1),
507 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000508>;
509
510/* Other helper patterns */
511/* --------------------- */
512
513/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000514class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000515 SubRegIndex sub_reg>
516 : Pat<
517 (sub_type (vector_extract vec_type:$src, sub_idx)),
518 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000519>;
520
521/* Insert element pattern */
522class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000523 int sub_idx, SubRegIndex sub_reg>
524 : Pat <
525 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
526 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000527>;
528
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000529// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
530// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000531// bitconvert pattern
532class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
533 (dt (bitconvert (st rc:$src0))),
534 (dt rc:$src0)
535>;
536
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000537// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
538// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000539class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
540 (vt (AMDGPUdwordaddr (vt rc:$addr))),
541 (vt rc:$addr)
542>;
543
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000544// BFI_INT patterns
545
Matt Arsenault7d858d82014-11-02 23:46:54 +0000546multiclass BFIPatterns <Instruction BFI_INT,
547 Instruction LoadImm32,
548 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000549 // Definition from ISA doc:
550 // (y & x) | (z & ~x)
551 def : Pat <
552 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
553 (BFI_INT $x, $y, $z)
554 >;
555
556 // SHA-256 Ch function
557 // z ^ (x & (y ^ z))
558 def : Pat <
559 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
560 (BFI_INT $x, $y, $z)
561 >;
562
Matt Arsenault6e439652014-06-10 19:00:20 +0000563 def : Pat <
564 (fcopysign f32:$src0, f32:$src1),
565 (BFI_INT (LoadImm32 0x7fffffff), $src0, $src1)
566 >;
567
568 def : Pat <
569 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000570 (REG_SEQUENCE RC64,
571 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Matt Arsenault6e439652014-06-10 19:00:20 +0000572 (BFI_INT (LoadImm32 0x7fffffff),
573 (i32 (EXTRACT_SUBREG $src0, sub1)),
574 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
575 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000576}
577
Tom Stellardeac65dd2013-05-03 17:21:20 +0000578// SHA-256 Ma patterns
579
580// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
581class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
582 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
583 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
584>;
585
Tom Stellard2b971eb2013-05-10 02:09:45 +0000586// Bitfield extract patterns
587
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000588/*
589
590XXX: The BFE pattern is not working correctly because the XForm is not being
591applied.
592
Tom Stellard2b971eb2013-05-10 02:09:45 +0000593def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
594def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
Benjamin Kramer5f6a9072015-02-12 15:35:40 +0000595 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(countTrailingOnes(N->getZExtValue()), MVT::i32);}]>>;
Tom Stellard2b971eb2013-05-10 02:09:45 +0000596
597class BFEPattern <Instruction BFE> : Pat <
598 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
599 (BFE $x, $y, $z)
600>;
601
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000602*/
603
Tom Stellard5643c4a2013-05-20 15:02:19 +0000604// rotr pattern
605class ROTRPattern <Instruction BIT_ALIGN> : Pat <
606 (rotr i32:$src0, i32:$src1),
607 (BIT_ALIGN $src0, $src0, $src1)
608>;
609
Tom Stellard41fc7852013-07-23 01:48:42 +0000610// 24-bit arithmetic patterns
611def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
612
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000613// Special conversion patterns
614
615def cvt_rpi_i32_f32 : PatFrag <
616 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000617 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
618 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000619>;
620
621def cvt_flr_i32_f32 : PatFrag <
622 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000623 (fp_to_sint (ffloor $src)),
624 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000625>;
626
Tom Stellard41fc7852013-07-23 01:48:42 +0000627/*
628class UMUL24Pattern <Instruction UMUL24> : Pat <
629 (mul U24:$x, U24:$y),
630 (UMUL24 $x, $y)
631>;
632*/
633
Matt Arsenaulteb260202014-05-22 18:00:15 +0000634class IMad24Pat<Instruction Inst> : Pat <
635 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
636 (Inst $src0, $src1, $src2)
637>;
638
639class UMad24Pat<Instruction Inst> : Pat <
640 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
641 (Inst $src0, $src1, $src2)
642>;
643
Matt Arsenault493c5f12014-05-22 18:00:24 +0000644multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> {
645 def _expand_imad24 : Pat <
646 (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2),
647 (AddInst (MulInst $src0, $src1), $src2)
648 >;
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000649
Matt Arsenault493c5f12014-05-22 18:00:24 +0000650 def _expand_imul24 : Pat <
651 (AMDGPUmul_i24 i32:$src0, i32:$src1),
652 (MulInst $src0, $src1)
653 >;
654}
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000655
Matt Arsenault493c5f12014-05-22 18:00:24 +0000656multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> {
657 def _expand_umad24 : Pat <
658 (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2),
659 (AddInst (MulInst $src0, $src1), $src2)
660 >;
661
662 def _expand_umul24 : Pat <
663 (AMDGPUmul_u24 i32:$src0, i32:$src1),
664 (MulInst $src0, $src1)
665 >;
666}
Matt Arsenaulteb260202014-05-22 18:00:15 +0000667
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000668class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
669 (fdiv FP_ONE, vt:$src),
670 (RcpInst $src)
671>;
672
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000673class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
674 (AMDGPUrcp (fsqrt vt:$src)),
675 (RsqInst $src)
676>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000677
Tom Stellard75aadc22012-12-11 21:25:42 +0000678include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000679include "R700Instructions.td"
680include "EvergreenInstructions.td"
681include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000682
683include "SIInstrInfo.td"
684