blob: dca65b895e207640ebb9f59c71b8c73ad671583f [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng8703c412010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng82241c82007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000058 FSRL,
59
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000060 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000061 /// instruction, which includes a bunch of information. In particular the
62 /// operands of these node are:
63 ///
64 /// #0 - The incoming token chain
65 /// #1 - The callee
66 /// #2 - The number of arg bytes the caller pushes on the stack.
67 /// #3 - The number of arg bytes the callee pops off the stack.
68 /// #4 - The value to pass in AL/AX/EAX (optional)
69 /// #5 - The value to pass in DL/DX/EDX (optional)
70 ///
71 /// The result values of these nodes are:
72 ///
73 /// #0 - The outgoing token chain
74 /// #1 - The first register result value (optional)
75 /// #2 - The second register result value (optional)
76 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000077 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000078
Michael J. Spencer9cafc872010-10-20 23:40:27 +000079 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000080 /// readcyclecounter
81 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000082
83 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000084 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000085
Dan Gohman25a767d2008-12-23 22:45:23 +000086 /// X86 bit-test instructions.
87 BT,
88
Chris Lattner846c20d2010-12-20 00:59:46 +000089 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
90 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000091 SETCC,
92
Evan Cheng0e8b9e32009-12-15 00:53:42 +000093 // Same as SETCC except it's materialized with a sbb and the value is all
94 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +000095 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +000096
Stuart Hastingsbe605492011-06-03 23:53:54 +000097 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
98 /// Operands are two FP values to compare; result is a mask of
99 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
100 FSETCCss, FSETCCsd,
101
Stuart Hastings9f208042011-06-01 04:39:42 +0000102 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
103 /// result in an integer GPR. Needs masking for scalar result.
104 FGETSIGNx86,
105
Chris Lattnera492d292009-03-12 06:46:02 +0000106 /// X86 conditional moves. Operand 0 and operand 1 are the two values
107 /// to select from. Operand 2 is the condition code, and operand 3 is the
108 /// flag operand produced by a CMP or TEST instruction. It also writes a
109 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000110 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000111
Dan Gohman4a683472009-03-23 15:40:10 +0000112 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
113 /// is the block to branch if condition is true, operand 2 is the
114 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000115 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000116 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000117
Dan Gohman4a683472009-03-23 15:40:10 +0000118 /// Return with a flag operand. Operand 0 is the chain operand, operand
119 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000120 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000121
122 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
123 REP_STOS,
124
125 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
126 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000127
Evan Cheng5588de92006-02-18 00:15:05 +0000128 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
129 /// at function entry, used for PIC code.
130 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000131
Bill Wendling24c79f22008-09-16 21:48:12 +0000132 /// Wrapper - A wrapper node for TargetConstantPool,
133 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000134 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000135
Evan Chengae1cd752006-11-30 21:55:46 +0000136 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
137 /// relative displacements.
138 WrapperRIP,
139
Dale Johannesendd224d22010-09-30 23:57:10 +0000140 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
141 /// to an MMX vector. If you think this is too close to the previous
142 /// mnemonic, so do I; blame Intel.
143 MOVDQ2Q,
144
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000145 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
146 /// i32, corresponds to X86::PEXTRB.
147 PEXTRB,
148
Evan Chengcbffa462006-03-31 19:22:53 +0000149 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000150 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000151 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000152
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000153 /// INSERTPS - Insert any element of a 4 x float vector into any element
154 /// of a destination 4 x floatvector.
155 INSERTPS,
156
157 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
158 /// corresponds to X86::PINSRB.
159 PINSRB,
160
Evan Cheng5fd7c692006-03-31 21:55:24 +0000161 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
162 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000163 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000164
Nate Begemane684da32009-02-23 08:49:38 +0000165 /// PSHUFB - Shuffle 16 8-bit values within a vector.
166 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000167
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000168 /// ANDNP - Bitwise Logical AND NOT of Packed FP values.
169 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000170
Craig Topper81390be2011-11-19 07:33:10 +0000171 /// PSIGN - Copy integer sign.
172 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000173
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000174 /// BLENDV - Blend where the selector is an XMM.
Nadav Rotemde838da2011-09-09 20:29:17 +0000175 BLENDV,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000176
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000177 /// BLENDxx - Blend where the selector is an immediate.
178 BLENDPW,
179 BLENDPS,
180 BLENDPD,
181
Craig Topperf984efb2011-11-19 09:02:40 +0000182 /// HADD - Integer horizontal add.
183 HADD,
184
185 /// HSUB - Integer horizontal sub.
186 HSUB,
187
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000188 /// FHADD - Floating point horizontal add.
189 FHADD,
190
191 /// FHSUB - Floating point horizontal sub.
192 FHSUB,
193
Evan Cheng49683ba2006-11-10 21:43:37 +0000194 /// FMAX, FMIN - Floating point max and min.
195 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000196 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000197
Nadav Rotem178250a2012-08-19 13:06:16 +0000198 /// FMAXC, FMINC - Commutative FMIN and FMAX.
199 FMAXC, FMINC,
200
Dan Gohman57111e72007-07-10 00:05:58 +0000201 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
202 /// approximation. Note that these typically require refinement
203 /// in order to obtain suitable precision.
204 FRSQRT, FRCP,
205
Rafael Espindola3b2df102009-04-08 21:14:34 +0000206 // TLSADDR - Thread Local Storage.
207 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000208
Hans Wennborg789acfb2012-06-01 16:27:21 +0000209 // TLSBASEADDR - Thread Local Storage. A call to get the start address
210 // of the TLS block for the current module.
211 TLSBASEADDR,
212
Eric Christopherb0e1a452010-06-03 04:07:48 +0000213 // TLSCALL - Thread Local Storage. When calling to an OS provided
214 // thunk at the address from an earlier relocation.
215 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000216
Evan Cheng78af38c2008-05-08 00:57:18 +0000217 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000218 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000219
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000220 /// TC_RETURN - Tail call return.
221 /// operand #0 chain
222 /// operand #1 callee (register or absolute)
223 /// operand #2 stack adjustment
224 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000225 TC_RETURN,
226
Evan Cheng961339b2008-05-09 21:53:03 +0000227 // VZEXT_MOVL - Vector move low and zero extend.
228 VZEXT_MOVL,
229
Craig Topper1d471e32012-02-05 03:14:49 +0000230 // VSEXT_MOVL - Vector move low and sign extend.
Elena Demikhovskyfb449802012-02-02 09:10:43 +0000231 VSEXT_MOVL,
232
Michael Liao34107b92012-08-14 21:24:47 +0000233 // VFPEXT - Vector FP extend.
234 VFPEXT,
235
Craig Topper09462642012-01-22 19:15:14 +0000236 // VSHL, VSRL - 128-bit vector logical left / right shift
237 VSHLDQ, VSRLDQ,
238
239 // VSHL, VSRL, VSRA - Vector shift elements
240 VSHL, VSRL, VSRA,
241
242 // VSHLI, VSRLI, VSRAI - Vector shift elements by immediate
243 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000244
Craig Topper0b7ad762012-01-22 23:36:02 +0000245 // CMPP - Vector packed double/float comparison.
246 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000247
Nate Begeman55b7bec2008-07-17 16:51:19 +0000248 // PCMP* - Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000249 PCMPEQ, PCMPGT,
Bill Wendling1a317672008-12-12 00:56:36 +0000250
Chris Lattner364bb0a2010-12-05 07:30:36 +0000251 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000252 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000253 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000254
Craig Topper965de2c2011-10-14 07:06:56 +0000255 ANDN, // ANDN - Bitwise AND NOT with FLAGS results.
256
Craig Topper039a7902011-10-21 06:55:01 +0000257 BLSI, // BLSI - Extract lowest set isolated bit
258 BLSMSK, // BLSMSK - Get mask up to lowest set bit
259 BLSR, // BLSR - Reset lowest set bit
260
Chris Lattner364bb0a2010-12-05 07:30:36 +0000261 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000262
263 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000264 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000265
Eric Christopherf7802a32009-07-29 00:28:05 +0000266 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000267 PTEST,
268
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000269 // TESTP - Vector packed fp sign bitwise comparisons
270 TESTP,
271
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000272 // Several flavors of instructions with vector shuffle behaviors.
273 PALIGN,
274 PSHUFD,
275 PSHUFHW,
276 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000277 SHUFP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000278 MOVDDUP,
279 MOVSHDUP,
280 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000281 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000282 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000283 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000284 MOVLPS,
285 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000286 MOVSD,
287 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000288 UNPCKL,
289 UNPCKH,
Craig Topperbafd2242011-11-30 06:25:25 +0000290 VPERMILP,
Craig Topperb86fa402012-04-16 00:41:45 +0000291 VPERMV,
292 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000293 VPERM2X128,
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000294 VBROADCAST,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000295
Craig Topper1d471e32012-02-05 03:14:49 +0000296 // PMULUDQ - Vector multiply packed unsigned doubleword integers
297 PMULUDQ,
298
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000299 // FMA nodes
300 FMADD,
301 FNMADD,
302 FMSUB,
303 FNMSUB,
304 FMADDSUB,
305 FMSUBADD,
306
Dan Gohman0700a562009-08-15 01:38:56 +0000307 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
308 // according to %al. An operator is needed so that this can be expanded
309 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000310 VASTART_SAVE_XMM_REGS,
311
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000312 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
313 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000314
Rafael Espindola33530172011-08-30 19:43:21 +0000315 // SEG_ALLOCA - For allocating variable amounts of stack space when using
316 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000317 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000318 SEG_ALLOCA,
319
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000320 // WIN_FTOL - Windows's _ftol2 runtime routine to do fptoui.
321 WIN_FTOL,
322
Duncan Sands7c601de2010-11-20 11:25:00 +0000323 // Memory barrier
324 MEMBARRIER,
325 MFENCE,
326 SFENCE,
327 LFENCE,
328
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000329 // FNSTSW16r - Store FP status word into i16 register.
330 FNSTSW16r,
331
332 // SAHF - Store contents of %ah into %eflags.
333 SAHF,
334
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000335 // RDRAND - Get a random integer and indicate whether it is valid in CF.
336 RDRAND,
337
Craig Topperab47fe42012-08-06 06:22:36 +0000338 // PCMP*STRI
339 PCMPISTRI,
340 PCMPESTRI,
341
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000342 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
343 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohman48b185d2009-09-25 20:36:54 +0000344 // Atomic 64-bit binary operations.
345 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
346 ATOMSUB64_DAG,
347 ATOMOR64_DAG,
348 ATOMXOR64_DAG,
349 ATOMAND64_DAG,
350 ATOMNAND64_DAG,
Michael Liaode51caf2012-09-25 18:08:13 +0000351 ATOMMAX64_DAG,
352 ATOMMIN64_DAG,
353 ATOMUMAX64_DAG,
354 ATOMUMIN64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000355 ATOMSWAP64_DAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000356
Eli Friedman5e570422011-08-26 21:21:21 +0000357 // LCMPXCHG_DAG, LCMPXCHG8_DAG, LCMPXCHG16_DAG - Compare and swap.
Chris Lattnere479e962010-09-21 23:59:42 +0000358 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000359 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000360 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000361
Chris Lattner54e53292010-09-22 00:34:38 +0000362 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000363 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000364
Chris Lattnered85da52010-09-22 01:11:26 +0000365 // FNSTCW16m - Store FP control world into i16 memory.
366 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000367
Chris Lattner78f518b2010-09-22 01:05:16 +0000368 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
369 /// integer destination in memory and a FP reg source. This corresponds
370 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
371 /// has two inputs (token chain and address) and two outputs (int value
372 /// and token chain).
373 FP_TO_INT16_IN_MEM,
374 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000375 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000376
Chris Lattnera5156c32010-09-22 01:28:21 +0000377 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
378 /// integer source in memory and FP reg result. This corresponds to the
379 /// X86::FILD*m instructions. It has three inputs (token chain, address,
380 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
381 /// also produces a flag).
382 FILD,
383 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000384
Chris Lattnera5156c32010-09-22 01:28:21 +0000385 /// FLD - This instruction implements an extending load to FP stack slots.
386 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
387 /// operand, ptr to load from, and a ValueType node indicating the type
388 /// to load to.
389 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000390
Chris Lattnera5156c32010-09-22 01:28:21 +0000391 /// FST - This instruction implements a truncating store to FP stack
392 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
393 /// chain operand, value to store, address, and a ValueType to store it
394 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000395 FST,
396
397 /// VAARG_64 - This instruction grabs the address of the next argument
398 /// from a va_list. (reads and modifies the va_list in memory)
399 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000400
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000401 // WARNING: Do not add anything in the end unless you want the node to
402 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
403 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000404 };
405 }
406
Evan Cheng084a1cd2008-01-29 19:34:22 +0000407 /// Define some predicates that are used for node matching.
408 namespace X86 {
David Greenec4da1102011-02-03 15:50:00 +0000409 /// isVEXTRACTF128Index - Return true if the specified
410 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
411 /// suitable for input to VEXTRACTF128.
412 bool isVEXTRACTF128Index(SDNode *N);
413
David Greene653f1ee2011-02-04 16:08:29 +0000414 /// isVINSERTF128Index - Return true if the specified
415 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
416 /// suitable for input to VINSERTF128.
417 bool isVINSERTF128Index(SDNode *N);
418
David Greenec4da1102011-02-03 15:50:00 +0000419 /// getExtractVEXTRACTF128Immediate - Return the appropriate
420 /// immediate to extract the specified EXTRACT_SUBVECTOR index
421 /// with VEXTRACTF128 instructions.
422 unsigned getExtractVEXTRACTF128Immediate(SDNode *N);
423
David Greene653f1ee2011-02-04 16:08:29 +0000424 /// getInsertVINSERTF128Immediate - Return the appropriate
425 /// immediate to insert at the specified INSERT_SUBVECTOR index
426 /// with VINSERTF128 instructions.
427 unsigned getInsertVINSERTF128Immediate(SDNode *N);
428
Evan Chenge62288f2009-07-30 08:33:02 +0000429 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
430 /// constant +0.0.
431 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000432
433 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
434 /// fit into displacement field of the instruction.
435 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
436 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000437
438
439 /// isCalleePop - Determines whether the callee is required to pop its
440 /// own arguments. Callee pop is necessary to support tail calls.
441 bool isCalleePop(CallingConv::ID CallingConv,
442 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000443 }
444
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000445 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000446 // X86TargetLowering - X86 Implementation of the TargetLowering interface
447 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000448 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000449 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000450
Chris Lattner4bfbe932010-01-26 05:02:42 +0000451 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000452
Owen Andersonb2c80da2011-02-25 21:41:48 +0000453 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i8; }
454
Chris Lattner4bfbe932010-01-26 05:02:42 +0000455 virtual const MCExpr *
456 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
457 const MachineBasicBlock *MBB, unsigned uid,
458 MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000459
Evan Cheng797d56f2007-11-09 01:32:10 +0000460 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
461 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000462 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
463 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000464 virtual const MCExpr *
465 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
466 unsigned JTI, MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000467
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000468 /// getStackPtrReg - Return the stack pointer register we are using: either
469 /// ESP or RSP.
470 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000471
472 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
473 /// function arguments in the caller parameter area. For X86, aggregates
474 /// that contains are placed at 16-byte boundaries while the rest are at
475 /// 4-byte boundaries.
Chris Lattner229907c2011-07-18 04:54:35 +0000476 virtual unsigned getByValTypeAlignment(Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000477
478 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000479 /// and store operations as a result of memset, memcpy, and memmove
480 /// lowering. If DstAlign is zero that means it's safe to destination
481 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
482 /// means there isn't a need to check it against alignment requirement,
483 /// probably because the source does not need to be loaded. If
Lang Hames58dba012011-10-26 23:50:43 +0000484 /// 'IsZeroVal' is true, that means it's safe to return a
Evan Cheng61399372010-04-02 19:36:14 +0000485 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000486 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
487 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000488 /// It returns EVT::Other if the type should be determined using generic
489 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000490 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000491 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Lang Hames58dba012011-10-26 23:50:43 +0000492 bool IsZeroVal, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000493 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000494
495 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
496 /// unaligned memory accesses. of the specified type.
497 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
498 return true;
499 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000500
Chris Lattner76ac0682005-11-15 00:40:23 +0000501 /// LowerOperation - Provide custom lowering hooks for some operations.
502 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000503 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000504
Duncan Sands6ed40142008-12-01 11:39:25 +0000505 /// ReplaceNodeResults - Replace the results of node with an illegal result
506 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000507 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000508 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000509 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000510
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000511
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000512 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000513
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000514 /// isTypeDesirableForOp - Return true if the target has native support for
515 /// the specified value type and it is 'desirable' to use the type for the
516 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
517 /// instruction encodings are longer and some i16 instructions are slow.
518 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
519
520 /// isTypeDesirable - Return true if the target has native support for the
521 /// specified value type and it is 'desirable' to use the type. e.g. On x86
522 /// i16 is legal, but undesirable since i16 instruction encodings are longer
523 /// and some i16 instructions are slow.
524 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000525
Dan Gohman25c16532010-05-01 00:01:06 +0000526 virtual MachineBasicBlock *
527 EmitInstrWithCustomInserter(MachineInstr *MI,
528 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000529
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000530
Evan Cheng6af02632005-12-20 06:22:03 +0000531 /// getTargetNodeName - This method returns the name of a target specific
532 /// DAG node.
533 virtual const char *getTargetNodeName(unsigned Opcode) const;
534
Duncan Sandsf2641e12011-09-06 19:07:46 +0000535 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
536 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000537
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000538 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
539 /// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000540 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000541 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000542 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000543 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000544 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000545 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000546
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000547 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
548 // operation that are sign bits.
549 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
550 unsigned Depth) const;
551
Evan Cheng2609d5e2008-05-12 19:56:52 +0000552 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000553 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000554
Dan Gohman21cea8a2010-04-17 15:26:15 +0000555 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000556
Chris Lattner5849d222009-07-20 17:51:36 +0000557 virtual bool ExpandInlineAsm(CallInst *CI) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000558
Chris Lattnerd6855142007-03-25 02:14:49 +0000559 ConstraintType getConstraintType(const std::string &Constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000560
John Thompsone8360b72010-10-29 17:29:13 +0000561 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000562 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000563 virtual ConstraintWeight getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +0000564 AsmOperandInfo &info, const char *constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000565
Owen Anderson53aa7a92009-08-10 22:56:29 +0000566 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000567
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000568 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000569 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
570 /// true it means one of the asm constraint of the inline asm instruction
571 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000572 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000573 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000574 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000575 SelectionDAG &DAG) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000576
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000577 /// getRegForInlineAsmConstraint - Given a physical register constraint
578 /// (e.g. {edx}), return the register number and the register class for the
579 /// register. This should only be used for C_Register constraints. On
580 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000581 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000582 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000583 EVT VT) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000584
Chris Lattner1eb94d92007-03-30 23:15:24 +0000585 /// isLegalAddressingMode - Return true if the addressing mode represented
586 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000587 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000588
Evan Chengf579bec2012-07-17 06:53:39 +0000589 /// isLegalICmpImmediate - Return true if the specified immediate is legal
590 /// icmp immediate, that is the target has icmp instructions which can
591 /// compare a register against the immediate without having to materialize
592 /// the immediate into a register.
593 virtual bool isLegalICmpImmediate(int64_t Imm) const;
594
595 /// isLegalAddImmediate - Return true if the specified immediate is legal
596 /// add immediate, that is the target has add instructions which can
597 /// add a register and the immediate without having to materialize
598 /// the immediate into a register.
599 virtual bool isLegalAddImmediate(int64_t Imm) const;
600
Evan Cheng7f3d0242007-10-26 01:56:11 +0000601 /// isTruncateFree - Return true if it's free to truncate a value of
602 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
603 /// register EAX to i16 by referencing its sub-register AX.
Chris Lattner229907c2011-07-18 04:54:35 +0000604 virtual bool isTruncateFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000605 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000606
607 /// isZExtFree - Return true if any actual instruction that defines a
608 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
609 /// register. This does not necessarily include registers defined in
610 /// unknown ways, such as incoming arguments, or copies from unknown
611 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
612 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
613 /// all instructions that define 32-bit values implicit zero-extend the
614 /// result out to 64 bits.
Chris Lattner229907c2011-07-18 04:54:35 +0000615 virtual bool isZExtFree(Type *Ty1, Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000616 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000617
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000618 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
619 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
620 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
621 /// is expanded to mul + add.
622 virtual bool isFMAFasterThanMulAndAdd(EVT) const { return true; }
623
Evan Chenga9cda8a2009-05-28 00:35:15 +0000624 /// isNarrowingProfitable - Return true if it's profitable to narrow
625 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
626 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000627 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000628
Evan Cheng16993aa2009-10-27 19:56:55 +0000629 /// isFPImmLegal - Returns true if the target can instruction select the
630 /// specified FP immediate natively. If false, the legalizer will
631 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000632 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000633
Evan Cheng68ad48b2006-03-22 18:59:22 +0000634 /// isShuffleMaskLegal - Targets can use this to indicate that they only
635 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000636 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
637 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000638 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000639 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000640
641 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
642 /// used by Targets can use this to indicate if there is a suitable
643 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
644 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000645 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000646 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000647
648 /// ShouldShrinkFPConstant - If true, then instruction selection should
649 /// seek to shrink the FP constant of the specified type to a smaller type
650 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000651 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000652 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
653 // expensive than a straight movsd. On the other hand, it's important to
654 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000655 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000656 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000657
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000658 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000659 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000660 }
661
Chris Lattner7dc00e82008-01-18 06:52:41 +0000662 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
663 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000664 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000665 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
666 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000667 }
Dan Gohman4619e932008-08-19 21:32:53 +0000668
Michael J. Spencer248d65e2012-02-24 19:01:22 +0000669 /// isTargetFTOL - Return true if the target uses the MSVC _ftol2 routine
670 /// for fptoui.
671 bool isTargetFTOL() const {
672 return Subtarget->isTargetWindows() && !Subtarget->is64Bit();
673 }
674
675 /// isIntegerTypeFTOL - Return true if the MSVC _ftol2 routine should be
676 /// used for fptoui to the given type.
677 bool isIntegerTypeFTOL(EVT VT) const {
678 return isTargetFTOL() && VT == MVT::i64;
679 }
680
Dan Gohman4619e932008-08-19 21:32:53 +0000681 /// createFastISel - This method returns a target specific FastISel object,
682 /// or null if the target does not support "fast" ISel.
Bob Wilson3e6fa462012-08-03 04:06:28 +0000683 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
684 const TargetLibraryInfo *libInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000685
Eric Christopher2ad0c772010-07-06 05:18:56 +0000686 /// getStackCookieLocation - Return true if the target stores stack
687 /// protector cookies at a fixed offset in some non-standard address
688 /// space, and populates the address space and offset as
689 /// appropriate.
690 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
691
Stuart Hastingse0d34262011-06-06 23:15:58 +0000692 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
693 SelectionDAG &DAG) const;
694
Evan Chengd4218b82010-07-26 21:50:05 +0000695 protected:
696 std::pair<const TargetRegisterClass*, uint8_t>
697 findRepresentativeClass(EVT VT) const;
698
Chris Lattner76ac0682005-11-15 00:40:23 +0000699 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000700 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
701 /// make the right decision when generating code for different targets.
702 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000703 const X86RegisterInfo *RegInfo;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000704 const DataLayout *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000705
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000706 /// X86StackPtr - X86 physical register used as stack ptr.
707 unsigned X86StackPtr;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000708
709 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesene36c4002007-09-23 14:52:20 +0000710 /// floating point ops.
711 /// When SSE is available, use it for f32 operations.
712 /// When SSE2 is available, use it for f64 operations.
713 bool X86ScalarSSEf32;
714 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000715
Evan Cheng16993aa2009-10-27 19:56:55 +0000716 /// LegalFPImmediates - A list of legal fp immediates.
717 std::vector<APFloat> LegalFPImmediates;
718
719 /// addLegalFPImmediate - Indicate that this x86 target can instruction
720 /// select the specified FP immediate natively.
721 void addLegalFPImmediate(const APFloat& Imm) {
722 LegalFPImmediates.push_back(Imm);
723 }
724
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000725 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000726 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000727 const SmallVectorImpl<ISD::InputArg> &Ins,
728 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000729 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000730 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000731 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000732 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
733 DebugLoc dl, SelectionDAG &DAG,
734 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000735 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000736 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
737 DebugLoc dl, SelectionDAG &DAG,
738 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000739 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000740
Gordon Henriksen92319582008-01-05 16:56:59 +0000741 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000742
743 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
744 /// for tail call optimization. Targets which want to do tail call
745 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000746 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000747 CallingConv::ID CalleeCC,
748 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000749 bool isCalleeStructRet,
750 bool isCallerStructRet,
Evan Cheng446ff282012-09-25 05:32:34 +0000751 Type *RetTy,
Evan Cheng85476f32010-01-27 06:25:16 +0000752 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000753 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000754 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000755 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000756 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000757 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
758 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000759 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000760
Dan Gohman21cea8a2010-04-17 15:26:15 +0000761 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
762 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000763
Eli Friedmandfe4f252009-05-23 09:59:16 +0000764 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +0000765 bool isSigned,
766 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000767
768 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000769 SelectionDAG &DAG) const;
770 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000771 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
772 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
773 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
774 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
775 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000776 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
777 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen021052a2009-02-04 20:06:27 +0000778 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
779 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000780 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
781 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
782 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000783 SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const;
Wesley Peck527da1b2010-11-23 03:31:01 +0000784 SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000785 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
786 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
787 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
788 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
789 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
790 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoeffae0c2012-10-10 16:32:15 +0000791 SDValue lowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000792 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
793 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
794 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000795 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
796 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000797 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
798 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
799 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
800 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
801 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
802 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
803 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
804 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
805 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000806 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
807 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
808 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
809 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000810 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000811 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000812 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling66835472008-11-24 19:21:46 +0000813
Nadav Rotem771f2962011-07-14 11:11:14 +0000814 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000815
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000816 // Utility functions to help LowerVECTOR_SHUFFLE
Craig Toppera29ed862012-09-11 06:15:32 +0000817 SDValue LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotemb801ca32012-04-09 07:45:58 +0000818 SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000819
Michael Liao137f8ae2012-09-13 20:24:54 +0000820 SDValue LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const;
821
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000822 virtual SDValue
823 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000824 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000825 const SmallVectorImpl<ISD::InputArg> &Ins,
826 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000827 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000828 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000829 LowerCall(CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000830 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000831
832 virtual SDValue
833 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000834 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000835 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000836 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000837 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000838
Evan Chengf8bad082012-04-10 01:51:00 +0000839 virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const;
Evan Chengd4b08732010-11-30 23:55:39 +0000840
Evan Cheng0663f232011-03-21 01:19:09 +0000841 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
842
Cameron Zwarich2ef0c692011-03-17 14:53:37 +0000843 virtual EVT
844 getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
845 ISD::NodeType ExtendKind) const;
Cameron Zwarichac106272011-03-16 22:20:18 +0000846
Kenneth Uildriks07119732009-11-07 02:11:54 +0000847 virtual bool
Eric Christopher0713a9d2011-06-08 23:55:35 +0000848 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
Bill Wendling318f03f2012-07-19 00:15:11 +0000849 bool isVarArg,
850 const SmallVectorImpl<ISD::OutputArg> &Outs,
851 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000852
Eric Christopher9fe912d2009-08-18 22:50:32 +0000853 /// Utility function to emit string processing sse4.2 instructions
854 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000855 /// This takes the instruction to expand, the associated machine basic
856 /// block, the number of args, and whether or not the second arg is
857 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000858 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wangc576ee92010-04-04 03:10:48 +0000859 unsigned argNum, bool inMem) const;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000860
Eric Christopherfa6657c2010-11-30 07:20:12 +0000861 /// Utility functions to emit monitor and mwait instructions. These
862 /// need to make sure that the arguments to the intrinsic are in the
863 /// correct registers.
Eric Christopher1a86e842010-11-30 08:10:28 +0000864 MachineBasicBlock *EmitMonitor(MachineInstr *MI,
865 MachineBasicBlock *BB) const;
Eric Christopherfa6657c2010-11-30 07:20:12 +0000866 MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const;
867
Michael Liao32376622012-09-20 03:06:15 +0000868 /// Utility function to emit atomic-load-arith operations (and, or, xor,
869 /// nand, max, min, umax, umin). It takes the corresponding instruction to
870 /// expand, the associated machine basic block, and the associated X86
871 /// opcodes for reg/reg.
872 MachineBasicBlock *EmitAtomicLoadArith(MachineInstr *MI,
873 MachineBasicBlock *MBB) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000874
Michael Liao32376622012-09-20 03:06:15 +0000875 /// Utility function to emit atomic-load-arith operations (and, or, xor,
876 /// nand, add, sub, swap) for 64-bit operands on 32-bit target.
877 MachineBasicBlock *EmitAtomicLoadArith6432(MachineInstr *MI,
878 MachineBasicBlock *MBB) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000879
Dan Gohman395a8982010-10-12 18:00:49 +0000880 // Utility function to emit the low-level va_arg code for X86-64.
881 MachineBasicBlock *EmitVAARG64WithCustomInserter(
882 MachineInstr *MI,
883 MachineBasicBlock *MBB) const;
884
Dan Gohman0700a562009-08-15 01:38:56 +0000885 /// Utility function to emit the xmm reg save portion of va_start.
886 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
887 MachineInstr *BInstr,
888 MachineBasicBlock *BB) const;
889
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000890 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000891 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000892
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000893 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000894 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000895
Rafael Espindola94d32532011-08-30 19:47:04 +0000896 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
897 MachineBasicBlock *BB,
898 bool Is64Bit) const;
899
Eric Christopherb0e1a452010-06-03 04:07:48 +0000900 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
901 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000902
Rafael Espindola5d882892010-11-27 20:43:02 +0000903 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
904 MachineBasicBlock *BB) const;
905
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000906 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000907 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000908 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000909
910 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000911 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000912 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000913 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000914
915 /// Convert a comparison if required by the subtarget.
916 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000917 };
Evan Cheng24422d42008-09-03 00:03:49 +0000918
919 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +0000920 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
921 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000922 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000923}
924
Chris Lattner76ac0682005-11-15 00:40:23 +0000925#endif // X86ISELLOWERING_H