blob: c8468f98524782414b34199d164bddda112069a1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000031 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaultc10853f2014-08-06 00:29:43 +000077bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
78 int64_t &Offset0,
79 int64_t &Offset1) const {
80 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
81 return false;
82
83 unsigned Opc0 = Load0->getMachineOpcode();
84 unsigned Opc1 = Load1->getMachineOpcode();
85
86 // Make sure both are actually loads.
87 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
88 return false;
89
90 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +000091
92 // FIXME: Handle this case:
93 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
94 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +000095
Matt Arsenaultc10853f2014-08-06 00:29:43 +000096 // Check base reg.
97 if (Load0->getOperand(1) != Load1->getOperand(1))
98 return false;
99
100 // Check chain.
101 if (findChainOperand(Load0) != findChainOperand(Load1))
102 return false;
103
Matt Arsenault972c12a2014-09-17 17:48:32 +0000104 // Skip read2 / write2 variants for simplicity.
105 // TODO: We should report true if the used offsets are adjacent (excluded
106 // st64 versions).
107 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
108 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
109 return false;
110
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
112 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
113 return true;
114 }
115
116 if (isSMRD(Opc0) && isSMRD(Opc1)) {
117 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
118
119 // Check base reg.
120 if (Load0->getOperand(0) != Load1->getOperand(0))
121 return false;
122
Tom Stellardf0a575f2015-03-23 16:06:01 +0000123 const ConstantSDNode *Load0Offset =
124 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
125 const ConstantSDNode *Load1Offset =
126 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
127
128 if (!Load0Offset || !Load1Offset)
129 return false;
130
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000131 // Check chain.
132 if (findChainOperand(Load0) != findChainOperand(Load1))
133 return false;
134
Tom Stellardf0a575f2015-03-23 16:06:01 +0000135 Offset0 = Load0Offset->getZExtValue();
136 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000137 return true;
138 }
139
140 // MUBUF and MTBUF can access the same addresses.
141 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000142
143 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000144 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
145 findChainOperand(Load0) != findChainOperand(Load1) ||
146 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000147 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000148 return false;
149
Tom Stellard155bbb72014-08-11 22:18:17 +0000150 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
151 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
152
153 if (OffIdx0 == -1 || OffIdx1 == -1)
154 return false;
155
156 // getNamedOperandIdx returns the index for MachineInstrs. Since they
157 // inlcude the output in the operand list, but SDNodes don't, we need to
158 // subtract the index by one.
159 --OffIdx0;
160 --OffIdx1;
161
162 SDValue Off0 = Load0->getOperand(OffIdx0);
163 SDValue Off1 = Load1->getOperand(OffIdx1);
164
165 // The offset might be a FrameIndexSDNode.
166 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
167 return false;
168
169 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
170 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000171 return true;
172 }
173
174 return false;
175}
176
Matt Arsenault2e991122014-09-10 23:26:16 +0000177static bool isStride64(unsigned Opc) {
178 switch (Opc) {
179 case AMDGPU::DS_READ2ST64_B32:
180 case AMDGPU::DS_READ2ST64_B64:
181 case AMDGPU::DS_WRITE2ST64_B32:
182 case AMDGPU::DS_WRITE2ST64_B64:
183 return true;
184 default:
185 return false;
186 }
187}
188
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000189bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
190 unsigned &BaseReg, unsigned &Offset,
191 const TargetRegisterInfo *TRI) const {
192 unsigned Opc = LdSt->getOpcode();
193 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000194 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
195 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000196 if (OffsetImm) {
197 // Normal, single offset LDS instruction.
198 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
199 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000200
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000201 BaseReg = AddrReg->getReg();
202 Offset = OffsetImm->getImm();
203 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000204 }
205
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000206 // The 2 offset instructions use offset0 and offset1 instead. We can treat
207 // these as a load with a single offset if the 2 offsets are consecutive. We
208 // will use this for some partially aligned loads.
209 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
210 AMDGPU::OpName::offset0);
211 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
212 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000213
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000214 uint8_t Offset0 = Offset0Imm->getImm();
215 uint8_t Offset1 = Offset1Imm->getImm();
216 assert(Offset1 > Offset0);
217
218 if (Offset1 - Offset0 == 1) {
219 // Each of these offsets is in element sized units, so we need to convert
220 // to bytes of the individual reads.
221
222 unsigned EltSize;
223 if (LdSt->mayLoad())
224 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
225 else {
226 assert(LdSt->mayStore());
227 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
228 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
229 }
230
Matt Arsenault2e991122014-09-10 23:26:16 +0000231 if (isStride64(Opc))
232 EltSize *= 64;
233
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000234 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
235 AMDGPU::OpName::addr);
236 BaseReg = AddrReg->getReg();
237 Offset = EltSize * Offset0;
238 return true;
239 }
240
241 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000242 }
243
244 if (isMUBUF(Opc) || isMTBUF(Opc)) {
245 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
246 return false;
247
248 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
249 AMDGPU::OpName::vaddr);
250 if (!AddrReg)
251 return false;
252
253 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
254 AMDGPU::OpName::offset);
255 BaseReg = AddrReg->getReg();
256 Offset = OffsetImm->getImm();
257 return true;
258 }
259
260 if (isSMRD(Opc)) {
261 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
262 AMDGPU::OpName::offset);
263 if (!OffsetImm)
264 return false;
265
266 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
267 AMDGPU::OpName::sbase);
268 BaseReg = SBaseReg->getReg();
269 Offset = OffsetImm->getImm();
270 return true;
271 }
272
273 return false;
274}
275
Matt Arsenault0e75a062014-09-17 17:48:30 +0000276bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
277 MachineInstr *SecondLdSt,
278 unsigned NumLoads) const {
279 unsigned Opc0 = FirstLdSt->getOpcode();
280 unsigned Opc1 = SecondLdSt->getOpcode();
281
282 // TODO: This needs finer tuning
283 if (NumLoads > 4)
284 return false;
285
286 if (isDS(Opc0) && isDS(Opc1))
287 return true;
288
289 if (isSMRD(Opc0) && isSMRD(Opc1))
290 return true;
291
292 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
293 return true;
294
295 return false;
296}
297
Tom Stellard75aadc22012-12-11 21:25:42 +0000298void
299SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000300 MachineBasicBlock::iterator MI, DebugLoc DL,
301 unsigned DestReg, unsigned SrcReg,
302 bool KillSrc) const {
303
Tom Stellard75aadc22012-12-11 21:25:42 +0000304 // If we are trying to copy to or from SCC, there is a bug somewhere else in
305 // the backend. While it may be theoretically possible to do this, it should
306 // never be necessary.
307 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
308
Craig Topper0afd0ab2013-07-15 06:39:13 +0000309 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000310 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
311 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
312 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
313 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
314 };
315
Craig Topper0afd0ab2013-07-15 06:39:13 +0000316 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000317 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
318 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
319 };
320
Craig Topper0afd0ab2013-07-15 06:39:13 +0000321 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000322 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
323 };
324
Craig Topper0afd0ab2013-07-15 06:39:13 +0000325 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000326 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
327 };
328
Craig Topper0afd0ab2013-07-15 06:39:13 +0000329 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000330 AMDGPU::sub0, AMDGPU::sub1, 0
331 };
332
333 unsigned Opcode;
334 const int16_t *SubIndices;
335
336 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
337 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
338 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
339 .addReg(SrcReg, getKillRegState(KillSrc));
340 return;
341
Tom Stellardaac18892013-02-07 19:39:43 +0000342 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000343 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000344 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
345 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
346 .addReg(SrcReg, getKillRegState(KillSrc));
347 } else {
348 // FIXME: Hack until VReg_1 removed.
349 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
350 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32), AMDGPU::VCC)
351 .addImm(0)
352 .addReg(SrcReg, getKillRegState(KillSrc));
353 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000354
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000355 return;
356 }
357
Tom Stellard75aadc22012-12-11 21:25:42 +0000358 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
359 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
360 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000361 return;
362
363 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
364 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
365 Opcode = AMDGPU::S_MOV_B32;
366 SubIndices = Sub0_3;
367
368 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
369 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
370 Opcode = AMDGPU::S_MOV_B32;
371 SubIndices = Sub0_7;
372
373 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
374 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
375 Opcode = AMDGPU::S_MOV_B32;
376 SubIndices = Sub0_15;
377
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000378 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
379 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000380 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000381 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
382 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000383 return;
384
385 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
386 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000387 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000388 Opcode = AMDGPU::V_MOV_B32_e32;
389 SubIndices = Sub0_1;
390
Christian Konig8b1ed282013-04-10 08:39:16 +0000391 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
392 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
393 Opcode = AMDGPU::V_MOV_B32_e32;
394 SubIndices = Sub0_2;
395
Christian Konigd0e3da12013-03-01 09:46:27 +0000396 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
397 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000398 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000399 Opcode = AMDGPU::V_MOV_B32_e32;
400 SubIndices = Sub0_3;
401
402 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
403 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000404 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000405 Opcode = AMDGPU::V_MOV_B32_e32;
406 SubIndices = Sub0_7;
407
408 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
409 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000410 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000411 Opcode = AMDGPU::V_MOV_B32_e32;
412 SubIndices = Sub0_15;
413
Tom Stellard75aadc22012-12-11 21:25:42 +0000414 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000415 llvm_unreachable("Can't copy register!");
416 }
417
418 while (unsigned SubIdx = *SubIndices++) {
419 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
420 get(Opcode), RI.getSubReg(DestReg, SubIdx));
421
422 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
423
424 if (*SubIndices)
425 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000426 }
427}
428
Christian Konig3c145802013-03-27 09:12:59 +0000429unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000430 int NewOpc;
431
432 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000433 NewOpc = AMDGPU::getCommuteRev(Opcode);
434 // Check if the commuted (REV) opcode exists on the target.
435 if (NewOpc != -1 && pseudoToMCOpcode(NewOpc) != -1)
Christian Konig3c145802013-03-27 09:12:59 +0000436 return NewOpc;
437
438 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000439 NewOpc = AMDGPU::getCommuteOrig(Opcode);
440 // Check if the original (non-REV) opcode exists on the target.
441 if (NewOpc != -1 && pseudoToMCOpcode(NewOpc) != -1)
Christian Konig3c145802013-03-27 09:12:59 +0000442 return NewOpc;
443
444 return Opcode;
445}
446
Tom Stellardef3b8642015-01-07 19:56:17 +0000447unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
448
449 if (DstRC->getSize() == 4) {
450 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
451 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
452 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000453 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
454 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000455 }
456 return AMDGPU::COPY;
457}
458
Tom Stellardc149dc02013-11-27 21:23:35 +0000459void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
460 MachineBasicBlock::iterator MI,
461 unsigned SrcReg, bool isKill,
462 int FrameIndex,
463 const TargetRegisterClass *RC,
464 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000465 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000466 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000467 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000468 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000469 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000470
Tom Stellard96468902014-09-24 01:33:17 +0000471 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000472 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000473 // registers, so we need to use pseudo instruction for spilling
474 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000475 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000476 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
477 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
478 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
479 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
480 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000481 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000482 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000483 MFI->setHasSpilledVGPRs();
484
Tom Stellard96468902014-09-24 01:33:17 +0000485 switch(RC->getSize() * 8) {
486 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
487 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
488 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
489 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
490 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
491 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
492 }
493 }
Tom Stellardeba61072014-05-02 15:41:42 +0000494
Tom Stellard96468902014-09-24 01:33:17 +0000495 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000496 FrameInfo->setObjectAlignment(FrameIndex, 4);
497 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000498 .addReg(SrcReg)
Tom Stellard42fb60e2015-01-14 15:42:31 +0000499 .addFrameIndex(FrameIndex)
500 // Place-holder registers, these will be filled in by
501 // SIPrepareScratchRegs.
Tom Stellard95292bb2015-01-20 17:49:47 +0000502 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
Tom Stellard42fb60e2015-01-14 15:42:31 +0000503 .addReg(AMDGPU::SGPR0, RegState::Undef);
Tom Stellardeba61072014-05-02 15:41:42 +0000504 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000505 LLVMContext &Ctx = MF->getFunction()->getContext();
506 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
507 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000508 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Tom Stellard96468902014-09-24 01:33:17 +0000509 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000510 }
511}
512
513void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
514 MachineBasicBlock::iterator MI,
515 unsigned DestReg, int FrameIndex,
516 const TargetRegisterClass *RC,
517 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000518 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000519 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000520 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000521 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000522 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000523
Tom Stellard96468902014-09-24 01:33:17 +0000524 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000525 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000526 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
527 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
528 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
529 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
530 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000531 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000532 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard96468902014-09-24 01:33:17 +0000533 switch(RC->getSize() * 8) {
534 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
535 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
536 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
537 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
538 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
539 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
540 }
541 }
Tom Stellardeba61072014-05-02 15:41:42 +0000542
Tom Stellard96468902014-09-24 01:33:17 +0000543 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000544 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000545 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellard42fb60e2015-01-14 15:42:31 +0000546 .addFrameIndex(FrameIndex)
547 // Place-holder registers, these will be filled in by
548 // SIPrepareScratchRegs.
Tom Stellard95292bb2015-01-20 17:49:47 +0000549 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
Tom Stellard42fb60e2015-01-14 15:42:31 +0000550 .addReg(AMDGPU::SGPR0, RegState::Undef);
551
Tom Stellardeba61072014-05-02 15:41:42 +0000552 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000553 LLVMContext &Ctx = MF->getFunction()->getContext();
554 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
555 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000556 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000557 }
558}
559
Tom Stellard96468902014-09-24 01:33:17 +0000560/// \param @Offset Offset in bytes of the FrameIndex being spilled
561unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
562 MachineBasicBlock::iterator MI,
563 RegScavenger *RS, unsigned TmpReg,
564 unsigned FrameOffset,
565 unsigned Size) const {
566 MachineFunction *MF = MBB.getParent();
567 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Eric Christopher7792e322015-01-30 23:24:40 +0000568 const AMDGPUSubtarget &ST = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000569 const SIRegisterInfo *TRI =
570 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
571 DebugLoc DL = MBB.findDebugLoc(MI);
572 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
573 unsigned WavefrontSize = ST.getWavefrontSize();
574
575 unsigned TIDReg = MFI->getTIDReg();
576 if (!MFI->hasCalculatedTID()) {
577 MachineBasicBlock &Entry = MBB.getParent()->front();
578 MachineBasicBlock::iterator Insert = Entry.front();
579 DebugLoc DL = Insert->getDebugLoc();
580
Tom Stellard42fb60e2015-01-14 15:42:31 +0000581 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000582 if (TIDReg == AMDGPU::NoRegister)
583 return TIDReg;
584
585
586 if (MFI->getShaderType() == ShaderType::COMPUTE &&
587 WorkGroupSize > WavefrontSize) {
588
589 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
590 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
591 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
592 unsigned InputPtrReg =
593 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000594 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000595 if (!Entry.isLiveIn(Reg))
596 Entry.addLiveIn(Reg);
597 }
598
599 RS->enterBasicBlock(&Entry);
600 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
601 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
602 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
603 .addReg(InputPtrReg)
604 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
605 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
606 .addReg(InputPtrReg)
607 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
608
609 // NGROUPS.X * NGROUPS.Y
610 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
611 .addReg(STmp1)
612 .addReg(STmp0);
613 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
614 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
615 .addReg(STmp1)
616 .addReg(TIDIGXReg);
617 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
618 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
619 .addReg(STmp0)
620 .addReg(TIDIGYReg)
621 .addReg(TIDReg);
622 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
623 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
624 .addReg(TIDReg)
625 .addReg(TIDIGZReg);
626 } else {
627 // Get the wave id
628 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
629 TIDReg)
630 .addImm(-1)
631 .addImm(0);
632
Marek Olsakc5368502015-01-15 18:43:01 +0000633 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000634 TIDReg)
635 .addImm(-1)
636 .addReg(TIDReg);
637 }
638
639 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
640 TIDReg)
641 .addImm(2)
642 .addReg(TIDReg);
643 MFI->setTIDReg(TIDReg);
644 }
645
646 // Add FrameIndex to LDS offset
647 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
648 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
649 .addImm(LDSOffset)
650 .addReg(TIDReg);
651
652 return TmpReg;
653}
654
Tom Stellardeba61072014-05-02 15:41:42 +0000655void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
656 int Count) const {
657 while (Count > 0) {
658 int Arg;
659 if (Count >= 8)
660 Arg = 7;
661 else
662 Arg = Count - 1;
663 Count -= 8;
664 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
665 .addImm(Arg);
666 }
667}
668
669bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000670 MachineBasicBlock &MBB = *MI->getParent();
671 DebugLoc DL = MBB.findDebugLoc(MI);
672 switch (MI->getOpcode()) {
673 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
674
Tom Stellard067c8152014-07-21 14:01:14 +0000675 case AMDGPU::SI_CONSTDATA_PTR: {
676 unsigned Reg = MI->getOperand(0).getReg();
677 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
678 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
679
680 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
681
682 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000683 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000684 .addReg(RegLo)
685 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
686 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
687 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
688 .addReg(RegHi)
689 .addImm(0)
690 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
691 .addReg(AMDGPU::SCC, RegState::Implicit);
692 MI->eraseFromParent();
693 break;
694 }
Tom Stellard60024a02014-09-24 01:33:24 +0000695 case AMDGPU::SGPR_USE:
696 // This is just a placeholder for register allocation.
697 MI->eraseFromParent();
698 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000699
700 case AMDGPU::V_MOV_B64_PSEUDO: {
701 unsigned Dst = MI->getOperand(0).getReg();
702 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
703 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
704
705 const MachineOperand &SrcOp = MI->getOperand(1);
706 // FIXME: Will this work for 64-bit floating point immediates?
707 assert(!SrcOp.isFPImm());
708 if (SrcOp.isImm()) {
709 APInt Imm(64, SrcOp.getImm());
710 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
711 .addImm(Imm.getLoBits(32).getZExtValue())
712 .addReg(Dst, RegState::Implicit);
713 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
714 .addImm(Imm.getHiBits(32).getZExtValue())
715 .addReg(Dst, RegState::Implicit);
716 } else {
717 assert(SrcOp.isReg());
718 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
719 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
720 .addReg(Dst, RegState::Implicit);
721 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
722 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
723 .addReg(Dst, RegState::Implicit);
724 }
725 MI->eraseFromParent();
726 break;
727 }
Tom Stellardeba61072014-05-02 15:41:42 +0000728 }
729 return true;
730}
731
Christian Konig76edd4f2013-02-26 17:52:29 +0000732MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
733 bool NewMI) const {
Tom Stellard05992972015-01-07 22:44:19 +0000734
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000735 if (MI->getNumOperands() < 3)
Craig Topper062a2ba2014-04-25 05:30:21 +0000736 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000737
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000738 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
739 AMDGPU::OpName::src0);
740 assert(Src0Idx != -1 && "Should always have src0 operand");
741
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000742 MachineOperand &Src0 = MI->getOperand(Src0Idx);
743 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000744 return nullptr;
745
746 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
747 AMDGPU::OpName::src1);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000748 if (Src1Idx == -1)
Tom Stellard0e975cf2014-08-01 00:32:35 +0000749 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000750
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000751 MachineOperand &Src1 = MI->getOperand(Src1Idx);
752
Matt Arsenault933c38d2014-10-17 18:02:31 +0000753 // Make sure it's legal to commute operands for VOP2.
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000754 if (isVOP2(MI->getOpcode()) &&
755 (!isOperandLegal(MI, Src0Idx, &Src1) ||
Tom Stellard05992972015-01-07 22:44:19 +0000756 !isOperandLegal(MI, Src1Idx, &Src0))) {
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000757 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000758 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000759
760 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000761 // Allow commuting instructions with Imm operands.
762 if (NewMI || !Src1.isImm() ||
Tom Stellard82166022013-11-13 23:36:37 +0000763 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000764 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000765 }
766
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000767 // Be sure to copy the source modifiers to the right place.
768 if (MachineOperand *Src0Mods
769 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
770 MachineOperand *Src1Mods
771 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
772
773 int Src0ModsVal = Src0Mods->getImm();
774 if (!Src1Mods && Src0ModsVal != 0)
775 return nullptr;
776
777 // XXX - This assert might be a lie. It might be useful to have a neg
778 // modifier with 0.0.
779 int Src1ModsVal = Src1Mods->getImm();
780 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
781
782 Src1Mods->setImm(Src0ModsVal);
783 Src0Mods->setImm(Src1ModsVal);
784 }
785
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000786 unsigned Reg = Src0.getReg();
787 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000788 if (Src1.isImm())
789 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000790 else
791 llvm_unreachable("Should only have immediates");
792
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000793 Src1.ChangeToRegister(Reg, false);
794 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000795 } else {
796 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
797 }
Christian Konig3c145802013-03-27 09:12:59 +0000798
799 if (MI)
800 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
801
802 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000803}
804
Matt Arsenault92befe72014-09-26 17:54:54 +0000805// This needs to be implemented because the source modifiers may be inserted
806// between the true commutable operands, and the base
807// TargetInstrInfo::commuteInstruction uses it.
808bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
809 unsigned &SrcOpIdx1,
810 unsigned &SrcOpIdx2) const {
811 const MCInstrDesc &MCID = MI->getDesc();
812 if (!MCID.isCommutable())
813 return false;
814
815 unsigned Opc = MI->getOpcode();
816 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
817 if (Src0Idx == -1)
818 return false;
819
820 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
821 // immediate.
822 if (!MI->getOperand(Src0Idx).isReg())
823 return false;
824
825 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
826 if (Src1Idx == -1)
827 return false;
828
829 if (!MI->getOperand(Src1Idx).isReg())
830 return false;
831
Matt Arsenaultace5b762014-10-17 18:00:43 +0000832 // If any source modifiers are set, the generic instruction commuting won't
833 // understand how to copy the source modifiers.
834 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
835 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
836 return false;
837
Matt Arsenault92befe72014-09-26 17:54:54 +0000838 SrcOpIdx1 = Src0Idx;
839 SrcOpIdx2 = Src1Idx;
840 return true;
841}
842
Tom Stellard26a3b672013-10-22 18:19:10 +0000843MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
844 MachineBasicBlock::iterator I,
845 unsigned DstReg,
846 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000847 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
848 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000849}
850
Tom Stellard75aadc22012-12-11 21:25:42 +0000851bool SIInstrInfo::isMov(unsigned Opcode) const {
852 switch(Opcode) {
853 default: return false;
854 case AMDGPU::S_MOV_B32:
855 case AMDGPU::S_MOV_B64:
856 case AMDGPU::V_MOV_B32_e32:
857 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000858 return true;
859 }
860}
861
862bool
863SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
864 return RC != &AMDGPU::EXECRegRegClass;
865}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000866
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000867static void removeModOperands(MachineInstr &MI) {
868 unsigned Opc = MI.getOpcode();
869 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
870 AMDGPU::OpName::src0_modifiers);
871 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
872 AMDGPU::OpName::src1_modifiers);
873 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
874 AMDGPU::OpName::src2_modifiers);
875
876 MI.RemoveOperand(Src2ModIdx);
877 MI.RemoveOperand(Src1ModIdx);
878 MI.RemoveOperand(Src0ModIdx);
879}
880
881bool SIInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
882 unsigned Reg, MachineRegisterInfo *MRI) const {
883 if (!MRI->hasOneNonDBGUse(Reg))
884 return false;
885
886 unsigned Opc = UseMI->getOpcode();
887 if (Opc == AMDGPU::V_MAD_F32) {
888 // Don't fold if we are using source modifiers. The new VOP2 instructions
889 // don't have them.
890 if (hasModifiersSet(*UseMI, AMDGPU::OpName::src0_modifiers) ||
891 hasModifiersSet(*UseMI, AMDGPU::OpName::src1_modifiers) ||
892 hasModifiersSet(*UseMI, AMDGPU::OpName::src2_modifiers)) {
893 return false;
894 }
895
896 MachineOperand *Src0 = getNamedOperand(*UseMI, AMDGPU::OpName::src0);
897 MachineOperand *Src1 = getNamedOperand(*UseMI, AMDGPU::OpName::src1);
898 MachineOperand *Src2 = getNamedOperand(*UseMI, AMDGPU::OpName::src2);
899
Matt Arsenaultf0783302015-02-21 21:29:10 +0000900 // Multiplied part is the constant: Use v_madmk_f32
901 // We should only expect these to be on src0 due to canonicalizations.
902 if (Src0->isReg() && Src0->getReg() == Reg) {
903 if (!Src1->isReg() ||
904 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
905 return false;
906
907 if (!Src2->isReg() ||
908 (Src2->isReg() && RI.isSGPRClass(MRI->getRegClass(Src2->getReg()))))
909 return false;
910
911 // We need to do some weird looking operand shuffling since the madmk
912 // operands are out of the normal expected order with the multiplied
913 // constant as the last operand.
914 //
915 // v_mad_f32 src0, src1, src2 -> v_madmk_f32 src0 * src2K + src1
916 // src0 -> src2 K
917 // src1 -> src0
918 // src2 -> src1
919
920 const int64_t Imm = DefMI->getOperand(1).getImm();
921
922 // FIXME: This would be a lot easier if we could return a new instruction
923 // instead of having to modify in place.
924
925 // Remove these first since they are at the end.
926 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(AMDGPU::V_MAD_F32,
927 AMDGPU::OpName::omod));
928 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(AMDGPU::V_MAD_F32,
929 AMDGPU::OpName::clamp));
930
931 unsigned Src1Reg = Src1->getReg();
932 unsigned Src1SubReg = Src1->getSubReg();
933 unsigned Src2Reg = Src2->getReg();
934 unsigned Src2SubReg = Src2->getSubReg();
935 Src0->setReg(Src1Reg);
936 Src0->setSubReg(Src1SubReg);
937 Src1->setReg(Src2Reg);
938 Src1->setSubReg(Src2SubReg);
939
940 Src2->ChangeToImmediate(Imm);
941
942 removeModOperands(*UseMI);
943 UseMI->setDesc(get(AMDGPU::V_MADMK_F32));
944
945 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
946 if (DeleteDef)
947 DefMI->eraseFromParent();
948
949 return true;
950 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000951
952 // Added part is the constant: Use v_madak_f32
953 if (Src2->isReg() && Src2->getReg() == Reg) {
954 // Not allowed to use constant bus for another operand.
955 // We can however allow an inline immediate as src0.
956 if (!Src0->isImm() &&
957 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
958 return false;
959
960 if (!Src1->isReg() ||
961 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
962 return false;
963
964 const int64_t Imm = DefMI->getOperand(1).getImm();
965
966 // FIXME: This would be a lot easier if we could return a new instruction
967 // instead of having to modify in place.
968
969 // Remove these first since they are at the end.
970 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(AMDGPU::V_MAD_F32,
971 AMDGPU::OpName::omod));
972 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(AMDGPU::V_MAD_F32,
973 AMDGPU::OpName::clamp));
974
975 Src2->ChangeToImmediate(Imm);
976
977 // These come before src2.
978 removeModOperands(*UseMI);
979 UseMI->setDesc(get(AMDGPU::V_MADAK_F32));
980
981 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
982 if (DeleteDef)
983 DefMI->eraseFromParent();
984
985 return true;
986 }
987 }
988
989 return false;
990}
991
Tom Stellard30f59412014-03-31 14:01:56 +0000992bool
993SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
994 AliasAnalysis *AA) const {
995 switch(MI->getOpcode()) {
996 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
997 case AMDGPU::S_MOV_B32:
998 case AMDGPU::S_MOV_B64:
999 case AMDGPU::V_MOV_B32_e32:
1000 return MI->getOperand(1).isImm();
1001 }
1002}
1003
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001004static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1005 int WidthB, int OffsetB) {
1006 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1007 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1008 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1009 return LowOffset + LowWidth <= HighOffset;
1010}
1011
1012bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
1013 MachineInstr *MIb) const {
1014 unsigned BaseReg0, Offset0;
1015 unsigned BaseReg1, Offset1;
1016
1017 if (getLdStBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1018 getLdStBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
1019 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
1020 "read2 / write2 not expected here yet");
1021 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
1022 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
1023 if (BaseReg0 == BaseReg1 &&
1024 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1025 return true;
1026 }
1027 }
1028
1029 return false;
1030}
1031
1032bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1033 MachineInstr *MIb,
1034 AliasAnalysis *AA) const {
1035 unsigned Opc0 = MIa->getOpcode();
1036 unsigned Opc1 = MIb->getOpcode();
1037
1038 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
1039 "MIa must load from or modify a memory location");
1040 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
1041 "MIb must load from or modify a memory location");
1042
1043 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
1044 return false;
1045
1046 // XXX - Can we relax this between address spaces?
1047 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
1048 return false;
1049
1050 // TODO: Should we check the address space from the MachineMemOperand? That
1051 // would allow us to distinguish objects we know don't alias based on the
1052 // underlying addres space, even if it was lowered to a different one,
1053 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1054 // buffer.
1055 if (isDS(Opc0)) {
1056 if (isDS(Opc1))
1057 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1058
1059 return !isFLAT(Opc1);
1060 }
1061
1062 if (isMUBUF(Opc0) || isMTBUF(Opc0)) {
1063 if (isMUBUF(Opc1) || isMTBUF(Opc1))
1064 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1065
1066 return !isFLAT(Opc1) && !isSMRD(Opc1);
1067 }
1068
1069 if (isSMRD(Opc0)) {
1070 if (isSMRD(Opc1))
1071 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1072
1073 return !isFLAT(Opc1) && !isMUBUF(Opc0) && !isMTBUF(Opc0);
1074 }
1075
1076 if (isFLAT(Opc0)) {
1077 if (isFLAT(Opc1))
1078 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1079
1080 return false;
1081 }
1082
1083 return false;
1084}
1085
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001086bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001087 int64_t SVal = Imm.getSExtValue();
1088 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001089 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001090
Matt Arsenault303011a2014-12-17 21:04:08 +00001091 if (Imm.getBitWidth() == 64) {
1092 uint64_t Val = Imm.getZExtValue();
1093 return (DoubleToBits(0.0) == Val) ||
1094 (DoubleToBits(1.0) == Val) ||
1095 (DoubleToBits(-1.0) == Val) ||
1096 (DoubleToBits(0.5) == Val) ||
1097 (DoubleToBits(-0.5) == Val) ||
1098 (DoubleToBits(2.0) == Val) ||
1099 (DoubleToBits(-2.0) == Val) ||
1100 (DoubleToBits(4.0) == Val) ||
1101 (DoubleToBits(-4.0) == Val);
1102 }
1103
Tom Stellardd0084462014-03-17 17:03:52 +00001104 // The actual type of the operand does not seem to matter as long
1105 // as the bits match one of the inline immediate values. For example:
1106 //
1107 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1108 // so it is a legal inline immediate.
1109 //
1110 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1111 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001112 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001113
Matt Arsenault303011a2014-12-17 21:04:08 +00001114 return (FloatToBits(0.0f) == Val) ||
1115 (FloatToBits(1.0f) == Val) ||
1116 (FloatToBits(-1.0f) == Val) ||
1117 (FloatToBits(0.5f) == Val) ||
1118 (FloatToBits(-0.5f) == Val) ||
1119 (FloatToBits(2.0f) == Val) ||
1120 (FloatToBits(-2.0f) == Val) ||
1121 (FloatToBits(4.0f) == Val) ||
1122 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001123}
1124
Matt Arsenault11a4d672015-02-13 19:05:03 +00001125bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1126 unsigned OpSize) const {
1127 if (MO.isImm()) {
1128 // MachineOperand provides no way to tell the true operand size, since it
1129 // only records a 64-bit value. We need to know the size to determine if a
1130 // 32-bit floating point immediate bit pattern is legal for an integer
1131 // immediate. It would be for any 32-bit integer operand, but would not be
1132 // for a 64-bit one.
1133
1134 unsigned BitSize = 8 * OpSize;
1135 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1136 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001137
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001138 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001139}
1140
Matt Arsenault11a4d672015-02-13 19:05:03 +00001141bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1142 unsigned OpSize) const {
1143 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001144}
1145
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001146static bool compareMachineOp(const MachineOperand &Op0,
1147 const MachineOperand &Op1) {
1148 if (Op0.getType() != Op1.getType())
1149 return false;
1150
1151 switch (Op0.getType()) {
1152 case MachineOperand::MO_Register:
1153 return Op0.getReg() == Op1.getReg();
1154 case MachineOperand::MO_Immediate:
1155 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001156 default:
1157 llvm_unreachable("Didn't expect to be comparing these operand types");
1158 }
1159}
1160
Tom Stellardb02094e2014-07-21 15:45:01 +00001161bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1162 const MachineOperand &MO) const {
1163 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1164
Tom Stellardfb77f002015-01-13 22:59:41 +00001165 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001166
1167 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1168 return true;
1169
1170 if (OpInfo.RegClass < 0)
1171 return false;
1172
Matt Arsenault11a4d672015-02-13 19:05:03 +00001173 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1174 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001175 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001176
Tom Stellardb6550522015-01-12 19:33:18 +00001177 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001178}
1179
Tom Stellard86d12eb2014-08-01 00:32:28 +00001180bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001181 int Op32 = AMDGPU::getVOPe32(Opcode);
1182 if (Op32 == -1)
1183 return false;
1184
1185 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001186}
1187
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1189 // The src0_modifier operand is present on all instructions
1190 // that have modifiers.
1191
1192 return AMDGPU::getNamedOperandIdx(Opcode,
1193 AMDGPU::OpName::src0_modifiers) != -1;
1194}
1195
Matt Arsenaultace5b762014-10-17 18:00:43 +00001196bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1197 unsigned OpName) const {
1198 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1199 return Mods && Mods->getImm();
1200}
1201
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001202bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001203 const MachineOperand &MO,
1204 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001205 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001206 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001207 return true;
1208
1209 if (!MO.isReg() || !MO.isUse())
1210 return false;
1211
1212 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1213 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1214
1215 // FLAT_SCR is just an SGPR pair.
1216 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1217 return true;
1218
1219 // EXEC register uses the constant bus.
1220 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1221 return true;
1222
1223 // SGPRs use the constant bus
1224 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1225 (!MO.isImplicit() &&
1226 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1227 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1228 return true;
1229 }
1230
1231 return false;
1232}
1233
Tom Stellard93fabce2013-10-10 17:11:55 +00001234bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1235 StringRef &ErrInfo) const {
1236 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001237 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001238 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1239 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1240 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1241
Tom Stellardca700e42014-03-17 17:03:49 +00001242 // Make sure the number of operands is correct.
1243 const MCInstrDesc &Desc = get(Opcode);
1244 if (!Desc.isVariadic() &&
1245 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1246 ErrInfo = "Instruction has wrong number of operands.";
1247 return false;
1248 }
1249
1250 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001252 if (MI->getOperand(i).isFPImm()) {
1253 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1254 "all fp values to integers.";
1255 return false;
1256 }
1257
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001258 int RegClass = Desc.OpInfo[i].RegClass;
1259
Tom Stellardca700e42014-03-17 17:03:49 +00001260 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001261 case MCOI::OPERAND_REGISTER:
Matt Arsenault63bef0d2015-02-13 02:47:22 +00001262 if (MI->getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001263 ErrInfo = "Illegal immediate value for operand.";
1264 return false;
1265 }
1266 break;
1267 case AMDGPU::OPERAND_REG_IMM32:
1268 break;
1269 case AMDGPU::OPERAND_REG_INLINE_C:
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001270 if (isLiteralConstant(MI->getOperand(i),
1271 RI.getRegClass(RegClass)->getSize())) {
1272 ErrInfo = "Illegal immediate value for operand.";
1273 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001274 }
Tom Stellardca700e42014-03-17 17:03:49 +00001275 break;
1276 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001277 // Check if this operand is an immediate.
1278 // FrameIndex operands will be replaced by immediates, so they are
1279 // allowed.
Tom Stellardfb77f002015-01-13 22:59:41 +00001280 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001281 ErrInfo = "Expected immediate, but got non-immediate";
1282 return false;
1283 }
1284 // Fall-through
1285 default:
1286 continue;
1287 }
1288
1289 if (!MI->getOperand(i).isReg())
1290 continue;
1291
Tom Stellardca700e42014-03-17 17:03:49 +00001292 if (RegClass != -1) {
1293 unsigned Reg = MI->getOperand(i).getReg();
1294 if (TargetRegisterInfo::isVirtualRegister(Reg))
1295 continue;
1296
1297 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1298 if (!RC->contains(Reg)) {
1299 ErrInfo = "Operand has incorrect register class.";
1300 return false;
1301 }
1302 }
1303 }
1304
1305
Tom Stellard93fabce2013-10-10 17:11:55 +00001306 // Verify VOP*
1307 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001308 // Only look at the true operands. Only a real operand can use the constant
1309 // bus, and we don't want to check pseudo-operands like the source modifier
1310 // flags.
1311 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1312
Tom Stellard93fabce2013-10-10 17:11:55 +00001313 unsigned ConstantBusCount = 0;
1314 unsigned SGPRUsed = AMDGPU::NoRegister;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001315 for (int OpIdx : OpIndices) {
1316 if (OpIdx == -1)
1317 break;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001318 const MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001319 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001320 if (MO.isReg()) {
1321 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001322 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001323 SGPRUsed = MO.getReg();
1324 } else {
1325 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001326 }
1327 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001328 }
1329 if (ConstantBusCount > 1) {
1330 ErrInfo = "VOP* instruction uses the constant bus more than once";
1331 return false;
1332 }
1333 }
1334
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001335 // Verify misc. restrictions on specific instructions.
1336 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1337 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001338 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1339 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1340 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001341 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1342 if (!compareMachineOp(Src0, Src1) &&
1343 !compareMachineOp(Src0, Src2)) {
1344 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1345 return false;
1346 }
1347 }
1348 }
1349
Tom Stellard93fabce2013-10-10 17:11:55 +00001350 return true;
1351}
1352
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001353unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001354 switch (MI.getOpcode()) {
1355 default: return AMDGPU::INSTRUCTION_LIST_END;
1356 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1357 case AMDGPU::COPY: return AMDGPU::COPY;
1358 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001359 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001360 case AMDGPU::S_MOV_B32:
1361 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001362 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001363 case AMDGPU::S_ADD_I32:
1364 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001365 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001366 case AMDGPU::S_SUB_I32:
1367 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001368 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001369 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001370 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1371 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1372 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1373 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1374 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1375 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1376 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001377 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1378 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1379 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1380 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1381 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1382 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001383 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1384 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001385 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1386 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +00001387 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001388 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001389 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001390 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1391 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1392 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1393 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1394 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1395 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001396 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001397 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001398 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001399 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001400 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001401 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Marek Olsakc5368502015-01-15 18:43:01 +00001402 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001403 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001404 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001405 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00001406 }
1407}
1408
1409bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1410 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1411}
1412
1413const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1414 unsigned OpNo) const {
1415 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1416 const MCInstrDesc &Desc = get(MI.getOpcode());
1417 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001418 Desc.OpInfo[OpNo].RegClass == -1) {
1419 unsigned Reg = MI.getOperand(OpNo).getReg();
1420
1421 if (TargetRegisterInfo::isVirtualRegister(Reg))
1422 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001423 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001424 }
Tom Stellard82166022013-11-13 23:36:37 +00001425
1426 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1427 return RI.getRegClass(RCID);
1428}
1429
1430bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1431 switch (MI.getOpcode()) {
1432 case AMDGPU::COPY:
1433 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001434 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001435 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001436 return RI.hasVGPRs(getOpRegClass(MI, 0));
1437 default:
1438 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1439 }
1440}
1441
1442void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1443 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001444 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001445 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001446 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001447 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1448 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1449 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001450 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001451 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001452 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001453 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001454
Tom Stellard82166022013-11-13 23:36:37 +00001455
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001456 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001457 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001458 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001459 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001460 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001461
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001462 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001463 DebugLoc DL = MBB->findDebugLoc(I);
1464 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1465 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001466 MO.ChangeToRegister(Reg, false);
1467}
1468
Tom Stellard15834092014-03-21 15:51:57 +00001469unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1470 MachineRegisterInfo &MRI,
1471 MachineOperand &SuperReg,
1472 const TargetRegisterClass *SuperRC,
1473 unsigned SubIdx,
1474 const TargetRegisterClass *SubRC)
1475 const {
1476 assert(SuperReg.isReg());
1477
1478 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1479 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1480
1481 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001482 // value so we don't need to worry about merging its subreg index with the
1483 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001484 // eliminate this extra copy.
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001485 MachineBasicBlock *MBB = MI->getParent();
1486 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001487
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001488 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1489 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1490
1491 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1492 .addReg(NewSuperReg, 0, SubIdx);
1493
Tom Stellard15834092014-03-21 15:51:57 +00001494 return SubReg;
1495}
1496
Matt Arsenault248b7b62014-03-24 20:08:09 +00001497MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1498 MachineBasicBlock::iterator MII,
1499 MachineRegisterInfo &MRI,
1500 MachineOperand &Op,
1501 const TargetRegisterClass *SuperRC,
1502 unsigned SubIdx,
1503 const TargetRegisterClass *SubRC) const {
1504 if (Op.isImm()) {
1505 // XXX - Is there a better way to do this?
1506 if (SubIdx == AMDGPU::sub0)
1507 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1508 if (SubIdx == AMDGPU::sub1)
1509 return MachineOperand::CreateImm(Op.getImm() >> 32);
1510
1511 llvm_unreachable("Unhandled register index for immediate");
1512 }
1513
1514 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1515 SubIdx, SubRC);
1516 return MachineOperand::CreateReg(SubReg, false);
1517}
1518
Matt Arsenaultbd995802014-03-24 18:26:52 +00001519unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1520 MachineBasicBlock::iterator MI,
1521 MachineRegisterInfo &MRI,
1522 const TargetRegisterClass *RC,
1523 const MachineOperand &Op) const {
1524 MachineBasicBlock *MBB = MI->getParent();
1525 DebugLoc DL = MI->getDebugLoc();
1526 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1527 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1528 unsigned Dst = MRI.createVirtualRegister(RC);
1529
1530 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1531 LoDst)
1532 .addImm(Op.getImm() & 0xFFFFFFFF);
1533 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1534 HiDst)
1535 .addImm(Op.getImm() >> 32);
1536
1537 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1538 .addReg(LoDst)
1539 .addImm(AMDGPU::sub0)
1540 .addReg(HiDst)
1541 .addImm(AMDGPU::sub1);
1542
1543 Worklist.push_back(Lo);
1544 Worklist.push_back(Hi);
1545
1546 return Dst;
1547}
1548
Marek Olsakbe047802014-12-07 12:19:03 +00001549// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1550void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1551 assert(Inst->getNumExplicitOperands() == 3);
1552 MachineOperand Op1 = Inst->getOperand(1);
1553 Inst->RemoveOperand(1);
1554 Inst->addOperand(Op1);
1555}
1556
Tom Stellard0e975cf2014-08-01 00:32:35 +00001557bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1558 const MachineOperand *MO) const {
1559 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1560 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1561 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1562 const TargetRegisterClass *DefinedRC =
1563 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1564 if (!MO)
1565 MO = &MI->getOperand(OpIdx);
1566
Matt Arsenault11a4d672015-02-13 19:05:03 +00001567 if (isVALU(InstDesc.Opcode) &&
1568 usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001569 unsigned SGPRUsed =
1570 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001571 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1572 if (i == OpIdx)
1573 continue;
Matt Arsenault11a4d672015-02-13 19:05:03 +00001574 const MachineOperand &Op = MI->getOperand(i);
1575 if (Op.isReg() && Op.getReg() != SGPRUsed &&
1576 usesConstantBus(MRI, Op, getOpSize(*MI, i))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001577 return false;
1578 }
1579 }
1580 }
1581
Tom Stellard0e975cf2014-08-01 00:32:35 +00001582 if (MO->isReg()) {
1583 assert(DefinedRC);
1584 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001585
1586 // In order to be legal, the common sub-class must be equal to the
1587 // class of the current operand. For example:
1588 //
1589 // v_mov_b32 s0 ; Operand defined as vsrc_32
1590 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1591 //
1592 // s_sendmsg 0, s0 ; Operand defined as m0reg
1593 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
Tom Stellard05992972015-01-07 22:44:19 +00001594
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001595 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001596 }
1597
1598
1599 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00001600 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00001601
Matt Arsenault4364fef2014-09-23 18:30:57 +00001602 if (!DefinedRC) {
1603 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001604 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001605 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001606
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001607 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001608}
1609
Tom Stellard82166022013-11-13 23:36:37 +00001610void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1611 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001612
Tom Stellard82166022013-11-13 23:36:37 +00001613 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1614 AMDGPU::OpName::src0);
1615 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1616 AMDGPU::OpName::src1);
1617 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1618 AMDGPU::OpName::src2);
1619
1620 // Legalize VOP2
1621 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001622 // Legalize src0
1623 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001624 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001625
1626 // Legalize src1
1627 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001628 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001629
1630 // Usually src0 of VOP2 instructions allow more types of inputs
1631 // than src1, so try to commute the instruction to decrease our
1632 // chances of having to insert a MOV instruction to legalize src1.
1633 if (MI->isCommutable()) {
1634 if (commuteInstruction(MI))
1635 // If we are successful in commuting, then we know MI is legal, so
1636 // we are done.
1637 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001638 }
1639
Tom Stellard0e975cf2014-08-01 00:32:35 +00001640 legalizeOpWithMove(MI, Src1Idx);
1641 return;
Tom Stellard82166022013-11-13 23:36:37 +00001642 }
1643
Matt Arsenault08f7e372013-11-18 20:09:50 +00001644 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001645 // Legalize VOP3
1646 if (isVOP3(MI->getOpcode())) {
Matt Arsenault5885bef2014-09-26 17:54:52 +00001647 int VOP3Idx[3] = { Src0Idx, Src1Idx, Src2Idx };
1648
Matt Arsenault6a0919f2014-09-26 17:55:03 +00001649 // Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00001650 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
Matt Arsenault5885bef2014-09-26 17:54:52 +00001651
Tom Stellard82166022013-11-13 23:36:37 +00001652 for (unsigned i = 0; i < 3; ++i) {
1653 int Idx = VOP3Idx[i];
1654 if (Idx == -1)
Matt Arsenault2dd31292014-09-26 17:55:14 +00001655 break;
Tom Stellard82166022013-11-13 23:36:37 +00001656 MachineOperand &MO = MI->getOperand(Idx);
1657
1658 if (MO.isReg()) {
1659 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1660 continue; // VGPRs are legal
1661
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001662 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1663
Tom Stellard82166022013-11-13 23:36:37 +00001664 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1665 SGPRReg = MO.getReg();
1666 // We can use one SGPR in each VOP3 instruction.
1667 continue;
1668 }
Matt Arsenault11a4d672015-02-13 19:05:03 +00001669 } else if (!isLiteralConstant(MO, getOpSize(MI->getOpcode(), Idx))) {
Tom Stellard82166022013-11-13 23:36:37 +00001670 // If it is not a register and not a literal constant, then it must be
1671 // an inline constant which is always legal.
1672 continue;
1673 }
1674 // If we make it this far, then the operand is not legal and we must
1675 // legalize it.
1676 legalizeOpWithMove(MI, Idx);
1677 }
1678 }
1679
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001680 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001681 // The register class of the operands much be the same type as the register
1682 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001683 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1684 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001685 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001686 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1687 if (!MI->getOperand(i).isReg() ||
1688 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1689 continue;
1690 const TargetRegisterClass *OpRC =
1691 MRI.getRegClass(MI->getOperand(i).getReg());
1692 if (RI.hasVGPRs(OpRC)) {
1693 VRC = OpRC;
1694 } else {
1695 SRC = OpRC;
1696 }
1697 }
1698
1699 // If any of the operands are VGPR registers, then they all most be
1700 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1701 // them.
1702 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1703 if (!VRC) {
1704 assert(SRC);
1705 VRC = RI.getEquivalentVGPRClass(SRC);
1706 }
1707 RC = VRC;
1708 } else {
1709 RC = SRC;
1710 }
1711
1712 // Update all the operands so they have the same type.
1713 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1714 if (!MI->getOperand(i).isReg() ||
1715 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1716 continue;
1717 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001718 MachineBasicBlock *InsertBB;
1719 MachineBasicBlock::iterator Insert;
1720 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1721 InsertBB = MI->getParent();
1722 Insert = MI;
1723 } else {
1724 // MI is a PHI instruction.
1725 InsertBB = MI->getOperand(i + 1).getMBB();
1726 Insert = InsertBB->getFirstTerminator();
1727 }
1728 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001729 get(AMDGPU::COPY), DstReg)
1730 .addOperand(MI->getOperand(i));
1731 MI->getOperand(i).setReg(DstReg);
1732 }
1733 }
Tom Stellard15834092014-03-21 15:51:57 +00001734
Tom Stellarda5687382014-05-15 14:41:55 +00001735 // Legalize INSERT_SUBREG
1736 // src0 must have the same register class as dst
1737 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1738 unsigned Dst = MI->getOperand(0).getReg();
1739 unsigned Src0 = MI->getOperand(1).getReg();
1740 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1741 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1742 if (DstRC != Src0RC) {
1743 MachineBasicBlock &MBB = *MI->getParent();
1744 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1745 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1746 .addReg(Src0);
1747 MI->getOperand(1).setReg(NewSrc0);
1748 }
1749 return;
1750 }
1751
Tom Stellard15834092014-03-21 15:51:57 +00001752 // Legalize MUBUF* instructions
1753 // FIXME: If we start using the non-addr64 instructions for compute, we
1754 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001755 int SRsrcIdx =
1756 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1757 if (SRsrcIdx != -1) {
1758 // We have an MUBUF instruction
1759 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1760 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1761 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1762 RI.getRegClass(SRsrcRC))) {
1763 // The operands are legal.
1764 // FIXME: We may need to legalize operands besided srsrc.
1765 return;
1766 }
Tom Stellard15834092014-03-21 15:51:57 +00001767
Tom Stellard155bbb72014-08-11 22:18:17 +00001768 MachineBasicBlock &MBB = *MI->getParent();
1769 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001770
Tom Stellard155bbb72014-08-11 22:18:17 +00001771 // SRsrcPtrLo = srsrc:sub0
1772 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001773 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VGPR_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001774
Tom Stellard155bbb72014-08-11 22:18:17 +00001775 // SRsrcPtrHi = srsrc:sub1
1776 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001777 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VGPR_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001778
Tom Stellard155bbb72014-08-11 22:18:17 +00001779 // Create an empty resource descriptor
1780 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1781 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1782 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1783 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001784 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00001785
Tom Stellard155bbb72014-08-11 22:18:17 +00001786 // Zero64 = 0
1787 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1788 Zero64)
1789 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001790
Tom Stellard155bbb72014-08-11 22:18:17 +00001791 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1792 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1793 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00001794 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001795
Tom Stellard155bbb72014-08-11 22:18:17 +00001796 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1797 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1798 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00001799 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001800
Tom Stellard155bbb72014-08-11 22:18:17 +00001801 // NewSRsrc = {Zero64, SRsrcFormat}
1802 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1803 NewSRsrc)
1804 .addReg(Zero64)
1805 .addImm(AMDGPU::sub0_sub1)
1806 .addReg(SRsrcFormatLo)
1807 .addImm(AMDGPU::sub2)
1808 .addReg(SRsrcFormatHi)
1809 .addImm(AMDGPU::sub3);
1810
1811 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1812 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1813 unsigned NewVAddrLo;
1814 unsigned NewVAddrHi;
1815 if (VAddr) {
1816 // This is already an ADDR64 instruction so we need to add the pointer
1817 // extracted from the resource descriptor to the current value of VAddr.
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001818 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1819 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00001820
1821 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001822 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1823 NewVAddrLo)
1824 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001825 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1826 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001827
Tom Stellard155bbb72014-08-11 22:18:17 +00001828 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001829 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1830 NewVAddrHi)
1831 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001832 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001833 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1834 .addReg(AMDGPU::VCC, RegState::Implicit);
1835
Tom Stellard155bbb72014-08-11 22:18:17 +00001836 } else {
1837 // This instructions is the _OFFSET variant, so we need to convert it to
1838 // ADDR64.
1839 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1840 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1841 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
Tom Stellard15834092014-03-21 15:51:57 +00001842
Tom Stellard155bbb72014-08-11 22:18:17 +00001843 // Create the new instruction.
1844 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1845 MachineInstr *Addr64 =
1846 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1847 .addOperand(*VData)
Tom Stellard155bbb72014-08-11 22:18:17 +00001848 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1849 // This will be replaced later
1850 // with the new value of vaddr.
Tom Stellardc229baa2015-03-10 16:16:49 +00001851 .addOperand(*SRsrc)
Tom Stellardc53861a2015-02-11 00:34:32 +00001852 .addOperand(*SOffset)
Tom Stellard1f9939f2015-02-27 14:59:41 +00001853 .addOperand(*Offset)
1854 .addImm(0) // glc
1855 .addImm(0) // slc
1856 .addImm(0); // tfe
Tom Stellard15834092014-03-21 15:51:57 +00001857
Tom Stellard155bbb72014-08-11 22:18:17 +00001858 MI->removeFromParent();
1859 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001860
Tom Stellard155bbb72014-08-11 22:18:17 +00001861 NewVAddrLo = SRsrcPtrLo;
1862 NewVAddrHi = SRsrcPtrHi;
1863 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1864 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001865 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001866
1867 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1868 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1869 NewVAddr)
1870 .addReg(NewVAddrLo)
1871 .addImm(AMDGPU::sub0)
1872 .addReg(NewVAddrHi)
1873 .addImm(AMDGPU::sub1);
1874
1875
1876 // Update the instruction to use NewVaddr
1877 VAddr->setReg(NewVAddr);
1878 // Update the instruction to use NewSRsrc
1879 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001880 }
Tom Stellard82166022013-11-13 23:36:37 +00001881}
1882
Tom Stellard745f2ed2014-08-21 20:41:00 +00001883void SIInstrInfo::splitSMRD(MachineInstr *MI,
1884 const TargetRegisterClass *HalfRC,
1885 unsigned HalfImmOp, unsigned HalfSGPROp,
1886 MachineInstr *&Lo, MachineInstr *&Hi) const {
1887
1888 DebugLoc DL = MI->getDebugLoc();
1889 MachineBasicBlock *MBB = MI->getParent();
1890 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1891 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1892 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1893 unsigned HalfSize = HalfRC->getSize();
1894 const MachineOperand *OffOp =
1895 getNamedOperand(*MI, AMDGPU::OpName::offset);
1896 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1897
Marek Olsak58f61a82014-12-07 17:17:38 +00001898 // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes
1899 // on VI.
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001900
1901 bool IsKill = SBase->isKill();
Tom Stellard745f2ed2014-08-21 20:41:00 +00001902 if (OffOp) {
Eric Christopher6c5b5112015-03-11 18:43:21 +00001903 bool isVI =
1904 MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() >=
1905 AMDGPUSubtarget::VOLCANIC_ISLANDS;
Marek Olsak58f61a82014-12-07 17:17:38 +00001906 unsigned OffScale = isVI ? 1 : 4;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001907 // Handle the _IMM variant
Marek Olsak58f61a82014-12-07 17:17:38 +00001908 unsigned LoOffset = OffOp->getImm() * OffScale;
1909 unsigned HiOffset = LoOffset + HalfSize;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001910 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001911 // Use addReg instead of addOperand
1912 // to make sure kill flag is cleared.
1913 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00001914 .addImm(LoOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001915
Marek Olsak58f61a82014-12-07 17:17:38 +00001916 if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) {
Tom Stellard745f2ed2014-08-21 20:41:00 +00001917 unsigned OffsetSGPR =
1918 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1919 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
Marek Olsak58f61a82014-12-07 17:17:38 +00001920 .addImm(HiOffset); // The offset in register is in bytes.
Tom Stellard745f2ed2014-08-21 20:41:00 +00001921 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001922 .addReg(SBase->getReg(), getKillRegState(IsKill),
1923 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00001924 .addReg(OffsetSGPR);
1925 } else {
1926 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001927 .addReg(SBase->getReg(), getKillRegState(IsKill),
1928 SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00001929 .addImm(HiOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001930 }
1931 } else {
1932 // Handle the _SGPR variant
1933 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1934 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001935 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00001936 .addOperand(*SOff);
1937 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1938 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1939 .addOperand(*SOff)
1940 .addImm(HalfSize);
1941 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
Tom Stellard4d6c99d2015-03-10 16:16:48 +00001942 .addReg(SBase->getReg(), getKillRegState(IsKill),
1943 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00001944 .addReg(OffsetSGPR);
1945 }
1946
1947 unsigned SubLo, SubHi;
1948 switch (HalfSize) {
1949 case 4:
1950 SubLo = AMDGPU::sub0;
1951 SubHi = AMDGPU::sub1;
1952 break;
1953 case 8:
1954 SubLo = AMDGPU::sub0_sub1;
1955 SubHi = AMDGPU::sub2_sub3;
1956 break;
1957 case 16:
1958 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
1959 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
1960 break;
1961 case 32:
1962 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1963 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
1964 break;
1965 default:
1966 llvm_unreachable("Unhandled HalfSize");
1967 }
1968
1969 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
1970 .addOperand(MI->getOperand(0))
1971 .addReg(RegLo)
1972 .addImm(SubLo)
1973 .addReg(RegHi)
1974 .addImm(SubHi);
1975}
1976
Tom Stellard0c354f22014-04-30 15:31:29 +00001977void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1978 MachineBasicBlock *MBB = MI->getParent();
1979 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001980 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001981 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001982 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001983 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001984 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard745f2ed2014-08-21 20:41:00 +00001985 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
Tom Stellard0c354f22014-04-30 15:31:29 +00001986 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001987 unsigned RegOffset;
1988 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001989
Tom Stellard4c00b522014-05-09 16:42:22 +00001990 if (MI->getOperand(2).isReg()) {
1991 RegOffset = MI->getOperand(2).getReg();
1992 ImmOffset = 0;
1993 } else {
1994 assert(MI->getOperand(2).isImm());
Marek Olsak58f61a82014-12-07 17:17:38 +00001995 // SMRD instructions take a dword offsets on SI and byte offset on VI
1996 // and MUBUF instructions always take a byte offset.
1997 ImmOffset = MI->getOperand(2).getImm();
Eric Christopher6c5b5112015-03-11 18:43:21 +00001998 if (MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() <=
1999 AMDGPUSubtarget::SEA_ISLANDS)
Marek Olsak58f61a82014-12-07 17:17:38 +00002000 ImmOffset <<= 2;
Tom Stellard4c00b522014-05-09 16:42:22 +00002001 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Marek Olsak58f61a82014-12-07 17:17:38 +00002002
Tom Stellard4c00b522014-05-09 16:42:22 +00002003 if (isUInt<12>(ImmOffset)) {
2004 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2005 RegOffset)
2006 .addImm(0);
2007 } else {
2008 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2009 RegOffset)
2010 .addImm(ImmOffset);
2011 ImmOffset = 0;
2012 }
2013 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002014
2015 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00002016 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002017 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2018 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2019 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002020 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard0c354f22014-04-30 15:31:29 +00002021
2022 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
2023 .addImm(0);
2024 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
Tom Stellard794c8c02014-12-02 17:05:41 +00002025 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard0c354f22014-04-30 15:31:29 +00002026 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
Tom Stellard794c8c02014-12-02 17:05:41 +00002027 .addImm(RsrcDataFormat >> 32);
Tom Stellard0c354f22014-04-30 15:31:29 +00002028 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
2029 .addReg(DWord0)
2030 .addImm(AMDGPU::sub0)
2031 .addReg(DWord1)
2032 .addImm(AMDGPU::sub1)
2033 .addReg(DWord2)
2034 .addImm(AMDGPU::sub2)
2035 .addReg(DWord3)
2036 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002037 MI->setDesc(get(NewOpcode));
2038 if (MI->getOperand(2).isReg()) {
Tom Stellardc229baa2015-03-10 16:16:49 +00002039 MI->getOperand(2).setReg(SRsrc);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002040 } else {
Tom Stellardc229baa2015-03-10 16:16:49 +00002041 MI->getOperand(2).ChangeToRegister(SRsrc, false);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002042 }
Tom Stellardc53861a2015-02-11 00:34:32 +00002043 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0));
Tom Stellard745f2ed2014-08-21 20:41:00 +00002044 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
Tom Stellard1f9939f2015-02-27 14:59:41 +00002045 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0)); // glc
2046 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0)); // slc
2047 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(0)); // tfe
Tom Stellard745f2ed2014-08-21 20:41:00 +00002048
2049 const TargetRegisterClass *NewDstRC =
2050 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
2051
2052 unsigned DstReg = MI->getOperand(0).getReg();
2053 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2054 MRI.replaceRegWith(DstReg, NewDstReg);
2055 break;
2056 }
2057 case AMDGPU::S_LOAD_DWORDX8_IMM:
2058 case AMDGPU::S_LOAD_DWORDX8_SGPR: {
2059 MachineInstr *Lo, *Hi;
2060 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
2061 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
2062 MI->eraseFromParent();
2063 moveSMRDToVALU(Lo, MRI);
2064 moveSMRDToVALU(Hi, MRI);
2065 break;
2066 }
2067
2068 case AMDGPU::S_LOAD_DWORDX16_IMM:
2069 case AMDGPU::S_LOAD_DWORDX16_SGPR: {
2070 MachineInstr *Lo, *Hi;
2071 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
2072 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
2073 MI->eraseFromParent();
2074 moveSMRDToVALU(Lo, MRI);
2075 moveSMRDToVALU(Hi, MRI);
2076 break;
2077 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002078 }
2079}
2080
Tom Stellard82166022013-11-13 23:36:37 +00002081void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2082 SmallVector<MachineInstr *, 128> Worklist;
2083 Worklist.push_back(&TopInst);
2084
2085 while (!Worklist.empty()) {
2086 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00002087 MachineBasicBlock *MBB = Inst->getParent();
2088 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2089
Matt Arsenault27cc9582014-04-18 01:53:18 +00002090 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00002091 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002092
Tom Stellarde0387202014-03-21 15:51:54 +00002093 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002094 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002095 default:
2096 if (isSMRD(Inst->getOpcode())) {
2097 moveSMRDToVALU(Inst, MRI);
2098 }
2099 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00002100 case AMDGPU::S_MOV_B64: {
2101 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00002102
Matt Arsenaultbd995802014-03-24 18:26:52 +00002103 // If the source operand is a register we can replace this with a
2104 // copy.
2105 if (Inst->getOperand(1).isReg()) {
2106 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
2107 .addOperand(Inst->getOperand(0))
2108 .addOperand(Inst->getOperand(1));
2109 Worklist.push_back(Copy);
2110 } else {
2111 // Otherwise, we need to split this into two movs, because there is
2112 // no 64-bit VALU move instruction.
2113 unsigned Reg = Inst->getOperand(0).getReg();
2114 unsigned Dst = split64BitImm(Worklist,
2115 Inst,
2116 MRI,
2117 MRI.getRegClass(Reg),
2118 Inst->getOperand(1));
2119 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00002120 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00002121 Inst->eraseFromParent();
2122 continue;
2123 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002124 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00002125 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002126 Inst->eraseFromParent();
2127 continue;
2128
2129 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00002130 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002131 Inst->eraseFromParent();
2132 continue;
2133
2134 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00002135 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002136 Inst->eraseFromParent();
2137 continue;
2138
2139 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00002140 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002141 Inst->eraseFromParent();
2142 continue;
2143
Matt Arsenault8333e432014-06-10 19:18:24 +00002144 case AMDGPU::S_BCNT1_I32_B64:
2145 splitScalar64BitBCNT(Worklist, Inst);
2146 Inst->eraseFromParent();
2147 continue;
2148
Matt Arsenault94812212014-11-14 18:18:16 +00002149 case AMDGPU::S_BFE_I64: {
2150 splitScalar64BitBFE(Worklist, Inst);
2151 Inst->eraseFromParent();
2152 continue;
2153 }
2154
Marek Olsakbe047802014-12-07 12:19:03 +00002155 case AMDGPU::S_LSHL_B32:
2156 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2157 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2158 swapOperands(Inst);
2159 }
2160 break;
2161 case AMDGPU::S_ASHR_I32:
2162 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2163 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2164 swapOperands(Inst);
2165 }
2166 break;
2167 case AMDGPU::S_LSHR_B32:
2168 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2169 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2170 swapOperands(Inst);
2171 }
2172 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002173 case AMDGPU::S_LSHL_B64:
2174 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2175 NewOpcode = AMDGPU::V_LSHLREV_B64;
2176 swapOperands(Inst);
2177 }
2178 break;
2179 case AMDGPU::S_ASHR_I64:
2180 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2181 NewOpcode = AMDGPU::V_ASHRREV_I64;
2182 swapOperands(Inst);
2183 }
2184 break;
2185 case AMDGPU::S_LSHR_B64:
2186 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2187 NewOpcode = AMDGPU::V_LSHRREV_B64;
2188 swapOperands(Inst);
2189 }
2190 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002191
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002192 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002193 case AMDGPU::S_BFM_B64:
2194 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002195 }
2196
Tom Stellard15834092014-03-21 15:51:57 +00002197 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2198 // We cannot move this instruction to the VALU, so we should try to
2199 // legalize its operands instead.
2200 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002201 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002202 }
Tom Stellard82166022013-11-13 23:36:37 +00002203
Tom Stellard82166022013-11-13 23:36:37 +00002204 // Use the new VALU Opcode.
2205 const MCInstrDesc &NewDesc = get(NewOpcode);
2206 Inst->setDesc(NewDesc);
2207
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002208 // Remove any references to SCC. Vector instructions can't read from it, and
2209 // We're just about to add the implicit use / defs of VCC, and we don't want
2210 // both.
2211 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2212 MachineOperand &Op = Inst->getOperand(i);
2213 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
2214 Inst->RemoveOperand(i);
2215 }
2216
Matt Arsenault27cc9582014-04-18 01:53:18 +00002217 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2218 // We are converting these to a BFE, so we need to add the missing
2219 // operands for the size and offset.
2220 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2221 Inst->addOperand(MachineOperand::CreateImm(0));
2222 Inst->addOperand(MachineOperand::CreateImm(Size));
2223
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002224 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2225 // The VALU version adds the second operand to the result, so insert an
2226 // extra 0 operand.
2227 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002228 }
2229
Matt Arsenault27cc9582014-04-18 01:53:18 +00002230 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002231
Matt Arsenault78b86702014-04-18 05:19:26 +00002232 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2233 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2234 // If we need to move this to VGPRs, we need to unpack the second operand
2235 // back into the 2 separate ones for bit offset and width.
2236 assert(OffsetWidthOp.isImm() &&
2237 "Scalar BFE is only implemented for constant width and offset");
2238 uint32_t Imm = OffsetWidthOp.getImm();
2239
2240 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2241 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002242 Inst->RemoveOperand(2); // Remove old immediate.
2243 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002244 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002245 }
2246
Tom Stellard82166022013-11-13 23:36:37 +00002247 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00002248
Tom Stellard82166022013-11-13 23:36:37 +00002249 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
2250
Matt Arsenault27cc9582014-04-18 01:53:18 +00002251 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00002252 // For target instructions, getOpRegClass just returns the virtual
2253 // register class associated with the operand, so we need to find an
2254 // equivalent VGPR register class in order to move the instruction to the
2255 // VALU.
2256 case AMDGPU::COPY:
2257 case AMDGPU::PHI:
2258 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00002259 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00002260 if (RI.hasVGPRs(NewDstRC))
2261 continue;
2262 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2263 if (!NewDstRC)
2264 continue;
2265 break;
2266 default:
2267 break;
2268 }
2269
2270 unsigned DstReg = Inst->getOperand(0).getReg();
2271 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2272 MRI.replaceRegWith(DstReg, NewDstReg);
2273
Tom Stellarde1a24452014-04-17 21:00:01 +00002274 // Legalize the operands
2275 legalizeOperands(Inst);
2276
Tom Stellard82166022013-11-13 23:36:37 +00002277 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
2278 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00002279 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00002280 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2281 Worklist.push_back(&UseMI);
2282 }
2283 }
2284 }
2285}
2286
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002287//===----------------------------------------------------------------------===//
2288// Indirect addressing callbacks
2289//===----------------------------------------------------------------------===//
2290
2291unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2292 unsigned Channel) const {
2293 assert(Channel == 0);
2294 return RegIndex;
2295}
2296
Tom Stellard26a3b672013-10-22 18:19:10 +00002297const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002298 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002299}
2300
Matt Arsenault689f3252014-06-09 16:36:31 +00002301void SIInstrInfo::splitScalar64BitUnaryOp(
2302 SmallVectorImpl<MachineInstr *> &Worklist,
2303 MachineInstr *Inst,
2304 unsigned Opcode) const {
2305 MachineBasicBlock &MBB = *Inst->getParent();
2306 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2307
2308 MachineOperand &Dest = Inst->getOperand(0);
2309 MachineOperand &Src0 = Inst->getOperand(1);
2310 DebugLoc DL = Inst->getDebugLoc();
2311
2312 MachineBasicBlock::iterator MII = Inst;
2313
2314 const MCInstrDesc &InstDesc = get(Opcode);
2315 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2316 MRI.getRegClass(Src0.getReg()) :
2317 &AMDGPU::SGPR_32RegClass;
2318
2319 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2320
2321 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2322 AMDGPU::sub0, Src0SubRC);
2323
2324 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2325 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2326
2327 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
2328 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2329 .addOperand(SrcReg0Sub0);
2330
2331 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2332 AMDGPU::sub1, Src0SubRC);
2333
2334 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
2335 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2336 .addOperand(SrcReg0Sub1);
2337
2338 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
2339 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2340 .addReg(DestSub0)
2341 .addImm(AMDGPU::sub0)
2342 .addReg(DestSub1)
2343 .addImm(AMDGPU::sub1);
2344
2345 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2346
2347 // Try to legalize the operands in case we need to swap the order to keep it
2348 // valid.
2349 Worklist.push_back(LoHalf);
2350 Worklist.push_back(HiHalf);
2351}
2352
2353void SIInstrInfo::splitScalar64BitBinaryOp(
2354 SmallVectorImpl<MachineInstr *> &Worklist,
2355 MachineInstr *Inst,
2356 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002357 MachineBasicBlock &MBB = *Inst->getParent();
2358 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2359
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002360 MachineOperand &Dest = Inst->getOperand(0);
2361 MachineOperand &Src0 = Inst->getOperand(1);
2362 MachineOperand &Src1 = Inst->getOperand(2);
2363 DebugLoc DL = Inst->getDebugLoc();
2364
2365 MachineBasicBlock::iterator MII = Inst;
2366
2367 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002368 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2369 MRI.getRegClass(Src0.getReg()) :
2370 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002371
Matt Arsenault684dc802014-03-24 20:08:13 +00002372 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2373 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2374 MRI.getRegClass(Src1.getReg()) :
2375 &AMDGPU::SGPR_32RegClass;
2376
2377 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2378
2379 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2380 AMDGPU::sub0, Src0SubRC);
2381 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2382 AMDGPU::sub0, Src1SubRC);
2383
2384 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2385 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2386
2387 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002388 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002389 .addOperand(SrcReg0Sub0)
2390 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002391
Matt Arsenault684dc802014-03-24 20:08:13 +00002392 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2393 AMDGPU::sub1, Src0SubRC);
2394 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2395 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002396
Matt Arsenault684dc802014-03-24 20:08:13 +00002397 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002398 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002399 .addOperand(SrcReg0Sub1)
2400 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002401
Matt Arsenault684dc802014-03-24 20:08:13 +00002402 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002403 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2404 .addReg(DestSub0)
2405 .addImm(AMDGPU::sub0)
2406 .addReg(DestSub1)
2407 .addImm(AMDGPU::sub1);
2408
2409 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2410
2411 // Try to legalize the operands in case we need to swap the order to keep it
2412 // valid.
2413 Worklist.push_back(LoHalf);
2414 Worklist.push_back(HiHalf);
2415}
2416
Matt Arsenault8333e432014-06-10 19:18:24 +00002417void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2418 MachineInstr *Inst) const {
2419 MachineBasicBlock &MBB = *Inst->getParent();
2420 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2421
2422 MachineBasicBlock::iterator MII = Inst;
2423 DebugLoc DL = Inst->getDebugLoc();
2424
2425 MachineOperand &Dest = Inst->getOperand(0);
2426 MachineOperand &Src = Inst->getOperand(1);
2427
Marek Olsakc5368502015-01-15 18:43:01 +00002428 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002429 const TargetRegisterClass *SrcRC = Src.isReg() ?
2430 MRI.getRegClass(Src.getReg()) :
2431 &AMDGPU::SGPR_32RegClass;
2432
2433 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2434 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2435
2436 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2437
2438 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2439 AMDGPU::sub0, SrcSubRC);
2440 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2441 AMDGPU::sub1, SrcSubRC);
2442
2443 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
2444 .addOperand(SrcRegSub0)
2445 .addImm(0);
2446
2447 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2448 .addOperand(SrcRegSub1)
2449 .addReg(MidReg);
2450
2451 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2452
2453 Worklist.push_back(First);
2454 Worklist.push_back(Second);
2455}
2456
Matt Arsenault94812212014-11-14 18:18:16 +00002457void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2458 MachineInstr *Inst) const {
2459 MachineBasicBlock &MBB = *Inst->getParent();
2460 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2461 MachineBasicBlock::iterator MII = Inst;
2462 DebugLoc DL = Inst->getDebugLoc();
2463
2464 MachineOperand &Dest = Inst->getOperand(0);
2465 uint32_t Imm = Inst->getOperand(2).getImm();
2466 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2467 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2468
Matt Arsenault6ad34262014-11-14 18:40:49 +00002469 (void) Offset;
2470
Matt Arsenault94812212014-11-14 18:18:16 +00002471 // Only sext_inreg cases handled.
2472 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2473 BitWidth <= 32 &&
2474 Offset == 0 &&
2475 "Not implemented");
2476
2477 if (BitWidth < 32) {
2478 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2479 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2480 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2481
2482 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2483 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2484 .addImm(0)
2485 .addImm(BitWidth);
2486
2487 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2488 .addImm(31)
2489 .addReg(MidRegLo);
2490
2491 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2492 .addReg(MidRegLo)
2493 .addImm(AMDGPU::sub0)
2494 .addReg(MidRegHi)
2495 .addImm(AMDGPU::sub1);
2496
2497 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2498 return;
2499 }
2500
2501 MachineOperand &Src = Inst->getOperand(1);
2502 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2503 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2504
2505 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2506 .addImm(31)
2507 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2508
2509 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2510 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2511 .addImm(AMDGPU::sub0)
2512 .addReg(TmpReg)
2513 .addImm(AMDGPU::sub1);
2514
2515 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2516}
2517
Matt Arsenault27cc9582014-04-18 01:53:18 +00002518void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
2519 MachineInstr *Inst) const {
2520 // Add the implict and explicit register definitions.
2521 if (NewDesc.ImplicitUses) {
2522 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
2523 unsigned Reg = NewDesc.ImplicitUses[i];
2524 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
2525 }
2526 }
2527
2528 if (NewDesc.ImplicitDefs) {
2529 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
2530 unsigned Reg = NewDesc.ImplicitDefs[i];
2531 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
2532 }
2533 }
2534}
2535
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002536unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2537 int OpIndices[3]) const {
2538 const MCInstrDesc &Desc = get(MI->getOpcode());
2539
2540 // Find the one SGPR operand we are allowed to use.
2541 unsigned SGPRReg = AMDGPU::NoRegister;
2542
2543 // First we need to consider the instruction's operand requirements before
2544 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2545 // of VCC, but we are still bound by the constant bus requirement to only use
2546 // one.
2547 //
2548 // If the operand's class is an SGPR, we can never move it.
2549
2550 for (const MachineOperand &MO : MI->implicit_operands()) {
2551 // We only care about reads.
2552 if (MO.isDef())
2553 continue;
2554
2555 if (MO.getReg() == AMDGPU::VCC)
2556 return AMDGPU::VCC;
2557
2558 if (MO.getReg() == AMDGPU::FLAT_SCR)
2559 return AMDGPU::FLAT_SCR;
2560 }
2561
2562 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2563 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2564
2565 for (unsigned i = 0; i < 3; ++i) {
2566 int Idx = OpIndices[i];
2567 if (Idx == -1)
2568 break;
2569
2570 const MachineOperand &MO = MI->getOperand(Idx);
2571 if (RI.isSGPRClassID(Desc.OpInfo[Idx].RegClass))
2572 SGPRReg = MO.getReg();
2573
2574 if (MO.isReg() && RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2575 UsedSGPRs[i] = MO.getReg();
2576 }
2577
2578 if (SGPRReg != AMDGPU::NoRegister)
2579 return SGPRReg;
2580
2581 // We don't have a required SGPR operand, so we have a bit more freedom in
2582 // selecting operands to move.
2583
2584 // Try to select the most used SGPR. If an SGPR is equal to one of the
2585 // others, we choose that.
2586 //
2587 // e.g.
2588 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2589 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2590
2591 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2592 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2593 SGPRReg = UsedSGPRs[0];
2594 }
2595
2596 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2597 if (UsedSGPRs[1] == UsedSGPRs[2])
2598 SGPRReg = UsedSGPRs[1];
2599 }
2600
2601 return SGPRReg;
2602}
2603
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002604MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2605 MachineBasicBlock *MBB,
2606 MachineBasicBlock::iterator I,
2607 unsigned ValueReg,
2608 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002609 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002610 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002611 getIndirectIndexBegin(*MBB->getParent()));
2612
2613 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2614 .addReg(IndirectBaseReg, RegState::Define)
2615 .addOperand(I->getOperand(0))
2616 .addReg(IndirectBaseReg)
2617 .addReg(OffsetReg)
2618 .addImm(0)
2619 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002620}
2621
2622MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2623 MachineBasicBlock *MBB,
2624 MachineBasicBlock::iterator I,
2625 unsigned ValueReg,
2626 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002627 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002628 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002629 getIndirectIndexBegin(*MBB->getParent()));
2630
2631 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2632 .addOperand(I->getOperand(0))
2633 .addOperand(I->getOperand(1))
2634 .addReg(IndirectBaseReg)
2635 .addReg(OffsetReg)
2636 .addImm(0);
2637
2638}
2639
2640void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2641 const MachineFunction &MF) const {
2642 int End = getIndirectIndexEnd(MF);
2643 int Begin = getIndirectIndexBegin(MF);
2644
2645 if (End == -1)
2646 return;
2647
2648
2649 for (int Index = Begin; Index <= End; ++Index)
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002650 Reserved.set(AMDGPU::VGPR_32RegClass.getRegister(Index));
Tom Stellard81d871d2013-11-13 23:36:50 +00002651
Tom Stellard415ef6d2013-11-13 23:58:51 +00002652 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002653 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2654
Tom Stellard415ef6d2013-11-13 23:58:51 +00002655 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002656 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2657
Tom Stellard415ef6d2013-11-13 23:58:51 +00002658 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002659 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2660
Tom Stellard415ef6d2013-11-13 23:58:51 +00002661 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002662 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2663
Tom Stellard415ef6d2013-11-13 23:58:51 +00002664 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002665 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002666}
Tom Stellard1aaad692014-07-21 16:55:33 +00002667
Tom Stellard6407e1e2014-08-01 00:32:33 +00002668MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002669 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002670 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2671 if (Idx == -1)
2672 return nullptr;
2673
2674 return &MI.getOperand(Idx);
2675}
Tom Stellard794c8c02014-12-02 17:05:41 +00002676
2677uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2678 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
2679 if (ST.isAmdHsaOS())
2680 RsrcDataFormat |= (1ULL << 56);
2681
2682 return RsrcDataFormat;
2683}