blob: 60c953439c87ce51e2f487a1d3ff2cf6934fcd91 [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
Craig Topperfb1746b2014-01-30 06:03:19 +000093let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000094def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +000097}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000098
99//===----------------------------------------------------------------------===//
100// AVX-512 - VECTOR INSERT
101//
102// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000103let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000104def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
105 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
106 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
107 []>, EVEX_4V, EVEX_V512;
108let mayLoad = 1 in
109def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
110 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
111 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
112 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
113}
114
115// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000116let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000117def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
118 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
119 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
120 []>, EVEX_4V, EVEX_V512, VEX_W;
121let mayLoad = 1 in
122def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
123 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
124 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
125 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
126}
127// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000128let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000129def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
130 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
131 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
132 []>, EVEX_4V, EVEX_V512;
133let mayLoad = 1 in
134def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
135 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
136 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
138
139}
140
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142// -- 64x4 form --
143def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
144 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
145 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
146 []>, EVEX_4V, EVEX_V512, VEX_W;
147let mayLoad = 1 in
148def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
149 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
150 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
151 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
152}
153
154def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
155 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
156 (INSERT_get_vinsert128_imm VR512:$ins))>;
157def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
158 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
159 (INSERT_get_vinsert128_imm VR512:$ins))>;
160def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
161 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
162 (INSERT_get_vinsert128_imm VR512:$ins))>;
163def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
164 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
165 (INSERT_get_vinsert128_imm VR512:$ins))>;
166
167def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
168 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
169 (INSERT_get_vinsert128_imm VR512:$ins))>;
170def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
171 (bc_v4i32 (loadv2i64 addr:$src2)),
172 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
173 (INSERT_get_vinsert128_imm VR512:$ins))>;
174def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
175 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
176 (INSERT_get_vinsert128_imm VR512:$ins))>;
177def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
178 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
179 (INSERT_get_vinsert128_imm VR512:$ins))>;
180
181def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
182 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
183 (INSERT_get_vinsert256_imm VR512:$ins))>;
184def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
185 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
186 (INSERT_get_vinsert256_imm VR512:$ins))>;
187def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
188 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
189 (INSERT_get_vinsert256_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
191 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
192 (INSERT_get_vinsert256_imm VR512:$ins))>;
193
194def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
195 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
196 (INSERT_get_vinsert256_imm VR512:$ins))>;
197def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
198 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
201 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
204 (bc_v8i32 (loadv4i64 addr:$src2)),
205 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert256_imm VR512:$ins))>;
207
208// vinsertps - insert f32 to XMM
209def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
210 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000211 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000212 [(set VR128X:$dst, (X86insrtps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
213 EVEX_4V;
214def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
215 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000216 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000217 [(set VR128X:$dst, (X86insrtps VR128X:$src1,
218 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
219 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
220
221//===----------------------------------------------------------------------===//
222// AVX-512 VECTOR EXTRACT
223//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000224let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000225// -- 32x4 form --
226def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
227 (ins VR512:$src1, i8imm:$src2),
228 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 []>, EVEX, EVEX_V512;
230def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
231 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
232 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
233 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
234
235// -- 64x4 form --
236def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
237 (ins VR512:$src1, i8imm:$src2),
238 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 []>, EVEX, EVEX_V512, VEX_W;
240let mayStore = 1 in
241def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
242 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
243 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
245}
246
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000247let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000248// -- 32x4 form --
249def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
250 (ins VR512:$src1, i8imm:$src2),
251 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 []>, EVEX, EVEX_V512;
253def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
254 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
255 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
256 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
257
258// -- 64x4 form --
259def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
260 (ins VR512:$src1, i8imm:$src2),
261 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
262 []>, EVEX, EVEX_V512, VEX_W;
263let mayStore = 1 in
264def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
265 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
266 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
267 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
268}
269
270def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
271 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
272 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
273
274def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
275 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
276 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
277
278def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
279 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
280 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
281
282def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
283 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
284 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
285
286
287def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
288 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
289 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
290
291def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
292 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
293 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
294
295def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
296 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
297 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
298
299def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
300 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
301 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
302
303// A 256-bit subvector extract from the first 512-bit vector position
304// is a subregister copy that needs no instruction.
305def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
306 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
307def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
308 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
309def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
310 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
311def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
312 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
313
314// zmm -> xmm
315def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
316 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
317def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
318 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
319def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
320 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
321def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
322 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
323
324
325// A 128-bit subvector insert to the first 512-bit vector position
326// is a subregister copy that needs no instruction.
327def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
328 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
329 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
330 sub_ymm)>;
331def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
332 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
333 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
334 sub_ymm)>;
335def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
336 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
337 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
338 sub_ymm)>;
339def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
340 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
341 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
342 sub_ymm)>;
343
344def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
346def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
347 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
348def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
349 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
350def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
351 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
352
353// vextractps - extract 32 bits from XMM
354def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
355 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000356 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
358 EVEX;
359
360def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
361 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000362 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
364 addr:$dst)]>, EVEX;
365
366//===---------------------------------------------------------------------===//
367// AVX-512 BROADCAST
368//---
369multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
370 RegisterClass DestRC,
371 RegisterClass SrcRC, X86MemOperand x86memop> {
372 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000373 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374 []>, EVEX;
375 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000376 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377}
378let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000379 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 VR128X, f32mem>,
381 EVEX_V512, EVEX_CD8<32, CD8VT1>;
382}
383
384let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000385 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 VR128X, f64mem>,
387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
388}
389
390def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
391 (VBROADCASTSSZrm addr:$src)>;
392def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
393 (VBROADCASTSDZrm addr:$src)>;
394
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000395def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
396 (VBROADCASTSSZrm addr:$src)>;
397def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
398 (VBROADCASTSDZrm addr:$src)>;
399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
401 RegisterClass SrcRC, RegisterClass KRC> {
402 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000404 []>, EVEX, EVEX_V512;
405 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
406 (ins KRC:$mask, SrcRC:$src),
407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000408 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409 []>, EVEX, EVEX_V512, EVEX_KZ;
410}
411
412defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
413defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
414 VEX_W;
415
416def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
417 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
418
419def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
420 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
421
422def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
423 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000424def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
425 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
427 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000428def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
429 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000430
Cameron McInally394d5572013-10-31 13:56:31 +0000431def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
432 (VPBROADCASTDrZrr GR32:$src)>;
433def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
434 (VPBROADCASTQrZrr GR64:$src)>;
435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000436def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
437 (v16i32 immAllZerosV), (i16 GR16:$mask))),
438 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
439def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
441 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
444 X86MemOperand x86memop, PatFrag ld_frag,
445 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
446 RegisterClass KRC> {
447 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449 [(set DstRC:$dst,
450 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
451 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
452 VR128X:$src),
453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000454 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455 [(set DstRC:$dst,
456 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
457 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000458 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000460 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461 [(set DstRC:$dst,
462 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
463 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
464 x86memop:$src),
465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000466 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
468 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
472defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
473 loadi32, VR512, v16i32, v4i32, VK16WM>,
474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
475defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
476 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
477 EVEX_CD8<64, CD8VT1>;
478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
480 (VPBROADCASTDZrr VR128X:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
482 (VPBROADCASTQZrr VR128X:$src)>;
483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
485 (VBROADCASTSSZrr VR128X:$src)>;
486def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
487 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000488
489def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
490 (VBROADCASTSSZrr VR128X:$src)>;
491def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
492 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493
494// Provide fallback in case the load node that is used in the patterns above
495// is used by additional users, which prevents the pattern selection.
496def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
497 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
498def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
499 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
500
501
502let Predicates = [HasAVX512] in {
503def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
504 (EXTRACT_SUBREG
505 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
506 addr:$src)), sub_ymm)>;
507}
508//===----------------------------------------------------------------------===//
509// AVX-512 BROADCAST MASK TO VECTOR REGISTER
510//---
511
512multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
513 RegisterClass DstRC, RegisterClass KRC,
514 ValueType OpVT, ValueType SrcVT> {
515def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000516 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517 []>, EVEX;
518}
519
520defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
521 VK16, v16i32, v16i1>, EVEX_V512;
522defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
523 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
524
525//===----------------------------------------------------------------------===//
526// AVX-512 - VPERM
527//
528// -- immediate form --
529multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
530 SDNode OpNode, PatFrag mem_frag,
531 X86MemOperand x86memop, ValueType OpVT> {
532 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
533 (ins RC:$src1, i8imm:$src2),
534 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000535 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000536 [(set RC:$dst,
537 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
538 EVEX;
539 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
540 (ins x86memop:$src1, i8imm:$src2),
541 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000542 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000543 [(set RC:$dst,
544 (OpVT (OpNode (mem_frag addr:$src1),
545 (i8 imm:$src2))))]>, EVEX;
546}
547
548defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
549 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
550let ExeDomain = SSEPackedDouble in
551defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
552 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
553
554// -- VPERM - register form --
555multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
556 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
557
558 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
559 (ins RC:$src1, RC:$src2),
560 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000561 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 [(set RC:$dst,
563 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
564
565 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
566 (ins RC:$src1, x86memop:$src2),
567 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000568 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569 [(set RC:$dst,
570 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
571 EVEX_4V;
572}
573
574defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
575 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
576defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
577 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
578let ExeDomain = SSEPackedSingle in
579defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
580 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
581let ExeDomain = SSEPackedDouble in
582defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
583 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
584
585// -- VPERM2I - 3 source operands form --
586multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
587 PatFrag mem_frag, X86MemOperand x86memop,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000588 SDNode OpNode, ValueType OpVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589let Constraints = "$src1 = $dst" in {
590 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, RC:$src3),
592 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000593 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 EVEX_4V;
597
598 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
599 (ins RC:$src1, RC:$src2, x86memop:$src3),
600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000601 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 (mem_frag addr:$src3))))]>, EVEX_4V;
605 }
606}
607defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000608 X86VPermiv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000610 X86VPermiv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000612 X86VPermiv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 X86VPermiv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000616defm VPERM2D : avx512_perm_3src<0x7E, "vperm2d", VR512, memopv16i32, i512mem,
617 X86VPermv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
618defm VPERM2Q : avx512_perm_3src<0x7E, "vperm2q", VR512, memopv8i64, i512mem,
619 X86VPermv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
620defm VPERM2PS : avx512_perm_3src<0x7F, "vperm2ps", VR512, memopv16f32, i512mem,
621 X86VPermv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
622defm VPERM2PD : avx512_perm_3src<0x7F, "vperm2pd", VR512, memopv8f64, i512mem,
623 X86VPermv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624//===----------------------------------------------------------------------===//
625// AVX-512 - BLEND using mask
626//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000627multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628 RegisterClass KRC, RegisterClass RC,
629 X86MemOperand x86memop, PatFrag mem_frag,
630 SDNode OpNode, ValueType vt> {
631 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000632 (ins KRC:$mask, RC:$src1, RC:$src2),
633 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000634 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000635 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000637 let mayLoad = 1 in
638 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
639 (ins KRC:$mask, RC:$src1, x86memop:$src2),
640 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000641 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000642 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643}
644
645let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000646defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000647 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648 memopv16f32, vselect, v16f32>,
649 EVEX_CD8<32, CD8VF>, EVEX_V512;
650let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000651defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000652 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653 memopv8f64, vselect, v8f64>,
654 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
655
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000656def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
657 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000658 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000659 VR512:$src1, VR512:$src2)>;
660
661def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
662 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000663 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000664 VR512:$src1, VR512:$src2)>;
665
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000666defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000667 VK16WM, VR512, f512mem,
668 memopv16i32, vselect, v16i32>,
669 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000671defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000672 VK8WM, VR512, f512mem,
673 memopv8i64, vselect, v8i64>,
674 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000676def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
677 (v16i32 VR512:$src2), (i16 GR16:$mask))),
678 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
679 VR512:$src1, VR512:$src2)>;
680
681def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
682 (v8i64 VR512:$src2), (i8 GR8:$mask))),
683 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
684 VR512:$src1, VR512:$src2)>;
685
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686let Predicates = [HasAVX512] in {
687def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
688 (v8f32 VR256X:$src2))),
689 (EXTRACT_SUBREG
690 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
691 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
692 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
693
694def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
695 (v8i32 VR256X:$src2))),
696 (EXTRACT_SUBREG
697 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
698 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
699 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
700}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000701//===----------------------------------------------------------------------===//
702// Compare Instructions
703//===----------------------------------------------------------------------===//
704
705// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
706multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
707 Operand CC, SDNode OpNode, ValueType VT,
708 PatFrag ld_frag, string asm, string asm_alt> {
709 def rr : AVX512Ii8<0xC2, MRMSrcReg,
710 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
711 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
712 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
713 def rm : AVX512Ii8<0xC2, MRMSrcMem,
714 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
715 [(set VK1:$dst, (OpNode (VT RC:$src1),
716 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000717 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000718 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
719 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
720 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
721 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
722 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
723 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
724 }
725}
726
727let Predicates = [HasAVX512] in {
728defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
729 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
730 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
731 XS;
732defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
733 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
734 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
735 XD, VEX_W;
736}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737
738multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
739 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
740 SDNode OpNode, ValueType vt> {
741 def rr : AVX512BI<opc, MRMSrcReg,
742 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000743 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
745 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
746 def rm : AVX512BI<opc, MRMSrcMem,
747 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000748 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
750 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
751}
752
753defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
754 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512;
755defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Craig Topperae11aed2014-01-14 07:41:20 +0000756 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757
758defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
759 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512;
760defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Craig Topperae11aed2014-01-14 07:41:20 +0000761 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762
763def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
764 (COPY_TO_REGCLASS (VPCMPGTDZrr
765 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
766 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
767
768def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
769 (COPY_TO_REGCLASS (VPCMPEQDZrr
770 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
771 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
772
773multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
774 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
775 SDNode OpNode, ValueType vt, Operand CC, string asm,
776 string asm_alt> {
777 def rri : AVX512AIi8<opc, MRMSrcReg,
778 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
779 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
780 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
781 def rmi : AVX512AIi8<opc, MRMSrcMem,
782 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
783 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
784 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
785 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000786 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000788 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
790 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000791 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000792 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
793 }
794}
795
796defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
797 X86cmpm, v16i32, AVXCC,
798 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
799 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
800 EVEX_V512, EVEX_CD8<32, CD8VF>;
801defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
802 X86cmpmu, v16i32, AVXCC,
803 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
804 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
805 EVEX_V512, EVEX_CD8<32, CD8VF>;
806
807defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
808 X86cmpm, v8i64, AVXCC,
809 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
810 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
811 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
812defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
813 X86cmpmu, v8i64, AVXCC,
814 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
815 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
816 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
817
818// avx512_cmp_packed - sse 1 & 2 compare packed instructions
819multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000820 X86MemOperand x86memop, ValueType vt,
821 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000823 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
824 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000825 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000826 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
827 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000828 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000829 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000830 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000831 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000833 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000834 !strconcat("vcmp${cc}", suffix,
835 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000837 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838
839 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000840 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000841 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000843 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000844 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000845 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000847 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000848 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 }
850}
851
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000852defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
853 "ps", SSEPackedSingle>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VF>;
854defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000855 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 EVEX_CD8<64, CD8VF>;
857
858def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
859 (COPY_TO_REGCLASS (VCMPPSZrri
860 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
861 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
862 imm:$cc), VK8)>;
863def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
864 (COPY_TO_REGCLASS (VPCMPDZrri
865 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
866 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
867 imm:$cc), VK8)>;
868def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
869 (COPY_TO_REGCLASS (VPCMPUDZrri
870 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
871 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
872 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000873
874def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
875 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
876 FROUND_NO_EXC)),
877 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000878 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000879
880def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
881 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
882 FROUND_NO_EXC)),
883 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000884 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000885
886def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
887 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
888 FROUND_CURRENT)),
889 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
890 (I8Imm imm:$cc)), GR16)>;
891
892def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
893 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
894 FROUND_CURRENT)),
895 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
896 (I8Imm imm:$cc)), GR8)>;
897
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000898// Mask register copy, including
899// - copy between mask registers
900// - load/store mask registers
901// - copy from GPR to mask register and vice versa
902//
903multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
904 string OpcodeStr, RegisterClass KRC,
905 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000906 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000908 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909 let mayLoad = 1 in
910 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000911 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912 [(set KRC:$dst, (vt (load addr:$src)))]>;
913 let mayStore = 1 in
914 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000915 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916 }
917}
918
919multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
920 string OpcodeStr,
921 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000922 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000924 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000925 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000926 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000927 }
928}
929
930let Predicates = [HasAVX512] in {
931 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
932 VEX, TB;
933 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
934 VEX, TB;
935}
936
937let Predicates = [HasAVX512] in {
938 // GR16 from/to 16-bit mask
939 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
940 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
941 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
942 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
943
944 // Store kreg in memory
945 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
946 (KMOVWmk addr:$dst, VK16:$src)>;
947
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000948 def : Pat<(store VK8:$src, addr:$dst),
949 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
950
951 def : Pat<(i1 (load addr:$src)),
952 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
953
954 def : Pat<(v8i1 (load addr:$src)),
955 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000956
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000957 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000958 (COPY_TO_REGCLASS (KMOVWkr $src), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000959
960 def : Pat<(i1 (trunc (i8 GR8:$src))),
961 (COPY_TO_REGCLASS
962 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000963
964 def : Pat<(i32 (zext VK1:$src)), (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000965 def : Pat<(i8 (zext VK1:$src)),
966 (EXTRACT_SUBREG
967 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000968 def : Pat<(i64 (zext VK1:$src)),
969 (SUBREG_TO_REG (i64 0),
970 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit)>;
971
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972}
973// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
974let Predicates = [HasAVX512] in {
975 // GR from/to 8-bit mask without native support
976 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
977 (COPY_TO_REGCLASS
978 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
979 VK8)>;
980 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
981 (EXTRACT_SUBREG
982 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
983 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000984
985 def : Pat<(i1 (extractelt VK16:$src, (iPTR 0))),
986 (COPY_TO_REGCLASS VK16:$src, VK1)>;
987 def : Pat<(i1 (extractelt VK8:$src, (iPTR 0))),
988 (COPY_TO_REGCLASS VK8:$src, VK1)>;
989
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990}
991
992// Mask unary operation
993// - KNOT
994multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
995 RegisterClass KRC, SDPatternOperator OpNode> {
996 let Predicates = [HasAVX512] in
997 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000998 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000999 [(set KRC:$dst, (OpNode KRC:$src))]>;
1000}
1001
1002multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1003 SDPatternOperator OpNode> {
1004 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1005 VEX, TB;
1006}
1007
1008defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1009
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001010multiclass avx512_mask_unop_int<string IntName, string InstName> {
1011 let Predicates = [HasAVX512] in
1012 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1013 (i16 GR16:$src)),
1014 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1015 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1016}
1017defm : avx512_mask_unop_int<"knot", "KNOT">;
1018
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1020def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1021 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1022
1023// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1024def : Pat<(not VK8:$src),
1025 (COPY_TO_REGCLASS
1026 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1027
1028// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001029// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001030multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1031 RegisterClass KRC, SDPatternOperator OpNode> {
1032 let Predicates = [HasAVX512] in
1033 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1034 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001035 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1037}
1038
1039multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1040 SDPatternOperator OpNode> {
1041 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1042 VEX_4V, VEX_L, TB;
1043}
1044
1045def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1046def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1047
1048let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001049 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1050 let isCommutable = 0 in
1051 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1052 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1053 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1054 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1055}
1056
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001057def : Pat<(xor VK1:$src1, VK1:$src2),
1058 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1059 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1060
1061def : Pat<(or VK1:$src1, VK1:$src2),
1062 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1063 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1064
1065def : Pat<(not VK1:$src),
1066 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src, VK16),
1067 (COPY_TO_REGCLASS (VCMPSSZrr (f32 (IMPLICIT_DEF)),
1068 (f32 (IMPLICIT_DEF)), (i8 0)), VK16)), VK1)>;
1069
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001070def : Pat<(and VK1:$src1, VK1:$src2),
1071 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1072 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1073
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074multiclass avx512_mask_binop_int<string IntName, string InstName> {
1075 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001076 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1077 (i16 GR16:$src1), (i16 GR16:$src2)),
1078 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1079 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1080 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081}
1082
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083defm : avx512_mask_binop_int<"kand", "KAND">;
1084defm : avx512_mask_binop_int<"kandn", "KANDN">;
1085defm : avx512_mask_binop_int<"kor", "KOR">;
1086defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1087defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001088
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001089// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1090multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1091 let Predicates = [HasAVX512] in
1092 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1093 (COPY_TO_REGCLASS
1094 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1095 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1096}
1097
1098defm : avx512_binop_pat<and, KANDWrr>;
1099defm : avx512_binop_pat<andn, KANDNWrr>;
1100defm : avx512_binop_pat<or, KORWrr>;
1101defm : avx512_binop_pat<xnor, KXNORWrr>;
1102defm : avx512_binop_pat<xor, KXORWrr>;
1103
1104// Mask unpacking
1105multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001106 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001107 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001108 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001110 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111}
1112
1113multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001114 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001115 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001116}
1117
1118defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001119def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1120 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1121 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1122
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001123
1124multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1125 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001126 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1127 (i16 GR16:$src1), (i16 GR16:$src2)),
1128 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1129 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1130 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001132defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001133
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001134// Mask bit testing
1135multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1136 SDNode OpNode> {
1137 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1138 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001139 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001140 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1141}
1142
1143multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1144 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1145 VEX, TB;
1146}
1147
1148defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001149
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001150def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001151 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001152 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001153
1154// Mask shift
1155multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1156 SDNode OpNode> {
1157 let Predicates = [HasAVX512] in
1158 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1159 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001160 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001161 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1162}
1163
1164multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1165 SDNode OpNode> {
1166 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001167 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001168}
1169
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001170defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1171defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001172
1173// Mask setting all 0s or 1s
1174multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1175 let Predicates = [HasAVX512] in
1176 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1177 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1178 [(set KRC:$dst, (VT Val))]>;
1179}
1180
1181multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001182 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001183 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1184}
1185
1186defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1187defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1188
1189// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1190let Predicates = [HasAVX512] in {
1191 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1192 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001193 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1194 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1195 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001196}
1197def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1198 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1199
1200def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1201 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1202
1203def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1204 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1205
1206//===----------------------------------------------------------------------===//
1207// AVX-512 - Aligned and unaligned load and store
1208//
1209
1210multiclass avx512_mov_packed<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1211 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001212 string asm, Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001213let hasSideEffects = 0 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001214 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001215 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001216 EVEX;
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001217let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001218 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001219 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001220 [(set RC:$dst, (ld_frag addr:$src))], d>, EVEX;
1221let Constraints = "$src1 = $dst" in {
1222 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1223 (ins RC:$src1, KRC:$mask, RC:$src2),
1224 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001225 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001226 EVEX, EVEX_K;
1227 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1228 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1229 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001230 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001231 [], d>, EVEX, EVEX_K;
1232}
1233}
1234
1235defm VMOVAPSZ : avx512_mov_packed<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1236 "vmovaps", SSEPackedSingle>,
1237 EVEX_V512, EVEX_CD8<32, CD8VF>;
1238defm VMOVAPDZ : avx512_mov_packed<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1239 "vmovapd", SSEPackedDouble>,
Craig Topperae11aed2014-01-14 07:41:20 +00001240 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241 EVEX_CD8<64, CD8VF>;
1242defm VMOVUPSZ : avx512_mov_packed<0x10, VR512, VK16WM, f512mem, loadv16f32,
1243 "vmovups", SSEPackedSingle>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001244 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245defm VMOVUPDZ : avx512_mov_packed<0x10, VR512, VK8WM, f512mem, loadv8f64,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001246 "vmovupd", SSEPackedDouble, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001247 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248 EVEX_CD8<64, CD8VF>;
1249def VMOVAPSZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1250 "vmovaps\t{$src, $dst|$dst, $src}",
1251 [(alignedstore512 (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001252 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001253def VMOVAPDZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1254 "vmovapd\t{$src, $dst|$dst, $src}",
1255 [(alignedstore512 (v8f64 VR512:$src), addr:$dst)],
1256 SSEPackedDouble>, EVEX, EVEX_V512,
Craig Topperae11aed2014-01-14 07:41:20 +00001257 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001258def VMOVUPSZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1259 "vmovups\t{$src, $dst|$dst, $src}",
1260 [(store (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001261 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001262def VMOVUPDZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1263 "vmovupd\t{$src, $dst|$dst, $src}",
1264 [(store (v8f64 VR512:$src), addr:$dst)],
1265 SSEPackedDouble>, EVEX, EVEX_V512,
Craig Topperae11aed2014-01-14 07:41:20 +00001266 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001267
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001268let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269 def VMOVDQA32rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1270 (ins VR512:$src),
1271 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1272 EVEX, EVEX_V512;
1273 def VMOVDQA64rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1274 (ins VR512:$src),
1275 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1276 EVEX, EVEX_V512, VEX_W;
1277let mayStore = 1 in {
1278 def VMOVDQA32mr : AVX512BI<0x7F, MRMDestMem, (outs),
1279 (ins i512mem:$dst, VR512:$src),
1280 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1281 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1282 def VMOVDQA64mr : AVX512BI<0x7F, MRMDestMem, (outs),
1283 (ins i512mem:$dst, VR512:$src),
1284 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1285 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1286}
1287let mayLoad = 1 in {
1288def VMOVDQA32rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1289 (ins i512mem:$src),
1290 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1291 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1292def VMOVDQA64rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1293 (ins i512mem:$src),
1294 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1295 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1296}
1297}
1298
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001299// 512-bit aligned load/store
1300def : Pat<(alignedloadv8i64 addr:$src), (VMOVDQA64rm addr:$src)>;
1301def : Pat<(alignedloadv16i32 addr:$src), (VMOVDQA32rm addr:$src)>;
1302
1303def : Pat<(alignedstore512 (v8i64 VR512:$src), addr:$dst),
1304 (VMOVDQA64mr addr:$dst, VR512:$src)>;
1305def : Pat<(alignedstore512 (v16i32 VR512:$src), addr:$dst),
1306 (VMOVDQA32mr addr:$dst, VR512:$src)>;
1307
1308multiclass avx512_mov_int<bits<8> load_opc, bits<8> store_opc, string asm,
1309 RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310 PatFrag ld_frag, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001311let hasSideEffects = 0 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001312 def rr : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001313 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001314let canFoldAsLoad = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001315 def rm : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001316 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001317 [(set RC:$dst, (ld_frag addr:$src))]>, EVEX;
1318let mayStore = 1 in
1319 def mr : AVX512XSI<store_opc, MRMDestMem, (outs),
1320 (ins x86memop:$dst, VR512:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001321 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001322let Constraints = "$src1 = $dst" in {
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001323 def rrk : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324 (ins RC:$src1, KRC:$mask, RC:$src2),
1325 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001326 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327 EVEX, EVEX_K;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001328 def rmk : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1330 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001331 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332 []>, EVEX, EVEX_K;
1333}
1334}
1335
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001336defm VMOVDQU32 : avx512_mov_int<0x6F, 0x7F, "vmovdqu32", VR512, VK16WM,
1337 memopv16i32, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001338 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001339defm VMOVDQU64 : avx512_mov_int<0x6F, 0x7F, "vmovdqu64", VR512, VK8WM,
1340 memopv8i64, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1342
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001343// 512-bit unaligned load/store
1344def : Pat<(loadv8i64 addr:$src), (VMOVDQU64rm addr:$src)>;
1345def : Pat<(loadv16i32 addr:$src), (VMOVDQU32rm addr:$src)>;
1346
1347def : Pat<(store (v8i64 VR512:$src), addr:$dst),
1348 (VMOVDQU64mr addr:$dst, VR512:$src)>;
1349def : Pat<(store (v16i32 VR512:$src), addr:$dst),
1350 (VMOVDQU32mr addr:$dst, VR512:$src)>;
1351
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352let AddedComplexity = 20 in {
1353def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1354 (v16f32 VR512:$src2))),
1355 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1356def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1357 (v8f64 VR512:$src2))),
1358 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1359def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1360 (v16i32 VR512:$src2))),
1361 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1362def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1363 (v8i64 VR512:$src2))),
1364 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1365}
1366// Move Int Doubleword to Packed Double Int
1367//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001368def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001369 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370 [(set VR128X:$dst,
1371 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1372 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001373def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001374 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 [(set VR128X:$dst,
1376 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1377 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001378def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001379 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001380 [(set VR128X:$dst,
1381 (v2i64 (scalar_to_vector GR64:$src)))],
1382 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001383let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001384def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001385 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001386 [(set FR64:$dst, (bitconvert GR64:$src))],
1387 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001388def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001389 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001390 [(set GR64:$dst, (bitconvert FR64:$src))],
1391 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001392}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001393def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001394 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1396 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1397 EVEX_CD8<64, CD8VT1>;
1398
1399// Move Int Doubleword to Single Scalar
1400//
Craig Topper88adf2a2013-10-12 05:41:08 +00001401let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001402def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001403 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 [(set FR32X:$dst, (bitconvert GR32:$src))],
1405 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1406
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001407def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001408 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1410 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001411}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001412
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001413// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001415def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001416 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001417 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1418 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1419 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001420def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001421 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001422 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001423 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1424 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1425 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1426
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001427// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001428//
1429def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001430 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001431 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1432 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001433 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001434 Requires<[HasAVX512, In64BitMode]>;
1435
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001436def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001437 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001438 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001439 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1440 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001441 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1443
1444// Move Scalar Single to Double Int
1445//
Craig Topper88adf2a2013-10-12 05:41:08 +00001446let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001447def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001448 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001449 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001450 [(set GR32:$dst, (bitconvert FR32X:$src))],
1451 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001452def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001454 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001455 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1456 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001457}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001458
1459// Move Quadword Int to Packed Quadword Int
1460//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001461def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001462 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001463 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464 [(set VR128X:$dst,
1465 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1466 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1467
1468//===----------------------------------------------------------------------===//
1469// AVX-512 MOVSS, MOVSD
1470//===----------------------------------------------------------------------===//
1471
1472multiclass avx512_move_scalar <string asm, RegisterClass RC,
1473 SDNode OpNode, ValueType vt,
1474 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001475 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001476 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001477 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001478 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1479 (scalar_to_vector RC:$src2))))],
1480 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001481 let Constraints = "$src1 = $dst" in
1482 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1483 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1484 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001485 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001486 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001487 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001488 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1490 EVEX, VEX_LIG;
1491 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001492 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1494 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001495 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001496}
1497
1498let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001499defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1501
1502let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001503defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1505
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001506def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1507 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1508 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1509
1510def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1511 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1512 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001513
1514// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001515let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001516 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1517 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001518 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001519 IIC_SSE_MOV_S_RR>,
1520 XS, EVEX_4V, VEX_LIG;
1521 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1522 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001523 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524 IIC_SSE_MOV_S_RR>,
1525 XD, EVEX_4V, VEX_LIG, VEX_W;
1526}
1527
1528let Predicates = [HasAVX512] in {
1529 let AddedComplexity = 15 in {
1530 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1531 // MOVS{S,D} to the lower bits.
1532 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1533 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1534 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1535 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1536 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1537 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1538 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1539 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1540
1541 // Move low f32 and clear high bits.
1542 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1543 (SUBREG_TO_REG (i32 0),
1544 (VMOVSSZrr (v4f32 (V_SET0)),
1545 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1546 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1547 (SUBREG_TO_REG (i32 0),
1548 (VMOVSSZrr (v4i32 (V_SET0)),
1549 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1550 }
1551
1552 let AddedComplexity = 20 in {
1553 // MOVSSrm zeros the high parts of the register; represent this
1554 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1555 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1556 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1557 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1558 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1559 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1560 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1561
1562 // MOVSDrm zeros the high parts of the register; represent this
1563 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1564 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1565 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1566 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1567 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1568 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1569 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1570 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1571 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1572 def : Pat<(v2f64 (X86vzload addr:$src)),
1573 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1574
1575 // Represent the same patterns above but in the form they appear for
1576 // 256-bit types
1577 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1578 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001579 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001580 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1581 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1582 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1583 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1584 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1585 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1586 }
1587 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1588 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1589 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1590 FR32X:$src)), sub_xmm)>;
1591 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1592 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1593 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1594 FR64X:$src)), sub_xmm)>;
1595 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1596 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001597 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598
1599 // Move low f64 and clear high bits.
1600 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1601 (SUBREG_TO_REG (i32 0),
1602 (VMOVSDZrr (v2f64 (V_SET0)),
1603 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1604
1605 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1606 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1607 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1608
1609 // Extract and store.
1610 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1611 addr:$dst),
1612 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1613 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1614 addr:$dst),
1615 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1616
1617 // Shuffle with VMOVSS
1618 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1619 (VMOVSSZrr (v4i32 VR128X:$src1),
1620 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1621 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1622 (VMOVSSZrr (v4f32 VR128X:$src1),
1623 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1624
1625 // 256-bit variants
1626 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1627 (SUBREG_TO_REG (i32 0),
1628 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1629 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1630 sub_xmm)>;
1631 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1632 (SUBREG_TO_REG (i32 0),
1633 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1634 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1635 sub_xmm)>;
1636
1637 // Shuffle with VMOVSD
1638 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1639 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1640 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1641 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1642 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1643 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1644 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1645 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1646
1647 // 256-bit variants
1648 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1649 (SUBREG_TO_REG (i32 0),
1650 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1651 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1652 sub_xmm)>;
1653 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1654 (SUBREG_TO_REG (i32 0),
1655 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1656 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1657 sub_xmm)>;
1658
1659 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1660 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1661 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1662 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1663 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1664 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1665 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1666 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1667}
1668
1669let AddedComplexity = 15 in
1670def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1671 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001672 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001673 [(set VR128X:$dst, (v2i64 (X86vzmovl
1674 (v2i64 VR128X:$src))))],
1675 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1676
1677let AddedComplexity = 20 in
1678def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1679 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001680 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001681 [(set VR128X:$dst, (v2i64 (X86vzmovl
1682 (loadv2i64 addr:$src))))],
1683 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1684 EVEX_CD8<8, CD8VT8>;
1685
1686let Predicates = [HasAVX512] in {
1687 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1688 let AddedComplexity = 20 in {
1689 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1690 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001691 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1692 (VMOV64toPQIZrr GR64:$src)>;
1693 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1694 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695
1696 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1697 (VMOVDI2PDIZrm addr:$src)>;
1698 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1699 (VMOVDI2PDIZrm addr:$src)>;
1700 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1701 (VMOVZPQILo2PQIZrm addr:$src)>;
1702 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1703 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001704 def : Pat<(v2i64 (X86vzload addr:$src)),
1705 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001707
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1709 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1710 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1711 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1712 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1713 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1714 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1715}
1716
1717def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1718 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1719
1720def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1721 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1722
1723def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1724 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1725
1726def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1727 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1728
1729//===----------------------------------------------------------------------===//
1730// AVX-512 - Integer arithmetic
1731//
1732multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1733 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1734 X86MemOperand x86memop, PatFrag scalar_mfrag,
1735 X86MemOperand x86scalar_mop, string BrdcstStr,
1736 OpndItins itins, bit IsCommutable = 0> {
1737 let isCommutable = IsCommutable in
1738 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1739 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001740 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1742 itins.rr>, EVEX_4V;
1743 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1744 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001745 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001746 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1747 itins.rm>, EVEX_4V;
1748 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1749 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001750 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1752 [(set RC:$dst, (OpNode RC:$src1,
1753 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1754 itins.rm>, EVEX_4V, EVEX_B;
1755}
1756multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
1757 ValueType DstVT, ValueType SrcVT, RegisterClass RC,
1758 PatFrag memop_frag, X86MemOperand x86memop,
1759 OpndItins itins,
1760 bit IsCommutable = 0> {
1761 let isCommutable = IsCommutable in
1762 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1763 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001764 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765 []>, EVEX_4V, VEX_W;
1766 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1767 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001768 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001769 []>, EVEX_4V, VEX_W;
1770}
1771
1772defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VR512, memopv16i32,
1773 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1774 EVEX_V512, EVEX_CD8<32, CD8VF>;
1775
1776defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VR512, memopv16i32,
1777 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 0>,
1778 EVEX_V512, EVEX_CD8<32, CD8VF>;
1779
1780defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VR512, memopv16i32,
1781 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001782 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001783
1784defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VR512, memopv8i64,
1785 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 1>,
1786 EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
1787
1788defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VR512, memopv8i64,
1789 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1790 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1791
1792defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00001793 VR512, memopv8i64, i512mem, SSE_INTALU_ITINS_P, 1>, T8PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001794 EVEX_V512, EVEX_CD8<64, CD8VF>;
1795
1796defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32,
1797 VR512, memopv8i64, i512mem, SSE_INTMUL_ITINS_P, 1>, EVEX_V512,
1798 EVEX_CD8<64, CD8VF>;
1799
1800def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1801 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1802
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001803def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
1804 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1805 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1806def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
1807 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1808 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
1809
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001810defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VR512, memopv16i32,
1811 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001812 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001813defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VR512, memopv8i64,
1814 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001815 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001816
1817defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VR512, memopv16i32,
1818 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001819 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001820defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VR512, memopv8i64,
1821 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001822 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001823
1824defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VR512, memopv16i32,
1825 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001826 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001827defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VR512, memopv8i64,
1828 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001829 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001830
1831defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VR512, memopv16i32,
1832 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001833 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001834defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VR512, memopv8i64,
1835 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001836 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001837
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001838def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
1839 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1840 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
1841def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
1842 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1843 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
1844def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
1845 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1846 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
1847def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
1848 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1849 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
1850def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
1851 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1852 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
1853def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
1854 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1855 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
1856def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
1857 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1858 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
1859def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
1860 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1861 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001862//===----------------------------------------------------------------------===//
1863// AVX-512 - Unpack Instructions
1864//===----------------------------------------------------------------------===//
1865
1866multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
1867 PatFrag mem_frag, RegisterClass RC,
1868 X86MemOperand x86memop, string asm,
1869 Domain d> {
1870 def rr : AVX512PI<opc, MRMSrcReg,
1871 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1872 asm, [(set RC:$dst,
1873 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001874 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001875 def rm : AVX512PI<opc, MRMSrcMem,
1876 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1877 asm, [(set RC:$dst,
1878 (vt (OpNode RC:$src1,
1879 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001880 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001881}
1882
1883defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
1884 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1885 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1886defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
1887 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00001888 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001889defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
1890 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1891 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1892defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
1893 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00001894 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001895
1896multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
1897 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1898 X86MemOperand x86memop> {
1899 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1900 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001901 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001902 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1903 IIC_SSE_UNPCK>, EVEX_4V;
1904 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1905 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001906 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
1908 (bitconvert (memop_frag addr:$src2)))))],
1909 IIC_SSE_UNPCK>, EVEX_4V;
1910}
1911defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
1912 VR512, memopv16i32, i512mem>, EVEX_V512,
1913 EVEX_CD8<32, CD8VF>;
1914defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
1915 VR512, memopv8i64, i512mem>, EVEX_V512,
1916 VEX_W, EVEX_CD8<64, CD8VF>;
1917defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
1918 VR512, memopv16i32, i512mem>, EVEX_V512,
1919 EVEX_CD8<32, CD8VF>;
1920defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
1921 VR512, memopv8i64, i512mem>, EVEX_V512,
1922 VEX_W, EVEX_CD8<64, CD8VF>;
1923//===----------------------------------------------------------------------===//
1924// AVX-512 - PSHUFD
1925//
1926
1927multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
1928 SDNode OpNode, PatFrag mem_frag,
1929 X86MemOperand x86memop, ValueType OpVT> {
1930 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
1931 (ins RC:$src1, i8imm:$src2),
1932 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001933 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001934 [(set RC:$dst,
1935 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
1936 EVEX;
1937 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
1938 (ins x86memop:$src1, i8imm:$src2),
1939 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001940 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941 [(set RC:$dst,
1942 (OpVT (OpNode (mem_frag addr:$src1),
1943 (i8 imm:$src2))))]>, EVEX;
1944}
1945
1946defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00001947 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001948
1949let ExeDomain = SSEPackedSingle in
1950defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00001951 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001952 EVEX_CD8<32, CD8VF>;
1953let ExeDomain = SSEPackedDouble in
1954defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00001955 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001956 VEX_W, EVEX_CD8<32, CD8VF>;
1957
1958def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1959 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1960def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1961 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1962
1963//===----------------------------------------------------------------------===//
1964// AVX-512 Logical Instructions
1965//===----------------------------------------------------------------------===//
1966
1967defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VR512, memopv16i32,
1968 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1969 EVEX_V512, EVEX_CD8<32, CD8VF>;
1970defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VR512, memopv8i64,
1971 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1972 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1973defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VR512, memopv16i32,
1974 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1975 EVEX_V512, EVEX_CD8<32, CD8VF>;
1976defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VR512, memopv8i64,
1977 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1978 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1979defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VR512, memopv16i32,
1980 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1981 EVEX_V512, EVEX_CD8<32, CD8VF>;
1982defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VR512, memopv8i64,
1983 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1984 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1985defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VR512,
1986 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1987 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1988defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VR512, memopv8i64,
1989 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 0>,
1990 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1991
1992//===----------------------------------------------------------------------===//
1993// AVX-512 FP arithmetic
1994//===----------------------------------------------------------------------===//
1995
1996multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1997 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00001998 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001999 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2000 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002001 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2003 EVEX_CD8<64, CD8VT1>;
2004}
2005
2006let isCommutable = 1 in {
2007defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2008defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2009defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2010defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2011}
2012let isCommutable = 0 in {
2013defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2014defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2015}
2016
2017multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
2018 RegisterClass RC, ValueType vt,
2019 X86MemOperand x86memop, PatFrag mem_frag,
2020 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2021 string BrdcstStr,
2022 Domain d, OpndItins itins, bit commutable> {
2023 let isCommutable = commutable in
2024 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002025 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002026 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002027 EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002028 let mayLoad = 1 in {
2029 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002030 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002032 itins.rm, d>, EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2034 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002035 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002036 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2037 [(set RC:$dst, (OpNode RC:$src1,
2038 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002039 itins.rm, d>, EVEX_4V, EVEX_B, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002040 }
2041}
2042
2043defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VR512, v16f32, f512mem,
2044 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2045 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2046
2047defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VR512, v8f64, f512mem,
2048 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2049 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002050 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051
2052defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VR512, v16f32, f512mem,
2053 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2054 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2055defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VR512, v8f64, f512mem,
2056 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2057 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002058 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059
2060defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VR512, v16f32, f512mem,
2061 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2062 SSE_ALU_ITINS_P.s, 1>,
2063 EVEX_V512, EVEX_CD8<32, CD8VF>;
2064defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VR512, v16f32, f512mem,
2065 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2066 SSE_ALU_ITINS_P.s, 1>,
2067 EVEX_V512, EVEX_CD8<32, CD8VF>;
2068
2069defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VR512, v8f64, f512mem,
2070 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2071 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002072 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VR512, v8f64, f512mem,
2074 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2075 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002076 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077
2078defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VR512, v16f32, f512mem,
2079 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2080 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2081defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VR512, v16f32, f512mem,
2082 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2083 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2084
2085defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VR512, v8f64, f512mem,
2086 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2087 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002088 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VR512, v8f64, f512mem,
2090 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2091 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002092 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002093
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002094def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2095 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2096 (i16 -1), FROUND_CURRENT)),
2097 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2098
2099def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2100 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2101 (i8 -1), FROUND_CURRENT)),
2102 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2103
2104def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2105 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2106 (i16 -1), FROUND_CURRENT)),
2107 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2108
2109def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2110 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2111 (i8 -1), FROUND_CURRENT)),
2112 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002113//===----------------------------------------------------------------------===//
2114// AVX-512 VPTESTM instructions
2115//===----------------------------------------------------------------------===//
2116
2117multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2118 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2119 SDNode OpNode, ValueType vt> {
2120 def rr : AVX5128I<opc, MRMSrcReg,
2121 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002122 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))]>, EVEX_4V;
2124 def rm : AVX5128I<opc, MRMSrcMem,
2125 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002126 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127 [(set KRC:$dst, (OpNode (vt RC:$src1),
2128 (bitconvert (memop_frag addr:$src2))))]>, EVEX_4V;
2129}
2130
2131defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
2132 memopv16i32, X86testm, v16i32>, EVEX_V512,
2133 EVEX_CD8<32, CD8VF>;
2134defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
2135 memopv8i64, X86testm, v8i64>, EVEX_V512, VEX_W,
2136 EVEX_CD8<64, CD8VF>;
2137
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002138def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2139 (v16i32 VR512:$src2), (i16 -1))),
2140 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2141
2142def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2143 (v8i64 VR512:$src2), (i8 -1))),
2144 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002145//===----------------------------------------------------------------------===//
2146// AVX-512 Shift instructions
2147//===----------------------------------------------------------------------===//
2148multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2149 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2150 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2151 RegisterClass KRC> {
2152 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002153 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002154 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002155 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002156 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2157 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002158 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002160 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002161 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2162 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002163 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002164 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002165 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002166 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002168 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002170 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2172}
2173
2174multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2175 RegisterClass RC, ValueType vt, ValueType SrcVT,
2176 PatFrag bc_frag, RegisterClass KRC> {
2177 // src2 is always 128-bit
2178 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2179 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002180 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002181 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2182 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2183 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2184 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2185 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002186 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2188 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2189 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002190 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002191 [(set RC:$dst, (vt (OpNode RC:$src1,
2192 (bc_frag (memopv2i64 addr:$src2)))))],
2193 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2194 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2195 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2196 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002197 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2199}
2200
2201defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2202 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2203 EVEX_V512, EVEX_CD8<32, CD8VF>;
2204defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2205 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2206 EVEX_CD8<32, CD8VQ>;
2207
2208defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2209 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2210 EVEX_CD8<64, CD8VF>, VEX_W;
2211defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2212 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2213 EVEX_CD8<64, CD8VQ>, VEX_W;
2214
2215defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2216 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2217 EVEX_CD8<32, CD8VF>;
2218defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2219 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2220 EVEX_CD8<32, CD8VQ>;
2221
2222defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2223 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2224 EVEX_CD8<64, CD8VF>, VEX_W;
2225defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2226 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2227 EVEX_CD8<64, CD8VQ>, VEX_W;
2228
2229defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2230 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2231 EVEX_V512, EVEX_CD8<32, CD8VF>;
2232defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2233 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2234 EVEX_CD8<32, CD8VQ>;
2235
2236defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2237 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2238 EVEX_CD8<64, CD8VF>, VEX_W;
2239defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2240 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2241 EVEX_CD8<64, CD8VQ>, VEX_W;
2242
2243//===-------------------------------------------------------------------===//
2244// Variable Bit Shifts
2245//===-------------------------------------------------------------------===//
2246multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2247 RegisterClass RC, ValueType vt,
2248 X86MemOperand x86memop, PatFrag mem_frag> {
2249 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2250 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002251 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002252 [(set RC:$dst,
2253 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2254 EVEX_4V;
2255 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2256 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002257 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258 [(set RC:$dst,
2259 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2260 EVEX_4V;
2261}
2262
2263defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2264 i512mem, memopv16i32>, EVEX_V512,
2265 EVEX_CD8<32, CD8VF>;
2266defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2267 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2268 EVEX_CD8<64, CD8VF>;
2269defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2270 i512mem, memopv16i32>, EVEX_V512,
2271 EVEX_CD8<32, CD8VF>;
2272defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2273 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2274 EVEX_CD8<64, CD8VF>;
2275defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2276 i512mem, memopv16i32>, EVEX_V512,
2277 EVEX_CD8<32, CD8VF>;
2278defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2279 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2280 EVEX_CD8<64, CD8VF>;
2281
2282//===----------------------------------------------------------------------===//
2283// AVX-512 - MOVDDUP
2284//===----------------------------------------------------------------------===//
2285
2286multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2287 X86MemOperand x86memop, PatFrag memop_frag> {
2288def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002289 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2291def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002292 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293 [(set RC:$dst,
2294 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2295}
2296
2297defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2298 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2299def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2300 (VMOVDDUPZrm addr:$src)>;
2301
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002302//===---------------------------------------------------------------------===//
2303// Replicate Single FP - MOVSHDUP and MOVSLDUP
2304//===---------------------------------------------------------------------===//
2305multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2306 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2307 X86MemOperand x86memop> {
2308 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002309 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002310 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2311 let mayLoad = 1 in
2312 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002313 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002314 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2315}
2316
2317defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2318 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2319 EVEX_CD8<32, CD8VF>;
2320defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2321 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2322 EVEX_CD8<32, CD8VF>;
2323
2324def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2325def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2326 (VMOVSHDUPZrm addr:$src)>;
2327def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2328def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2329 (VMOVSLDUPZrm addr:$src)>;
2330
2331//===----------------------------------------------------------------------===//
2332// Move Low to High and High to Low packed FP Instructions
2333//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2335 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002336 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2338 IIC_SSE_MOV_LH>, EVEX_4V;
2339def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2340 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002341 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002342 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2343 IIC_SSE_MOV_LH>, EVEX_4V;
2344
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002345let Predicates = [HasAVX512] in {
2346 // MOVLHPS patterns
2347 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2348 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2349 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2350 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002352 // MOVHLPS patterns
2353 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2354 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2355}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356
2357//===----------------------------------------------------------------------===//
2358// FMA - Fused Multiply Operations
2359//
2360let Constraints = "$src1 = $dst" in {
2361multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2362 RegisterClass RC, X86MemOperand x86memop,
2363 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2364 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2365 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2366 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002367 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002368 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2369
2370 let mayLoad = 1 in
2371 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2372 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002373 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2375 (mem_frag addr:$src3))))]>;
2376 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2377 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002378 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2380 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2381 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2382}
2383} // Constraints = "$src1 = $dst"
2384
2385let ExeDomain = SSEPackedSingle in {
2386 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2387 memopv16f32, f32mem, loadf32, "{1to16}",
2388 X86Fmadd, v16f32>, EVEX_V512,
2389 EVEX_CD8<32, CD8VF>;
2390 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2391 memopv16f32, f32mem, loadf32, "{1to16}",
2392 X86Fmsub, v16f32>, EVEX_V512,
2393 EVEX_CD8<32, CD8VF>;
2394 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2395 memopv16f32, f32mem, loadf32, "{1to16}",
2396 X86Fmaddsub, v16f32>,
2397 EVEX_V512, EVEX_CD8<32, CD8VF>;
2398 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2399 memopv16f32, f32mem, loadf32, "{1to16}",
2400 X86Fmsubadd, v16f32>,
2401 EVEX_V512, EVEX_CD8<32, CD8VF>;
2402 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2403 memopv16f32, f32mem, loadf32, "{1to16}",
2404 X86Fnmadd, v16f32>, EVEX_V512,
2405 EVEX_CD8<32, CD8VF>;
2406 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2407 memopv16f32, f32mem, loadf32, "{1to16}",
2408 X86Fnmsub, v16f32>, EVEX_V512,
2409 EVEX_CD8<32, CD8VF>;
2410}
2411let ExeDomain = SSEPackedDouble in {
2412 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2413 memopv8f64, f64mem, loadf64, "{1to8}",
2414 X86Fmadd, v8f64>, EVEX_V512,
2415 VEX_W, EVEX_CD8<64, CD8VF>;
2416 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2417 memopv8f64, f64mem, loadf64, "{1to8}",
2418 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2419 EVEX_CD8<64, CD8VF>;
2420 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2421 memopv8f64, f64mem, loadf64, "{1to8}",
2422 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2423 EVEX_CD8<64, CD8VF>;
2424 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2425 memopv8f64, f64mem, loadf64, "{1to8}",
2426 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2427 EVEX_CD8<64, CD8VF>;
2428 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2429 memopv8f64, f64mem, loadf64, "{1to8}",
2430 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2431 EVEX_CD8<64, CD8VF>;
2432 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2433 memopv8f64, f64mem, loadf64, "{1to8}",
2434 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2435 EVEX_CD8<64, CD8VF>;
2436}
2437
2438let Constraints = "$src1 = $dst" in {
2439multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2440 RegisterClass RC, X86MemOperand x86memop,
2441 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2442 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2443 let mayLoad = 1 in
2444 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2445 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002446 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2448 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2449 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002450 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2452 [(set RC:$dst, (OpNode RC:$src1,
2453 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2454}
2455} // Constraints = "$src1 = $dst"
2456
2457
2458let ExeDomain = SSEPackedSingle in {
2459 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2460 memopv16f32, f32mem, loadf32, "{1to16}",
2461 X86Fmadd, v16f32>, EVEX_V512,
2462 EVEX_CD8<32, CD8VF>;
2463 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2464 memopv16f32, f32mem, loadf32, "{1to16}",
2465 X86Fmsub, v16f32>, EVEX_V512,
2466 EVEX_CD8<32, CD8VF>;
2467 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2468 memopv16f32, f32mem, loadf32, "{1to16}",
2469 X86Fmaddsub, v16f32>,
2470 EVEX_V512, EVEX_CD8<32, CD8VF>;
2471 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2472 memopv16f32, f32mem, loadf32, "{1to16}",
2473 X86Fmsubadd, v16f32>,
2474 EVEX_V512, EVEX_CD8<32, CD8VF>;
2475 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2476 memopv16f32, f32mem, loadf32, "{1to16}",
2477 X86Fnmadd, v16f32>, EVEX_V512,
2478 EVEX_CD8<32, CD8VF>;
2479 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2480 memopv16f32, f32mem, loadf32, "{1to16}",
2481 X86Fnmsub, v16f32>, EVEX_V512,
2482 EVEX_CD8<32, CD8VF>;
2483}
2484let ExeDomain = SSEPackedDouble in {
2485 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2486 memopv8f64, f64mem, loadf64, "{1to8}",
2487 X86Fmadd, v8f64>, EVEX_V512,
2488 VEX_W, EVEX_CD8<64, CD8VF>;
2489 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2490 memopv8f64, f64mem, loadf64, "{1to8}",
2491 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2492 EVEX_CD8<64, CD8VF>;
2493 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2494 memopv8f64, f64mem, loadf64, "{1to8}",
2495 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2496 EVEX_CD8<64, CD8VF>;
2497 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2498 memopv8f64, f64mem, loadf64, "{1to8}",
2499 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2500 EVEX_CD8<64, CD8VF>;
2501 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2502 memopv8f64, f64mem, loadf64, "{1to8}",
2503 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2504 EVEX_CD8<64, CD8VF>;
2505 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2506 memopv8f64, f64mem, loadf64, "{1to8}",
2507 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2508 EVEX_CD8<64, CD8VF>;
2509}
2510
2511// Scalar FMA
2512let Constraints = "$src1 = $dst" in {
2513multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2514 RegisterClass RC, ValueType OpVT,
2515 X86MemOperand x86memop, Operand memop,
2516 PatFrag mem_frag> {
2517 let isCommutable = 1 in
2518 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2519 (ins RC:$src1, RC:$src2, RC:$src3),
2520 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002521 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002522 [(set RC:$dst,
2523 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2524 let mayLoad = 1 in
2525 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2526 (ins RC:$src1, RC:$src2, f128mem:$src3),
2527 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002528 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529 [(set RC:$dst,
2530 (OpVT (OpNode RC:$src2, RC:$src1,
2531 (mem_frag addr:$src3))))]>;
2532}
2533
2534} // Constraints = "$src1 = $dst"
2535
Elena Demikhovskycf088092013-12-11 14:31:04 +00002536defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002537 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002538defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002540defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002542defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002544defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002546defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002547 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002548defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002549 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002550defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002551 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2552
2553//===----------------------------------------------------------------------===//
2554// AVX-512 Scalar convert from sign integer to float/double
2555//===----------------------------------------------------------------------===//
2556
2557multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2558 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002559let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002561 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002562 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563 let mayLoad = 1 in
2564 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2565 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002566 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002567 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002568} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002569}
Andrew Trick15a47742013-10-09 05:11:10 +00002570let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002571defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002573defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002575defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002577defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002578 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2579
2580def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2581 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2582def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002583 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2585 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2586def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002587 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588
2589def : Pat<(f32 (sint_to_fp GR32:$src)),
2590 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2591def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002592 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593def : Pat<(f64 (sint_to_fp GR32:$src)),
2594 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2595def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002596 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2597
Elena Demikhovskycf088092013-12-11 14:31:04 +00002598defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002599 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002600defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002601 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002602defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002603 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002604defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002605 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2606
2607def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2608 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2609def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2610 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2611def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2612 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2613def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2614 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2615
2616def : Pat<(f32 (uint_to_fp GR32:$src)),
2617 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2618def : Pat<(f32 (uint_to_fp GR64:$src)),
2619 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2620def : Pat<(f64 (uint_to_fp GR32:$src)),
2621 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2622def : Pat<(f64 (uint_to_fp GR64:$src)),
2623 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002624}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002625
2626//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002627// AVX-512 Scalar convert from float/double to integer
2628//===----------------------------------------------------------------------===//
2629multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2630 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2631 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002632let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002633 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002634 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002635 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2636 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002637 let mayLoad = 1 in
2638 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002639 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002640 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002641} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002642}
2643let Predicates = [HasAVX512] in {
2644// Convert float/double to signed/unsigned int 32/64
2645defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002646 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002647 XS, EVEX_CD8<32, CD8VT1>;
2648defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002649 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002650 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2651defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002652 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002653 XS, EVEX_CD8<32, CD8VT1>;
2654defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2655 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002656 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002657 EVEX_CD8<32, CD8VT1>;
2658defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002659 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002660 XD, EVEX_CD8<64, CD8VT1>;
2661defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002662 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002663 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2664defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002665 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002666 XD, EVEX_CD8<64, CD8VT1>;
2667defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2668 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002669 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002670 EVEX_CD8<64, CD8VT1>;
2671
Craig Topper9dd48c82014-01-02 17:28:14 +00002672let isCodeGenOnly = 1 in {
2673 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2674 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2675 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2676 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2677 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2678 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2679 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2680 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2681 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2682 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2683 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2684 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002685
Craig Topper9dd48c82014-01-02 17:28:14 +00002686 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2687 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2688 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2689 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2690 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2691 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2692 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2693 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2694 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2695 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2696 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2697 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2698} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002699
2700// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002701let isCodeGenOnly = 1 in {
2702 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2703 ssmem, sse_load_f32, "cvttss2si">,
2704 XS, EVEX_CD8<32, CD8VT1>;
2705 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2706 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2707 "cvttss2si">, XS, VEX_W,
2708 EVEX_CD8<32, CD8VT1>;
2709 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2710 sdmem, sse_load_f64, "cvttsd2si">, XD,
2711 EVEX_CD8<64, CD8VT1>;
2712 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2713 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2714 "cvttsd2si">, XD, VEX_W,
2715 EVEX_CD8<64, CD8VT1>;
2716 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2717 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2718 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2719 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2720 int_x86_avx512_cvttss2usi64, ssmem,
2721 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2722 EVEX_CD8<32, CD8VT1>;
2723 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2724 int_x86_avx512_cvttsd2usi,
2725 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2726 EVEX_CD8<64, CD8VT1>;
2727 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2728 int_x86_avx512_cvttsd2usi64, sdmem,
2729 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2730 EVEX_CD8<64, CD8VT1>;
2731} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002732
2733multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2734 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2735 string asm> {
2736 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002737 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002738 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2739 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002740 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002741 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2742}
2743
2744defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002745 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002746 EVEX_CD8<32, CD8VT1>;
2747defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002748 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002749 EVEX_CD8<32, CD8VT1>;
2750defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002751 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002752 EVEX_CD8<32, CD8VT1>;
2753defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002754 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002755 EVEX_CD8<32, CD8VT1>;
2756defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002757 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002758 EVEX_CD8<64, CD8VT1>;
2759defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002760 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002761 EVEX_CD8<64, CD8VT1>;
2762defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002763 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002764 EVEX_CD8<64, CD8VT1>;
2765defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002766 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002767 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002768} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002769//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002770// AVX-512 Convert form float to double and back
2771//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002772let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002773def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2774 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002775 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002776 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2777let mayLoad = 1 in
2778def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2779 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002780 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002781 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2782 EVEX_CD8<32, CD8VT1>;
2783
2784// Convert scalar double to scalar single
2785def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
2786 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002787 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
2789let mayLoad = 1 in
2790def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
2791 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002792 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793 []>, EVEX_4V, VEX_LIG, VEX_W,
2794 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
2795}
2796
2797def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
2798 Requires<[HasAVX512]>;
2799def : Pat<(fextend (loadf32 addr:$src)),
2800 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
2801
2802def : Pat<(extloadf32 addr:$src),
2803 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
2804 Requires<[HasAVX512, OptForSize]>;
2805
2806def : Pat<(extloadf32 addr:$src),
2807 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
2808 Requires<[HasAVX512, OptForSpeed]>;
2809
2810def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
2811 Requires<[HasAVX512]>;
2812
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002813multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2815 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2816 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002817let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002819 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820 [(set DstRC:$dst,
2821 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002822 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002823 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002824 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825 let mayLoad = 1 in
2826 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002827 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828 [(set DstRC:$dst,
2829 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002830} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002831}
2832
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002833multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002834 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2835 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2836 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002837let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002838 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002839 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002840 [(set DstRC:$dst,
2841 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
2842 let mayLoad = 1 in
2843 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002844 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002845 [(set DstRC:$dst,
2846 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002847} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002848}
2849
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002850defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002851 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00002852 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 EVEX_CD8<64, CD8VF>;
2854
2855defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
2856 memopv4f64, f256mem, v8f64, v8f32,
2857 SSEPackedDouble>, EVEX_V512, EVEX_CD8<32, CD8VH>;
2858def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2859 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00002860
2861def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2862 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
2863 (VCVTPD2PSZrr VR512:$src)>;
2864
2865def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2866 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
2867 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868
2869//===----------------------------------------------------------------------===//
2870// AVX-512 Vector convert from sign integer to float/double
2871//===----------------------------------------------------------------------===//
2872
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002873defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874 memopv8i64, i512mem, v16f32, v16i32,
2875 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2876
2877defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
2878 memopv4i64, i256mem, v8f64, v8i32,
2879 SSEPackedDouble>, EVEX_V512, XS,
2880 EVEX_CD8<32, CD8VH>;
2881
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002882defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883 memopv16f32, f512mem, v16i32, v16f32,
2884 SSEPackedSingle>, EVEX_V512, XS,
2885 EVEX_CD8<32, CD8VF>;
2886
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002887defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00002889 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002890 EVEX_CD8<64, CD8VF>;
2891
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002892defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893 memopv16f32, f512mem, v16i32, v16f32,
2894 SSEPackedSingle>, EVEX_V512,
2895 EVEX_CD8<32, CD8VF>;
2896
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002897// cvttps2udq (src, 0, mask-all-ones, sae-current)
2898def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
2899 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
2900 (VCVTTPS2UDQZrr VR512:$src)>;
2901
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002902defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903 memopv8f64, f512mem, v8i32, v8f64,
2904 SSEPackedDouble>, EVEX_V512, VEX_W,
2905 EVEX_CD8<64, CD8VF>;
2906
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002907// cvttpd2udq (src, 0, mask-all-ones, sae-current)
2908def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
2909 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
2910 (VCVTTPD2UDQZrr VR512:$src)>;
2911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002912defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
2913 memopv4i64, f256mem, v8f64, v8i32,
2914 SSEPackedDouble>, EVEX_V512, XS,
2915 EVEX_CD8<32, CD8VH>;
2916
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002917defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002918 memopv16i32, f512mem, v16f32, v16i32,
2919 SSEPackedSingle>, EVEX_V512, XD,
2920 EVEX_CD8<32, CD8VF>;
2921
2922def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
2923 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
2924 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
2925
2926
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002927def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002928 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002929 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002930def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
2931 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2932 (VCVTDQ2PDZrr VR256X:$src)>;
2933def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
2934 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
2935 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
2936def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
2937 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2938 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002940multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
2941 RegisterClass DstRC, PatFrag mem_frag,
2942 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002943let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002944 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002945 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002946 [], d>, EVEX;
2947 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002948 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002949 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002950 let mayLoad = 1 in
2951 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002952 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002953 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002954} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002955}
2956
2957defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00002958 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002959 EVEX_V512, EVEX_CD8<32, CD8VF>;
2960defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
2961 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
2962 EVEX_V512, EVEX_CD8<64, CD8VF>;
2963
2964def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
2965 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
2966 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
2967
2968def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
2969 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
2970 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
2971
2972defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
2973 memopv16f32, f512mem, SSEPackedSingle>,
2974 EVEX_V512, EVEX_CD8<32, CD8VF>;
2975defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
2976 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
2977 EVEX_V512, EVEX_CD8<64, CD8VF>;
2978
2979def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
2980 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
2981 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
2982
2983def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
2984 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
2985 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002986
2987let Predicates = [HasAVX512] in {
2988 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
2989 (VCVTPD2PSZrm addr:$src)>;
2990 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2991 (VCVTPS2PDZrm addr:$src)>;
2992}
2993
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00002994//===----------------------------------------------------------------------===//
2995// Half precision conversion instructions
2996//===----------------------------------------------------------------------===//
2997multiclass avx512_f16c_ph2ps<RegisterClass destRC, RegisterClass srcRC,
2998 X86MemOperand x86memop, Intrinsic Int> {
2999 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3000 "vcvtph2ps\t{$src, $dst|$dst, $src}",
3001 [(set destRC:$dst, (Int srcRC:$src))]>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003002 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003003 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3004 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3005}
3006
3007multiclass avx512_f16c_ps2ph<RegisterClass destRC, RegisterClass srcRC,
3008 X86MemOperand x86memop, Intrinsic Int> {
3009 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3010 (ins srcRC:$src1, i32i8imm:$src2),
3011 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3012 [(set destRC:$dst, (Int srcRC:$src1, imm:$src2))]>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003013 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003014 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3015 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
3016 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
3017}
3018
3019defm VCVTPH2PSZ : avx512_f16c_ph2ps<VR512, VR256X, f256mem,
3020 int_x86_avx512_vcvtph2ps_512>, EVEX_V512,
3021 EVEX_CD8<32, CD8VH>;
3022defm VCVTPS2PHZ : avx512_f16c_ps2ph<VR256X, VR512, f256mem,
3023 int_x86_avx512_vcvtps2ph_512>, EVEX_V512,
3024 EVEX_CD8<32, CD8VH>;
3025
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3027 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003028 "ucomiss">, TB, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 EVEX_CD8<32, CD8VT1>;
3030 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003031 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3033 let Pattern = []<dag> in {
3034 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003035 "comiss">, TB, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036 EVEX_CD8<32, CD8VT1>;
3037 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003038 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3040 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003041 let isCodeGenOnly = 1 in {
3042 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
3043 load, "ucomiss">, TB, EVEX, VEX_LIG,
3044 EVEX_CD8<32, CD8VT1>;
3045 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003046 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003047 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048
Craig Topper9dd48c82014-01-02 17:28:14 +00003049 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
3050 load, "comiss">, TB, EVEX, VEX_LIG,
3051 EVEX_CD8<32, CD8VT1>;
3052 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003053 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003054 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3055 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056}
3057
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003058/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3059multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3060 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003062 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3063 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003065 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003067 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3068 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003070 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071 }
3072}
3073}
3074
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003075defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3076 EVEX_CD8<32, CD8VT1>;
3077defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3078 VEX_W, EVEX_CD8<64, CD8VT1>;
3079defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3080 EVEX_CD8<32, CD8VT1>;
3081defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3082 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003084def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3085 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3086 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3087 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003089def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3090 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3091 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3092 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003093
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003094def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3095 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3096 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3097 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003098
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003099def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3100 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3101 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3102 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003103
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003104/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3105multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3106 RegisterClass RC, X86MemOperand x86memop,
3107 PatFrag mem_frag, ValueType OpVt> {
3108 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3109 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003110 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003111 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3112 EVEX;
3113 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003114 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003115 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3116 EVEX;
3117}
3118defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3119 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3120defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3121 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3122defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3123 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3124defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3125 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3126
3127def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3128 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3129 (VRSQRT14PSZr VR512:$src)>;
3130def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3131 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3132 (VRSQRT14PDZr VR512:$src)>;
3133
3134def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3135 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3136 (VRCP14PSZr VR512:$src)>;
3137def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3138 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3139 (VRCP14PDZr VR512:$src)>;
3140
3141/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3142multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3143 X86MemOperand x86memop> {
3144 let hasSideEffects = 0, Predicates = [HasERI] in {
3145 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3146 (ins RC:$src1, RC:$src2),
3147 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003148 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003149 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3150 (ins RC:$src1, RC:$src2),
3151 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003152 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003153 []>, EVEX_4V, EVEX_B;
3154 let mayLoad = 1 in {
3155 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3156 (ins RC:$src1, x86memop:$src2),
3157 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003158 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003159 }
3160}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003161}
3162
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003163defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3164 EVEX_CD8<32, CD8VT1>;
3165defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3166 VEX_W, EVEX_CD8<64, CD8VT1>;
3167defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3168 EVEX_CD8<32, CD8VT1>;
3169defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3170 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003171
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003172def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3173 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3174 FROUND_NO_EXC)),
3175 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3176 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3177
3178def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3179 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3180 FROUND_NO_EXC)),
3181 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3182 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3183
3184def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3185 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3186 FROUND_NO_EXC)),
3187 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3188 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3189
3190def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3191 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3192 FROUND_NO_EXC)),
3193 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3194 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3195
3196/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3197multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3198 RegisterClass RC, X86MemOperand x86memop> {
3199 let hasSideEffects = 0, Predicates = [HasERI] in {
3200 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3201 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003202 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003203 []>, EVEX;
3204 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3205 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003206 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003207 []>, EVEX, EVEX_B;
3208 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003209 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003210 []>, EVEX;
3211 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003212}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003213defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3214 EVEX_V512, EVEX_CD8<32, CD8VF>;
3215defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3216 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3217defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3218 EVEX_V512, EVEX_CD8<32, CD8VF>;
3219defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3220 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3221
3222def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3223 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3224 (VRSQRT28PSZrb VR512:$src)>;
3225def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3226 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3227 (VRSQRT28PDZrb VR512:$src)>;
3228
3229def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3230 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3231 (VRCP28PSZrb VR512:$src)>;
3232def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3233 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3234 (VRCP28PDZrb VR512:$src)>;
3235
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003236multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3237 Intrinsic V16F32Int, Intrinsic V8F64Int,
3238 OpndItins itins_s, OpndItins itins_d> {
3239 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003240 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003241 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3242 EVEX, EVEX_V512;
3243
3244 let mayLoad = 1 in
3245 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003246 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247 [(set VR512:$dst,
3248 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3249 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3250
3251 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003252 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003253 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3254 EVEX, EVEX_V512;
3255
3256 let mayLoad = 1 in
3257 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003258 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259 [(set VR512:$dst, (OpNode
3260 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3261 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3262
Craig Topper9dd48c82014-01-02 17:28:14 +00003263let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003264 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3265 !strconcat(OpcodeStr,
3266 "ps\t{$src, $dst|$dst, $src}"),
3267 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3268 EVEX, EVEX_V512;
3269 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3270 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3271 [(set VR512:$dst,
3272 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3273 EVEX_V512, EVEX_CD8<32, CD8VF>;
3274 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3275 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3276 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3277 EVEX, EVEX_V512, VEX_W;
3278 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3279 !strconcat(OpcodeStr,
3280 "pd\t{$src, $dst|$dst, $src}"),
3281 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003282 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3283} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003284}
3285
3286multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3287 Intrinsic F32Int, Intrinsic F64Int,
3288 OpndItins itins_s, OpndItins itins_d> {
3289 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3290 (ins FR32X:$src1, FR32X:$src2),
3291 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003292 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003293 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003294 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003295 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3296 (ins VR128X:$src1, VR128X:$src2),
3297 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003298 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003299 [(set VR128X:$dst,
3300 (F32Int VR128X:$src1, VR128X:$src2))],
3301 itins_s.rr>, XS, EVEX_4V;
3302 let mayLoad = 1 in {
3303 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3304 (ins FR32X:$src1, f32mem:$src2),
3305 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003306 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003308 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003309 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3310 (ins VR128X:$src1, ssmem:$src2),
3311 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003312 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313 [(set VR128X:$dst,
3314 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3315 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3316 }
3317 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3318 (ins FR64X:$src1, FR64X:$src2),
3319 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003320 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003322 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3324 (ins VR128X:$src1, VR128X:$src2),
3325 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003326 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327 [(set VR128X:$dst,
3328 (F64Int VR128X:$src1, VR128X:$src2))],
3329 itins_s.rr>, XD, EVEX_4V, VEX_W;
3330 let mayLoad = 1 in {
3331 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3332 (ins FR64X:$src1, f64mem:$src2),
3333 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003334 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003335 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003336 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3338 (ins VR128X:$src1, sdmem:$src2),
3339 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003340 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341 [(set VR128X:$dst,
3342 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3343 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3344 }
3345}
3346
3347
3348defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3349 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3350 SSE_SQRTSS, SSE_SQRTSD>,
3351 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3352 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3353 SSE_SQRTPS, SSE_SQRTPD>;
3354
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003355let Predicates = [HasAVX512] in {
3356 def : Pat<(f32 (fsqrt FR32X:$src)),
3357 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3358 def : Pat<(f32 (fsqrt (load addr:$src))),
3359 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3360 Requires<[OptForSize]>;
3361 def : Pat<(f64 (fsqrt FR64X:$src)),
3362 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3363 def : Pat<(f64 (fsqrt (load addr:$src))),
3364 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3365 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003367 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003368 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003369 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003370 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003371 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003373 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003374 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003375 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003376 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003377 Requires<[OptForSize]>;
3378
3379 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3380 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3381 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3382 VR128X)>;
3383 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3384 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3385
3386 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3387 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3388 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3389 VR128X)>;
3390 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3391 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3392}
3393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394
3395multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3396 X86MemOperand x86memop, RegisterClass RC,
3397 PatFrag mem_frag32, PatFrag mem_frag64,
3398 Intrinsic V4F32Int, Intrinsic V2F64Int,
3399 CD8VForm VForm> {
3400let ExeDomain = SSEPackedSingle in {
3401 // Intrinsic operation, reg.
3402 // Vector intrinsic operation, reg
3403 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3404 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3405 !strconcat(OpcodeStr,
3406 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3407 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3408
3409 // Vector intrinsic operation, mem
3410 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3411 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3412 !strconcat(OpcodeStr,
3413 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3414 [(set RC:$dst,
3415 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3416 EVEX_CD8<32, VForm>;
3417} // ExeDomain = SSEPackedSingle
3418
3419let ExeDomain = SSEPackedDouble in {
3420 // Vector intrinsic operation, reg
3421 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3422 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3423 !strconcat(OpcodeStr,
3424 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3425 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3426
3427 // Vector intrinsic operation, mem
3428 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3429 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3430 !strconcat(OpcodeStr,
3431 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3432 [(set RC:$dst,
3433 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3434 EVEX_CD8<64, VForm>;
3435} // ExeDomain = SSEPackedDouble
3436}
3437
3438multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3439 string OpcodeStr,
3440 Intrinsic F32Int,
3441 Intrinsic F64Int> {
3442let ExeDomain = GenericDomain in {
3443 // Operation, reg.
3444 let hasSideEffects = 0 in
3445 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3446 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3447 !strconcat(OpcodeStr,
3448 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3449 []>;
3450
3451 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003452 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3454 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3455 !strconcat(OpcodeStr,
3456 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3457 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3458
3459 // Intrinsic operation, mem.
3460 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3461 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3462 !strconcat(OpcodeStr,
3463 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3464 [(set VR128X:$dst, (F32Int VR128X:$src1,
3465 sse_load_f32:$src2, imm:$src3))]>,
3466 EVEX_CD8<32, CD8VT1>;
3467
3468 // Operation, reg.
3469 let hasSideEffects = 0 in
3470 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3471 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3472 !strconcat(OpcodeStr,
3473 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3474 []>, VEX_W;
3475
3476 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003477 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3479 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3480 !strconcat(OpcodeStr,
3481 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3482 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3483 VEX_W;
3484
3485 // Intrinsic operation, mem.
3486 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3487 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3488 !strconcat(OpcodeStr,
3489 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3490 [(set VR128X:$dst,
3491 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3492 VEX_W, EVEX_CD8<64, CD8VT1>;
3493} // ExeDomain = GenericDomain
3494}
3495
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003496multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3497 X86MemOperand x86memop, RegisterClass RC,
3498 PatFrag mem_frag, Domain d> {
3499let ExeDomain = d in {
3500 // Intrinsic operation, reg.
3501 // Vector intrinsic operation, reg
3502 def r : AVX512AIi8<opc, MRMSrcReg,
3503 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3504 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003505 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003506 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003507
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003508 // Vector intrinsic operation, mem
3509 def m : AVX512AIi8<opc, MRMSrcMem,
3510 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3511 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003512 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003513 []>, EVEX;
3514} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003515}
3516
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003517
3518defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3519 memopv16f32, SSEPackedSingle>, EVEX_V512,
3520 EVEX_CD8<32, CD8VF>;
3521
3522def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
3523 imm:$src2, (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1),
3524 FROUND_CURRENT)),
3525 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3526
3527
3528defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3529 memopv8f64, SSEPackedDouble>, EVEX_V512,
3530 VEX_W, EVEX_CD8<64, CD8VF>;
3531
3532def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
3533 imm:$src2, (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1),
3534 FROUND_CURRENT)),
3535 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3536
3537multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3538 Operand x86memop, RegisterClass RC, Domain d> {
3539let ExeDomain = d in {
3540 def r : AVX512AIi8<opc, MRMSrcReg,
3541 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3542 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003543 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003544 []>, EVEX_4V;
3545
3546 def m : AVX512AIi8<opc, MRMSrcMem,
3547 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3548 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003549 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003550 []>, EVEX_4V;
3551} // ExeDomain
3552}
3553
3554defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3555 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3556
3557defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3558 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3559
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003560def : Pat<(ffloor FR32X:$src),
3561 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3562def : Pat<(f64 (ffloor FR64X:$src)),
3563 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3564def : Pat<(f32 (fnearbyint FR32X:$src)),
3565 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3566def : Pat<(f64 (fnearbyint FR64X:$src)),
3567 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3568def : Pat<(f32 (fceil FR32X:$src)),
3569 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3570def : Pat<(f64 (fceil FR64X:$src)),
3571 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3572def : Pat<(f32 (frint FR32X:$src)),
3573 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3574def : Pat<(f64 (frint FR64X:$src)),
3575 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3576def : Pat<(f32 (ftrunc FR32X:$src)),
3577 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3578def : Pat<(f64 (ftrunc FR64X:$src)),
3579 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3580
3581def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003582 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003584 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003585def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003586 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003587def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003588 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003589def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003590 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591
3592def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003593 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003595 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003597 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003599 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003601 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602
3603//-------------------------------------------------
3604// Integer truncate and extend operations
3605//-------------------------------------------------
3606
3607multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3608 RegisterClass dstRC, RegisterClass srcRC,
3609 RegisterClass KRC, X86MemOperand x86memop> {
3610 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3611 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003612 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003613 []>, EVEX;
3614
3615 def krr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3616 (ins KRC:$mask, srcRC:$src),
3617 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003618 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619 []>, EVEX, EVEX_KZ;
3620
3621 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003622 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623 []>, EVEX;
3624}
3625defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3626 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3627defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3628 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3629defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3630 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3631defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3632 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3633defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3634 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3635defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3636 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3637defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3638 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3639defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3640 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3641defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3642 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3643defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3644 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3645defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3646 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3647defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3648 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3649defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3650 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3651defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3652 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3653defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3654 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3655
3656def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3657def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3658def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3659def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3660def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3661
3662def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3663 (VPMOVDBkrr VK16WM:$mask, VR512:$src)>;
3664def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3665 (VPMOVDWkrr VK16WM:$mask, VR512:$src)>;
3666def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3667 (VPMOVQWkrr VK8WM:$mask, VR512:$src)>;
3668def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3669 (VPMOVQDkrr VK8WM:$mask, VR512:$src)>;
3670
3671
3672multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass DstRC,
3673 RegisterClass SrcRC, SDNode OpNode, PatFrag mem_frag,
3674 X86MemOperand x86memop, ValueType OpVT, ValueType InVT> {
3675
3676 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3677 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003678 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
3680 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3681 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003682 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003683 [(set DstRC:$dst,
3684 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3685 EVEX;
3686}
3687
3688defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VR512, VR128X, X86vzext,
3689 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3690 EVEX_CD8<8, CD8VQ>;
3691defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VR512, VR128X, X86vzext,
3692 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3693 EVEX_CD8<8, CD8VO>;
3694defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VR512, VR256X, X86vzext,
3695 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3696 EVEX_CD8<16, CD8VH>;
3697defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VR512, VR128X, X86vzext,
3698 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3699 EVEX_CD8<16, CD8VQ>;
3700defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VR512, VR256X, X86vzext,
3701 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3702 EVEX_CD8<32, CD8VH>;
3703
3704defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VR512, VR128X, X86vsext,
3705 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3706 EVEX_CD8<8, CD8VQ>;
3707defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VR512, VR128X, X86vsext,
3708 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3709 EVEX_CD8<8, CD8VO>;
3710defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VR512, VR256X, X86vsext,
3711 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3712 EVEX_CD8<16, CD8VH>;
3713defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VR512, VR128X, X86vsext,
3714 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3715 EVEX_CD8<16, CD8VQ>;
3716defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VR512, VR256X, X86vsext,
3717 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3718 EVEX_CD8<32, CD8VH>;
3719
3720//===----------------------------------------------------------------------===//
3721// GATHER - SCATTER Operations
3722
3723multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3724 RegisterClass RC, X86MemOperand memop> {
3725let mayLoad = 1,
3726 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3727 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
3728 (ins RC:$src1, KRC:$mask, memop:$src2),
3729 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003730 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003731 []>, EVEX, EVEX_K;
3732}
3733defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
3734 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3735defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
3736 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3737
3738defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
3739 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3740defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
3741 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3742
3743defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
3744 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3745defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
3746 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3747
3748defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
3749 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3750defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
3751 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3752
3753multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3754 RegisterClass RC, X86MemOperand memop> {
3755let mayStore = 1, Constraints = "$mask = $mask_wb" in
3756 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
3757 (ins memop:$dst, KRC:$mask, RC:$src2),
3758 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003759 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003760 []>, EVEX, EVEX_K;
3761}
3762
3763defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
3764 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3765defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
3766 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3767
3768defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
3769 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3770defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
3771 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3772
3773defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
3774 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3775defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
3776 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3777
3778defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
3779 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3780defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
3781 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3782
3783//===----------------------------------------------------------------------===//
3784// VSHUFPS - VSHUFPD Operations
3785
3786multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
3787 ValueType vt, string OpcodeStr, PatFrag mem_frag,
3788 Domain d> {
3789 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
3790 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3791 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003792 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003793 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
3794 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003795 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003796 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
3797 (ins RC:$src1, RC:$src2, i8imm:$src3),
3798 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003799 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003800 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
3801 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003802 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003803}
3804
3805defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
3806 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3807defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003808 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00003810def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3811 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3812def : Pat<(v16i32 (X86Shufp VR512:$src1,
3813 (memopv16i32 addr:$src2), (i8 imm:$imm))),
3814 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
3815
3816def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3817 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3818def : Pat<(v8i64 (X86Shufp VR512:$src1,
3819 (memopv8i64 addr:$src2), (i8 imm:$imm))),
3820 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003821
3822multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
3823 X86MemOperand x86memop> {
3824 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
3825 (ins RC:$src1, RC:$src2, i8imm:$src3),
3826 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003827 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003829 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003830 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
3831 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3832 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003833 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834 []>, EVEX_4V;
3835}
3836defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
3837 EVEX_V512, EVEX_CD8<32, CD8VF>;
3838defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
3839 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3840
3841def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3842 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3843def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3844 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3845def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3846 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3847def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3848 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3849
3850multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, RegisterClass RC,
3851 X86MemOperand x86memop> {
3852 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003853 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854 EVEX;
3855 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
3856 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003857 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003858 EVEX;
3859}
3860
3861defm VPABSD : avx512_vpabs<0x1E, "vpabsd", VR512, i512mem>, EVEX_V512,
3862 EVEX_CD8<32, CD8VF>;
3863defm VPABSQ : avx512_vpabs<0x1F, "vpabsq", VR512, i512mem>, EVEX_V512, VEX_W,
3864 EVEX_CD8<64, CD8VF>;
3865
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003866def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
3867 (v16i32 immAllZerosV), (i16 -1))),
3868 (VPABSDrr VR512:$src)>;
3869def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
3870 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3871 (VPABSQrr VR512:$src)>;
3872
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003873multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003874 RegisterClass RC, RegisterClass KRC,
3875 X86MemOperand x86memop,
3876 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003877 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3878 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003879 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003880 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003881 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3882 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003883 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003884 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003885 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3886 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003887 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003888 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
3889 []>, EVEX, EVEX_B;
3890 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3891 (ins KRC:$mask, RC:$src),
3892 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003893 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003894 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003895 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3896 (ins KRC:$mask, x86memop:$src),
3897 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003898 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003899 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003900 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3901 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003902 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003903 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
3904 BrdcstStr, "}"),
3905 []>, EVEX, EVEX_KZ, EVEX_B;
3906
3907 let Constraints = "$src1 = $dst" in {
3908 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3909 (ins RC:$src1, KRC:$mask, RC:$src2),
3910 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003911 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003912 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003913 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3914 (ins RC:$src1, KRC:$mask, x86memop:$src2),
3915 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003916 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003917 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003918 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3919 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003920 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003921 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
3922 []>, EVEX, EVEX_K, EVEX_B;
3923 }
3924}
3925
3926let Predicates = [HasCDI] in {
3927defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003928 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003929 EVEX_V512, EVEX_CD8<32, CD8VF>;
3930
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003931
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003932defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003933 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003934 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003935
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003936}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003937
3938def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
3939 GR16:$mask),
3940 (VPCONFLICTDrrk VR512:$src1,
3941 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
3942
3943def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
3944 GR8:$mask),
3945 (VPCONFLICTQrrk VR512:$src1,
3946 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;