blob: b842e0d5c016f9d19c10b3c601209055c6f420ee [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson621f1952010-03-23 05:25:43 +0000118let mayLoad = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000119// Use vldmia to load a Q register as a D register pair.
120// This is equivalent to VLDMD except that it has a Q register operand
121// instead of a pair of D registers.
122def VLDMQ
123 : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p),
124 IndexModeNone, IIC_fpLoadm,
125 "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>;
Bob Wilson621f1952010-03-23 05:25:43 +0000126} // mayLoad = 1
127
Bob Wilson11d98992010-03-23 06:20:33 +0000128let mayStore = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000129// Use vstmia to store a Q register as a D register pair.
130// This is equivalent to VSTMD except that it has a Q register operand
131// instead of a pair of D registers.
132def VSTMQ
133 : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p),
134 IndexModeNone, IIC_fpStorem,
135 "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000136} // mayStore = 1
137
Bob Wilson621f1952010-03-23 05:25:43 +0000138let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
139
Bob Wilson205a5ca2009-07-08 18:11:30 +0000140// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000141class VLD1D<bits<4> op7_4, string Dt>
142 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
143 (ins addrmode6:$addr), IIC_VLD1,
144 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
145class VLD1Q<bits<4> op7_4, string Dt>
146 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
147 (ins addrmode6:$addr), IIC_VLD1,
148 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000149
Bob Wilson621f1952010-03-23 05:25:43 +0000150def VLD1d8 : VLD1D<0b0000, "8">;
151def VLD1d16 : VLD1D<0b0100, "16">;
152def VLD1d32 : VLD1D<0b1000, "32">;
153def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000154
Bob Wilson621f1952010-03-23 05:25:43 +0000155def VLD1q8 : VLD1Q<0b0000, "8">;
156def VLD1q16 : VLD1Q<0b0100, "16">;
157def VLD1q32 : VLD1Q<0b1000, "32">;
158def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000159
160// ...with address register writeback:
161class VLD1DWB<bits<4> op7_4, string Dt>
162 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000163 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
164 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000165 "$addr.addr = $wb", []>;
166class VLD1QWB<bits<4> op7_4, string Dt>
167 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000168 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
169 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000170 "$addr.addr = $wb", []>;
171
172def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
173def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
174def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
175def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
176
177def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
178def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
179def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
180def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000181
Bob Wilson052ba452010-03-22 18:22:06 +0000182// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000183class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000184 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000185 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000186 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000187class VLD1D3WB<bits<4> op7_4, string Dt>
188 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000189 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000190 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000191
192def VLD1d8T : VLD1D3<0b0000, "8">;
193def VLD1d16T : VLD1D3<0b0100, "16">;
194def VLD1d32T : VLD1D3<0b1000, "32">;
195def VLD1d64T : VLD1D3<0b1100, "64">;
196
197def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
198def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
199def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000200def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000201
202// ...with 4 registers (some of these are only for the disassembler):
203class VLD1D4<bits<4> op7_4, string Dt>
204 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
205 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
206 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000207class VLD1D4WB<bits<4> op7_4, string Dt>
208 : NLdSt<0,0b10,0b0010,op7_4,
209 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000210 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
211 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000212 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000213
Bob Wilson052ba452010-03-22 18:22:06 +0000214def VLD1d8Q : VLD1D4<0b0000, "8">;
215def VLD1d16Q : VLD1D4<0b0100, "16">;
216def VLD1d32Q : VLD1D4<0b1000, "32">;
217def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000218
219def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
220def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
221def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000222def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000223
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000224// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000225class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
226 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000227 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000228 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
229class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000230 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000231 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000232 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000233 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000234
Bob Wilson00bf1d92010-03-20 18:14:26 +0000235def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
236def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
237def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000238
Bob Wilson95808322010-03-18 20:18:39 +0000239def VLD2q8 : VLD2Q<0b0000, "8">;
240def VLD2q16 : VLD2Q<0b0100, "16">;
241def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000242
Bob Wilson92cb9322010-03-20 20:10:51 +0000243// ...with address register writeback:
244class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
245 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000246 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
247 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000248 "$addr.addr = $wb", []>;
249class VLD2QWB<bits<4> op7_4, string Dt>
250 : NLdSt<0, 0b10, 0b0011, op7_4,
251 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000252 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
253 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000254 "$addr.addr = $wb", []>;
255
256def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
257def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
258def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000259
260def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
261def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
262def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
263
Bob Wilson00bf1d92010-03-20 18:14:26 +0000264// ...with double-spaced registers (for disassembly only):
265def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
266def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
267def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000268def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
269def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
270def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000272// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000273class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
274 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000275 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000276 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000277
Bob Wilson00bf1d92010-03-20 18:14:26 +0000278def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
279def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
280def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000281
Bob Wilson92cb9322010-03-20 20:10:51 +0000282// ...with address register writeback:
283class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
284 : NLdSt<0, 0b10, op11_8, op7_4,
285 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000286 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
287 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000288 "$addr.addr = $wb", []>;
289
290def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
291def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
292def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000293
294// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000295def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
296def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
297def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000298def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
299def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
300def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000301
Bob Wilson92cb9322010-03-20 20:10:51 +0000302// ...alternate versions to be allocated odd register numbers:
303def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
304def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
305def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000306
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000307// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000308class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
309 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000310 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000311 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000312 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000313
Bob Wilson00bf1d92010-03-20 18:14:26 +0000314def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
315def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
316def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000317
Bob Wilson92cb9322010-03-20 20:10:51 +0000318// ...with address register writeback:
319class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
320 : NLdSt<0, 0b10, op11_8, op7_4,
321 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000322 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
323 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000324 "$addr.addr = $wb", []>;
325
326def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
327def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
328def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000329
330// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000331def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
332def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
333def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000334def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
335def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
336def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000337
Bob Wilson92cb9322010-03-20 20:10:51 +0000338// ...alternate versions to be allocated odd register numbers:
339def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
340def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
341def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000342
343// VLD1LN : Vector Load (single element to one lane)
344// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000345
Bob Wilson243fcc52009-09-01 04:26:28 +0000346// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000347class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
348 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000349 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
350 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
351 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000352
Bob Wilson39842552010-03-22 16:43:10 +0000353def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
354def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
355def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000356
Bob Wilson41315282010-03-20 20:39:53 +0000357// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000358def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
359def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000360
Bob Wilson41315282010-03-20 20:39:53 +0000361// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000362def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
363def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000364
Bob Wilsona1023642010-03-20 20:47:18 +0000365// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000366class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
367 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000368 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000369 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000370 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000371 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
372
Bob Wilson39842552010-03-22 16:43:10 +0000373def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
374def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
375def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000376
Bob Wilson39842552010-03-22 16:43:10 +0000377def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
378def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000379
Bob Wilson243fcc52009-09-01 04:26:28 +0000380// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000381class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
382 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000383 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
384 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
385 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
386 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000387
Bob Wilson39842552010-03-22 16:43:10 +0000388def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
389def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
390def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000391
Bob Wilson41315282010-03-20 20:39:53 +0000392// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000393def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
394def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000395
Bob Wilson41315282010-03-20 20:39:53 +0000396// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000397def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
398def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000399
Bob Wilsona1023642010-03-20 20:47:18 +0000400// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000401class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
402 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000403 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000404 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000405 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
406 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000407 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000408 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
409 []>;
410
Bob Wilson39842552010-03-22 16:43:10 +0000411def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
412def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
413def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000414
Bob Wilson39842552010-03-22 16:43:10 +0000415def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
416def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000417
Bob Wilson243fcc52009-09-01 04:26:28 +0000418// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000419class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
420 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000421 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
422 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
423 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000424 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000425 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000426
Bob Wilson39842552010-03-22 16:43:10 +0000427def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
428def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
429def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000430
Bob Wilson41315282010-03-20 20:39:53 +0000431// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000432def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
433def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000434
Bob Wilson41315282010-03-20 20:39:53 +0000435// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000436def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
437def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000438
Bob Wilsona1023642010-03-20 20:47:18 +0000439// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000440class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
441 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000442 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000443 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000444 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
445 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000446"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000447"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
448 []>;
449
Bob Wilson39842552010-03-22 16:43:10 +0000450def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
451def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
452def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000453
Bob Wilson39842552010-03-22 16:43:10 +0000454def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
455def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000456
Bob Wilsonb07c1712009-10-07 21:53:04 +0000457// VLD1DUP : Vector Load (single element to all lanes)
458// VLD2DUP : Vector Load (single 2-element structure to all lanes)
459// VLD3DUP : Vector Load (single 3-element structure to all lanes)
460// VLD4DUP : Vector Load (single 4-element structure to all lanes)
461// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000462} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000463
Bob Wilson25eb5012010-03-20 20:54:36 +0000464let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
465
Bob Wilson11d98992010-03-23 06:20:33 +0000466// VST1 : Vector Store (multiple single elements)
467class VST1D<bits<4> op7_4, string Dt>
468 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
469 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
470class VST1Q<bits<4> op7_4, string Dt>
471 : NLdSt<0,0b00,0b1010,op7_4, (outs),
472 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
473 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
474
475def VST1d8 : VST1D<0b0000, "8">;
476def VST1d16 : VST1D<0b0100, "16">;
477def VST1d32 : VST1D<0b1000, "32">;
478def VST1d64 : VST1D<0b1100, "64">;
479
480def VST1q8 : VST1Q<0b0000, "8">;
481def VST1q16 : VST1Q<0b0100, "16">;
482def VST1q32 : VST1Q<0b1000, "32">;
483def VST1q64 : VST1Q<0b1100, "64">;
484
Bob Wilson25eb5012010-03-20 20:54:36 +0000485// ...with address register writeback:
486class VST1DWB<bits<4> op7_4, string Dt>
487 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000488 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
489 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000490class VST1QWB<bits<4> op7_4, string Dt>
491 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000492 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
493 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000494
495def VST1d8_UPD : VST1DWB<0b0000, "8">;
496def VST1d16_UPD : VST1DWB<0b0100, "16">;
497def VST1d32_UPD : VST1DWB<0b1000, "32">;
498def VST1d64_UPD : VST1DWB<0b1100, "64">;
499
500def VST1q8_UPD : VST1QWB<0b0000, "8">;
501def VST1q16_UPD : VST1QWB<0b0100, "16">;
502def VST1q32_UPD : VST1QWB<0b1000, "32">;
503def VST1q64_UPD : VST1QWB<0b1100, "64">;
504
Bob Wilson052ba452010-03-22 18:22:06 +0000505// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000506class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000507 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000508 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000509 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000510class VST1D3WB<bits<4> op7_4, string Dt>
511 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000512 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000513 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000514 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000515 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000516
517def VST1d8T : VST1D3<0b0000, "8">;
518def VST1d16T : VST1D3<0b0100, "16">;
519def VST1d32T : VST1D3<0b1000, "32">;
520def VST1d64T : VST1D3<0b1100, "64">;
521
522def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
523def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
524def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
525def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
526
527// ...with 4 registers (some of these are only for the disassembler):
528class VST1D4<bits<4> op7_4, string Dt>
529 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
530 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
531 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
532 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000533class VST1D4WB<bits<4> op7_4, string Dt>
534 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000535 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000536 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000537 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000538 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000539
Bob Wilson052ba452010-03-22 18:22:06 +0000540def VST1d8Q : VST1D4<0b0000, "8">;
541def VST1d16Q : VST1D4<0b0100, "16">;
542def VST1d32Q : VST1D4<0b1000, "32">;
543def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000544
545def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
546def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
547def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000548def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000549
Bob Wilsonb36ec862009-08-06 18:47:44 +0000550// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000551class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
552 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
553 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
554 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000555class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000556 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000557 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000558 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000559 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000560
Bob Wilson068b18b2010-03-20 21:15:48 +0000561def VST2d8 : VST2D<0b1000, 0b0000, "8">;
562def VST2d16 : VST2D<0b1000, 0b0100, "16">;
563def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000564
Bob Wilson95808322010-03-18 20:18:39 +0000565def VST2q8 : VST2Q<0b0000, "8">;
566def VST2q16 : VST2Q<0b0100, "16">;
567def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000568
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000569// ...with address register writeback:
570class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
571 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000572 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
573 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000574 "$addr.addr = $wb", []>;
575class VST2QWB<bits<4> op7_4, string Dt>
576 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000577 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000578 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000579 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000580 "$addr.addr = $wb", []>;
581
582def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
583def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
584def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000585
586def VST2q8_UPD : VST2QWB<0b0000, "8">;
587def VST2q16_UPD : VST2QWB<0b0100, "16">;
588def VST2q32_UPD : VST2QWB<0b1000, "32">;
589
Bob Wilson068b18b2010-03-20 21:15:48 +0000590// ...with double-spaced registers (for disassembly only):
591def VST2b8 : VST2D<0b1001, 0b0000, "8">;
592def VST2b16 : VST2D<0b1001, 0b0100, "16">;
593def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000594def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
595def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
596def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000597
Bob Wilsonb36ec862009-08-06 18:47:44 +0000598// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000599class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
600 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000601 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000602 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000603
Bob Wilson068b18b2010-03-20 21:15:48 +0000604def VST3d8 : VST3D<0b0100, 0b0000, "8">;
605def VST3d16 : VST3D<0b0100, 0b0100, "16">;
606def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000607
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000608// ...with address register writeback:
609class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
610 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000611 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000612 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000613 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000614 "$addr.addr = $wb", []>;
615
616def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
617def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
618def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000619
620// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000621def VST3q8 : VST3D<0b0101, 0b0000, "8">;
622def VST3q16 : VST3D<0b0101, 0b0100, "16">;
623def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000624def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
625def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
626def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000627
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000628// ...alternate versions to be allocated odd register numbers:
629def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
630def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
631def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000632
Bob Wilsonb36ec862009-08-06 18:47:44 +0000633// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000634class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
635 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000636 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000637 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000638 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000639
Bob Wilson068b18b2010-03-20 21:15:48 +0000640def VST4d8 : VST4D<0b0000, 0b0000, "8">;
641def VST4d16 : VST4D<0b0000, 0b0100, "16">;
642def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000643
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000644// ...with address register writeback:
645class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
646 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000647 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000648 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000649 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000650 "$addr.addr = $wb", []>;
651
652def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
653def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
654def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000655
656// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000657def VST4q8 : VST4D<0b0001, 0b0000, "8">;
658def VST4q16 : VST4D<0b0001, 0b0100, "16">;
659def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000660def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
661def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
662def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000663
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000664// ...alternate versions to be allocated odd register numbers:
665def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
666def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
667def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000668
669// VST1LN : Vector Store (single element from one lane)
670// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000671
Bob Wilson8a3198b2009-09-01 18:51:56 +0000672// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000673class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
674 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000675 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000676 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000677 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000678
Bob Wilson39842552010-03-22 16:43:10 +0000679def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
680def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
681def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000682
Bob Wilson41315282010-03-20 20:39:53 +0000683// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000684def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
685def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000686
Bob Wilson41315282010-03-20 20:39:53 +0000687// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000688def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
689def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000690
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000691// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000692class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
693 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000694 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000695 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000696 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000697 "$addr.addr = $wb", []>;
698
Bob Wilson39842552010-03-22 16:43:10 +0000699def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
700def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
701def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000702
Bob Wilson39842552010-03-22 16:43:10 +0000703def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
704def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000705
Bob Wilson8a3198b2009-09-01 18:51:56 +0000706// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000707class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
708 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000709 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000710 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000711 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000712
Bob Wilson39842552010-03-22 16:43:10 +0000713def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
714def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
715def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000716
Bob Wilson41315282010-03-20 20:39:53 +0000717// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000718def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
719def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000720
Bob Wilson41315282010-03-20 20:39:53 +0000721// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000722def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
723def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000724
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000725// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000726class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
727 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000728 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000729 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
730 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000731 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000732 "$addr.addr = $wb", []>;
733
Bob Wilson39842552010-03-22 16:43:10 +0000734def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
735def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
736def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000737
Bob Wilson39842552010-03-22 16:43:10 +0000738def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
739def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000740
Bob Wilson8a3198b2009-09-01 18:51:56 +0000741// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000742class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
743 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000744 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000745 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000746 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000747 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000748
Bob Wilson39842552010-03-22 16:43:10 +0000749def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
750def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
751def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000752
Bob Wilson41315282010-03-20 20:39:53 +0000753// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000754def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
755def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000756
Bob Wilson41315282010-03-20 20:39:53 +0000757// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000758def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
759def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000760
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000761// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000762class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
763 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000764 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000765 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
766 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000767 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000768 "$addr.addr = $wb", []>;
769
Bob Wilson39842552010-03-22 16:43:10 +0000770def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
771def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
772def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000773
Bob Wilson39842552010-03-22 16:43:10 +0000774def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
775def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000776
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000777} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000778
Bob Wilson205a5ca2009-07-08 18:11:30 +0000779
Bob Wilson5bafff32009-06-22 23:27:02 +0000780//===----------------------------------------------------------------------===//
781// NEON pattern fragments
782//===----------------------------------------------------------------------===//
783
784// Extract D sub-registers of Q registers.
785// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000786def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000788}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000789def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000791}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000792def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000794}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000795def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000797}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000798def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
799 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
800}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000801
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000802// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000803// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
804def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000806}]>;
807
Bob Wilson5bafff32009-06-22 23:27:02 +0000808// Translate lane numbers from Q registers to D subregs.
809def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000811}]>;
812def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000814}]>;
815def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000817}]>;
818
819//===----------------------------------------------------------------------===//
820// Instruction Classes
821//===----------------------------------------------------------------------===//
822
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000823// Basic 2-register operations: single-, double- and quad-register.
824class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
825 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
826 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000827 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
828 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
829 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000830class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000831 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
832 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000833 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
834 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
835 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000836class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000837 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
838 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000839 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
840 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
841 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000842
Bob Wilson69bfbd62010-02-17 22:42:54 +0000843// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000844class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000845 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000846 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000847 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
848 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000849 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
851class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000852 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000853 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000854 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
855 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000856 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000857 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
858
859// Narrow 2-register intrinsics.
860class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
861 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000862 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000863 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000865 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000866 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
867
Bob Wilson507df402009-10-21 02:15:46 +0000868// Long 2-register intrinsics (currently only used for VMOVL).
869class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
870 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000871 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000872 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000873 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000874 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000875 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
876
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000877// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000878class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000879 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000880 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000881 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000882 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000883class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000884 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000885 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000886 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000887 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000888
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000889// Basic 3-register operations: single-, double- and quad-register.
890class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
891 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
892 SDNode OpNode, bit Commutable>
893 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000894 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
895 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000896 let isCommutable = Commutable;
897}
898
Bob Wilson5bafff32009-06-22 23:27:02 +0000899class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000900 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000901 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000902 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000903 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000904 OpcodeStr, Dt, "$dst, $src1, $src2", "",
905 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
906 let isCommutable = Commutable;
907}
908// Same as N3VD but no data type.
909class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
910 InstrItinClass itin, string OpcodeStr,
911 ValueType ResTy, ValueType OpTy,
912 SDNode OpNode, bit Commutable>
913 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000914 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000915 OpcodeStr, "$dst, $src1, $src2", "",
916 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000917 let isCommutable = Commutable;
918}
Johnny Chen897dd0c2010-03-27 01:03:13 +0000919
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000920class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000921 InstrItinClass itin, string OpcodeStr, string Dt,
922 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000923 : N3V<0, 1, op21_20, op11_8, 1, 0,
924 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
925 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
926 [(set (Ty DPR:$dst),
927 (Ty (ShOp (Ty DPR:$src1),
928 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000929 let isCommutable = 0;
930}
931class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000932 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000933 : N3V<0, 1, op21_20, op11_8, 1, 0,
934 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
935 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
936 [(set (Ty DPR:$dst),
937 (Ty (ShOp (Ty DPR:$src1),
938 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000939 let isCommutable = 0;
940}
941
Bob Wilson5bafff32009-06-22 23:27:02 +0000942class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000943 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000944 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000945 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000946 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000947 OpcodeStr, Dt, "$dst, $src1, $src2", "",
948 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
949 let isCommutable = Commutable;
950}
951class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
952 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000953 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000954 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000955 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000956 OpcodeStr, "$dst, $src1, $src2", "",
957 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000958 let isCommutable = Commutable;
959}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000960class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000961 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000962 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000963 : N3V<1, 1, op21_20, op11_8, 1, 0,
964 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
965 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
966 [(set (ResTy QPR:$dst),
967 (ResTy (ShOp (ResTy QPR:$src1),
968 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
969 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000970 let isCommutable = 0;
971}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000972class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000973 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000974 : N3V<1, 1, op21_20, op11_8, 1, 0,
975 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
976 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
977 [(set (ResTy QPR:$dst),
978 (ResTy (ShOp (ResTy QPR:$src1),
979 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
980 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000981 let isCommutable = 0;
982}
Bob Wilson5bafff32009-06-22 23:27:02 +0000983
984// Basic 3-register intrinsics, both double- and quad-register.
985class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +0000986 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000987 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000988 : N3V<op24, op23, op21_20, op11_8, 0, op4,
989 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
990 OpcodeStr, Dt, "$dst, $src1, $src2", "",
991 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +0000992 let isCommutable = Commutable;
993}
David Goodwin658ea602009-09-25 18:38:29 +0000994class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000996 : N3V<0, 1, op21_20, op11_8, 1, 0,
997 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
998 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
999 [(set (Ty DPR:$dst),
1000 (Ty (IntOp (Ty DPR:$src1),
1001 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1002 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001003 let isCommutable = 0;
1004}
David Goodwin658ea602009-09-25 18:38:29 +00001005class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001006 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001007 : N3V<0, 1, op21_20, op11_8, 1, 0,
1008 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1009 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1010 [(set (Ty DPR:$dst),
1011 (Ty (IntOp (Ty DPR:$src1),
1012 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001013 let isCommutable = 0;
1014}
1015
Bob Wilson5bafff32009-06-22 23:27:02 +00001016class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001017 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001018 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001019 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1020 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1021 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1022 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001023 let isCommutable = Commutable;
1024}
David Goodwin658ea602009-09-25 18:38:29 +00001025class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001026 string OpcodeStr, string Dt,
1027 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001028 : N3V<1, 1, op21_20, op11_8, 1, 0,
1029 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1030 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1031 [(set (ResTy QPR:$dst),
1032 (ResTy (IntOp (ResTy QPR:$src1),
1033 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1034 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001035 let isCommutable = 0;
1036}
David Goodwin658ea602009-09-25 18:38:29 +00001037class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001038 string OpcodeStr, string Dt,
1039 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001040 : N3V<1, 1, op21_20, op11_8, 1, 0,
1041 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1042 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1043 [(set (ResTy QPR:$dst),
1044 (ResTy (IntOp (ResTy QPR:$src1),
1045 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1046 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001047 let isCommutable = 0;
1048}
Bob Wilson5bafff32009-06-22 23:27:02 +00001049
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001050// Multiply-Add/Sub operations: single-, double- and quad-register.
1051class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1052 InstrItinClass itin, string OpcodeStr, string Dt,
1053 ValueType Ty, SDNode MulOp, SDNode OpNode>
1054 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1055 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001056 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001057 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1058
Bob Wilson5bafff32009-06-22 23:27:02 +00001059class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001060 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001061 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001062 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001063 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001064 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001065 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1066 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001067class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001068 string OpcodeStr, string Dt,
1069 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001070 : N3V<0, 1, op21_20, op11_8, 1, 0,
1071 (outs DPR:$dst),
1072 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1073 NVMulSLFrm, itin,
1074 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1075 [(set (Ty DPR:$dst),
1076 (Ty (ShOp (Ty DPR:$src1),
1077 (Ty (MulOp DPR:$src2,
1078 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1079 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001080class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001081 string OpcodeStr, string Dt,
1082 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001083 : N3V<0, 1, op21_20, op11_8, 1, 0,
1084 (outs DPR:$dst),
1085 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1086 NVMulSLFrm, itin,
1087 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1088 [(set (Ty DPR:$dst),
1089 (Ty (ShOp (Ty DPR:$src1),
1090 (Ty (MulOp DPR:$src2,
1091 (Ty (NEONvduplane (Ty DPR_8:$src3),
1092 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001093
Bob Wilson5bafff32009-06-22 23:27:02 +00001094class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001095 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001096 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001097 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001098 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001099 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001100 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1101 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001102class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001103 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001104 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001105 : N3V<1, 1, op21_20, op11_8, 1, 0,
1106 (outs QPR:$dst),
1107 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1108 NVMulSLFrm, itin,
1109 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1110 [(set (ResTy QPR:$dst),
1111 (ResTy (ShOp (ResTy QPR:$src1),
1112 (ResTy (MulOp QPR:$src2,
1113 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1114 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001115class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001116 string OpcodeStr, string Dt,
1117 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001118 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001119 : N3V<1, 1, op21_20, op11_8, 1, 0,
1120 (outs QPR:$dst),
1121 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1122 NVMulSLFrm, itin,
1123 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1124 [(set (ResTy QPR:$dst),
1125 (ResTy (ShOp (ResTy QPR:$src1),
1126 (ResTy (MulOp QPR:$src2,
1127 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1128 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001129
1130// Neon 3-argument intrinsics, both double- and quad-register.
1131// The destination register is also used as the first source operand register.
1132class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001133 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001134 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001135 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001136 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001137 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001138 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1139 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1140class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001141 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001142 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001144 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001145 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001146 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1147 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1148
1149// Neon Long 3-argument intrinsic. The destination register is
1150// a quad-register and is also used as the first source operand register.
1151class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001152 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001153 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001154 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001155 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001156 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 [(set QPR:$dst,
1158 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001159class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001160 string OpcodeStr, string Dt,
1161 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001162 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1163 (outs QPR:$dst),
1164 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1165 NVMulSLFrm, itin,
1166 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1167 [(set (ResTy QPR:$dst),
1168 (ResTy (IntOp (ResTy QPR:$src1),
1169 (OpTy DPR:$src2),
1170 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1171 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001172class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1173 InstrItinClass itin, string OpcodeStr, string Dt,
1174 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001175 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1176 (outs QPR:$dst),
1177 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1178 NVMulSLFrm, itin,
1179 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1180 [(set (ResTy QPR:$dst),
1181 (ResTy (IntOp (ResTy QPR:$src1),
1182 (OpTy DPR:$src2),
1183 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1184 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001185
Bob Wilson5bafff32009-06-22 23:27:02 +00001186// Narrowing 3-register intrinsics.
1187class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001188 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001189 Intrinsic IntOp, bit Commutable>
1190 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001191 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001192 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001193 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1194 let isCommutable = Commutable;
1195}
1196
1197// Long 3-register intrinsics.
1198class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 InstrItinClass itin, string OpcodeStr, string Dt,
1200 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001201 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001202 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001203 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001204 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1205 let isCommutable = Commutable;
1206}
David Goodwin658ea602009-09-25 18:38:29 +00001207class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001208 string OpcodeStr, string Dt,
1209 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001210 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1211 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1212 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1213 [(set (ResTy QPR:$dst),
1214 (ResTy (IntOp (OpTy DPR:$src1),
1215 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1216 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001217class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1218 InstrItinClass itin, string OpcodeStr, string Dt,
1219 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001220 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1221 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1222 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1223 [(set (ResTy QPR:$dst),
1224 (ResTy (IntOp (OpTy DPR:$src1),
1225 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1226 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001227
1228// Wide 3-register intrinsics.
1229class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001230 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001231 Intrinsic IntOp, bit Commutable>
1232 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001233 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001234 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1236 let isCommutable = Commutable;
1237}
1238
1239// Pairwise long 2-register intrinsics, both double- and quad-register.
1240class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001241 bits<2> op17_16, bits<5> op11_7, bit op4,
1242 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001243 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1244 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001245 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001246 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1247class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001248 bits<2> op17_16, bits<5> op11_7, bit op4,
1249 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001250 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1251 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001252 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001253 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1254
1255// Pairwise long 2-register accumulate intrinsics,
1256// both double- and quad-register.
1257// The destination register is also used as the first source operand register.
1258class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001259 bits<2> op17_16, bits<5> op11_7, bit op4,
1260 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001261 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1262 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001263 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001264 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001265 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1266class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001267 bits<2> op17_16, bits<5> op11_7, bit op4,
1268 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1270 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001271 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001273 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1274
1275// Shift by immediate,
1276// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001277class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001278 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001279 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001280 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001281 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001282 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001283 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001284class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001285 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001286 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001287 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001288 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001289 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001290 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1291
Johnny Chen6c8648b2010-03-17 23:26:50 +00001292// Long shift by immediate.
1293class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1294 string OpcodeStr, string Dt,
1295 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1296 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001297 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001298 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001299 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1300 (i32 imm:$SIMM))))]>;
1301
Bob Wilson5bafff32009-06-22 23:27:02 +00001302// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001303class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001304 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001305 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001306 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001307 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001308 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001309 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1310 (i32 imm:$SIMM))))]>;
1311
1312// Shift right by immediate and accumulate,
1313// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001314class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001315 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001316 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001317 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001318 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001319 [(set DPR:$dst, (Ty (add DPR:$src1,
1320 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001321class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001322 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001323 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001324 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001325 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001326 [(set QPR:$dst, (Ty (add QPR:$src1,
1327 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1328
1329// Shift by immediate and insert,
1330// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001331class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001332 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001333 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001334 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001335 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001336 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001337class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001338 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001339 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001340 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001341 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001342 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1343
1344// Convert, with fractional bits immediate,
1345// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001346class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001347 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001348 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001349 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001350 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1351 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001352 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001353class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001354 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001355 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001356 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001357 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1358 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001359 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1360
1361//===----------------------------------------------------------------------===//
1362// Multiclasses
1363//===----------------------------------------------------------------------===//
1364
Bob Wilson916ac5b2009-10-03 04:44:16 +00001365// Abbreviations used in multiclass suffixes:
1366// Q = quarter int (8 bit) elements
1367// H = half int (16 bit) elements
1368// S = single int (32 bit) elements
1369// D = double int (64 bit) elements
1370
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001371// Neon 2-register vector operations -- for disassembly only.
1372
1373// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001374multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1375 bits<5> op11_7, bit op4, string opc, string Dt,
1376 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001377 // 64-bit vector types.
1378 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1379 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001380 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001381 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1382 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001383 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001384 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1385 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001386 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001387 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1388 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1389 opc, "f32", asm, "", []> {
1390 let Inst{10} = 1; // overwrite F = 1
1391 }
1392
1393 // 128-bit vector types.
1394 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1395 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001396 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001397 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1398 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001399 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001400 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1401 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001402 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001403 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1404 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1405 opc, "f32", asm, "", []> {
1406 let Inst{10} = 1; // overwrite F = 1
1407 }
1408}
1409
Bob Wilson5bafff32009-06-22 23:27:02 +00001410// Neon 3-register vector operations.
1411
1412// First with only element sizes of 8, 16 and 32 bits:
1413multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001414 InstrItinClass itinD16, InstrItinClass itinD32,
1415 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 string OpcodeStr, string Dt,
1417 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001418 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001419 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001420 OpcodeStr, !strconcat(Dt, "8"),
1421 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001422 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001423 OpcodeStr, !strconcat(Dt, "16"),
1424 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001425 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001426 OpcodeStr, !strconcat(Dt, "32"),
1427 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001428
1429 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001430 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001431 OpcodeStr, !strconcat(Dt, "8"),
1432 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001433 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001434 OpcodeStr, !strconcat(Dt, "16"),
1435 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001436 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001437 OpcodeStr, !strconcat(Dt, "32"),
1438 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001439}
1440
Evan Chengf81bf152009-11-23 21:57:23 +00001441multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1442 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1443 v4i16, ShOp>;
1444 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001445 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001446 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001447 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001448 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001449 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001450}
1451
Bob Wilson5bafff32009-06-22 23:27:02 +00001452// ....then also with element size 64 bits:
1453multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001454 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001455 string OpcodeStr, string Dt,
1456 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001457 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001458 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001459 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 OpcodeStr, !strconcat(Dt, "64"),
1461 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001462 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001463 OpcodeStr, !strconcat(Dt, "64"),
1464 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001465}
1466
1467
1468// Neon Narrowing 2-register vector intrinsics,
1469// source operand element sizes of 16, 32 and 64 bits:
1470multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001471 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001472 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001473 Intrinsic IntOp> {
1474 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001475 itin, OpcodeStr, !strconcat(Dt, "16"),
1476 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001477 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001478 itin, OpcodeStr, !strconcat(Dt, "32"),
1479 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001480 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001481 itin, OpcodeStr, !strconcat(Dt, "64"),
1482 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001483}
1484
1485
1486// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1487// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001488multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001489 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001490 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001491 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001492 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001493 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001494 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001496}
1497
1498
1499// Neon 3-register vector intrinsics.
1500
1501// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001502multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001503 InstrItinClass itinD16, InstrItinClass itinD32,
1504 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001505 string OpcodeStr, string Dt,
1506 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001507 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001508 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001509 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001510 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001511 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001512 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001513 v2i32, v2i32, IntOp, Commutable>;
1514
1515 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001516 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001518 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001519 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001521 v4i32, v4i32, IntOp, Commutable>;
1522}
1523
David Goodwin658ea602009-09-25 18:38:29 +00001524multiclass N3VIntSL_HS<bits<4> op11_8,
1525 InstrItinClass itinD16, InstrItinClass itinD32,
1526 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001527 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001528 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001529 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001530 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001532 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001533 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001534 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001536}
1537
Bob Wilson5bafff32009-06-22 23:27:02 +00001538// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001539multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001540 InstrItinClass itinD16, InstrItinClass itinD32,
1541 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001542 string OpcodeStr, string Dt,
1543 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001544 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001545 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001546 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001547 OpcodeStr, !strconcat(Dt, "8"),
1548 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001549 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001550 OpcodeStr, !strconcat(Dt, "8"),
1551 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001552}
1553
1554// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001555multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001556 InstrItinClass itinD16, InstrItinClass itinD32,
1557 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 string OpcodeStr, string Dt,
1559 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001560 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001561 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001562 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001563 OpcodeStr, !strconcat(Dt, "64"),
1564 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001565 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001566 OpcodeStr, !strconcat(Dt, "64"),
1567 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001568}
1569
Bob Wilson5bafff32009-06-22 23:27:02 +00001570// Neon Narrowing 3-register vector intrinsics,
1571// source operand element sizes of 16, 32 and 64 bits:
1572multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001573 string OpcodeStr, string Dt,
1574 Intrinsic IntOp, bit Commutable = 0> {
1575 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1576 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001578 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1579 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001580 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001581 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1582 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001583 v2i32, v2i64, IntOp, Commutable>;
1584}
1585
1586
1587// Neon Long 3-register vector intrinsics.
1588
1589// First with only element sizes of 16 and 32 bits:
1590multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001591 InstrItinClass itin16, InstrItinClass itin32,
1592 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001593 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001594 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 OpcodeStr, !strconcat(Dt, "16"),
1596 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001597 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 OpcodeStr, !strconcat(Dt, "32"),
1599 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001600}
1601
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001602multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001603 InstrItinClass itin, string OpcodeStr, string Dt,
1604 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001605 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001607 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001608 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001609}
1610
Bob Wilson5bafff32009-06-22 23:27:02 +00001611// ....then also with element size of 8 bits:
1612multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001613 InstrItinClass itin16, InstrItinClass itin32,
1614 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001615 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001616 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001617 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001618 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001619 OpcodeStr, !strconcat(Dt, "8"),
1620 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001621}
1622
1623
1624// Neon Wide 3-register vector intrinsics,
1625// source operand element sizes of 8, 16 and 32 bits:
1626multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001627 string OpcodeStr, string Dt,
1628 Intrinsic IntOp, bit Commutable = 0> {
1629 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1630 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001631 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001632 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1633 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001634 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001635 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1636 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001637 v2i64, v2i32, IntOp, Commutable>;
1638}
1639
1640
1641// Neon Multiply-Op vector operations,
1642// element sizes of 8, 16 and 32 bits:
1643multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001644 InstrItinClass itinD16, InstrItinClass itinD32,
1645 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001646 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001647 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001648 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001649 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001650 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001651 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001652 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001653 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001654
1655 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001656 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001657 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001658 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001659 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001660 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001661 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001662}
1663
David Goodwin658ea602009-09-25 18:38:29 +00001664multiclass N3VMulOpSL_HS<bits<4> op11_8,
1665 InstrItinClass itinD16, InstrItinClass itinD32,
1666 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001668 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001670 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001672 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001673 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1674 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001675 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001676 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1677 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001678}
Bob Wilson5bafff32009-06-22 23:27:02 +00001679
1680// Neon 3-argument intrinsics,
1681// element sizes of 8, 16 and 32 bits:
1682multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001683 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001685 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001686 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001687 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001688 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001689 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001690 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001691 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001692
1693 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001694 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001695 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001696 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001697 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001698 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001699 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001700}
1701
1702
1703// Neon Long 3-argument intrinsics.
1704
1705// First with only element sizes of 16 and 32 bits:
1706multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001707 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001708 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001709 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001711 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001713}
1714
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001715multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001716 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001717 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001718 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001719 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001720 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001721}
1722
Bob Wilson5bafff32009-06-22 23:27:02 +00001723// ....then also with element size of 8 bits:
1724multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001725 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00001727 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
1728 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001730}
1731
1732
1733// Neon 2-register vector intrinsics,
1734// element sizes of 8, 16 and 32 bits:
1735multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001736 bits<5> op11_7, bit op4,
1737 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001738 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 // 64-bit vector types.
1740 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001741 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001742 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001743 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001744 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001745 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001746
1747 // 128-bit vector types.
1748 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001749 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001751 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001752 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001753 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001754}
1755
1756
1757// Neon Pairwise long 2-register intrinsics,
1758// element sizes of 8, 16 and 32 bits:
1759multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1760 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001761 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001762 // 64-bit vector types.
1763 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001765 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001766 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001767 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001768 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001769
1770 // 128-bit vector types.
1771 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001773 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001775 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001776 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001777}
1778
1779
1780// Neon Pairwise long 2-register accumulate intrinsics,
1781// element sizes of 8, 16 and 32 bits:
1782multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1783 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001785 // 64-bit vector types.
1786 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001788 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001789 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001790 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001792
1793 // 128-bit vector types.
1794 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001795 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001797 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001798 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001799 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001800}
1801
1802
1803// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001804// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001805// element sizes of 8, 16, 32 and 64 bits:
1806multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001807 InstrItinClass itin, string OpcodeStr, string Dt,
1808 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001809 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001810 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001812 let Inst{21-19} = 0b001; // imm6 = 001xxx
1813 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001814 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001816 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1817 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001818 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001820 let Inst{21} = 0b1; // imm6 = 1xxxxx
1821 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001822 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001823 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001824 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001825
1826 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001827 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001828 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001829 let Inst{21-19} = 0b001; // imm6 = 001xxx
1830 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001831 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001832 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001833 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1834 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001835 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001836 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001837 let Inst{21} = 0b1; // imm6 = 1xxxxx
1838 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001839 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001840 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001841 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001842}
1843
Bob Wilson5bafff32009-06-22 23:27:02 +00001844// Neon Shift-Accumulate vector operations,
1845// element sizes of 8, 16, 32 and 64 bits:
1846multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001848 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001849 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001850 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001851 let Inst{21-19} = 0b001; // imm6 = 001xxx
1852 }
1853 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001855 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1856 }
1857 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001859 let Inst{21} = 0b1; // imm6 = 1xxxxx
1860 }
1861 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001863 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001864
1865 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001866 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001867 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001868 let Inst{21-19} = 0b001; // imm6 = 001xxx
1869 }
1870 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001871 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001872 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1873 }
1874 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001875 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001876 let Inst{21} = 0b1; // imm6 = 1xxxxx
1877 }
1878 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001879 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001880 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001881}
1882
1883
1884// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001885// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001886// element sizes of 8, 16, 32 and 64 bits:
1887multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001888 string OpcodeStr, SDNode ShOp,
1889 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001890 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001891 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001892 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001893 let Inst{21-19} = 0b001; // imm6 = 001xxx
1894 }
1895 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001896 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001897 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1898 }
1899 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001900 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001901 let Inst{21} = 0b1; // imm6 = 1xxxxx
1902 }
1903 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001904 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001905 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001906
1907 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001908 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001909 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001910 let Inst{21-19} = 0b001; // imm6 = 001xxx
1911 }
1912 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001913 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001914 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1915 }
1916 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001917 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001918 let Inst{21} = 0b1; // imm6 = 1xxxxx
1919 }
1920 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001921 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001922 // imm6 = xxxxxx
1923}
1924
1925// Neon Shift Long operations,
1926// element sizes of 8, 16, 32 bits:
1927multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001929 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001930 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001931 let Inst{21-19} = 0b001; // imm6 = 001xxx
1932 }
1933 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001934 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001935 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1936 }
1937 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001939 let Inst{21} = 0b1; // imm6 = 1xxxxx
1940 }
1941}
1942
1943// Neon Shift Narrow operations,
1944// element sizes of 16, 32, 64 bits:
1945multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001947 SDNode OpNode> {
1948 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001949 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001950 let Inst{21-19} = 0b001; // imm6 = 001xxx
1951 }
1952 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001954 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1955 }
1956 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001957 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001958 let Inst{21} = 0b1; // imm6 = 1xxxxx
1959 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001960}
1961
1962//===----------------------------------------------------------------------===//
1963// Instruction Definitions.
1964//===----------------------------------------------------------------------===//
1965
1966// Vector Add Operations.
1967
1968// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001969defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001970 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001971def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001972 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001973def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001974 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001975// VADDL : Vector Add Long (Q = D + D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001976defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
1977 "vaddl", "s", int_arm_neon_vaddls, 1>;
1978defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
1979 "vaddl", "u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001980// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001981defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1982defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001983// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001984defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
1985 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
1986 "vhadd", "s", int_arm_neon_vhadds, 1>;
1987defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
1988 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
1989 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001990// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001991defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
1992 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
1993 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
1994defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
1995 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
1996 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001997// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001998defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
1999 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2000 "vqadd", "s", int_arm_neon_vqadds, 1>;
2001defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2002 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2003 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002004// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002005defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2006 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002007// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002008defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2009 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002010
2011// Vector Multiply Operations.
2012
2013// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002014defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002016def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2017 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2018def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2019 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002020def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002021 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002022def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002023 v4f32, v4f32, fmul, 1>;
2024defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2025def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2026def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2027 v2f32, fmul>;
2028
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002029def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2030 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2031 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2032 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002033 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002034 (SubReg_i16_lane imm:$lane)))>;
2035def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2036 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2037 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2038 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002039 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002040 (SubReg_i32_lane imm:$lane)))>;
2041def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2042 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2043 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2044 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002045 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002046 (SubReg_i32_lane imm:$lane)))>;
2047
Bob Wilson5bafff32009-06-22 23:27:02 +00002048// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002049defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002050 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002051 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002052defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2053 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002054 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002055def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002056 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2057 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002058 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2059 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002060 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002061 (SubReg_i16_lane imm:$lane)))>;
2062def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002063 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2064 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002065 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2066 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002067 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002068 (SubReg_i32_lane imm:$lane)))>;
2069
Bob Wilson5bafff32009-06-22 23:27:02 +00002070// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002071defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2072 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002073 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002074defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2075 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002076 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002077def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002078 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2079 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002080 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2081 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002082 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002083 (SubReg_i16_lane imm:$lane)))>;
2084def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002085 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2086 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002087 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2088 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002089 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090 (SubReg_i32_lane imm:$lane)))>;
2091
Bob Wilson5bafff32009-06-22 23:27:02 +00002092// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002093defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2094 "vmull", "s", int_arm_neon_vmulls, 1>;
2095defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2096 "vmull", "u", int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002097def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002098 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002099defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002100 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002101defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002102 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002103
Bob Wilson5bafff32009-06-22 23:27:02 +00002104// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002105defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2106 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2107defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2108 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002109
2110// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2111
2112// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002113defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002114 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2115def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002116 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002117def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002118 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002119defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2121def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002122 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002123def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002124 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002125
2126def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002127 (mul (v8i16 QPR:$src2),
2128 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2129 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002130 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002131 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002132 (SubReg_i16_lane imm:$lane)))>;
2133
2134def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002135 (mul (v4i32 QPR:$src2),
2136 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2137 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002138 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002139 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002140 (SubReg_i32_lane imm:$lane)))>;
2141
2142def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002143 (fmul (v4f32 QPR:$src2),
2144 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002145 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2146 (v4f32 QPR:$src2),
2147 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002148 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002149 (SubReg_i32_lane imm:$lane)))>;
2150
Bob Wilson5bafff32009-06-22 23:27:02 +00002151// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002152defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002153 "vmlal", "s", int_arm_neon_vmlals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002154defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002155 "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002156
Evan Chengf81bf152009-11-23 21:57:23 +00002157defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2158defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002159
Bob Wilson5bafff32009-06-22 23:27:02 +00002160// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002161defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002162 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002163defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002164
Bob Wilson5bafff32009-06-22 23:27:02 +00002165// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002166defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002167 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2168def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002169 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002170def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002171 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002172defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002173 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2174def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002175 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002176def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002177 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002178
2179def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002180 (mul (v8i16 QPR:$src2),
2181 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2182 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002183 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002184 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002185 (SubReg_i16_lane imm:$lane)))>;
2186
2187def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002188 (mul (v4i32 QPR:$src2),
2189 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2190 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002191 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002192 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002193 (SubReg_i32_lane imm:$lane)))>;
2194
2195def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002196 (fmul (v4f32 QPR:$src2),
2197 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2198 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002199 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002200 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002201 (SubReg_i32_lane imm:$lane)))>;
2202
Bob Wilson5bafff32009-06-22 23:27:02 +00002203// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002204defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002205 "vmlsl", "s", int_arm_neon_vmlsls>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002206defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002207 "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002208
Evan Chengf81bf152009-11-23 21:57:23 +00002209defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2210defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002211
Bob Wilson5bafff32009-06-22 23:27:02 +00002212// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002213defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002214 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002215defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002216
2217// Vector Subtract Operations.
2218
2219// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002220defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 "vsub", "i", sub, 0>;
2222def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002223 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002224def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002225 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002226// VSUBL : Vector Subtract Long (Q = D - D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002227defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2228 "vsubl", "s", int_arm_neon_vsubls, 1>;
2229defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2230 "vsubl", "u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002231// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002232defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2233defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002234// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002235defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002236 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002238defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002239 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002241// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002242defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002243 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002245defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002246 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002249defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2250 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002251// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002252defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2253 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002254
2255// Vector Comparisons.
2256
2257// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002258defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2259 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002260def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002261 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002262def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002263 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002264// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002265defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2266 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002267
Bob Wilson5bafff32009-06-22 23:27:02 +00002268// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002269defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2270 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2271defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2272 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002273def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2274 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002275def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002276 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002277// For disassembly only.
2278defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2279 "$dst, $src, #0">;
2280// For disassembly only.
2281defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2282 "$dst, $src, #0">;
2283
Bob Wilson5bafff32009-06-22 23:27:02 +00002284// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002285defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2286 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2287defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2288 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002289def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002290 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002291def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002292 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002293// For disassembly only.
2294defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2295 "$dst, $src, #0">;
2296// For disassembly only.
2297defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2298 "$dst, $src, #0">;
2299
Bob Wilson5bafff32009-06-22 23:27:02 +00002300// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002301def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2302 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2303def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2304 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002305// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002306def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2307 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2308def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2309 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002310// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002311defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002312 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002313
2314// Vector Bitwise Operations.
2315
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002316def vnot8 : PatFrag<(ops node:$in),
2317 (xor node:$in, (bitconvert (v8i8 immAllOnesV)))>;
2318def vnot16 : PatFrag<(ops node:$in),
2319 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
2320
2321
Bob Wilson5bafff32009-06-22 23:27:02 +00002322// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002323def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2324 v2i32, v2i32, and, 1>;
2325def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2326 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002327
2328// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002329def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2330 v2i32, v2i32, xor, 1>;
2331def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2332 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002333
2334// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002335def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2336 v2i32, v2i32, or, 1>;
2337def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2338 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002339
2340// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002341def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002342 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2343 "vbic", "$dst, $src1, $src2", "",
2344 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002345 (vnot8 DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002346def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002347 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2348 "vbic", "$dst, $src1, $src2", "",
2349 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002350 (vnot16 QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002351
2352// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002353def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002354 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2355 "vorn", "$dst, $src1, $src2", "",
2356 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002357 (vnot8 DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002358def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002359 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2360 "vorn", "$dst, $src1, $src2", "",
2361 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002362 (vnot16 QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002363
2364// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002365def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002366 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002367 "vmvn", "$dst, $src", "",
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002368 [(set DPR:$dst, (v2i32 (vnot8 DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002369def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002370 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002371 "vmvn", "$dst, $src", "",
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002372 [(set QPR:$dst, (v4i32 (vnot16 QPR:$src)))]>;
2373def : Pat<(v2i32 (vnot8 DPR:$src)), (VMVNd DPR:$src)>;
2374def : Pat<(v4i32 (vnot16 QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002375
2376// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002377def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002378 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2379 N3RegFrm, IIC_VCNTiD,
2380 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2381 [(set DPR:$dst,
2382 (v2i32 (or (and DPR:$src2, DPR:$src1),
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002383 (and DPR:$src3, (vnot8 DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002384def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002385 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2386 N3RegFrm, IIC_VCNTiQ,
2387 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2388 [(set QPR:$dst,
2389 (v4i32 (or (and QPR:$src2, QPR:$src1),
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002390 (and QPR:$src3, (vnot16 QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391
2392// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002393// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002394def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2395 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002396 N3RegFrm, IIC_VBINiD,
2397 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002398 [/* For disassembly only; pattern left blank */]>;
2399def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2400 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002401 N3RegFrm, IIC_VBINiQ,
2402 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002403 [/* For disassembly only; pattern left blank */]>;
2404
Bob Wilson5bafff32009-06-22 23:27:02 +00002405// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002406// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002407def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2408 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002409 N3RegFrm, IIC_VBINiD,
2410 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002411 [/* For disassembly only; pattern left blank */]>;
2412def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2413 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002414 N3RegFrm, IIC_VBINiQ,
2415 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002416 [/* For disassembly only; pattern left blank */]>;
2417
2418// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002419// for equivalent operations with different register constraints; it just
2420// inserts copies.
2421
2422// Vector Absolute Differences.
2423
2424// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002425defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002426 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002427 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002428defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002429 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002431def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002432 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002433def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002435
2436// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002437defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002439defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002440 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002441
2442// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002443defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2444 "vaba", "s", int_arm_neon_vabas>;
2445defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2446 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002447
2448// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002449defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002450 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002451defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002452 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002453
2454// Vector Maximum and Minimum.
2455
2456// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002457defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002458 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002459 "vmax", "s", int_arm_neon_vmaxs, 1>;
2460defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002461 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002462 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002463def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2464 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002465 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002466def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2467 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002468 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2469
2470// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002471defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2472 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2473 "vmin", "s", int_arm_neon_vmins, 1>;
2474defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2475 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2476 "vmin", "u", int_arm_neon_vminu, 1>;
2477def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2478 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002479 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002480def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2481 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002482 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002483
2484// Vector Pairwise Operations.
2485
2486// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002487def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2488 "vpadd", "i8",
2489 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2490def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2491 "vpadd", "i16",
2492 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2493def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2494 "vpadd", "i32",
2495 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002496def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2497 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002498 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002499
2500// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002501defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002502 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002503defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002504 int_arm_neon_vpaddlu>;
2505
2506// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002507defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002509defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002510 int_arm_neon_vpadalu>;
2511
2512// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002513def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002514 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002515def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002516 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002517def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002518 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002519def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002520 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002521def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002522 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002523def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002524 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002525def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002526 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002527
2528// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002529def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002530 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002531def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002532 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002533def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002534 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002535def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002536 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002537def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002538 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002539def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002540 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002541def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002542 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002543
2544// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2545
2546// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002547def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002548 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002549 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002550def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002551 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002552 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002553def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002555 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002556def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002558 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002559
2560// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002561def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002562 IIC_VRECSD, "vrecps", "f32",
2563 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002564def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002565 IIC_VRECSQ, "vrecps", "f32",
2566 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002567
2568// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002569def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002571 v2i32, v2i32, int_arm_neon_vrsqrte>;
2572def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002574 v4i32, v4i32, int_arm_neon_vrsqrte>;
2575def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002577 v2f32, v2f32, int_arm_neon_vrsqrte>;
2578def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002580 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002581
2582// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002583def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 IIC_VRECSD, "vrsqrts", "f32",
2585 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002586def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 IIC_VRECSQ, "vrsqrts", "f32",
2588 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002589
2590// Vector Shifts.
2591
2592// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002593defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2594 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2595 "vshl", "s", int_arm_neon_vshifts, 0>;
2596defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2597 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2598 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002599// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002600defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2601 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002602// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002603defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2604 N2RegVShRFrm>;
2605defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2606 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607
2608// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002609defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2610defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002613class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002614 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002615 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002616 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2617 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002618 let Inst{21-16} = op21_16;
2619}
Evan Chengf81bf152009-11-23 21:57:23 +00002620def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002621 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002622def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002623 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002624def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002625 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002626
2627// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002628defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2629 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002630
2631// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002632defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2633 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2634 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2635defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2636 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2637 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002638// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002639defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2640 N2RegVShRFrm>;
2641defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2642 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002643
2644// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002645defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002646 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002647
2648// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002649defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2650 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2651 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2652defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2653 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2654 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002655// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002656defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2657 N2RegVShLFrm>;
2658defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2659 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002661defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2662 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663
2664// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002665defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002666 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002667defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002668 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002671defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002672 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002673
2674// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002675defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2676 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2677 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2678defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2679 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2680 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002681
2682// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002683defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002684 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002685defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002686 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002687
2688// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002689defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002690 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002691
2692// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002693defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2694defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002695// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002696defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2697defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002698
2699// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002700defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002701// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002702defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703
2704// Vector Absolute and Saturating Absolute.
2705
2706// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002707defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002708 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002709 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002710def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002711 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002712 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002713def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002715 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
2717// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002718defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 int_arm_neon_vqabs>;
2721
2722// Vector Negate.
2723
Chris Lattner0a00ed92010-03-28 08:39:10 +00002724def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2725def vneg8 : PatFrag<(ops node:$in),
2726 (sub (bitconvert (v8i8 immAllZerosV)), node:$in)>;
2727def vneg16 : PatFrag<(ops node:$in),
2728 (sub (bitconvert (v16i8 immAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729
Evan Chengf81bf152009-11-23 21:57:23 +00002730class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002732 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Chris Lattner0a00ed92010-03-28 08:39:10 +00002733 [(set DPR:$dst, (Ty (vneg8 DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002734class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002736 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Chris Lattner0a00ed92010-03-28 08:39:10 +00002737 [(set QPR:$dst, (Ty (vneg16 QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002738
Chris Lattner0a00ed92010-03-28 08:39:10 +00002739// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00002740def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2741def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2742def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2743def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2744def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2745def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002746
2747// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002748def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002749 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2752def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002753 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002754 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002755 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2756
Chris Lattner0a00ed92010-03-28 08:39:10 +00002757def : Pat<(v8i8 (vneg8 DPR:$src)), (VNEGs8d DPR:$src)>;
2758def : Pat<(v4i16 (vneg8 DPR:$src)), (VNEGs16d DPR:$src)>;
2759def : Pat<(v2i32 (vneg8 DPR:$src)), (VNEGs32d DPR:$src)>;
2760def : Pat<(v16i8 (vneg16 QPR:$src)), (VNEGs8q QPR:$src)>;
2761def : Pat<(v8i16 (vneg16 QPR:$src)), (VNEGs16q QPR:$src)>;
2762def : Pat<(v4i32 (vneg16 QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002763
2764// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002765defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002767 int_arm_neon_vqneg>;
2768
2769// Vector Bit Counting Operations.
2770
2771// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002772defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002774 int_arm_neon_vcls>;
2775// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002776defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002777 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002778 int_arm_neon_vclz>;
2779// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002780def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002782 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002783def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002785 v16i8, v16i8, int_arm_neon_vcnt>;
2786
Johnny Chend8836042010-02-24 20:06:07 +00002787// Vector Swap -- for disassembly only.
2788def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2789 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2790 "vswp", "$dst, $src", "", []>;
2791def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2792 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2793 "vswp", "$dst, $src", "", []>;
2794
Bob Wilson5bafff32009-06-22 23:27:02 +00002795// Vector Move Operations.
2796
2797// VMOV : Vector Move (Register)
2798
Evan Cheng020cc1b2010-05-13 00:16:46 +00002799let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00002800def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002801 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002802def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002803 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002804
Evan Chengb63387a2010-05-06 06:36:08 +00002805// Pseudo vector move instruction for QQ (a pair of Q) registers. This should
2806// be expanded after register allocation is completed.
2807def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
2808 NoItinerary, "@ vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00002809} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00002810
Bob Wilson5bafff32009-06-22 23:27:02 +00002811// VMOV : Vector Move (Immediate)
2812
2813// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2814def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2815 return ARM::getVMOVImm(N, 1, *CurDAG);
2816}]>;
2817def vmovImm8 : PatLeaf<(build_vector), [{
2818 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2819}], VMOV_get_imm8>;
2820
2821// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2822def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2823 return ARM::getVMOVImm(N, 2, *CurDAG);
2824}]>;
2825def vmovImm16 : PatLeaf<(build_vector), [{
2826 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2827}], VMOV_get_imm16>;
2828
2829// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2830def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2831 return ARM::getVMOVImm(N, 4, *CurDAG);
2832}]>;
2833def vmovImm32 : PatLeaf<(build_vector), [{
2834 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2835}], VMOV_get_imm32>;
2836
2837// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2838def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2839 return ARM::getVMOVImm(N, 8, *CurDAG);
2840}]>;
2841def vmovImm64 : PatLeaf<(build_vector), [{
2842 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2843}], VMOV_get_imm64>;
2844
2845// Note: Some of the cmode bits in the following VMOV instructions need to
2846// be encoded based on the immed values.
2847
2848def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002849 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002850 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2852def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002853 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002854 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002855 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2856
Johnny Chen208d76c2009-12-01 00:02:02 +00002857def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002858 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002859 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002860 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002861def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002862 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002863 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002864 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2865
Johnny Chen208d76c2009-12-01 00:02:02 +00002866def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002867 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002869 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002870def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002871 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002872 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2874
2875def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002876 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2879def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002880 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2883
2884// VMOV : Vector Get Lane (move scalar to ARM core register)
2885
Johnny Chen131c4a52009-11-23 17:48:17 +00002886def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002887 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002888 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002889 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2890 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002891def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002892 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002893 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002894 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2895 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002896def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002897 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002898 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002899 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2900 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002901def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002902 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002903 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2905 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002906def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002907 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002908 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002909 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2910 imm:$lane))]>;
2911// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2912def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2913 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002914 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002915 (SubReg_i8_lane imm:$lane))>;
2916def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2917 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002918 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002919 (SubReg_i16_lane imm:$lane))>;
2920def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2921 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002922 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002923 (SubReg_i8_lane imm:$lane))>;
2924def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2925 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002926 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002927 (SubReg_i16_lane imm:$lane))>;
2928def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2929 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002930 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002931 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002932def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002933 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002934 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002935def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002936 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002937 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002938//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002939// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002941 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942
2943
2944// VMOV : Vector Set Lane (move ARM core register to scalar)
2945
2946let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002947def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002948 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002949 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2951 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002952def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002953 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002954 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002955 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2956 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002957def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002958 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002959 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002960 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2961 GPR:$src2, imm:$lane))]>;
2962}
2963def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2964 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002965 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002966 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002967 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002968 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2970 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002971 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002972 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002973 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002974 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002975def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2976 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002977 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002978 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002979 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002980 (DSubReg_i32_reg imm:$lane)))>;
2981
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002982def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002983 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2984 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002985def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002986 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2987 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002988
2989//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002990// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002991def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002992 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002993
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002994def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2995 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002996def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002997 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2998def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2999 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
3000
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003001def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3002 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3003def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3004 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3005def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3006 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3007
3008def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3009 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3010 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3011 arm_dsubreg_0)>;
3012def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3013 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3014 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3015 arm_dsubreg_0)>;
3016def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3017 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3018 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3019 arm_dsubreg_0)>;
3020
Bob Wilson5bafff32009-06-22 23:27:02 +00003021// VDUP : Vector Duplicate (from ARM core register to all elements)
3022
Evan Chengf81bf152009-11-23 21:57:23 +00003023class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003024 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003025 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003026 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003027class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003029 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003030 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003031
Evan Chengf81bf152009-11-23 21:57:23 +00003032def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3033def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3034def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3035def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3036def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3037def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038
3039def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003040 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003041 [(set DPR:$dst, (v2f32 (NEONvdup
3042 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003043def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003044 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003045 [(set QPR:$dst, (v4f32 (NEONvdup
3046 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047
3048// VDUP : Vector Duplicate Lane (from scalar to all elements)
3049
Johnny Chene4614f72010-03-25 17:01:27 +00003050class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3051 ValueType Ty>
3052 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3053 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3054 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
Johnny Chene4614f72010-03-25 17:01:27 +00003056class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003057 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003058 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3059 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3060 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3061 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062
Bob Wilson507df402009-10-21 02:15:46 +00003063// Inst{19-16} is partially specified depending on the element size.
3064
Johnny Chene4614f72010-03-25 17:01:27 +00003065def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3066def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3067def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3068def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3069def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3070def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3071def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3072def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003073
Bob Wilson0ce37102009-08-14 05:08:32 +00003074def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3075 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3076 (DSubReg_i8_reg imm:$lane))),
3077 (SubReg_i8_lane imm:$lane)))>;
3078def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3079 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3080 (DSubReg_i16_reg imm:$lane))),
3081 (SubReg_i16_lane imm:$lane)))>;
3082def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3083 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3084 (DSubReg_i32_reg imm:$lane))),
3085 (SubReg_i32_lane imm:$lane)))>;
3086def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3087 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3088 (DSubReg_i32_reg imm:$lane))),
3089 (SubReg_i32_lane imm:$lane)))>;
3090
Johnny Chenda1aea42009-11-23 21:00:43 +00003091def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3092 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003093 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003094 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003095
Johnny Chenda1aea42009-11-23 21:00:43 +00003096def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3097 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003098 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003099 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003100
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003101def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3102 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003103 (i64 (EXTRACT_SUBREG QPR:$src,
3104 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003105 (DSubReg_f64_other_reg imm:$lane))>;
3106def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3107 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003108 (f64 (EXTRACT_SUBREG QPR:$src,
3109 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003110 (DSubReg_f64_other_reg imm:$lane))>;
3111
Bob Wilson5bafff32009-06-22 23:27:02 +00003112// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003113defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3114 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003116defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3117 "vqmovn", "s", int_arm_neon_vqmovns>;
3118defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3119 "vqmovn", "u", int_arm_neon_vqmovnu>;
3120defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3121 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003122// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003123defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3124 int_arm_neon_vmovls>;
3125defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3126 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003127
3128// Vector Conversions.
3129
Johnny Chen9e088762010-03-17 17:52:21 +00003130// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003131def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3132 v2i32, v2f32, fp_to_sint>;
3133def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3134 v2i32, v2f32, fp_to_uint>;
3135def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3136 v2f32, v2i32, sint_to_fp>;
3137def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3138 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003139
Johnny Chen6c8648b2010-03-17 23:26:50 +00003140def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3141 v4i32, v4f32, fp_to_sint>;
3142def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3143 v4i32, v4f32, fp_to_uint>;
3144def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3145 v4f32, v4i32, sint_to_fp>;
3146def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3147 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003148
3149// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003150def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003151 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003152def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003153 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003154def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003155 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003156def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3158
Evan Chengf81bf152009-11-23 21:57:23 +00003159def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003160 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003161def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003163def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003164 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003165def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003166 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3167
Bob Wilsond8e17572009-08-12 22:31:50 +00003168// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003169
3170// VREV64 : Vector Reverse elements within 64-bit doublewords
3171
Evan Chengf81bf152009-11-23 21:57:23 +00003172class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003173 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003174 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003176 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003177class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003178 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003179 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003181 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003182
Evan Chengf81bf152009-11-23 21:57:23 +00003183def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3184def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3185def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3186def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003187
Evan Chengf81bf152009-11-23 21:57:23 +00003188def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3189def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3190def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3191def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003192
3193// VREV32 : Vector Reverse elements within 32-bit words
3194
Evan Chengf81bf152009-11-23 21:57:23 +00003195class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003196 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003197 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003199 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003200class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003201 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003202 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003204 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003205
Evan Chengf81bf152009-11-23 21:57:23 +00003206def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3207def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003208
Evan Chengf81bf152009-11-23 21:57:23 +00003209def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3210def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003211
3212// VREV16 : Vector Reverse elements within 16-bit halfwords
3213
Evan Chengf81bf152009-11-23 21:57:23 +00003214class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003215 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003216 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003218 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003219class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003220 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003221 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003223 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003224
Evan Chengf81bf152009-11-23 21:57:23 +00003225def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3226def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003227
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003228// Other Vector Shuffles.
3229
3230// VEXT : Vector Extract
3231
Evan Chengf81bf152009-11-23 21:57:23 +00003232class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003233 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3234 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3235 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3236 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3237 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003238
Evan Chengf81bf152009-11-23 21:57:23 +00003239class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003240 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3241 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3242 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3243 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3244 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003245
Evan Chengf81bf152009-11-23 21:57:23 +00003246def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3247def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3248def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3249def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003250
Evan Chengf81bf152009-11-23 21:57:23 +00003251def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3252def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3253def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3254def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003255
Bob Wilson64efd902009-08-08 05:53:00 +00003256// VTRN : Vector Transpose
3257
Evan Chengf81bf152009-11-23 21:57:23 +00003258def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3259def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3260def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003261
Evan Chengf81bf152009-11-23 21:57:23 +00003262def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3263def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3264def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003265
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003266// VUZP : Vector Unzip (Deinterleave)
3267
Evan Chengf81bf152009-11-23 21:57:23 +00003268def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3269def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3270def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003271
Evan Chengf81bf152009-11-23 21:57:23 +00003272def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3273def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3274def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003275
3276// VZIP : Vector Zip (Interleave)
3277
Evan Chengf81bf152009-11-23 21:57:23 +00003278def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3279def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3280def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003281
Evan Chengf81bf152009-11-23 21:57:23 +00003282def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3283def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3284def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003285
Bob Wilson114a2662009-08-12 20:51:55 +00003286// Vector Table Lookup and Table Extension.
3287
3288// VTBL : Vector Table Lookup
3289def VTBL1
3290 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003291 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003293 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003294let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003295def VTBL2
3296 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003297 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003298 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003299 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3300 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3301def VTBL3
3302 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003303 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003304 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003305 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3306 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3307def VTBL4
3308 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003309 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003310 NVTBLFrm, IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003311 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003312 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3313 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003314} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003315
3316// VTBX : Vector Table Extension
3317def VTBX1
3318 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003319 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003320 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003321 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3322 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003323let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003324def VTBX2
3325 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003326 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003327 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003328 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3329 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3330def VTBX3
3331 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003332 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003333 NVTBLFrm, IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003334 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003335 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3336 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3337def VTBX4
3338 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003339 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003340 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3341 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003342 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3343 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003344} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003345
Bob Wilson5bafff32009-06-22 23:27:02 +00003346//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003347// NEON instructions for single-precision FP math
3348//===----------------------------------------------------------------------===//
3349
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003350class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3351 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003352 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3353 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003354 arm_ssubreg_0)>;
3355
3356class N3VSPat<SDNode OpNode, NeonI Inst>
3357 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003358 (EXTRACT_SUBREG (v2f32
3359 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3360 SPR:$a, arm_ssubreg_0),
3361 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3362 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003363 arm_ssubreg_0)>;
3364
3365class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3366 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3367 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3368 SPR:$acc, arm_ssubreg_0),
3369 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3370 SPR:$a, arm_ssubreg_0),
3371 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3372 SPR:$b, arm_ssubreg_0)),
3373 arm_ssubreg_0)>;
3374
Evan Cheng1d2426c2009-08-07 19:30:41 +00003375// These need separate instructions because they must use DPR_VFP2 register
3376// class which have SPR sub-registers.
3377
3378// Vector Add Operations used for single-precision FP
3379let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003380def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3381def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003382
David Goodwin338268c2009-08-10 22:17:39 +00003383// Vector Sub Operations used for single-precision FP
3384let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003385def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3386def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003387
Evan Cheng1d2426c2009-08-07 19:30:41 +00003388// Vector Multiply Operations used for single-precision FP
3389let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003390def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3391def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003392
3393// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003394// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3395// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003396
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003397//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003398//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003399// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003400//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003401
3402//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003403//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003404// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003405//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003406
David Goodwin338268c2009-08-10 22:17:39 +00003407// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003408let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003409def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3410 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3411 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003412def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003413
David Goodwin338268c2009-08-10 22:17:39 +00003414// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003415let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003416def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3417 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3418 "vneg", "f32", "$dst, $src", "", []>;
3419def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003420
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003421// Vector Maximum used for single-precision FP
3422let neverHasSideEffects = 1 in
3423def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003424 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003425 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3426def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3427
3428// Vector Minimum used for single-precision FP
3429let neverHasSideEffects = 1 in
3430def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003431 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003432 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3433def : N3VSPat<NEONfmin, VMINfd_sfp>;
3434
David Goodwin338268c2009-08-10 22:17:39 +00003435// Vector Convert between single-precision FP and integer
3436let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003437def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3438 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003439def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003440
3441let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003442def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3443 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003444def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003445
3446let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003447def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3448 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003449def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003450
3451let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003452def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3453 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003454def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003455
Evan Cheng1d2426c2009-08-07 19:30:41 +00003456//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003457// Non-Instruction Patterns
3458//===----------------------------------------------------------------------===//
3459
3460// bit_convert
3461def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3462def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3463def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3464def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3465def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3466def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3467def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3468def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3469def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3470def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3471def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3472def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3473def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3474def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3475def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3476def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3477def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3478def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3479def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3480def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3481def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3482def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3483def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3484def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3485def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3486def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3487def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3488def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3489def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3490def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3491
3492def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3493def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3494def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3495def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3496def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3497def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3498def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3499def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3500def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3501def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3502def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3503def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3504def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3505def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3506def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3507def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3508def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3509def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3510def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3511def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3512def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3513def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3514def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3515def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3516def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3517def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3518def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3519def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3520def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3521def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;