Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // NEON-specific DAG Nodes. |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
| 19 | |
| 20 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
| 21 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
| 22 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 23 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
| 24 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 25 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 26 | |
| 27 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 28 | // narrow operations where the source and destination vectors have different |
| 29 | // types. The "SHINS" version is for shift and insert operations. |
| 30 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 31 | SDTCisVT<2, i32>]>; |
| 32 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 33 | SDTCisVT<2, i32>]>; |
| 34 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 35 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 36 | |
| 37 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 38 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 39 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 40 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 41 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 42 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 43 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 44 | |
| 45 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 46 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 47 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 48 | |
| 49 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 50 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 51 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 52 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 53 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 54 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 55 | |
| 56 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 57 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 58 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 59 | |
| 60 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 61 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 62 | |
| 63 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 64 | SDTCisVT<2, i32>]>; |
| 65 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 66 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 67 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 68 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 69 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 70 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 71 | // so the result is not constrained to match the source. |
| 72 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 73 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 74 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 75 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 76 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 77 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 78 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 79 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 80 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 81 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 82 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 83 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 84 | |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 85 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 86 | SDTCisSameAs<0, 2>, |
| 87 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 88 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 89 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 90 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 91 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 92 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 93 | SDTCisSameAs<0, 2>]>; |
| 94 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 95 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 96 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 97 | //===----------------------------------------------------------------------===// |
| 98 | // NEON operand definitions |
| 99 | //===----------------------------------------------------------------------===// |
| 100 | |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 101 | def h8imm : Operand<i8> { |
| 102 | let PrintMethod = "printHex8ImmOperand"; |
| 103 | } |
| 104 | def h16imm : Operand<i16> { |
| 105 | let PrintMethod = "printHex16ImmOperand"; |
| 106 | } |
| 107 | def h32imm : Operand<i32> { |
| 108 | let PrintMethod = "printHex32ImmOperand"; |
| 109 | } |
| 110 | def h64imm : Operand<i64> { |
| 111 | let PrintMethod = "printHex64ImmOperand"; |
| 112 | } |
| 113 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 114 | //===----------------------------------------------------------------------===// |
| 115 | // NEON load / store instructions |
| 116 | //===----------------------------------------------------------------------===// |
| 117 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 118 | // Use vldmia to load a Q register as a D register pair. |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 119 | // This is equivalent to VLDMD except that it has a Q register operand. |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 120 | def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm, |
| 121 | "vldmia", "$addr, ${dst:dregpair}", |
| 122 | [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> { |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 123 | let Inst{27-25} = 0b110; |
| 124 | let Inst{24} = 0; // P bit |
| 125 | let Inst{23} = 1; // U bit |
| 126 | let Inst{20} = 1; |
Johnny Chen | b731e87 | 2009-12-01 17:37:06 +0000 | [diff] [blame] | 127 | let Inst{11-8} = 0b1011; |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 128 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 129 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 130 | let mayLoad = 1 in { |
| 131 | // Use vld1 to load a Q register as a D register pair. |
| 132 | // This alternative to VLDRQ allows an alignment to be specified. |
| 133 | // This is equivalent to VLD1q64 except that it has a Q register operand. |
| 134 | def VLD1q |
| 135 | : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr), |
| 136 | IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>; |
| 137 | def VLD1q_UPD |
| 138 | : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst, GPR:$wb), |
| 139 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", "64", |
| 140 | "${dst:dregpair}, $addr$offset", "$addr.addr = $wb", []>; |
| 141 | } // mayLoad = 1 |
| 142 | |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 143 | // Use vstmia to store a Q register as a D register pair. |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame^] | 144 | // This is equivalent to VSTMD except that it has a Q register operand. |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 145 | def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem, |
| 146 | "vstmia", "$addr, ${src:dregpair}", |
| 147 | [(store (v2f64 QPR:$src), addrmode4:$addr)]> { |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 148 | let Inst{27-25} = 0b110; |
| 149 | let Inst{24} = 0; // P bit |
| 150 | let Inst{23} = 1; // U bit |
| 151 | let Inst{20} = 0; |
Johnny Chen | b731e87 | 2009-12-01 17:37:06 +0000 | [diff] [blame] | 152 | let Inst{11-8} = 0b1011; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 153 | } |
| 154 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame^] | 155 | let mayStore = 1 in { |
| 156 | // Use vst1 to store a Q register as a D register pair. |
| 157 | // This alternative to VSTRQ allows an alignment to be specified. |
| 158 | // This is equivalent to VST1q64 except that it has a Q register operand. |
| 159 | def VST1q |
| 160 | : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src), |
| 161 | IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>; |
| 162 | def VST1q_UPD |
| 163 | : NLdSt<0,0b00,0b1010,0b1100, (outs GPR:$wb), |
| 164 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), |
| 165 | IIC_VST, "vst1", "64", "{$src:dregpair}, $addr$offset", |
| 166 | "$addr.addr = $wb", []>; |
| 167 | } // mayStore = 1 |
| 168 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 169 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
| 170 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 171 | // VLD1 : Vector Load (multiple single elements) |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 172 | class VLD1D<bits<4> op7_4, string Dt> |
| 173 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), |
| 174 | (ins addrmode6:$addr), IIC_VLD1, |
| 175 | "vld1", Dt, "\\{$dst\\}, $addr", "", []>; |
| 176 | class VLD1Q<bits<4> op7_4, string Dt> |
| 177 | : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2), |
| 178 | (ins addrmode6:$addr), IIC_VLD1, |
| 179 | "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 180 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 181 | def VLD1d8 : VLD1D<0b0000, "8">; |
| 182 | def VLD1d16 : VLD1D<0b0100, "16">; |
| 183 | def VLD1d32 : VLD1D<0b1000, "32">; |
| 184 | def VLD1d64 : VLD1D<0b1100, "64">; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 185 | |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 186 | def VLD1q8 : VLD1Q<0b0000, "8">; |
| 187 | def VLD1q16 : VLD1Q<0b0100, "16">; |
| 188 | def VLD1q32 : VLD1Q<0b1000, "32">; |
| 189 | def VLD1q64 : VLD1Q<0b1100, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 190 | |
| 191 | // ...with address register writeback: |
| 192 | class VLD1DWB<bits<4> op7_4, string Dt> |
| 193 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 194 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, |
| 195 | "vld1", Dt, "\\{$dst\\}, $addr$offset", |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 196 | "$addr.addr = $wb", []>; |
| 197 | class VLD1QWB<bits<4> op7_4, string Dt> |
| 198 | : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 199 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, |
| 200 | "vld1", Dt, "${dst:dregpair}, $addr$offset", |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 201 | "$addr.addr = $wb", []>; |
| 202 | |
| 203 | def VLD1d8_UPD : VLD1DWB<0b0000, "8">; |
| 204 | def VLD1d16_UPD : VLD1DWB<0b0100, "16">; |
| 205 | def VLD1d32_UPD : VLD1DWB<0b1000, "32">; |
| 206 | def VLD1d64_UPD : VLD1DWB<0b1100, "64">; |
| 207 | |
| 208 | def VLD1q8_UPD : VLD1QWB<0b0000, "8">; |
| 209 | def VLD1q16_UPD : VLD1QWB<0b0100, "16">; |
| 210 | def VLD1q32_UPD : VLD1QWB<0b1000, "32">; |
| 211 | def VLD1q64_UPD : VLD1QWB<0b1100, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 212 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 213 | // ...with 3 registers (some of these are only for the disassembler): |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 214 | class VLD1D3<bits<4> op7_4, string Dt> |
Bob Wilson | 667a13e | 2010-03-20 19:57:03 +0000 | [diff] [blame] | 215 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 216 | (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt, |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 217 | "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 218 | class VLD1D3WB<bits<4> op7_4, string Dt> |
| 219 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 220 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt, |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 221 | "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 222 | |
| 223 | def VLD1d8T : VLD1D3<0b0000, "8">; |
| 224 | def VLD1d16T : VLD1D3<0b0100, "16">; |
| 225 | def VLD1d32T : VLD1D3<0b1000, "32">; |
| 226 | def VLD1d64T : VLD1D3<0b1100, "64">; |
| 227 | |
| 228 | def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">; |
| 229 | def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">; |
| 230 | def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">; |
Bob Wilson | 62ef3c8 | 2010-03-22 20:31:39 +0000 | [diff] [blame] | 231 | def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 232 | |
| 233 | // ...with 4 registers (some of these are only for the disassembler): |
| 234 | class VLD1D4<bits<4> op7_4, string Dt> |
| 235 | : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 236 | (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt, |
| 237 | "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 238 | class VLD1D4WB<bits<4> op7_4, string Dt> |
| 239 | : NLdSt<0,0b10,0b0010,op7_4, |
| 240 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 241 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt, |
| 242 | "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb", |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 243 | []>; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 244 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 245 | def VLD1d8Q : VLD1D4<0b0000, "8">; |
| 246 | def VLD1d16Q : VLD1D4<0b0100, "16">; |
| 247 | def VLD1d32Q : VLD1D4<0b1000, "32">; |
| 248 | def VLD1d64Q : VLD1D4<0b1100, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 249 | |
| 250 | def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">; |
| 251 | def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">; |
| 252 | def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">; |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 253 | def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 254 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 255 | // VLD2 : Vector Load (multiple 2-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 256 | class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 257 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 258 | (ins addrmode6:$addr), IIC_VLD2, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 259 | "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; |
| 260 | class VLD2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 261 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 262 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 263 | (ins addrmode6:$addr), IIC_VLD2, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 264 | "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 265 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 266 | def VLD2d8 : VLD2D<0b1000, 0b0000, "8">; |
| 267 | def VLD2d16 : VLD2D<0b1000, 0b0100, "16">; |
| 268 | def VLD2d32 : VLD2D<0b1000, 0b1000, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 269 | |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 270 | def VLD2q8 : VLD2Q<0b0000, "8">; |
| 271 | def VLD2q16 : VLD2Q<0b0100, "16">; |
| 272 | def VLD2q32 : VLD2Q<0b1000, "32">; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 273 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 274 | // ...with address register writeback: |
| 275 | class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 276 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 277 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2, |
| 278 | "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 279 | "$addr.addr = $wb", []>; |
| 280 | class VLD2QWB<bits<4> op7_4, string Dt> |
| 281 | : NLdSt<0, 0b10, 0b0011, op7_4, |
| 282 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 283 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2, |
| 284 | "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 285 | "$addr.addr = $wb", []>; |
| 286 | |
| 287 | def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">; |
| 288 | def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">; |
| 289 | def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 290 | |
| 291 | def VLD2q8_UPD : VLD2QWB<0b0000, "8">; |
| 292 | def VLD2q16_UPD : VLD2QWB<0b0100, "16">; |
| 293 | def VLD2q32_UPD : VLD2QWB<0b1000, "32">; |
| 294 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 295 | // ...with double-spaced registers (for disassembly only): |
| 296 | def VLD2b8 : VLD2D<0b1001, 0b0000, "8">; |
| 297 | def VLD2b16 : VLD2D<0b1001, 0b0100, "16">; |
| 298 | def VLD2b32 : VLD2D<0b1001, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 299 | def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">; |
| 300 | def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">; |
| 301 | def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 302 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 303 | // VLD3 : Vector Load (multiple 3-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 304 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 305 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 306 | (ins addrmode6:$addr), IIC_VLD3, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 307 | "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 308 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 309 | def VLD3d8 : VLD3D<0b0100, 0b0000, "8">; |
| 310 | def VLD3d16 : VLD3D<0b0100, 0b0100, "16">; |
| 311 | def VLD3d32 : VLD3D<0b0100, 0b1000, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 312 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 313 | // ...with address register writeback: |
| 314 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 315 | : NLdSt<0, 0b10, op11_8, op7_4, |
| 316 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 317 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3, |
| 318 | "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 319 | "$addr.addr = $wb", []>; |
| 320 | |
| 321 | def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">; |
| 322 | def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">; |
| 323 | def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 324 | |
| 325 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 326 | def VLD3q8 : VLD3D<0b0101, 0b0000, "8">; |
| 327 | def VLD3q16 : VLD3D<0b0101, 0b0100, "16">; |
| 328 | def VLD3q32 : VLD3D<0b0101, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 329 | def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">; |
| 330 | def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">; |
| 331 | def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 332 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 333 | // ...alternate versions to be allocated odd register numbers: |
| 334 | def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">; |
| 335 | def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">; |
| 336 | def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 337 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 338 | // VLD4 : Vector Load (multiple 4-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 339 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 340 | : NLdSt<0, 0b10, op11_8, op7_4, |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 341 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 342 | (ins addrmode6:$addr), IIC_VLD4, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 343 | "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 344 | |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 345 | def VLD4d8 : VLD4D<0b0000, 0b0000, "8">; |
| 346 | def VLD4d16 : VLD4D<0b0000, 0b0100, "16">; |
| 347 | def VLD4d32 : VLD4D<0b0000, 0b1000, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 348 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 349 | // ...with address register writeback: |
| 350 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 351 | : NLdSt<0, 0b10, op11_8, op7_4, |
| 352 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 353 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, |
| 354 | "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 355 | "$addr.addr = $wb", []>; |
| 356 | |
| 357 | def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">; |
| 358 | def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">; |
| 359 | def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 360 | |
| 361 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 362 | def VLD4q8 : VLD4D<0b0001, 0b0000, "8">; |
| 363 | def VLD4q16 : VLD4D<0b0001, 0b0100, "16">; |
| 364 | def VLD4q32 : VLD4D<0b0001, 0b1000, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 365 | def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">; |
| 366 | def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">; |
| 367 | def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 368 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 369 | // ...alternate versions to be allocated odd register numbers: |
| 370 | def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">; |
| 371 | def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">; |
| 372 | def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 373 | |
| 374 | // VLD1LN : Vector Load (single element to one lane) |
| 375 | // FIXME: Not yet implemented. |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 376 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 377 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 378 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 379 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2), |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 380 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 381 | IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr", |
| 382 | "$src1 = $dst1, $src2 = $dst2", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 383 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 384 | def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">; |
| 385 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">; |
| 386 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 387 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 388 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 389 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">; |
| 390 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 391 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 392 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 393 | def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">; |
| 394 | def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 395 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 396 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 397 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 398 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 399 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 400 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 401 | "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset", |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 402 | "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>; |
| 403 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 404 | def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">; |
| 405 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">; |
| 406 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 407 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 408 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">; |
| 409 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 410 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 411 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 412 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 413 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 414 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
| 415 | nohash_imm:$lane), IIC_VLD3, "vld3", Dt, |
| 416 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr", |
| 417 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 418 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 419 | def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">; |
| 420 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">; |
| 421 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 422 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 423 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 424 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">; |
| 425 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 426 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 427 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 428 | def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">; |
| 429 | def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 430 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 431 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 432 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 433 | : NLdSt<1, 0b10, op11_8, op7_4, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 434 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 435 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 436 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
| 437 | IIC_VLD3, "vld3", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 438 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset", |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 439 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb", |
| 440 | []>; |
| 441 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 442 | def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">; |
| 443 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">; |
| 444 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 445 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 446 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">; |
| 447 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 448 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 449 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 450 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 451 | : NLdSt<1, 0b10, op11_8, op7_4, |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 452 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
| 453 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
| 454 | nohash_imm:$lane), IIC_VLD4, "vld4", Dt, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 455 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr", |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 456 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 457 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 458 | def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">; |
| 459 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">; |
| 460 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 461 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 462 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 463 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">; |
| 464 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 465 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 466 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 467 | def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">; |
| 468 | def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 469 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 470 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 471 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 472 | : NLdSt<1, 0b10, op11_8, op7_4, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 473 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 474 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 475 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
| 476 | IIC_VLD4, "vld4", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 477 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset", |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 478 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb", |
| 479 | []>; |
| 480 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 481 | def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">; |
| 482 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">; |
| 483 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 484 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 485 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">; |
| 486 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 487 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 488 | // VLD1DUP : Vector Load (single element to all lanes) |
| 489 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
| 490 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
| 491 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
| 492 | // FIXME: Not yet implemented. |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 493 | } // mayLoad = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | dbd3c0e | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 494 | |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 495 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in { |
| 496 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame^] | 497 | // VST1 : Vector Store (multiple single elements) |
| 498 | class VST1D<bits<4> op7_4, string Dt> |
| 499 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST, |
| 500 | "vst1", Dt, "\\{$src\\}, $addr", "", []>; |
| 501 | class VST1Q<bits<4> op7_4, string Dt> |
| 502 | : NLdSt<0,0b00,0b1010,op7_4, (outs), |
| 503 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, |
| 504 | "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>; |
| 505 | |
| 506 | def VST1d8 : VST1D<0b0000, "8">; |
| 507 | def VST1d16 : VST1D<0b0100, "16">; |
| 508 | def VST1d32 : VST1D<0b1000, "32">; |
| 509 | def VST1d64 : VST1D<0b1100, "64">; |
| 510 | |
| 511 | def VST1q8 : VST1Q<0b0000, "8">; |
| 512 | def VST1q16 : VST1Q<0b0100, "16">; |
| 513 | def VST1q32 : VST1Q<0b1000, "32">; |
| 514 | def VST1q64 : VST1Q<0b1100, "64">; |
| 515 | |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 516 | // ...with address register writeback: |
| 517 | class VST1DWB<bits<4> op7_4, string Dt> |
| 518 | : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 519 | (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST, |
| 520 | "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 521 | class VST1QWB<bits<4> op7_4, string Dt> |
| 522 | : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 523 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST, |
| 524 | "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 525 | |
| 526 | def VST1d8_UPD : VST1DWB<0b0000, "8">; |
| 527 | def VST1d16_UPD : VST1DWB<0b0100, "16">; |
| 528 | def VST1d32_UPD : VST1DWB<0b1000, "32">; |
| 529 | def VST1d64_UPD : VST1DWB<0b1100, "64">; |
| 530 | |
| 531 | def VST1q8_UPD : VST1QWB<0b0000, "8">; |
| 532 | def VST1q16_UPD : VST1QWB<0b0100, "16">; |
| 533 | def VST1q32_UPD : VST1QWB<0b1000, "32">; |
| 534 | def VST1q64_UPD : VST1QWB<0b1100, "64">; |
| 535 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 536 | // ...with 3 registers (some of these are only for the disassembler): |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 537 | class VST1D3<bits<4> op7_4, string Dt> |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 538 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
Bob Wilson | 667a13e | 2010-03-20 19:57:03 +0000 | [diff] [blame] | 539 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 540 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 541 | class VST1D3WB<bits<4> op7_4, string Dt> |
| 542 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 543 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 544 | DPR:$src1, DPR:$src2, DPR:$src3), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 545 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset", |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 546 | "$addr.addr = $wb", []>; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 547 | |
| 548 | def VST1d8T : VST1D3<0b0000, "8">; |
| 549 | def VST1d16T : VST1D3<0b0100, "16">; |
| 550 | def VST1d32T : VST1D3<0b1000, "32">; |
| 551 | def VST1d64T : VST1D3<0b1100, "64">; |
| 552 | |
| 553 | def VST1d8T_UPD : VST1D3WB<0b0000, "8">; |
| 554 | def VST1d16T_UPD : VST1D3WB<0b0100, "16">; |
| 555 | def VST1d32T_UPD : VST1D3WB<0b1000, "32">; |
| 556 | def VST1d64T_UPD : VST1D3WB<0b1100, "64">; |
| 557 | |
| 558 | // ...with 4 registers (some of these are only for the disassembler): |
| 559 | class VST1D4<bits<4> op7_4, string Dt> |
| 560 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
| 561 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
| 562 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "", |
| 563 | []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 564 | class VST1D4WB<bits<4> op7_4, string Dt> |
| 565 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 566 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 567 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 568 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", |
Bob Wilson | 58393bc | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 569 | "$addr.addr = $wb", []>; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 570 | |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 571 | def VST1d8Q : VST1D4<0b0000, "8">; |
| 572 | def VST1d16Q : VST1D4<0b0100, "16">; |
| 573 | def VST1d32Q : VST1D4<0b1000, "32">; |
| 574 | def VST1d64Q : VST1D4<0b1100, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 575 | |
| 576 | def VST1d8Q_UPD : VST1D4WB<0b0000, "8">; |
| 577 | def VST1d16Q_UPD : VST1D4WB<0b0100, "16">; |
| 578 | def VST1d32Q_UPD : VST1D4WB<0b1000, "32">; |
Bob Wilson | a697975 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 579 | def VST1d64Q_UPD : VST1D4WB<0b1100, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 580 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 581 | // VST2 : Vector Store (multiple 2-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 582 | class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 583 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
| 584 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), |
| 585 | IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>; |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 586 | class VST2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 587 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 588 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 589 | IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 590 | "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 591 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 592 | def VST2d8 : VST2D<0b1000, 0b0000, "8">; |
| 593 | def VST2d16 : VST2D<0b1000, 0b0100, "16">; |
| 594 | def VST2d32 : VST2D<0b1000, 0b1000, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 595 | |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 596 | def VST2q8 : VST2Q<0b0000, "8">; |
| 597 | def VST2q16 : VST2Q<0b0100, "16">; |
| 598 | def VST2q32 : VST2Q<0b1000, "32">; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 599 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 600 | // ...with address register writeback: |
| 601 | class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 602 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 603 | (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2), |
| 604 | IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 605 | "$addr.addr = $wb", []>; |
| 606 | class VST2QWB<bits<4> op7_4, string Dt> |
| 607 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 608 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 609 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 610 | IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 611 | "$addr.addr = $wb", []>; |
| 612 | |
| 613 | def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">; |
| 614 | def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">; |
| 615 | def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 616 | |
| 617 | def VST2q8_UPD : VST2QWB<0b0000, "8">; |
| 618 | def VST2q16_UPD : VST2QWB<0b0100, "16">; |
| 619 | def VST2q32_UPD : VST2QWB<0b1000, "32">; |
| 620 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 621 | // ...with double-spaced registers (for disassembly only): |
| 622 | def VST2b8 : VST2D<0b1001, 0b0000, "8">; |
| 623 | def VST2b16 : VST2D<0b1001, 0b0100, "16">; |
| 624 | def VST2b32 : VST2D<0b1001, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 625 | def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">; |
| 626 | def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">; |
| 627 | def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 628 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 629 | // VST3 : Vector Store (multiple 3-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 630 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 631 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 632 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 633 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 634 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 635 | def VST3d8 : VST3D<0b0100, 0b0000, "8">; |
| 636 | def VST3d16 : VST3D<0b0100, 0b0100, "16">; |
| 637 | def VST3d32 : VST3D<0b0100, 0b1000, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 638 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 639 | // ...with address register writeback: |
| 640 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 641 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 642 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 643 | DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 644 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 645 | "$addr.addr = $wb", []>; |
| 646 | |
| 647 | def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">; |
| 648 | def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">; |
| 649 | def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 650 | |
| 651 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 652 | def VST3q8 : VST3D<0b0101, 0b0000, "8">; |
| 653 | def VST3q16 : VST3D<0b0101, 0b0100, "16">; |
| 654 | def VST3q32 : VST3D<0b0101, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 655 | def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">; |
| 656 | def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">; |
| 657 | def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 658 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 659 | // ...alternate versions to be allocated odd register numbers: |
| 660 | def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">; |
| 661 | def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">; |
| 662 | def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 663 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 664 | // VST4 : Vector Store (multiple 4-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 665 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 666 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 667 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 668 | IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", |
Bob Wilson | 2a9df47 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 669 | "", []>; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 670 | |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 671 | def VST4d8 : VST4D<0b0000, 0b0000, "8">; |
| 672 | def VST4d16 : VST4D<0b0000, 0b0100, "16">; |
| 673 | def VST4d32 : VST4D<0b0000, 0b1000, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 674 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 675 | // ...with address register writeback: |
| 676 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 677 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 678 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 679 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 680 | "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 681 | "$addr.addr = $wb", []>; |
| 682 | |
| 683 | def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">; |
| 684 | def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">; |
| 685 | def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 686 | |
| 687 | // ...with double-spaced registers (non-updating versions for disassembly only): |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 688 | def VST4q8 : VST4D<0b0001, 0b0000, "8">; |
| 689 | def VST4q16 : VST4D<0b0001, 0b0100, "16">; |
| 690 | def VST4q32 : VST4D<0b0001, 0b1000, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 691 | def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">; |
| 692 | def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">; |
| 693 | def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 694 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 695 | // ...alternate versions to be allocated odd register numbers: |
| 696 | def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">; |
| 697 | def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">; |
| 698 | def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 699 | |
| 700 | // VST1LN : Vector Store (single element from one lane) |
| 701 | // FIXME: Not yet implemented. |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 702 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 703 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 704 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 705 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 706 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 707 | IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 708 | "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 709 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 710 | def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">; |
| 711 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">; |
| 712 | def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 713 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 714 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 715 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">; |
| 716 | def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 717 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 718 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 719 | def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">; |
| 720 | def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 721 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 722 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 723 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 724 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 725 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 726 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 727 | "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset", |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 728 | "$addr.addr = $wb", []>; |
| 729 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 730 | def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">; |
| 731 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">; |
| 732 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 733 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 734 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">; |
| 735 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 736 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 737 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 738 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 739 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 740 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 741 | nohash_imm:$lane), IIC_VST, "vst3", Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 742 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 743 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 744 | def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">; |
| 745 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">; |
| 746 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 747 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 748 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 749 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">; |
| 750 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 751 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 752 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 753 | def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">; |
| 754 | def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 755 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 756 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 757 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 758 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 759 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 760 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
| 761 | IIC_VST, "vst3", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 762 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset", |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 763 | "$addr.addr = $wb", []>; |
| 764 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 765 | def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">; |
| 766 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">; |
| 767 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 768 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 769 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">; |
| 770 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 771 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 772 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 773 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 774 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 775 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 776 | nohash_imm:$lane), IIC_VST, "vst4", Dt, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 777 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 778 | "", []>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 779 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 780 | def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">; |
| 781 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">; |
| 782 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 783 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 784 | // ...with double-spaced registers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 785 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">; |
| 786 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 787 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 788 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 789 | def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">; |
| 790 | def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 791 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 792 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 793 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 794 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 795 | (ins addrmode6:$addr, am6offset:$offset, |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 796 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
| 797 | IIC_VST, "vst4", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 798 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset", |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 799 | "$addr.addr = $wb", []>; |
| 800 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 801 | def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">; |
| 802 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">; |
| 803 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 804 | |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 805 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">; |
| 806 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">; |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 807 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 808 | } // mayStore = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 809 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 810 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 811 | //===----------------------------------------------------------------------===// |
| 812 | // NEON pattern fragments |
| 813 | //===----------------------------------------------------------------------===// |
| 814 | |
| 815 | // Extract D sub-registers of Q registers. |
| 816 | // (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6) |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 817 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 818 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 819 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 820 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 821 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 822 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 823 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 824 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 825 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 826 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 827 | return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 828 | }]>; |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 829 | def DSubReg_f64_other_reg : SDNodeXForm<imm, [{ |
| 830 | return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32); |
| 831 | }]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 832 | |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 833 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 834 | // (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.) |
| 835 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 836 | return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 837 | }]>; |
| 838 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 839 | // Translate lane numbers from Q registers to D subregs. |
| 840 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 841 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 842 | }]>; |
| 843 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 844 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 845 | }]>; |
| 846 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 847 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 848 | }]>; |
| 849 | |
| 850 | //===----------------------------------------------------------------------===// |
| 851 | // Instruction Classes |
| 852 | //===----------------------------------------------------------------------===// |
| 853 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 854 | // Basic 2-register operations: single-, double- and quad-register. |
| 855 | class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 856 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 857 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 858 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
| 859 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), |
| 860 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 861 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 862 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 863 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 864 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 865 | (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 866 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>; |
| 867 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 868 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 869 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 870 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 871 | (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 872 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>; |
| 873 | |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 874 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 875 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 876 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 877 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 878 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 879 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 880 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 881 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 882 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 883 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 884 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 885 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 886 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 887 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 888 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 889 | |
| 890 | // Narrow 2-register intrinsics. |
| 891 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 892 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 893 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 894 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 895 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 896 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 897 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>; |
| 898 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 899 | // Long 2-register intrinsics (currently only used for VMOVL). |
| 900 | class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 901 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 902 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 903 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 904 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 905 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 906 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>; |
| 907 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 908 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 909 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 910 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 911 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 912 | OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 913 | "$src1 = $dst1, $src2 = $dst2", []>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 914 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 915 | InstrItinClass itin, string OpcodeStr, string Dt> |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 916 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 917 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2", |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 918 | "$src1 = $dst1, $src2 = $dst2", []>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 919 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 920 | // Basic 3-register operations: single-, double- and quad-register. |
| 921 | class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 922 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
| 923 | SDNode OpNode, bit Commutable> |
| 924 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 925 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, |
| 926 | OpcodeStr, Dt, "$dst, $src1, $src2", "", []> { |
| 927 | let isCommutable = Commutable; |
| 928 | } |
| 929 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 930 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 931 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 932 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 933 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 934 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 935 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 936 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { |
| 937 | let isCommutable = Commutable; |
| 938 | } |
| 939 | // Same as N3VD but no data type. |
| 940 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 941 | InstrItinClass itin, string OpcodeStr, |
| 942 | ValueType ResTy, ValueType OpTy, |
| 943 | SDNode OpNode, bit Commutable> |
| 944 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 945 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
| 946 | OpcodeStr, "$dst, $src1, $src2", "", |
| 947 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 948 | let isCommutable = Commutable; |
| 949 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 950 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 951 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 952 | ValueType Ty, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 953 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 954 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 955 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 956 | [(set (Ty DPR:$dst), |
| 957 | (Ty (ShOp (Ty DPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 958 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{ |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 959 | let isCommutable = 0; |
| 960 | } |
| 961 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 962 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 963 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 964 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 965 | IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 966 | [(set (Ty DPR:$dst), |
| 967 | (Ty (ShOp (Ty DPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 968 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 969 | let isCommutable = 0; |
| 970 | } |
| 971 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 972 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 973 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 974 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 975 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 976 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 977 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
| 978 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { |
| 979 | let isCommutable = Commutable; |
| 980 | } |
| 981 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 982 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 983 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 984 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 985 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, |
| 986 | OpcodeStr, "$dst, $src1, $src2", "", |
| 987 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 988 | let isCommutable = Commutable; |
| 989 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 990 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 991 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 992 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 993 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 994 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 995 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 996 | [(set (ResTy QPR:$dst), |
| 997 | (ResTy (ShOp (ResTy QPR:$src1), |
| 998 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 999 | imm:$lane)))))]> { |
| 1000 | let isCommutable = 0; |
| 1001 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1002 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1003 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1004 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1005 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1006 | IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1007 | [(set (ResTy QPR:$dst), |
| 1008 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1009 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1010 | imm:$lane)))))]> { |
| 1011 | let isCommutable = 0; |
| 1012 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1013 | |
| 1014 | // Basic 3-register intrinsics, both double- and quad-register. |
| 1015 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1016 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1017 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1018 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1019 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1020 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1021 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { |
| 1022 | let isCommutable = Commutable; |
| 1023 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1024 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1025 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1026 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1027 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1028 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1029 | [(set (Ty DPR:$dst), |
| 1030 | (Ty (IntOp (Ty DPR:$src1), |
| 1031 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), |
| 1032 | imm:$lane)))))]> { |
| 1033 | let isCommutable = 0; |
| 1034 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1035 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1036 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1037 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1038 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1039 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1040 | [(set (Ty DPR:$dst), |
| 1041 | (Ty (IntOp (Ty DPR:$src1), |
| 1042 | (Ty (NEONvduplane (Ty DPR_8:$src2), |
| 1043 | imm:$lane)))))]> { |
| 1044 | let isCommutable = 0; |
| 1045 | } |
| 1046 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1047 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1048 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1049 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1050 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1051 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1052 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1053 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { |
| 1054 | let isCommutable = Commutable; |
| 1055 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1056 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1057 | string OpcodeStr, string Dt, |
| 1058 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1059 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1060 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1061 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1062 | [(set (ResTy QPR:$dst), |
| 1063 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1064 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
| 1065 | imm:$lane)))))]> { |
| 1066 | let isCommutable = 0; |
| 1067 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1068 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1069 | string OpcodeStr, string Dt, |
| 1070 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1071 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1072 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1073 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1074 | [(set (ResTy QPR:$dst), |
| 1075 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1076 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), |
| 1077 | imm:$lane)))))]> { |
| 1078 | let isCommutable = 0; |
| 1079 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1080 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1081 | // Multiply-Add/Sub operations: single-, double- and quad-register. |
| 1082 | class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 1083 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1084 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
| 1085 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 1086 | (outs DPR_VFP2:$dst), |
| 1087 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin, |
| 1088 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>; |
| 1089 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1090 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1091 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1092 | ValueType Ty, SDNode MulOp, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1093 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1094 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1095 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1096 | [(set DPR:$dst, (Ty (OpNode DPR:$src1, |
| 1097 | (Ty (MulOp DPR:$src2, DPR:$src3)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1098 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1099 | string OpcodeStr, string Dt, |
| 1100 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1101 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1102 | (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1103 | (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1104 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1105 | [(set (Ty DPR:$dst), |
| 1106 | (Ty (ShOp (Ty DPR:$src1), |
| 1107 | (Ty (MulOp DPR:$src2, |
| 1108 | (Ty (NEONvduplane (Ty DPR_VFP2:$src3), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1109 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1110 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1111 | string OpcodeStr, string Dt, |
| 1112 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1113 | : N3V<0, 1, op21_20, op11_8, 1, 0, |
| 1114 | (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1115 | (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1116 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1117 | [(set (Ty DPR:$dst), |
| 1118 | (Ty (ShOp (Ty DPR:$src1), |
| 1119 | (Ty (MulOp DPR:$src2, |
| 1120 | (Ty (NEONvduplane (Ty DPR_8:$src3), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1121 | imm:$lane)))))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1122 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1123 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1124 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1125 | SDNode MulOp, SDNode OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1126 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1127 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1128 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1129 | [(set QPR:$dst, (Ty (OpNode QPR:$src1, |
| 1130 | (Ty (MulOp QPR:$src2, QPR:$src3)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1131 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1132 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1133 | SDNode MulOp, SDNode ShOp> |
| 1134 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1135 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1136 | (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1137 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1138 | [(set (ResTy QPR:$dst), |
| 1139 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1140 | (ResTy (MulOp QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1141 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1142 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1143 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1144 | string OpcodeStr, string Dt, |
| 1145 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1146 | SDNode MulOp, SDNode ShOp> |
| 1147 | : N3V<1, 1, op21_20, op11_8, 1, 0, |
| 1148 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1149 | (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1150 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1151 | [(set (ResTy QPR:$dst), |
| 1152 | (ResTy (ShOp (ResTy QPR:$src1), |
| 1153 | (ResTy (MulOp QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1154 | (ResTy (NEONvduplane (OpTy DPR_8:$src3), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1155 | imm:$lane)))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1156 | |
| 1157 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 1158 | // The destination register is also used as the first source operand register. |
| 1159 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1160 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1161 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1162 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1163 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1164 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1165 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), |
| 1166 | (OpTy DPR:$src2), (OpTy DPR:$src3))))]>; |
| 1167 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1168 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1169 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1170 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1171 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1172 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1173 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), |
| 1174 | (OpTy QPR:$src2), (OpTy QPR:$src3))))]>; |
| 1175 | |
| 1176 | // Neon Long 3-argument intrinsic. The destination register is |
| 1177 | // a quad-register and is also used as the first source operand register. |
| 1178 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1179 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1180 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1181 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1182 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1183 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1184 | [(set QPR:$dst, |
| 1185 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1186 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1187 | string OpcodeStr, string Dt, |
| 1188 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1189 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1190 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1191 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1192 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1193 | [(set (ResTy QPR:$dst), |
| 1194 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1195 | (OpTy DPR:$src2), |
| 1196 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3), |
| 1197 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1198 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1199 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1200 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1201 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1202 | (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1203 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1204 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1205 | [(set (ResTy QPR:$dst), |
| 1206 | (ResTy (IntOp (ResTy QPR:$src1), |
| 1207 | (OpTy DPR:$src2), |
| 1208 | (OpTy (NEONvduplane (OpTy DPR_8:$src3), |
| 1209 | imm:$lane)))))]>; |
| 1210 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1211 | // Narrowing 3-register intrinsics. |
| 1212 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1213 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1214 | Intrinsic IntOp, bit Commutable> |
| 1215 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1216 | (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1217 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1218 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> { |
| 1219 | let isCommutable = Commutable; |
| 1220 | } |
| 1221 | |
| 1222 | // Long 3-register intrinsics. |
| 1223 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1224 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1225 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1226 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1227 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1228 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1229 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> { |
| 1230 | let isCommutable = Commutable; |
| 1231 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1232 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1233 | string OpcodeStr, string Dt, |
| 1234 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1235 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1236 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1237 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1238 | [(set (ResTy QPR:$dst), |
| 1239 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1240 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1241 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1242 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 1243 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1244 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1245 | : N3V<op24, 1, op21_20, op11_8, 1, 0, |
| 1246 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1247 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1248 | [(set (ResTy QPR:$dst), |
| 1249 | (ResTy (IntOp (OpTy DPR:$src1), |
| 1250 | (OpTy (NEONvduplane (OpTy DPR_8:$src2), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1251 | imm:$lane)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1252 | |
| 1253 | // Wide 3-register intrinsics. |
| 1254 | class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1255 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1256 | Intrinsic IntOp, bit Commutable> |
| 1257 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1258 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1259 | OpcodeStr, Dt, "$dst, $src1, $src2", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1260 | [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> { |
| 1261 | let isCommutable = Commutable; |
| 1262 | } |
| 1263 | |
| 1264 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 1265 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1266 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1267 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1268 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1269 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1270 | (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1271 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; |
| 1272 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1273 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1274 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1275 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1276 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1277 | (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1278 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; |
| 1279 | |
| 1280 | // Pairwise long 2-register accumulate intrinsics, |
| 1281 | // both double- and quad-register. |
| 1282 | // The destination register is also used as the first source operand register. |
| 1283 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1284 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1285 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1286 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1287 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1288 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1289 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1290 | [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>; |
| 1291 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1292 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 1293 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1294 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 1295 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1296 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1297 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1298 | [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>; |
| 1299 | |
| 1300 | // Shift by immediate, |
| 1301 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1302 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1303 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1304 | ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1305 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1306 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1307 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1308 | [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1309 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1310 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1311 | ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1312 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1313 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1314 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1315 | [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>; |
| 1316 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1317 | // Long shift by immediate. |
| 1318 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 1319 | string OpcodeStr, string Dt, |
| 1320 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 1321 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
| 1322 | (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD, |
| 1323 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
| 1324 | [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src), |
| 1325 | (i32 imm:$SIMM))))]>; |
| 1326 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1327 | // Narrow shift by immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1328 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1329 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1330 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1331 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1332 | (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1333 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1334 | [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src), |
| 1335 | (i32 imm:$SIMM))))]>; |
| 1336 | |
| 1337 | // Shift right by immediate and accumulate, |
| 1338 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1339 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1340 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1341 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), |
| 1342 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1343 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1344 | [(set DPR:$dst, (Ty (add DPR:$src1, |
| 1345 | (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1346 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1347 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1348 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), |
| 1349 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1350 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1351 | [(set QPR:$dst, (Ty (add QPR:$src1, |
| 1352 | (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>; |
| 1353 | |
| 1354 | // Shift by immediate and insert, |
| 1355 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1356 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1357 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1358 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), |
| 1359 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1360 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1361 | [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1362 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1363 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1364 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), |
| 1365 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1366 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1367 | [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>; |
| 1368 | |
| 1369 | // Convert, with fractional bits immediate, |
| 1370 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1371 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1372 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1373 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1374 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1375 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1376 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1377 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1378 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1379 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1380 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1381 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1382 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1383 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1384 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>; |
| 1385 | |
| 1386 | //===----------------------------------------------------------------------===// |
| 1387 | // Multiclasses |
| 1388 | //===----------------------------------------------------------------------===// |
| 1389 | |
Bob Wilson | 916ac5b | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 1390 | // Abbreviations used in multiclass suffixes: |
| 1391 | // Q = quarter int (8 bit) elements |
| 1392 | // H = half int (16 bit) elements |
| 1393 | // S = single int (32 bit) elements |
| 1394 | // D = double int (64 bit) elements |
| 1395 | |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1396 | // Neon 2-register vector operations -- for disassembly only. |
| 1397 | |
| 1398 | // First with only element sizes of 8, 16 and 32 bits: |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1399 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1400 | bits<5> op11_7, bit op4, string opc, string Dt, |
| 1401 | string asm> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1402 | // 64-bit vector types. |
| 1403 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
| 1404 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1405 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1406 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
| 1407 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1408 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1409 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 1410 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1411 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1412 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
| 1413 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 1414 | opc, "f32", asm, "", []> { |
| 1415 | let Inst{10} = 1; // overwrite F = 1 |
| 1416 | } |
| 1417 | |
| 1418 | // 128-bit vector types. |
| 1419 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
| 1420 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1421 | opc, !strconcat(Dt, "8"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1422 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
| 1423 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1424 | opc, !strconcat(Dt, "16"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1425 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 1426 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1427 | opc, !strconcat(Dt, "32"), asm, "", []>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1428 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
| 1429 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 1430 | opc, "f32", asm, "", []> { |
| 1431 | let Inst{10} = 1; // overwrite F = 1 |
| 1432 | } |
| 1433 | } |
| 1434 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1435 | // Neon 3-register vector operations. |
| 1436 | |
| 1437 | // First with only element sizes of 8, 16 and 32 bits: |
| 1438 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1439 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1440 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1441 | string OpcodeStr, string Dt, |
| 1442 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1443 | // 64-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1444 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1445 | OpcodeStr, !strconcat(Dt, "8"), |
| 1446 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1447 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1448 | OpcodeStr, !strconcat(Dt, "16"), |
| 1449 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1450 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1451 | OpcodeStr, !strconcat(Dt, "32"), |
| 1452 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1453 | |
| 1454 | // 128-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1455 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1456 | OpcodeStr, !strconcat(Dt, "8"), |
| 1457 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1458 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1459 | OpcodeStr, !strconcat(Dt, "16"), |
| 1460 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1461 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1462 | OpcodeStr, !strconcat(Dt, "32"), |
| 1463 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1464 | } |
| 1465 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1466 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { |
| 1467 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
| 1468 | v4i16, ShOp>; |
| 1469 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1470 | v2i32, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1471 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1472 | v8i16, v4i16, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1473 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1474 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1475 | } |
| 1476 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1477 | // ....then also with element size 64 bits: |
| 1478 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1479 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1480 | string OpcodeStr, string Dt, |
| 1481 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1482 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1483 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1484 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1485 | OpcodeStr, !strconcat(Dt, "64"), |
| 1486 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1487 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1488 | OpcodeStr, !strconcat(Dt, "64"), |
| 1489 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
| 1492 | |
| 1493 | // Neon Narrowing 2-register vector intrinsics, |
| 1494 | // source operand element sizes of 16, 32 and 64 bits: |
| 1495 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1496 | bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1497 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1498 | Intrinsic IntOp> { |
| 1499 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1500 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 1501 | v8i8, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1502 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1503 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 1504 | v4i16, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1505 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1506 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 1507 | v2i32, v2i64, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1508 | } |
| 1509 | |
| 1510 | |
| 1511 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 1512 | // source operand element sizes of 16, 32 and 64 bits: |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1513 | multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1514 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1515 | def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1516 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1517 | def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1518 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1519 | def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1520 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1521 | } |
| 1522 | |
| 1523 | |
| 1524 | // Neon 3-register vector intrinsics. |
| 1525 | |
| 1526 | // First with only element sizes of 16 and 32 bits: |
| 1527 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1528 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1529 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1530 | string OpcodeStr, string Dt, |
| 1531 | Intrinsic IntOp, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1532 | // 64-bit vector types. |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1533 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1534 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1535 | v4i16, v4i16, IntOp, Commutable>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1536 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1537 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1538 | v2i32, v2i32, IntOp, Commutable>; |
| 1539 | |
| 1540 | // 128-bit vector types. |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1541 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1542 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1543 | v8i16, v8i16, IntOp, Commutable>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1544 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1545 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1546 | v4i32, v4i32, IntOp, Commutable>; |
| 1547 | } |
| 1548 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1549 | multiclass N3VIntSL_HS<bits<4> op11_8, |
| 1550 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1551 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1552 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1553 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1554 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1555 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1556 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1557 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1558 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1559 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1560 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1561 | } |
| 1562 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1563 | // ....then also with element size of 8 bits: |
| 1564 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1565 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1566 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1567 | string OpcodeStr, string Dt, |
| 1568 | Intrinsic IntOp, bit Commutable = 0> |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1569 | : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1570 | OpcodeStr, Dt, IntOp, Commutable> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1571 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1572 | OpcodeStr, !strconcat(Dt, "8"), |
| 1573 | v8i8, v8i8, IntOp, Commutable>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1574 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1575 | OpcodeStr, !strconcat(Dt, "8"), |
| 1576 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1577 | } |
| 1578 | |
| 1579 | // ....then also with element size of 64 bits: |
| 1580 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1581 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1582 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1583 | string OpcodeStr, string Dt, |
| 1584 | Intrinsic IntOp, bit Commutable = 0> |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1585 | : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1586 | OpcodeStr, Dt, IntOp, Commutable> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1587 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1588 | OpcodeStr, !strconcat(Dt, "64"), |
| 1589 | v1i64, v1i64, IntOp, Commutable>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1590 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1591 | OpcodeStr, !strconcat(Dt, "64"), |
| 1592 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1593 | } |
| 1594 | |
| 1595 | |
| 1596 | // Neon Narrowing 3-register vector intrinsics, |
| 1597 | // source operand element sizes of 16, 32 and 64 bits: |
| 1598 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1599 | string OpcodeStr, string Dt, |
| 1600 | Intrinsic IntOp, bit Commutable = 0> { |
| 1601 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 1602 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1603 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1604 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 1605 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1606 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1607 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 1608 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1609 | v2i32, v2i64, IntOp, Commutable>; |
| 1610 | } |
| 1611 | |
| 1612 | |
| 1613 | // Neon Long 3-register vector intrinsics. |
| 1614 | |
| 1615 | // First with only element sizes of 16 and 32 bits: |
| 1616 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1617 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1618 | Intrinsic IntOp, bit Commutable = 0> { |
| 1619 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1620 | OpcodeStr, !strconcat(Dt, "16"), |
| 1621 | v4i32, v4i16, IntOp, Commutable>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1622 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1623 | OpcodeStr, !strconcat(Dt, "32"), |
| 1624 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1625 | } |
| 1626 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1627 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1628 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1629 | Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1630 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1631 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1632 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1633 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1634 | } |
| 1635 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1636 | // ....then also with element size of 8 bits: |
| 1637 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1638 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1639 | Intrinsic IntOp, bit Commutable = 0> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1640 | : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt, |
| 1641 | IntOp, Commutable> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1642 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1643 | OpcodeStr, !strconcat(Dt, "8"), |
| 1644 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1645 | } |
| 1646 | |
| 1647 | |
| 1648 | // Neon Wide 3-register vector intrinsics, |
| 1649 | // source operand element sizes of 8, 16 and 32 bits: |
| 1650 | multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1651 | string OpcodeStr, string Dt, |
| 1652 | Intrinsic IntOp, bit Commutable = 0> { |
| 1653 | def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, |
| 1654 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1655 | v8i16, v8i8, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1656 | def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, |
| 1657 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1658 | v4i32, v4i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1659 | def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, |
| 1660 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1661 | v2i64, v2i32, IntOp, Commutable>; |
| 1662 | } |
| 1663 | |
| 1664 | |
| 1665 | // Neon Multiply-Op vector operations, |
| 1666 | // element sizes of 8, 16 and 32 bits: |
| 1667 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1668 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1669 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1670 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1671 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1672 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1673 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1674 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1675 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1676 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1677 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1678 | |
| 1679 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1680 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1681 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1682 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1683 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1684 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1685 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1686 | } |
| 1687 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1688 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
| 1689 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 1690 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1691 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1692 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1693 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1694 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1695 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1696 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1697 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 1698 | mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1699 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1700 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 1701 | mul, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1702 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1703 | |
| 1704 | // Neon 3-argument intrinsics, |
| 1705 | // element sizes of 8, 16 and 32 bits: |
| 1706 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1707 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1708 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1709 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1710 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1711 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1712 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1713 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1714 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1715 | |
| 1716 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1717 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1718 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1719 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1720 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1721 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1722 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1723 | } |
| 1724 | |
| 1725 | |
| 1726 | // Neon Long 3-argument intrinsics. |
| 1727 | |
| 1728 | // First with only element sizes of 16 and 32 bits: |
| 1729 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1730 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1731 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1732 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1733 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1734 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1735 | } |
| 1736 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1737 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1738 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1739 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1740 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1741 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1742 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1743 | } |
| 1744 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1745 | // ....then also with element size of 8 bits: |
| 1746 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1747 | string OpcodeStr, string Dt, Intrinsic IntOp> |
| 1748 | : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> { |
Bob Wilson | 6f12262 | 2009-10-15 21:57:47 +0000 | [diff] [blame] | 1749 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1750 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1751 | } |
| 1752 | |
| 1753 | |
| 1754 | // Neon 2-register vector intrinsics, |
| 1755 | // element sizes of 8, 16 and 32 bits: |
| 1756 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1757 | bits<5> op11_7, bit op4, |
| 1758 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1759 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1760 | // 64-bit vector types. |
| 1761 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1762 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1763 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1764 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1765 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1766 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1767 | |
| 1768 | // 128-bit vector types. |
| 1769 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1770 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1771 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1772 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1773 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1774 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1775 | } |
| 1776 | |
| 1777 | |
| 1778 | // Neon Pairwise long 2-register intrinsics, |
| 1779 | // element sizes of 8, 16 and 32 bits: |
| 1780 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1781 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1782 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1783 | // 64-bit vector types. |
| 1784 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1785 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1786 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1787 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1788 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1789 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1790 | |
| 1791 | // 128-bit vector types. |
| 1792 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1793 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1794 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1795 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1796 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1797 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1798 | } |
| 1799 | |
| 1800 | |
| 1801 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 1802 | // element sizes of 8, 16 and 32 bits: |
| 1803 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 1804 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1805 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1806 | // 64-bit vector types. |
| 1807 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1808 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1809 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1810 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1811 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1812 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1813 | |
| 1814 | // 128-bit vector types. |
| 1815 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1816 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1817 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1818 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1819 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1820 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1821 | } |
| 1822 | |
| 1823 | |
| 1824 | // Neon 2-register vector shift by immediate, |
| 1825 | // element sizes of 8, 16, 32 and 64 bits: |
| 1826 | multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1827 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 1828 | SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1829 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1830 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1831 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1832 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1833 | } |
| 1834 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1835 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1836 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1837 | } |
| 1838 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1839 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1840 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1841 | } |
| 1842 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1843 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1844 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1845 | |
| 1846 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1847 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1848 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1849 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1850 | } |
| 1851 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1852 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1853 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1854 | } |
| 1855 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1856 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1857 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1858 | } |
| 1859 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1860 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1861 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1862 | } |
| 1863 | |
| 1864 | |
| 1865 | // Neon Shift-Accumulate vector operations, |
| 1866 | // element sizes of 8, 16, 32 and 64 bits: |
| 1867 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1868 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1869 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1870 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1871 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1872 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1873 | } |
| 1874 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1875 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1876 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1877 | } |
| 1878 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1879 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1880 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1881 | } |
| 1882 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1883 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1884 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1885 | |
| 1886 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1887 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1888 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1889 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1890 | } |
| 1891 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1892 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1893 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1894 | } |
| 1895 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1896 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1897 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1898 | } |
| 1899 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1900 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1901 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1902 | } |
| 1903 | |
| 1904 | |
| 1905 | // Neon Shift-Insert vector operations, |
| 1906 | // element sizes of 8, 16, 32 and 64 bits: |
| 1907 | multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 1908 | string OpcodeStr, SDNode ShOp> { |
| 1909 | // 64-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1910 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1911 | OpcodeStr, "8", v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1912 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1913 | } |
| 1914 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1915 | OpcodeStr, "16", v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1916 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1917 | } |
| 1918 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1919 | OpcodeStr, "32", v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1920 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1921 | } |
| 1922 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1923 | OpcodeStr, "64", v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1924 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1925 | |
| 1926 | // 128-bit vector types. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1927 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1928 | OpcodeStr, "8", v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1929 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1930 | } |
| 1931 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1932 | OpcodeStr, "16", v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1933 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1934 | } |
| 1935 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1936 | OpcodeStr, "32", v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1937 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1938 | } |
| 1939 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1940 | OpcodeStr, "64", v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1941 | // imm6 = xxxxxx |
| 1942 | } |
| 1943 | |
| 1944 | // Neon Shift Long operations, |
| 1945 | // element sizes of 8, 16, 32 bits: |
| 1946 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1947 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1948 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1949 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1950 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1951 | } |
| 1952 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1953 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1954 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1955 | } |
| 1956 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1957 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1958 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1959 | } |
| 1960 | } |
| 1961 | |
| 1962 | // Neon Shift Narrow operations, |
| 1963 | // element sizes of 16, 32, 64 bits: |
| 1964 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1965 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1966 | SDNode OpNode> { |
| 1967 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1968 | OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1969 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 1970 | } |
| 1971 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1972 | OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1973 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 1974 | } |
| 1975 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1976 | OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1977 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 1978 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1979 | } |
| 1980 | |
| 1981 | //===----------------------------------------------------------------------===// |
| 1982 | // Instruction Definitions. |
| 1983 | //===----------------------------------------------------------------------===// |
| 1984 | |
| 1985 | // Vector Add Operations. |
| 1986 | |
| 1987 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1988 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1989 | add, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1990 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1991 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1992 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1993 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1994 | // VADDL : Vector Add Long (Q = D + D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1995 | defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1996 | int_arm_neon_vaddls, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1997 | defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1998 | int_arm_neon_vaddlu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1999 | // VADDW : Vector Add Wide (Q = Q + D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2000 | defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>; |
| 2001 | defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2002 | // VHADD : Vector Halving Add |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2003 | defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2004 | IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2005 | defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2006 | IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2007 | // VRHADD : Vector Rounding Halving Add |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2008 | defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2009 | IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2010 | defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2011 | IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2012 | // VQADD : Vector Saturating Add |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2013 | defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2014 | IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2015 | defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2016 | IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2017 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2018 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 2019 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2020 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2021 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 2022 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2023 | |
| 2024 | // Vector Multiply Operations. |
| 2025 | |
| 2026 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2027 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2028 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
| 2029 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2030 | v8i8, v8i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2031 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2032 | v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2033 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2034 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2035 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2036 | v4f32, v4f32, fmul, 1>; |
| 2037 | defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>; |
| 2038 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 2039 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 2040 | v2f32, fmul>; |
| 2041 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2042 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 2043 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 2044 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 2045 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2046 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2047 | (SubReg_i16_lane imm:$lane)))>; |
| 2048 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 2049 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 2050 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 2051 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2052 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2053 | (SubReg_i32_lane imm:$lane)))>; |
| 2054 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 2055 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 2056 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 2057 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2058 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2059 | (SubReg_i32_lane imm:$lane)))>; |
| 2060 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2061 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2062 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D, |
| 2063 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2064 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2065 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 2066 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2067 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2068 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2069 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2070 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2071 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 2072 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2073 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2074 | (SubReg_i16_lane imm:$lane)))>; |
| 2075 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2076 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2077 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2078 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 2079 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2080 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2081 | (SubReg_i32_lane imm:$lane)))>; |
| 2082 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2083 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2084 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D, |
| 2085 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2086 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2087 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 2088 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2089 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2090 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2091 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 2092 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2093 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 2094 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2095 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2096 | (SubReg_i16_lane imm:$lane)))>; |
| 2097 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2098 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 2099 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2100 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 2101 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2102 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2103 | (SubReg_i32_lane imm:$lane)))>; |
| 2104 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2105 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2106 | defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2107 | int_arm_neon_vmulls, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2108 | defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2109 | int_arm_neon_vmullu, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2110 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2111 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2112 | defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2113 | int_arm_neon_vmulls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2114 | defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2115 | int_arm_neon_vmullu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2116 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2117 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2118 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2119 | int_arm_neon_vqdmull, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2120 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2121 | int_arm_neon_vqdmull>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2122 | |
| 2123 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 2124 | |
| 2125 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2126 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2127 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2128 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2129 | v2f32, fmul, fadd>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2130 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2131 | v4f32, fmul, fadd>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2132 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2133 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 2134 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2135 | v2f32, fmul, fadd>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2136 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2137 | v4f32, v2f32, fmul, fadd>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2138 | |
| 2139 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2140 | (mul (v8i16 QPR:$src2), |
| 2141 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 2142 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2143 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2144 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2145 | (SubReg_i16_lane imm:$lane)))>; |
| 2146 | |
| 2147 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2148 | (mul (v4i32 QPR:$src2), |
| 2149 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 2150 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2151 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2152 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2153 | (SubReg_i32_lane imm:$lane)))>; |
| 2154 | |
| 2155 | def : Pat<(v4f32 (fadd (v4f32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2156 | (fmul (v4f32 QPR:$src2), |
| 2157 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2158 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 2159 | (v4f32 QPR:$src2), |
| 2160 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2161 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2162 | (SubReg_i32_lane imm:$lane)))>; |
| 2163 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2164 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2165 | defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>; |
| 2166 | defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2167 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2168 | defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>; |
| 2169 | defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2170 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2171 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2172 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s", |
| 2173 | int_arm_neon_vqdmlal>; |
| 2174 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2175 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2176 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | 8f07b9e | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 2177 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2178 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 2179 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2180 | v2f32, fmul, fsub>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2181 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2182 | v4f32, fmul, fsub>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2183 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2184 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 2185 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2186 | v2f32, fmul, fsub>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2187 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2188 | v4f32, v2f32, fmul, fsub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2189 | |
| 2190 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2191 | (mul (v8i16 QPR:$src2), |
| 2192 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 2193 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2194 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2195 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2196 | (SubReg_i16_lane imm:$lane)))>; |
| 2197 | |
| 2198 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2199 | (mul (v4i32 QPR:$src2), |
| 2200 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 2201 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2202 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2203 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2204 | (SubReg_i32_lane imm:$lane)))>; |
| 2205 | |
| 2206 | def : Pat<(v4f32 (fsub (v4f32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2207 | (fmul (v4f32 QPR:$src2), |
| 2208 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 2209 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2210 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2211 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2212 | (SubReg_i32_lane imm:$lane)))>; |
| 2213 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2214 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2215 | defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>; |
| 2216 | defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2217 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2218 | defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>; |
| 2219 | defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2220 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2221 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2222 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s", |
| 2223 | int_arm_neon_vqdmlsl>; |
| 2224 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2225 | |
| 2226 | // Vector Subtract Operations. |
| 2227 | |
| 2228 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2229 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2230 | "vsub", "i", sub, 0>; |
| 2231 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2232 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2233 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2234 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2235 | // VSUBL : Vector Subtract Long (Q = D - D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2236 | defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2237 | int_arm_neon_vsubls, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2238 | defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2239 | int_arm_neon_vsublu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2240 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2241 | defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>; |
| 2242 | defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2243 | // VHSUB : Vector Halving Subtract |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2244 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2245 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2246 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2247 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2248 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2249 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2250 | // VQSUB : Vector Saturing Subtract |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2251 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, |
| 2252 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2253 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2254 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, |
| 2255 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2256 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2257 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2258 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 2259 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2260 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2261 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 2262 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2263 | |
| 2264 | // Vector Comparisons. |
| 2265 | |
| 2266 | // VCEQ : Vector Compare Equal |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2267 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2268 | IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>; |
| 2269 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2270 | NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2271 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2272 | NEONvceq, 1>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2273 | // For disassembly only. |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2274 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
| 2275 | "$dst, $src, #0">; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2276 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2277 | // VCGE : Vector Compare Greater Than or Equal |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2278 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2279 | IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2280 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2281 | IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>; |
| 2282 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2283 | v2i32, v2f32, NEONvcge, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2284 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2285 | NEONvcge, 0>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2286 | // For disassembly only. |
| 2287 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
| 2288 | "$dst, $src, #0">; |
| 2289 | // For disassembly only. |
| 2290 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
| 2291 | "$dst, $src, #0">; |
| 2292 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2293 | // VCGT : Vector Compare Greater Than |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2294 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2295 | IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2296 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2297 | IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>; |
| 2298 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2299 | NEONvcgt, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2300 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2301 | NEONvcgt, 0>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2302 | // For disassembly only. |
| 2303 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
| 2304 | "$dst, $src, #0">; |
| 2305 | // For disassembly only. |
| 2306 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
| 2307 | "$dst, $src, #0">; |
| 2308 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2309 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2310 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2311 | v2i32, v2f32, int_arm_neon_vacged, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2312 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2313 | v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2314 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2315 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2316 | v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2317 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2318 | v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2319 | // VTST : Vector Test Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2320 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 3a4a832 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 2321 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2322 | |
| 2323 | // Vector Bitwise Operations. |
| 2324 | |
| 2325 | // VAND : Vector Bitwise AND |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2326 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 2327 | v2i32, v2i32, and, 1>; |
| 2328 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 2329 | v4i32, v4i32, and, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2330 | |
| 2331 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2332 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 2333 | v2i32, v2i32, xor, 1>; |
| 2334 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 2335 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2336 | |
| 2337 | // VORR : Vector Bitwise OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2338 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 2339 | v2i32, v2i32, or, 1>; |
| 2340 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 2341 | v4i32, v4i32, or, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2342 | |
| 2343 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2344 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2345 | (ins DPR:$src1, DPR:$src2), IIC_VBINiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2346 | "vbic", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2347 | [(set DPR:$dst, (v2i32 (and DPR:$src1, |
| 2348 | (vnot_conv DPR:$src2))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2349 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2350 | (ins QPR:$src1, QPR:$src2), IIC_VBINiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2351 | "vbic", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2352 | [(set QPR:$dst, (v4i32 (and QPR:$src1, |
| 2353 | (vnot_conv QPR:$src2))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2354 | |
| 2355 | // VORN : Vector Bitwise OR NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2356 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst), |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2357 | (ins DPR:$src1, DPR:$src2), IIC_VBINiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2358 | "vorn", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2359 | [(set DPR:$dst, (v2i32 (or DPR:$src1, |
| 2360 | (vnot_conv DPR:$src2))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2361 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2362 | (ins QPR:$src1, QPR:$src2), IIC_VBINiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2363 | "vorn", "$dst, $src1, $src2", "", |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2364 | [(set QPR:$dst, (v4i32 (or QPR:$src1, |
| 2365 | (vnot_conv QPR:$src2))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2366 | |
| 2367 | // VMVN : Vector Bitwise NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2368 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2369 | (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2370 | "vmvn", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2371 | [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2372 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2373 | (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2374 | "vmvn", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2375 | [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>; |
| 2376 | def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>; |
| 2377 | def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>; |
| 2378 | |
| 2379 | // VBSL : Vector Bitwise Select |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2380 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2381 | (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2382 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2383 | [(set DPR:$dst, |
| 2384 | (v2i32 (or (and DPR:$src2, DPR:$src1), |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2385 | (and DPR:$src3, (vnot_conv DPR:$src1)))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2386 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2387 | (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2388 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2389 | [(set QPR:$dst, |
| 2390 | (v4i32 (or (and QPR:$src2, QPR:$src1), |
Anton Korobeynikov | 2ba62ef | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2391 | (and QPR:$src3, (vnot_conv QPR:$src1)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2392 | |
| 2393 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2394 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2395 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
| 2396 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), |
| 2397 | IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst", |
| 2398 | [/* For disassembly only; pattern left blank */]>; |
| 2399 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
| 2400 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), |
| 2401 | IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst", |
| 2402 | [/* For disassembly only; pattern left blank */]>; |
| 2403 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2404 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2405 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2406 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
| 2407 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), |
| 2408 | IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst", |
| 2409 | [/* For disassembly only; pattern left blank */]>; |
| 2410 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
| 2411 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), |
| 2412 | IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst", |
| 2413 | [/* For disassembly only; pattern left blank */]>; |
| 2414 | |
| 2415 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2416 | // for equivalent operations with different register constraints; it just |
| 2417 | // inserts copies. |
| 2418 | |
| 2419 | // Vector Absolute Differences. |
| 2420 | |
| 2421 | // VABD : Vector Absolute Difference |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2422 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2423 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2424 | "vabd", "s", int_arm_neon_vabds, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2425 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, |
| 2426 | IIC_VBINi4Q, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2427 | "vabd", "u", int_arm_neon_vabdu, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2428 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2429 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2430 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2431 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2432 | |
| 2433 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2434 | defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2435 | "vabdl", "s", int_arm_neon_vabdls, 0>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2436 | defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2437 | "vabdl", "u", int_arm_neon_vabdlu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2438 | |
| 2439 | // VABA : Vector Absolute Difference and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2440 | defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>; |
| 2441 | defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2442 | |
| 2443 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2444 | defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>; |
| 2445 | defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2446 | |
| 2447 | // Vector Maximum and Minimum. |
| 2448 | |
| 2449 | // VMAX : Vector Maximum |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2450 | defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2451 | IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2452 | defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2453 | IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>; |
| 2454 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32", |
| 2455 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
| 2456 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32", |
| 2457 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2458 | |
| 2459 | // VMIN : Vector Minimum |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2460 | defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2461 | IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2462 | defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2463 | IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>; |
| 2464 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32", |
| 2465 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
| 2466 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32", |
| 2467 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2468 | |
| 2469 | // Vector Pairwise Operations. |
| 2470 | |
| 2471 | // VPADD : Vector Pairwise Add |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2472 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8", |
| 2473 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 2474 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16", |
| 2475 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 2476 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32", |
| 2477 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
| 2478 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32", |
| 2479 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2480 | |
| 2481 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2482 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2483 | int_arm_neon_vpaddls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2484 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2485 | int_arm_neon_vpaddlu>; |
| 2486 | |
| 2487 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2488 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2489 | int_arm_neon_vpadals>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2490 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2491 | int_arm_neon_vpadalu>; |
| 2492 | |
| 2493 | // VPMAX : Vector Pairwise Maximum |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2494 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8", |
| 2495 | v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
| 2496 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16", |
| 2497 | v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
| 2498 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32", |
| 2499 | v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
| 2500 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8", |
| 2501 | v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
| 2502 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16", |
| 2503 | v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
| 2504 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32", |
| 2505 | v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
| 2506 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32", |
| 2507 | v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2508 | |
| 2509 | // VPMIN : Vector Pairwise Minimum |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2510 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8", |
| 2511 | v8i8, v8i8, int_arm_neon_vpmins, 0>; |
| 2512 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16", |
| 2513 | v4i16, v4i16, int_arm_neon_vpmins, 0>; |
| 2514 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32", |
| 2515 | v2i32, v2i32, int_arm_neon_vpmins, 0>; |
| 2516 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8", |
| 2517 | v8i8, v8i8, int_arm_neon_vpminu, 0>; |
| 2518 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16", |
| 2519 | v4i16, v4i16, int_arm_neon_vpminu, 0>; |
| 2520 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32", |
| 2521 | v2i32, v2i32, int_arm_neon_vpminu, 0>; |
| 2522 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32", |
| 2523 | v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2524 | |
| 2525 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 2526 | |
| 2527 | // VRECPE : Vector Reciprocal Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2528 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2529 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2530 | v2i32, v2i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2531 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2532 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2533 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2534 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2535 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2536 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2537 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2538 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2539 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2540 | |
| 2541 | // VRECPS : Vector Reciprocal Step |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2542 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, |
| 2543 | IIC_VRECSD, "vrecps", "f32", |
| 2544 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
| 2545 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, |
| 2546 | IIC_VRECSQ, "vrecps", "f32", |
| 2547 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2548 | |
| 2549 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2550 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2551 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2552 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 2553 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2554 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2555 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 2556 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2557 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2558 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
| 2559 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2560 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2561 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2562 | |
| 2563 | // VRSQRTS : Vector Reciprocal Square Root Step |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2564 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, |
| 2565 | IIC_VRECSD, "vrsqrts", "f32", |
| 2566 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
| 2567 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, |
| 2568 | IIC_VRECSQ, "vrsqrts", "f32", |
| 2569 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2570 | |
| 2571 | // Vector Shifts. |
| 2572 | |
| 2573 | // VSHL : Vector Shift |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2574 | defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, |
| 2575 | IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>; |
| 2576 | defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, |
| 2577 | IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2578 | // VSHL : Vector Shift Left (Immediate) |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2579 | defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2580 | // VSHR : Vector Shift Right (Immediate) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2581 | defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>; |
| 2582 | defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2583 | |
| 2584 | // VSHLL : Vector Shift Left Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2585 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
| 2586 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2587 | |
| 2588 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2589 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2590 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2591 | ValueType OpTy, SDNode OpNode> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2592 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
| 2593 | ResTy, OpTy, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2594 | let Inst{21-16} = op21_16; |
| 2595 | } |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2596 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2597 | v8i16, v8i8, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2598 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2599 | v4i32, v4i16, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2600 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2601 | v2i64, v2i32, NEONvshlli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2602 | |
| 2603 | // VSHRN : Vector Shift Right and Narrow |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2604 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
| 2605 | NEONvshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2606 | |
| 2607 | // VRSHL : Vector Rounding Shift |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2608 | defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2609 | IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>; |
| 2610 | defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2611 | IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2612 | // VRSHR : Vector Rounding Shift Right |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2613 | defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>; |
| 2614 | defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2615 | |
| 2616 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2617 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2618 | NEONvrshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2619 | |
| 2620 | // VQSHL : Vector Saturating Shift |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2621 | defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2622 | IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>; |
| 2623 | defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2624 | IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2625 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2626 | defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>; |
| 2627 | defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2628 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2629 | defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2630 | |
| 2631 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2632 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2633 | NEONvqshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2634 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2635 | NEONvqshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2636 | |
| 2637 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2638 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2639 | NEONvqshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2640 | |
| 2641 | // VQRSHL : Vector Saturating Rounding Shift |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2642 | defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2643 | IIC_VSHLi4Q, "vqrshl", "s", |
| 2644 | int_arm_neon_vqrshifts, 0>; |
| 2645 | defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, |
| 2646 | IIC_VSHLi4Q, "vqrshl", "u", |
| 2647 | int_arm_neon_vqrshiftu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2648 | |
| 2649 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2650 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2651 | NEONvqrshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2652 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2653 | NEONvqrshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2654 | |
| 2655 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2656 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2657 | NEONvqrshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2658 | |
| 2659 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2660 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 2661 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2662 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2663 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 2664 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2665 | |
| 2666 | // VSLI : Vector Shift Left and Insert |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2667 | defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2668 | // VSRI : Vector Shift Right and Insert |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2669 | defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2670 | |
| 2671 | // Vector Absolute and Saturating Absolute. |
| 2672 | |
| 2673 | // VABS : Vector Absolute Value |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2674 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2675 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2676 | int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2677 | def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2678 | IIC_VUNAD, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2679 | v2f32, v2f32, int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2680 | def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2681 | IIC_VUNAQ, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2682 | v4f32, v4f32, int_arm_neon_vabs>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2683 | |
| 2684 | // VQABS : Vector Saturating Absolute Value |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2685 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2686 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2687 | int_arm_neon_vqabs>; |
| 2688 | |
| 2689 | // Vector Negate. |
| 2690 | |
| 2691 | def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>; |
| 2692 | def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>; |
| 2693 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2694 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2695 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2696 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2697 | [(set DPR:$dst, (Ty (vneg DPR:$src)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2698 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2699 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2700 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2701 | [(set QPR:$dst, (Ty (vneg QPR:$src)))]>; |
| 2702 | |
| 2703 | // VNEG : Vector Negate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2704 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 2705 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 2706 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 2707 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 2708 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 2709 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2710 | |
| 2711 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2712 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2713 | (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2714 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2715 | [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>; |
| 2716 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2717 | (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2718 | "vneg", "f32", "$dst, $src", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2719 | [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>; |
| 2720 | |
| 2721 | def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>; |
| 2722 | def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>; |
| 2723 | def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>; |
| 2724 | def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>; |
| 2725 | def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>; |
| 2726 | def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>; |
| 2727 | |
| 2728 | // VQNEG : Vector Saturating Negate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2729 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2730 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2731 | int_arm_neon_vqneg>; |
| 2732 | |
| 2733 | // Vector Bit Counting Operations. |
| 2734 | |
| 2735 | // VCLS : Vector Count Leading Sign Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2736 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2737 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2738 | int_arm_neon_vcls>; |
| 2739 | // VCLZ : Vector Count Leading Zeros |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2740 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2741 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2742 | int_arm_neon_vclz>; |
| 2743 | // VCNT : Vector Count One Bits |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2744 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2745 | IIC_VCNTiD, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2746 | v8i8, v8i8, int_arm_neon_vcnt>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2747 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2748 | IIC_VCNTiQ, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2749 | v16i8, v16i8, int_arm_neon_vcnt>; |
| 2750 | |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 2751 | // Vector Swap -- for disassembly only. |
| 2752 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
| 2753 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, |
| 2754 | "vswp", "$dst, $src", "", []>; |
| 2755 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
| 2756 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, |
| 2757 | "vswp", "$dst, $src", "", []>; |
| 2758 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2759 | // Vector Move Operations. |
| 2760 | |
| 2761 | // VMOV : Vector Move (Register) |
| 2762 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2763 | def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src), |
| 2764 | IIC_VMOVD, "vmov", "$dst, $src", "", []>; |
| 2765 | def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src), |
| 2766 | IIC_VMOVD, "vmov", "$dst, $src", "", []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2767 | |
| 2768 | // VMOV : Vector Move (Immediate) |
| 2769 | |
| 2770 | // VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm. |
| 2771 | def VMOV_get_imm8 : SDNodeXForm<build_vector, [{ |
| 2772 | return ARM::getVMOVImm(N, 1, *CurDAG); |
| 2773 | }]>; |
| 2774 | def vmovImm8 : PatLeaf<(build_vector), [{ |
| 2775 | return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0; |
| 2776 | }], VMOV_get_imm8>; |
| 2777 | |
| 2778 | // VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm. |
| 2779 | def VMOV_get_imm16 : SDNodeXForm<build_vector, [{ |
| 2780 | return ARM::getVMOVImm(N, 2, *CurDAG); |
| 2781 | }]>; |
| 2782 | def vmovImm16 : PatLeaf<(build_vector), [{ |
| 2783 | return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0; |
| 2784 | }], VMOV_get_imm16>; |
| 2785 | |
| 2786 | // VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm. |
| 2787 | def VMOV_get_imm32 : SDNodeXForm<build_vector, [{ |
| 2788 | return ARM::getVMOVImm(N, 4, *CurDAG); |
| 2789 | }]>; |
| 2790 | def vmovImm32 : PatLeaf<(build_vector), [{ |
| 2791 | return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0; |
| 2792 | }], VMOV_get_imm32>; |
| 2793 | |
| 2794 | // VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm. |
| 2795 | def VMOV_get_imm64 : SDNodeXForm<build_vector, [{ |
| 2796 | return ARM::getVMOVImm(N, 8, *CurDAG); |
| 2797 | }]>; |
| 2798 | def vmovImm64 : PatLeaf<(build_vector), [{ |
| 2799 | return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0; |
| 2800 | }], VMOV_get_imm64>; |
| 2801 | |
| 2802 | // Note: Some of the cmode bits in the following VMOV instructions need to |
| 2803 | // be encoded based on the immed values. |
| 2804 | |
| 2805 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2806 | (ins h8imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2807 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2808 | [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>; |
| 2809 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2810 | (ins h8imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2811 | "vmov", "i8", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2812 | [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>; |
| 2813 | |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2814 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2815 | (ins h16imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2816 | "vmov", "i16", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2817 | [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>; |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2818 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2819 | (ins h16imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2820 | "vmov", "i16", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2821 | [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>; |
| 2822 | |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2823 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2824 | (ins h32imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2825 | "vmov", "i32", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2826 | [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>; |
Johnny Chen | 208d76c | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2827 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2828 | (ins h32imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2829 | "vmov", "i32", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2830 | [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>; |
| 2831 | |
| 2832 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2833 | (ins h64imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2834 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2835 | [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>; |
| 2836 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst), |
Bob Wilson | 54c78ef | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2837 | (ins h64imm:$SIMM), IIC_VMOVImm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2838 | "vmov", "i64", "$dst, $SIMM", "", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2839 | [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>; |
| 2840 | |
| 2841 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 2842 | |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2843 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2844 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2845 | IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2846 | [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src), |
| 2847 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2848 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2849 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2850 | IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2851 | [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src), |
| 2852 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2853 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2854 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2855 | IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2856 | [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src), |
| 2857 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2858 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2859 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2860 | IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2861 | [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src), |
| 2862 | imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2863 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2864 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2865 | IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2866 | [(set GPR:$dst, (extractelt (v2i32 DPR:$src), |
| 2867 | imm:$lane))]>; |
| 2868 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 2869 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 2870 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2871 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2872 | (SubReg_i8_lane imm:$lane))>; |
| 2873 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 2874 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2875 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2876 | (SubReg_i16_lane imm:$lane))>; |
| 2877 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 2878 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2879 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2880 | (SubReg_i8_lane imm:$lane))>; |
| 2881 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 2882 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2883 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2884 | (SubReg_i16_lane imm:$lane))>; |
| 2885 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 2886 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2887 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2888 | (SubReg_i32_lane imm:$lane))>; |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 2889 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2890 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2891 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2892 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2893 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2894 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2895 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2896 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2897 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2898 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2899 | |
| 2900 | |
| 2901 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 2902 | |
| 2903 | let Constraints = "$src1 = $dst" in { |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2904 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2905 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2906 | IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2907 | [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1), |
| 2908 | GPR:$src2, imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2909 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2910 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2911 | IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2912 | [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1), |
| 2913 | GPR:$src2, imm:$lane))]>; |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2914 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2915 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2916 | IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2917 | [(set DPR:$dst, (insertelt (v2i32 DPR:$src1), |
| 2918 | GPR:$src2, imm:$lane))]>; |
| 2919 | } |
| 2920 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
| 2921 | (v16i8 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2922 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2923 | (DSubReg_i8_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2924 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2925 | (DSubReg_i8_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2926 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
| 2927 | (v8i16 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2928 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2929 | (DSubReg_i16_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2930 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2931 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2932 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
| 2933 | (v4i32 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2934 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2935 | (DSubReg_i32_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2936 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2937 | (DSubReg_i32_reg imm:$lane)))>; |
| 2938 | |
Anton Korobeynikov | d91aafd | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 2939 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2940 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 2941 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2942 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2943 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 2944 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2945 | |
| 2946 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2947 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2948 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2949 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2950 | |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 2951 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
| 2952 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>; |
Chris Lattner | 77144e7 | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 2953 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 2954 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>; |
| 2955 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
| 2956 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>; |
| 2957 | |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 2958 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 2959 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 2960 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 2961 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 2962 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 2963 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 2964 | |
| 2965 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 2966 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 2967 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
| 2968 | arm_dsubreg_0)>; |
| 2969 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 2970 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 2971 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
| 2972 | arm_dsubreg_0)>; |
| 2973 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 2974 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 2975 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
| 2976 | arm_dsubreg_0)>; |
| 2977 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2978 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 2979 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2980 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2981 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2982 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 2983 | [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2984 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2985 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2986 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 2987 | [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2988 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2989 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 2990 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
| 2991 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>; |
| 2992 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 2993 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 2994 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2995 | |
| 2996 | def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2997 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 2998 | [(set DPR:$dst, (v2f32 (NEONvdup |
| 2999 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3000 | def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3001 | IIC_VMOVIS, "vdup", "32", "$dst, $src", |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3002 | [(set QPR:$dst, (v4f32 (NEONvdup |
| 3003 | (f32 (bitconvert GPR:$src)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3004 | |
| 3005 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 3006 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3007 | class VDUPLND<bits<2> op19_18, bits<2> op17_16, |
| 3008 | string OpcodeStr, string Dt, ValueType Ty> |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3009 | : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3010 | (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3011 | OpcodeStr, Dt, "$dst, $src[$lane]", "", |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3012 | [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3013 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3014 | class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt, |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3015 | ValueType ResTy, ValueType OpTy> |
| 3016 | : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3017 | (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3018 | OpcodeStr, Dt, "$dst, $src[$lane]", "", |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3019 | [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3020 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3021 | // Inst{19-16} is partially specified depending on the element size. |
| 3022 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3023 | def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>; |
| 3024 | def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>; |
| 3025 | def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>; |
| 3026 | def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>; |
| 3027 | def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>; |
| 3028 | def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>; |
| 3029 | def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>; |
| 3030 | def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3031 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3032 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 3033 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 3034 | (DSubReg_i8_reg imm:$lane))), |
| 3035 | (SubReg_i8_lane imm:$lane)))>; |
| 3036 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 3037 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 3038 | (DSubReg_i16_reg imm:$lane))), |
| 3039 | (SubReg_i16_lane imm:$lane)))>; |
| 3040 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 3041 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 3042 | (DSubReg_i32_reg imm:$lane))), |
| 3043 | (SubReg_i32_lane imm:$lane)))>; |
| 3044 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
| 3045 | (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src, |
| 3046 | (DSubReg_i32_reg imm:$lane))), |
| 3047 | (SubReg_i32_lane imm:$lane)))>; |
| 3048 | |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3049 | def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0, |
| 3050 | (outs DPR:$dst), (ins SPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3051 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3052 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3053 | |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3054 | def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0, |
| 3055 | (outs QPR:$dst), (ins SPR:$src), |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3056 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3057 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3058 | |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 3059 | def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)), |
| 3060 | (INSERT_SUBREG QPR:$src, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3061 | (i64 (EXTRACT_SUBREG QPR:$src, |
| 3062 | (DSubReg_f64_reg imm:$lane))), |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 3063 | (DSubReg_f64_other_reg imm:$lane))>; |
| 3064 | def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)), |
| 3065 | (INSERT_SUBREG QPR:$src, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3066 | (f64 (EXTRACT_SUBREG QPR:$src, |
| 3067 | (DSubReg_f64_reg imm:$lane))), |
Anton Korobeynikov | 69d1c1a | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 3068 | (DSubReg_f64_other_reg imm:$lane))>; |
| 3069 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3070 | // VMOVN : Vector Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3071 | defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, |
| 3072 | "vmovn", "i", int_arm_neon_vmovn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3073 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3074 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 3075 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 3076 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 3077 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 3078 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 3079 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3080 | // VMOVL : Vector Lengthening Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3081 | defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s", |
| 3082 | int_arm_neon_vmovls>; |
| 3083 | defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u", |
| 3084 | int_arm_neon_vmovlu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3085 | |
| 3086 | // Vector Conversions. |
| 3087 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 3088 | // VCVT : Vector Convert Between Floating-Point and Integers |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 3089 | def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3090 | v2i32, v2f32, fp_to_sint>; |
| 3091 | def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3092 | v2i32, v2f32, fp_to_uint>; |
| 3093 | def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3094 | v2f32, v2i32, sint_to_fp>; |
| 3095 | def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3096 | v2f32, v2i32, uint_to_fp>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 3097 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 3098 | def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3099 | v4i32, v4f32, fp_to_sint>; |
| 3100 | def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3101 | v4i32, v4f32, fp_to_uint>; |
| 3102 | def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3103 | v4f32, v4i32, sint_to_fp>; |
| 3104 | def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3105 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3106 | |
| 3107 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3108 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3109 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3110 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3111 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3112 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3113 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3114 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3115 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
| 3116 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3117 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3118 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3119 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3120 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3121 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3122 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3123 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3124 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
| 3125 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3126 | // Vector Reverse. |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3127 | |
| 3128 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 3129 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3130 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3131 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3132 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3133 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3134 | [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3135 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3136 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3137 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3138 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3139 | [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3140 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3141 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 3142 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 3143 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
| 3144 | def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3145 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3146 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 3147 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 3148 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
| 3149 | def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3150 | |
| 3151 | // VREV32 : Vector Reverse elements within 32-bit words |
| 3152 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3153 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3154 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3155 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3156 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3157 | [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3158 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3159 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3160 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3161 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3162 | [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3163 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3164 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 3165 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3166 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3167 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 3168 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3169 | |
| 3170 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 3171 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3172 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3173 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3174 | (ins DPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3175 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3176 | [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3177 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3178 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3179 | (ins QPR:$src), IIC_VMOVD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3180 | OpcodeStr, Dt, "$dst, $src", "", |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3181 | [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3182 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3183 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 3184 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3185 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3186 | // Other Vector Shuffles. |
| 3187 | |
| 3188 | // VEXT : Vector Extract |
| 3189 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3190 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3191 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst), |
| 3192 | (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3193 | OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3194 | [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs), |
| 3195 | (Ty DPR:$rhs), imm:$index)))]>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3196 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3197 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3198 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst), |
| 3199 | (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3200 | OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", |
Johnny Chen | b16ed11 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 3201 | [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs), |
| 3202 | (Ty QPR:$rhs), imm:$index)))]>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3203 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3204 | def VEXTd8 : VEXTd<"vext", "8", v8i8>; |
| 3205 | def VEXTd16 : VEXTd<"vext", "16", v4i16>; |
| 3206 | def VEXTd32 : VEXTd<"vext", "32", v2i32>; |
| 3207 | def VEXTdf : VEXTd<"vext", "32", v2f32>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3208 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3209 | def VEXTq8 : VEXTq<"vext", "8", v16i8>; |
| 3210 | def VEXTq16 : VEXTq<"vext", "16", v8i16>; |
| 3211 | def VEXTq32 : VEXTq<"vext", "32", v4i32>; |
| 3212 | def VEXTqf : VEXTq<"vext", "32", v4f32>; |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3213 | |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3214 | // VTRN : Vector Transpose |
| 3215 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3216 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 3217 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 3218 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3219 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3220 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 3221 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 3222 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3223 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3224 | // VUZP : Vector Unzip (Deinterleave) |
| 3225 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3226 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 3227 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
| 3228 | def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3229 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3230 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 3231 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 3232 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3233 | |
| 3234 | // VZIP : Vector Zip (Interleave) |
| 3235 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3236 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 3237 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
| 3238 | def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3239 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3240 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 3241 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 3242 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3243 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3244 | // Vector Table Lookup and Table Extension. |
| 3245 | |
| 3246 | // VTBL : Vector Table Lookup |
| 3247 | def VTBL1 |
| 3248 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3249 | (ins DPR:$tbl1, DPR:$src), IIC_VTB1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3250 | "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3251 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3252 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3253 | def VTBL2 |
| 3254 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3255 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3256 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3257 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2 |
| 3258 | DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>; |
| 3259 | def VTBL3 |
| 3260 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3261 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3262 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3263 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3 |
| 3264 | DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>; |
| 3265 | def VTBL4 |
| 3266 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3267 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3268 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3269 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2, |
| 3270 | DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3271 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3272 | |
| 3273 | // VTBX : Vector Table Extension |
| 3274 | def VTBX1 |
| 3275 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3276 | (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3277 | "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3278 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1 |
| 3279 | DPR:$orig, DPR:$tbl1, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3280 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3281 | def VTBX2 |
| 3282 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3283 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3284 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3285 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2 |
| 3286 | DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>; |
| 3287 | def VTBX3 |
| 3288 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst), |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3289 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3290 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3291 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1, |
| 3292 | DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>; |
| 3293 | def VTBX4 |
| 3294 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3295 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4, |
Bob Wilson | 9fedc33 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3296 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", |
| 3297 | "$orig = $dst", |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3298 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1, |
| 3299 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3300 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3301 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3302 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3303 | // NEON instructions for single-precision FP math |
| 3304 | //===----------------------------------------------------------------------===// |
| 3305 | |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3306 | class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst> |
| 3307 | : NEONFPPat<(ResTy (OpNode SPR:$a)), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3308 | (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), |
| 3309 | SPR:$a, arm_ssubreg_0))), |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3310 | arm_ssubreg_0)>; |
| 3311 | |
| 3312 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 3313 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3314 | (EXTRACT_SUBREG (v2f32 |
| 3315 | (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3316 | SPR:$a, arm_ssubreg_0), |
| 3317 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3318 | SPR:$b, arm_ssubreg_0))), |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3319 | arm_ssubreg_0)>; |
| 3320 | |
| 3321 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 3322 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
| 3323 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3324 | SPR:$acc, arm_ssubreg_0), |
| 3325 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3326 | SPR:$a, arm_ssubreg_0), |
| 3327 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), |
| 3328 | SPR:$b, arm_ssubreg_0)), |
| 3329 | arm_ssubreg_0)>; |
| 3330 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3331 | // These need separate instructions because they must use DPR_VFP2 register |
| 3332 | // class which have SPR sub-registers. |
| 3333 | |
| 3334 | // Vector Add Operations used for single-precision FP |
| 3335 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3336 | def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>; |
| 3337 | def : N3VSPat<fadd, VADDfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3338 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3339 | // Vector Sub Operations used for single-precision FP |
| 3340 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3341 | def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>; |
| 3342 | def : N3VSPat<fsub, VSUBfd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3343 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3344 | // Vector Multiply Operations used for single-precision FP |
| 3345 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3346 | def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>; |
| 3347 | def : N3VSPat<fmul, VMULfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3348 | |
| 3349 | // Vector Multiply-Accumulate/Subtract used for single-precision FP |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3350 | // vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so |
| 3351 | // we want to avoid them for now. e.g., alternating vmla/vadd instructions. |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3352 | |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3353 | //let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3354 | //def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3355 | // v2f32, fmul, fadd>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3356 | //def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>; |
Jim Grosbach | 8cd0a8c | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3357 | |
| 3358 | //let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3359 | //def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3360 | // v2f32, fmul, fsub>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3361 | //def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3362 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3363 | // Vector Absolute used for single-precision FP |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3364 | let neverHasSideEffects = 1 in |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 3365 | def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0, |
| 3366 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 3367 | "vabs", "f32", "$dst, $src", "", []>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3368 | def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3369 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3370 | // Vector Negate used for single-precision FP |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3371 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3372 | def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
| 3373 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, |
| 3374 | "vneg", "f32", "$dst, $src", "", []>; |
| 3375 | def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>; |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3376 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3377 | // Vector Maximum used for single-precision FP |
| 3378 | let neverHasSideEffects = 1 in |
| 3379 | def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
| 3380 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, |
| 3381 | "vmax", "f32", "$dst, $src1, $src2", "", []>; |
| 3382 | def : N3VSPat<NEONfmax, VMAXfd_sfp>; |
| 3383 | |
| 3384 | // Vector Minimum used for single-precision FP |
| 3385 | let neverHasSideEffects = 1 in |
| 3386 | def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), |
| 3387 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, |
| 3388 | "vmin", "f32", "$dst, $src1, $src2", "", []>; |
| 3389 | def : N3VSPat<NEONfmin, VMINfd_sfp>; |
| 3390 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3391 | // Vector Convert between single-precision FP and integer |
| 3392 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3393 | def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 3394 | v2i32, v2f32, fp_to_sint>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3395 | def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3396 | |
| 3397 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3398 | def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 3399 | v2i32, v2f32, fp_to_uint>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3400 | def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3401 | |
| 3402 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3403 | def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 3404 | v2f32, v2i32, sint_to_fp>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3405 | def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3406 | |
| 3407 | let neverHasSideEffects = 1 in |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3408 | def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 3409 | v2f32, v2i32, uint_to_fp>; |
Bob Wilson | 76a312b | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3410 | def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3411 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3412 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3413 | // Non-Instruction Patterns |
| 3414 | //===----------------------------------------------------------------------===// |
| 3415 | |
| 3416 | // bit_convert |
| 3417 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 3418 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 3419 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 3420 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 3421 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 3422 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 3423 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 3424 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 3425 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 3426 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 3427 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 3428 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 3429 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 3430 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 3431 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 3432 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 3433 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 3434 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 3435 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 3436 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 3437 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 3438 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 3439 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 3440 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 3441 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 3442 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 3443 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 3444 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 3445 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 3446 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 3447 | |
| 3448 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 3449 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 3450 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 3451 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 3452 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 3453 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 3454 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 3455 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 3456 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 3457 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 3458 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 3459 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 3460 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 3461 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 3462 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 3463 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 3464 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 3465 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 3466 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 3467 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 3468 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 3469 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 3470 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 3471 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 3472 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 3473 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 3474 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 3475 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 3476 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 3477 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |