blob: 6d20e29dbb1b40ca76328dbb44641045bcbdbea0 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118// Use vldmia to load a Q register as a D register pair.
Bob Wilson621f1952010-03-23 05:25:43 +0000119// This is equivalent to VLDMD except that it has a Q register operand.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000120def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
121 "vldmia", "$addr, ${dst:dregpair}",
122 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000123 let Inst{27-25} = 0b110;
124 let Inst{24} = 0; // P bit
125 let Inst{23} = 1; // U bit
126 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000127 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128}
Bob Wilson5bafff32009-06-22 23:27:02 +0000129
Bob Wilson621f1952010-03-23 05:25:43 +0000130let mayLoad = 1 in {
131// Use vld1 to load a Q register as a D register pair.
132// This alternative to VLDRQ allows an alignment to be specified.
133// This is equivalent to VLD1q64 except that it has a Q register operand.
134def VLD1q
135 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
136 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
137def VLD1q_UPD
138 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst, GPR:$wb),
139 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", "64",
140 "${dst:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
141} // mayLoad = 1
142
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000143// Use vstmia to store a Q register as a D register pair.
Bob Wilson11d98992010-03-23 06:20:33 +0000144// This is equivalent to VSTMD except that it has a Q register operand.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000145def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
146 "vstmia", "$addr, ${src:dregpair}",
147 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000148 let Inst{27-25} = 0b110;
149 let Inst{24} = 0; // P bit
150 let Inst{23} = 1; // U bit
151 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000152 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000153}
154
Bob Wilson11d98992010-03-23 06:20:33 +0000155let mayStore = 1 in {
156// Use vst1 to store a Q register as a D register pair.
157// This alternative to VSTRQ allows an alignment to be specified.
158// This is equivalent to VST1q64 except that it has a Q register operand.
159def VST1q
160 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
161 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
162def VST1q_UPD
163 : NLdSt<0,0b00,0b1010,0b1100, (outs GPR:$wb),
164 (ins addrmode6:$addr, am6offset:$offset, QPR:$src),
165 IIC_VST, "vst1", "64", "{$src:dregpair}, $addr$offset",
166 "$addr.addr = $wb", []>;
167} // mayStore = 1
168
Bob Wilson621f1952010-03-23 05:25:43 +0000169let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
170
Bob Wilson205a5ca2009-07-08 18:11:30 +0000171// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000172class VLD1D<bits<4> op7_4, string Dt>
173 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
174 (ins addrmode6:$addr), IIC_VLD1,
175 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
176class VLD1Q<bits<4> op7_4, string Dt>
177 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
178 (ins addrmode6:$addr), IIC_VLD1,
179 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Bob Wilson621f1952010-03-23 05:25:43 +0000181def VLD1d8 : VLD1D<0b0000, "8">;
182def VLD1d16 : VLD1D<0b0100, "16">;
183def VLD1d32 : VLD1D<0b1000, "32">;
184def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Bob Wilson621f1952010-03-23 05:25:43 +0000186def VLD1q8 : VLD1Q<0b0000, "8">;
187def VLD1q16 : VLD1Q<0b0100, "16">;
188def VLD1q32 : VLD1Q<0b1000, "32">;
189def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
191// ...with address register writeback:
192class VLD1DWB<bits<4> op7_4, string Dt>
193 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000194 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
195 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000196 "$addr.addr = $wb", []>;
197class VLD1QWB<bits<4> op7_4, string Dt>
198 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000199 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
200 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000201 "$addr.addr = $wb", []>;
202
203def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
204def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
205def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
206def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
207
208def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
209def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
210def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
211def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000212
Bob Wilson052ba452010-03-22 18:22:06 +0000213// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000214class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000215 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000216 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000217 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000218class VLD1D3WB<bits<4> op7_4, string Dt>
219 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000220 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000221 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000222
223def VLD1d8T : VLD1D3<0b0000, "8">;
224def VLD1d16T : VLD1D3<0b0100, "16">;
225def VLD1d32T : VLD1D3<0b1000, "32">;
226def VLD1d64T : VLD1D3<0b1100, "64">;
227
228def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
229def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
230def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000231def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000232
233// ...with 4 registers (some of these are only for the disassembler):
234class VLD1D4<bits<4> op7_4, string Dt>
235 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
236 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
237 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000238class VLD1D4WB<bits<4> op7_4, string Dt>
239 : NLdSt<0,0b10,0b0010,op7_4,
240 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000241 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
242 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000243 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000244
Bob Wilson052ba452010-03-22 18:22:06 +0000245def VLD1d8Q : VLD1D4<0b0000, "8">;
246def VLD1d16Q : VLD1D4<0b0100, "16">;
247def VLD1d32Q : VLD1D4<0b1000, "32">;
248def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000249
250def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
251def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
252def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000253def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000254
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000255// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000256class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
257 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000258 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000259 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
260class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000261 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000262 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000263 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000264 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000265
Bob Wilson00bf1d92010-03-20 18:14:26 +0000266def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
267def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
268def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000269
Bob Wilson95808322010-03-18 20:18:39 +0000270def VLD2q8 : VLD2Q<0b0000, "8">;
271def VLD2q16 : VLD2Q<0b0100, "16">;
272def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000273
Bob Wilson92cb9322010-03-20 20:10:51 +0000274// ...with address register writeback:
275class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
276 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000277 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
278 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000279 "$addr.addr = $wb", []>;
280class VLD2QWB<bits<4> op7_4, string Dt>
281 : NLdSt<0, 0b10, 0b0011, op7_4,
282 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000283 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
284 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000285 "$addr.addr = $wb", []>;
286
287def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
288def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
289def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000290
291def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
292def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
293def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
294
Bob Wilson00bf1d92010-03-20 18:14:26 +0000295// ...with double-spaced registers (for disassembly only):
296def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
297def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
298def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000299def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
300def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
301def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000302
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000304class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
305 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000306 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000307 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000308
Bob Wilson00bf1d92010-03-20 18:14:26 +0000309def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
310def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
311def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000312
Bob Wilson92cb9322010-03-20 20:10:51 +0000313// ...with address register writeback:
314class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
315 : NLdSt<0, 0b10, op11_8, op7_4,
316 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000317 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
318 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000319 "$addr.addr = $wb", []>;
320
321def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
322def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
323def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000324
325// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000326def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
327def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
328def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000329def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
330def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
331def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000332
Bob Wilson92cb9322010-03-20 20:10:51 +0000333// ...alternate versions to be allocated odd register numbers:
334def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
335def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
336def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000337
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000338// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000339class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
340 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000341 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000342 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000343 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000344
Bob Wilson00bf1d92010-03-20 18:14:26 +0000345def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
346def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
347def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000348
Bob Wilson92cb9322010-03-20 20:10:51 +0000349// ...with address register writeback:
350class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
351 : NLdSt<0, 0b10, op11_8, op7_4,
352 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000353 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
354 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000355 "$addr.addr = $wb", []>;
356
357def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
358def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
359def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000360
361// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000362def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
363def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
364def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000365def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
366def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
367def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000368
Bob Wilson92cb9322010-03-20 20:10:51 +0000369// ...alternate versions to be allocated odd register numbers:
370def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
371def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
372def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000373
374// VLD1LN : Vector Load (single element to one lane)
375// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000376
Bob Wilson243fcc52009-09-01 04:26:28 +0000377// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000378class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
379 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000380 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
381 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
382 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000383
Bob Wilson39842552010-03-22 16:43:10 +0000384def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
385def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
386def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000387
Bob Wilson41315282010-03-20 20:39:53 +0000388// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000389def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
390def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000391
Bob Wilson41315282010-03-20 20:39:53 +0000392// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000393def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
394def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000395
Bob Wilsona1023642010-03-20 20:47:18 +0000396// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000397class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
398 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000399 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000400 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000401 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000402 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
403
Bob Wilson39842552010-03-22 16:43:10 +0000404def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
405def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
406def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000407
Bob Wilson39842552010-03-22 16:43:10 +0000408def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
409def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000410
Bob Wilson243fcc52009-09-01 04:26:28 +0000411// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000412class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000414 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
415 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
416 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
417 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000418
Bob Wilson39842552010-03-22 16:43:10 +0000419def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
420def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
421def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000422
Bob Wilson41315282010-03-20 20:39:53 +0000423// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000424def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
425def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000426
Bob Wilson41315282010-03-20 20:39:53 +0000427// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000428def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
429def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000430
Bob Wilsona1023642010-03-20 20:47:18 +0000431// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000432class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
433 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000434 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000435 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000436 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
437 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000438 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000439 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
440 []>;
441
Bob Wilson39842552010-03-22 16:43:10 +0000442def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
443def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
444def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000445
Bob Wilson39842552010-03-22 16:43:10 +0000446def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
447def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000448
Bob Wilson243fcc52009-09-01 04:26:28 +0000449// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000450class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
451 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000452 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
453 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
454 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000455 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000456 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000457
Bob Wilson39842552010-03-22 16:43:10 +0000458def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
459def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
460def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000461
Bob Wilson41315282010-03-20 20:39:53 +0000462// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000463def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
464def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000465
Bob Wilson41315282010-03-20 20:39:53 +0000466// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000467def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
468def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000469
Bob Wilsona1023642010-03-20 20:47:18 +0000470// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000471class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
472 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000473 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000474 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000475 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
476 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000477"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000478"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
479 []>;
480
Bob Wilson39842552010-03-22 16:43:10 +0000481def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
482def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
483def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000484
Bob Wilson39842552010-03-22 16:43:10 +0000485def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
486def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000487
Bob Wilsonb07c1712009-10-07 21:53:04 +0000488// VLD1DUP : Vector Load (single element to all lanes)
489// VLD2DUP : Vector Load (single 2-element structure to all lanes)
490// VLD3DUP : Vector Load (single 3-element structure to all lanes)
491// VLD4DUP : Vector Load (single 4-element structure to all lanes)
492// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000493} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000494
Bob Wilson25eb5012010-03-20 20:54:36 +0000495let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
496
Bob Wilson11d98992010-03-23 06:20:33 +0000497// VST1 : Vector Store (multiple single elements)
498class VST1D<bits<4> op7_4, string Dt>
499 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
500 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
501class VST1Q<bits<4> op7_4, string Dt>
502 : NLdSt<0,0b00,0b1010,op7_4, (outs),
503 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
504 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
505
506def VST1d8 : VST1D<0b0000, "8">;
507def VST1d16 : VST1D<0b0100, "16">;
508def VST1d32 : VST1D<0b1000, "32">;
509def VST1d64 : VST1D<0b1100, "64">;
510
511def VST1q8 : VST1Q<0b0000, "8">;
512def VST1q16 : VST1Q<0b0100, "16">;
513def VST1q32 : VST1Q<0b1000, "32">;
514def VST1q64 : VST1Q<0b1100, "64">;
515
Bob Wilson25eb5012010-03-20 20:54:36 +0000516// ...with address register writeback:
517class VST1DWB<bits<4> op7_4, string Dt>
518 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000519 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
520 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000521class VST1QWB<bits<4> op7_4, string Dt>
522 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000523 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
524 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000525
526def VST1d8_UPD : VST1DWB<0b0000, "8">;
527def VST1d16_UPD : VST1DWB<0b0100, "16">;
528def VST1d32_UPD : VST1DWB<0b1000, "32">;
529def VST1d64_UPD : VST1DWB<0b1100, "64">;
530
531def VST1q8_UPD : VST1QWB<0b0000, "8">;
532def VST1q16_UPD : VST1QWB<0b0100, "16">;
533def VST1q32_UPD : VST1QWB<0b1000, "32">;
534def VST1q64_UPD : VST1QWB<0b1100, "64">;
535
Bob Wilson052ba452010-03-22 18:22:06 +0000536// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000537class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000538 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000539 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000540 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000541class VST1D3WB<bits<4> op7_4, string Dt>
542 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000543 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000544 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000545 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000546 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000547
548def VST1d8T : VST1D3<0b0000, "8">;
549def VST1d16T : VST1D3<0b0100, "16">;
550def VST1d32T : VST1D3<0b1000, "32">;
551def VST1d64T : VST1D3<0b1100, "64">;
552
553def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
554def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
555def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
556def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
557
558// ...with 4 registers (some of these are only for the disassembler):
559class VST1D4<bits<4> op7_4, string Dt>
560 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
561 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
562 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
563 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000564class VST1D4WB<bits<4> op7_4, string Dt>
565 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000566 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000567 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000568 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000569 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000570
Bob Wilson052ba452010-03-22 18:22:06 +0000571def VST1d8Q : VST1D4<0b0000, "8">;
572def VST1d16Q : VST1D4<0b0100, "16">;
573def VST1d32Q : VST1D4<0b1000, "32">;
574def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000575
576def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
577def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
578def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000579def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000580
Bob Wilsonb36ec862009-08-06 18:47:44 +0000581// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000582class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
583 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
584 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
585 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000586class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000587 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000588 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000589 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000590 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000591
Bob Wilson068b18b2010-03-20 21:15:48 +0000592def VST2d8 : VST2D<0b1000, 0b0000, "8">;
593def VST2d16 : VST2D<0b1000, 0b0100, "16">;
594def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000595
Bob Wilson95808322010-03-18 20:18:39 +0000596def VST2q8 : VST2Q<0b0000, "8">;
597def VST2q16 : VST2Q<0b0100, "16">;
598def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000599
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000600// ...with address register writeback:
601class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
602 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000603 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
604 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000605 "$addr.addr = $wb", []>;
606class VST2QWB<bits<4> op7_4, string Dt>
607 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000608 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000609 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000610 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000611 "$addr.addr = $wb", []>;
612
613def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
614def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
615def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000616
617def VST2q8_UPD : VST2QWB<0b0000, "8">;
618def VST2q16_UPD : VST2QWB<0b0100, "16">;
619def VST2q32_UPD : VST2QWB<0b1000, "32">;
620
Bob Wilson068b18b2010-03-20 21:15:48 +0000621// ...with double-spaced registers (for disassembly only):
622def VST2b8 : VST2D<0b1001, 0b0000, "8">;
623def VST2b16 : VST2D<0b1001, 0b0100, "16">;
624def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000625def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
626def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
627def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000628
Bob Wilsonb36ec862009-08-06 18:47:44 +0000629// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000630class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
631 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000632 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000633 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000634
Bob Wilson068b18b2010-03-20 21:15:48 +0000635def VST3d8 : VST3D<0b0100, 0b0000, "8">;
636def VST3d16 : VST3D<0b0100, 0b0100, "16">;
637def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000638
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000639// ...with address register writeback:
640class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
641 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000642 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000643 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000644 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000645 "$addr.addr = $wb", []>;
646
647def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
648def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
649def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000650
651// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000652def VST3q8 : VST3D<0b0101, 0b0000, "8">;
653def VST3q16 : VST3D<0b0101, 0b0100, "16">;
654def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000655def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
656def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
657def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000658
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000659// ...alternate versions to be allocated odd register numbers:
660def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
661def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
662def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000663
Bob Wilsonb36ec862009-08-06 18:47:44 +0000664// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000665class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
666 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000667 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000668 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000669 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000670
Bob Wilson068b18b2010-03-20 21:15:48 +0000671def VST4d8 : VST4D<0b0000, 0b0000, "8">;
672def VST4d16 : VST4D<0b0000, 0b0100, "16">;
673def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000674
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000675// ...with address register writeback:
676class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
677 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000678 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000679 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000680 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000681 "$addr.addr = $wb", []>;
682
683def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
684def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
685def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000686
687// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000688def VST4q8 : VST4D<0b0001, 0b0000, "8">;
689def VST4q16 : VST4D<0b0001, 0b0100, "16">;
690def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000691def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
692def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
693def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000694
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000695// ...alternate versions to be allocated odd register numbers:
696def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
697def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
698def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000699
700// VST1LN : Vector Store (single element from one lane)
701// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000702
Bob Wilson8a3198b2009-09-01 18:51:56 +0000703// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000704class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
705 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000706 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000707 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000708 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000709
Bob Wilson39842552010-03-22 16:43:10 +0000710def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
711def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
712def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000713
Bob Wilson41315282010-03-20 20:39:53 +0000714// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000715def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
716def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000717
Bob Wilson41315282010-03-20 20:39:53 +0000718// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000719def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
720def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000721
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000722// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000723class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
724 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000725 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000726 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000727 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000728 "$addr.addr = $wb", []>;
729
Bob Wilson39842552010-03-22 16:43:10 +0000730def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
731def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
732def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000733
Bob Wilson39842552010-03-22 16:43:10 +0000734def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
735def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000736
Bob Wilson8a3198b2009-09-01 18:51:56 +0000737// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000738class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
739 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000740 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000741 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000742 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000743
Bob Wilson39842552010-03-22 16:43:10 +0000744def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
745def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
746def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000747
Bob Wilson41315282010-03-20 20:39:53 +0000748// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000749def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
750def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000751
Bob Wilson41315282010-03-20 20:39:53 +0000752// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000753def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
754def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000755
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000756// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000757class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
758 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000759 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000760 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
761 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000762 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000763 "$addr.addr = $wb", []>;
764
Bob Wilson39842552010-03-22 16:43:10 +0000765def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
766def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
767def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000768
Bob Wilson39842552010-03-22 16:43:10 +0000769def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
770def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000771
Bob Wilson8a3198b2009-09-01 18:51:56 +0000772// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000773class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
774 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000775 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000776 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000777 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000778 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000779
Bob Wilson39842552010-03-22 16:43:10 +0000780def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
781def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
782def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000783
Bob Wilson41315282010-03-20 20:39:53 +0000784// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000785def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
786def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000787
Bob Wilson41315282010-03-20 20:39:53 +0000788// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000789def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
790def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000791
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000792// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000793class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
794 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000795 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000796 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
797 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000798 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000799 "$addr.addr = $wb", []>;
800
Bob Wilson39842552010-03-22 16:43:10 +0000801def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
802def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
803def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000804
Bob Wilson39842552010-03-22 16:43:10 +0000805def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
806def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000807
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000808} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000809
Bob Wilson205a5ca2009-07-08 18:11:30 +0000810
Bob Wilson5bafff32009-06-22 23:27:02 +0000811//===----------------------------------------------------------------------===//
812// NEON pattern fragments
813//===----------------------------------------------------------------------===//
814
815// Extract D sub-registers of Q registers.
816// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000817def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000819}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000820def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000822}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000823def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000825}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000826def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000828}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000829def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
830 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
831}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000832
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000833// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000834// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
835def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000837}]>;
838
Bob Wilson5bafff32009-06-22 23:27:02 +0000839// Translate lane numbers from Q registers to D subregs.
840def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000842}]>;
843def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000845}]>;
846def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000848}]>;
849
850//===----------------------------------------------------------------------===//
851// Instruction Classes
852//===----------------------------------------------------------------------===//
853
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000854// Basic 2-register operations: single-, double- and quad-register.
855class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
856 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
857 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
858 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
859 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
860 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000861class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000862 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
863 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000865 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000866 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
867class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000868 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
869 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000871 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000872 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
873
Bob Wilson69bfbd62010-02-17 22:42:54 +0000874// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000875class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000876 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000877 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000878 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
879 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000880 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000881 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
882class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000883 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000884 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000885 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
886 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000887 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
889
890// Narrow 2-register intrinsics.
891class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
892 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000893 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000894 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000896 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
898
Bob Wilson507df402009-10-21 02:15:46 +0000899// Long 2-register intrinsics (currently only used for VMOVL).
900class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
901 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000902 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000903 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000904 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000905 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000906 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
907
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000908// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000909class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000910 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000911 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000912 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000913 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000914class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000915 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000916 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000917 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000918 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000919
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000920// Basic 3-register operations: single-, double- and quad-register.
921class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
922 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
923 SDNode OpNode, bit Commutable>
924 : N3V<op24, op23, op21_20, op11_8, 0, op4,
925 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
926 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
927 let isCommutable = Commutable;
928}
929
Bob Wilson5bafff32009-06-22 23:27:02 +0000930class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000931 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000932 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000933 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000934 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000935 OpcodeStr, Dt, "$dst, $src1, $src2", "",
936 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
937 let isCommutable = Commutable;
938}
939// Same as N3VD but no data type.
940class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
941 InstrItinClass itin, string OpcodeStr,
942 ValueType ResTy, ValueType OpTy,
943 SDNode OpNode, bit Commutable>
944 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000945 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
946 OpcodeStr, "$dst, $src1, $src2", "",
947 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000948 let isCommutable = Commutable;
949}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000950class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000951 InstrItinClass itin, string OpcodeStr, string Dt,
952 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000953 : N3V<0, 1, op21_20, op11_8, 1, 0,
954 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000955 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000956 [(set (Ty DPR:$dst),
957 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000958 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000959 let isCommutable = 0;
960}
961class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000962 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000963 : N3V<0, 1, op21_20, op11_8, 1, 0,
964 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000965 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000966 [(set (Ty DPR:$dst),
967 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000968 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000969 let isCommutable = 0;
970}
971
Bob Wilson5bafff32009-06-22 23:27:02 +0000972class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000973 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000974 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000975 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000976 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000977 OpcodeStr, Dt, "$dst, $src1, $src2", "",
978 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
979 let isCommutable = Commutable;
980}
981class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
982 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000983 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000984 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000985 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
986 OpcodeStr, "$dst, $src1, $src2", "",
987 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000988 let isCommutable = Commutable;
989}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000990class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000991 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000992 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000993 : N3V<1, 1, op21_20, op11_8, 1, 0,
994 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000995 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000996 [(set (ResTy QPR:$dst),
997 (ResTy (ShOp (ResTy QPR:$src1),
998 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
999 imm:$lane)))))]> {
1000 let isCommutable = 0;
1001}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001002class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001003 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001004 : N3V<1, 1, op21_20, op11_8, 1, 0,
1005 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001006 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001007 [(set (ResTy QPR:$dst),
1008 (ResTy (ShOp (ResTy QPR:$src1),
1009 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1010 imm:$lane)))))]> {
1011 let isCommutable = 0;
1012}
Bob Wilson5bafff32009-06-22 23:27:02 +00001013
1014// Basic 3-register intrinsics, both double- and quad-register.
1015class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001016 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001017 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001018 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001019 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001020 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001021 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1022 let isCommutable = Commutable;
1023}
David Goodwin658ea602009-09-25 18:38:29 +00001024class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001025 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001026 : N3V<0, 1, op21_20, op11_8, 1, 0,
1027 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001028 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001029 [(set (Ty DPR:$dst),
1030 (Ty (IntOp (Ty DPR:$src1),
1031 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1032 imm:$lane)))))]> {
1033 let isCommutable = 0;
1034}
David Goodwin658ea602009-09-25 18:38:29 +00001035class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001036 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001037 : N3V<0, 1, op21_20, op11_8, 1, 0,
1038 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001039 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001040 [(set (Ty DPR:$dst),
1041 (Ty (IntOp (Ty DPR:$src1),
1042 (Ty (NEONvduplane (Ty DPR_8:$src2),
1043 imm:$lane)))))]> {
1044 let isCommutable = 0;
1045}
1046
Bob Wilson5bafff32009-06-22 23:27:02 +00001047class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001048 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001049 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001050 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001051 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001052 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001053 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1054 let isCommutable = Commutable;
1055}
David Goodwin658ea602009-09-25 18:38:29 +00001056class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001057 string OpcodeStr, string Dt,
1058 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001059 : N3V<1, 1, op21_20, op11_8, 1, 0,
1060 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001061 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001062 [(set (ResTy QPR:$dst),
1063 (ResTy (IntOp (ResTy QPR:$src1),
1064 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1065 imm:$lane)))))]> {
1066 let isCommutable = 0;
1067}
David Goodwin658ea602009-09-25 18:38:29 +00001068class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001069 string OpcodeStr, string Dt,
1070 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001071 : N3V<1, 1, op21_20, op11_8, 1, 0,
1072 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001073 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001074 [(set (ResTy QPR:$dst),
1075 (ResTy (IntOp (ResTy QPR:$src1),
1076 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1077 imm:$lane)))))]> {
1078 let isCommutable = 0;
1079}
Bob Wilson5bafff32009-06-22 23:27:02 +00001080
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001081// Multiply-Add/Sub operations: single-, double- and quad-register.
1082class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1083 InstrItinClass itin, string OpcodeStr, string Dt,
1084 ValueType Ty, SDNode MulOp, SDNode OpNode>
1085 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1086 (outs DPR_VFP2:$dst),
1087 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
1088 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1089
Bob Wilson5bafff32009-06-22 23:27:02 +00001090class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001091 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001092 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001094 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001095 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001096 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1097 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001098class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001099 string OpcodeStr, string Dt,
1100 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001101 : N3V<0, 1, op21_20, op11_8, 1, 0,
1102 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001103 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001104 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001105 [(set (Ty DPR:$dst),
1106 (Ty (ShOp (Ty DPR:$src1),
1107 (Ty (MulOp DPR:$src2,
1108 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001109 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001110class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001111 string OpcodeStr, string Dt,
1112 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001113 : N3V<0, 1, op21_20, op11_8, 1, 0,
1114 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001115 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001116 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001117 [(set (Ty DPR:$dst),
1118 (Ty (ShOp (Ty DPR:$src1),
1119 (Ty (MulOp DPR:$src2,
1120 (Ty (NEONvduplane (Ty DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001121 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001122
Bob Wilson5bafff32009-06-22 23:27:02 +00001123class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001124 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001125 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001126 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001127 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001128 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001129 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1130 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001131class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001132 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001133 SDNode MulOp, SDNode ShOp>
1134 : N3V<1, 1, op21_20, op11_8, 1, 0,
1135 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001136 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001137 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001138 [(set (ResTy QPR:$dst),
1139 (ResTy (ShOp (ResTy QPR:$src1),
1140 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001141 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001142 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001143class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001144 string OpcodeStr, string Dt,
1145 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001146 SDNode MulOp, SDNode ShOp>
1147 : N3V<1, 1, op21_20, op11_8, 1, 0,
1148 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001149 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001150 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001151 [(set (ResTy QPR:$dst),
1152 (ResTy (ShOp (ResTy QPR:$src1),
1153 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001154 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001155 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001156
1157// Neon 3-argument intrinsics, both double- and quad-register.
1158// The destination register is also used as the first source operand register.
1159class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001160 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001161 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001162 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001163 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001164 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001165 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1166 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1167class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001168 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001169 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001170 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001171 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001172 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001173 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1174 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1175
1176// Neon Long 3-argument intrinsic. The destination register is
1177// a quad-register and is also used as the first source operand register.
1178class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001179 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001180 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001181 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001182 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001183 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001184 [(set QPR:$dst,
1185 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001186class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001187 string OpcodeStr, string Dt,
1188 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001189 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1190 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001191 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001192 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001193 [(set (ResTy QPR:$dst),
1194 (ResTy (IntOp (ResTy QPR:$src1),
1195 (OpTy DPR:$src2),
1196 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1197 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001198class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1199 InstrItinClass itin, string OpcodeStr, string Dt,
1200 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001201 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1202 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001203 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001204 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001205 [(set (ResTy QPR:$dst),
1206 (ResTy (IntOp (ResTy QPR:$src1),
1207 (OpTy DPR:$src2),
1208 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1209 imm:$lane)))))]>;
1210
Bob Wilson5bafff32009-06-22 23:27:02 +00001211// Narrowing 3-register intrinsics.
1212class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001214 Intrinsic IntOp, bit Commutable>
1215 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001216 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001217 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001218 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1219 let isCommutable = Commutable;
1220}
1221
1222// Long 3-register intrinsics.
1223class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001224 InstrItinClass itin, string OpcodeStr, string Dt,
1225 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001227 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001228 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001229 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1230 let isCommutable = Commutable;
1231}
David Goodwin658ea602009-09-25 18:38:29 +00001232class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001233 string OpcodeStr, string Dt,
1234 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001235 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1236 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001237 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001238 [(set (ResTy QPR:$dst),
1239 (ResTy (IntOp (OpTy DPR:$src1),
1240 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001241 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001242class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1243 InstrItinClass itin, string OpcodeStr, string Dt,
1244 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001245 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1246 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001247 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001248 [(set (ResTy QPR:$dst),
1249 (ResTy (IntOp (OpTy DPR:$src1),
1250 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001251 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001252
1253// Wide 3-register intrinsics.
1254class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001255 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001256 Intrinsic IntOp, bit Commutable>
1257 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001258 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001259 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001260 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1261 let isCommutable = Commutable;
1262}
1263
1264// Pairwise long 2-register intrinsics, both double- and quad-register.
1265class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001266 bits<2> op17_16, bits<5> op11_7, bit op4,
1267 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001268 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1269 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001270 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001271 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1272class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001273 bits<2> op17_16, bits<5> op11_7, bit op4,
1274 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001275 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1276 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001277 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001278 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1279
1280// Pairwise long 2-register accumulate intrinsics,
1281// both double- and quad-register.
1282// The destination register is also used as the first source operand register.
1283class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001284 bits<2> op17_16, bits<5> op11_7, bit op4,
1285 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1287 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001288 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001289 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001290 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1291class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001292 bits<2> op17_16, bits<5> op11_7, bit op4,
1293 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001294 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1295 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001296 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001297 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001298 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1299
1300// Shift by immediate,
1301// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001302class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 InstrItinClass itin, string OpcodeStr, string Dt,
1304 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001305 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001306 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001307 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001308 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001309class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001310 InstrItinClass itin, string OpcodeStr, string Dt,
1311 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001312 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001313 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001314 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001315 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1316
Johnny Chen6c8648b2010-03-17 23:26:50 +00001317// Long shift by immediate.
1318class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1319 string OpcodeStr, string Dt,
1320 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1321 : N2VImm<op24, op23, op11_8, op7, op6, op4,
1322 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
1323 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
1324 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1325 (i32 imm:$SIMM))))]>;
1326
Bob Wilson5bafff32009-06-22 23:27:02 +00001327// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001328class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001329 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001330 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001331 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001332 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001333 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001334 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1335 (i32 imm:$SIMM))))]>;
1336
1337// Shift right by immediate and accumulate,
1338// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001339class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001340 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001341 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1342 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001343 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001344 [(set DPR:$dst, (Ty (add DPR:$src1,
1345 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001346class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001347 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001348 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1349 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001350 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001351 [(set QPR:$dst, (Ty (add QPR:$src1,
1352 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1353
1354// Shift by immediate and insert,
1355// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001356class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001357 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001358 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1359 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001360 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001361 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001362class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001363 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001364 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1365 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001366 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001367 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1368
1369// Convert, with fractional bits immediate,
1370// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001371class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001372 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001373 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001374 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001375 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001376 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001377 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001378class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001379 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001380 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001381 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001382 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001383 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001384 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1385
1386//===----------------------------------------------------------------------===//
1387// Multiclasses
1388//===----------------------------------------------------------------------===//
1389
Bob Wilson916ac5b2009-10-03 04:44:16 +00001390// Abbreviations used in multiclass suffixes:
1391// Q = quarter int (8 bit) elements
1392// H = half int (16 bit) elements
1393// S = single int (32 bit) elements
1394// D = double int (64 bit) elements
1395
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001396// Neon 2-register vector operations -- for disassembly only.
1397
1398// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001399multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1400 bits<5> op11_7, bit op4, string opc, string Dt,
1401 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001402 // 64-bit vector types.
1403 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1404 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001405 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001406 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1407 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001408 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001409 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1410 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001411 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001412 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1413 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1414 opc, "f32", asm, "", []> {
1415 let Inst{10} = 1; // overwrite F = 1
1416 }
1417
1418 // 128-bit vector types.
1419 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1420 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001421 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001422 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1423 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001424 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001425 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1426 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001427 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001428 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1429 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1430 opc, "f32", asm, "", []> {
1431 let Inst{10} = 1; // overwrite F = 1
1432 }
1433}
1434
Bob Wilson5bafff32009-06-22 23:27:02 +00001435// Neon 3-register vector operations.
1436
1437// First with only element sizes of 8, 16 and 32 bits:
1438multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001439 InstrItinClass itinD16, InstrItinClass itinD32,
1440 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001441 string OpcodeStr, string Dt,
1442 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001443 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001444 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001445 OpcodeStr, !strconcat(Dt, "8"),
1446 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001447 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001448 OpcodeStr, !strconcat(Dt, "16"),
1449 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001450 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001451 OpcodeStr, !strconcat(Dt, "32"),
1452 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001453
1454 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001455 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001456 OpcodeStr, !strconcat(Dt, "8"),
1457 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001458 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001459 OpcodeStr, !strconcat(Dt, "16"),
1460 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001461 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001462 OpcodeStr, !strconcat(Dt, "32"),
1463 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001464}
1465
Evan Chengf81bf152009-11-23 21:57:23 +00001466multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1467 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1468 v4i16, ShOp>;
1469 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001470 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001471 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001472 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001473 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001474 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001475}
1476
Bob Wilson5bafff32009-06-22 23:27:02 +00001477// ....then also with element size 64 bits:
1478multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001479 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 string OpcodeStr, string Dt,
1481 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001482 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001483 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001484 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001485 OpcodeStr, !strconcat(Dt, "64"),
1486 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001487 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 OpcodeStr, !strconcat(Dt, "64"),
1489 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001490}
1491
1492
1493// Neon Narrowing 2-register vector intrinsics,
1494// source operand element sizes of 16, 32 and 64 bits:
1495multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001496 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001497 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001498 Intrinsic IntOp> {
1499 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 itin, OpcodeStr, !strconcat(Dt, "16"),
1501 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001503 itin, OpcodeStr, !strconcat(Dt, "32"),
1504 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001505 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001506 itin, OpcodeStr, !strconcat(Dt, "64"),
1507 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001508}
1509
1510
1511// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1512// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001513multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001514 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001515 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001517 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001518 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001519 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001521}
1522
1523
1524// Neon 3-register vector intrinsics.
1525
1526// First with only element sizes of 16 and 32 bits:
1527multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001528 InstrItinClass itinD16, InstrItinClass itinD32,
1529 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001530 string OpcodeStr, string Dt,
1531 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001532 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001533 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001536 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001537 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001538 v2i32, v2i32, IntOp, Commutable>;
1539
1540 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001541 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001542 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001543 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001544 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001545 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 v4i32, v4i32, IntOp, Commutable>;
1547}
1548
David Goodwin658ea602009-09-25 18:38:29 +00001549multiclass N3VIntSL_HS<bits<4> op11_8,
1550 InstrItinClass itinD16, InstrItinClass itinD32,
1551 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001552 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001553 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001554 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001555 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001556 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001557 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001558 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001559 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001560 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001561}
1562
Bob Wilson5bafff32009-06-22 23:27:02 +00001563// ....then also with element size of 8 bits:
1564multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001565 InstrItinClass itinD16, InstrItinClass itinD32,
1566 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001567 string OpcodeStr, string Dt,
1568 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001569 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001570 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001571 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001572 OpcodeStr, !strconcat(Dt, "8"),
1573 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001574 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 OpcodeStr, !strconcat(Dt, "8"),
1576 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001577}
1578
1579// ....then also with element size of 64 bits:
1580multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001581 InstrItinClass itinD16, InstrItinClass itinD32,
1582 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001583 string OpcodeStr, string Dt,
1584 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001585 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001586 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001587 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001588 OpcodeStr, !strconcat(Dt, "64"),
1589 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001590 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001591 OpcodeStr, !strconcat(Dt, "64"),
1592 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001593}
1594
1595
1596// Neon Narrowing 3-register vector intrinsics,
1597// source operand element sizes of 16, 32 and 64 bits:
1598multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001599 string OpcodeStr, string Dt,
1600 Intrinsic IntOp, bit Commutable = 0> {
1601 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1602 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001603 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001604 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1605 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001606 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001607 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1608 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001609 v2i32, v2i64, IntOp, Commutable>;
1610}
1611
1612
1613// Neon Long 3-register vector intrinsics.
1614
1615// First with only element sizes of 16 and 32 bits:
1616multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001617 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001618 Intrinsic IntOp, bit Commutable = 0> {
1619 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001620 OpcodeStr, !strconcat(Dt, "16"),
1621 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001622 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 OpcodeStr, !strconcat(Dt, "32"),
1624 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001625}
1626
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001627multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001628 InstrItinClass itin, string OpcodeStr, string Dt,
1629 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001630 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001632 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001633 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001634}
1635
Bob Wilson5bafff32009-06-22 23:27:02 +00001636// ....then also with element size of 8 bits:
1637multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001638 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001639 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001640 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1641 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001642 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001643 OpcodeStr, !strconcat(Dt, "8"),
1644 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001645}
1646
1647
1648// Neon Wide 3-register vector intrinsics,
1649// source operand element sizes of 8, 16 and 32 bits:
1650multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001651 string OpcodeStr, string Dt,
1652 Intrinsic IntOp, bit Commutable = 0> {
1653 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1654 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001655 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001656 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1657 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001659 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1660 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001661 v2i64, v2i32, IntOp, Commutable>;
1662}
1663
1664
1665// Neon Multiply-Op vector operations,
1666// element sizes of 8, 16 and 32 bits:
1667multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001668 InstrItinClass itinD16, InstrItinClass itinD32,
1669 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001670 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001672 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001674 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001676 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001678
1679 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001680 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001682 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001684 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001686}
1687
David Goodwin658ea602009-09-25 18:38:29 +00001688multiclass N3VMulOpSL_HS<bits<4> op11_8,
1689 InstrItinClass itinD16, InstrItinClass itinD32,
1690 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001691 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001692 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001694 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001695 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001696 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001697 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1698 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001699 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001700 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1701 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001702}
Bob Wilson5bafff32009-06-22 23:27:02 +00001703
1704// Neon 3-argument intrinsics,
1705// element sizes of 8, 16 and 32 bits:
1706multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001709 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001710 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001711 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001712 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001713 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001714 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001715
1716 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001717 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001718 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001719 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001720 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001721 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001722 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001723}
1724
1725
1726// Neon Long 3-argument intrinsics.
1727
1728// First with only element sizes of 16 and 32 bits:
1729multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001731 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001733 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001735}
1736
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001737multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001738 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001739 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001741 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001742 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001743}
1744
Bob Wilson5bafff32009-06-22 23:27:02 +00001745// ....then also with element size of 8 bits:
1746multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001747 string OpcodeStr, string Dt, Intrinsic IntOp>
1748 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001749 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001750 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001751}
1752
1753
1754// Neon 2-register vector intrinsics,
1755// element sizes of 8, 16 and 32 bits:
1756multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001757 bits<5> op11_7, bit op4,
1758 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001759 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001760 // 64-bit vector types.
1761 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001763 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001764 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001765 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001766 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001767
1768 // 128-bit vector types.
1769 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001770 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001771 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001772 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001773 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001774 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001775}
1776
1777
1778// Neon Pairwise long 2-register intrinsics,
1779// element sizes of 8, 16 and 32 bits:
1780multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1781 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001783 // 64-bit vector types.
1784 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001785 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001786 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001788 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001789 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001790
1791 // 128-bit vector types.
1792 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001793 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001794 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001795 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001797 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001798}
1799
1800
1801// Neon Pairwise long 2-register accumulate intrinsics,
1802// element sizes of 8, 16 and 32 bits:
1803multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1804 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001805 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001806 // 64-bit vector types.
1807 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001808 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001809 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001810 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001811 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001812 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001813
1814 // 128-bit vector types.
1815 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001816 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001819 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001820 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001821}
1822
1823
1824// Neon 2-register vector shift by immediate,
1825// element sizes of 8, 16, 32 and 64 bits:
1826multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001827 InstrItinClass itin, string OpcodeStr, string Dt,
1828 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001829 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001830 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001831 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001832 let Inst{21-19} = 0b001; // imm6 = 001xxx
1833 }
1834 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001835 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001836 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1837 }
1838 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001839 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001840 let Inst{21} = 0b1; // imm6 = 1xxxxx
1841 }
1842 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001844 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001845
1846 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001847 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001848 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001849 let Inst{21-19} = 0b001; // imm6 = 001xxx
1850 }
1851 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001852 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001853 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1854 }
1855 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001856 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001857 let Inst{21} = 0b1; // imm6 = 1xxxxx
1858 }
1859 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001860 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001861 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001862}
1863
1864
1865// Neon Shift-Accumulate vector operations,
1866// element sizes of 8, 16, 32 and 64 bits:
1867multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001869 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001870 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001871 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001872 let Inst{21-19} = 0b001; // imm6 = 001xxx
1873 }
1874 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001875 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001876 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1877 }
1878 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001879 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001880 let Inst{21} = 0b1; // imm6 = 1xxxxx
1881 }
1882 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001884 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001885
1886 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001887 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001888 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001889 let Inst{21-19} = 0b001; // imm6 = 001xxx
1890 }
1891 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001892 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001893 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1894 }
1895 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001897 let Inst{21} = 0b1; // imm6 = 1xxxxx
1898 }
1899 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001901 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001902}
1903
1904
1905// Neon Shift-Insert vector operations,
1906// element sizes of 8, 16, 32 and 64 bits:
1907multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1908 string OpcodeStr, SDNode ShOp> {
1909 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001910 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001911 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001912 let Inst{21-19} = 0b001; // imm6 = 001xxx
1913 }
1914 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001915 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001916 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1917 }
1918 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001919 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001920 let Inst{21} = 0b1; // imm6 = 1xxxxx
1921 }
1922 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001923 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001924 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001925
1926 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001927 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001929 let Inst{21-19} = 0b001; // imm6 = 001xxx
1930 }
1931 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001933 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1934 }
1935 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001937 let Inst{21} = 0b1; // imm6 = 1xxxxx
1938 }
1939 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001940 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001941 // imm6 = xxxxxx
1942}
1943
1944// Neon Shift Long operations,
1945// element sizes of 8, 16, 32 bits:
1946multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001948 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001949 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001950 let Inst{21-19} = 0b001; // imm6 = 001xxx
1951 }
1952 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001954 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1955 }
1956 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001957 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001958 let Inst{21} = 0b1; // imm6 = 1xxxxx
1959 }
1960}
1961
1962// Neon Shift Narrow operations,
1963// element sizes of 16, 32, 64 bits:
1964multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001965 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001966 SDNode OpNode> {
1967 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001968 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001969 let Inst{21-19} = 0b001; // imm6 = 001xxx
1970 }
1971 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001972 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001973 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1974 }
1975 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001977 let Inst{21} = 0b1; // imm6 = 1xxxxx
1978 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001979}
1980
1981//===----------------------------------------------------------------------===//
1982// Instruction Definitions.
1983//===----------------------------------------------------------------------===//
1984
1985// Vector Add Operations.
1986
1987// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001988defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001989 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001990def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001991 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001992def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001993 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001994// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001995defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001996 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001997defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001998 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001999// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002000defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
2001defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002002// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002003defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002005defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002007// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002008defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002009 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002010defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002012// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00002013defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002014 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002015defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002017// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002018defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2019 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002020// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002021defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2022 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002023
2024// Vector Multiply Operations.
2025
2026// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002027defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002028 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
2029def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002030 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002031def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002032 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002033def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002034 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002035def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002036 v4f32, v4f32, fmul, 1>;
2037defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2038def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2039def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2040 v2f32, fmul>;
2041
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002042def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2043 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2044 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2045 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002046 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002047 (SubReg_i16_lane imm:$lane)))>;
2048def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2049 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2050 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2051 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002052 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002053 (SubReg_i32_lane imm:$lane)))>;
2054def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2055 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2056 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2057 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002058 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002059 (SubReg_i32_lane imm:$lane)))>;
2060
Bob Wilson5bafff32009-06-22 23:27:02 +00002061// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002062defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2063 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002064 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002065defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2066 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002067 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002068def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002069 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2070 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002071 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2072 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002073 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002074 (SubReg_i16_lane imm:$lane)))>;
2075def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002076 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2077 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002078 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2079 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002080 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002081 (SubReg_i32_lane imm:$lane)))>;
2082
Bob Wilson5bafff32009-06-22 23:27:02 +00002083// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002084defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2085 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002086 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002087defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2088 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002091 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2092 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002093 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2094 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002095 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002096 (SubReg_i16_lane imm:$lane)))>;
2097def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002098 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2099 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2101 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002102 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002103 (SubReg_i32_lane imm:$lane)))>;
2104
Bob Wilson5bafff32009-06-22 23:27:02 +00002105// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002106defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002107 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002108defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002109 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002110def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002111 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002112defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002113 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002114defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002115 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002116
Bob Wilson5bafff32009-06-22 23:27:02 +00002117// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002118defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002119 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002120defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002121 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002122
2123// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2124
2125// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002126defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002127 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2128def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002129 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002130def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002131 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002132defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002133 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2134def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002135 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002136def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002137 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002138
2139def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002140 (mul (v8i16 QPR:$src2),
2141 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2142 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002144 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002145 (SubReg_i16_lane imm:$lane)))>;
2146
2147def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002148 (mul (v4i32 QPR:$src2),
2149 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2150 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002151 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002152 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002153 (SubReg_i32_lane imm:$lane)))>;
2154
2155def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002156 (fmul (v4f32 QPR:$src2),
2157 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002158 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2159 (v4f32 QPR:$src2),
2160 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002161 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002162 (SubReg_i32_lane imm:$lane)))>;
2163
Bob Wilson5bafff32009-06-22 23:27:02 +00002164// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002165defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
2166defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002167
Evan Chengf81bf152009-11-23 21:57:23 +00002168defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2169defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002170
Bob Wilson5bafff32009-06-22 23:27:02 +00002171// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002172defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
2173 int_arm_neon_vqdmlal>;
2174defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002175
Bob Wilson5bafff32009-06-22 23:27:02 +00002176// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002177defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002178 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2179def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002180 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002181def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002182 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002183defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002184 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2185def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002186 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002187def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002188 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002189
2190def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002191 (mul (v8i16 QPR:$src2),
2192 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2193 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002194 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002195 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002196 (SubReg_i16_lane imm:$lane)))>;
2197
2198def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002199 (mul (v4i32 QPR:$src2),
2200 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2201 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002202 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002203 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002204 (SubReg_i32_lane imm:$lane)))>;
2205
2206def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002207 (fmul (v4f32 QPR:$src2),
2208 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2209 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002210 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002211 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002212 (SubReg_i32_lane imm:$lane)))>;
2213
Bob Wilson5bafff32009-06-22 23:27:02 +00002214// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002215defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2216defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002217
Evan Chengf81bf152009-11-23 21:57:23 +00002218defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2219defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002220
Bob Wilson5bafff32009-06-22 23:27:02 +00002221// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002222defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2223 int_arm_neon_vqdmlsl>;
2224defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002225
2226// Vector Subtract Operations.
2227
2228// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002229defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002230 "vsub", "i", sub, 0>;
2231def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002232 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002233def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002234 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002235// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002236defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002237 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002238defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002239 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002240// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002241defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2242defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002243// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002244defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2245 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002246 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002247defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2248 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002250// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002251defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2252 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002253 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002254defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2255 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002256 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002257// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002258defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2259 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002261defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2262 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002263
2264// Vector Comparisons.
2265
2266// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002267defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002268 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2269def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002270 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002271def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002272 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002273// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002274defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2275 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002276
Bob Wilson5bafff32009-06-22 23:27:02 +00002277// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002278defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002280defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002281 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2282def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002283 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002284def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002285 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002286// For disassembly only.
2287defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2288 "$dst, $src, #0">;
2289// For disassembly only.
2290defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2291 "$dst, $src, #0">;
2292
Bob Wilson5bafff32009-06-22 23:27:02 +00002293// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002294defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002296defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002297 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2298def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002299 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002300def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002301 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002302// For disassembly only.
2303defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2304 "$dst, $src, #0">;
2305// For disassembly only.
2306defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2307 "$dst, $src, #0">;
2308
Bob Wilson5bafff32009-06-22 23:27:02 +00002309// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002310def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002311 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002312def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002313 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002315def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002316 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002317def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002318 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002319// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002320defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002321 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
2323// Vector Bitwise Operations.
2324
2325// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002326def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2327 v2i32, v2i32, and, 1>;
2328def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2329 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330
2331// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002332def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2333 v2i32, v2i32, xor, 1>;
2334def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2335 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002336
2337// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002338def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2339 v2i32, v2i32, or, 1>;
2340def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2341 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002342
2343// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002344def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002345 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002347 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2348 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002349def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002350 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002352 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2353 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002354
2355// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002356def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002357 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002358 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002359 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2360 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002361def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002362 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002363 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002364 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2365 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002366
2367// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002368def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002369 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002370 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002371 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002372def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002373 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002374 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002375 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2376def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2377def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2378
2379// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002380def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002381 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002382 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002383 [(set DPR:$dst,
2384 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002385 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002386def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002387 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002389 [(set QPR:$dst,
2390 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002391 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002392
2393// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002394// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002395def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2396 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2397 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2398 [/* For disassembly only; pattern left blank */]>;
2399def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2400 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2401 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2402 [/* For disassembly only; pattern left blank */]>;
2403
Bob Wilson5bafff32009-06-22 23:27:02 +00002404// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002405// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002406def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2407 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2408 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2409 [/* For disassembly only; pattern left blank */]>;
2410def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2411 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2412 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2413 [/* For disassembly only; pattern left blank */]>;
2414
2415// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002416// for equivalent operations with different register constraints; it just
2417// inserts copies.
2418
2419// Vector Absolute Differences.
2420
2421// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002422defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2423 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002425defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2426 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002427 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002428def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002429 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002430def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002432
2433// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002434defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002435 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002436defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002438
2439// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002440defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2441defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002442
2443// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002444defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2445defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002446
2447// Vector Maximum and Minimum.
2448
2449// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002450defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002452defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002453 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2454def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2455 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2456def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2457 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002458
2459// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002460defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002461 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002462defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002463 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2464def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2465 v2f32, v2f32, int_arm_neon_vmins, 1>;
2466def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2467 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002468
2469// Vector Pairwise Operations.
2470
2471// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002472def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2473 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2474def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2475 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2476def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2477 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2478def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2479 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002480
2481// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002482defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002484defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002485 int_arm_neon_vpaddlu>;
2486
2487// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002488defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002490defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 int_arm_neon_vpadalu>;
2492
2493// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002494def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2495 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2496def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2497 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2498def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2499 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2500def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2501 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2502def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2503 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2504def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2505 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2506def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2507 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002508
2509// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002510def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2511 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2512def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2513 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2514def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2515 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2516def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2517 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2518def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2519 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2520def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2521 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2522def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2523 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002524
2525// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2526
2527// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002528def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002531def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002532 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002534def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002535 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002536 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002537def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002538 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002539 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002540
2541// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002542def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2543 IIC_VRECSD, "vrecps", "f32",
2544 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2545def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2546 IIC_VRECSQ, "vrecps", "f32",
2547 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002548
2549// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002550def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002551 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002552 v2i32, v2i32, int_arm_neon_vrsqrte>;
2553def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002555 v4i32, v4i32, int_arm_neon_vrsqrte>;
2556def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002558 v2f32, v2f32, int_arm_neon_vrsqrte>;
2559def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002560 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002561 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562
2563// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002564def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2565 IIC_VRECSD, "vrsqrts", "f32",
2566 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2567def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2568 IIC_VRECSQ, "vrsqrts", "f32",
2569 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002570
2571// Vector Shifts.
2572
2573// VSHL : Vector Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002574defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2575 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
2576defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2577 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002578// VSHL : Vector Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002579defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002580// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002581defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2582defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002583
2584// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002585defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2586defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
2588// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002589class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002590 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002591 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002592 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2593 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002594 let Inst{21-16} = op21_16;
2595}
Evan Chengf81bf152009-11-23 21:57:23 +00002596def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002597 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002598def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002599 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002600def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002601 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002602
2603// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002604defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2605 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606
2607// VRSHL : Vector Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002608defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2609 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
2610defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2611 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002612// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002613defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2614defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002615
2616// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002617defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002618 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002619
2620// VQSHL : Vector Saturating Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002621defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2622 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
2623defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2624 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002625// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002626defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2627defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002629defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002630
2631// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002632defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002633 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002634defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002635 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002636
2637// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002638defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002639 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
2641// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002642defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2643 IIC_VSHLi4Q, "vqrshl", "s",
2644 int_arm_neon_vqrshifts, 0>;
2645defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2646 IIC_VSHLi4Q, "vqrshl", "u",
2647 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002648
2649// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002650defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002651 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002652defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002653 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002654
2655// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002656defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002657 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002658
2659// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002660defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2661defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002662// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002663defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2664defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002665
2666// VSLI : Vector Shift Left and Insert
Johnny Chen6c8648b2010-03-17 23:26:50 +00002667defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002668// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002669defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002670
2671// Vector Absolute and Saturating Absolute.
2672
2673// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002674defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002675 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002676 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002677def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002678 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002679 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002680def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002681 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002682 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002683
2684// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002685defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002686 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002687 int_arm_neon_vqabs>;
2688
2689// Vector Negate.
2690
2691def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2692def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2693
Evan Chengf81bf152009-11-23 21:57:23 +00002694class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002696 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002698class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002700 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002701 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2702
2703// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002704def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2705def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2706def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2707def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2708def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2709def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710
2711// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002712def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002713 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2716def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002717 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002718 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002719 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2720
2721def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2722def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2723def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2724def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2725def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2726def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2727
2728// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002729defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 int_arm_neon_vqneg>;
2732
2733// Vector Bit Counting Operations.
2734
2735// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002736defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002737 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002738 int_arm_neon_vcls>;
2739// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002740defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002741 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 int_arm_neon_vclz>;
2743// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002744def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002745 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002746 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002747def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002748 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 v16i8, v16i8, int_arm_neon_vcnt>;
2750
Johnny Chend8836042010-02-24 20:06:07 +00002751// Vector Swap -- for disassembly only.
2752def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2753 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2754 "vswp", "$dst, $src", "", []>;
2755def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2756 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2757 "vswp", "$dst, $src", "", []>;
2758
Bob Wilson5bafff32009-06-22 23:27:02 +00002759// Vector Move Operations.
2760
2761// VMOV : Vector Move (Register)
2762
Evan Chengf81bf152009-11-23 21:57:23 +00002763def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2764 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2765def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2766 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002767
2768// VMOV : Vector Move (Immediate)
2769
2770// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2771def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2772 return ARM::getVMOVImm(N, 1, *CurDAG);
2773}]>;
2774def vmovImm8 : PatLeaf<(build_vector), [{
2775 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2776}], VMOV_get_imm8>;
2777
2778// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2779def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2780 return ARM::getVMOVImm(N, 2, *CurDAG);
2781}]>;
2782def vmovImm16 : PatLeaf<(build_vector), [{
2783 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2784}], VMOV_get_imm16>;
2785
2786// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2787def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2788 return ARM::getVMOVImm(N, 4, *CurDAG);
2789}]>;
2790def vmovImm32 : PatLeaf<(build_vector), [{
2791 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2792}], VMOV_get_imm32>;
2793
2794// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2795def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2796 return ARM::getVMOVImm(N, 8, *CurDAG);
2797}]>;
2798def vmovImm64 : PatLeaf<(build_vector), [{
2799 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2800}], VMOV_get_imm64>;
2801
2802// Note: Some of the cmode bits in the following VMOV instructions need to
2803// be encoded based on the immed values.
2804
2805def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002806 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2809def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002810 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2813
Johnny Chen208d76c2009-12-01 00:02:02 +00002814def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002815 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002816 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002817 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002818def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002819 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002821 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2822
Johnny Chen208d76c2009-12-01 00:02:02 +00002823def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002824 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002826 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002827def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002828 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002829 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2831
2832def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002833 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002834 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2836def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002837 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002838 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002839 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2840
2841// VMOV : Vector Get Lane (move scalar to ARM core register)
2842
Johnny Chen131c4a52009-11-23 17:48:17 +00002843def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002844 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002845 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2847 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002848def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002849 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002850 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2852 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002853def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002854 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002855 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002856 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2857 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002858def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002859 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002860 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2862 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002863def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002864 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002865 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002866 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2867 imm:$lane))]>;
2868// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2869def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2870 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002871 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 (SubReg_i8_lane imm:$lane))>;
2873def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2874 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002875 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002876 (SubReg_i16_lane imm:$lane))>;
2877def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2878 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002879 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 (SubReg_i8_lane imm:$lane))>;
2881def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2882 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002883 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 (SubReg_i16_lane imm:$lane))>;
2885def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2886 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002887 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002888 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002889def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002890 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002891 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002892def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002893 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002894 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002896// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002897def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002898 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002899
2900
2901// VMOV : Vector Set Lane (move ARM core register to scalar)
2902
2903let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002904def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002905 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002906 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2908 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002909def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002910 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002911 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002912 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2913 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002914def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002915 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002916 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2918 GPR:$src2, imm:$lane))]>;
2919}
2920def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2921 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002922 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002923 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002924 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002925 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002926def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2927 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002928 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002929 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002930 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002931 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2933 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002934 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002935 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002936 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002937 (DSubReg_i32_reg imm:$lane)))>;
2938
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002939def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002940 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2941 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002942def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002943 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2944 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002945
2946//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002947// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002948def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002949 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002950
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002951def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2952 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002953def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002954 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2955def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2956 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2957
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002958def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2959 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2960def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2961 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2962def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2963 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2964
2965def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2966 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2967 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2968 arm_dsubreg_0)>;
2969def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2970 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2971 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2972 arm_dsubreg_0)>;
2973def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2974 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2975 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2976 arm_dsubreg_0)>;
2977
Bob Wilson5bafff32009-06-22 23:27:02 +00002978// VDUP : Vector Duplicate (from ARM core register to all elements)
2979
Evan Chengf81bf152009-11-23 21:57:23 +00002980class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002982 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002983 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002984class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002985 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002986 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002987 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002988
Evan Chengf81bf152009-11-23 21:57:23 +00002989def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2990def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2991def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2992def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2993def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2994def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995
2996def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002997 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002998 [(set DPR:$dst, (v2f32 (NEONvdup
2999 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003000def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003001 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003002 [(set QPR:$dst, (v4f32 (NEONvdup
3003 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003004
3005// VDUP : Vector Duplicate Lane (from scalar to all elements)
3006
Evan Chengf81bf152009-11-23 21:57:23 +00003007class VDUPLND<bits<2> op19_18, bits<2> op17_16,
3008 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00003009 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003010 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003011 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003012 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003013
Evan Chengf81bf152009-11-23 21:57:23 +00003014class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003015 ValueType ResTy, ValueType OpTy>
3016 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003017 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003018 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003019 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003020
Bob Wilson507df402009-10-21 02:15:46 +00003021// Inst{19-16} is partially specified depending on the element size.
3022
Evan Chengf81bf152009-11-23 21:57:23 +00003023def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
3024def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
3025def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
3026def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
3027def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
3028def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
3029def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
3030def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003031
Bob Wilson0ce37102009-08-14 05:08:32 +00003032def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3033 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3034 (DSubReg_i8_reg imm:$lane))),
3035 (SubReg_i8_lane imm:$lane)))>;
3036def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3037 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3038 (DSubReg_i16_reg imm:$lane))),
3039 (SubReg_i16_lane imm:$lane)))>;
3040def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3041 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3042 (DSubReg_i32_reg imm:$lane))),
3043 (SubReg_i32_lane imm:$lane)))>;
3044def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3045 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3046 (DSubReg_i32_reg imm:$lane))),
3047 (SubReg_i32_lane imm:$lane)))>;
3048
Johnny Chenda1aea42009-11-23 21:00:43 +00003049def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3050 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003051 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003052 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003053
Johnny Chenda1aea42009-11-23 21:00:43 +00003054def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3055 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003056 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003057 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003058
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003059def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3060 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003061 (i64 (EXTRACT_SUBREG QPR:$src,
3062 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003063 (DSubReg_f64_other_reg imm:$lane))>;
3064def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3065 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003066 (f64 (EXTRACT_SUBREG QPR:$src,
3067 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003068 (DSubReg_f64_other_reg imm:$lane))>;
3069
Bob Wilson5bafff32009-06-22 23:27:02 +00003070// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003071defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3072 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003073// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003074defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3075 "vqmovn", "s", int_arm_neon_vqmovns>;
3076defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3077 "vqmovn", "u", int_arm_neon_vqmovnu>;
3078defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3079 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003080// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003081defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3082 int_arm_neon_vmovls>;
3083defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3084 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003085
3086// Vector Conversions.
3087
Johnny Chen9e088762010-03-17 17:52:21 +00003088// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003089def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3090 v2i32, v2f32, fp_to_sint>;
3091def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3092 v2i32, v2f32, fp_to_uint>;
3093def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3094 v2f32, v2i32, sint_to_fp>;
3095def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3096 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003097
Johnny Chen6c8648b2010-03-17 23:26:50 +00003098def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3099 v4i32, v4f32, fp_to_sint>;
3100def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3101 v4i32, v4f32, fp_to_uint>;
3102def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3103 v4f32, v4i32, sint_to_fp>;
3104def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3105 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003106
3107// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003108def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003109 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003110def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003111 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003112def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003114def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3116
Evan Chengf81bf152009-11-23 21:57:23 +00003117def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003119def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003120 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003121def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003122 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003123def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003124 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3125
Bob Wilsond8e17572009-08-12 22:31:50 +00003126// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003127
3128// VREV64 : Vector Reverse elements within 64-bit doublewords
3129
Evan Chengf81bf152009-11-23 21:57:23 +00003130class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003131 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003132 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003133 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003134 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003135class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003136 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003137 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003138 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003139 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003140
Evan Chengf81bf152009-11-23 21:57:23 +00003141def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3142def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3143def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3144def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003145
Evan Chengf81bf152009-11-23 21:57:23 +00003146def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3147def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3148def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3149def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003150
3151// VREV32 : Vector Reverse elements within 32-bit words
3152
Evan Chengf81bf152009-11-23 21:57:23 +00003153class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003154 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003155 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003156 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003157 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003158class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003159 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003160 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003161 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003162 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003163
Evan Chengf81bf152009-11-23 21:57:23 +00003164def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3165def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003166
Evan Chengf81bf152009-11-23 21:57:23 +00003167def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3168def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003169
3170// VREV16 : Vector Reverse elements within 16-bit halfwords
3171
Evan Chengf81bf152009-11-23 21:57:23 +00003172class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003173 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003174 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003176 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003177class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003178 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003179 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003181 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003182
Evan Chengf81bf152009-11-23 21:57:23 +00003183def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3184def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003185
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003186// Other Vector Shuffles.
3187
3188// VEXT : Vector Extract
3189
Evan Chengf81bf152009-11-23 21:57:23 +00003190class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003191 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3192 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003194 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3195 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003196
Evan Chengf81bf152009-11-23 21:57:23 +00003197class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003198 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3199 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003201 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3202 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003203
Evan Chengf81bf152009-11-23 21:57:23 +00003204def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3205def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3206def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3207def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003208
Evan Chengf81bf152009-11-23 21:57:23 +00003209def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3210def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3211def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3212def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003213
Bob Wilson64efd902009-08-08 05:53:00 +00003214// VTRN : Vector Transpose
3215
Evan Chengf81bf152009-11-23 21:57:23 +00003216def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3217def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3218def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003219
Evan Chengf81bf152009-11-23 21:57:23 +00003220def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3221def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3222def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003223
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003224// VUZP : Vector Unzip (Deinterleave)
3225
Evan Chengf81bf152009-11-23 21:57:23 +00003226def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3227def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3228def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003229
Evan Chengf81bf152009-11-23 21:57:23 +00003230def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3231def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3232def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003233
3234// VZIP : Vector Zip (Interleave)
3235
Evan Chengf81bf152009-11-23 21:57:23 +00003236def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3237def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3238def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003239
Evan Chengf81bf152009-11-23 21:57:23 +00003240def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3241def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3242def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003243
Bob Wilson114a2662009-08-12 20:51:55 +00003244// Vector Table Lookup and Table Extension.
3245
3246// VTBL : Vector Table Lookup
3247def VTBL1
3248 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003249 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003250 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003251 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003252let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003253def VTBL2
3254 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003255 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003256 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003257 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3258 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3259def VTBL3
3260 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003261 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003262 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003263 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3264 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3265def VTBL4
3266 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003267 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003268 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003269 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3270 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003271} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003272
3273// VTBX : Vector Table Extension
3274def VTBX1
3275 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003276 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003277 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003278 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3279 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003280let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003281def VTBX2
3282 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003283 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003284 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003285 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3286 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3287def VTBX3
3288 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003289 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003290 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003291 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3292 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3293def VTBX4
3294 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003295 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003296 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3297 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003298 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3299 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003300} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003301
Bob Wilson5bafff32009-06-22 23:27:02 +00003302//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003303// NEON instructions for single-precision FP math
3304//===----------------------------------------------------------------------===//
3305
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003306class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3307 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003308 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3309 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003310 arm_ssubreg_0)>;
3311
3312class N3VSPat<SDNode OpNode, NeonI Inst>
3313 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003314 (EXTRACT_SUBREG (v2f32
3315 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3316 SPR:$a, arm_ssubreg_0),
3317 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3318 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003319 arm_ssubreg_0)>;
3320
3321class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3322 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3323 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3324 SPR:$acc, arm_ssubreg_0),
3325 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3326 SPR:$a, arm_ssubreg_0),
3327 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3328 SPR:$b, arm_ssubreg_0)),
3329 arm_ssubreg_0)>;
3330
Evan Cheng1d2426c2009-08-07 19:30:41 +00003331// These need separate instructions because they must use DPR_VFP2 register
3332// class which have SPR sub-registers.
3333
3334// Vector Add Operations used for single-precision FP
3335let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003336def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3337def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003338
David Goodwin338268c2009-08-10 22:17:39 +00003339// Vector Sub Operations used for single-precision FP
3340let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003341def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3342def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003343
Evan Cheng1d2426c2009-08-07 19:30:41 +00003344// Vector Multiply Operations used for single-precision FP
3345let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003346def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3347def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003348
3349// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003350// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3351// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003352
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003353//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003354//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003355// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003356//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003357
3358//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003359//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003360// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003361//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003362
David Goodwin338268c2009-08-10 22:17:39 +00003363// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003364let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003365def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3366 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3367 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003368def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003369
David Goodwin338268c2009-08-10 22:17:39 +00003370// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003371let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003372def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3373 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3374 "vneg", "f32", "$dst, $src", "", []>;
3375def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003376
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003377// Vector Maximum used for single-precision FP
3378let neverHasSideEffects = 1 in
3379def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3380 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3381 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3382def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3383
3384// Vector Minimum used for single-precision FP
3385let neverHasSideEffects = 1 in
3386def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3387 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3388 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3389def : N3VSPat<NEONfmin, VMINfd_sfp>;
3390
David Goodwin338268c2009-08-10 22:17:39 +00003391// Vector Convert between single-precision FP and integer
3392let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003393def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3394 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003395def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003396
3397let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003398def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3399 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003400def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003401
3402let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003403def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3404 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003405def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003406
3407let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003408def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3409 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003410def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003411
Evan Cheng1d2426c2009-08-07 19:30:41 +00003412//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003413// Non-Instruction Patterns
3414//===----------------------------------------------------------------------===//
3415
3416// bit_convert
3417def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3418def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3419def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3420def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3421def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3422def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3423def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3424def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3425def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3426def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3427def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3428def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3429def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3430def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3431def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3432def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3433def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3434def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3435def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3436def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3437def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3438def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3439def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3440def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3441def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3442def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3443def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3444def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3445def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3446def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3447
3448def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3449def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3450def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3451def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3452def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3453def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3454def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3455def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3456def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3457def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3458def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3459def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3460def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3461def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3462def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3463def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3464def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3465def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3466def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3467def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3468def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3469def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3470def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3471def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3472def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3473def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3474def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3475def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3476def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3477def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;