Misha Brukman | 2a8350a | 2005-02-05 02:24:26 +0000 | [diff] [blame] | 1 | //===- AlphaISelPattern.cpp - A pattern matching inst selector for Alpha --===// |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 7 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a pattern matching instruction selector for Alpha. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "Alpha.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 15 | #include "AlphaRegisterInfo.h" |
| 16 | #include "llvm/Constants.h" // FIXME: REMOVE |
| 17 | #include "llvm/Function.h" |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 18 | #include "llvm/Module.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 20 | #include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE |
| 21 | #include "llvm/CodeGen/MachineFunction.h" |
| 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 23 | #include "llvm/CodeGen/SelectionDAG.h" |
| 24 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 25 | #include "llvm/CodeGen/SSARegMap.h" |
| 26 | #include "llvm/Target/TargetData.h" |
| 27 | #include "llvm/Target/TargetLowering.h" |
| 28 | #include "llvm/Support/MathExtras.h" |
| 29 | #include "llvm/ADT/Statistic.h" |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 30 | #include "llvm/Support/Debug.h" |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 32 | #include <set> |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 33 | #include <algorithm> |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 34 | using namespace llvm; |
| 35 | |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 36 | namespace llvm { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 37 | cl::opt<bool> EnableAlphaIDIV("enable-alpha-intfpdiv", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 38 | cl::desc("Use the FP div instruction for integer div when possible"), |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 39 | cl::Hidden); |
Andrew Lenharth | 5900919 | 2005-05-04 19:12:09 +0000 | [diff] [blame] | 40 | cl::opt<bool> EnableAlphaFTOI("enable-alpha-FTOI", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 41 | cl::desc("Enable use of ftoi* and itof* instructions (ev6 and higher)"), |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 42 | cl::Hidden); |
Andrew Lenharth | 5900919 | 2005-05-04 19:12:09 +0000 | [diff] [blame] | 43 | cl::opt<bool> EnableAlphaCT("enable-alpha-CT", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 44 | cl::desc("Enable use of the ctpop, ctlz, and cttz instructions"), |
Andrew Lenharth | 5900919 | 2005-05-04 19:12:09 +0000 | [diff] [blame] | 45 | cl::Hidden); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 46 | cl::opt<bool> EnableAlphaCount("enable-alpha-count", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 47 | cl::desc("Print estimates on live ins and outs"), |
| 48 | cl::Hidden); |
Andrew Lenharth | cd7f8cf | 2005-06-06 19:03:55 +0000 | [diff] [blame] | 49 | cl::opt<bool> EnableAlphaLSMark("enable-alpha-lsmark", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 50 | cl::desc("Emit symbols to correlate Mem ops to LLVM Values"), |
| 51 | cl::Hidden); |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 52 | } |
| 53 | |
Andrew Lenharth | e3c8c0a4 | 2005-05-31 19:49:34 +0000 | [diff] [blame] | 54 | namespace { |
| 55 | // Alpha Specific DAG Nodes |
| 56 | namespace AlphaISD { |
| 57 | enum NodeType { |
| 58 | // Start the numbering where the builtin ops leave off. |
| 59 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
| 60 | |
| 61 | //Convert an int bit pattern in an FP reg to a Double or Float |
| 62 | //Has a dest type and a source |
| 63 | CVTQ, |
| 64 | //Move an Ireg to a FPreg |
| 65 | ITOF, |
| 66 | //Move a FPreg to an Ireg |
| 67 | FTOI, |
| 68 | }; |
| 69 | } |
| 70 | } |
| 71 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 72 | //===----------------------------------------------------------------------===// |
| 73 | // AlphaTargetLowering - Alpha Implementation of the TargetLowering interface |
| 74 | namespace { |
| 75 | class AlphaTargetLowering : public TargetLowering { |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 76 | int VarArgsOffset; // What is the offset to the first vaarg |
| 77 | int VarArgsBase; // What is the base FrameIndex |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 78 | unsigned GP; //GOT vreg |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 79 | unsigned RA; //Return Address |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 80 | public: |
| 81 | AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) { |
| 82 | // Set up the TargetLowering object. |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 83 | //I am having problems with shr n ubyte 1 |
Andrew Lenharth | 879ef22 | 2005-02-02 17:00:21 +0000 | [diff] [blame] | 84 | setShiftAmountType(MVT::i64); |
| 85 | setSetCCResultType(MVT::i64); |
Andrew Lenharth | d3355e2 | 2005-04-07 20:11:32 +0000 | [diff] [blame] | 86 | setSetCCResultContents(ZeroOrOneSetCCResult); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 87 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 88 | addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass); |
| 89 | addRegisterClass(MVT::f64, Alpha::FPRCRegisterClass); |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 90 | addRegisterClass(MVT::f32, Alpha::FPRCRegisterClass); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 91 | |
Chris Lattner | da4d469 | 2005-04-09 03:22:37 +0000 | [diff] [blame] | 92 | setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand); |
Andrew Lenharth | 2f8fb77 | 2005-01-25 00:35:34 +0000 | [diff] [blame] | 93 | |
Andrew Lenharth | ec15136 | 2005-06-26 22:23:06 +0000 | [diff] [blame] | 94 | setOperationAction(ISD::EXTLOAD, MVT::i1, Promote); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 95 | setOperationAction(ISD::EXTLOAD, MVT::f32, Expand); |
Andrew Lenharth | 6968bff | 2005-06-27 23:24:11 +0000 | [diff] [blame] | 96 | |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 97 | setOperationAction(ISD::ZEXTLOAD, MVT::i1, Expand); |
| 98 | setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 99 | |
Andrew Lenharth | ec15136 | 2005-06-26 22:23:06 +0000 | [diff] [blame] | 100 | setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand); |
| 101 | setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand); |
| 102 | setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand); |
| 103 | |
| 104 | setOperationAction(ISD::SREM, MVT::f32, Expand); |
| 105 | setOperationAction(ISD::SREM, MVT::f64, Expand); |
| 106 | |
| 107 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 108 | |
Andrew Lenharth | 5900919 | 2005-05-04 19:12:09 +0000 | [diff] [blame] | 109 | if (!EnableAlphaCT) { |
| 110 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); |
| 111 | setOperationAction(ISD::CTTZ , MVT::i64 , Expand); |
Andrew Lenharth | b5884d3 | 2005-05-04 19:25:37 +0000 | [diff] [blame] | 112 | setOperationAction(ISD::CTLZ , MVT::i64 , Expand); |
Andrew Lenharth | 5900919 | 2005-05-04 19:12:09 +0000 | [diff] [blame] | 113 | } |
Andrew Lenharth | 691ef2b | 2005-05-03 17:19:30 +0000 | [diff] [blame] | 114 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 115 | //If this didn't legalize into a div.... |
| 116 | // setOperationAction(ISD::SREM , MVT::i64, Expand); |
| 117 | // setOperationAction(ISD::UREM , MVT::i64, Expand); |
| 118 | |
| 119 | setOperationAction(ISD::MEMMOVE , MVT::Other, Expand); |
| 120 | setOperationAction(ISD::MEMSET , MVT::Other, Expand); |
| 121 | setOperationAction(ISD::MEMCPY , MVT::Other, Expand); |
Andrew Lenharth | 9818c05 | 2005-02-05 13:19:12 +0000 | [diff] [blame] | 122 | |
Chris Lattner | 17234b7 | 2005-04-30 04:26:06 +0000 | [diff] [blame] | 123 | // We don't support sin/cos/sqrt |
| 124 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 125 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
| 126 | setOperationAction(ISD::FSQRT, MVT::f64, Expand); |
| 127 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 128 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
| 129 | setOperationAction(ISD::FSQRT, MVT::f32, Expand); |
| 130 | |
Andrew Lenharth | 3381913 | 2005-03-04 20:09:23 +0000 | [diff] [blame] | 131 | //Doesn't work yet |
Chris Lattner | 17234b7 | 2005-04-30 04:26:06 +0000 | [diff] [blame] | 132 | setOperationAction(ISD::SETCC, MVT::f32, Promote); |
Andrew Lenharth | 572af90 | 2005-02-14 05:41:43 +0000 | [diff] [blame] | 133 | |
Andrew Lenharth | e3c8c0a4 | 2005-05-31 19:49:34 +0000 | [diff] [blame] | 134 | //Try a couple things with a custom expander |
| 135 | //setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom); |
| 136 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 137 | computeRegisterProperties(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 138 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 139 | addLegalFPImmediate(+0.0); //F31 |
| 140 | addLegalFPImmediate(-0.0); //-F31 |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 141 | } |
| 142 | |
Andrew Lenharth | e3c8c0a4 | 2005-05-31 19:49:34 +0000 | [diff] [blame] | 143 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 144 | /// |
| 145 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
| 146 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 147 | /// LowerArguments - This hook must be implemented to indicate how we should |
| 148 | /// lower the arguments for the specified function, into the specified DAG. |
| 149 | virtual std::vector<SDOperand> |
| 150 | LowerArguments(Function &F, SelectionDAG &DAG); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 151 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 152 | /// LowerCallTo - This hook lowers an abstract call to a function into an |
| 153 | /// actual call. |
| 154 | virtual std::pair<SDOperand, SDOperand> |
Chris Lattner | c57f682 | 2005-05-12 19:56:45 +0000 | [diff] [blame] | 155 | LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC, |
Chris Lattner | adf6a96 | 2005-05-13 18:50:42 +0000 | [diff] [blame] | 156 | bool isTailCall, SDOperand Callee, ArgListTy &Args, |
| 157 | SelectionDAG &DAG); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 158 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 159 | virtual std::pair<SDOperand, SDOperand> |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 160 | LowerVAStart(SDOperand Chain, SelectionDAG &DAG, SDOperand Dest); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 161 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 162 | virtual std::pair<SDOperand,SDOperand> |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 163 | LowerVAArgNext(SDOperand Chain, SDOperand VAList, |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 164 | const Type *ArgTy, SelectionDAG &DAG); |
| 165 | |
Andrew Lenharth | cdf233d | 2005-06-22 23:04:28 +0000 | [diff] [blame] | 166 | std::pair<SDOperand,SDOperand> |
| 167 | LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest, |
| 168 | SelectionDAG &DAG); |
| 169 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 170 | virtual std::pair<SDOperand, SDOperand> |
| 171 | LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth, |
| 172 | SelectionDAG &DAG); |
| 173 | |
| 174 | void restoreGP(MachineBasicBlock* BB) |
| 175 | { |
| 176 | BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP); |
| 177 | } |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 178 | void restoreRA(MachineBasicBlock* BB) |
| 179 | { |
| 180 | BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA); |
| 181 | } |
Andrew Lenharth | 3b91807 | 2005-06-27 15:36:48 +0000 | [diff] [blame] | 182 | unsigned getRA() |
| 183 | { |
| 184 | return RA; |
| 185 | } |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 186 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 187 | }; |
| 188 | } |
| 189 | |
Andrew Lenharth | e3c8c0a4 | 2005-05-31 19:49:34 +0000 | [diff] [blame] | 190 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 191 | /// |
| 192 | SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) { |
| 193 | MachineFunction &MF = DAG.getMachineFunction(); |
| 194 | switch (Op.getOpcode()) { |
| 195 | default: assert(0 && "Should not custom lower this!"); |
Misha Brukman | b8ee91a | 2005-06-06 17:39:46 +0000 | [diff] [blame] | 196 | #if 0 |
| 197 | case ISD::SINT_TO_FP: |
| 198 | { |
| 199 | assert (Op.getOperand(0).getValueType() == MVT::i64 |
| 200 | && "only quads can be loaded from"); |
| 201 | SDOperand SRC; |
| 202 | if (EnableAlphaFTOI) |
| 203 | { |
| 204 | std::vector<MVT::ValueType> RTs; |
| 205 | RTs.push_back(Op.getValueType()); |
| 206 | std::vector<SDOperand> Ops; |
| 207 | Ops.push_back(Op.getOperand(0)); |
| 208 | SRC = DAG.getNode(AlphaISD::ITOF, RTs, Ops); |
| 209 | } else { |
| 210 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8); |
| 211 | SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 212 | SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, |
| 213 | DAG.getEntryNode(), Op.getOperand(0), |
| 214 | StackSlot, DAG.getSrcValue(NULL)); |
Misha Brukman | b8ee91a | 2005-06-06 17:39:46 +0000 | [diff] [blame] | 215 | SRC = DAG.getLoad(Op.getValueType(), Store.getValue(0), StackSlot, |
| 216 | DAG.getSrcValue(NULL)); |
| 217 | } |
| 218 | std::vector<MVT::ValueType> RTs; |
| 219 | RTs.push_back(Op.getValueType()); |
| 220 | std::vector<SDOperand> Ops; |
| 221 | Ops.push_back(SRC); |
| 222 | return DAG.getNode(AlphaISD::CVTQ, RTs, Ops); |
| 223 | } |
| 224 | #endif |
Andrew Lenharth | e3c8c0a4 | 2005-05-31 19:49:34 +0000 | [diff] [blame] | 225 | } |
Misha Brukman | b8ee91a | 2005-06-06 17:39:46 +0000 | [diff] [blame] | 226 | return SDOperand(); |
Andrew Lenharth | e3c8c0a4 | 2005-05-31 19:49:34 +0000 | [diff] [blame] | 227 | } |
| 228 | |
| 229 | |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 230 | /// AddLiveIn - This helper function adds the specified physical register to the |
| 231 | /// MachineFunction as a live in value. It also creates a corresponding virtual |
| 232 | /// register for it. |
| 233 | static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg, |
| 234 | TargetRegisterClass *RC) { |
| 235 | assert(RC->contains(PReg) && "Not the correct regclass!"); |
| 236 | unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC); |
| 237 | MF.addLiveIn(PReg, VReg); |
| 238 | return VReg; |
| 239 | } |
| 240 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 241 | //http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21 |
| 242 | |
| 243 | //For now, just use variable size stack frame format |
| 244 | |
| 245 | //In a standard call, the first six items are passed in registers $16 |
| 246 | //- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details |
| 247 | //of argument-to-register correspondence.) The remaining items are |
| 248 | //collected in a memory argument list that is a naturally aligned |
| 249 | //array of quadwords. In a standard call, this list, if present, must |
| 250 | //be passed at 0(SP). |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 251 | //7 ... n 0(SP) ... (n-7)*8(SP) |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 252 | |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 253 | // //#define FP $15 |
| 254 | // //#define RA $26 |
| 255 | // //#define PV $27 |
| 256 | // //#define GP $29 |
| 257 | // //#define SP $30 |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 258 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 259 | std::vector<SDOperand> |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 260 | AlphaTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 261 | { |
| 262 | std::vector<SDOperand> ArgValues; |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 263 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 264 | MachineFunction &MF = DAG.getMachineFunction(); |
Andrew Lenharth | 0538034 | 2005-02-07 05:07:00 +0000 | [diff] [blame] | 265 | MachineFrameInfo*MFI = MF.getFrameInfo(); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 266 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 267 | MachineBasicBlock& BB = MF.front(); |
| 268 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 269 | unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18, |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 270 | Alpha::R19, Alpha::R20, Alpha::R21}; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 271 | unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18, |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 272 | Alpha::F19, Alpha::F20, Alpha::F21}; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 273 | int count = 0; |
Andrew Lenharth | 2c9e38c | 2005-02-06 21:07:31 +0000 | [diff] [blame] | 274 | |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 275 | GP = AddLiveIn(MF, Alpha::R29, getRegClassFor(MVT::i64)); |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 276 | RA = AddLiveIn(MF, Alpha::R26, getRegClassFor(MVT::i64)); |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 277 | |
Chris Lattner | e4d5c44 | 2005-03-15 04:54:21 +0000 | [diff] [blame] | 278 | for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 279 | { |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 280 | SDOperand argt; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 281 | if (count < 6) { |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 282 | unsigned Vreg; |
| 283 | MVT::ValueType VT = getValueType(I->getType()); |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 284 | switch (VT) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 285 | default: |
| 286 | std::cerr << "Unknown Type " << VT << "\n"; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 287 | abort(); |
| 288 | case MVT::f64: |
| 289 | case MVT::f32: |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 290 | args_float[count] = AddLiveIn(MF,args_float[count], getRegClassFor(VT)); |
| 291 | argt = DAG.getCopyFromReg(args_float[count], VT, DAG.getRoot()); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 292 | break; |
| 293 | case MVT::i1: |
| 294 | case MVT::i8: |
| 295 | case MVT::i16: |
| 296 | case MVT::i32: |
| 297 | case MVT::i64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 298 | args_int[count] = AddLiveIn(MF, args_int[count], |
| 299 | getRegClassFor(MVT::i64)); |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 300 | argt = DAG.getCopyFromReg(args_int[count], VT, DAG.getRoot()); |
Andrew Lenharth | 14f30c9 | 2005-05-31 18:37:16 +0000 | [diff] [blame] | 301 | if (VT != MVT::i64) |
| 302 | argt = DAG.getNode(ISD::TRUNCATE, VT, argt); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 303 | break; |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 304 | } |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 305 | DAG.setRoot(argt.getValue(1)); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 306 | } else { //more args |
| 307 | // Create the frame index object for this incoming parameter... |
| 308 | int FI = MFI->CreateFixedObject(8, 8 * (count - 6)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 309 | |
| 310 | // Create the SelectionDAG nodes corresponding to a load |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 311 | //from this parameter |
| 312 | SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64); |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 313 | argt = DAG.getLoad(getValueType(I->getType()), |
| 314 | DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL)); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 315 | } |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 316 | ++count; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 317 | ArgValues.push_back(argt); |
| 318 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 319 | |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 320 | // If the functions takes variable number of arguments, copy all regs to stack |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 321 | if (F.isVarArg()) { |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 322 | VarArgsOffset = count * 8; |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 323 | std::vector<SDOperand> LS; |
| 324 | for (int i = 0; i < 6; ++i) { |
| 325 | if (args_int[i] < 1024) |
| 326 | args_int[i] = AddLiveIn(MF,args_int[i], getRegClassFor(MVT::i64)); |
| 327 | SDOperand argt = DAG.getCopyFromReg(args_int[i], MVT::i64, DAG.getRoot()); |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 328 | int FI = MFI->CreateFixedObject(8, -8 * (6 - i)); |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 329 | if (i == 0) VarArgsBase = FI; |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 330 | SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 331 | LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt, |
| 332 | SDFI, DAG.getSrcValue(NULL))); |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 333 | |
| 334 | if (args_float[i] < 1024) |
| 335 | args_float[i] = AddLiveIn(MF,args_float[i], getRegClassFor(MVT::f64)); |
| 336 | argt = DAG.getCopyFromReg(args_float[i], MVT::f64, DAG.getRoot()); |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 337 | FI = MFI->CreateFixedObject(8, - 8 * (12 - i)); |
| 338 | SDFI = DAG.getFrameIndex(FI, MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 339 | LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt, |
| 340 | SDFI, DAG.getSrcValue(NULL))); |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 341 | } |
| 342 | |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 343 | //Set up a token factor with all the stack traffic |
| 344 | DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, LS)); |
| 345 | } |
Andrew Lenharth | e1c5a00 | 2005-04-12 17:35:16 +0000 | [diff] [blame] | 346 | |
| 347 | // Finally, inform the code generator which regs we return values in. |
| 348 | switch (getValueType(F.getReturnType())) { |
| 349 | default: assert(0 && "Unknown type!"); |
| 350 | case MVT::isVoid: break; |
| 351 | case MVT::i1: |
| 352 | case MVT::i8: |
| 353 | case MVT::i16: |
| 354 | case MVT::i32: |
| 355 | case MVT::i64: |
| 356 | MF.addLiveOut(Alpha::R0); |
| 357 | break; |
| 358 | case MVT::f32: |
| 359 | case MVT::f64: |
| 360 | MF.addLiveOut(Alpha::F0); |
| 361 | break; |
| 362 | } |
| 363 | |
Andrew Lenharth | 2513ddc | 2005-04-05 20:51:46 +0000 | [diff] [blame] | 364 | //return the arguments |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 365 | return ArgValues; |
| 366 | } |
| 367 | |
| 368 | std::pair<SDOperand, SDOperand> |
| 369 | AlphaTargetLowering::LowerCallTo(SDOperand Chain, |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 370 | const Type *RetTy, bool isVarArg, |
Chris Lattner | adf6a96 | 2005-05-13 18:50:42 +0000 | [diff] [blame] | 371 | unsigned CallingConv, bool isTailCall, |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 372 | SDOperand Callee, ArgListTy &Args, |
| 373 | SelectionDAG &DAG) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 374 | int NumBytes = 0; |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 375 | if (Args.size() > 6) |
| 376 | NumBytes = (Args.size() - 6) * 8; |
| 377 | |
Chris Lattner | 16cd04d | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 378 | Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain, |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 379 | DAG.getConstant(NumBytes, getPointerTy())); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 380 | std::vector<SDOperand> args_to_use; |
| 381 | for (unsigned i = 0, e = Args.size(); i != e; ++i) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 382 | { |
| 383 | switch (getValueType(Args[i].second)) { |
| 384 | default: assert(0 && "Unexpected ValueType for argument!"); |
| 385 | case MVT::i1: |
| 386 | case MVT::i8: |
| 387 | case MVT::i16: |
| 388 | case MVT::i32: |
| 389 | // Promote the integer to 64 bits. If the input type is signed use a |
| 390 | // sign extend, otherwise use a zero extend. |
| 391 | if (Args[i].second->isSigned()) |
| 392 | Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first); |
| 393 | else |
| 394 | Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first); |
| 395 | break; |
| 396 | case MVT::i64: |
| 397 | case MVT::f64: |
| 398 | case MVT::f32: |
| 399 | break; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 400 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 401 | args_to_use.push_back(Args[i].first); |
| 402 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 403 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 404 | std::vector<MVT::ValueType> RetVals; |
| 405 | MVT::ValueType RetTyVT = getValueType(RetTy); |
| 406 | if (RetTyVT != MVT::isVoid) |
| 407 | RetVals.push_back(RetTyVT); |
| 408 | RetVals.push_back(MVT::Other); |
| 409 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 410 | SDOperand TheCall = SDOperand(DAG.getCall(RetVals, |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 411 | Chain, Callee, args_to_use), 0); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 412 | Chain = TheCall.getValue(RetTyVT != MVT::isVoid); |
Chris Lattner | 16cd04d | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 413 | Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain, |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 414 | DAG.getConstant(NumBytes, getPointerTy())); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 415 | return std::make_pair(TheCall, Chain); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 416 | } |
| 417 | |
| 418 | std::pair<SDOperand, SDOperand> |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 419 | AlphaTargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG, |
| 420 | SDOperand Dest) { |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 421 | // vastart just stores the address of the VarArgsBase and VarArgsOffset |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 422 | SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 423 | SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, Dest, |
| 424 | DAG.getSrcValue(NULL)); |
| 425 | SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, Dest, |
| 426 | DAG.getConstant(8, MVT::i64)); |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 427 | SDOperand S2 = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1, |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 428 | DAG.getConstant(VarArgsOffset, MVT::i64), SA2, |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 429 | DAG.getSrcValue(NULL), MVT::i32); |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 430 | return std::make_pair(S2, S2); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 431 | } |
| 432 | |
| 433 | std::pair<SDOperand,SDOperand> AlphaTargetLowering:: |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 434 | LowerVAArgNext(SDOperand Chain, SDOperand VAList, |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 435 | const Type *ArgTy, SelectionDAG &DAG) { |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 436 | SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAList, DAG.getSrcValue(NULL)); |
| 437 | SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAList, |
| 438 | DAG.getConstant(8, MVT::i64)); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 439 | SDOperand Offset = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Base.getValue(1), |
| 440 | Tmp, DAG.getSrcValue(NULL), MVT::i32); |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 441 | SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset); |
Andrew Lenharth | cdf233d | 2005-06-22 23:04:28 +0000 | [diff] [blame] | 442 | if (ArgTy->isFloatingPoint()) |
| 443 | { |
| 444 | //if fp && Offset < 6*8, then subtract 6*8 from DataPtr |
| 445 | SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr, |
| 446 | DAG.getConstant(8*6, MVT::i64)); |
| 447 | SDOperand CC = DAG.getSetCC(ISD::SETLT, MVT::i64, |
| 448 | Offset, DAG.getConstant(8*6, MVT::i64)); |
| 449 | DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr); |
| 450 | } |
| 451 | |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 452 | SDOperand Result; |
| 453 | if (ArgTy == Type::IntTy) |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 454 | Result = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr, |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 455 | DAG.getSrcValue(NULL), MVT::i32); |
| 456 | else if (ArgTy == Type::UIntTy) |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 457 | Result = DAG.getNode(ISD::ZEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr, |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 458 | DAG.getSrcValue(NULL), MVT::i32); |
| 459 | else |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 460 | Result = DAG.getLoad(getValueType(ArgTy), Offset.getValue(1), DataPtr, |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 461 | DAG.getSrcValue(NULL)); |
| 462 | |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 463 | SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset, |
| 464 | DAG.getConstant(8, MVT::i64)); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 465 | SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, |
| 466 | Result.getValue(1), NewOffset, |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 467 | Tmp, DAG.getSrcValue(NULL), MVT::i32); |
| 468 | Result = DAG.getNode(ISD::TRUNCATE, getValueType(ArgTy), Result); |
| 469 | |
Andrew Lenharth | 558bc88 | 2005-06-18 18:34:52 +0000 | [diff] [blame] | 470 | return std::make_pair(Result, Update); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 471 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 472 | |
Andrew Lenharth | cdf233d | 2005-06-22 23:04:28 +0000 | [diff] [blame] | 473 | std::pair<SDOperand,SDOperand> AlphaTargetLowering:: |
| 474 | LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest, |
| 475 | SelectionDAG &DAG) { |
| 476 | //Default to returning the input list |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 477 | SDOperand Val = DAG.getLoad(getPointerTy(), Chain, Src, |
| 478 | DAG.getSrcValue(NULL)); |
Andrew Lenharth | cdf233d | 2005-06-22 23:04:28 +0000 | [diff] [blame] | 479 | SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1), |
| 480 | Val, Dest, DAG.getSrcValue(NULL)); |
| 481 | SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, Src, |
| 482 | DAG.getConstant(8, MVT::i64)); |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 483 | Val = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Result, NP, DAG.getSrcValue(NULL), |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 484 | MVT::i32); |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 485 | SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, Dest, |
| 486 | DAG.getConstant(8, MVT::i64)); |
Andrew Lenharth | a9e39e2 | 2005-06-23 16:48:51 +0000 | [diff] [blame] | 487 | Result = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1), |
Andrew Lenharth | 3f5aa1c | 2005-06-23 23:42:05 +0000 | [diff] [blame] | 488 | Val, NPD, DAG.getSrcValue(NULL), MVT::i32); |
Andrew Lenharth | cdf233d | 2005-06-22 23:04:28 +0000 | [diff] [blame] | 489 | return std::make_pair(Result, Result); |
| 490 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 491 | |
| 492 | std::pair<SDOperand, SDOperand> AlphaTargetLowering:: |
| 493 | LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth, |
| 494 | SelectionDAG &DAG) { |
| 495 | abort(); |
| 496 | } |
| 497 | |
| 498 | |
| 499 | |
| 500 | |
| 501 | |
| 502 | namespace { |
| 503 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 504 | //===--------------------------------------------------------------------===// |
| 505 | /// ISel - Alpha specific code to select Alpha machine instructions for |
| 506 | /// SelectionDAG operations. |
| 507 | //===--------------------------------------------------------------------===// |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 508 | class AlphaISel : public SelectionDAGISel { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 509 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 510 | /// AlphaLowering - This object fully describes how to lower LLVM code to an |
| 511 | /// Alpha-specific SelectionDAG. |
| 512 | AlphaTargetLowering AlphaLowering; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 513 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 514 | SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform |
| 515 | // for sdiv and udiv until it is put into the future |
| 516 | // dag combiner. |
| 517 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 518 | /// ExprMap - As shared expressions are codegen'd, we keep track of which |
| 519 | /// vreg the value is produced in, so we only emit one copy of each compiled |
| 520 | /// tree. |
| 521 | static const unsigned notIn = (unsigned)(-1); |
| 522 | std::map<SDOperand, unsigned> ExprMap; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 523 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 524 | //CCInvMap sometimes (SetNE) we have the inverse CC code for free |
| 525 | std::map<SDOperand, unsigned> CCInvMap; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 526 | |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 527 | int count_ins; |
| 528 | int count_outs; |
| 529 | bool has_sym; |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 530 | int max_depth; |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 531 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 532 | public: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 533 | AlphaISel(TargetMachine &TM) : SelectionDAGISel(AlphaLowering), |
| 534 | AlphaLowering(TM) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 535 | {} |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 536 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 537 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 538 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 539 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) { |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 540 | DEBUG(BB->dump()); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 541 | count_ins = 0; |
| 542 | count_outs = 0; |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 543 | max_depth = 0; |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 544 | has_sym = false; |
| 545 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 546 | // Codegen the basic block. |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 547 | ISelDAG = &DAG; |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 548 | max_depth = DAG.getRoot().getNodeDepth(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 549 | Select(DAG.getRoot()); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 550 | |
| 551 | if(has_sym) |
| 552 | ++count_ins; |
| 553 | if(EnableAlphaCount) |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 554 | std::cerr << "COUNT: " |
| 555 | << BB->getParent()->getFunction ()->getName() << " " |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 556 | << BB->getNumber() << " " |
| 557 | << max_depth << " " |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 558 | << count_ins << " " |
| 559 | << count_outs << "\n"; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 560 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 561 | // Clear state used for selection. |
| 562 | ExprMap.clear(); |
| 563 | CCInvMap.clear(); |
| 564 | } |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 565 | |
| 566 | virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 567 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 568 | unsigned SelectExpr(SDOperand N); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 569 | void Select(SDOperand N); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 570 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 571 | void SelectAddr(SDOperand N, unsigned& Reg, long& offset); |
| 572 | void SelectBranchCC(SDOperand N); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 573 | void MoveFP2Int(unsigned src, unsigned dst, bool isDouble); |
| 574 | void MoveInt2FP(unsigned src, unsigned dst, bool isDouble); |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 575 | //returns whether the sense of the comparison was inverted |
| 576 | bool SelectFPSetCC(SDOperand N, unsigned dst); |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 577 | |
| 578 | // dag -> dag expanders for integer divide by constant |
| 579 | SDOperand BuildSDIVSequence(SDOperand N); |
| 580 | SDOperand BuildUDIVSequence(SDOperand N); |
| 581 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 582 | }; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 583 | } |
| 584 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 585 | void AlphaISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) { |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 586 | // If this function has live-in values, emit the copies from pregs to vregs at |
| 587 | // the top of the function, before anything else. |
| 588 | MachineBasicBlock *BB = MF.begin(); |
| 589 | if (MF.livein_begin() != MF.livein_end()) { |
| 590 | SSARegMap *RegMap = MF.getSSARegMap(); |
| 591 | for (MachineFunction::livein_iterator LI = MF.livein_begin(), |
| 592 | E = MF.livein_end(); LI != E; ++LI) { |
| 593 | const TargetRegisterClass *RC = RegMap->getRegClass(LI->second); |
| 594 | if (RC == Alpha::GPRCRegisterClass) { |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 595 | BuildMI(BB, Alpha::BIS, 2, LI->second).addReg(LI->first) |
| 596 | .addReg(LI->first); |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 597 | } else if (RC == Alpha::FPRCRegisterClass) { |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 598 | BuildMI(BB, Alpha::CPYS, 2, LI->second).addReg(LI->first) |
| 599 | .addReg(LI->first); |
Andrew Lenharth | fd5e4b7 | 2005-05-31 18:35:43 +0000 | [diff] [blame] | 600 | } else { |
| 601 | assert(0 && "Unknown regclass!"); |
| 602 | } |
| 603 | } |
| 604 | } |
| 605 | } |
| 606 | |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 607 | static void getValueInfo(const Value* v, int& type, int& fun, int& offset) |
Andrew Lenharth | cd7f8cf | 2005-06-06 19:03:55 +0000 | [diff] [blame] | 608 | { |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 609 | if (v == NULL) { |
| 610 | type = 0; |
| 611 | fun = 0; |
| 612 | offset = 0; |
| 613 | } else if (const GlobalValue* GV = dyn_cast<GlobalValue>(v)) { |
| 614 | type = 1; |
| 615 | fun = 1; |
| 616 | const Module* M = GV->getParent(); |
| 617 | int i = 0; |
| 618 | for(Module::const_global_iterator ii = M->global_begin(); &*ii != GV; ++ii) |
| 619 | ++i; |
| 620 | offset = i; |
| 621 | } else if (const Argument* Arg = dyn_cast<Argument>(v)) { |
| 622 | type = 2; |
| 623 | const Function* F = Arg->getParent(); |
| 624 | const Module* M = F->getParent(); |
| 625 | int i = 0; |
| 626 | for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii) |
| 627 | ++i; |
| 628 | fun = i; |
| 629 | i = 0; |
| 630 | for(Function::const_arg_iterator ii = F->arg_begin(); &*ii != Arg; ++ii) |
| 631 | ++i; |
| 632 | offset = i; |
| 633 | } else if (const Instruction* I = dyn_cast<Instruction>(v)) { |
| 634 | type = 3; |
| 635 | const BasicBlock* bb = I->getParent(); |
| 636 | const Function* F = bb->getParent(); |
| 637 | const Module* M = F->getParent(); |
| 638 | int i = 0; |
| 639 | for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii) |
| 640 | ++i; |
| 641 | fun = i; |
| 642 | i = 0; |
| 643 | for(Function::const_iterator ii = F->begin(); &*ii != bb; ++ii) |
| 644 | i += ii->size(); |
| 645 | for(BasicBlock::const_iterator ii = bb->begin(); &*ii != I; ++ii) |
| 646 | ++i; |
| 647 | offset = i; |
| 648 | } |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 649 | } |
| 650 | |
| 651 | static int getUID() |
| 652 | { |
| 653 | static int id = 0; |
| 654 | return ++id; |
| 655 | } |
Andrew Lenharth | cd7f8cf | 2005-06-06 19:03:55 +0000 | [diff] [blame] | 656 | |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 657 | //Factorize a number using the list of constants |
| 658 | static bool factorize(int v[], int res[], int size, uint64_t c) |
| 659 | { |
| 660 | bool cont = true; |
| 661 | while (c != 1 && cont) |
| 662 | { |
| 663 | cont = false; |
| 664 | for(int i = 0; i < size; ++i) |
| 665 | { |
| 666 | if (c % v[i] == 0) |
| 667 | { |
| 668 | c /= v[i]; |
| 669 | ++res[i]; |
| 670 | cont=true; |
| 671 | } |
| 672 | } |
| 673 | } |
| 674 | return c == 1; |
| 675 | } |
| 676 | |
| 677 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 678 | //Shamelessly adapted from PPC32 |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 679 | // Structure used to return the necessary information to codegen an SDIV as |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 680 | // a multiply. |
| 681 | struct ms { |
| 682 | int64_t m; // magic number |
| 683 | int64_t s; // shift amount |
| 684 | }; |
| 685 | |
| 686 | struct mu { |
| 687 | uint64_t m; // magic number |
| 688 | int64_t a; // add indicator |
| 689 | int64_t s; // shift amount |
| 690 | }; |
| 691 | |
| 692 | /// magic - calculate the magic numbers required to codegen an integer sdiv as |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 693 | /// a sequence of multiply and shifts. Requires that the divisor not be 0, 1, |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 694 | /// or -1. |
| 695 | static struct ms magic(int64_t d) { |
| 696 | int64_t p; |
| 697 | uint64_t ad, anc, delta, q1, r1, q2, r2, t; |
| 698 | const uint64_t two63 = 9223372036854775808ULL; // 2^63 |
| 699 | struct ms mag; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 700 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 701 | ad = abs(d); |
| 702 | t = two63 + ((uint64_t)d >> 63); |
| 703 | anc = t - 1 - t%ad; // absolute value of nc |
Andrew Lenharth | 320174f | 2005-04-07 17:19:16 +0000 | [diff] [blame] | 704 | p = 63; // initialize p |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 705 | q1 = two63/anc; // initialize q1 = 2p/abs(nc) |
| 706 | r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc)) |
| 707 | q2 = two63/ad; // initialize q2 = 2p/abs(d) |
| 708 | r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d)) |
| 709 | do { |
| 710 | p = p + 1; |
| 711 | q1 = 2*q1; // update q1 = 2p/abs(nc) |
| 712 | r1 = 2*r1; // update r1 = rem(2p/abs(nc)) |
| 713 | if (r1 >= anc) { // must be unsigned comparison |
| 714 | q1 = q1 + 1; |
| 715 | r1 = r1 - anc; |
| 716 | } |
| 717 | q2 = 2*q2; // update q2 = 2p/abs(d) |
| 718 | r2 = 2*r2; // update r2 = rem(2p/abs(d)) |
| 719 | if (r2 >= ad) { // must be unsigned comparison |
| 720 | q2 = q2 + 1; |
| 721 | r2 = r2 - ad; |
| 722 | } |
| 723 | delta = ad - r2; |
| 724 | } while (q1 < delta || (q1 == delta && r1 == 0)); |
| 725 | |
| 726 | mag.m = q2 + 1; |
| 727 | if (d < 0) mag.m = -mag.m; // resulting magic number |
| 728 | mag.s = p - 64; // resulting shift |
| 729 | return mag; |
| 730 | } |
| 731 | |
| 732 | /// magicu - calculate the magic numbers required to codegen an integer udiv as |
| 733 | /// a sequence of multiply, add and shifts. Requires that the divisor not be 0. |
| 734 | static struct mu magicu(uint64_t d) |
| 735 | { |
| 736 | int64_t p; |
| 737 | uint64_t nc, delta, q1, r1, q2, r2; |
| 738 | struct mu magu; |
| 739 | magu.a = 0; // initialize "add" indicator |
| 740 | nc = - 1 - (-d)%d; |
Andrew Lenharth | 320174f | 2005-04-07 17:19:16 +0000 | [diff] [blame] | 741 | p = 63; // initialize p |
| 742 | q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc |
| 743 | r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc) |
| 744 | q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d |
| 745 | r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d) |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 746 | do { |
| 747 | p = p + 1; |
| 748 | if (r1 >= nc - r1 ) { |
| 749 | q1 = 2*q1 + 1; // update q1 |
| 750 | r1 = 2*r1 - nc; // update r1 |
| 751 | } |
| 752 | else { |
| 753 | q1 = 2*q1; // update q1 |
| 754 | r1 = 2*r1; // update r1 |
| 755 | } |
| 756 | if (r2 + 1 >= d - r2) { |
Andrew Lenharth | 320174f | 2005-04-07 17:19:16 +0000 | [diff] [blame] | 757 | if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 758 | q2 = 2*q2 + 1; // update q2 |
| 759 | r2 = 2*r2 + 1 - d; // update r2 |
| 760 | } |
| 761 | else { |
Andrew Lenharth | 320174f | 2005-04-07 17:19:16 +0000 | [diff] [blame] | 762 | if (q2 >= 0x8000000000000000ull) magu.a = 1; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 763 | q2 = 2*q2; // update q2 |
| 764 | r2 = 2*r2 + 1; // update r2 |
| 765 | } |
| 766 | delta = d - 1 - r2; |
| 767 | } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0))); |
| 768 | magu.m = q2 + 1; // resulting magic number |
Andrew Lenharth | 320174f | 2005-04-07 17:19:16 +0000 | [diff] [blame] | 769 | magu.s = p - 64; // resulting shift |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 770 | return magu; |
| 771 | } |
| 772 | |
| 773 | /// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant, |
| 774 | /// return a DAG expression to select that will generate the same value by |
| 775 | /// multiplying by a magic number. See: |
| 776 | /// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html> |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 777 | SDOperand AlphaISel::BuildSDIVSequence(SDOperand N) { |
Andrew Lenharth | 320174f | 2005-04-07 17:19:16 +0000 | [diff] [blame] | 778 | int64_t d = (int64_t)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended(); |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 779 | ms magics = magic(d); |
| 780 | // Multiply the numerator (operand 0) by the magic value |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 781 | SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i64, N.getOperand(0), |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 782 | ISelDAG->getConstant(magics.m, MVT::i64)); |
| 783 | // If d > 0 and m < 0, add the numerator |
| 784 | if (d > 0 && magics.m < 0) |
| 785 | Q = ISelDAG->getNode(ISD::ADD, MVT::i64, Q, N.getOperand(0)); |
| 786 | // If d < 0 and m > 0, subtract the numerator. |
| 787 | if (d < 0 && magics.m > 0) |
| 788 | Q = ISelDAG->getNode(ISD::SUB, MVT::i64, Q, N.getOperand(0)); |
| 789 | // Shift right algebraic if shift value is nonzero |
| 790 | if (magics.s > 0) |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 791 | Q = ISelDAG->getNode(ISD::SRA, MVT::i64, Q, |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 792 | ISelDAG->getConstant(magics.s, MVT::i64)); |
| 793 | // Extract the sign bit and add it to the quotient |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 794 | SDOperand T = |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 795 | ISelDAG->getNode(ISD::SRL, MVT::i64, Q, ISelDAG->getConstant(63, MVT::i64)); |
| 796 | return ISelDAG->getNode(ISD::ADD, MVT::i64, Q, T); |
| 797 | } |
| 798 | |
| 799 | /// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant, |
| 800 | /// return a DAG expression to select that will generate the same value by |
| 801 | /// multiplying by a magic number. See: |
| 802 | /// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html> |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 803 | SDOperand AlphaISel::BuildUDIVSequence(SDOperand N) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 804 | unsigned d = |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 805 | (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended(); |
| 806 | mu magics = magicu(d); |
| 807 | // Multiply the numerator (operand 0) by the magic value |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 808 | SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i64, N.getOperand(0), |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 809 | ISelDAG->getConstant(magics.m, MVT::i64)); |
| 810 | if (magics.a == 0) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 811 | Q = ISelDAG->getNode(ISD::SRL, MVT::i64, Q, |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 812 | ISelDAG->getConstant(magics.s, MVT::i64)); |
| 813 | } else { |
| 814 | SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i64, N.getOperand(0), Q); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 815 | NPQ = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ, |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 816 | ISelDAG->getConstant(1, MVT::i64)); |
| 817 | NPQ = ISelDAG->getNode(ISD::ADD, MVT::i64, NPQ, Q); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 818 | Q = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ, |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 819 | ISelDAG->getConstant(magics.s-1, MVT::i64)); |
| 820 | } |
| 821 | return Q; |
| 822 | } |
| 823 | |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 824 | //From PPC32 |
| 825 | /// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It |
| 826 | /// returns zero when the input is not exactly a power of two. |
| 827 | static unsigned ExactLog2(uint64_t Val) { |
| 828 | if (Val == 0 || (Val & (Val-1))) return 0; |
| 829 | unsigned Count = 0; |
| 830 | while (Val != 1) { |
| 831 | Val >>= 1; |
| 832 | ++Count; |
| 833 | } |
| 834 | return Count; |
| 835 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 836 | |
| 837 | |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 838 | //These describe LDAx |
Andrew Lenharth | c051383 | 2005-03-29 19:24:04 +0000 | [diff] [blame] | 839 | static const int IMM_LOW = -32768; |
| 840 | static const int IMM_HIGH = 32767; |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 841 | static const int IMM_MULT = 65536; |
| 842 | |
| 843 | static long getUpper16(long l) |
| 844 | { |
| 845 | long y = l / IMM_MULT; |
| 846 | if (l % IMM_MULT > IMM_HIGH) |
| 847 | ++y; |
| 848 | return y; |
| 849 | } |
| 850 | |
| 851 | static long getLower16(long l) |
| 852 | { |
| 853 | long h = getUpper16(l); |
| 854 | return l - h * IMM_MULT; |
| 855 | } |
| 856 | |
Andrew Lenharth | fe895e3 | 2005-06-27 17:15:36 +0000 | [diff] [blame] | 857 | static unsigned GetRelVersion(unsigned opcode) |
| 858 | { |
| 859 | switch (opcode) { |
| 860 | default: assert(0 && "unknown load or store"); return 0; |
| 861 | case Alpha::LDQ: return Alpha::LDQr; |
| 862 | case Alpha::LDS: return Alpha::LDSr; |
| 863 | case Alpha::LDT: return Alpha::LDTr; |
| 864 | case Alpha::LDL: return Alpha::LDLr; |
| 865 | case Alpha::LDBU: return Alpha::LDBUr; |
| 866 | case Alpha::LDWU: return Alpha::LDWUr; |
Andrew Lenharth | fce587e | 2005-06-29 00:39:17 +0000 | [diff] [blame] | 867 | case Alpha::STB: return Alpha::STBr; |
| 868 | case Alpha::STW: return Alpha::STWr; |
| 869 | case Alpha::STL: return Alpha::STLr; |
| 870 | case Alpha::STQ: return Alpha::STQr; |
| 871 | case Alpha::STS: return Alpha::STSr; |
| 872 | case Alpha::STT: return Alpha::STTr; |
| 873 | |
Andrew Lenharth | fe895e3 | 2005-06-27 17:15:36 +0000 | [diff] [blame] | 874 | } |
| 875 | } |
Andrew Lenharth | 6583890 | 2005-02-06 16:22:15 +0000 | [diff] [blame] | 876 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 877 | void AlphaISel::MoveFP2Int(unsigned src, unsigned dst, bool isDouble) |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 878 | { |
| 879 | unsigned Opc; |
| 880 | if (EnableAlphaFTOI) { |
| 881 | Opc = isDouble ? Alpha::FTOIT : Alpha::FTOIS; |
| 882 | BuildMI(BB, Opc, 1, dst).addReg(src); |
| 883 | } else { |
| 884 | //The hard way: |
| 885 | // Spill the integer to memory and reload it from there. |
| 886 | unsigned Size = MVT::getSizeInBits(MVT::f64)/8; |
| 887 | MachineFunction *F = BB->getParent(); |
| 888 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8); |
| 889 | |
| 890 | Opc = isDouble ? Alpha::STT : Alpha::STS; |
| 891 | BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 892 | Opc = isDouble ? Alpha::LDQ : Alpha::LDL; |
| 893 | BuildMI(BB, Alpha::LDQ, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 894 | } |
| 895 | } |
| 896 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 897 | void AlphaISel::MoveInt2FP(unsigned src, unsigned dst, bool isDouble) |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 898 | { |
| 899 | unsigned Opc; |
| 900 | if (EnableAlphaFTOI) { |
| 901 | Opc = isDouble?Alpha::ITOFT:Alpha::ITOFS; |
| 902 | BuildMI(BB, Opc, 1, dst).addReg(src); |
| 903 | } else { |
| 904 | //The hard way: |
| 905 | // Spill the integer to memory and reload it from there. |
| 906 | unsigned Size = MVT::getSizeInBits(MVT::f64)/8; |
| 907 | MachineFunction *F = BB->getParent(); |
| 908 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8); |
| 909 | |
| 910 | Opc = isDouble ? Alpha::STQ : Alpha::STL; |
| 911 | BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 912 | Opc = isDouble ? Alpha::LDT : Alpha::LDS; |
| 913 | BuildMI(BB, Opc, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 914 | } |
| 915 | } |
| 916 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 917 | bool AlphaISel::SelectFPSetCC(SDOperand N, unsigned dst) |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 918 | { |
| 919 | SDNode *Node = N.Val; |
| 920 | unsigned Opc, Tmp1, Tmp2, Tmp3; |
| 921 | SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node); |
| 922 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 923 | bool rev = false; |
| 924 | bool inv = false; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 925 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 926 | switch (SetCC->getCondition()) { |
| 927 | default: Node->dump(); assert(0 && "Unknown FP comparison!"); |
| 928 | case ISD::SETEQ: Opc = Alpha::CMPTEQ; break; |
| 929 | case ISD::SETLT: Opc = Alpha::CMPTLT; break; |
| 930 | case ISD::SETLE: Opc = Alpha::CMPTLE; break; |
| 931 | case ISD::SETGT: Opc = Alpha::CMPTLT; rev = true; break; |
| 932 | case ISD::SETGE: Opc = Alpha::CMPTLE; rev = true; break; |
| 933 | case ISD::SETNE: Opc = Alpha::CMPTEQ; inv = true; break; |
| 934 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 935 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 936 | ConstantFPSDNode *CN; |
| 937 | if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0))) |
| 938 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 939 | Tmp1 = Alpha::F31; |
| 940 | else |
| 941 | Tmp1 = SelectExpr(N.getOperand(0)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 942 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 943 | if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1))) |
| 944 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 945 | Tmp2 = Alpha::F31; |
| 946 | else |
Chris Lattner | 9c9183a | 2005-04-30 04:44:07 +0000 | [diff] [blame] | 947 | Tmp2 = SelectExpr(N.getOperand(1)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 948 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 949 | //Can only compare doubles, and dag won't promote for me |
| 950 | if (SetCC->getOperand(0).getValueType() == MVT::f32) |
| 951 | { |
| 952 | //assert(0 && "Setcc On float?\n"); |
| 953 | std::cerr << "Setcc on float!\n"; |
| 954 | Tmp3 = MakeReg(MVT::f64); |
| 955 | BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp1); |
| 956 | Tmp1 = Tmp3; |
| 957 | } |
| 958 | if (SetCC->getOperand(1).getValueType() == MVT::f32) |
| 959 | { |
| 960 | //assert (0 && "Setcc On float?\n"); |
| 961 | std::cerr << "Setcc on float!\n"; |
| 962 | Tmp3 = MakeReg(MVT::f64); |
| 963 | BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp2); |
| 964 | Tmp2 = Tmp3; |
| 965 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 966 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 967 | if (rev) std::swap(Tmp1, Tmp2); |
| 968 | //do the comparison |
| 969 | BuildMI(BB, Opc, 2, dst).addReg(Tmp1).addReg(Tmp2); |
| 970 | return inv; |
| 971 | } |
| 972 | |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 973 | //Check to see if the load is a constant offset from a base register |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 974 | void AlphaISel::SelectAddr(SDOperand N, unsigned& Reg, long& offset) |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 975 | { |
| 976 | unsigned opcode = N.getOpcode(); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 977 | if (opcode == ISD::ADD && N.getOperand(1).getOpcode() == ISD::Constant && |
| 978 | cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 32767) |
| 979 | { //Normal imm add |
| 980 | Reg = SelectExpr(N.getOperand(0)); |
| 981 | offset = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
| 982 | return; |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 983 | } |
| 984 | Reg = SelectExpr(N); |
| 985 | offset = 0; |
| 986 | return; |
| 987 | } |
| 988 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 989 | void AlphaISel::SelectBranchCC(SDOperand N) |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 990 | { |
| 991 | assert(N.getOpcode() == ISD::BRCOND && "Not a BranchCC???"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 992 | MachineBasicBlock *Dest = |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 993 | cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock(); |
| 994 | unsigned Opc = Alpha::WTF; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 995 | |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 996 | Select(N.getOperand(0)); //chain |
| 997 | SDOperand CC = N.getOperand(1); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 998 | |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 999 | if (CC.getOpcode() == ISD::SETCC) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1000 | { |
| 1001 | SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val); |
| 1002 | if (MVT::isInteger(SetCC->getOperand(0).getValueType())) { |
| 1003 | //Dropping the CC is only useful if we are comparing to 0 |
Andrew Lenharth | 09552bf | 2005-06-08 18:02:21 +0000 | [diff] [blame] | 1004 | bool RightZero = SetCC->getOperand(1).getOpcode() == ISD::Constant && |
| 1005 | cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1006 | bool isNE = false; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1007 | |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1008 | //Fix up CC |
| 1009 | ISD::CondCode cCode= SetCC->getCondition(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1010 | |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1011 | if(cCode == ISD::SETNE) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1012 | isNE = true; |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 1013 | |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1014 | if (RightZero) { |
Andrew Lenharth | 09552bf | 2005-06-08 18:02:21 +0000 | [diff] [blame] | 1015 | switch (cCode) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1016 | default: CC.Val->dump(); assert(0 && "Unknown integer comparison!"); |
| 1017 | case ISD::SETEQ: Opc = Alpha::BEQ; break; |
| 1018 | case ISD::SETLT: Opc = Alpha::BLT; break; |
| 1019 | case ISD::SETLE: Opc = Alpha::BLE; break; |
| 1020 | case ISD::SETGT: Opc = Alpha::BGT; break; |
| 1021 | case ISD::SETGE: Opc = Alpha::BGE; break; |
| 1022 | case ISD::SETULT: assert(0 && "x (unsigned) < 0 is never true"); break; |
| 1023 | case ISD::SETUGT: Opc = Alpha::BNE; break; |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1024 | //Technically you could have this CC |
| 1025 | case ISD::SETULE: Opc = Alpha::BEQ; break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1026 | case ISD::SETUGE: assert(0 && "x (unsgined >= 0 is always true"); break; |
| 1027 | case ISD::SETNE: Opc = Alpha::BNE; break; |
| 1028 | } |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1029 | unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1030 | BuildMI(BB, Opc, 2).addReg(Tmp1).addMBB(Dest); |
| 1031 | return; |
| 1032 | } else { |
| 1033 | unsigned Tmp1 = SelectExpr(CC); |
| 1034 | if (isNE) |
| 1035 | BuildMI(BB, Alpha::BEQ, 2).addReg(CCInvMap[CC]).addMBB(Dest); |
| 1036 | else |
| 1037 | BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest); |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 1038 | return; |
| 1039 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1040 | } else { //FP |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1041 | //Any comparison between 2 values should be codegened as an folded |
| 1042 | //branch, as moving CC to the integer register is very expensive |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1043 | //for a cmp b: c = a - b; |
| 1044 | //a = b: c = 0 |
| 1045 | //a < b: c < 0 |
| 1046 | //a > b: c > 0 |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 1047 | |
| 1048 | bool invTest = false; |
| 1049 | unsigned Tmp3; |
| 1050 | |
| 1051 | ConstantFPSDNode *CN; |
| 1052 | if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1))) |
| 1053 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 1054 | Tmp3 = SelectExpr(SetCC->getOperand(0)); |
| 1055 | else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0))) |
| 1056 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 1057 | { |
| 1058 | Tmp3 = SelectExpr(SetCC->getOperand(1)); |
| 1059 | invTest = true; |
| 1060 | } |
| 1061 | else |
| 1062 | { |
| 1063 | unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); |
| 1064 | unsigned Tmp2 = SelectExpr(SetCC->getOperand(1)); |
| 1065 | bool isD = SetCC->getOperand(0).getValueType() == MVT::f64; |
| 1066 | Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32); |
| 1067 | BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3) |
| 1068 | .addReg(Tmp1).addReg(Tmp2); |
| 1069 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1070 | |
| 1071 | switch (SetCC->getCondition()) { |
| 1072 | default: CC.Val->dump(); assert(0 && "Unknown FP comparison!"); |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 1073 | case ISD::SETEQ: Opc = invTest ? Alpha::FBNE : Alpha::FBEQ; break; |
| 1074 | case ISD::SETLT: Opc = invTest ? Alpha::FBGT : Alpha::FBLT; break; |
| 1075 | case ISD::SETLE: Opc = invTest ? Alpha::FBGE : Alpha::FBLE; break; |
| 1076 | case ISD::SETGT: Opc = invTest ? Alpha::FBLT : Alpha::FBGT; break; |
| 1077 | case ISD::SETGE: Opc = invTest ? Alpha::FBLE : Alpha::FBGE; break; |
| 1078 | case ISD::SETNE: Opc = invTest ? Alpha::FBEQ : Alpha::FBNE; break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1079 | } |
| 1080 | BuildMI(BB, Opc, 2).addReg(Tmp3).addMBB(Dest); |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 1081 | return; |
| 1082 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1083 | abort(); //Should never be reached |
| 1084 | } else { |
| 1085 | //Giveup and do the stupid thing |
| 1086 | unsigned Tmp1 = SelectExpr(CC); |
| 1087 | BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest); |
| 1088 | return; |
| 1089 | } |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 1090 | abort(); //Should never be reached |
| 1091 | } |
| 1092 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 1093 | unsigned AlphaISel::SelectExpr(SDOperand N) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1094 | unsigned Result; |
Andrew Lenharth | 2966e84 | 2005-04-07 18:15:28 +0000 | [diff] [blame] | 1095 | unsigned Tmp1, Tmp2 = 0, Tmp3; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1096 | unsigned Opc = 0; |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1097 | unsigned opcode = N.getOpcode(); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1098 | |
| 1099 | SDNode *Node = N.Val; |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1100 | MVT::ValueType DestType = N.getValueType(); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1101 | bool isFP = DestType == MVT::f64 || DestType == MVT::f32; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1102 | |
| 1103 | unsigned &Reg = ExprMap[N]; |
| 1104 | if (Reg) return Reg; |
| 1105 | |
Chris Lattner | b5d8e6e | 2005-05-13 20:29:26 +0000 | [diff] [blame] | 1106 | if (N.getOpcode() != ISD::CALL && N.getOpcode() != ISD::TAILCALL) |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1107 | Reg = Result = (N.getValueType() != MVT::Other) ? |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1108 | MakeReg(N.getValueType()) : notIn; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1109 | else { |
| 1110 | // If this is a call instruction, make sure to prepare ALL of the result |
| 1111 | // values as well as the chain. |
| 1112 | if (Node->getNumValues() == 1) |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1113 | Reg = Result = notIn; // Void call, just a chain. |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1114 | else { |
| 1115 | Result = MakeReg(Node->getValueType(0)); |
| 1116 | ExprMap[N.getValue(0)] = Result; |
| 1117 | for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i) |
| 1118 | ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i)); |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1119 | ExprMap[SDOperand(Node, Node->getNumValues()-1)] = notIn; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1120 | } |
| 1121 | } |
| 1122 | |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1123 | switch (opcode) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1124 | default: |
| 1125 | Node->dump(); |
| 1126 | assert(0 && "Node not handled!\n"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1127 | |
Andrew Lenharth | 691ef2b | 2005-05-03 17:19:30 +0000 | [diff] [blame] | 1128 | case ISD::CTPOP: |
| 1129 | case ISD::CTTZ: |
| 1130 | case ISD::CTLZ: |
| 1131 | Opc = opcode == ISD::CTPOP ? Alpha::CTPOP : |
| 1132 | (opcode == ISD::CTTZ ? Alpha::CTTZ : Alpha::CTLZ); |
| 1133 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1134 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
| 1135 | return Result; |
| 1136 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1137 | case ISD::MULHU: |
| 1138 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1139 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1140 | BuildMI(BB, Alpha::UMULH, 2, Result).addReg(Tmp1).addReg(Tmp2); |
Andrew Lenharth | 706be91 | 2005-04-07 13:55:53 +0000 | [diff] [blame] | 1141 | return Result; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1142 | case ISD::MULHS: |
| 1143 | { |
| 1144 | //MULHU - Ra<63>*Rb - Rb<63>*Ra |
| 1145 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1146 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1147 | Tmp3 = MakeReg(MVT::i64); |
| 1148 | BuildMI(BB, Alpha::UMULH, 2, Tmp3).addReg(Tmp1).addReg(Tmp2); |
| 1149 | unsigned V1 = MakeReg(MVT::i64); |
| 1150 | unsigned V2 = MakeReg(MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1151 | BuildMI(BB, Alpha::CMOVGE, 3, V1).addReg(Tmp2).addReg(Alpha::R31) |
| 1152 | .addReg(Tmp1); |
| 1153 | BuildMI(BB, Alpha::CMOVGE, 3, V2).addReg(Tmp1).addReg(Alpha::R31) |
| 1154 | .addReg(Tmp2); |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1155 | unsigned IRes = MakeReg(MVT::i64); |
| 1156 | BuildMI(BB, Alpha::SUBQ, 2, IRes).addReg(Tmp3).addReg(V1); |
| 1157 | BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(IRes).addReg(V2); |
| 1158 | return Result; |
| 1159 | } |
Andrew Lenharth | 7332f3e | 2005-04-02 19:11:07 +0000 | [diff] [blame] | 1160 | case ISD::UNDEF: { |
| 1161 | BuildMI(BB, Alpha::IDEF, 0, Result); |
| 1162 | return Result; |
| 1163 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1164 | |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1165 | case ISD::DYNAMIC_STACKALLOC: |
| 1166 | // Generate both result values. |
Andrew Lenharth | 3a7118d | 2005-02-23 17:33:42 +0000 | [diff] [blame] | 1167 | if (Result != notIn) |
| 1168 | ExprMap[N.getValue(1)] = notIn; // Generate the token |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1169 | else |
| 1170 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
| 1171 | |
| 1172 | // FIXME: We are currently ignoring the requested alignment for handling |
| 1173 | // greater than the stack alignment. This will need to be revisited at some |
| 1174 | // point. Align = N.getOperand(2); |
| 1175 | |
| 1176 | if (!isa<ConstantSDNode>(N.getOperand(2)) || |
| 1177 | cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) { |
| 1178 | std::cerr << "Cannot allocate stack object with greater alignment than" |
| 1179 | << " the stack alignment yet!"; |
| 1180 | abort(); |
| 1181 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1182 | |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1183 | Select(N.getOperand(0)); |
| 1184 | if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) |
| 1185 | { |
| 1186 | if (CN->getValue() < 32000) |
| 1187 | { |
| 1188 | BuildMI(BB, Alpha::LDA, 2, Alpha::R30) |
| 1189 | .addImm(-CN->getValue()).addReg(Alpha::R30); |
| 1190 | } else { |
| 1191 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1192 | // Subtract size from stack pointer, thereby allocating some space. |
| 1193 | BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1); |
| 1194 | } |
| 1195 | } else { |
| 1196 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1197 | // Subtract size from stack pointer, thereby allocating some space. |
| 1198 | BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1); |
| 1199 | } |
| 1200 | |
| 1201 | // Put a pointer to the space into the result register, by copying the stack |
| 1202 | // pointer. |
Andrew Lenharth | 7bc4702 | 2005-02-22 23:29:25 +0000 | [diff] [blame] | 1203 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R30).addReg(Alpha::R30); |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1204 | return Result; |
| 1205 | |
Andrew Lenharth | 02c318e | 2005-06-27 21:02:56 +0000 | [diff] [blame] | 1206 | case ISD::ConstantPool: |
| 1207 | Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex(); |
| 1208 | AlphaLowering.restoreGP(BB); |
| 1209 | Tmp2 = MakeReg(MVT::i64); |
| 1210 | BuildMI(BB, Alpha::LDAHr, 2, Tmp2).addConstantPoolIndex(Tmp1) |
| 1211 | .addReg(Alpha::R29); |
| 1212 | BuildMI(BB, Alpha::LDAr, 2, Result).addConstantPoolIndex(Tmp1) |
| 1213 | .addReg(Tmp2); |
| 1214 | return Result; |
Andrew Lenharth | 2c59435 | 2005-01-29 15:42:07 +0000 | [diff] [blame] | 1215 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1216 | case ISD::FrameIndex: |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1217 | BuildMI(BB, Alpha::LDA, 2, Result) |
| 1218 | .addFrameIndex(cast<FrameIndexSDNode>(N)->getIndex()) |
| 1219 | .addReg(Alpha::F31); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1220 | return Result; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1221 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1222 | case ISD::EXTLOAD: |
Andrew Lenharth | f311e8b | 2005-02-07 05:18:02 +0000 | [diff] [blame] | 1223 | case ISD::ZEXTLOAD: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1224 | case ISD::SEXTLOAD: |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1225 | case ISD::LOAD: |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 1226 | { |
| 1227 | // Make sure we generate both values. |
| 1228 | if (Result != notIn) |
| 1229 | ExprMap[N.getValue(1)] = notIn; // Generate the token |
| 1230 | else |
| 1231 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1232 | |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 1233 | SDOperand Chain = N.getOperand(0); |
| 1234 | SDOperand Address = N.getOperand(1); |
| 1235 | Select(Chain); |
| 1236 | |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1237 | bool fpext = true; |
| 1238 | |
Andrew Lenharth | 0382401 | 2005-02-07 05:55:55 +0000 | [diff] [blame] | 1239 | if (opcode == ISD::LOAD) |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1240 | switch (Node->getValueType(0)) { |
| 1241 | default: Node->dump(); assert(0 && "Bad load!"); |
| 1242 | case MVT::i64: Opc = Alpha::LDQ; break; |
| 1243 | case MVT::f64: Opc = Alpha::LDT; break; |
| 1244 | case MVT::f32: Opc = Alpha::LDS; break; |
| 1245 | } |
Andrew Lenharth | 0382401 | 2005-02-07 05:55:55 +0000 | [diff] [blame] | 1246 | else |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 1247 | switch (cast<MVTSDNode>(Node)->getExtraValueType()) { |
| 1248 | default: Node->dump(); assert(0 && "Bad sign extend!"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1249 | case MVT::i32: Opc = Alpha::LDL; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1250 | assert(opcode != ISD::ZEXTLOAD && "Not sext"); break; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1251 | case MVT::i16: Opc = Alpha::LDWU; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1252 | assert(opcode != ISD::SEXTLOAD && "Not zext"); break; |
Andrew Lenharth | f311e8b | 2005-02-07 05:18:02 +0000 | [diff] [blame] | 1253 | case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1254 | case MVT::i8: Opc = Alpha::LDBU; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1255 | assert(opcode != ISD::SEXTLOAD && "Not zext"); break; |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 1256 | } |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 1257 | |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 1258 | int i, j, k; |
| 1259 | if (EnableAlphaLSMark) |
| 1260 | getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(2))->getValue(), |
| 1261 | i, j, k); |
| 1262 | |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1263 | if (GlobalAddressSDNode *GASD = |
| 1264 | dyn_cast<GlobalAddressSDNode>(Address)) { |
| 1265 | if (GASD->getGlobal()->isExternal()) { |
| 1266 | Tmp1 = SelectExpr(Address); |
| 1267 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 1268 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1269 | .addImm(getUID()); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1270 | BuildMI(BB, Opc, 2, Result).addImm(0).addReg(Tmp1); |
| 1271 | } else { |
| 1272 | Tmp1 = MakeReg(MVT::i64); |
| 1273 | AlphaLowering.restoreGP(BB); |
| 1274 | BuildMI(BB, Alpha::LDAHr, 2, Tmp1) |
| 1275 | .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29); |
| 1276 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 1277 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1278 | .addImm(getUID()); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1279 | BuildMI(BB, GetRelVersion(Opc), 2, Result) |
| 1280 | .addGlobalAddress(GASD->getGlobal()).addReg(Tmp1); |
| 1281 | } |
| 1282 | } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1283 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1284 | has_sym = true; |
Andrew Lenharth | fe895e3 | 2005-06-27 17:15:36 +0000 | [diff] [blame] | 1285 | Tmp1 = MakeReg(MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1286 | BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CP->getIndex()) |
| 1287 | .addReg(Alpha::R29); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1288 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 1289 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1290 | .addImm(getUID()); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1291 | BuildMI(BB, GetRelVersion(Opc), 2, Result) |
| 1292 | .addConstantPoolIndex(CP->getIndex()).addReg(Tmp1); |
| 1293 | } else if(Address.getOpcode() == ISD::FrameIndex) { |
| 1294 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 1295 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1296 | .addImm(getUID()); |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1297 | BuildMI(BB, Opc, 2, Result) |
| 1298 | .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex()) |
| 1299 | .addReg(Alpha::F31); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1300 | } else { |
| 1301 | long offset; |
| 1302 | SelectAddr(Address, Tmp1, offset); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1303 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 1304 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1305 | .addImm(getUID()); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1306 | BuildMI(BB, Opc, 2, Result).addImm(offset).addReg(Tmp1); |
| 1307 | } |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 1308 | return Result; |
Andrew Lenharth | 2f8fb77 | 2005-01-25 00:35:34 +0000 | [diff] [blame] | 1309 | } |
Andrew Lenharth | 2f8fb77 | 2005-01-25 00:35:34 +0000 | [diff] [blame] | 1310 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1311 | case ISD::GlobalAddress: |
| 1312 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1313 | has_sym = true; |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1314 | |
| 1315 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 1316 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(0).addImm(0).addImm(0) |
| 1317 | .addImm(getUID()); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1318 | |
| 1319 | BuildMI(BB, Alpha::LDQl, 2, Result) |
Andrew Lenharth | c95d984 | 2005-06-27 21:11:40 +0000 | [diff] [blame] | 1320 | .addGlobalAddress(cast<GlobalAddressSDNode>(N)->getGlobal()) |
| 1321 | .addReg(Alpha::R29); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1322 | return Result; |
| 1323 | |
Chris Lattner | b5d8e6e | 2005-05-13 20:29:26 +0000 | [diff] [blame] | 1324 | case ISD::TAILCALL: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1325 | case ISD::CALL: |
| 1326 | { |
| 1327 | Select(N.getOperand(0)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1328 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1329 | // The chain for this call is now lowered. |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1330 | ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), notIn)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1331 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1332 | //grab the arguments |
| 1333 | std::vector<unsigned> argvregs; |
Andrew Lenharth | 7b2a527 | 2005-01-30 20:42:36 +0000 | [diff] [blame] | 1334 | //assert(Node->getNumOperands() < 8 && "Only 6 args supported"); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1335 | for(int i = 2, e = Node->getNumOperands(); i < e; ++i) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1336 | argvregs.push_back(SelectExpr(N.getOperand(i))); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1337 | |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 1338 | //in reg args |
| 1339 | for(int i = 0, e = std::min(6, (int)argvregs.size()); i < e; ++i) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1340 | { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1341 | unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18, |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1342 | Alpha::R19, Alpha::R20, Alpha::R21}; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1343 | unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18, |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1344 | Alpha::F19, Alpha::F20, Alpha::F21}; |
| 1345 | switch(N.getOperand(i+2).getValueType()) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1346 | default: |
| 1347 | Node->dump(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1348 | N.getOperand(i).Val->dump(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1349 | std::cerr << "Type for " << i << " is: " << |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1350 | N.getOperand(i+2).getValueType() << "\n"; |
| 1351 | assert(0 && "Unknown value type for call"); |
| 1352 | case MVT::i1: |
| 1353 | case MVT::i8: |
| 1354 | case MVT::i16: |
| 1355 | case MVT::i32: |
| 1356 | case MVT::i64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1357 | BuildMI(BB, Alpha::BIS, 2, args_int[i]).addReg(argvregs[i]) |
| 1358 | .addReg(argvregs[i]); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1359 | break; |
| 1360 | case MVT::f32: |
| 1361 | case MVT::f64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1362 | BuildMI(BB, Alpha::CPYS, 2, args_float[i]).addReg(argvregs[i]) |
| 1363 | .addReg(argvregs[i]); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1364 | break; |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 1365 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1366 | } |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 1367 | //in mem args |
| 1368 | for (int i = 6, e = argvregs.size(); i < e; ++i) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1369 | { |
| 1370 | switch(N.getOperand(i+2).getValueType()) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1371 | default: |
| 1372 | Node->dump(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1373 | N.getOperand(i).Val->dump(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1374 | std::cerr << "Type for " << i << " is: " << |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1375 | N.getOperand(i+2).getValueType() << "\n"; |
| 1376 | assert(0 && "Unknown value type for call"); |
| 1377 | case MVT::i1: |
| 1378 | case MVT::i8: |
| 1379 | case MVT::i16: |
| 1380 | case MVT::i32: |
| 1381 | case MVT::i64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1382 | BuildMI(BB, Alpha::STQ, 3).addReg(argvregs[i]).addImm((i - 6) * 8) |
| 1383 | .addReg(Alpha::R30); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1384 | break; |
| 1385 | case MVT::f32: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1386 | BuildMI(BB, Alpha::STS, 3).addReg(argvregs[i]).addImm((i - 6) * 8) |
| 1387 | .addReg(Alpha::R30); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1388 | break; |
| 1389 | case MVT::f64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1390 | BuildMI(BB, Alpha::STT, 3).addReg(argvregs[i]).addImm((i - 6) * 8) |
| 1391 | .addReg(Alpha::R30); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1392 | break; |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 1393 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1394 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1395 | //build the right kind of call |
| 1396 | if (GlobalAddressSDNode *GASD = |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1397 | dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1398 | { |
Andrew Lenharth | c24b537 | 2005-04-13 17:17:28 +0000 | [diff] [blame] | 1399 | if (GASD->getGlobal()->isExternal()) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1400 | //use safe calling convention |
Andrew Lenharth | 7b2a527 | 2005-01-30 20:42:36 +0000 | [diff] [blame] | 1401 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1402 | has_sym = true; |
Andrew Lenharth | c24b537 | 2005-04-13 17:17:28 +0000 | [diff] [blame] | 1403 | BuildMI(BB, Alpha::CALL, 1).addGlobalAddress(GASD->getGlobal()); |
| 1404 | } else { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1405 | //use PC relative branch call |
Andrew Lenharth | 1e0d9bd | 2005-04-14 17:34:20 +0000 | [diff] [blame] | 1406 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1407 | BuildMI(BB, Alpha::BSR, 1, Alpha::R26) |
| 1408 | .addGlobalAddress(GASD->getGlobal(),true); |
Andrew Lenharth | c24b537 | 2005-04-13 17:17:28 +0000 | [diff] [blame] | 1409 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1410 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1411 | else if (ExternalSymbolSDNode *ESSDN = |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1412 | dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1413 | { |
| 1414 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1415 | has_sym = true; |
Andrew Lenharth | ba05ad6 | 2005-03-30 18:22:52 +0000 | [diff] [blame] | 1416 | BuildMI(BB, Alpha::CALL, 1).addExternalSymbol(ESSDN->getSymbol(), true); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1417 | } else { |
| 1418 | //no need to restore GP as we are doing an indirect call |
| 1419 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1420 | BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp1).addReg(Tmp1); |
| 1421 | BuildMI(BB, Alpha::JSR, 2, Alpha::R26).addReg(Alpha::R27).addImm(0); |
| 1422 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1423 | |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1424 | //push the result into a virtual register |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1425 | |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1426 | switch (Node->getValueType(0)) { |
| 1427 | default: Node->dump(); assert(0 && "Unknown value type for call result!"); |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1428 | case MVT::Other: return notIn; |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1429 | case MVT::i1: |
| 1430 | case MVT::i8: |
| 1431 | case MVT::i16: |
| 1432 | case MVT::i32: |
| 1433 | case MVT::i64: |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1434 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R0).addReg(Alpha::R0); |
| 1435 | break; |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1436 | case MVT::f32: |
| 1437 | case MVT::f64: |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1438 | BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0); |
| 1439 | break; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1440 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1441 | return Result+N.ResNo; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1442 | } |
| 1443 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1444 | case ISD::SIGN_EXTEND_INREG: |
| 1445 | { |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1446 | //do SDIV opt for all levels of ints if not dividing by a constant |
| 1447 | if (EnableAlphaIDIV && N.getOperand(0).getOpcode() == ISD::SDIV |
| 1448 | && N.getOperand(0).getOperand(1).getOpcode() != ISD::Constant) |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1449 | { |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1450 | unsigned Tmp4 = MakeReg(MVT::f64); |
| 1451 | unsigned Tmp5 = MakeReg(MVT::f64); |
| 1452 | unsigned Tmp6 = MakeReg(MVT::f64); |
| 1453 | unsigned Tmp7 = MakeReg(MVT::f64); |
| 1454 | unsigned Tmp8 = MakeReg(MVT::f64); |
| 1455 | unsigned Tmp9 = MakeReg(MVT::f64); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1456 | |
| 1457 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
| 1458 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(1)); |
| 1459 | MoveInt2FP(Tmp1, Tmp4, true); |
| 1460 | MoveInt2FP(Tmp2, Tmp5, true); |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1461 | BuildMI(BB, Alpha::CVTQT, 1, Tmp6).addReg(Tmp4); |
| 1462 | BuildMI(BB, Alpha::CVTQT, 1, Tmp7).addReg(Tmp5); |
| 1463 | BuildMI(BB, Alpha::DIVT, 2, Tmp8).addReg(Tmp6).addReg(Tmp7); |
| 1464 | BuildMI(BB, Alpha::CVTTQ, 1, Tmp9).addReg(Tmp8); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1465 | MoveFP2Int(Tmp9, Result, true); |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1466 | return Result; |
| 1467 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1468 | |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1469 | //Alpha has instructions for a bunch of signed 32 bit stuff |
| 1470 | if( dyn_cast<MVTSDNode>(Node)->getExtraValueType() == MVT::i32) |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1471 | { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1472 | switch (N.getOperand(0).getOpcode()) { |
| 1473 | case ISD::ADD: |
| 1474 | case ISD::SUB: |
| 1475 | case ISD::MUL: |
| 1476 | { |
| 1477 | bool isAdd = N.getOperand(0).getOpcode() == ISD::ADD; |
| 1478 | bool isMul = N.getOperand(0).getOpcode() == ISD::MUL; |
| 1479 | //FIXME: first check for Scaled Adds and Subs! |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1480 | ConstantSDNode* CSD = NULL; |
| 1481 | if(!isMul && N.getOperand(0).getOperand(0).getOpcode() == ISD::SHL && |
| 1482 | (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(0).getOperand(1))) && |
| 1483 | (CSD->getValue() == 2 || CSD->getValue() == 3)) |
| 1484 | { |
| 1485 | bool use4 = CSD->getValue() == 2; |
| 1486 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0)); |
| 1487 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(1)); |
| 1488 | BuildMI(BB, isAdd?(use4?Alpha::S4ADDL:Alpha::S8ADDL):(use4?Alpha::S4SUBL:Alpha::S8SUBL), |
| 1489 | 2,Result).addReg(Tmp1).addReg(Tmp2); |
| 1490 | } |
| 1491 | else if(isAdd && N.getOperand(0).getOperand(1).getOpcode() == ISD::SHL && |
| 1492 | (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1).getOperand(1))) && |
| 1493 | (CSD->getValue() == 2 || CSD->getValue() == 3)) |
| 1494 | { |
| 1495 | bool use4 = CSD->getValue() == 2; |
| 1496 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0)); |
| 1497 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(0)); |
| 1498 | BuildMI(BB, use4?Alpha::S4ADDL:Alpha::S8ADDL, 2,Result).addReg(Tmp1).addReg(Tmp2); |
| 1499 | } |
| 1500 | else if(N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant && |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1501 | cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue() <= 255) |
| 1502 | { //Normal imm add/sub |
| 1503 | Opc = isAdd ? Alpha::ADDLi : (isMul ? Alpha::MULLi : Alpha::SUBLi); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1504 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1505 | Tmp2 = cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue(); |
| 1506 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2); |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1507 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1508 | else |
| 1509 | { //Normal add/sub |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1510 | Opc = isAdd ? Alpha::ADDL : (isMul ? Alpha::MULL : Alpha::SUBL); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1511 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1512 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(1)); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1513 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1514 | } |
| 1515 | return Result; |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1516 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1517 | default: break; //Fall Though; |
| 1518 | } |
| 1519 | } //Every thing else fall though too, including unhandled opcodes above |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1520 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1521 | MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node); |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1522 | //std::cerr << "SrcT: " << MVN->getExtraValueType() << "\n"; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1523 | switch(MVN->getExtraValueType()) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1524 | { |
| 1525 | default: |
| 1526 | Node->dump(); |
| 1527 | assert(0 && "Sign Extend InReg not there yet"); |
| 1528 | break; |
| 1529 | case MVT::i32: |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1530 | { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1531 | BuildMI(BB, Alpha::ADDLi, 2, Result).addReg(Tmp1).addImm(0); |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1532 | break; |
| 1533 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1534 | case MVT::i16: |
| 1535 | BuildMI(BB, Alpha::SEXTW, 1, Result).addReg(Tmp1); |
| 1536 | break; |
| 1537 | case MVT::i8: |
| 1538 | BuildMI(BB, Alpha::SEXTB, 1, Result).addReg(Tmp1); |
| 1539 | break; |
Andrew Lenharth | ebce504 | 2005-02-12 19:35:12 +0000 | [diff] [blame] | 1540 | case MVT::i1: |
| 1541 | Tmp2 = MakeReg(MVT::i64); |
| 1542 | BuildMI(BB, Alpha::ANDi, 2, Tmp2).addReg(Tmp1).addImm(1); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1543 | BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp2); |
Andrew Lenharth | ebce504 | 2005-02-12 19:35:12 +0000 | [diff] [blame] | 1544 | break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1545 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1546 | return Result; |
| 1547 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1548 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1549 | case ISD::SETCC: |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1550 | { |
| 1551 | if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) { |
| 1552 | if (MVT::isInteger(SetCC->getOperand(0).getValueType())) { |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1553 | bool isConst = false; |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1554 | int dir; |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1555 | |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1556 | //Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1557 | if(N.getOperand(1).getOpcode() == ISD::Constant && |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1558 | cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255) |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1559 | isConst = true; |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1560 | |
| 1561 | switch (SetCC->getCondition()) { |
| 1562 | default: Node->dump(); assert(0 && "Unknown integer comparison!"); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1563 | case ISD::SETEQ: |
| 1564 | Opc = isConst ? Alpha::CMPEQi : Alpha::CMPEQ; dir=1; break; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1565 | case ISD::SETLT: |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1566 | Opc = isConst ? Alpha::CMPLTi : Alpha::CMPLT; dir = 1; break; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1567 | case ISD::SETLE: |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1568 | Opc = isConst ? Alpha::CMPLEi : Alpha::CMPLE; dir = 1; break; |
| 1569 | case ISD::SETGT: Opc = Alpha::CMPLT; dir = 2; break; |
| 1570 | case ISD::SETGE: Opc = Alpha::CMPLE; dir = 2; break; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1571 | case ISD::SETULT: |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1572 | Opc = isConst ? Alpha::CMPULTi : Alpha::CMPULT; dir = 1; break; |
| 1573 | case ISD::SETUGT: Opc = Alpha::CMPULT; dir = 2; break; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1574 | case ISD::SETULE: |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1575 | Opc = isConst ? Alpha::CMPULEi : Alpha::CMPULE; dir = 1; break; |
| 1576 | case ISD::SETUGE: Opc = Alpha::CMPULE; dir = 2; break; |
Andrew Lenharth | d2bb960 | 2005-01-27 07:50:35 +0000 | [diff] [blame] | 1577 | case ISD::SETNE: {//Handle this one special |
| 1578 | //std::cerr << "Alpha does not have a setne.\n"; |
| 1579 | //abort(); |
| 1580 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1581 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1582 | Tmp3 = MakeReg(MVT::i64); |
| 1583 | BuildMI(BB, Alpha::CMPEQ, 2, Tmp3).addReg(Tmp1).addReg(Tmp2); |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 1584 | //Remeber we have the Inv for this CC |
| 1585 | CCInvMap[N] = Tmp3; |
Andrew Lenharth | d2bb960 | 2005-01-27 07:50:35 +0000 | [diff] [blame] | 1586 | //and invert |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1587 | BuildMI(BB, Alpha::CMPEQ, 2, Result).addReg(Alpha::R31).addReg(Tmp3); |
Andrew Lenharth | d2bb960 | 2005-01-27 07:50:35 +0000 | [diff] [blame] | 1588 | return Result; |
| 1589 | } |
| 1590 | } |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1591 | if (dir == 1) { |
| 1592 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1593 | if (isConst) { |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1594 | Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
| 1595 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2); |
| 1596 | } else { |
| 1597 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1598 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1599 | } |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1600 | } else { //if (dir == 2) { |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1601 | Tmp1 = SelectExpr(N.getOperand(1)); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1602 | Tmp2 = SelectExpr(N.getOperand(0)); |
| 1603 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
Andrew Lenharth | d4bdd54 | 2005-02-05 16:41:03 +0000 | [diff] [blame] | 1604 | } |
| 1605 | } else { |
Andrew Lenharth | d4bdd54 | 2005-02-05 16:41:03 +0000 | [diff] [blame] | 1606 | //do the comparison |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1607 | Tmp1 = MakeReg(MVT::f64); |
| 1608 | bool inv = SelectFPSetCC(N, Tmp1); |
| 1609 | |
Andrew Lenharth | d4bdd54 | 2005-02-05 16:41:03 +0000 | [diff] [blame] | 1610 | //now arrange for Result (int) to have a 1 or 0 |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1611 | Tmp2 = MakeReg(MVT::i64); |
| 1612 | BuildMI(BB, Alpha::ADDQi, 2, Tmp2).addReg(Alpha::R31).addImm(1); |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1613 | Opc = inv?Alpha::CMOVNEi_FP:Alpha::CMOVEQi_FP; |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1614 | BuildMI(BB, Opc, 3, Result).addReg(Tmp2).addImm(0).addReg(Tmp1); |
Andrew Lenharth | d4bdd54 | 2005-02-05 16:41:03 +0000 | [diff] [blame] | 1615 | } |
Andrew Lenharth | 9818c05 | 2005-02-05 13:19:12 +0000 | [diff] [blame] | 1616 | } |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1617 | return Result; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1618 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1619 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1620 | case ISD::CopyFromReg: |
| 1621 | { |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1622 | ++count_ins; |
| 1623 | |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1624 | // Make sure we generate both values. |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1625 | if (Result != notIn) |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1626 | ExprMap[N.getValue(1)] = notIn; // Generate the token |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1627 | else |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1628 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1629 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1630 | SDOperand Chain = N.getOperand(0); |
| 1631 | |
| 1632 | Select(Chain); |
| 1633 | unsigned r = dyn_cast<RegSDNode>(Node)->getReg(); |
| 1634 | //std::cerr << "CopyFromReg " << Result << " = " << r << "\n"; |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1635 | if (isFP) |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1636 | BuildMI(BB, Alpha::CPYS, 2, Result).addReg(r).addReg(r); |
| 1637 | else |
| 1638 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(r).addReg(r); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1639 | return Result; |
| 1640 | } |
| 1641 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1642 | //Most of the plain arithmetic and logic share the same form, and the same |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1643 | //constant immediate test |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1644 | case ISD::XOR: |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1645 | //Match Not |
| 1646 | if (N.getOperand(1).getOpcode() == ISD::Constant && |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1647 | cast<ConstantSDNode>(N.getOperand(1))->getSignExtended() == -1) |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1648 | { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1649 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1650 | BuildMI(BB, Alpha::ORNOT, 2, Result).addReg(Alpha::R31).addReg(Tmp1); |
| 1651 | return Result; |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1652 | } |
| 1653 | //Fall through |
| 1654 | case ISD::AND: |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1655 | //handle zap |
| 1656 | if (opcode == ISD::AND && N.getOperand(1).getOpcode() == ISD::Constant) |
| 1657 | { |
| 1658 | uint64_t k = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
| 1659 | unsigned int build = 0; |
| 1660 | for(int i = 0; i < 8; ++i) |
| 1661 | { |
Andrew Lenharth | 3ae1829 | 2005-04-14 16:24:00 +0000 | [diff] [blame] | 1662 | if ((k & 0x00FF) == 0x00FF) |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1663 | build |= 1 << i; |
Andrew Lenharth | 3ae1829 | 2005-04-14 16:24:00 +0000 | [diff] [blame] | 1664 | else if ((k & 0x00FF) != 0) |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1665 | { build = 0; break; } |
| 1666 | k >>= 8; |
| 1667 | } |
| 1668 | if (build) |
| 1669 | { |
| 1670 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1671 | BuildMI(BB, Alpha::ZAPNOTi, 2, Result).addReg(Tmp1).addImm(build); |
| 1672 | return Result; |
| 1673 | } |
| 1674 | } |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1675 | case ISD::OR: |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1676 | //Check operand(0) == Not |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1677 | if (N.getOperand(0).getOpcode() == ISD::XOR && |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1678 | N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant && |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1679 | cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getSignExtended() |
| 1680 | == -1) { |
| 1681 | switch(opcode) { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1682 | case ISD::AND: Opc = Alpha::BIC; break; |
| 1683 | case ISD::OR: Opc = Alpha::ORNOT; break; |
| 1684 | case ISD::XOR: Opc = Alpha::EQV; break; |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1685 | } |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1686 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1687 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(0)); |
| 1688 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1689 | return Result; |
| 1690 | } |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1691 | //Check operand(1) == Not |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1692 | if (N.getOperand(1).getOpcode() == ISD::XOR && |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1693 | N.getOperand(1).getOperand(1).getOpcode() == ISD::Constant && |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1694 | cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getSignExtended() |
| 1695 | == -1) { |
| 1696 | switch(opcode) { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1697 | case ISD::AND: Opc = Alpha::BIC; break; |
| 1698 | case ISD::OR: Opc = Alpha::ORNOT; break; |
| 1699 | case ISD::XOR: Opc = Alpha::EQV; break; |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1700 | } |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1701 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1702 | Tmp2 = SelectExpr(N.getOperand(1).getOperand(0)); |
| 1703 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1704 | return Result; |
| 1705 | } |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1706 | //Fall through |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1707 | case ISD::SHL: |
| 1708 | case ISD::SRL: |
Andrew Lenharth | 2c59435 | 2005-01-29 15:42:07 +0000 | [diff] [blame] | 1709 | case ISD::SRA: |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1710 | case ISD::MUL: |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1711 | if(N.getOperand(1).getOpcode() == ISD::Constant && |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1712 | cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1713 | { |
| 1714 | switch(opcode) { |
| 1715 | case ISD::AND: Opc = Alpha::ANDi; break; |
| 1716 | case ISD::OR: Opc = Alpha::BISi; break; |
| 1717 | case ISD::XOR: Opc = Alpha::XORi; break; |
| 1718 | case ISD::SHL: Opc = Alpha::SLi; break; |
| 1719 | case ISD::SRL: Opc = Alpha::SRLi; break; |
| 1720 | case ISD::SRA: Opc = Alpha::SRAi; break; |
| 1721 | case ISD::MUL: Opc = Alpha::MULQi; break; |
| 1722 | }; |
| 1723 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1724 | Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
| 1725 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2); |
| 1726 | } else { |
| 1727 | switch(opcode) { |
| 1728 | case ISD::AND: Opc = Alpha::AND; break; |
| 1729 | case ISD::OR: Opc = Alpha::BIS; break; |
| 1730 | case ISD::XOR: Opc = Alpha::XOR; break; |
| 1731 | case ISD::SHL: Opc = Alpha::SL; break; |
| 1732 | case ISD::SRL: Opc = Alpha::SRL; break; |
| 1733 | case ISD::SRA: Opc = Alpha::SRA; break; |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1734 | case ISD::MUL: |
| 1735 | Opc = isFP ? (DestType == MVT::f64 ? Alpha::MULT : Alpha::MULS) |
| 1736 | : Alpha::MULQ; |
| 1737 | break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1738 | }; |
| 1739 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1740 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1741 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1742 | } |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1743 | return Result; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1744 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1745 | case ISD::ADD: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1746 | case ISD::SUB: |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1747 | if (isFP) { |
| 1748 | ConstantFPSDNode *CN; |
| 1749 | if (opcode == ISD::ADD) |
| 1750 | Opc = DestType == MVT::f64 ? Alpha::ADDT : Alpha::ADDS; |
| 1751 | else |
| 1752 | Opc = DestType == MVT::f64 ? Alpha::SUBT : Alpha::SUBS; |
| 1753 | if (opcode == ISD::SUB |
| 1754 | && (CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0))) |
| 1755 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 1756 | { |
| 1757 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1758 | BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp2).addReg(Tmp2); |
| 1759 | } else { |
| 1760 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1761 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1762 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1763 | } |
| 1764 | return Result; |
| 1765 | } else { |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1766 | bool isAdd = opcode == ISD::ADD; |
| 1767 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1768 | //first check for Scaled Adds and Subs! |
| 1769 | //Valid for add and sub |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1770 | ConstantSDNode* CSD = NULL; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1771 | if(N.getOperand(0).getOpcode() == ISD::SHL && |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1772 | (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) && |
| 1773 | (CSD->getValue() == 2 || CSD->getValue() == 3)) |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1774 | { |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1775 | bool use4 = CSD->getValue() == 2; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1776 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1777 | if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && CSD->getValue() <= 255) |
| 1778 | BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi), |
| 1779 | 2, Result).addReg(Tmp2).addImm(CSD->getValue()); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1780 | else { |
| 1781 | Tmp1 = SelectExpr(N.getOperand(1)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1782 | BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi), |
| 1783 | 2, Result).addReg(Tmp2).addReg(Tmp1); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1784 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1785 | } |
| 1786 | //Position prevents subs |
Andrew Lenharth | 273a1f9 | 2005-04-07 14:18:13 +0000 | [diff] [blame] | 1787 | else if(N.getOperand(1).getOpcode() == ISD::SHL && isAdd && |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1788 | (CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) && |
| 1789 | (CSD->getValue() == 2 || CSD->getValue() == 3)) |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1790 | { |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1791 | bool use4 = CSD->getValue() == 2; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1792 | Tmp2 = SelectExpr(N.getOperand(1).getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1793 | if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(0))) && CSD->getValue() <= 255) |
| 1794 | BuildMI(BB, use4?Alpha::S4ADDQi:Alpha::S8ADDQi, 2, Result).addReg(Tmp2) |
| 1795 | .addImm(CSD->getValue()); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1796 | else { |
| 1797 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1798 | BuildMI(BB, use4?Alpha::S4ADDQ:Alpha::S8ADDQ, 2, Result).addReg(Tmp2).addReg(Tmp1); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1799 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1800 | } |
| 1801 | //small addi |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1802 | else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && |
| 1803 | CSD->getValue() <= 255) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1804 | { //Normal imm add/sub |
| 1805 | Opc = isAdd ? Alpha::ADDQi : Alpha::SUBQi; |
| 1806 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1807 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CSD->getValue()); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1808 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1809 | //larger addi |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1810 | else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && |
| 1811 | CSD->getSignExtended() <= 32767 && |
| 1812 | CSD->getSignExtended() >= -32767) |
Andrew Lenharth | 74d00d8 | 2005-03-02 17:23:03 +0000 | [diff] [blame] | 1813 | { //LDA |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1814 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1815 | Tmp2 = (long)CSD->getSignExtended(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1816 | if (!isAdd) |
| 1817 | Tmp2 = -Tmp2; |
| 1818 | BuildMI(BB, Alpha::LDA, 2, Result).addImm(Tmp2).addReg(Tmp1); |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1819 | } |
| 1820 | //give up and do the operation |
| 1821 | else { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1822 | //Normal add/sub |
| 1823 | Opc = isAdd ? Alpha::ADDQ : Alpha::SUBQ; |
| 1824 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1825 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1826 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1827 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1828 | return Result; |
| 1829 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1830 | |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1831 | case ISD::SDIV: |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1832 | if (isFP) { |
| 1833 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1834 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1835 | BuildMI(BB, DestType == MVT::f64 ? Alpha::DIVT : Alpha::DIVS, 2, Result) |
| 1836 | .addReg(Tmp1).addReg(Tmp2); |
Andrew Lenharth | 0cab375 | 2005-06-29 13:35:05 +0000 | [diff] [blame] | 1837 | return Result; |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1838 | } else { |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1839 | ConstantSDNode* CSD; |
| 1840 | //check if we can convert into a shift! |
| 1841 | if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) && |
| 1842 | (int64_t)CSD->getSignExtended() != 0 && |
| 1843 | ExactLog2(abs((int64_t)CSD->getSignExtended())) != 0) |
| 1844 | { |
| 1845 | unsigned k = ExactLog2(abs(CSD->getSignExtended())); |
| 1846 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1847 | if (k == 1) |
| 1848 | Tmp2 = Tmp1; |
| 1849 | else |
| 1850 | { |
| 1851 | Tmp2 = MakeReg(MVT::i64); |
| 1852 | BuildMI(BB, Alpha::SRAi, 2, Tmp2).addReg(Tmp1).addImm(k - 1); |
| 1853 | } |
| 1854 | Tmp3 = MakeReg(MVT::i64); |
| 1855 | BuildMI(BB, Alpha::SRLi, 2, Tmp3).addReg(Tmp2).addImm(64-k); |
| 1856 | unsigned Tmp4 = MakeReg(MVT::i64); |
| 1857 | BuildMI(BB, Alpha::ADDQ, 2, Tmp4).addReg(Tmp3).addReg(Tmp1); |
| 1858 | if ((int64_t)CSD->getSignExtended() > 0) |
| 1859 | BuildMI(BB, Alpha::SRAi, 2, Result).addReg(Tmp4).addImm(k); |
| 1860 | else |
| 1861 | { |
| 1862 | unsigned Tmp5 = MakeReg(MVT::i64); |
| 1863 | BuildMI(BB, Alpha::SRAi, 2, Tmp5).addReg(Tmp4).addImm(k); |
| 1864 | BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp5); |
| 1865 | } |
| 1866 | return Result; |
| 1867 | } |
| 1868 | } |
| 1869 | //Else fall through |
| 1870 | |
| 1871 | case ISD::UDIV: |
| 1872 | { |
| 1873 | ConstantSDNode* CSD; |
| 1874 | if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) && |
| 1875 | ((int64_t)CSD->getSignExtended() >= 2 || |
| 1876 | (int64_t)CSD->getSignExtended() <= -2)) |
| 1877 | { |
| 1878 | // If this is a divide by constant, we can emit code using some magic |
| 1879 | // constants to implement it as a multiply instead. |
| 1880 | ExprMap.erase(N); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1881 | if (opcode == ISD::SDIV) |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1882 | return SelectExpr(BuildSDIVSequence(N)); |
| 1883 | else |
| 1884 | return SelectExpr(BuildUDIVSequence(N)); |
| 1885 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1886 | } |
| 1887 | //else fall though |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1888 | case ISD::UREM: |
Andrew Lenharth | 0298118 | 2005-01-26 01:24:38 +0000 | [diff] [blame] | 1889 | case ISD::SREM: |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1890 | //FIXME: alpha really doesn't support any of these operations, |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1891 | // the ops are expanded into special library calls with |
| 1892 | // special calling conventions |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1893 | //Restore GP because it is a call after all... |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1894 | switch(opcode) { |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 1895 | case ISD::UREM: Opc = Alpha::REMQU; break; |
| 1896 | case ISD::SREM: Opc = Alpha::REMQ; break; |
| 1897 | case ISD::UDIV: Opc = Alpha::DIVQU; break; |
| 1898 | case ISD::SDIV: Opc = Alpha::DIVQ; break; |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1899 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1900 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1901 | Tmp2 = SelectExpr(N.getOperand(1)); |
Andrew Lenharth | 3381913 | 2005-03-04 20:09:23 +0000 | [diff] [blame] | 1902 | //set up regs explicitly (helps Reg alloc) |
| 1903 | BuildMI(BB, Alpha::BIS, 2, Alpha::R24).addReg(Tmp1).addReg(Tmp1); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1904 | BuildMI(BB, Alpha::BIS, 2, Alpha::R25).addReg(Tmp2).addReg(Tmp2); |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 1905 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | 3381913 | 2005-03-04 20:09:23 +0000 | [diff] [blame] | 1906 | BuildMI(BB, Opc, 2).addReg(Alpha::R24).addReg(Alpha::R25); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1907 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R27).addReg(Alpha::R27); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1908 | return Result; |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1909 | |
Andrew Lenharth | e76797c | 2005-02-01 20:40:27 +0000 | [diff] [blame] | 1910 | case ISD::FP_TO_UINT: |
Andrew Lenharth | 7efadce | 2005-01-31 01:44:26 +0000 | [diff] [blame] | 1911 | case ISD::FP_TO_SINT: |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1912 | { |
Andrew Lenharth | 7efadce | 2005-01-31 01:44:26 +0000 | [diff] [blame] | 1913 | assert (DestType == MVT::i64 && "only quads can be loaded to"); |
| 1914 | MVT::ValueType SrcType = N.getOperand(0).getValueType(); |
Andrew Lenharth | 0382401 | 2005-02-07 05:55:55 +0000 | [diff] [blame] | 1915 | assert (SrcType == MVT::f32 || SrcType == MVT::f64); |
Andrew Lenharth | 7efadce | 2005-01-31 01:44:26 +0000 | [diff] [blame] | 1916 | Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register |
Andrew Lenharth | 7efadce | 2005-01-31 01:44:26 +0000 | [diff] [blame] | 1917 | if (SrcType == MVT::f32) |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1918 | { |
| 1919 | Tmp2 = MakeReg(MVT::f64); |
| 1920 | BuildMI(BB, Alpha::CVTST, 1, Tmp2).addReg(Tmp1); |
| 1921 | Tmp1 = Tmp2; |
| 1922 | } |
Andrew Lenharth | 7efadce | 2005-01-31 01:44:26 +0000 | [diff] [blame] | 1923 | Tmp2 = MakeReg(MVT::f64); |
| 1924 | BuildMI(BB, Alpha::CVTTQ, 1, Tmp2).addReg(Tmp1); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1925 | MoveFP2Int(Tmp2, Result, true); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1926 | |
Andrew Lenharth | 7efadce | 2005-01-31 01:44:26 +0000 | [diff] [blame] | 1927 | return Result; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1928 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1929 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1930 | case ISD::SELECT: |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1931 | if (isFP) { |
| 1932 | //Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
| 1933 | unsigned TV = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 1934 | unsigned FV = SelectExpr(N.getOperand(2)); //Use if FALSE |
| 1935 | |
| 1936 | SDOperand CC = N.getOperand(0); |
| 1937 | SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val); |
| 1938 | |
| 1939 | if (CC.getOpcode() == ISD::SETCC && |
| 1940 | !MVT::isInteger(SetCC->getOperand(0).getValueType())) |
| 1941 | { //FP Setcc -> Select yay! |
| 1942 | |
| 1943 | |
| 1944 | //for a cmp b: c = a - b; |
| 1945 | //a = b: c = 0 |
| 1946 | //a < b: c < 0 |
| 1947 | //a > b: c > 0 |
| 1948 | |
| 1949 | bool invTest = false; |
| 1950 | unsigned Tmp3; |
| 1951 | |
| 1952 | ConstantFPSDNode *CN; |
| 1953 | if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1))) |
| 1954 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 1955 | Tmp3 = SelectExpr(SetCC->getOperand(0)); |
| 1956 | else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0))) |
| 1957 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 1958 | { |
| 1959 | Tmp3 = SelectExpr(SetCC->getOperand(1)); |
| 1960 | invTest = true; |
| 1961 | } |
| 1962 | else |
| 1963 | { |
| 1964 | unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); |
| 1965 | unsigned Tmp2 = SelectExpr(SetCC->getOperand(1)); |
| 1966 | bool isD = SetCC->getOperand(0).getValueType() == MVT::f64; |
| 1967 | Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32); |
| 1968 | BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3) |
| 1969 | .addReg(Tmp1).addReg(Tmp2); |
| 1970 | } |
| 1971 | |
| 1972 | switch (SetCC->getCondition()) { |
| 1973 | default: CC.Val->dump(); assert(0 && "Unknown FP comparison!"); |
| 1974 | case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNE : Alpha::FCMOVEQ; break; |
| 1975 | case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGT : Alpha::FCMOVLT; break; |
| 1976 | case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGE : Alpha::FCMOVLE; break; |
| 1977 | case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLT : Alpha::FCMOVGT; break; |
| 1978 | case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLE : Alpha::FCMOVGE; break; |
| 1979 | case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQ : Alpha::FCMOVNE; break; |
| 1980 | } |
| 1981 | BuildMI(BB, Opc, 3, Result).addReg(FV).addReg(TV).addReg(Tmp3); |
| 1982 | return Result; |
| 1983 | } |
| 1984 | else |
| 1985 | { |
| 1986 | Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
| 1987 | BuildMI(BB, Alpha::FCMOVEQ_INT, 3, Result).addReg(TV).addReg(FV) |
| 1988 | .addReg(Tmp1); |
| 1989 | // // Spill the cond to memory and reload it from there. |
| 1990 | // unsigned Tmp4 = MakeReg(MVT::f64); |
| 1991 | // MoveIntFP(Tmp1, Tmp4, true); |
| 1992 | // //now ideally, we don't have to do anything to the flag... |
| 1993 | // // Get the condition into the zero flag. |
| 1994 | // BuildMI(BB, Alpha::FCMOVEQ, 3, Result).addReg(TV).addReg(FV).addReg(Tmp4); |
| 1995 | return Result; |
| 1996 | } |
| 1997 | } else { |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1998 | //FIXME: look at parent to decide if intCC can be folded, or if setCC(FP) |
| 1999 | //and can save stack use |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 2000 | //Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2001 | //Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 2002 | //Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2003 | // Get the condition into the zero flag. |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 2004 | //BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3).addReg(Tmp1); |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2005 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 2006 | SDOperand CC = N.getOperand(0); |
| 2007 | SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val); |
| 2008 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2009 | if (CC.getOpcode() == ISD::SETCC && |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 2010 | !MVT::isInteger(SetCC->getOperand(0).getValueType())) |
| 2011 | { //FP Setcc -> Int Select |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2012 | Tmp1 = MakeReg(MVT::f64); |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2013 | Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 2014 | Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2015 | bool inv = SelectFPSetCC(CC, Tmp1); |
| 2016 | BuildMI(BB, inv?Alpha::CMOVNE_FP:Alpha::CMOVEQ_FP, 2, Result) |
| 2017 | .addReg(Tmp2).addReg(Tmp3).addReg(Tmp1); |
| 2018 | return Result; |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 2019 | } |
| 2020 | if (CC.getOpcode() == ISD::SETCC) { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2021 | //Int SetCC -> Select |
| 2022 | //Dropping the CC is only useful if we are comparing to 0 |
| 2023 | if((SetCC->getOperand(1).getOpcode() == ISD::Constant && |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 2024 | cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0)) |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2025 | { |
| 2026 | //figure out a few things |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 2027 | bool useImm = N.getOperand(2).getOpcode() == ISD::Constant && |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2028 | cast<ConstantSDNode>(N.getOperand(2))->getValue() <= 255; |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 2029 | |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2030 | //Fix up CC |
| 2031 | ISD::CondCode cCode= SetCC->getCondition(); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 2032 | if (useImm) //Invert sense to get Imm field right |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2033 | cCode = ISD::getSetCCInverse(cCode, true); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2034 | |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2035 | //Choose the CMOV |
| 2036 | switch (cCode) { |
| 2037 | default: CC.Val->dump(); assert(0 && "Unknown integer comparison!"); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 2038 | case ISD::SETEQ: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break; |
| 2039 | case ISD::SETLT: Opc = useImm?Alpha::CMOVLTi:Alpha::CMOVLT; break; |
| 2040 | case ISD::SETLE: Opc = useImm?Alpha::CMOVLEi:Alpha::CMOVLE; break; |
| 2041 | case ISD::SETGT: Opc = useImm?Alpha::CMOVGTi:Alpha::CMOVGT; break; |
| 2042 | case ISD::SETGE: Opc = useImm?Alpha::CMOVGEi:Alpha::CMOVGE; break; |
| 2043 | case ISD::SETULT: assert(0 && "unsigned < 0 is never true"); break; |
| 2044 | case ISD::SETUGT: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break; |
| 2045 | //Technically you could have this CC |
| 2046 | case ISD::SETULE: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break; |
| 2047 | case ISD::SETUGE: assert(0 && "unsgined >= 0 is always true"); break; |
| 2048 | case ISD::SETNE: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break; |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2049 | } |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 2050 | Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2051 | |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 2052 | if (useImm) { |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2053 | Tmp3 = SelectExpr(N.getOperand(1)); //Use if FALSE |
| 2054 | BuildMI(BB, Opc, 2, Result).addReg(Tmp3) |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2055 | .addImm(cast<ConstantSDNode>(N.getOperand(2))->getValue()) |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2056 | .addReg(Tmp1); |
| 2057 | } else { |
| 2058 | Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 2059 | Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
| 2060 | BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addReg(Tmp2).addReg(Tmp1); |
| 2061 | } |
| 2062 | return Result; |
| 2063 | } |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2064 | //Otherwise, fall though |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 2065 | } |
| 2066 | Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 2067 | Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 2068 | Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 2069 | BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3) |
| 2070 | .addReg(Tmp1); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2071 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2072 | return Result; |
| 2073 | } |
| 2074 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2075 | case ISD::Constant: |
| 2076 | { |
Andrew Lenharth | c051383 | 2005-03-29 19:24:04 +0000 | [diff] [blame] | 2077 | int64_t val = (int64_t)cast<ConstantSDNode>(N)->getValue(); |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 2078 | if (val <= IMM_HIGH && val >= IMM_LOW) { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2079 | BuildMI(BB, Alpha::LDA, 2, Result).addImm(val).addReg(Alpha::R31); |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 2080 | } |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2081 | else if (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT && |
| 2082 | val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT) { |
| 2083 | Tmp1 = MakeReg(MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 2084 | BuildMI(BB, Alpha::LDAH, 2, Tmp1).addImm(getUpper16(val)) |
| 2085 | .addReg(Alpha::R31); |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 2086 | BuildMI(BB, Alpha::LDA, 2, Result).addImm(getLower16(val)).addReg(Tmp1); |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 2087 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2088 | else { |
| 2089 | MachineConstantPool *CP = BB->getParent()->getConstantPool(); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 2090 | ConstantUInt *C = |
| 2091 | ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , val); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2092 | unsigned CPI = CP->getConstantPoolIndex(C); |
| 2093 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | fe895e3 | 2005-06-27 17:15:36 +0000 | [diff] [blame] | 2094 | has_sym = true; |
| 2095 | Tmp1 = MakeReg(MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 2096 | BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CPI) |
| 2097 | .addReg(Alpha::R29); |
| 2098 | BuildMI(BB, Alpha::LDQr, 2, Result).addConstantPoolIndex(CPI) |
| 2099 | .addReg(Tmp1); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2100 | } |
| 2101 | return Result; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2102 | } |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 2103 | case ISD::FNEG: |
| 2104 | if(ISD::FABS == N.getOperand(0).getOpcode()) |
| 2105 | { |
| 2106 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
| 2107 | BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31).addReg(Tmp1); |
| 2108 | } else { |
| 2109 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2110 | BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp1).addReg(Tmp1); |
| 2111 | } |
| 2112 | return Result; |
| 2113 | |
| 2114 | case ISD::FABS: |
| 2115 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2116 | BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31).addReg(Tmp1); |
| 2117 | return Result; |
| 2118 | |
| 2119 | case ISD::FP_ROUND: |
| 2120 | assert (DestType == MVT::f32 && |
| 2121 | N.getOperand(0).getValueType() == MVT::f64 && |
| 2122 | "only f64 to f32 conversion supported here"); |
| 2123 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2124 | BuildMI(BB, Alpha::CVTTS, 1, Result).addReg(Tmp1); |
| 2125 | return Result; |
| 2126 | |
| 2127 | case ISD::FP_EXTEND: |
| 2128 | assert (DestType == MVT::f64 && |
| 2129 | N.getOperand(0).getValueType() == MVT::f32 && |
| 2130 | "only f32 to f64 conversion supported here"); |
| 2131 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 2132 | BuildMI(BB, Alpha::CVTST, 1, Result).addReg(Tmp1); |
| 2133 | return Result; |
| 2134 | |
| 2135 | case ISD::ConstantFP: |
| 2136 | if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) { |
| 2137 | if (CN->isExactlyValue(+0.0)) { |
| 2138 | BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31) |
| 2139 | .addReg(Alpha::F31); |
| 2140 | } else if ( CN->isExactlyValue(-0.0)) { |
| 2141 | BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31) |
| 2142 | .addReg(Alpha::F31); |
| 2143 | } else { |
| 2144 | abort(); |
| 2145 | } |
| 2146 | } |
| 2147 | return Result; |
| 2148 | |
| 2149 | case ISD::SINT_TO_FP: |
| 2150 | { |
| 2151 | assert (N.getOperand(0).getValueType() == MVT::i64 |
| 2152 | && "only quads can be loaded from"); |
| 2153 | Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register |
| 2154 | Tmp2 = MakeReg(MVT::f64); |
| 2155 | MoveInt2FP(Tmp1, Tmp2, true); |
| 2156 | Opc = DestType == MVT::f64 ? Alpha::CVTQT : Alpha::CVTQS; |
| 2157 | BuildMI(BB, Opc, 1, Result).addReg(Tmp2); |
| 2158 | return Result; |
| 2159 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2160 | } |
| 2161 | |
| 2162 | return 0; |
| 2163 | } |
| 2164 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 2165 | void AlphaISel::Select(SDOperand N) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2166 | unsigned Tmp1, Tmp2, Opc; |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 2167 | unsigned opcode = N.getOpcode(); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2168 | |
Nate Begeman | 85fdeb2 | 2005-03-24 04:39:54 +0000 | [diff] [blame] | 2169 | if (!ExprMap.insert(std::make_pair(N, notIn)).second) |
Andrew Lenharth | 6b9870a | 2005-01-28 14:06:46 +0000 | [diff] [blame] | 2170 | return; // Already selected. |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2171 | |
| 2172 | SDNode *Node = N.Val; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2173 | |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 2174 | switch (opcode) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2175 | |
| 2176 | default: |
| 2177 | Node->dump(); std::cerr << "\n"; |
| 2178 | assert(0 && "Node not handled yet!"); |
| 2179 | |
| 2180 | case ISD::BRCOND: { |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 2181 | SelectBranchCC(N); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2182 | return; |
| 2183 | } |
| 2184 | |
| 2185 | case ISD::BR: { |
| 2186 | MachineBasicBlock *Dest = |
| 2187 | cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock(); |
| 2188 | |
| 2189 | Select(N.getOperand(0)); |
| 2190 | BuildMI(BB, Alpha::BR, 1, Alpha::R31).addMBB(Dest); |
| 2191 | return; |
| 2192 | } |
| 2193 | |
| 2194 | case ISD::ImplicitDef: |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 2195 | ++count_ins; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2196 | Select(N.getOperand(0)); |
| 2197 | BuildMI(BB, Alpha::IDEF, 0, cast<RegSDNode>(N)->getReg()); |
| 2198 | return; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2199 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2200 | case ISD::EntryToken: return; // Noop |
| 2201 | |
| 2202 | case ISD::TokenFactor: |
| 2203 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) |
| 2204 | Select(Node->getOperand(i)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2205 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2206 | //N.Val->dump(); std::cerr << "\n"; |
| 2207 | //assert(0 && "Node not handled yet!"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2208 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2209 | return; |
| 2210 | |
| 2211 | case ISD::CopyToReg: |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 2212 | ++count_outs; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2213 | Select(N.getOperand(0)); |
| 2214 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 2215 | Tmp2 = cast<RegSDNode>(N)->getReg(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2216 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2217 | if (Tmp1 != Tmp2) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2218 | if (N.getOperand(1).getValueType() == MVT::f64 || |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2219 | N.getOperand(1).getValueType() == MVT::f32) |
Andrew Lenharth | 2921916 | 2005-02-07 06:31:44 +0000 | [diff] [blame] | 2220 | BuildMI(BB, Alpha::CPYS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1); |
| 2221 | else |
| 2222 | BuildMI(BB, Alpha::BIS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2223 | } |
| 2224 | return; |
| 2225 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2226 | case ISD::RET: |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 2227 | ++count_outs; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2228 | switch (N.getNumOperands()) { |
| 2229 | default: |
| 2230 | std::cerr << N.getNumOperands() << "\n"; |
| 2231 | for (unsigned i = 0; i < N.getNumOperands(); ++i) |
| 2232 | std::cerr << N.getOperand(i).getValueType() << "\n"; |
| 2233 | Node->dump(); |
| 2234 | assert(0 && "Unknown return instruction!"); |
| 2235 | case 2: |
| 2236 | Select(N.getOperand(0)); |
| 2237 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 2238 | switch (N.getOperand(1).getValueType()) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2239 | default: Node->dump(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2240 | assert(0 && "All other types should have been promoted!!"); |
| 2241 | case MVT::f64: |
| 2242 | case MVT::f32: |
| 2243 | BuildMI(BB, Alpha::CPYS, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1); |
| 2244 | break; |
| 2245 | case MVT::i32: |
| 2246 | case MVT::i64: |
| 2247 | BuildMI(BB, Alpha::BIS, 2, Alpha::R0).addReg(Tmp1).addReg(Tmp1); |
| 2248 | break; |
| 2249 | } |
| 2250 | break; |
| 2251 | case 1: |
| 2252 | Select(N.getOperand(0)); |
| 2253 | break; |
| 2254 | } |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 2255 | // Just emit a 'ret' instruction |
Andrew Lenharth | 6968bff | 2005-06-27 23:24:11 +0000 | [diff] [blame] | 2256 | AlphaLowering.restoreRA(BB); |
| 2257 | BuildMI(BB, Alpha::RET, 1, Alpha::R31).addReg(Alpha::R26); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2258 | return; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2259 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2260 | case ISD::TRUNCSTORE: |
| 2261 | case ISD::STORE: |
Andrew Lenharth | b014d3e | 2005-02-02 17:32:39 +0000 | [diff] [blame] | 2262 | { |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 2263 | SDOperand Chain = N.getOperand(0); |
| 2264 | SDOperand Value = N.getOperand(1); |
| 2265 | SDOperand Address = N.getOperand(2); |
| 2266 | Select(Chain); |
| 2267 | |
| 2268 | Tmp1 = SelectExpr(Value); //value |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 2269 | |
| 2270 | if (opcode == ISD::STORE) { |
| 2271 | switch(Value.getValueType()) { |
| 2272 | default: assert(0 && "unknown Type in store"); |
| 2273 | case MVT::i64: Opc = Alpha::STQ; break; |
| 2274 | case MVT::f64: Opc = Alpha::STT; break; |
| 2275 | case MVT::f32: Opc = Alpha::STS; break; |
| 2276 | } |
| 2277 | } else { //ISD::TRUNCSTORE |
| 2278 | switch(cast<MVTSDNode>(Node)->getExtraValueType()) { |
| 2279 | default: assert(0 && "unknown Type in store"); |
| 2280 | case MVT::i1: //FIXME: DAG does not promote this load |
| 2281 | case MVT::i8: Opc = Alpha::STB; break; |
| 2282 | case MVT::i16: Opc = Alpha::STW; break; |
| 2283 | case MVT::i32: Opc = Alpha::STL; break; |
| 2284 | } |
Andrew Lenharth | 6583890 | 2005-02-06 16:22:15 +0000 | [diff] [blame] | 2285 | } |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 2286 | |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 2287 | int i, j, k; |
| 2288 | if (EnableAlphaLSMark) |
| 2289 | getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(3))->getValue(), |
| 2290 | i, j, k); |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 2291 | |
Andrew Lenharth | fce587e | 2005-06-29 00:39:17 +0000 | [diff] [blame] | 2292 | if (GlobalAddressSDNode *GASD = |
| 2293 | dyn_cast<GlobalAddressSDNode>(Address)) { |
| 2294 | if (GASD->getGlobal()->isExternal()) { |
| 2295 | Tmp2 = SelectExpr(Address); |
| 2296 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 2297 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 2298 | .addImm(getUID()); |
Andrew Lenharth | fce587e | 2005-06-29 00:39:17 +0000 | [diff] [blame] | 2299 | BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(0).addReg(Tmp2); |
| 2300 | } else { |
| 2301 | Tmp2 = MakeReg(MVT::i64); |
| 2302 | AlphaLowering.restoreGP(BB); |
| 2303 | BuildMI(BB, Alpha::LDAHr, 2, Tmp2) |
| 2304 | .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29); |
| 2305 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 2306 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 2307 | .addImm(getUID()); |
Andrew Lenharth | fce587e | 2005-06-29 00:39:17 +0000 | [diff] [blame] | 2308 | BuildMI(BB, GetRelVersion(Opc), 3).addReg(Tmp1) |
| 2309 | .addGlobalAddress(GASD->getGlobal()).addReg(Tmp2); |
| 2310 | } |
| 2311 | } else if(Address.getOpcode() == ISD::FrameIndex) { |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 2312 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 2313 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 2314 | .addImm(getUID()); |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 2315 | BuildMI(BB, Opc, 3).addReg(Tmp1) |
| 2316 | .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex()) |
| 2317 | .addReg(Alpha::F31); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 2318 | } else { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2319 | long offset; |
| 2320 | SelectAddr(Address, Tmp2, offset); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 2321 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame^] | 2322 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 2323 | .addImm(getUID()); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 2324 | BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2); |
| 2325 | } |
Andrew Lenharth | b014d3e | 2005-02-02 17:32:39 +0000 | [diff] [blame] | 2326 | return; |
| 2327 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2328 | |
| 2329 | case ISD::EXTLOAD: |
| 2330 | case ISD::SEXTLOAD: |
| 2331 | case ISD::ZEXTLOAD: |
| 2332 | case ISD::LOAD: |
| 2333 | case ISD::CopyFromReg: |
Chris Lattner | b5d8e6e | 2005-05-13 20:29:26 +0000 | [diff] [blame] | 2334 | case ISD::TAILCALL: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2335 | case ISD::CALL: |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 2336 | case ISD::DYNAMIC_STACKALLOC: |
Andrew Lenharth | 6b9870a | 2005-01-28 14:06:46 +0000 | [diff] [blame] | 2337 | ExprMap.erase(N); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2338 | SelectExpr(N); |
| 2339 | return; |
| 2340 | |
Chris Lattner | 16cd04d | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 2341 | case ISD::CALLSEQ_START: |
| 2342 | case ISD::CALLSEQ_END: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2343 | Select(N.getOperand(0)); |
| 2344 | Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2345 | |
Chris Lattner | 16cd04d | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 2346 | Opc = N.getOpcode() == ISD::CALLSEQ_START ? Alpha::ADJUSTSTACKDOWN : |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2347 | Alpha::ADJUSTSTACKUP; |
| 2348 | BuildMI(BB, Opc, 1).addImm(Tmp1); |
| 2349 | return; |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 2350 | |
| 2351 | case ISD::PCMARKER: |
| 2352 | Select(N.getOperand(0)); //Chain |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 2353 | BuildMI(BB, Alpha::PCLABEL, 2) |
| 2354 | .addImm( cast<ConstantSDNode>(N.getOperand(1))->getValue()); |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 2355 | return; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2356 | } |
| 2357 | assert(0 && "Should not be reached!"); |
| 2358 | } |
| 2359 | |
| 2360 | |
| 2361 | /// createAlphaPatternInstructionSelector - This pass converts an LLVM function |
| 2362 | /// into a machine code representation using pattern matching and a machine |
| 2363 | /// description file. |
| 2364 | /// |
| 2365 | FunctionPass *llvm::createAlphaPatternInstructionSelector(TargetMachine &TM) { |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 2366 | return new AlphaISel(TM); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 2367 | } |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 2368 | |