blob: 5229743b109cbe64a429fe02ed4afdfaf838cf1e [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaISelPattern.cpp - A pattern matching inst selector for Alpha --===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000015#include "AlphaRegisterInfo.h"
16#include "llvm/Constants.h" // FIXME: REMOVE
17#include "llvm/Function.h"
Andrew Lenharthb69f3422005-06-22 17:19:45 +000018#include "llvm/Module.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
Andrew Lenharth032f2352005-02-22 21:59:48 +000030#include "llvm/Support/Debug.h"
Andrew Lenharth95762122005-03-31 21:24:06 +000031#include "llvm/Support/CommandLine.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000032#include <set>
Andrew Lenharth684f2292005-01-30 00:35:27 +000033#include <algorithm>
Andrew Lenharth304d0f32005-01-22 23:41:55 +000034using namespace llvm;
35
Andrew Lenharth95762122005-03-31 21:24:06 +000036namespace llvm {
Misha Brukman4633f1c2005-04-21 23:13:11 +000037 cl::opt<bool> EnableAlphaIDIV("enable-alpha-intfpdiv",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000038 cl::desc("Use the FP div instruction for integer div when possible"),
Andrew Lenharth95762122005-03-31 21:24:06 +000039 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000040 cl::opt<bool> EnableAlphaFTOI("enable-alpha-FTOI",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000041 cl::desc("Enable use of ftoi* and itof* instructions (ev6 and higher)"),
Andrew Lenharth95762122005-03-31 21:24:06 +000042 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000043 cl::opt<bool> EnableAlphaCT("enable-alpha-CT",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000044 cl::desc("Enable use of the ctpop, ctlz, and cttz instructions"),
Andrew Lenharth59009192005-05-04 19:12:09 +000045 cl::Hidden);
Misha Brukman4633f1c2005-04-21 23:13:11 +000046 cl::opt<bool> EnableAlphaCount("enable-alpha-count",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000047 cl::desc("Print estimates on live ins and outs"),
48 cl::Hidden);
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +000049 cl::opt<bool> EnableAlphaLSMark("enable-alpha-lsmark",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000050 cl::desc("Emit symbols to correlate Mem ops to LLVM Values"),
51 cl::Hidden);
Andrew Lenharth95762122005-03-31 21:24:06 +000052}
53
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +000054namespace {
55 // Alpha Specific DAG Nodes
56 namespace AlphaISD {
57 enum NodeType {
58 // Start the numbering where the builtin ops leave off.
59 FIRST_NUMBER = ISD::BUILTIN_OP_END,
60
61 //Convert an int bit pattern in an FP reg to a Double or Float
62 //Has a dest type and a source
63 CVTQ,
64 //Move an Ireg to a FPreg
65 ITOF,
66 //Move a FPreg to an Ireg
67 FTOI,
68 };
69 }
70}
71
Andrew Lenharth304d0f32005-01-22 23:41:55 +000072//===----------------------------------------------------------------------===//
73// AlphaTargetLowering - Alpha Implementation of the TargetLowering interface
74namespace {
75 class AlphaTargetLowering : public TargetLowering {
Andrew Lenharth558bc882005-06-18 18:34:52 +000076 int VarArgsOffset; // What is the offset to the first vaarg
77 int VarArgsBase; // What is the base FrameIndex
Andrew Lenharth304d0f32005-01-22 23:41:55 +000078 unsigned GP; //GOT vreg
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +000079 unsigned RA; //Return Address
Andrew Lenharth304d0f32005-01-22 23:41:55 +000080 public:
81 AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
82 // Set up the TargetLowering object.
Andrew Lenharth3d65d312005-01-27 03:49:45 +000083 //I am having problems with shr n ubyte 1
Andrew Lenharth879ef222005-02-02 17:00:21 +000084 setShiftAmountType(MVT::i64);
85 setSetCCResultType(MVT::i64);
Andrew Lenharthd3355e22005-04-07 20:11:32 +000086 setSetCCResultContents(ZeroOrOneSetCCResult);
Misha Brukman4633f1c2005-04-21 23:13:11 +000087
Andrew Lenharth304d0f32005-01-22 23:41:55 +000088 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
89 addRegisterClass(MVT::f64, Alpha::FPRCRegisterClass);
Andrew Lenharth3d65d312005-01-27 03:49:45 +000090 addRegisterClass(MVT::f32, Alpha::FPRCRegisterClass);
Misha Brukman4633f1c2005-04-21 23:13:11 +000091
Chris Lattnerda4d4692005-04-09 03:22:37 +000092 setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand);
Andrew Lenharth2f8fb772005-01-25 00:35:34 +000093
Andrew Lenharthec151362005-06-26 22:23:06 +000094 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000095 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
Andrew Lenharth6968bff2005-06-27 23:24:11 +000096
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000097 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Expand);
98 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Andrew Lenharth304d0f32005-01-22 23:41:55 +000099
Andrew Lenharthec151362005-06-26 22:23:06 +0000100 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
101 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
102 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
103
104 setOperationAction(ISD::SREM, MVT::f32, Expand);
105 setOperationAction(ISD::SREM, MVT::f64, Expand);
106
107 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000108
Andrew Lenharth59009192005-05-04 19:12:09 +0000109 if (!EnableAlphaCT) {
110 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
111 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Andrew Lenharthb5884d32005-05-04 19:25:37 +0000112 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharth59009192005-05-04 19:12:09 +0000113 }
Andrew Lenharth691ef2b2005-05-03 17:19:30 +0000114
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000115 //If this didn't legalize into a div....
116 // setOperationAction(ISD::SREM , MVT::i64, Expand);
117 // setOperationAction(ISD::UREM , MVT::i64, Expand);
118
119 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
120 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
121 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
Andrew Lenharth9818c052005-02-05 13:19:12 +0000122
Chris Lattner17234b72005-04-30 04:26:06 +0000123 // We don't support sin/cos/sqrt
124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
127 setOperationAction(ISD::FSIN , MVT::f32, Expand);
128 setOperationAction(ISD::FCOS , MVT::f32, Expand);
129 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
130
Andrew Lenharth33819132005-03-04 20:09:23 +0000131 //Doesn't work yet
Chris Lattner17234b72005-04-30 04:26:06 +0000132 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Andrew Lenharth572af902005-02-14 05:41:43 +0000133
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000134 //Try a couple things with a custom expander
135 //setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
136
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000137 computeRegisterProperties();
Misha Brukman4633f1c2005-04-21 23:13:11 +0000138
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000139 addLegalFPImmediate(+0.0); //F31
140 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000141 }
142
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000143 /// LowerOperation - Provide custom lowering hooks for some operations.
144 ///
145 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
146
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000147 /// LowerArguments - This hook must be implemented to indicate how we should
148 /// lower the arguments for the specified function, into the specified DAG.
149 virtual std::vector<SDOperand>
150 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000151
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000152 /// LowerCallTo - This hook lowers an abstract call to a function into an
153 /// actual call.
154 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +0000155 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000156 bool isTailCall, SDOperand Callee, ArgListTy &Args,
157 SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000158
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000159 virtual std::pair<SDOperand, SDOperand>
Andrew Lenharth558bc882005-06-18 18:34:52 +0000160 LowerVAStart(SDOperand Chain, SelectionDAG &DAG, SDOperand Dest);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000161
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000162 virtual std::pair<SDOperand,SDOperand>
Andrew Lenharth558bc882005-06-18 18:34:52 +0000163 LowerVAArgNext(SDOperand Chain, SDOperand VAList,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000164 const Type *ArgTy, SelectionDAG &DAG);
165
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000166 std::pair<SDOperand,SDOperand>
167 LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest,
168 SelectionDAG &DAG);
169
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000170 virtual std::pair<SDOperand, SDOperand>
171 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
172 SelectionDAG &DAG);
173
174 void restoreGP(MachineBasicBlock* BB)
175 {
176 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
177 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000178 void restoreRA(MachineBasicBlock* BB)
179 {
180 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
181 }
Andrew Lenharth3b918072005-06-27 15:36:48 +0000182 unsigned getRA()
183 {
184 return RA;
185 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000186
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000187 };
188}
189
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000190/// LowerOperation - Provide custom lowering hooks for some operations.
191///
192SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
193 MachineFunction &MF = DAG.getMachineFunction();
194 switch (Op.getOpcode()) {
195 default: assert(0 && "Should not custom lower this!");
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000196#if 0
197 case ISD::SINT_TO_FP:
198 {
199 assert (Op.getOperand(0).getValueType() == MVT::i64
200 && "only quads can be loaded from");
201 SDOperand SRC;
202 if (EnableAlphaFTOI)
203 {
204 std::vector<MVT::ValueType> RTs;
205 RTs.push_back(Op.getValueType());
206 std::vector<SDOperand> Ops;
207 Ops.push_back(Op.getOperand(0));
208 SRC = DAG.getNode(AlphaISD::ITOF, RTs, Ops);
209 } else {
210 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
211 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000212 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other,
213 DAG.getEntryNode(), Op.getOperand(0),
214 StackSlot, DAG.getSrcValue(NULL));
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000215 SRC = DAG.getLoad(Op.getValueType(), Store.getValue(0), StackSlot,
216 DAG.getSrcValue(NULL));
217 }
218 std::vector<MVT::ValueType> RTs;
219 RTs.push_back(Op.getValueType());
220 std::vector<SDOperand> Ops;
221 Ops.push_back(SRC);
222 return DAG.getNode(AlphaISD::CVTQ, RTs, Ops);
223 }
224#endif
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000225 }
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000226 return SDOperand();
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000227}
228
229
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000230/// AddLiveIn - This helper function adds the specified physical register to the
231/// MachineFunction as a live in value. It also creates a corresponding virtual
232/// register for it.
233static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
234 TargetRegisterClass *RC) {
235 assert(RC->contains(PReg) && "Not the correct regclass!");
236 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
237 MF.addLiveIn(PReg, VReg);
238 return VReg;
239}
240
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000241//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
242
243//For now, just use variable size stack frame format
244
245//In a standard call, the first six items are passed in registers $16
246//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
247//of argument-to-register correspondence.) The remaining items are
248//collected in a memory argument list that is a naturally aligned
249//array of quadwords. In a standard call, this list, if present, must
250//be passed at 0(SP).
Misha Brukman7847fca2005-04-22 17:54:37 +0000251//7 ... n 0(SP) ... (n-7)*8(SP)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000252
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000253// //#define FP $15
254// //#define RA $26
255// //#define PV $27
256// //#define GP $29
257// //#define SP $30
Misha Brukman4633f1c2005-04-21 23:13:11 +0000258
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000259std::vector<SDOperand>
Misha Brukman4633f1c2005-04-21 23:13:11 +0000260AlphaTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000261{
262 std::vector<SDOperand> ArgValues;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000263
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000264 MachineFunction &MF = DAG.getMachineFunction();
Andrew Lenharth05380342005-02-07 05:07:00 +0000265 MachineFrameInfo*MFI = MF.getFrameInfo();
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000266
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000267 MachineBasicBlock& BB = MF.front();
268
Misha Brukman4633f1c2005-04-21 23:13:11 +0000269 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000270 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +0000271 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000272 Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000273 int count = 0;
Andrew Lenharth2c9e38c2005-02-06 21:07:31 +0000274
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000275 GP = AddLiveIn(MF, Alpha::R29, getRegClassFor(MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000276 RA = AddLiveIn(MF, Alpha::R26, getRegClassFor(MVT::i64));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000277
Chris Lattnere4d5c442005-03-15 04:54:21 +0000278 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000279 {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000280 SDOperand argt;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000281 if (count < 6) {
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000282 unsigned Vreg;
283 MVT::ValueType VT = getValueType(I->getType());
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000284 switch (VT) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000285 default:
286 std::cerr << "Unknown Type " << VT << "\n";
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000287 abort();
288 case MVT::f64:
289 case MVT::f32:
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000290 args_float[count] = AddLiveIn(MF,args_float[count], getRegClassFor(VT));
291 argt = DAG.getCopyFromReg(args_float[count], VT, DAG.getRoot());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000292 break;
293 case MVT::i1:
294 case MVT::i8:
295 case MVT::i16:
296 case MVT::i32:
297 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000298 args_int[count] = AddLiveIn(MF, args_int[count],
299 getRegClassFor(MVT::i64));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000300 argt = DAG.getCopyFromReg(args_int[count], VT, DAG.getRoot());
Andrew Lenharth14f30c92005-05-31 18:37:16 +0000301 if (VT != MVT::i64)
302 argt = DAG.getNode(ISD::TRUNCATE, VT, argt);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000303 break;
Andrew Lenharth40831c52005-01-28 06:57:18 +0000304 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000305 DAG.setRoot(argt.getValue(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000306 } else { //more args
307 // Create the frame index object for this incoming parameter...
308 int FI = MFI->CreateFixedObject(8, 8 * (count - 6));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000309
310 // Create the SelectionDAG nodes corresponding to a load
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000311 //from this parameter
312 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000313 argt = DAG.getLoad(getValueType(I->getType()),
314 DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000315 }
Andrew Lenharth032f2352005-02-22 21:59:48 +0000316 ++count;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000317 ArgValues.push_back(argt);
318 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000319
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000320 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000321 if (F.isVarArg()) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000322 VarArgsOffset = count * 8;
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000323 std::vector<SDOperand> LS;
324 for (int i = 0; i < 6; ++i) {
325 if (args_int[i] < 1024)
326 args_int[i] = AddLiveIn(MF,args_int[i], getRegClassFor(MVT::i64));
327 SDOperand argt = DAG.getCopyFromReg(args_int[i], MVT::i64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000328 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
Andrew Lenharth558bc882005-06-18 18:34:52 +0000329 if (i == 0) VarArgsBase = FI;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000330 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000331 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
332 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000333
334 if (args_float[i] < 1024)
335 args_float[i] = AddLiveIn(MF,args_float[i], getRegClassFor(MVT::f64));
336 argt = DAG.getCopyFromReg(args_float[i], MVT::f64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000337 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
338 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000339 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
340 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000341 }
342
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000343 //Set up a token factor with all the stack traffic
344 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, LS));
345 }
Andrew Lenharthe1c5a002005-04-12 17:35:16 +0000346
347 // Finally, inform the code generator which regs we return values in.
348 switch (getValueType(F.getReturnType())) {
349 default: assert(0 && "Unknown type!");
350 case MVT::isVoid: break;
351 case MVT::i1:
352 case MVT::i8:
353 case MVT::i16:
354 case MVT::i32:
355 case MVT::i64:
356 MF.addLiveOut(Alpha::R0);
357 break;
358 case MVT::f32:
359 case MVT::f64:
360 MF.addLiveOut(Alpha::F0);
361 break;
362 }
363
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000364 //return the arguments
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000365 return ArgValues;
366}
367
368std::pair<SDOperand, SDOperand>
369AlphaTargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000370 const Type *RetTy, bool isVarArg,
Chris Lattneradf6a962005-05-13 18:50:42 +0000371 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000372 SDOperand Callee, ArgListTy &Args,
373 SelectionDAG &DAG) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000374 int NumBytes = 0;
Andrew Lenharth684f2292005-01-30 00:35:27 +0000375 if (Args.size() > 6)
376 NumBytes = (Args.size() - 6) * 8;
377
Chris Lattner16cd04d2005-05-12 23:24:06 +0000378 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000379 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000380 std::vector<SDOperand> args_to_use;
381 for (unsigned i = 0, e = Args.size(); i != e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000382 {
383 switch (getValueType(Args[i].second)) {
384 default: assert(0 && "Unexpected ValueType for argument!");
385 case MVT::i1:
386 case MVT::i8:
387 case MVT::i16:
388 case MVT::i32:
389 // Promote the integer to 64 bits. If the input type is signed use a
390 // sign extend, otherwise use a zero extend.
391 if (Args[i].second->isSigned())
392 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
393 else
394 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
395 break;
396 case MVT::i64:
397 case MVT::f64:
398 case MVT::f32:
399 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000400 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000401 args_to_use.push_back(Args[i].first);
402 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000403
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000404 std::vector<MVT::ValueType> RetVals;
405 MVT::ValueType RetTyVT = getValueType(RetTy);
406 if (RetTyVT != MVT::isVoid)
407 RetVals.push_back(RetTyVT);
408 RetVals.push_back(MVT::Other);
409
Misha Brukman4633f1c2005-04-21 23:13:11 +0000410 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000411 Chain, Callee, args_to_use), 0);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000412 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000413 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000414 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000415 return std::make_pair(TheCall, Chain);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000416}
417
418std::pair<SDOperand, SDOperand>
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000419AlphaTargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG,
420 SDOperand Dest) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000421 // vastart just stores the address of the VarArgsBase and VarArgsOffset
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000422 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000423 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, Dest,
424 DAG.getSrcValue(NULL));
425 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, Dest,
426 DAG.getConstant(8, MVT::i64));
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000427 SDOperand S2 = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
Andrew Lenharth558bc882005-06-18 18:34:52 +0000428 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000429 DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000430 return std::make_pair(S2, S2);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000431}
432
433std::pair<SDOperand,SDOperand> AlphaTargetLowering::
Andrew Lenharth558bc882005-06-18 18:34:52 +0000434LowerVAArgNext(SDOperand Chain, SDOperand VAList,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000435 const Type *ArgTy, SelectionDAG &DAG) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000436 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAList, DAG.getSrcValue(NULL));
437 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAList,
438 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000439 SDOperand Offset = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
440 Tmp, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000441 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000442 if (ArgTy->isFloatingPoint())
443 {
444 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
445 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
446 DAG.getConstant(8*6, MVT::i64));
447 SDOperand CC = DAG.getSetCC(ISD::SETLT, MVT::i64,
448 Offset, DAG.getConstant(8*6, MVT::i64));
449 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
450 }
451
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000452 SDOperand Result;
453 if (ArgTy == Type::IntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000454 Result = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000455 DAG.getSrcValue(NULL), MVT::i32);
456 else if (ArgTy == Type::UIntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000457 Result = DAG.getNode(ISD::ZEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000458 DAG.getSrcValue(NULL), MVT::i32);
459 else
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000460 Result = DAG.getLoad(getValueType(ArgTy), Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000461 DAG.getSrcValue(NULL));
462
Andrew Lenharth558bc882005-06-18 18:34:52 +0000463 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
464 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000465 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
466 Result.getValue(1), NewOffset,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000467 Tmp, DAG.getSrcValue(NULL), MVT::i32);
468 Result = DAG.getNode(ISD::TRUNCATE, getValueType(ArgTy), Result);
469
Andrew Lenharth558bc882005-06-18 18:34:52 +0000470 return std::make_pair(Result, Update);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000471}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000472
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000473std::pair<SDOperand,SDOperand> AlphaTargetLowering::
474LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest,
475 SelectionDAG &DAG) {
476 //Default to returning the input list
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000477 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, Src,
478 DAG.getSrcValue(NULL));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000479 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
480 Val, Dest, DAG.getSrcValue(NULL));
481 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, Src,
482 DAG.getConstant(8, MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000483 Val = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Result, NP, DAG.getSrcValue(NULL),
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000484 MVT::i32);
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000485 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, Dest,
486 DAG.getConstant(8, MVT::i64));
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000487 Result = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000488 Val, NPD, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000489 return std::make_pair(Result, Result);
490}
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000491
492std::pair<SDOperand, SDOperand> AlphaTargetLowering::
493LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
494 SelectionDAG &DAG) {
495 abort();
496}
497
498
499
500
501
502namespace {
503
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000504//===--------------------------------------------------------------------===//
505/// ISel - Alpha specific code to select Alpha machine instructions for
506/// SelectionDAG operations.
507//===--------------------------------------------------------------------===//
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000508class AlphaISel : public SelectionDAGISel {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000509
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000510 /// AlphaLowering - This object fully describes how to lower LLVM code to an
511 /// Alpha-specific SelectionDAG.
512 AlphaTargetLowering AlphaLowering;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000513
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000514 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
515 // for sdiv and udiv until it is put into the future
516 // dag combiner.
517
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000518 /// ExprMap - As shared expressions are codegen'd, we keep track of which
519 /// vreg the value is produced in, so we only emit one copy of each compiled
520 /// tree.
521 static const unsigned notIn = (unsigned)(-1);
522 std::map<SDOperand, unsigned> ExprMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000523
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000524 //CCInvMap sometimes (SetNE) we have the inverse CC code for free
525 std::map<SDOperand, unsigned> CCInvMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000526
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000527 int count_ins;
528 int count_outs;
529 bool has_sym;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000530 int max_depth;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000531
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000532public:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000533 AlphaISel(TargetMachine &TM) : SelectionDAGISel(AlphaLowering),
534 AlphaLowering(TM)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000535 {}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000536
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000537 /// InstructionSelectBasicBlock - This callback is invoked by
538 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
539 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
Andrew Lenharth032f2352005-02-22 21:59:48 +0000540 DEBUG(BB->dump());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000541 count_ins = 0;
542 count_outs = 0;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000543 max_depth = 0;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000544 has_sym = false;
545
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000546 // Codegen the basic block.
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000547 ISelDAG = &DAG;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000548 max_depth = DAG.getRoot().getNodeDepth();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000549 Select(DAG.getRoot());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000550
551 if(has_sym)
552 ++count_ins;
553 if(EnableAlphaCount)
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000554 std::cerr << "COUNT: "
555 << BB->getParent()->getFunction ()->getName() << " "
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000556 << BB->getNumber() << " "
557 << max_depth << " "
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000558 << count_ins << " "
559 << count_outs << "\n";
Misha Brukman4633f1c2005-04-21 23:13:11 +0000560
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000561 // Clear state used for selection.
562 ExprMap.clear();
563 CCInvMap.clear();
564 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000565
566 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000567
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000568 unsigned SelectExpr(SDOperand N);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000569 void Select(SDOperand N);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000570
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000571 void SelectAddr(SDOperand N, unsigned& Reg, long& offset);
572 void SelectBranchCC(SDOperand N);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000573 void MoveFP2Int(unsigned src, unsigned dst, bool isDouble);
574 void MoveInt2FP(unsigned src, unsigned dst, bool isDouble);
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000575 //returns whether the sense of the comparison was inverted
576 bool SelectFPSetCC(SDOperand N, unsigned dst);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000577
578 // dag -> dag expanders for integer divide by constant
579 SDOperand BuildSDIVSequence(SDOperand N);
580 SDOperand BuildUDIVSequence(SDOperand N);
581
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000582};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000583}
584
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000585void AlphaISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000586 // If this function has live-in values, emit the copies from pregs to vregs at
587 // the top of the function, before anything else.
588 MachineBasicBlock *BB = MF.begin();
589 if (MF.livein_begin() != MF.livein_end()) {
590 SSARegMap *RegMap = MF.getSSARegMap();
591 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
592 E = MF.livein_end(); LI != E; ++LI) {
593 const TargetRegisterClass *RC = RegMap->getRegClass(LI->second);
594 if (RC == Alpha::GPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000595 BuildMI(BB, Alpha::BIS, 2, LI->second).addReg(LI->first)
596 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000597 } else if (RC == Alpha::FPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000598 BuildMI(BB, Alpha::CPYS, 2, LI->second).addReg(LI->first)
599 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000600 } else {
601 assert(0 && "Unknown regclass!");
602 }
603 }
604 }
605}
606
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000607static void getValueInfo(const Value* v, int& type, int& fun, int& offset)
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000608{
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000609 if (v == NULL) {
610 type = 0;
611 fun = 0;
612 offset = 0;
613 } else if (const GlobalValue* GV = dyn_cast<GlobalValue>(v)) {
614 type = 1;
615 fun = 1;
616 const Module* M = GV->getParent();
617 int i = 0;
618 for(Module::const_global_iterator ii = M->global_begin(); &*ii != GV; ++ii)
619 ++i;
620 offset = i;
621 } else if (const Argument* Arg = dyn_cast<Argument>(v)) {
622 type = 2;
623 const Function* F = Arg->getParent();
624 const Module* M = F->getParent();
625 int i = 0;
626 for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii)
627 ++i;
628 fun = i;
629 i = 0;
630 for(Function::const_arg_iterator ii = F->arg_begin(); &*ii != Arg; ++ii)
631 ++i;
632 offset = i;
633 } else if (const Instruction* I = dyn_cast<Instruction>(v)) {
634 type = 3;
635 const BasicBlock* bb = I->getParent();
636 const Function* F = bb->getParent();
637 const Module* M = F->getParent();
638 int i = 0;
639 for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii)
640 ++i;
641 fun = i;
642 i = 0;
643 for(Function::const_iterator ii = F->begin(); &*ii != bb; ++ii)
644 i += ii->size();
645 for(BasicBlock::const_iterator ii = bb->begin(); &*ii != I; ++ii)
646 ++i;
647 offset = i;
648 }
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000649}
650
651static int getUID()
652{
653 static int id = 0;
654 return ++id;
655}
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000656
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000657//Factorize a number using the list of constants
658static bool factorize(int v[], int res[], int size, uint64_t c)
659{
660 bool cont = true;
661 while (c != 1 && cont)
662 {
663 cont = false;
664 for(int i = 0; i < size; ++i)
665 {
666 if (c % v[i] == 0)
667 {
668 c /= v[i];
669 ++res[i];
670 cont=true;
671 }
672 }
673 }
674 return c == 1;
675}
676
677
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000678//Shamelessly adapted from PPC32
Misha Brukman4633f1c2005-04-21 23:13:11 +0000679// Structure used to return the necessary information to codegen an SDIV as
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000680// a multiply.
681struct ms {
682 int64_t m; // magic number
683 int64_t s; // shift amount
684};
685
686struct mu {
687 uint64_t m; // magic number
688 int64_t a; // add indicator
689 int64_t s; // shift amount
690};
691
692/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukman4633f1c2005-04-21 23:13:11 +0000693/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000694/// or -1.
695static struct ms magic(int64_t d) {
696 int64_t p;
697 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
698 const uint64_t two63 = 9223372036854775808ULL; // 2^63
699 struct ms mag;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000700
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000701 ad = abs(d);
702 t = two63 + ((uint64_t)d >> 63);
703 anc = t - 1 - t%ad; // absolute value of nc
Andrew Lenharth320174f2005-04-07 17:19:16 +0000704 p = 63; // initialize p
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000705 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
706 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
707 q2 = two63/ad; // initialize q2 = 2p/abs(d)
708 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
709 do {
710 p = p + 1;
711 q1 = 2*q1; // update q1 = 2p/abs(nc)
712 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
713 if (r1 >= anc) { // must be unsigned comparison
714 q1 = q1 + 1;
715 r1 = r1 - anc;
716 }
717 q2 = 2*q2; // update q2 = 2p/abs(d)
718 r2 = 2*r2; // update r2 = rem(2p/abs(d))
719 if (r2 >= ad) { // must be unsigned comparison
720 q2 = q2 + 1;
721 r2 = r2 - ad;
722 }
723 delta = ad - r2;
724 } while (q1 < delta || (q1 == delta && r1 == 0));
725
726 mag.m = q2 + 1;
727 if (d < 0) mag.m = -mag.m; // resulting magic number
728 mag.s = p - 64; // resulting shift
729 return mag;
730}
731
732/// magicu - calculate the magic numbers required to codegen an integer udiv as
733/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
734static struct mu magicu(uint64_t d)
735{
736 int64_t p;
737 uint64_t nc, delta, q1, r1, q2, r2;
738 struct mu magu;
739 magu.a = 0; // initialize "add" indicator
740 nc = - 1 - (-d)%d;
Andrew Lenharth320174f2005-04-07 17:19:16 +0000741 p = 63; // initialize p
742 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
743 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
744 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
745 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000746 do {
747 p = p + 1;
748 if (r1 >= nc - r1 ) {
749 q1 = 2*q1 + 1; // update q1
750 r1 = 2*r1 - nc; // update r1
751 }
752 else {
753 q1 = 2*q1; // update q1
754 r1 = 2*r1; // update r1
755 }
756 if (r2 + 1 >= d - r2) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000757 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000758 q2 = 2*q2 + 1; // update q2
759 r2 = 2*r2 + 1 - d; // update r2
760 }
761 else {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000762 if (q2 >= 0x8000000000000000ull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000763 q2 = 2*q2; // update q2
764 r2 = 2*r2 + 1; // update r2
765 }
766 delta = d - 1 - r2;
767 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
768 magu.m = q2 + 1; // resulting magic number
Andrew Lenharth320174f2005-04-07 17:19:16 +0000769 magu.s = p - 64; // resulting shift
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000770 return magu;
771}
772
773/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
774/// return a DAG expression to select that will generate the same value by
775/// multiplying by a magic number. See:
776/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000777SDOperand AlphaISel::BuildSDIVSequence(SDOperand N) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000778 int64_t d = (int64_t)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000779 ms magics = magic(d);
780 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000781 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000782 ISelDAG->getConstant(magics.m, MVT::i64));
783 // If d > 0 and m < 0, add the numerator
784 if (d > 0 && magics.m < 0)
785 Q = ISelDAG->getNode(ISD::ADD, MVT::i64, Q, N.getOperand(0));
786 // If d < 0 and m > 0, subtract the numerator.
787 if (d < 0 && magics.m > 0)
788 Q = ISelDAG->getNode(ISD::SUB, MVT::i64, Q, N.getOperand(0));
789 // Shift right algebraic if shift value is nonzero
790 if (magics.s > 0)
Misha Brukman4633f1c2005-04-21 23:13:11 +0000791 Q = ISelDAG->getNode(ISD::SRA, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000792 ISelDAG->getConstant(magics.s, MVT::i64));
793 // Extract the sign bit and add it to the quotient
Misha Brukman4633f1c2005-04-21 23:13:11 +0000794 SDOperand T =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000795 ISelDAG->getNode(ISD::SRL, MVT::i64, Q, ISelDAG->getConstant(63, MVT::i64));
796 return ISelDAG->getNode(ISD::ADD, MVT::i64, Q, T);
797}
798
799/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
800/// return a DAG expression to select that will generate the same value by
801/// multiplying by a magic number. See:
802/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000803SDOperand AlphaISel::BuildUDIVSequence(SDOperand N) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000804 unsigned d =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000805 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
806 mu magics = magicu(d);
807 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000808 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000809 ISelDAG->getConstant(magics.m, MVT::i64));
810 if (magics.a == 0) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000811 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000812 ISelDAG->getConstant(magics.s, MVT::i64));
813 } else {
814 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i64, N.getOperand(0), Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000815 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000816 ISelDAG->getConstant(1, MVT::i64));
817 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i64, NPQ, Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000818 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000819 ISelDAG->getConstant(magics.s-1, MVT::i64));
820 }
821 return Q;
822}
823
Andrew Lenhartha565c272005-04-06 22:03:13 +0000824//From PPC32
825/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
826/// returns zero when the input is not exactly a power of two.
827static unsigned ExactLog2(uint64_t Val) {
828 if (Val == 0 || (Val & (Val-1))) return 0;
829 unsigned Count = 0;
830 while (Val != 1) {
831 Val >>= 1;
832 ++Count;
833 }
834 return Count;
835}
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000836
837
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000838//These describe LDAx
Andrew Lenharthc0513832005-03-29 19:24:04 +0000839static const int IMM_LOW = -32768;
840static const int IMM_HIGH = 32767;
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000841static const int IMM_MULT = 65536;
842
843static long getUpper16(long l)
844{
845 long y = l / IMM_MULT;
846 if (l % IMM_MULT > IMM_HIGH)
847 ++y;
848 return y;
849}
850
851static long getLower16(long l)
852{
853 long h = getUpper16(l);
854 return l - h * IMM_MULT;
855}
856
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000857static unsigned GetRelVersion(unsigned opcode)
858{
859 switch (opcode) {
860 default: assert(0 && "unknown load or store"); return 0;
861 case Alpha::LDQ: return Alpha::LDQr;
862 case Alpha::LDS: return Alpha::LDSr;
863 case Alpha::LDT: return Alpha::LDTr;
864 case Alpha::LDL: return Alpha::LDLr;
865 case Alpha::LDBU: return Alpha::LDBUr;
866 case Alpha::LDWU: return Alpha::LDWUr;
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000867 case Alpha::STB: return Alpha::STBr;
868 case Alpha::STW: return Alpha::STWr;
869 case Alpha::STL: return Alpha::STLr;
870 case Alpha::STQ: return Alpha::STQr;
871 case Alpha::STS: return Alpha::STSr;
872 case Alpha::STT: return Alpha::STTr;
873
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000874 }
875}
Andrew Lenharth65838902005-02-06 16:22:15 +0000876
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000877void AlphaISel::MoveFP2Int(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000878{
879 unsigned Opc;
880 if (EnableAlphaFTOI) {
881 Opc = isDouble ? Alpha::FTOIT : Alpha::FTOIS;
882 BuildMI(BB, Opc, 1, dst).addReg(src);
883 } else {
884 //The hard way:
885 // Spill the integer to memory and reload it from there.
886 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
887 MachineFunction *F = BB->getParent();
888 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
889
890 Opc = isDouble ? Alpha::STT : Alpha::STS;
891 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
892 Opc = isDouble ? Alpha::LDQ : Alpha::LDL;
893 BuildMI(BB, Alpha::LDQ, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
894 }
895}
896
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000897void AlphaISel::MoveInt2FP(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000898{
899 unsigned Opc;
900 if (EnableAlphaFTOI) {
901 Opc = isDouble?Alpha::ITOFT:Alpha::ITOFS;
902 BuildMI(BB, Opc, 1, dst).addReg(src);
903 } else {
904 //The hard way:
905 // Spill the integer to memory and reload it from there.
906 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
907 MachineFunction *F = BB->getParent();
908 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
909
910 Opc = isDouble ? Alpha::STQ : Alpha::STL;
911 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
912 Opc = isDouble ? Alpha::LDT : Alpha::LDS;
913 BuildMI(BB, Opc, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
914 }
915}
916
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000917bool AlphaISel::SelectFPSetCC(SDOperand N, unsigned dst)
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000918{
919 SDNode *Node = N.Val;
920 unsigned Opc, Tmp1, Tmp2, Tmp3;
921 SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node);
922
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000923 bool rev = false;
924 bool inv = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000925
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000926 switch (SetCC->getCondition()) {
927 default: Node->dump(); assert(0 && "Unknown FP comparison!");
928 case ISD::SETEQ: Opc = Alpha::CMPTEQ; break;
929 case ISD::SETLT: Opc = Alpha::CMPTLT; break;
930 case ISD::SETLE: Opc = Alpha::CMPTLE; break;
931 case ISD::SETGT: Opc = Alpha::CMPTLT; rev = true; break;
932 case ISD::SETGE: Opc = Alpha::CMPTLE; rev = true; break;
933 case ISD::SETNE: Opc = Alpha::CMPTEQ; inv = true; break;
934 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000935
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000936 ConstantFPSDNode *CN;
937 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
938 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
939 Tmp1 = Alpha::F31;
940 else
941 Tmp1 = SelectExpr(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000942
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000943 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
944 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
945 Tmp2 = Alpha::F31;
946 else
Chris Lattner9c9183a2005-04-30 04:44:07 +0000947 Tmp2 = SelectExpr(N.getOperand(1));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000948
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000949 //Can only compare doubles, and dag won't promote for me
950 if (SetCC->getOperand(0).getValueType() == MVT::f32)
951 {
952 //assert(0 && "Setcc On float?\n");
953 std::cerr << "Setcc on float!\n";
954 Tmp3 = MakeReg(MVT::f64);
955 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp1);
956 Tmp1 = Tmp3;
957 }
958 if (SetCC->getOperand(1).getValueType() == MVT::f32)
959 {
960 //assert (0 && "Setcc On float?\n");
961 std::cerr << "Setcc on float!\n";
962 Tmp3 = MakeReg(MVT::f64);
963 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp2);
964 Tmp2 = Tmp3;
965 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000966
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000967 if (rev) std::swap(Tmp1, Tmp2);
968 //do the comparison
969 BuildMI(BB, Opc, 2, dst).addReg(Tmp1).addReg(Tmp2);
970 return inv;
971}
972
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000973//Check to see if the load is a constant offset from a base register
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000974void AlphaISel::SelectAddr(SDOperand N, unsigned& Reg, long& offset)
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000975{
976 unsigned opcode = N.getOpcode();
Andrew Lenharth694c2982005-06-26 23:01:11 +0000977 if (opcode == ISD::ADD && N.getOperand(1).getOpcode() == ISD::Constant &&
978 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 32767)
979 { //Normal imm add
980 Reg = SelectExpr(N.getOperand(0));
981 offset = cast<ConstantSDNode>(N.getOperand(1))->getValue();
982 return;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000983 }
984 Reg = SelectExpr(N);
985 offset = 0;
986 return;
987}
988
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000989void AlphaISel::SelectBranchCC(SDOperand N)
Andrew Lenharth445171a2005-02-08 00:40:03 +0000990{
991 assert(N.getOpcode() == ISD::BRCOND && "Not a BranchCC???");
Misha Brukman4633f1c2005-04-21 23:13:11 +0000992 MachineBasicBlock *Dest =
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000993 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
994 unsigned Opc = Alpha::WTF;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000995
Andrew Lenharth445171a2005-02-08 00:40:03 +0000996 Select(N.getOperand(0)); //chain
997 SDOperand CC = N.getOperand(1);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000998
Andrew Lenharth445171a2005-02-08 00:40:03 +0000999 if (CC.getOpcode() == ISD::SETCC)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001000 {
1001 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1002 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
1003 //Dropping the CC is only useful if we are comparing to 0
Andrew Lenharth09552bf2005-06-08 18:02:21 +00001004 bool RightZero = SetCC->getOperand(1).getOpcode() == ISD::Constant &&
1005 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001006 bool isNE = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001007
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001008 //Fix up CC
1009 ISD::CondCode cCode= SetCC->getCondition();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001010
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001011 if(cCode == ISD::SETNE)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001012 isNE = true;
Andrew Lenharth445171a2005-02-08 00:40:03 +00001013
Andrew Lenharth694c2982005-06-26 23:01:11 +00001014 if (RightZero) {
Andrew Lenharth09552bf2005-06-08 18:02:21 +00001015 switch (cCode) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001016 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
1017 case ISD::SETEQ: Opc = Alpha::BEQ; break;
1018 case ISD::SETLT: Opc = Alpha::BLT; break;
1019 case ISD::SETLE: Opc = Alpha::BLE; break;
1020 case ISD::SETGT: Opc = Alpha::BGT; break;
1021 case ISD::SETGE: Opc = Alpha::BGE; break;
1022 case ISD::SETULT: assert(0 && "x (unsigned) < 0 is never true"); break;
1023 case ISD::SETUGT: Opc = Alpha::BNE; break;
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001024 //Technically you could have this CC
1025 case ISD::SETULE: Opc = Alpha::BEQ; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001026 case ISD::SETUGE: assert(0 && "x (unsgined >= 0 is always true"); break;
1027 case ISD::SETNE: Opc = Alpha::BNE; break;
1028 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001029 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001030 BuildMI(BB, Opc, 2).addReg(Tmp1).addMBB(Dest);
1031 return;
1032 } else {
1033 unsigned Tmp1 = SelectExpr(CC);
1034 if (isNE)
1035 BuildMI(BB, Alpha::BEQ, 2).addReg(CCInvMap[CC]).addMBB(Dest);
1036 else
1037 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001038 return;
1039 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001040 } else { //FP
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001041 //Any comparison between 2 values should be codegened as an folded
1042 //branch, as moving CC to the integer register is very expensive
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001043 //for a cmp b: c = a - b;
1044 //a = b: c = 0
1045 //a < b: c < 0
1046 //a > b: c > 0
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001047
1048 bool invTest = false;
1049 unsigned Tmp3;
1050
1051 ConstantFPSDNode *CN;
1052 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1053 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1054 Tmp3 = SelectExpr(SetCC->getOperand(0));
1055 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1056 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1057 {
1058 Tmp3 = SelectExpr(SetCC->getOperand(1));
1059 invTest = true;
1060 }
1061 else
1062 {
1063 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1064 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1065 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1066 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1067 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1068 .addReg(Tmp1).addReg(Tmp2);
1069 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001070
1071 switch (SetCC->getCondition()) {
1072 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001073 case ISD::SETEQ: Opc = invTest ? Alpha::FBNE : Alpha::FBEQ; break;
1074 case ISD::SETLT: Opc = invTest ? Alpha::FBGT : Alpha::FBLT; break;
1075 case ISD::SETLE: Opc = invTest ? Alpha::FBGE : Alpha::FBLE; break;
1076 case ISD::SETGT: Opc = invTest ? Alpha::FBLT : Alpha::FBGT; break;
1077 case ISD::SETGE: Opc = invTest ? Alpha::FBLE : Alpha::FBGE; break;
1078 case ISD::SETNE: Opc = invTest ? Alpha::FBEQ : Alpha::FBNE; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001079 }
1080 BuildMI(BB, Opc, 2).addReg(Tmp3).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001081 return;
1082 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001083 abort(); //Should never be reached
1084 } else {
1085 //Giveup and do the stupid thing
1086 unsigned Tmp1 = SelectExpr(CC);
1087 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
1088 return;
1089 }
Andrew Lenharth445171a2005-02-08 00:40:03 +00001090 abort(); //Should never be reached
1091}
1092
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001093unsigned AlphaISel::SelectExpr(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001094 unsigned Result;
Andrew Lenharth2966e842005-04-07 18:15:28 +00001095 unsigned Tmp1, Tmp2 = 0, Tmp3;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001096 unsigned Opc = 0;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001097 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001098
1099 SDNode *Node = N.Val;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001100 MVT::ValueType DestType = N.getValueType();
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001101 bool isFP = DestType == MVT::f64 || DestType == MVT::f32;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001102
1103 unsigned &Reg = ExprMap[N];
1104 if (Reg) return Reg;
1105
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001106 if (N.getOpcode() != ISD::CALL && N.getOpcode() != ISD::TAILCALL)
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001107 Reg = Result = (N.getValueType() != MVT::Other) ?
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001108 MakeReg(N.getValueType()) : notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001109 else {
1110 // If this is a call instruction, make sure to prepare ALL of the result
1111 // values as well as the chain.
1112 if (Node->getNumValues() == 1)
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001113 Reg = Result = notIn; // Void call, just a chain.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001114 else {
1115 Result = MakeReg(Node->getValueType(0));
1116 ExprMap[N.getValue(0)] = Result;
1117 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
1118 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001119 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001120 }
1121 }
1122
Andrew Lenharth40831c52005-01-28 06:57:18 +00001123 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001124 default:
1125 Node->dump();
1126 assert(0 && "Node not handled!\n");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001127
Andrew Lenharth691ef2b2005-05-03 17:19:30 +00001128 case ISD::CTPOP:
1129 case ISD::CTTZ:
1130 case ISD::CTLZ:
1131 Opc = opcode == ISD::CTPOP ? Alpha::CTPOP :
1132 (opcode == ISD::CTTZ ? Alpha::CTTZ : Alpha::CTLZ);
1133 Tmp1 = SelectExpr(N.getOperand(0));
1134 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1135 return Result;
1136
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001137 case ISD::MULHU:
1138 Tmp1 = SelectExpr(N.getOperand(0));
1139 Tmp2 = SelectExpr(N.getOperand(1));
1140 BuildMI(BB, Alpha::UMULH, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth706be912005-04-07 13:55:53 +00001141 return Result;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001142 case ISD::MULHS:
1143 {
1144 //MULHU - Ra<63>*Rb - Rb<63>*Ra
1145 Tmp1 = SelectExpr(N.getOperand(0));
1146 Tmp2 = SelectExpr(N.getOperand(1));
1147 Tmp3 = MakeReg(MVT::i64);
1148 BuildMI(BB, Alpha::UMULH, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1149 unsigned V1 = MakeReg(MVT::i64);
1150 unsigned V2 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001151 BuildMI(BB, Alpha::CMOVGE, 3, V1).addReg(Tmp2).addReg(Alpha::R31)
1152 .addReg(Tmp1);
1153 BuildMI(BB, Alpha::CMOVGE, 3, V2).addReg(Tmp1).addReg(Alpha::R31)
1154 .addReg(Tmp2);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001155 unsigned IRes = MakeReg(MVT::i64);
1156 BuildMI(BB, Alpha::SUBQ, 2, IRes).addReg(Tmp3).addReg(V1);
1157 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(IRes).addReg(V2);
1158 return Result;
1159 }
Andrew Lenharth7332f3e2005-04-02 19:11:07 +00001160 case ISD::UNDEF: {
1161 BuildMI(BB, Alpha::IDEF, 0, Result);
1162 return Result;
1163 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001164
Andrew Lenharth032f2352005-02-22 21:59:48 +00001165 case ISD::DYNAMIC_STACKALLOC:
1166 // Generate both result values.
Andrew Lenharth3a7118d2005-02-23 17:33:42 +00001167 if (Result != notIn)
1168 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth032f2352005-02-22 21:59:48 +00001169 else
1170 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1171
1172 // FIXME: We are currently ignoring the requested alignment for handling
1173 // greater than the stack alignment. This will need to be revisited at some
1174 // point. Align = N.getOperand(2);
1175
1176 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1177 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1178 std::cerr << "Cannot allocate stack object with greater alignment than"
1179 << " the stack alignment yet!";
1180 abort();
1181 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001182
Andrew Lenharth032f2352005-02-22 21:59:48 +00001183 Select(N.getOperand(0));
1184 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
1185 {
1186 if (CN->getValue() < 32000)
1187 {
1188 BuildMI(BB, Alpha::LDA, 2, Alpha::R30)
1189 .addImm(-CN->getValue()).addReg(Alpha::R30);
1190 } else {
1191 Tmp1 = SelectExpr(N.getOperand(1));
1192 // Subtract size from stack pointer, thereby allocating some space.
1193 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1194 }
1195 } else {
1196 Tmp1 = SelectExpr(N.getOperand(1));
1197 // Subtract size from stack pointer, thereby allocating some space.
1198 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1199 }
1200
1201 // Put a pointer to the space into the result register, by copying the stack
1202 // pointer.
Andrew Lenharth7bc47022005-02-22 23:29:25 +00001203 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R30).addReg(Alpha::R30);
Andrew Lenharth032f2352005-02-22 21:59:48 +00001204 return Result;
1205
Andrew Lenharth02c318e2005-06-27 21:02:56 +00001206 case ISD::ConstantPool:
1207 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1208 AlphaLowering.restoreGP(BB);
1209 Tmp2 = MakeReg(MVT::i64);
1210 BuildMI(BB, Alpha::LDAHr, 2, Tmp2).addConstantPoolIndex(Tmp1)
1211 .addReg(Alpha::R29);
1212 BuildMI(BB, Alpha::LDAr, 2, Result).addConstantPoolIndex(Tmp1)
1213 .addReg(Tmp2);
1214 return Result;
Andrew Lenharth2c594352005-01-29 15:42:07 +00001215
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001216 case ISD::FrameIndex:
Andrew Lenharth032f2352005-02-22 21:59:48 +00001217 BuildMI(BB, Alpha::LDA, 2, Result)
1218 .addFrameIndex(cast<FrameIndexSDNode>(N)->getIndex())
1219 .addReg(Alpha::F31);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001220 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001221
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001222 case ISD::EXTLOAD:
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001223 case ISD::ZEXTLOAD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001224 case ISD::SEXTLOAD:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001225 case ISD::LOAD:
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001226 {
1227 // Make sure we generate both values.
1228 if (Result != notIn)
1229 ExprMap[N.getValue(1)] = notIn; // Generate the token
1230 else
1231 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001232
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001233 SDOperand Chain = N.getOperand(0);
1234 SDOperand Address = N.getOperand(1);
1235 Select(Chain);
1236
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001237 bool fpext = true;
1238
Andrew Lenharth03824012005-02-07 05:55:55 +00001239 if (opcode == ISD::LOAD)
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001240 switch (Node->getValueType(0)) {
1241 default: Node->dump(); assert(0 && "Bad load!");
1242 case MVT::i64: Opc = Alpha::LDQ; break;
1243 case MVT::f64: Opc = Alpha::LDT; break;
1244 case MVT::f32: Opc = Alpha::LDS; break;
1245 }
Andrew Lenharth03824012005-02-07 05:55:55 +00001246 else
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001247 switch (cast<MVTSDNode>(Node)->getExtraValueType()) {
1248 default: Node->dump(); assert(0 && "Bad sign extend!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001249 case MVT::i32: Opc = Alpha::LDL;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001250 assert(opcode != ISD::ZEXTLOAD && "Not sext"); break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001251 case MVT::i16: Opc = Alpha::LDWU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001252 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001253 case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise
Misha Brukman4633f1c2005-04-21 23:13:11 +00001254 case MVT::i8: Opc = Alpha::LDBU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001255 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001256 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001257
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001258 int i, j, k;
1259 if (EnableAlphaLSMark)
1260 getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(2))->getValue(),
1261 i, j, k);
1262
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001263 if (GlobalAddressSDNode *GASD =
1264 dyn_cast<GlobalAddressSDNode>(Address)) {
1265 if (GASD->getGlobal()->isExternal()) {
1266 Tmp1 = SelectExpr(Address);
1267 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001268 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1269 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001270 BuildMI(BB, Opc, 2, Result).addImm(0).addReg(Tmp1);
1271 } else {
1272 Tmp1 = MakeReg(MVT::i64);
1273 AlphaLowering.restoreGP(BB);
1274 BuildMI(BB, Alpha::LDAHr, 2, Tmp1)
1275 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
1276 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001277 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1278 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001279 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1280 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp1);
1281 }
1282 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001283 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001284 has_sym = true;
Andrew Lenharthfe895e32005-06-27 17:15:36 +00001285 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001286 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CP->getIndex())
1287 .addReg(Alpha::R29);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001288 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001289 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1290 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001291 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1292 .addConstantPoolIndex(CP->getIndex()).addReg(Tmp1);
1293 } else if(Address.getOpcode() == ISD::FrameIndex) {
1294 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001295 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1296 .addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00001297 BuildMI(BB, Opc, 2, Result)
1298 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
1299 .addReg(Alpha::F31);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001300 } else {
1301 long offset;
1302 SelectAddr(Address, Tmp1, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001303 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001304 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1305 .addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001306 BuildMI(BB, Opc, 2, Result).addImm(offset).addReg(Tmp1);
1307 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001308 return Result;
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001309 }
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001310
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001311 case ISD::GlobalAddress:
1312 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001313 has_sym = true;
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001314
1315 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001316 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(0).addImm(0).addImm(0)
1317 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001318
1319 BuildMI(BB, Alpha::LDQl, 2, Result)
Andrew Lenharthc95d9842005-06-27 21:11:40 +00001320 .addGlobalAddress(cast<GlobalAddressSDNode>(N)->getGlobal())
1321 .addReg(Alpha::R29);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001322 return Result;
1323
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001324 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001325 case ISD::CALL:
1326 {
1327 Select(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001328
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001329 // The chain for this call is now lowered.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001330 ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), notIn));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001331
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001332 //grab the arguments
1333 std::vector<unsigned> argvregs;
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001334 //assert(Node->getNumOperands() < 8 && "Only 6 args supported");
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001335 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001336 argvregs.push_back(SelectExpr(N.getOperand(i)));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001337
Andrew Lenharth684f2292005-01-30 00:35:27 +00001338 //in reg args
1339 for(int i = 0, e = std::min(6, (int)argvregs.size()); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001340 {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001341 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001342 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +00001343 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001344 Alpha::F19, Alpha::F20, Alpha::F21};
1345 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001346 default:
1347 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001348 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001349 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001350 N.getOperand(i+2).getValueType() << "\n";
1351 assert(0 && "Unknown value type for call");
1352 case MVT::i1:
1353 case MVT::i8:
1354 case MVT::i16:
1355 case MVT::i32:
1356 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001357 BuildMI(BB, Alpha::BIS, 2, args_int[i]).addReg(argvregs[i])
1358 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001359 break;
1360 case MVT::f32:
1361 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001362 BuildMI(BB, Alpha::CPYS, 2, args_float[i]).addReg(argvregs[i])
1363 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001364 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001365 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001366 }
Andrew Lenharth684f2292005-01-30 00:35:27 +00001367 //in mem args
1368 for (int i = 6, e = argvregs.size(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001369 {
1370 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001371 default:
1372 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001373 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001374 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001375 N.getOperand(i+2).getValueType() << "\n";
1376 assert(0 && "Unknown value type for call");
1377 case MVT::i1:
1378 case MVT::i8:
1379 case MVT::i16:
1380 case MVT::i32:
1381 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001382 BuildMI(BB, Alpha::STQ, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1383 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001384 break;
1385 case MVT::f32:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001386 BuildMI(BB, Alpha::STS, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1387 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001388 break;
1389 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001390 BuildMI(BB, Alpha::STT, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1391 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001392 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001393 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001394 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001395 //build the right kind of call
1396 if (GlobalAddressSDNode *GASD =
Misha Brukman4633f1c2005-04-21 23:13:11 +00001397 dyn_cast<GlobalAddressSDNode>(N.getOperand(1)))
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001398 {
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001399 if (GASD->getGlobal()->isExternal()) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001400 //use safe calling convention
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001401 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001402 has_sym = true;
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001403 BuildMI(BB, Alpha::CALL, 1).addGlobalAddress(GASD->getGlobal());
1404 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001405 //use PC relative branch call
Andrew Lenharth1e0d9bd2005-04-14 17:34:20 +00001406 AlphaLowering.restoreGP(BB);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001407 BuildMI(BB, Alpha::BSR, 1, Alpha::R26)
1408 .addGlobalAddress(GASD->getGlobal(),true);
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001409 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001410 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001411 else if (ExternalSymbolSDNode *ESSDN =
Misha Brukman4633f1c2005-04-21 23:13:11 +00001412 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1)))
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001413 {
1414 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001415 has_sym = true;
Andrew Lenharthba05ad62005-03-30 18:22:52 +00001416 BuildMI(BB, Alpha::CALL, 1).addExternalSymbol(ESSDN->getSymbol(), true);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001417 } else {
1418 //no need to restore GP as we are doing an indirect call
1419 Tmp1 = SelectExpr(N.getOperand(1));
1420 BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp1).addReg(Tmp1);
1421 BuildMI(BB, Alpha::JSR, 2, Alpha::R26).addReg(Alpha::R27).addImm(0);
1422 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001423
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001424 //push the result into a virtual register
Misha Brukman4633f1c2005-04-21 23:13:11 +00001425
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001426 switch (Node->getValueType(0)) {
1427 default: Node->dump(); assert(0 && "Unknown value type for call result!");
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001428 case MVT::Other: return notIn;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001429 case MVT::i1:
1430 case MVT::i8:
1431 case MVT::i16:
1432 case MVT::i32:
1433 case MVT::i64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001434 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R0).addReg(Alpha::R0);
1435 break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001436 case MVT::f32:
1437 case MVT::f64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001438 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0);
1439 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001440 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001441 return Result+N.ResNo;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001442 }
1443
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001444 case ISD::SIGN_EXTEND_INREG:
1445 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001446 //do SDIV opt for all levels of ints if not dividing by a constant
1447 if (EnableAlphaIDIV && N.getOperand(0).getOpcode() == ISD::SDIV
1448 && N.getOperand(0).getOperand(1).getOpcode() != ISD::Constant)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001449 {
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001450 unsigned Tmp4 = MakeReg(MVT::f64);
1451 unsigned Tmp5 = MakeReg(MVT::f64);
1452 unsigned Tmp6 = MakeReg(MVT::f64);
1453 unsigned Tmp7 = MakeReg(MVT::f64);
1454 unsigned Tmp8 = MakeReg(MVT::f64);
1455 unsigned Tmp9 = MakeReg(MVT::f64);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001456
1457 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1458 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1459 MoveInt2FP(Tmp1, Tmp4, true);
1460 MoveInt2FP(Tmp2, Tmp5, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001461 BuildMI(BB, Alpha::CVTQT, 1, Tmp6).addReg(Tmp4);
1462 BuildMI(BB, Alpha::CVTQT, 1, Tmp7).addReg(Tmp5);
1463 BuildMI(BB, Alpha::DIVT, 2, Tmp8).addReg(Tmp6).addReg(Tmp7);
1464 BuildMI(BB, Alpha::CVTTQ, 1, Tmp9).addReg(Tmp8);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001465 MoveFP2Int(Tmp9, Result, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001466 return Result;
1467 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001468
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001469 //Alpha has instructions for a bunch of signed 32 bit stuff
1470 if( dyn_cast<MVTSDNode>(Node)->getExtraValueType() == MVT::i32)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001471 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001472 switch (N.getOperand(0).getOpcode()) {
1473 case ISD::ADD:
1474 case ISD::SUB:
1475 case ISD::MUL:
1476 {
1477 bool isAdd = N.getOperand(0).getOpcode() == ISD::ADD;
1478 bool isMul = N.getOperand(0).getOpcode() == ISD::MUL;
1479 //FIXME: first check for Scaled Adds and Subs!
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001480 ConstantSDNode* CSD = NULL;
1481 if(!isMul && N.getOperand(0).getOperand(0).getOpcode() == ISD::SHL &&
1482 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(0).getOperand(1))) &&
1483 (CSD->getValue() == 2 || CSD->getValue() == 3))
1484 {
1485 bool use4 = CSD->getValue() == 2;
1486 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1487 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1488 BuildMI(BB, isAdd?(use4?Alpha::S4ADDL:Alpha::S8ADDL):(use4?Alpha::S4SUBL:Alpha::S8SUBL),
1489 2,Result).addReg(Tmp1).addReg(Tmp2);
1490 }
1491 else if(isAdd && N.getOperand(0).getOperand(1).getOpcode() == ISD::SHL &&
1492 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1).getOperand(1))) &&
1493 (CSD->getValue() == 2 || CSD->getValue() == 3))
1494 {
1495 bool use4 = CSD->getValue() == 2;
1496 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1497 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1498 BuildMI(BB, use4?Alpha::S4ADDL:Alpha::S8ADDL, 2,Result).addReg(Tmp1).addReg(Tmp2);
1499 }
1500 else if(N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001501 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue() <= 255)
1502 { //Normal imm add/sub
1503 Opc = isAdd ? Alpha::ADDLi : (isMul ? Alpha::MULLi : Alpha::SUBLi);
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001504 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001505 Tmp2 = cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue();
1506 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001507 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001508 else
1509 { //Normal add/sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001510 Opc = isAdd ? Alpha::ADDL : (isMul ? Alpha::MULL : Alpha::SUBL);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001511 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001512 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001513 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1514 }
1515 return Result;
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001516 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001517 default: break; //Fall Though;
1518 }
1519 } //Every thing else fall though too, including unhandled opcodes above
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001520 Tmp1 = SelectExpr(N.getOperand(0));
1521 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001522 //std::cerr << "SrcT: " << MVN->getExtraValueType() << "\n";
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001523 switch(MVN->getExtraValueType())
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001524 {
1525 default:
1526 Node->dump();
1527 assert(0 && "Sign Extend InReg not there yet");
1528 break;
1529 case MVT::i32:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001530 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001531 BuildMI(BB, Alpha::ADDLi, 2, Result).addReg(Tmp1).addImm(0);
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001532 break;
1533 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001534 case MVT::i16:
1535 BuildMI(BB, Alpha::SEXTW, 1, Result).addReg(Tmp1);
1536 break;
1537 case MVT::i8:
1538 BuildMI(BB, Alpha::SEXTB, 1, Result).addReg(Tmp1);
1539 break;
Andrew Lenharthebce5042005-02-12 19:35:12 +00001540 case MVT::i1:
1541 Tmp2 = MakeReg(MVT::i64);
1542 BuildMI(BB, Alpha::ANDi, 2, Tmp2).addReg(Tmp1).addImm(1);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001543 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp2);
Andrew Lenharthebce5042005-02-12 19:35:12 +00001544 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001545 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001546 return Result;
1547 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001548
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001549 case ISD::SETCC:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001550 {
1551 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1552 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
Andrew Lenharth694c2982005-06-26 23:01:11 +00001553 bool isConst = false;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001554 int dir;
Misha Brukman7847fca2005-04-22 17:54:37 +00001555
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001556 //Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001557 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001558 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth694c2982005-06-26 23:01:11 +00001559 isConst = true;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001560
1561 switch (SetCC->getCondition()) {
1562 default: Node->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharth694c2982005-06-26 23:01:11 +00001563 case ISD::SETEQ:
1564 Opc = isConst ? Alpha::CMPEQi : Alpha::CMPEQ; dir=1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001565 case ISD::SETLT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001566 Opc = isConst ? Alpha::CMPLTi : Alpha::CMPLT; dir = 1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001567 case ISD::SETLE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001568 Opc = isConst ? Alpha::CMPLEi : Alpha::CMPLE; dir = 1; break;
1569 case ISD::SETGT: Opc = Alpha::CMPLT; dir = 2; break;
1570 case ISD::SETGE: Opc = Alpha::CMPLE; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001571 case ISD::SETULT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001572 Opc = isConst ? Alpha::CMPULTi : Alpha::CMPULT; dir = 1; break;
1573 case ISD::SETUGT: Opc = Alpha::CMPULT; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001574 case ISD::SETULE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001575 Opc = isConst ? Alpha::CMPULEi : Alpha::CMPULE; dir = 1; break;
1576 case ISD::SETUGE: Opc = Alpha::CMPULE; dir = 2; break;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001577 case ISD::SETNE: {//Handle this one special
1578 //std::cerr << "Alpha does not have a setne.\n";
1579 //abort();
1580 Tmp1 = SelectExpr(N.getOperand(0));
1581 Tmp2 = SelectExpr(N.getOperand(1));
1582 Tmp3 = MakeReg(MVT::i64);
1583 BuildMI(BB, Alpha::CMPEQ, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001584 //Remeber we have the Inv for this CC
1585 CCInvMap[N] = Tmp3;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001586 //and invert
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001587 BuildMI(BB, Alpha::CMPEQ, 2, Result).addReg(Alpha::R31).addReg(Tmp3);
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001588 return Result;
1589 }
1590 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001591 if (dir == 1) {
1592 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001593 if (isConst) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001594 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1595 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1596 } else {
1597 Tmp2 = SelectExpr(N.getOperand(1));
1598 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1599 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001600 } else { //if (dir == 2) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001601 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001602 Tmp2 = SelectExpr(N.getOperand(0));
1603 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001604 }
1605 } else {
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001606 //do the comparison
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001607 Tmp1 = MakeReg(MVT::f64);
1608 bool inv = SelectFPSetCC(N, Tmp1);
1609
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001610 //now arrange for Result (int) to have a 1 or 0
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001611 Tmp2 = MakeReg(MVT::i64);
1612 BuildMI(BB, Alpha::ADDQi, 2, Tmp2).addReg(Alpha::R31).addImm(1);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001613 Opc = inv?Alpha::CMOVNEi_FP:Alpha::CMOVEQi_FP;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001614 BuildMI(BB, Opc, 3, Result).addReg(Tmp2).addImm(0).addReg(Tmp1);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001615 }
Andrew Lenharth9818c052005-02-05 13:19:12 +00001616 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001617 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001618 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001619
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001620 case ISD::CopyFromReg:
1621 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001622 ++count_ins;
1623
Andrew Lenharth40831c52005-01-28 06:57:18 +00001624 // Make sure we generate both values.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001625 if (Result != notIn)
Misha Brukman7847fca2005-04-22 17:54:37 +00001626 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth40831c52005-01-28 06:57:18 +00001627 else
Misha Brukman7847fca2005-04-22 17:54:37 +00001628 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001629
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001630 SDOperand Chain = N.getOperand(0);
1631
1632 Select(Chain);
1633 unsigned r = dyn_cast<RegSDNode>(Node)->getReg();
1634 //std::cerr << "CopyFromReg " << Result << " = " << r << "\n";
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001635 if (isFP)
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001636 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(r).addReg(r);
1637 else
1638 BuildMI(BB, Alpha::BIS, 2, Result).addReg(r).addReg(r);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001639 return Result;
1640 }
1641
Misha Brukman4633f1c2005-04-21 23:13:11 +00001642 //Most of the plain arithmetic and logic share the same form, and the same
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001643 //constant immediate test
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001644 case ISD::XOR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001645 //Match Not
1646 if (N.getOperand(1).getOpcode() == ISD::Constant &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001647 cast<ConstantSDNode>(N.getOperand(1))->getSignExtended() == -1)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001648 {
Misha Brukman7847fca2005-04-22 17:54:37 +00001649 Tmp1 = SelectExpr(N.getOperand(0));
1650 BuildMI(BB, Alpha::ORNOT, 2, Result).addReg(Alpha::R31).addReg(Tmp1);
1651 return Result;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001652 }
1653 //Fall through
1654 case ISD::AND:
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001655 //handle zap
1656 if (opcode == ISD::AND && N.getOperand(1).getOpcode() == ISD::Constant)
1657 {
1658 uint64_t k = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1659 unsigned int build = 0;
1660 for(int i = 0; i < 8; ++i)
1661 {
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001662 if ((k & 0x00FF) == 0x00FF)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001663 build |= 1 << i;
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001664 else if ((k & 0x00FF) != 0)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001665 { build = 0; break; }
1666 k >>= 8;
1667 }
1668 if (build)
1669 {
1670 Tmp1 = SelectExpr(N.getOperand(0));
1671 BuildMI(BB, Alpha::ZAPNOTi, 2, Result).addReg(Tmp1).addImm(build);
1672 return Result;
1673 }
1674 }
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001675 case ISD::OR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001676 //Check operand(0) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001677 if (N.getOperand(0).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001678 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001679 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getSignExtended()
1680 == -1) {
1681 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001682 case ISD::AND: Opc = Alpha::BIC; break;
1683 case ISD::OR: Opc = Alpha::ORNOT; break;
1684 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001685 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001686 Tmp1 = SelectExpr(N.getOperand(1));
1687 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1688 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1689 return Result;
1690 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001691 //Check operand(1) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001692 if (N.getOperand(1).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001693 N.getOperand(1).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001694 cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getSignExtended()
1695 == -1) {
1696 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001697 case ISD::AND: Opc = Alpha::BIC; break;
1698 case ISD::OR: Opc = Alpha::ORNOT; break;
1699 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001700 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001701 Tmp1 = SelectExpr(N.getOperand(0));
1702 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1703 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1704 return Result;
1705 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001706 //Fall through
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001707 case ISD::SHL:
1708 case ISD::SRL:
Andrew Lenharth2c594352005-01-29 15:42:07 +00001709 case ISD::SRA:
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001710 case ISD::MUL:
Andrew Lenharth40831c52005-01-28 06:57:18 +00001711 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth40831c52005-01-28 06:57:18 +00001712 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001713 {
1714 switch(opcode) {
1715 case ISD::AND: Opc = Alpha::ANDi; break;
1716 case ISD::OR: Opc = Alpha::BISi; break;
1717 case ISD::XOR: Opc = Alpha::XORi; break;
1718 case ISD::SHL: Opc = Alpha::SLi; break;
1719 case ISD::SRL: Opc = Alpha::SRLi; break;
1720 case ISD::SRA: Opc = Alpha::SRAi; break;
1721 case ISD::MUL: Opc = Alpha::MULQi; break;
1722 };
1723 Tmp1 = SelectExpr(N.getOperand(0));
1724 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1725 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1726 } else {
1727 switch(opcode) {
1728 case ISD::AND: Opc = Alpha::AND; break;
1729 case ISD::OR: Opc = Alpha::BIS; break;
1730 case ISD::XOR: Opc = Alpha::XOR; break;
1731 case ISD::SHL: Opc = Alpha::SL; break;
1732 case ISD::SRL: Opc = Alpha::SRL; break;
1733 case ISD::SRA: Opc = Alpha::SRA; break;
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001734 case ISD::MUL:
1735 Opc = isFP ? (DestType == MVT::f64 ? Alpha::MULT : Alpha::MULS)
1736 : Alpha::MULQ;
1737 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001738 };
1739 Tmp1 = SelectExpr(N.getOperand(0));
1740 Tmp2 = SelectExpr(N.getOperand(1));
1741 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1742 }
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001743 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001744
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001745 case ISD::ADD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001746 case ISD::SUB:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001747 if (isFP) {
1748 ConstantFPSDNode *CN;
1749 if (opcode == ISD::ADD)
1750 Opc = DestType == MVT::f64 ? Alpha::ADDT : Alpha::ADDS;
1751 else
1752 Opc = DestType == MVT::f64 ? Alpha::SUBT : Alpha::SUBS;
1753 if (opcode == ISD::SUB
1754 && (CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0)))
1755 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1756 {
1757 Tmp2 = SelectExpr(N.getOperand(1));
1758 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp2).addReg(Tmp2);
1759 } else {
1760 Tmp1 = SelectExpr(N.getOperand(0));
1761 Tmp2 = SelectExpr(N.getOperand(1));
1762 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1763 }
1764 return Result;
1765 } else {
Andrew Lenharth40831c52005-01-28 06:57:18 +00001766 bool isAdd = opcode == ISD::ADD;
1767
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001768 //first check for Scaled Adds and Subs!
1769 //Valid for add and sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001770 ConstantSDNode* CSD = NULL;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001771 if(N.getOperand(0).getOpcode() == ISD::SHL &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001772 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) &&
1773 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001774 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001775 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001776 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001777 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && CSD->getValue() <= 255)
1778 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1779 2, Result).addReg(Tmp2).addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001780 else {
1781 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001782 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1783 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001784 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001785 }
1786 //Position prevents subs
Andrew Lenharth273a1f92005-04-07 14:18:13 +00001787 else if(N.getOperand(1).getOpcode() == ISD::SHL && isAdd &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001788 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) &&
1789 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001790 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001791 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001792 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001793 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(0))) && CSD->getValue() <= 255)
1794 BuildMI(BB, use4?Alpha::S4ADDQi:Alpha::S8ADDQi, 2, Result).addReg(Tmp2)
1795 .addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001796 else {
1797 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001798 BuildMI(BB, use4?Alpha::S4ADDQ:Alpha::S8ADDQ, 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001799 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001800 }
1801 //small addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001802 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1803 CSD->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001804 { //Normal imm add/sub
1805 Opc = isAdd ? Alpha::ADDQi : Alpha::SUBQi;
1806 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001807 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CSD->getValue());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001808 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001809 //larger addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001810 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1811 CSD->getSignExtended() <= 32767 &&
1812 CSD->getSignExtended() >= -32767)
Andrew Lenharth74d00d82005-03-02 17:23:03 +00001813 { //LDA
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001814 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001815 Tmp2 = (long)CSD->getSignExtended();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001816 if (!isAdd)
1817 Tmp2 = -Tmp2;
1818 BuildMI(BB, Alpha::LDA, 2, Result).addImm(Tmp2).addReg(Tmp1);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001819 }
1820 //give up and do the operation
1821 else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001822 //Normal add/sub
1823 Opc = isAdd ? Alpha::ADDQ : Alpha::SUBQ;
1824 Tmp1 = SelectExpr(N.getOperand(0));
1825 Tmp2 = SelectExpr(N.getOperand(1));
1826 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1827 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001828 return Result;
1829 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001830
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001831 case ISD::SDIV:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001832 if (isFP) {
1833 Tmp1 = SelectExpr(N.getOperand(0));
1834 Tmp2 = SelectExpr(N.getOperand(1));
1835 BuildMI(BB, DestType == MVT::f64 ? Alpha::DIVT : Alpha::DIVS, 2, Result)
1836 .addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth0cab3752005-06-29 13:35:05 +00001837 return Result;
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001838 } else {
Andrew Lenhartha565c272005-04-06 22:03:13 +00001839 ConstantSDNode* CSD;
1840 //check if we can convert into a shift!
1841 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1842 (int64_t)CSD->getSignExtended() != 0 &&
1843 ExactLog2(abs((int64_t)CSD->getSignExtended())) != 0)
1844 {
1845 unsigned k = ExactLog2(abs(CSD->getSignExtended()));
1846 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenhartha565c272005-04-06 22:03:13 +00001847 if (k == 1)
1848 Tmp2 = Tmp1;
1849 else
1850 {
1851 Tmp2 = MakeReg(MVT::i64);
1852 BuildMI(BB, Alpha::SRAi, 2, Tmp2).addReg(Tmp1).addImm(k - 1);
1853 }
1854 Tmp3 = MakeReg(MVT::i64);
1855 BuildMI(BB, Alpha::SRLi, 2, Tmp3).addReg(Tmp2).addImm(64-k);
1856 unsigned Tmp4 = MakeReg(MVT::i64);
1857 BuildMI(BB, Alpha::ADDQ, 2, Tmp4).addReg(Tmp3).addReg(Tmp1);
1858 if ((int64_t)CSD->getSignExtended() > 0)
1859 BuildMI(BB, Alpha::SRAi, 2, Result).addReg(Tmp4).addImm(k);
1860 else
1861 {
1862 unsigned Tmp5 = MakeReg(MVT::i64);
1863 BuildMI(BB, Alpha::SRAi, 2, Tmp5).addReg(Tmp4).addImm(k);
1864 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp5);
1865 }
1866 return Result;
1867 }
1868 }
1869 //Else fall through
1870
1871 case ISD::UDIV:
1872 {
1873 ConstantSDNode* CSD;
1874 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1875 ((int64_t)CSD->getSignExtended() >= 2 ||
1876 (int64_t)CSD->getSignExtended() <= -2))
1877 {
1878 // If this is a divide by constant, we can emit code using some magic
1879 // constants to implement it as a multiply instead.
1880 ExprMap.erase(N);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001881 if (opcode == ISD::SDIV)
Andrew Lenhartha565c272005-04-06 22:03:13 +00001882 return SelectExpr(BuildSDIVSequence(N));
1883 else
1884 return SelectExpr(BuildUDIVSequence(N));
1885 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001886 }
1887 //else fall though
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001888 case ISD::UREM:
Andrew Lenharth02981182005-01-26 01:24:38 +00001889 case ISD::SREM:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001890 //FIXME: alpha really doesn't support any of these operations,
Andrew Lenharth40831c52005-01-28 06:57:18 +00001891 // the ops are expanded into special library calls with
1892 // special calling conventions
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001893 //Restore GP because it is a call after all...
Andrew Lenharth40831c52005-01-28 06:57:18 +00001894 switch(opcode) {
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001895 case ISD::UREM: Opc = Alpha::REMQU; break;
1896 case ISD::SREM: Opc = Alpha::REMQ; break;
1897 case ISD::UDIV: Opc = Alpha::DIVQU; break;
1898 case ISD::SDIV: Opc = Alpha::DIVQ; break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001899 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001900 Tmp1 = SelectExpr(N.getOperand(0));
1901 Tmp2 = SelectExpr(N.getOperand(1));
Andrew Lenharth33819132005-03-04 20:09:23 +00001902 //set up regs explicitly (helps Reg alloc)
1903 BuildMI(BB, Alpha::BIS, 2, Alpha::R24).addReg(Tmp1).addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001904 BuildMI(BB, Alpha::BIS, 2, Alpha::R25).addReg(Tmp2).addReg(Tmp2);
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001905 AlphaLowering.restoreGP(BB);
Andrew Lenharth33819132005-03-04 20:09:23 +00001906 BuildMI(BB, Opc, 2).addReg(Alpha::R24).addReg(Alpha::R25);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001907 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R27).addReg(Alpha::R27);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001908 return Result;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001909
Andrew Lenharthe76797c2005-02-01 20:40:27 +00001910 case ISD::FP_TO_UINT:
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001911 case ISD::FP_TO_SINT:
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001912 {
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001913 assert (DestType == MVT::i64 && "only quads can be loaded to");
1914 MVT::ValueType SrcType = N.getOperand(0).getValueType();
Andrew Lenharth03824012005-02-07 05:55:55 +00001915 assert (SrcType == MVT::f32 || SrcType == MVT::f64);
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001916 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001917 if (SrcType == MVT::f32)
Misha Brukman7847fca2005-04-22 17:54:37 +00001918 {
1919 Tmp2 = MakeReg(MVT::f64);
1920 BuildMI(BB, Alpha::CVTST, 1, Tmp2).addReg(Tmp1);
1921 Tmp1 = Tmp2;
1922 }
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001923 Tmp2 = MakeReg(MVT::f64);
1924 BuildMI(BB, Alpha::CVTTQ, 1, Tmp2).addReg(Tmp1);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001925 MoveFP2Int(Tmp2, Result, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001926
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001927 return Result;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001928 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001929
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001930 case ISD::SELECT:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001931 if (isFP) {
1932 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1933 unsigned TV = SelectExpr(N.getOperand(1)); //Use if TRUE
1934 unsigned FV = SelectExpr(N.getOperand(2)); //Use if FALSE
1935
1936 SDOperand CC = N.getOperand(0);
1937 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1938
1939 if (CC.getOpcode() == ISD::SETCC &&
1940 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
1941 { //FP Setcc -> Select yay!
1942
1943
1944 //for a cmp b: c = a - b;
1945 //a = b: c = 0
1946 //a < b: c < 0
1947 //a > b: c > 0
1948
1949 bool invTest = false;
1950 unsigned Tmp3;
1951
1952 ConstantFPSDNode *CN;
1953 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1954 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1955 Tmp3 = SelectExpr(SetCC->getOperand(0));
1956 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1957 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1958 {
1959 Tmp3 = SelectExpr(SetCC->getOperand(1));
1960 invTest = true;
1961 }
1962 else
1963 {
1964 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1965 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1966 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1967 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1968 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1969 .addReg(Tmp1).addReg(Tmp2);
1970 }
1971
1972 switch (SetCC->getCondition()) {
1973 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
1974 case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNE : Alpha::FCMOVEQ; break;
1975 case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGT : Alpha::FCMOVLT; break;
1976 case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGE : Alpha::FCMOVLE; break;
1977 case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLT : Alpha::FCMOVGT; break;
1978 case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLE : Alpha::FCMOVGE; break;
1979 case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQ : Alpha::FCMOVNE; break;
1980 }
1981 BuildMI(BB, Opc, 3, Result).addReg(FV).addReg(TV).addReg(Tmp3);
1982 return Result;
1983 }
1984 else
1985 {
1986 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1987 BuildMI(BB, Alpha::FCMOVEQ_INT, 3, Result).addReg(TV).addReg(FV)
1988 .addReg(Tmp1);
1989// // Spill the cond to memory and reload it from there.
1990// unsigned Tmp4 = MakeReg(MVT::f64);
1991// MoveIntFP(Tmp1, Tmp4, true);
1992// //now ideally, we don't have to do anything to the flag...
1993// // Get the condition into the zero flag.
1994// BuildMI(BB, Alpha::FCMOVEQ, 3, Result).addReg(TV).addReg(FV).addReg(Tmp4);
1995 return Result;
1996 }
1997 } else {
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001998 //FIXME: look at parent to decide if intCC can be folded, or if setCC(FP)
1999 //and can save stack use
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002000 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002001 //Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2002 //Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002003 // Get the condition into the zero flag.
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002004 //BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002005
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002006 SDOperand CC = N.getOperand(0);
2007 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
2008
Misha Brukman4633f1c2005-04-21 23:13:11 +00002009 if (CC.getOpcode() == ISD::SETCC &&
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002010 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
2011 { //FP Setcc -> Int Select
Misha Brukman7847fca2005-04-22 17:54:37 +00002012 Tmp1 = MakeReg(MVT::f64);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002013 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2014 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Misha Brukman7847fca2005-04-22 17:54:37 +00002015 bool inv = SelectFPSetCC(CC, Tmp1);
2016 BuildMI(BB, inv?Alpha::CMOVNE_FP:Alpha::CMOVEQ_FP, 2, Result)
2017 .addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
2018 return Result;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002019 }
2020 if (CC.getOpcode() == ISD::SETCC) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002021 //Int SetCC -> Select
2022 //Dropping the CC is only useful if we are comparing to 0
2023 if((SetCC->getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth694c2982005-06-26 23:01:11 +00002024 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0))
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002025 {
2026 //figure out a few things
Andrew Lenharth694c2982005-06-26 23:01:11 +00002027 bool useImm = N.getOperand(2).getOpcode() == ISD::Constant &&
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002028 cast<ConstantSDNode>(N.getOperand(2))->getValue() <= 255;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002029
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002030 //Fix up CC
2031 ISD::CondCode cCode= SetCC->getCondition();
Andrew Lenharth694c2982005-06-26 23:01:11 +00002032 if (useImm) //Invert sense to get Imm field right
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002033 cCode = ISD::getSetCCInverse(cCode, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002034
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002035 //Choose the CMOV
2036 switch (cCode) {
2037 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002038 case ISD::SETEQ: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2039 case ISD::SETLT: Opc = useImm?Alpha::CMOVLTi:Alpha::CMOVLT; break;
2040 case ISD::SETLE: Opc = useImm?Alpha::CMOVLEi:Alpha::CMOVLE; break;
2041 case ISD::SETGT: Opc = useImm?Alpha::CMOVGTi:Alpha::CMOVGT; break;
2042 case ISD::SETGE: Opc = useImm?Alpha::CMOVGEi:Alpha::CMOVGE; break;
2043 case ISD::SETULT: assert(0 && "unsigned < 0 is never true"); break;
2044 case ISD::SETUGT: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
2045 //Technically you could have this CC
2046 case ISD::SETULE: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2047 case ISD::SETUGE: assert(0 && "unsgined >= 0 is always true"); break;
2048 case ISD::SETNE: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002049 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00002050 Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002051
Andrew Lenharth694c2982005-06-26 23:01:11 +00002052 if (useImm) {
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002053 Tmp3 = SelectExpr(N.getOperand(1)); //Use if FALSE
2054 BuildMI(BB, Opc, 2, Result).addReg(Tmp3)
Misha Brukman7847fca2005-04-22 17:54:37 +00002055 .addImm(cast<ConstantSDNode>(N.getOperand(2))->getValue())
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002056 .addReg(Tmp1);
2057 } else {
2058 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2059 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
2060 BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addReg(Tmp2).addReg(Tmp1);
2061 }
2062 return Result;
2063 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002064 //Otherwise, fall though
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002065 }
2066 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002067 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2068 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002069 BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3)
2070 .addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002071
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002072 return Result;
2073 }
2074
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002075 case ISD::Constant:
2076 {
Andrew Lenharthc0513832005-03-29 19:24:04 +00002077 int64_t val = (int64_t)cast<ConstantSDNode>(N)->getValue();
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002078 if (val <= IMM_HIGH && val >= IMM_LOW) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002079 BuildMI(BB, Alpha::LDA, 2, Result).addImm(val).addReg(Alpha::R31);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002080 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002081 else if (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT &&
2082 val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT) {
2083 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002084 BuildMI(BB, Alpha::LDAH, 2, Tmp1).addImm(getUpper16(val))
2085 .addReg(Alpha::R31);
Misha Brukman7847fca2005-04-22 17:54:37 +00002086 BuildMI(BB, Alpha::LDA, 2, Result).addImm(getLower16(val)).addReg(Tmp1);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002087 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002088 else {
2089 MachineConstantPool *CP = BB->getParent()->getConstantPool();
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002090 ConstantUInt *C =
2091 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , val);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002092 unsigned CPI = CP->getConstantPoolIndex(C);
2093 AlphaLowering.restoreGP(BB);
Andrew Lenharthfe895e32005-06-27 17:15:36 +00002094 has_sym = true;
2095 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002096 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CPI)
2097 .addReg(Alpha::R29);
2098 BuildMI(BB, Alpha::LDQr, 2, Result).addConstantPoolIndex(CPI)
2099 .addReg(Tmp1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002100 }
2101 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002102 }
Andrew Lenharthf4da9452005-06-29 12:49:51 +00002103 case ISD::FNEG:
2104 if(ISD::FABS == N.getOperand(0).getOpcode())
2105 {
2106 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2107 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2108 } else {
2109 Tmp1 = SelectExpr(N.getOperand(0));
2110 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp1).addReg(Tmp1);
2111 }
2112 return Result;
2113
2114 case ISD::FABS:
2115 Tmp1 = SelectExpr(N.getOperand(0));
2116 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2117 return Result;
2118
2119 case ISD::FP_ROUND:
2120 assert (DestType == MVT::f32 &&
2121 N.getOperand(0).getValueType() == MVT::f64 &&
2122 "only f64 to f32 conversion supported here");
2123 Tmp1 = SelectExpr(N.getOperand(0));
2124 BuildMI(BB, Alpha::CVTTS, 1, Result).addReg(Tmp1);
2125 return Result;
2126
2127 case ISD::FP_EXTEND:
2128 assert (DestType == MVT::f64 &&
2129 N.getOperand(0).getValueType() == MVT::f32 &&
2130 "only f32 to f64 conversion supported here");
2131 Tmp1 = SelectExpr(N.getOperand(0));
2132 BuildMI(BB, Alpha::CVTST, 1, Result).addReg(Tmp1);
2133 return Result;
2134
2135 case ISD::ConstantFP:
2136 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) {
2137 if (CN->isExactlyValue(+0.0)) {
2138 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31)
2139 .addReg(Alpha::F31);
2140 } else if ( CN->isExactlyValue(-0.0)) {
2141 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31)
2142 .addReg(Alpha::F31);
2143 } else {
2144 abort();
2145 }
2146 }
2147 return Result;
2148
2149 case ISD::SINT_TO_FP:
2150 {
2151 assert (N.getOperand(0).getValueType() == MVT::i64
2152 && "only quads can be loaded from");
2153 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2154 Tmp2 = MakeReg(MVT::f64);
2155 MoveInt2FP(Tmp1, Tmp2, true);
2156 Opc = DestType == MVT::f64 ? Alpha::CVTQT : Alpha::CVTQS;
2157 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
2158 return Result;
2159 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002160 }
2161
2162 return 0;
2163}
2164
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002165void AlphaISel::Select(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002166 unsigned Tmp1, Tmp2, Opc;
Andrew Lenharth760270d2005-02-07 23:02:23 +00002167 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002168
Nate Begeman85fdeb22005-03-24 04:39:54 +00002169 if (!ExprMap.insert(std::make_pair(N, notIn)).second)
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002170 return; // Already selected.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002171
2172 SDNode *Node = N.Val;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002173
Andrew Lenharth760270d2005-02-07 23:02:23 +00002174 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002175
2176 default:
2177 Node->dump(); std::cerr << "\n";
2178 assert(0 && "Node not handled yet!");
2179
2180 case ISD::BRCOND: {
Andrew Lenharth445171a2005-02-08 00:40:03 +00002181 SelectBranchCC(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002182 return;
2183 }
2184
2185 case ISD::BR: {
2186 MachineBasicBlock *Dest =
2187 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
2188
2189 Select(N.getOperand(0));
2190 BuildMI(BB, Alpha::BR, 1, Alpha::R31).addMBB(Dest);
2191 return;
2192 }
2193
2194 case ISD::ImplicitDef:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002195 ++count_ins;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002196 Select(N.getOperand(0));
2197 BuildMI(BB, Alpha::IDEF, 0, cast<RegSDNode>(N)->getReg());
2198 return;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002199
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002200 case ISD::EntryToken: return; // Noop
2201
2202 case ISD::TokenFactor:
2203 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2204 Select(Node->getOperand(i));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002205
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002206 //N.Val->dump(); std::cerr << "\n";
2207 //assert(0 && "Node not handled yet!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00002208
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002209 return;
2210
2211 case ISD::CopyToReg:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002212 ++count_outs;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002213 Select(N.getOperand(0));
2214 Tmp1 = SelectExpr(N.getOperand(1));
2215 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002216
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002217 if (Tmp1 != Tmp2) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002218 if (N.getOperand(1).getValueType() == MVT::f64 ||
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002219 N.getOperand(1).getValueType() == MVT::f32)
Andrew Lenharth29219162005-02-07 06:31:44 +00002220 BuildMI(BB, Alpha::CPYS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2221 else
2222 BuildMI(BB, Alpha::BIS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002223 }
2224 return;
2225
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002226 case ISD::RET:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002227 ++count_outs;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002228 switch (N.getNumOperands()) {
2229 default:
2230 std::cerr << N.getNumOperands() << "\n";
2231 for (unsigned i = 0; i < N.getNumOperands(); ++i)
2232 std::cerr << N.getOperand(i).getValueType() << "\n";
2233 Node->dump();
2234 assert(0 && "Unknown return instruction!");
2235 case 2:
2236 Select(N.getOperand(0));
2237 Tmp1 = SelectExpr(N.getOperand(1));
2238 switch (N.getOperand(1).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002239 default: Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002240 assert(0 && "All other types should have been promoted!!");
2241 case MVT::f64:
2242 case MVT::f32:
2243 BuildMI(BB, Alpha::CPYS, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1);
2244 break;
2245 case MVT::i32:
2246 case MVT::i64:
2247 BuildMI(BB, Alpha::BIS, 2, Alpha::R0).addReg(Tmp1).addReg(Tmp1);
2248 break;
2249 }
2250 break;
2251 case 1:
2252 Select(N.getOperand(0));
2253 break;
2254 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002255 // Just emit a 'ret' instruction
Andrew Lenharth6968bff2005-06-27 23:24:11 +00002256 AlphaLowering.restoreRA(BB);
2257 BuildMI(BB, Alpha::RET, 1, Alpha::R31).addReg(Alpha::R26);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002258 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002259
Misha Brukman4633f1c2005-04-21 23:13:11 +00002260 case ISD::TRUNCSTORE:
2261 case ISD::STORE:
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002262 {
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00002263 SDOperand Chain = N.getOperand(0);
2264 SDOperand Value = N.getOperand(1);
2265 SDOperand Address = N.getOperand(2);
2266 Select(Chain);
2267
2268 Tmp1 = SelectExpr(Value); //value
Andrew Lenharth760270d2005-02-07 23:02:23 +00002269
2270 if (opcode == ISD::STORE) {
2271 switch(Value.getValueType()) {
2272 default: assert(0 && "unknown Type in store");
2273 case MVT::i64: Opc = Alpha::STQ; break;
2274 case MVT::f64: Opc = Alpha::STT; break;
2275 case MVT::f32: Opc = Alpha::STS; break;
2276 }
2277 } else { //ISD::TRUNCSTORE
2278 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
2279 default: assert(0 && "unknown Type in store");
2280 case MVT::i1: //FIXME: DAG does not promote this load
2281 case MVT::i8: Opc = Alpha::STB; break;
2282 case MVT::i16: Opc = Alpha::STW; break;
2283 case MVT::i32: Opc = Alpha::STL; break;
2284 }
Andrew Lenharth65838902005-02-06 16:22:15 +00002285 }
Andrew Lenharth760270d2005-02-07 23:02:23 +00002286
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002287 int i, j, k;
2288 if (EnableAlphaLSMark)
2289 getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(3))->getValue(),
2290 i, j, k);
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002291
Andrew Lenharthfce587e2005-06-29 00:39:17 +00002292 if (GlobalAddressSDNode *GASD =
2293 dyn_cast<GlobalAddressSDNode>(Address)) {
2294 if (GASD->getGlobal()->isExternal()) {
2295 Tmp2 = SelectExpr(Address);
2296 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002297 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2298 .addImm(getUID());
Andrew Lenharthfce587e2005-06-29 00:39:17 +00002299 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(0).addReg(Tmp2);
2300 } else {
2301 Tmp2 = MakeReg(MVT::i64);
2302 AlphaLowering.restoreGP(BB);
2303 BuildMI(BB, Alpha::LDAHr, 2, Tmp2)
2304 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
2305 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002306 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2307 .addImm(getUID());
Andrew Lenharthfce587e2005-06-29 00:39:17 +00002308 BuildMI(BB, GetRelVersion(Opc), 3).addReg(Tmp1)
2309 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp2);
2310 }
2311 } else if(Address.getOpcode() == ISD::FrameIndex) {
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002312 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002313 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2314 .addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00002315 BuildMI(BB, Opc, 3).addReg(Tmp1)
2316 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
2317 .addReg(Alpha::F31);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002318 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002319 long offset;
2320 SelectAddr(Address, Tmp2, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002321 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002322 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2323 .addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002324 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2);
2325 }
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002326 return;
2327 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002328
2329 case ISD::EXTLOAD:
2330 case ISD::SEXTLOAD:
2331 case ISD::ZEXTLOAD:
2332 case ISD::LOAD:
2333 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002334 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002335 case ISD::CALL:
Andrew Lenharth032f2352005-02-22 21:59:48 +00002336 case ISD::DYNAMIC_STACKALLOC:
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002337 ExprMap.erase(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002338 SelectExpr(N);
2339 return;
2340
Chris Lattner16cd04d2005-05-12 23:24:06 +00002341 case ISD::CALLSEQ_START:
2342 case ISD::CALLSEQ_END:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002343 Select(N.getOperand(0));
2344 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002345
Chris Lattner16cd04d2005-05-12 23:24:06 +00002346 Opc = N.getOpcode() == ISD::CALLSEQ_START ? Alpha::ADJUSTSTACKDOWN :
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002347 Alpha::ADJUSTSTACKUP;
2348 BuildMI(BB, Opc, 1).addImm(Tmp1);
2349 return;
Andrew Lenharth95762122005-03-31 21:24:06 +00002350
2351 case ISD::PCMARKER:
2352 Select(N.getOperand(0)); //Chain
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002353 BuildMI(BB, Alpha::PCLABEL, 2)
2354 .addImm( cast<ConstantSDNode>(N.getOperand(1))->getValue());
Andrew Lenharth95762122005-03-31 21:24:06 +00002355 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002356 }
2357 assert(0 && "Should not be reached!");
2358}
2359
2360
2361/// createAlphaPatternInstructionSelector - This pass converts an LLVM function
2362/// into a machine code representation using pattern matching and a machine
2363/// description file.
2364///
2365FunctionPass *llvm::createAlphaPatternInstructionSelector(TargetMachine &TM) {
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002366 return new AlphaISel(TM);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002367}
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00002368