blob: 1c3fa84385c84d921b4f2dd14d0341a4b2c5bfb9 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/MachineConstantPool.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineMemOperand.h"
30#include "llvm/CodeGen/MachineModuleInfo.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/DataLayout.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/GlobalVariable.h"
36#include "llvm/IR/Instructions.h"
37#include "llvm/IR/IntrinsicInst.h"
38#include "llvm/IR/Module.h"
39#include "llvm/IR/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000040#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eli Bendersky75299e32013-04-19 22:29:18 +0000147 virtual bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Evan Cheng092e5e72013-02-11 01:27:15 +0000149 virtual bool FastLowerArguments();
Craig Topper35fc62b2012-08-18 21:38:45 +0000150 private:
Eric Christopherab695882010-07-21 22:26:11 +0000151 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000152
Eric Christopher83007122010-08-23 21:44:12 +0000153 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000154 private:
Eric Christopher17787722010-10-21 21:47:51 +0000155 bool SelectLoad(const Instruction *I);
156 bool SelectStore(const Instruction *I);
157 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000158 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000159 bool SelectCmp(const Instruction *I);
160 bool SelectFPExt(const Instruction *I);
161 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000162 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
163 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000164 bool SelectIToFP(const Instruction *I, bool isSigned);
165 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000166 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000167 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000168 bool SelectCall(const Instruction *I, const char *IntrMemName);
169 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000170 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000171 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000172 bool SelectTrunc(const Instruction *I);
173 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000174 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000175
Eric Christopher83007122010-08-23 21:44:12 +0000176 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000177 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000178 bool isTypeLegal(Type *Ty, MVT &VT);
179 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000180 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
181 bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000182 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier404ed3c2011-12-14 17:26:05 +0000183 unsigned Alignment = 0, bool isZExt = true,
184 bool allocReg = true);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000185 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000186 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000187 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier6290b932012-12-17 22:35:29 +0000188 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000189 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosierc9758b12012-12-06 01:34:31 +0000190 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
191 unsigned Alignment);
Chad Rosier316a5aa2012-12-17 19:59:43 +0000192 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000193 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
194 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
195 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
196 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
197 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000198 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000199 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000200
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000201 // Call handling routines.
202 private:
Jush Luee649832012-07-19 09:49:00 +0000203 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
204 bool Return,
205 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000206 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000207 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000208 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000209 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
210 SmallVectorImpl<unsigned> &RegArgs,
211 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000212 unsigned &NumBytes,
213 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000214 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000215 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000216 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000217 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000218 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000219
220 // OptionalDef handling routines.
221 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000222 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000223 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
224 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier6290b932012-12-17 22:35:29 +0000225 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000226 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000227 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000228};
Eric Christopherab695882010-07-21 22:26:11 +0000229
230} // end anonymous namespace
231
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000232#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000233
Eric Christopher456144e2010-08-19 00:37:05 +0000234// DefinesOptionalPredicate - This is different from DefinesPredicate in that
235// we don't care about implicit defs here, just places we'll need to add a
236// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
237bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000238 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000239 return false;
240
241 // Look to see if our OptionalDef is defining CPSR or CCR.
242 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
243 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000244 if (!MO.isReg() || !MO.isDef()) continue;
245 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000246 *CPSR = true;
247 }
248 return true;
249}
250
Eric Christopheraf3dce52011-03-12 01:09:29 +0000251bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000252 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000253
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000255 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 AFI->isThumb2Function())
257 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000258
Evan Chenge837dea2011-06-28 19:10:37 +0000259 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
260 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000261 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000262
Eric Christopheraf3dce52011-03-12 01:09:29 +0000263 return false;
264}
265
Eric Christopher456144e2010-08-19 00:37:05 +0000266// If the machine is predicable go ahead and add the predicate operands, if
267// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000268// TODO: If we want to support thumb1 then we'll need to deal with optional
269// CPSR defs that need to be added before the remaining operands. See s_cc_out
270// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000271const MachineInstrBuilder &
272ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
273 MachineInstr *MI = &*MIB;
274
Eric Christopheraf3dce52011-03-12 01:09:29 +0000275 // Do we use a predicate? or...
276 // Are we NEON in ARM mode and have a predicate operand? If so, I know
277 // we're not predicable but add it anyways.
278 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000279 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000280
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000281 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000282 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000283 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000284 if (DefinesOptionalPredicate(MI, &CPSR)) {
285 if (CPSR)
286 AddDefaultT1CC(MIB);
287 else
288 AddDefaultCC(MIB);
289 }
290 return MIB;
291}
292
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
294 const TargetRegisterClass* RC) {
295 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000296 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000297
Eric Christopher456144e2010-08-19 00:37:05 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000299 return ResultReg;
300}
301
302unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
303 const TargetRegisterClass *RC,
304 unsigned Op0, bool Op0IsKill) {
305 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000306 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307
Chad Rosier40d552e2012-02-15 17:36:21 +0000308 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000311 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000312 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000313 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000314 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000315 TII.get(TargetOpcode::COPY), ResultReg)
316 .addReg(II.ImplicitDefs[0]));
317 }
318 return ResultReg;
319}
320
321unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
322 const TargetRegisterClass *RC,
323 unsigned Op0, bool Op0IsKill,
324 unsigned Op1, bool Op1IsKill) {
325 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000326 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327
Chad Rosier40d552e2012-02-15 17:36:21 +0000328 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000329 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000330 .addReg(Op0, Op0IsKill * RegState::Kill)
331 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000332 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000333 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000334 .addReg(Op0, Op0IsKill * RegState::Kill)
335 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000336 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000337 TII.get(TargetOpcode::COPY), ResultReg)
338 .addReg(II.ImplicitDefs[0]));
339 }
340 return ResultReg;
341}
342
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000343unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
344 const TargetRegisterClass *RC,
345 unsigned Op0, bool Op0IsKill,
346 unsigned Op1, bool Op1IsKill,
347 unsigned Op2, bool Op2IsKill) {
348 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000349 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000350
Chad Rosier40d552e2012-02-15 17:36:21 +0000351 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000352 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
353 .addReg(Op0, Op0IsKill * RegState::Kill)
354 .addReg(Op1, Op1IsKill * RegState::Kill)
355 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000356 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
358 .addReg(Op0, Op0IsKill * RegState::Kill)
359 .addReg(Op1, Op1IsKill * RegState::Kill)
360 .addReg(Op2, Op2IsKill * RegState::Kill));
361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
362 TII.get(TargetOpcode::COPY), ResultReg)
363 .addReg(II.ImplicitDefs[0]));
364 }
365 return ResultReg;
366}
367
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
369 const TargetRegisterClass *RC,
370 unsigned Op0, bool Op0IsKill,
371 uint64_t Imm) {
372 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000373 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374
Chad Rosier40d552e2012-02-15 17:36:21 +0000375 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000376 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000377 .addReg(Op0, Op0IsKill * RegState::Kill)
378 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000379 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000380 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000381 .addReg(Op0, Op0IsKill * RegState::Kill)
382 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000383 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000384 TII.get(TargetOpcode::COPY), ResultReg)
385 .addReg(II.ImplicitDefs[0]));
386 }
387 return ResultReg;
388}
389
390unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
391 const TargetRegisterClass *RC,
392 unsigned Op0, bool Op0IsKill,
393 const ConstantFP *FPImm) {
394 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000395 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000396
Chad Rosier40d552e2012-02-15 17:36:21 +0000397 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000398 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000399 .addReg(Op0, Op0IsKill * RegState::Kill)
400 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000401 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000402 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000403 .addReg(Op0, Op0IsKill * RegState::Kill)
404 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000405 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000406 TII.get(TargetOpcode::COPY), ResultReg)
407 .addReg(II.ImplicitDefs[0]));
408 }
409 return ResultReg;
410}
411
412unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
413 const TargetRegisterClass *RC,
414 unsigned Op0, bool Op0IsKill,
415 unsigned Op1, bool Op1IsKill,
416 uint64_t Imm) {
417 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000418 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000419
Chad Rosier40d552e2012-02-15 17:36:21 +0000420 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000422 .addReg(Op0, Op0IsKill * RegState::Kill)
423 .addReg(Op1, Op1IsKill * RegState::Kill)
424 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000425 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000426 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000427 .addReg(Op0, Op0IsKill * RegState::Kill)
428 .addReg(Op1, Op1IsKill * RegState::Kill)
429 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000430 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000431 TII.get(TargetOpcode::COPY), ResultReg)
432 .addReg(II.ImplicitDefs[0]));
433 }
434 return ResultReg;
435}
436
437unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
438 const TargetRegisterClass *RC,
439 uint64_t Imm) {
440 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000441 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000442
Chad Rosier40d552e2012-02-15 17:36:21 +0000443 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000445 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000446 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000447 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000448 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000449 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000450 TII.get(TargetOpcode::COPY), ResultReg)
451 .addReg(II.ImplicitDefs[0]));
452 }
453 return ResultReg;
454}
455
Eric Christopherd94bc542011-04-29 22:07:50 +0000456unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
457 const TargetRegisterClass *RC,
458 uint64_t Imm1, uint64_t Imm2) {
459 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000460 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000461
Chad Rosier40d552e2012-02-15 17:36:21 +0000462 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
464 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000465 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000466 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
467 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000468 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000469 TII.get(TargetOpcode::COPY),
470 ResultReg)
471 .addReg(II.ImplicitDefs[0]));
472 }
473 return ResultReg;
474}
475
Eric Christopher0fe7d542010-08-17 01:25:29 +0000476unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
477 unsigned Op0, bool Op0IsKill,
478 uint32_t Idx) {
479 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
480 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
481 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000482
Eric Christopher456144e2010-08-19 00:37:05 +0000483 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000484 DL, TII.get(TargetOpcode::COPY), ResultReg)
485 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000486 return ResultReg;
487}
488
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000489// TODO: Don't worry about 64-bit now, but when this is fixed remove the
490// checks from the various callers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000491unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000492 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000493
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000494 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
495 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000496 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000497 .addReg(SrcReg));
498 return MoveReg;
499}
500
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000501unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000502 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000503
Eric Christopheraa3ace12010-09-09 20:49:25 +0000504 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
505 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000506 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000507 .addReg(SrcReg));
508 return MoveReg;
509}
510
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511// For double width floating point we need to materialize two constants
512// (the high and the low) into integer registers then use a move to get
513// the combined constant into an FP reg.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000514unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher9ed58df2010-09-09 00:19:41 +0000515 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000516 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000517
Eric Christopher9ed58df2010-09-09 00:19:41 +0000518 // This checks to see if we can use VFP3 instructions to materialize
519 // a constant, otherwise we have to go through the constant pool.
520 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000521 int Imm;
522 unsigned Opc;
523 if (is64bit) {
524 Imm = ARM_AM::getFP64Imm(Val);
525 Opc = ARM::FCONSTD;
526 } else {
527 Imm = ARM_AM::getFP32Imm(Val);
528 Opc = ARM::FCONSTS;
529 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000530 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
531 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
532 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000533 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000534 return DestReg;
535 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000536
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000537 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000538 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000539
Eric Christopher238bb162010-09-09 23:50:00 +0000540 // MachineConstantPool wants an explicit alignment.
541 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
542 if (Align == 0) {
543 // TODO: Figure out if this is correct.
544 Align = TD.getTypeAllocSize(CFP->getType());
545 }
546 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
547 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
548 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000549
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000550 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000551 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
552 DestReg)
553 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000554 .addReg(0));
555 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000556}
557
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000558unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000559
Chad Rosier44e89572011-11-04 22:29:00 +0000560 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
561 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562
563 // If we can do this in a single instruction without a constant pool entry
564 // do so now.
565 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000566 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000567 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000568 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
569 &ARM::GPRRegClass;
570 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000571 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000572 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000573 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000574 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000575 }
576
Chad Rosier4e89d972011-11-11 00:36:21 +0000577 // Use MVN to emit negative constants.
578 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
579 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000580 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000581 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000582 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000583 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
584 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
585 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
586 TII.get(Opc), ImmReg)
587 .addImm(Imm));
588 return ImmReg;
589 }
590 }
591
592 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000593 if (VT != MVT::i32)
594 return false;
595
596 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
597
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 // MachineConstantPool wants an explicit alignment.
599 unsigned Align = TD.getPrefTypeAlignment(C->getType());
600 if (Align == 0) {
601 // TODO: Figure out if this is correct.
602 Align = TD.getTypeAllocSize(C->getType());
603 }
604 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000605
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000606 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000607 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000608 TII.get(ARM::t2LDRpci), DestReg)
609 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000610 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000611 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000612 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000613 TII.get(ARM::LDRcp), DestReg)
614 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000615 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000616
Eric Christopher56d2b722010-09-02 23:43:26 +0000617 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000618}
619
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000620unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000621 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000622 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000623
Eric Christopher890dbbe2010-10-02 00:32:44 +0000624 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000625 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000626 const TargetRegisterClass *RC = isThumb2 ?
627 (const TargetRegisterClass*)&ARM::rGPRRegClass :
628 (const TargetRegisterClass*)&ARM::GPRRegClass;
629 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000630
631 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000632 // Darwin targets don't support movt with Reloc::Static, see
633 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
634 // static movt relocations.
635 if (Subtarget->useMovt() &&
636 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000637 unsigned Opc;
638 switch (RelocM) {
639 case Reloc::PIC_:
640 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
641 break;
642 case Reloc::DynamicNoPIC:
643 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
644 break;
645 default:
646 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
647 break;
648 }
649 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
650 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000651 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000652 // MachineConstantPool wants an explicit alignment.
653 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
654 if (Align == 0) {
655 // TODO: Figure out if this is correct.
656 Align = TD.getTypeAllocSize(GV->getType());
657 }
658
Jush Lu8f506472012-09-27 05:21:41 +0000659 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
660 return ARMLowerPICELF(GV, Align, VT);
661
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000662 // Grab index.
663 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
664 (Subtarget->isThumb() ? 4 : 8);
665 unsigned Id = AFI->createPICLabelUId();
666 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
667 ARMCP::CPValue,
668 PCAdj);
669 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
670
671 // Load value.
672 MachineInstrBuilder MIB;
673 if (isThumb2) {
674 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
675 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
676 .addConstantPoolIndex(Idx);
677 if (RelocM == Reloc::PIC_)
678 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000679 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000680 } else {
681 // The extra immediate is for addrmode2.
682 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
683 DestReg)
684 .addConstantPoolIndex(Idx)
685 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000686 AddOptionalDefs(MIB);
687
688 if (RelocM == Reloc::PIC_) {
689 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
690 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
691
692 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
693 DL, TII.get(Opc), NewDestReg)
694 .addReg(DestReg)
695 .addImm(Id);
696 AddOptionalDefs(MIB);
697 return NewDestReg;
698 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000699 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000700 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000701
Jush Luc4dc2492012-08-29 02:41:21 +0000702 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000703 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000704 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000705 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000706 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
707 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000708 .addReg(DestReg)
709 .addImm(0);
710 else
711 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
712 NewDestReg)
713 .addReg(DestReg)
714 .addImm(0);
715 DestReg = NewDestReg;
716 AddOptionalDefs(MIB);
717 }
718
Eric Christopher890dbbe2010-10-02 00:32:44 +0000719 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000720}
721
Eric Christopher9ed58df2010-09-09 00:19:41 +0000722unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000723 EVT CEVT = TLI.getValueType(C->getType(), true);
724
725 // Only handle simple types.
726 if (!CEVT.isSimple()) return 0;
727 MVT VT = CEVT.getSimpleVT();
Eric Christopher9ed58df2010-09-09 00:19:41 +0000728
729 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
730 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000731 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
732 return ARMMaterializeGV(GV, VT);
733 else if (isa<ConstantInt>(C))
734 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000735
Eric Christopherc9932f62010-10-01 23:24:42 +0000736 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000737}
738
Chad Rosier944d82b2011-11-17 21:46:13 +0000739// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
740
Eric Christopherf9764fa2010-09-30 20:49:44 +0000741unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
742 // Don't handle dynamic allocas.
743 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000744
Duncan Sands1440e8b2010-11-03 11:35:31 +0000745 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000746 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000747
Eric Christopherf9764fa2010-09-30 20:49:44 +0000748 DenseMap<const AllocaInst*, int>::iterator SI =
749 FuncInfo.StaticAllocaMap.find(AI);
750
751 // This will get lowered later into the correct offsets and registers
752 // via rewriteXFrameIndex.
753 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000754 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000755 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000756 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000757 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000758 TII.get(Opc), ResultReg)
759 .addFrameIndex(SI->second)
760 .addImm(0));
761 return ResultReg;
762 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000763
Eric Christopherf9764fa2010-09-30 20:49:44 +0000764 return 0;
765}
766
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000767bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000768 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000769
Eric Christopherb1cc8482010-08-25 07:23:49 +0000770 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000771 if (evt == MVT::Other || !evt.isSimple()) return false;
772 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000773
Eric Christopherdc908042010-08-31 01:28:42 +0000774 // Handle all legal types, i.e. a register that will directly hold this
775 // value.
776 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000777}
778
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000779bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000780 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000781
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000782 // If this is a type than can be sign or zero-extended to a basic operation
783 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000784 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000785 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000786
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000787 return false;
788}
789
Eric Christopher88de86b2010-11-19 22:36:41 +0000790// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000791bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000792 // Some boilerplate from the X86 FastISel.
793 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000794 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000795 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000796 // Don't walk into other basic blocks unless the object is an alloca from
797 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000798 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
799 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
800 Opcode = I->getOpcode();
801 U = I;
802 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000803 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000804 Opcode = C->getOpcode();
805 U = C;
806 }
807
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000808 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000809 if (Ty->getAddressSpace() > 255)
810 // Fast instruction selection doesn't support the special
811 // address spaces.
812 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000813
Eric Christopher83007122010-08-23 21:44:12 +0000814 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000815 default:
Eric Christopher83007122010-08-23 21:44:12 +0000816 break;
Eric Christopher55324332010-10-12 00:43:21 +0000817 case Instruction::BitCast: {
818 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000819 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000820 }
821 case Instruction::IntToPtr: {
822 // Look past no-op inttoptrs.
823 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000824 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000825 break;
826 }
827 case Instruction::PtrToInt: {
828 // Look past no-op ptrtoints.
829 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000830 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000831 break;
832 }
Eric Christophereae84392010-10-14 09:29:41 +0000833 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000834 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000835 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000836
Eric Christophereae84392010-10-14 09:29:41 +0000837 // Iterate through the GEP folding the constants into offsets where
838 // we can.
839 gep_type_iterator GTI = gep_type_begin(U);
840 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
841 i != e; ++i, ++GTI) {
842 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000843 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000844 const StructLayout *SL = TD.getStructLayout(STy);
845 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
846 TmpOffset += SL->getElementOffset(Idx);
847 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000848 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000849 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000850 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
851 // Constant-offset addressing.
852 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000853 break;
854 }
855 if (isa<AddOperator>(Op) &&
856 (!isa<Instruction>(Op) ||
857 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
858 == FuncInfo.MBB) &&
859 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000860 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000861 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000862 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000863 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000864 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000865 // Iterate on the other operand.
866 Op = cast<AddOperator>(Op)->getOperand(0);
867 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000868 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000869 // Unsupported
870 goto unsupported_gep;
871 }
Eric Christophereae84392010-10-14 09:29:41 +0000872 }
873 }
Eric Christopher2896df82010-10-15 18:02:07 +0000874
875 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000876 Addr.Offset = TmpOffset;
877 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000878
879 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000880 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000881
Eric Christophereae84392010-10-14 09:29:41 +0000882 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000883 break;
884 }
Eric Christopher83007122010-08-23 21:44:12 +0000885 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000886 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000887 DenseMap<const AllocaInst*, int>::iterator SI =
888 FuncInfo.StaticAllocaMap.find(AI);
889 if (SI != FuncInfo.StaticAllocaMap.end()) {
890 Addr.BaseType = Address::FrameIndexBase;
891 Addr.Base.FI = SI->second;
892 return true;
893 }
894 break;
Eric Christopher83007122010-08-23 21:44:12 +0000895 }
896 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000897
Eric Christophercb0b04b2010-08-24 00:07:24 +0000898 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000899 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
900 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000901}
902
Chad Rosier6290b932012-12-17 22:35:29 +0000903void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher212ae932010-10-21 19:40:30 +0000904 bool needsLowering = false;
Chad Rosier6290b932012-12-17 22:35:29 +0000905 switch (VT.SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000906 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000907 case MVT::i1:
908 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000909 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000910 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000911 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000912 // Integer loads/stores handle 12-bit offsets.
913 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000914 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000915 if (needsLowering && isThumb2)
916 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
917 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000918 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000919 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000920 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000921 }
Eric Christopher212ae932010-10-21 19:40:30 +0000922 break;
923 case MVT::f32:
924 case MVT::f64:
925 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000926 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000927 break;
928 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000929
Eric Christopher827656d2010-11-20 22:38:27 +0000930 // If this is a stack pointer and the offset needs to be simplified then
931 // put the alloca address into a register, set the base type back to
932 // register and continue. This should almost never happen.
933 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000934 const TargetRegisterClass *RC = isThumb2 ?
935 (const TargetRegisterClass*)&ARM::tGPRRegClass :
936 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000937 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000938 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000939 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000940 TII.get(Opc), ResultReg)
941 .addFrameIndex(Addr.Base.FI)
942 .addImm(0));
943 Addr.Base.Reg = ResultReg;
944 Addr.BaseType = Address::RegBase;
945 }
946
Eric Christopher212ae932010-10-21 19:40:30 +0000947 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000948 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000949 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000950 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
951 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000952 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000953 }
Eric Christopher83007122010-08-23 21:44:12 +0000954}
955
Chad Rosier6290b932012-12-17 22:35:29 +0000956void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000957 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000958 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000959 // addrmode5 output depends on the selection dag addressing dividing the
960 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier6290b932012-12-17 22:35:29 +0000961 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher564857f2010-12-01 01:40:24 +0000962 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000963
Eric Christopher564857f2010-12-01 01:40:24 +0000964 // Frame base works a bit differently. Handle it separately.
965 if (Addr.BaseType == Address::FrameIndexBase) {
966 int FI = Addr.Base.FI;
967 int Offset = Addr.Offset;
968 MachineMemOperand *MMO =
969 FuncInfo.MF->getMachineMemOperand(
970 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000971 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000972 MFI.getObjectSize(FI),
973 MFI.getObjectAlignment(FI));
974 // Now add the rest of the operands.
975 MIB.addFrameIndex(FI);
976
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000977 // ARM halfword load/stores and signed byte loads need an additional
978 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000979 if (useAM3) {
980 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
981 MIB.addReg(0);
982 MIB.addImm(Imm);
983 } else {
984 MIB.addImm(Addr.Offset);
985 }
Eric Christopher564857f2010-12-01 01:40:24 +0000986 MIB.addMemOperand(MMO);
987 } else {
988 // Now add the rest of the operands.
989 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000990
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000991 // ARM halfword load/stores and signed byte loads need an additional
992 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000993 if (useAM3) {
994 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
995 MIB.addReg(0);
996 MIB.addImm(Imm);
997 } else {
998 MIB.addImm(Addr.Offset);
999 }
Eric Christopher564857f2010-12-01 01:40:24 +00001000 }
1001 AddOptionalDefs(MIB);
1002}
1003
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001004bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001005 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherdc908042010-08-31 01:28:42 +00001006 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001007 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001008 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001009 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001010 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001011 // This is mostly going to be Neon/vector support.
1012 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001013 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001014 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001015 if (isThumb2) {
1016 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1017 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1018 else
1019 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001020 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001021 if (isZExt) {
1022 Opc = ARM::LDRBi12;
1023 } else {
1024 Opc = ARM::LDRSB;
1025 useAM3 = true;
1026 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001027 }
Craig Topper420761a2012-04-20 07:30:17 +00001028 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001029 break;
Chad Rosier73463472011-11-09 21:30:12 +00001030 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001031 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001032 return false;
1033
Chad Rosier57b29972011-11-14 20:22:27 +00001034 if (isThumb2) {
1035 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1036 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1037 else
1038 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1039 } else {
1040 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1041 useAM3 = true;
1042 }
Craig Topper420761a2012-04-20 07:30:17 +00001043 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001044 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001045 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001046 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001047 return false;
1048
Chad Rosier57b29972011-11-14 20:22:27 +00001049 if (isThumb2) {
1050 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1051 Opc = ARM::t2LDRi8;
1052 else
1053 Opc = ARM::t2LDRi12;
1054 } else {
1055 Opc = ARM::LDRi12;
1056 }
Craig Topper420761a2012-04-20 07:30:17 +00001057 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001058 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001059 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001060 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001061 // Unaligned loads need special handling. Floats require word-alignment.
1062 if (Alignment && Alignment < 4) {
1063 needVMOV = true;
1064 VT = MVT::i32;
1065 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001066 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001067 } else {
1068 Opc = ARM::VLDRS;
1069 RC = TLI.getRegClassFor(VT);
1070 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001071 break;
1072 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001073 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001074 // FIXME: Unaligned loads need special handling. Doublewords require
1075 // word-alignment.
1076 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001077 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001078
Eric Christopher6dab1372010-09-18 01:59:37 +00001079 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001080 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001081 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001082 }
Eric Christopher564857f2010-12-01 01:40:24 +00001083 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001084 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001085
Eric Christopher564857f2010-12-01 01:40:24 +00001086 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001087 if (allocReg)
1088 ResultReg = createResultReg(RC);
1089 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001090 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1091 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001092 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001093
1094 // If we had an unaligned load of a float we've converted it to an regular
1095 // load. Now we must move from the GRP to the FP register.
1096 if (needVMOV) {
1097 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1098 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1099 TII.get(ARM::VMOVSR), MoveReg)
1100 .addReg(ResultReg));
1101 ResultReg = MoveReg;
1102 }
Eric Christopherdc908042010-08-31 01:28:42 +00001103 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001104}
1105
Eric Christopher43b62be2010-09-27 06:02:23 +00001106bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001107 // Atomic loads need special handling.
1108 if (cast<LoadInst>(I)->isAtomic())
1109 return false;
1110
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001111 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001112 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001113 if (!isLoadTypeLegal(I->getType(), VT))
1114 return false;
1115
Eric Christopher564857f2010-12-01 01:40:24 +00001116 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001117 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001118 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001119
1120 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001121 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1122 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001123 UpdateValueMap(I, ResultReg);
1124 return true;
1125}
1126
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001127bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001128 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001129 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001130 bool useAM3 = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001131 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001132 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001133 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001134 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001135 unsigned Res = createResultReg(isThumb2 ?
1136 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1137 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001138 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001139 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1140 TII.get(Opc), Res)
1141 .addReg(SrcReg).addImm(1));
1142 SrcReg = Res;
1143 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001144 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001145 if (isThumb2) {
1146 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1147 StrOpc = ARM::t2STRBi8;
1148 else
1149 StrOpc = ARM::t2STRBi12;
1150 } else {
1151 StrOpc = ARM::STRBi12;
1152 }
Eric Christopher15418772010-10-12 05:39:06 +00001153 break;
1154 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001155 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001156 return false;
1157
Chad Rosier57b29972011-11-14 20:22:27 +00001158 if (isThumb2) {
1159 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1160 StrOpc = ARM::t2STRHi8;
1161 else
1162 StrOpc = ARM::t2STRHi12;
1163 } else {
1164 StrOpc = ARM::STRH;
1165 useAM3 = true;
1166 }
Eric Christopher15418772010-10-12 05:39:06 +00001167 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001168 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001169 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001170 return false;
1171
Chad Rosier57b29972011-11-14 20:22:27 +00001172 if (isThumb2) {
1173 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1174 StrOpc = ARM::t2STRi8;
1175 else
1176 StrOpc = ARM::t2STRi12;
1177 } else {
1178 StrOpc = ARM::STRi12;
1179 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001180 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001181 case MVT::f32:
1182 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001183 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001184 if (Alignment && Alignment < 4) {
1185 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1186 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1187 TII.get(ARM::VMOVRS), MoveReg)
1188 .addReg(SrcReg));
1189 SrcReg = MoveReg;
1190 VT = MVT::i32;
1191 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001192 } else {
1193 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001194 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001195 break;
1196 case MVT::f64:
1197 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001198 // FIXME: Unaligned stores need special handling. Doublewords require
1199 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001200 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001201 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001202
Eric Christopher56d2b722010-09-02 23:43:26 +00001203 StrOpc = ARM::VSTRD;
1204 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001205 }
Eric Christopher564857f2010-12-01 01:40:24 +00001206 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001207 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001208
Eric Christopher564857f2010-12-01 01:40:24 +00001209 // Create the base instruction, then add the operands.
1210 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1211 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001212 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001213 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001214 return true;
1215}
1216
Eric Christopher43b62be2010-09-27 06:02:23 +00001217bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001218 Value *Op0 = I->getOperand(0);
1219 unsigned SrcReg = 0;
1220
Eli Friedman4136d232011-09-02 22:33:24 +00001221 // Atomic stores need special handling.
1222 if (cast<StoreInst>(I)->isAtomic())
1223 return false;
1224
Eric Christopher564857f2010-12-01 01:40:24 +00001225 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001226 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001227 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001228 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001229
Eric Christopher1b61ef42010-09-02 01:48:11 +00001230 // Get the value to be stored into a register.
1231 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001232 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001233
Eric Christopher564857f2010-12-01 01:40:24 +00001234 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001235 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001236 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001237 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001238
Chad Rosier9eff1e32011-12-03 02:21:57 +00001239 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1240 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001241 return true;
1242}
1243
1244static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1245 switch (Pred) {
1246 // Needs two compares...
1247 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001248 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001249 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001250 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001251 return ARMCC::AL;
1252 case CmpInst::ICMP_EQ:
1253 case CmpInst::FCMP_OEQ:
1254 return ARMCC::EQ;
1255 case CmpInst::ICMP_SGT:
1256 case CmpInst::FCMP_OGT:
1257 return ARMCC::GT;
1258 case CmpInst::ICMP_SGE:
1259 case CmpInst::FCMP_OGE:
1260 return ARMCC::GE;
1261 case CmpInst::ICMP_UGT:
1262 case CmpInst::FCMP_UGT:
1263 return ARMCC::HI;
1264 case CmpInst::FCMP_OLT:
1265 return ARMCC::MI;
1266 case CmpInst::ICMP_ULE:
1267 case CmpInst::FCMP_OLE:
1268 return ARMCC::LS;
1269 case CmpInst::FCMP_ORD:
1270 return ARMCC::VC;
1271 case CmpInst::FCMP_UNO:
1272 return ARMCC::VS;
1273 case CmpInst::FCMP_UGE:
1274 return ARMCC::PL;
1275 case CmpInst::ICMP_SLT:
1276 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001277 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001278 case CmpInst::ICMP_SLE:
1279 case CmpInst::FCMP_ULE:
1280 return ARMCC::LE;
1281 case CmpInst::FCMP_UNE:
1282 case CmpInst::ICMP_NE:
1283 return ARMCC::NE;
1284 case CmpInst::ICMP_UGE:
1285 return ARMCC::HS;
1286 case CmpInst::ICMP_ULT:
1287 return ARMCC::LO;
1288 }
Eric Christopher543cf052010-09-01 22:16:27 +00001289}
1290
Eric Christopher43b62be2010-09-27 06:02:23 +00001291bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001292 const BranchInst *BI = cast<BranchInst>(I);
1293 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1294 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001295
Eric Christophere5734102010-09-03 00:35:47 +00001296 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001297
Eric Christopher0e6233b2010-10-29 21:08:19 +00001298 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1299 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001300 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001301 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001302
1303 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001304 // Try to take advantage of fallthrough opportunities.
1305 CmpInst::Predicate Predicate = CI->getPredicate();
1306 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1307 std::swap(TBB, FBB);
1308 Predicate = CmpInst::getInversePredicate(Predicate);
1309 }
1310
1311 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001312
1313 // We may not handle every CC for now.
1314 if (ARMPred == ARMCC::AL) return false;
1315
Chad Rosier75698f32011-10-26 23:17:28 +00001316 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001317 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001318 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001319
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001320 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001321 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1322 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1323 FastEmitBranch(FBB, DL);
1324 FuncInfo.MBB->addSuccessor(TBB);
1325 return true;
1326 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001327 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1328 MVT SourceVT;
1329 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001330 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001331 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001332 unsigned OpReg = getRegForValue(TI->getOperand(0));
1333 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1334 TII.get(TstOpc))
1335 .addReg(OpReg).addImm(1));
1336
1337 unsigned CCMode = ARMCC::NE;
1338 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1339 std::swap(TBB, FBB);
1340 CCMode = ARMCC::EQ;
1341 }
1342
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001343 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001344 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1345 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1346
1347 FastEmitBranch(FBB, DL);
1348 FuncInfo.MBB->addSuccessor(TBB);
1349 return true;
1350 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001351 } else if (const ConstantInt *CI =
1352 dyn_cast<ConstantInt>(BI->getCondition())) {
1353 uint64_t Imm = CI->getZExtValue();
1354 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1355 FastEmitBranch(Target, DL);
1356 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001357 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001358
Eric Christopher0e6233b2010-10-29 21:08:19 +00001359 unsigned CmpReg = getRegForValue(BI->getCondition());
1360 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001361
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001362 // We've been divorced from our compare! Our block was split, and
1363 // now our compare lives in a predecessor block. We musn't
1364 // re-compare here, as the children of the compare aren't guaranteed
1365 // live across the block boundary (we *could* check for this).
1366 // Regardless, the compare has been done in the predecessor block,
1367 // and it left a value for us in a virtual register. Ergo, we test
1368 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001369 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1371 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001372
Eric Christopher7a20a372011-04-28 16:52:09 +00001373 unsigned CCMode = ARMCC::NE;
1374 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1375 std::swap(TBB, FBB);
1376 CCMode = ARMCC::EQ;
1377 }
1378
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001379 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001380 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001381 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001382 FastEmitBranch(FBB, DL);
1383 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001384 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001385}
1386
Chad Rosier60c8fa62012-02-07 23:56:08 +00001387bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1388 unsigned AddrReg = getRegForValue(I->getOperand(0));
1389 if (AddrReg == 0) return false;
1390
1391 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1393 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001394
1395 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1396 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1397 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1398
Jush Luefc967e2012-06-14 06:08:19 +00001399 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001400}
1401
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001402bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1403 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001404 Type *Ty = Src1Value->getType();
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001405 EVT SrcEVT = TLI.getValueType(Ty, true);
1406 if (!SrcEVT.isSimple()) return false;
1407 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001408
Chad Rosierade62002011-10-26 23:25:44 +00001409 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1410 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001411 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001412
Chad Rosier2f2fe412011-11-09 03:22:02 +00001413 // Check to see if the 2nd operand is a constant that we can encode directly
1414 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001415 int Imm = 0;
1416 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001417 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001418 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1419 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001420 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1421 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1422 SrcVT == MVT::i1) {
1423 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001424 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001425 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1426 // then a cmn, because there is no way to represent 2147483648 as a
1427 // signed 32-bit int.
1428 if (Imm < 0 && Imm != (int)0x80000000) {
1429 isNegativeImm = true;
1430 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001431 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001432 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1433 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001434 }
1435 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1436 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1437 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001438 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001439 }
1440
Eric Christopherd43393a2010-09-08 23:13:45 +00001441 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001442 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001443 bool needsExt = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001444 switch (SrcVT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001445 default: return false;
1446 // TODO: Verify compares.
1447 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001448 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001449 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001450 break;
1451 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001452 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001453 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001454 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001455 case MVT::i1:
1456 case MVT::i8:
1457 case MVT::i16:
1458 needsExt = true;
1459 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001460 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001461 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001462 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001463 CmpOpc = ARM::t2CMPrr;
1464 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001465 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001466 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001467 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001468 CmpOpc = ARM::CMPrr;
1469 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001470 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001471 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001472 break;
1473 }
1474
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001475 unsigned SrcReg1 = getRegForValue(Src1Value);
1476 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001477
Duncan Sands4c0c5452011-11-28 10:31:27 +00001478 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001479 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001480 SrcReg2 = getRegForValue(Src2Value);
1481 if (SrcReg2 == 0) return false;
1482 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001483
1484 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1485 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001486 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1487 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001488 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001489 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1490 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001491 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001492 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001493
Chad Rosier1c47de82011-11-11 06:27:41 +00001494 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001495 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1496 TII.get(CmpOpc))
1497 .addReg(SrcReg1).addReg(SrcReg2));
1498 } else {
1499 MachineInstrBuilder MIB;
1500 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1501 .addReg(SrcReg1);
1502
1503 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1504 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001505 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001506 AddOptionalDefs(MIB);
1507 }
Chad Rosierade62002011-10-26 23:25:44 +00001508
1509 // For floating point we need to move the result to a comparison register
1510 // that we can then use for branches.
1511 if (Ty->isFloatTy() || Ty->isDoubleTy())
1512 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1513 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001514 return true;
1515}
1516
1517bool ARMFastISel::SelectCmp(const Instruction *I) {
1518 const CmpInst *CI = cast<CmpInst>(I);
1519
Eric Christopher229207a2010-09-29 01:14:47 +00001520 // Get the compare predicate.
1521 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001522
Eric Christopher229207a2010-09-29 01:14:47 +00001523 // We may not handle every CC for now.
1524 if (ARMPred == ARMCC::AL) return false;
1525
Chad Rosier530f7ce2011-10-26 22:47:55 +00001526 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001527 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001528 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001529
Eric Christopher229207a2010-09-29 01:14:47 +00001530 // Now set a register based on the comparison. Explicitly set the predicates
1531 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001532 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001533 const TargetRegisterClass *RC = isThumb2 ?
1534 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1535 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001536 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001537 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001538 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001539 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001540 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1541 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001542 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001543
Eric Christophera5b1e682010-09-17 22:28:18 +00001544 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001545 return true;
1546}
1547
Eric Christopher43b62be2010-09-27 06:02:23 +00001548bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001549 // Make sure we have VFP and that we're extending float to double.
1550 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001551
Eric Christopher46203602010-09-09 00:26:48 +00001552 Value *V = I->getOperand(0);
1553 if (!I->getType()->isDoubleTy() ||
1554 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001555
Eric Christopher46203602010-09-09 00:26:48 +00001556 unsigned Op = getRegForValue(V);
1557 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001558
Craig Topper420761a2012-04-20 07:30:17 +00001559 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001560 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001561 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001562 .addReg(Op));
1563 UpdateValueMap(I, Result);
1564 return true;
1565}
1566
Eric Christopher43b62be2010-09-27 06:02:23 +00001567bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001568 // Make sure we have VFP and that we're truncating double to float.
1569 if (!Subtarget->hasVFP2()) return false;
1570
1571 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001572 if (!(I->getType()->isFloatTy() &&
1573 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001574
1575 unsigned Op = getRegForValue(V);
1576 if (Op == 0) return false;
1577
Craig Topper420761a2012-04-20 07:30:17 +00001578 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001579 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001580 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001581 .addReg(Op));
1582 UpdateValueMap(I, Result);
1583 return true;
1584}
1585
Chad Rosierae46a332012-02-03 21:14:11 +00001586bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001587 // Make sure we have VFP.
1588 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001589
Duncan Sands1440e8b2010-11-03 11:35:31 +00001590 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001591 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001592 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001593 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001594
Chad Rosier463fe242011-11-03 02:04:59 +00001595 Value *Src = I->getOperand(0);
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001596 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1597 if (!SrcEVT.isSimple())
1598 return false;
1599 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosier463fe242011-11-03 02:04:59 +00001600 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001601 return false;
1602
Chad Rosier463fe242011-11-03 02:04:59 +00001603 unsigned SrcReg = getRegForValue(Src);
1604 if (SrcReg == 0) return false;
1605
1606 // Handle sign-extension.
1607 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001608 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosierae46a332012-02-03 21:14:11 +00001609 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001610 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001611 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001612
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001613 // The conversion routine works on fp-reg to fp-reg and the operand above
1614 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001615 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001616 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001617
Eric Christopher9a040492010-09-09 18:54:59 +00001618 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001619 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1620 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001621 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001622
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001623 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001624 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1625 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001626 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001627 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001628 return true;
1629}
1630
Chad Rosierae46a332012-02-03 21:14:11 +00001631bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001632 // Make sure we have VFP.
1633 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001634
Duncan Sands1440e8b2010-11-03 11:35:31 +00001635 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001636 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001637 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001638 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001639
Eric Christopher9a040492010-09-09 18:54:59 +00001640 unsigned Op = getRegForValue(I->getOperand(0));
1641 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001642
Eric Christopher9a040492010-09-09 18:54:59 +00001643 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001644 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001645 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1646 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001647 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001648
Chad Rosieree8901c2012-02-03 20:27:51 +00001649 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001650 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001651 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1652 ResultReg)
1653 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001654
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001655 // This result needs to be in an integer register, but the conversion only
1656 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001657 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001658 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001659
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001660 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001661 return true;
1662}
1663
Eric Christopher3bbd3962010-10-11 08:27:59 +00001664bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001665 MVT VT;
1666 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001667 return false;
1668
1669 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001670 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001671
1672 unsigned CondReg = getRegForValue(I->getOperand(0));
1673 if (CondReg == 0) return false;
1674 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1675 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001676
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001677 // Check to see if we can use an immediate in the conditional move.
1678 int Imm = 0;
1679 bool UseImm = false;
1680 bool isNegativeImm = false;
1681 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1682 assert (VT == MVT::i32 && "Expecting an i32.");
1683 Imm = (int)ConstInt->getValue().getZExtValue();
1684 if (Imm < 0) {
1685 isNegativeImm = true;
1686 Imm = ~Imm;
1687 }
1688 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1689 (ARM_AM::getSOImmVal(Imm) != -1);
1690 }
1691
Duncan Sands4c0c5452011-11-28 10:31:27 +00001692 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001693 if (!UseImm) {
1694 Op2Reg = getRegForValue(I->getOperand(2));
1695 if (Op2Reg == 0) return false;
1696 }
1697
1698 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001699 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001700 .addReg(CondReg).addImm(0));
1701
1702 unsigned MovCCOpc;
Chad Rosierac3158b2012-11-27 21:46:46 +00001703 const TargetRegisterClass *RC;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001704 if (!UseImm) {
Chad Rosierac3158b2012-11-27 21:46:46 +00001705 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001706 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1707 } else {
Chad Rosierac3158b2012-11-27 21:46:46 +00001708 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1709 if (!isNegativeImm)
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001710 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosierac3158b2012-11-27 21:46:46 +00001711 else
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001712 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001713 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001714 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001715 if (!UseImm)
1716 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1717 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1718 else
1719 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1720 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001721 UpdateValueMap(I, ResultReg);
1722 return true;
1723}
1724
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001725bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001726 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001727 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001728 if (!isTypeLegal(Ty, VT))
1729 return false;
1730
1731 // If we have integer div support we should have selected this automagically.
1732 // In case we have a real miss go ahead and return false and we'll pick
1733 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001734 if (Subtarget->hasDivide()) return false;
1735
Eric Christopher08637852010-09-30 22:34:19 +00001736 // Otherwise emit a libcall.
1737 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001738 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001739 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001740 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001741 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001742 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001743 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001744 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001745 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001746 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001747 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001748 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001749
Eric Christopher08637852010-09-30 22:34:19 +00001750 return ARMEmitLibcall(I, LC);
1751}
1752
Chad Rosier769422f2012-02-03 21:23:45 +00001753bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001754 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001755 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001756 if (!isTypeLegal(Ty, VT))
1757 return false;
1758
1759 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1760 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001761 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001762 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001763 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001764 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001765 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001766 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001767 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001768 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001769 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001770 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001771
Eric Christopher6a880d62010-10-11 08:37:26 +00001772 return ARMEmitLibcall(I, LC);
1773}
1774
Chad Rosier3901c3e2012-02-06 23:50:07 +00001775bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001776 EVT DestVT = TLI.getValueType(I->getType(), true);
1777
1778 // We can get here in the case when we have a binary operation on a non-legal
1779 // type and the target independent selector doesn't know how to handle it.
1780 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1781 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001782
Chad Rosier6fde8752012-02-08 02:29:21 +00001783 unsigned Opc;
1784 switch (ISDOpcode) {
1785 default: return false;
1786 case ISD::ADD:
1787 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1788 break;
1789 case ISD::OR:
1790 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1791 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001792 case ISD::SUB:
1793 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1794 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001795 }
1796
Chad Rosier3901c3e2012-02-06 23:50:07 +00001797 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1798 if (SrcReg1 == 0) return false;
1799
1800 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1801 // in the instruction, rather then materializing the value in a register.
1802 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1803 if (SrcReg2 == 0) return false;
1804
JF Bastiena9a8a122013-05-29 15:45:47 +00001805 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Chad Rosier3901c3e2012-02-06 23:50:07 +00001806 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1807 TII.get(Opc), ResultReg)
1808 .addReg(SrcReg1).addReg(SrcReg2));
1809 UpdateValueMap(I, ResultReg);
1810 return true;
1811}
1812
1813bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001814 EVT FPVT = TLI.getValueType(I->getType(), true);
1815 if (!FPVT.isSimple()) return false;
1816 MVT VT = FPVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001817
Eric Christopherbc39b822010-09-09 00:53:57 +00001818 // We can get here in the case when we want to use NEON for our fp
1819 // operations, but can't figure out how to. Just use the vfp instructions
1820 // if we have them.
1821 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001822 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001823 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1824 if (isFloat && !Subtarget->hasVFP2())
1825 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001826
Eric Christopherbc39b822010-09-09 00:53:57 +00001827 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001828 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001829 switch (ISDOpcode) {
1830 default: return false;
1831 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001832 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001833 break;
1834 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001835 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001836 break;
1837 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001838 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001839 break;
1840 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001841 unsigned Op1 = getRegForValue(I->getOperand(0));
1842 if (Op1 == 0) return false;
1843
1844 unsigned Op2 = getRegForValue(I->getOperand(1));
1845 if (Op2 == 0) return false;
1846
Chad Rosier316a5aa2012-12-17 19:59:43 +00001847 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Eric Christopherbc39b822010-09-09 00:53:57 +00001848 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1849 TII.get(Opc), ResultReg)
1850 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001851 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001852 return true;
1853}
1854
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001855// Call Handling Code
1856
Jush Luee649832012-07-19 09:49:00 +00001857// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001858// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001859CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1860 bool Return,
1861 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001862 switch (CC) {
1863 default:
1864 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001865 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001866 if (Subtarget->hasVFP2() && !isVarArg) {
1867 if (!Subtarget->isAAPCS_ABI())
1868 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1869 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1870 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1871 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001872 // Fallthrough
1873 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001874 // Use target triple & subtarget features to do actual dispatch.
1875 if (Subtarget->isAAPCS_ABI()) {
1876 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001877 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001878 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1879 else
1880 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1881 } else
1882 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1883 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001884 if (!isVarArg)
1885 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1886 // Fall through to soft float variant, variadic functions don't
1887 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001888 case CallingConv::ARM_AAPCS:
1889 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1890 case CallingConv::ARM_APCS:
1891 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001892 case CallingConv::GHC:
1893 if (Return)
1894 llvm_unreachable("Can't return in GHC call convention");
1895 else
1896 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001897 }
1898}
1899
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001900bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1901 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001902 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001903 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1904 SmallVectorImpl<unsigned> &RegArgs,
1905 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001906 unsigned &NumBytes,
1907 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001908 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001909 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1910 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1911 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001912
Bill Wendling5aeff312012-03-16 23:11:07 +00001913 // Check that we can handle all of the arguments. If we can't, then bail out
1914 // now before we add code to the MBB.
1915 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1916 CCValAssign &VA = ArgLocs[i];
1917 MVT ArgVT = ArgVTs[VA.getValNo()];
1918
1919 // We don't handle NEON/vector parameters yet.
1920 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1921 return false;
1922
1923 // Now copy/store arg to correct locations.
1924 if (VA.isRegLoc() && !VA.needsCustom()) {
1925 continue;
1926 } else if (VA.needsCustom()) {
1927 // TODO: We need custom lowering for vector (v2f64) args.
1928 if (VA.getLocVT() != MVT::f64 ||
1929 // TODO: Only handle register args for now.
1930 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1931 return false;
1932 } else {
1933 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1934 default:
1935 return false;
1936 case MVT::i1:
1937 case MVT::i8:
1938 case MVT::i16:
1939 case MVT::i32:
1940 break;
1941 case MVT::f32:
1942 if (!Subtarget->hasVFP2())
1943 return false;
1944 break;
1945 case MVT::f64:
1946 if (!Subtarget->hasVFP2())
1947 return false;
1948 break;
1949 }
1950 }
1951 }
1952
1953 // At the point, we are able to handle the call's arguments in fast isel.
1954
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001955 // Get a count of how many bytes are to be pushed on the stack.
1956 NumBytes = CCInfo.getNextStackOffset();
1957
1958 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001959 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001960 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1961 TII.get(AdjStackDown))
1962 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001963
1964 // Process the args.
1965 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1966 CCValAssign &VA = ArgLocs[i];
1967 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001968 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001969
Bill Wendling5aeff312012-03-16 23:11:07 +00001970 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1971 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001972
Eric Christopherf9764fa2010-09-30 20:49:44 +00001973 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001974 switch (VA.getLocInfo()) {
1975 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001976 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001977 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001978 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1979 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001980 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001981 break;
1982 }
Chad Rosier42536af2011-11-05 20:16:15 +00001983 case CCValAssign::AExt:
1984 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001985 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001986 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001987 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1988 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001989 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001990 break;
1991 }
1992 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001993 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001994 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001995 assert(BC != 0 && "Failed to emit a bitcast!");
1996 Arg = BC;
1997 ArgVT = VA.getLocVT();
1998 break;
1999 }
2000 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002001 }
2002
2003 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00002004 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002005 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002006 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002007 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002008 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002009 } else if (VA.needsCustom()) {
2010 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002011 assert(VA.getLocVT() == MVT::f64 &&
2012 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002013
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002014 CCValAssign &NextVA = ArgLocs[++i];
2015
Bill Wendling5aeff312012-03-16 23:11:07 +00002016 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2017 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002018
2019 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2020 TII.get(ARM::VMOVRRD), VA.getLocReg())
2021 .addReg(NextVA.getLocReg(), RegState::Define)
2022 .addReg(Arg));
2023 RegArgs.push_back(VA.getLocReg());
2024 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002025 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002026 assert(VA.isMemLoc());
2027 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002028 Address Addr;
2029 Addr.BaseType = Address::RegBase;
2030 Addr.Base.Reg = ARM::SP;
2031 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002032
Bill Wendling5aeff312012-03-16 23:11:07 +00002033 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2034 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002035 }
2036 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002037
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002038 return true;
2039}
2040
Duncan Sands1440e8b2010-11-03 11:35:31 +00002041bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002042 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002043 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002044 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002045 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002046 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2047 TII.get(AdjStackUp))
2048 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002049
2050 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002051 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002052 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002053 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2054 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002055
2056 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002057 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002058 // For this move we copy into two registers and then move into the
2059 // double fp reg we want.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002060 MVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002061 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002062 unsigned ResultReg = createResultReg(DstRC);
2063 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2064 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002065 .addReg(RVLocs[0].getLocReg())
2066 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002067
Eric Christopher3659ac22010-10-20 08:02:24 +00002068 UsedRegs.push_back(RVLocs[0].getLocReg());
2069 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002070
Eric Christopherdccd2c32010-10-11 08:38:55 +00002071 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002072 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002073 } else {
2074 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002075 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002076
2077 // Special handling for extended integers.
2078 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2079 CopyVT = MVT::i32;
2080
Craig Topper44d23822012-02-22 05:59:10 +00002081 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002082
Eric Christopher14df8822010-10-01 00:00:11 +00002083 unsigned ResultReg = createResultReg(DstRC);
2084 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2085 ResultReg).addReg(RVLocs[0].getLocReg());
2086 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002087
Eric Christopherdccd2c32010-10-11 08:38:55 +00002088 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002089 UpdateValueMap(I, ResultReg);
2090 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002091 }
2092
Eric Christopherdccd2c32010-10-11 08:38:55 +00002093 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002094}
2095
Eric Christopher4f512ef2010-10-22 01:28:00 +00002096bool ARMFastISel::SelectRet(const Instruction *I) {
2097 const ReturnInst *Ret = cast<ReturnInst>(I);
2098 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002099
Eric Christopher4f512ef2010-10-22 01:28:00 +00002100 if (!FuncInfo.CanLowerReturn)
2101 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002102
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002103 // Build a list of return value registers.
2104 SmallVector<unsigned, 4> RetRegs;
2105
Eric Christopher4f512ef2010-10-22 01:28:00 +00002106 CallingConv::ID CC = F.getCallingConv();
2107 if (Ret->getNumOperands() > 0) {
2108 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00002109 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002110
2111 // Analyze operands of the call, assigning locations to each operand.
2112 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002113 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002114 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2115 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002116
2117 const Value *RV = Ret->getOperand(0);
2118 unsigned Reg = getRegForValue(RV);
2119 if (Reg == 0)
2120 return false;
2121
2122 // Only handle a single return value for now.
2123 if (ValLocs.size() != 1)
2124 return false;
2125
2126 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002127
Eric Christopher4f512ef2010-10-22 01:28:00 +00002128 // Don't bother handling odd stuff for now.
2129 if (VA.getLocInfo() != CCValAssign::Full)
2130 return false;
2131 // Only handle register returns for now.
2132 if (!VA.isRegLoc())
2133 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002134
2135 unsigned SrcReg = Reg + VA.getValNo();
Chad Rosier316a5aa2012-12-17 19:59:43 +00002136 EVT RVEVT = TLI.getValueType(RV->getType());
2137 if (!RVEVT.isSimple()) return false;
2138 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002139 MVT DestVT = VA.getValVT();
Chad Rosierf470cbb2011-11-04 00:50:21 +00002140 // Special handling for extended integers.
2141 if (RVVT != DestVT) {
2142 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2143 return false;
2144
Chad Rosierf470cbb2011-11-04 00:50:21 +00002145 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2146
Chad Rosierb8703fe2012-02-17 01:21:28 +00002147 // Perform extension if flagged as either zext or sext. Otherwise, do
2148 // nothing.
2149 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2150 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2151 if (SrcReg == 0) return false;
2152 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002153 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002154
Eric Christopher4f512ef2010-10-22 01:28:00 +00002155 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002156 unsigned DstReg = VA.getLocReg();
2157 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2158 // Avoid a cross-class copy. This is very unlikely.
2159 if (!SrcRC->contains(DstReg))
2160 return false;
2161 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2162 DstReg).addReg(SrcReg);
2163
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002164 // Add register to return instruction.
2165 RetRegs.push_back(VA.getLocReg());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002166 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002167
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002168 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002169 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2170 TII.get(RetOpc));
2171 AddOptionalDefs(MIB);
2172 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2173 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002174 return true;
2175}
2176
Chad Rosier49d6fc02012-06-12 19:25:13 +00002177unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2178 if (UseReg)
2179 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2180 else
2181 return isThumb2 ? ARM::tBL : ARM::BL;
2182}
2183
2184unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2185 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2186 GlobalValue::ExternalLinkage, 0, Name);
Chad Rosier316a5aa2012-12-17 19:59:43 +00002187 EVT LCREVT = TLI.getValueType(GV->getType());
2188 if (!LCREVT.isSimple()) return 0;
2189 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher872f4a22011-02-22 01:37:10 +00002190}
2191
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002192// A quick function that will emit a call for a named libcall in F with the
2193// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002194// can emit a call for any libcall we can produce. This is an abridged version
2195// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002196// like computed function pointers or strange arguments at call sites.
2197// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2198// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002199bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2200 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002201
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002202 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002203 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002204 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002205 if (RetTy->isVoidTy())
2206 RetVT = MVT::isVoid;
2207 else if (!isTypeLegal(RetTy, RetVT))
2208 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002209
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002210 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002211 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002212 SmallVector<CCValAssign, 16> RVLocs;
2213 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002214 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002215 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2216 return false;
2217 }
2218
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002219 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002220 SmallVector<Value*, 8> Args;
2221 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002222 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002223 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2224 Args.reserve(I->getNumOperands());
2225 ArgRegs.reserve(I->getNumOperands());
2226 ArgVTs.reserve(I->getNumOperands());
2227 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002228 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002229 Value *Op = I->getOperand(i);
2230 unsigned Arg = getRegForValue(Op);
2231 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002232
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002233 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002234 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002235 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002236
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002237 ISD::ArgFlagsTy Flags;
2238 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2239 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002240
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002241 Args.push_back(Op);
2242 ArgRegs.push_back(Arg);
2243 ArgVTs.push_back(ArgVT);
2244 ArgFlags.push_back(Flags);
2245 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002246
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002247 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002248 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002249 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002250 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2251 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002252 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002253
Chad Rosier49d6fc02012-06-12 19:25:13 +00002254 unsigned CalleeReg = 0;
2255 if (EnableARMLongCalls) {
2256 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2257 if (CalleeReg == 0) return false;
2258 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002259
Chad Rosier49d6fc02012-06-12 19:25:13 +00002260 // Issue the call.
2261 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2262 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2263 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002264 // BL / BLX don't take a predicate, but tBL / tBLX do.
2265 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002266 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002267 if (EnableARMLongCalls)
2268 MIB.addReg(CalleeReg);
2269 else
2270 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002271
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002272 // Add implicit physical register uses to the call.
2273 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002274 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002275
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002276 // Add a register mask with the call-preserved registers.
2277 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2278 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2279
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002280 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002281 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002282 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002283
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002284 // Set all unused physreg defs as dead.
2285 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002286
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002287 return true;
2288}
2289
Chad Rosier11add262011-11-11 23:31:03 +00002290bool ARMFastISel::SelectCall(const Instruction *I,
2291 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002292 const CallInst *CI = cast<CallInst>(I);
2293 const Value *Callee = CI->getCalledValue();
2294
Chad Rosier11add262011-11-11 23:31:03 +00002295 // Can't handle inline asm.
2296 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002297
Chad Rosier425e9512012-12-11 00:18:02 +00002298 // Allow SelectionDAG isel to handle tail calls.
2299 if (CI->isTailCall()) return false;
2300
Eric Christopherf9764fa2010-09-30 20:49:44 +00002301 // Check the calling convention.
2302 ImmutableCallSite CS(CI);
2303 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002304
Eric Christopherf9764fa2010-09-30 20:49:44 +00002305 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002306
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002307 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2308 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002309 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002310
Eric Christopherf9764fa2010-09-30 20:49:44 +00002311 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002312 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002313 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002314 if (RetTy->isVoidTy())
2315 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002316 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2317 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002318 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002319
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002320 // Can't handle non-double multi-reg retvals.
2321 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2322 RetVT != MVT::i16 && RetVT != MVT::i32) {
2323 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002324 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2325 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002326 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2327 return false;
2328 }
2329
Eric Christopherf9764fa2010-09-30 20:49:44 +00002330 // Set up the argument vectors.
2331 SmallVector<Value*, 8> Args;
2332 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002333 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002334 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002335 unsigned arg_size = CS.arg_size();
2336 Args.reserve(arg_size);
2337 ArgRegs.reserve(arg_size);
2338 ArgVTs.reserve(arg_size);
2339 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002340 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2341 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002342 // If we're lowering a memory intrinsic instead of a regular call, skip the
2343 // last two arguments, which shouldn't be passed to the underlying function.
2344 if (IntrMemName && e-i <= 2)
2345 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002346
Eric Christopherf9764fa2010-09-30 20:49:44 +00002347 ISD::ArgFlagsTy Flags;
2348 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00002349 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002350 Flags.setSExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00002351 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002352 Flags.setZExt();
2353
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002354 // FIXME: Only handle *easy* calls for now.
Bill Wendling034b94b2012-12-19 07:18:57 +00002355 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2356 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2357 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2358 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002359 return false;
2360
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002361 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002362 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002363 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2364 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002365 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002366
2367 unsigned Arg = getRegForValue(*i);
2368 if (Arg == 0)
2369 return false;
2370
Eric Christopherf9764fa2010-09-30 20:49:44 +00002371 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2372 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002373
Eric Christopherf9764fa2010-09-30 20:49:44 +00002374 Args.push_back(*i);
2375 ArgRegs.push_back(Arg);
2376 ArgVTs.push_back(ArgVT);
2377 ArgFlags.push_back(Flags);
2378 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002379
Eric Christopherf9764fa2010-09-30 20:49:44 +00002380 // Handle the arguments now that we've gotten them.
2381 SmallVector<unsigned, 4> RegArgs;
2382 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002383 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2384 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002385 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002386
Chad Rosier49d6fc02012-06-12 19:25:13 +00002387 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002388 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002389 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002390
Chad Rosier49d6fc02012-06-12 19:25:13 +00002391 unsigned CalleeReg = 0;
2392 if (UseReg) {
2393 if (IntrMemName)
2394 CalleeReg = getLibcallReg(IntrMemName);
2395 else
2396 CalleeReg = getRegForValue(Callee);
2397
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002398 if (CalleeReg == 0) return false;
2399 }
2400
Chad Rosier49d6fc02012-06-12 19:25:13 +00002401 // Issue the call.
2402 unsigned CallOpc = ARMSelectCallOp(UseReg);
2403 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2404 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002405
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002406 // ARM calls don't take a predicate, but tBL / tBLX do.
2407 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002408 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002409 if (UseReg)
2410 MIB.addReg(CalleeReg);
2411 else if (!IntrMemName)
2412 MIB.addGlobalAddress(GV, 0, 0);
2413 else
2414 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002415
Eric Christopherf9764fa2010-09-30 20:49:44 +00002416 // Add implicit physical register uses to the call.
2417 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002418 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002419
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002420 // Add a register mask with the call-preserved registers.
2421 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2422 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2423
Eric Christopherf9764fa2010-09-30 20:49:44 +00002424 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002425 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002426 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2427 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002428
Eric Christopherf9764fa2010-09-30 20:49:44 +00002429 // Set all unused physreg defs as dead.
2430 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002431
Eric Christopherf9764fa2010-09-30 20:49:44 +00002432 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002433}
2434
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002435bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002436 return Len <= 16;
2437}
2438
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002439bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosierc9758b12012-12-06 01:34:31 +00002440 uint64_t Len, unsigned Alignment) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002441 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002442 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002443 return false;
2444
Chad Rosier909cb4f2011-11-14 22:46:17 +00002445 while (Len) {
2446 MVT VT;
Chad Rosierc9758b12012-12-06 01:34:31 +00002447 if (!Alignment || Alignment >= 4) {
2448 if (Len >= 4)
2449 VT = MVT::i32;
2450 else if (Len >= 2)
2451 VT = MVT::i16;
2452 else {
2453 assert (Len == 1 && "Expected a length of 1!");
2454 VT = MVT::i8;
2455 }
2456 } else {
2457 // Bound based on alignment.
2458 if (Len >= 2 && Alignment == 2)
2459 VT = MVT::i16;
2460 else {
Chad Rosierc9758b12012-12-06 01:34:31 +00002461 VT = MVT::i8;
2462 }
Chad Rosier909cb4f2011-11-14 22:46:17 +00002463 }
2464
2465 bool RV;
2466 unsigned ResultReg;
2467 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002468 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002469 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002470 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002471 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002472
2473 unsigned Size = VT.getSizeInBits()/8;
2474 Len -= Size;
2475 Dest.Offset += Size;
2476 Src.Offset += Size;
2477 }
2478
2479 return true;
2480}
2481
Chad Rosier11add262011-11-11 23:31:03 +00002482bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2483 // FIXME: Handle more intrinsics.
2484 switch (I.getIntrinsicID()) {
2485 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002486 case Intrinsic::frameaddress: {
2487 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2488 MFI->setFrameAddressIsTaken(true);
2489
2490 unsigned LdrOpc;
2491 const TargetRegisterClass *RC;
2492 if (isThumb2) {
2493 LdrOpc = ARM::t2LDRi12;
2494 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2495 } else {
2496 LdrOpc = ARM::LDRi12;
2497 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2498 }
2499
2500 const ARMBaseRegisterInfo *RegInfo =
2501 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2502 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2503 unsigned SrcReg = FramePtr;
2504
2505 // Recursively load frame address
2506 // ldr r0 [fp]
2507 // ldr r0 [r0]
2508 // ldr r0 [r0]
2509 // ...
2510 unsigned DestReg;
2511 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2512 while (Depth--) {
2513 DestReg = createResultReg(RC);
2514 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2515 TII.get(LdrOpc), DestReg)
2516 .addReg(SrcReg).addImm(0));
2517 SrcReg = DestReg;
2518 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002519 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002520 return true;
2521 }
Chad Rosier11add262011-11-11 23:31:03 +00002522 case Intrinsic::memcpy:
2523 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002524 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2525 // Don't handle volatile.
2526 if (MTI.isVolatile())
2527 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002528
2529 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2530 // we would emit dead code because we don't currently handle memmoves.
2531 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2532 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002533 // Small memcpy's are common enough that we want to do them without a call
2534 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002535 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002536 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002537 Address Dest, Src;
2538 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2539 !ARMComputeAddress(MTI.getRawSource(), Src))
2540 return false;
Chad Rosierc9758b12012-12-06 01:34:31 +00002541 unsigned Alignment = MTI.getAlignment();
2542 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002543 return true;
2544 }
2545 }
Jush Luefc967e2012-06-14 06:08:19 +00002546
Chad Rosier11add262011-11-11 23:31:03 +00002547 if (!MTI.getLength()->getType()->isIntegerTy(32))
2548 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002549
Chad Rosier11add262011-11-11 23:31:03 +00002550 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2551 return false;
2552
2553 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2554 return SelectCall(&I, IntrMemName);
2555 }
2556 case Intrinsic::memset: {
2557 const MemSetInst &MSI = cast<MemSetInst>(I);
2558 // Don't handle volatile.
2559 if (MSI.isVolatile())
2560 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002561
Chad Rosier11add262011-11-11 23:31:03 +00002562 if (!MSI.getLength()->getType()->isIntegerTy(32))
2563 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002564
Chad Rosier11add262011-11-11 23:31:03 +00002565 if (MSI.getDestAddressSpace() > 255)
2566 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002567
Chad Rosier11add262011-11-11 23:31:03 +00002568 return SelectCall(&I, "memset");
2569 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002570 case Intrinsic::trap: {
Eli Bendersky0f156af2013-01-30 16:30:19 +00002571 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(
2572 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosier226ddf52012-05-11 21:33:49 +00002573 return true;
2574 }
Chad Rosier11add262011-11-11 23:31:03 +00002575 }
Chad Rosier11add262011-11-11 23:31:03 +00002576}
2577
Chad Rosier0d7b2312011-11-02 00:18:48 +00002578bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002579 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002580 // undefined.
2581 Value *Op = I->getOperand(0);
2582
2583 EVT SrcVT, DestVT;
2584 SrcVT = TLI.getValueType(Op->getType(), true);
2585 DestVT = TLI.getValueType(I->getType(), true);
2586
2587 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2588 return false;
2589 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2590 return false;
2591
2592 unsigned SrcReg = getRegForValue(Op);
2593 if (!SrcReg) return false;
2594
2595 // Because the high bits are undefined, a truncate doesn't generate
2596 // any code.
2597 UpdateValueMap(I, SrcReg);
2598 return true;
2599}
2600
Chad Rosier316a5aa2012-12-17 19:59:43 +00002601unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier87633022011-11-02 17:20:24 +00002602 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002603 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002604 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002605
2606 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002607 bool isBoolZext = false;
Eric Christopher2c553622013-04-22 14:11:25 +00002608 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002609 switch (SrcVT.SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002610 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002611 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002612 if (!Subtarget->hasV6Ops()) return 0;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002613 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
2614 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002615 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002616 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002617 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002618 break;
2619 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002620 if (!Subtarget->hasV6Ops()) return 0;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002621 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
2622 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002623 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002624 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002625 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002626 break;
2627 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002628 if (isZExt) {
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002629 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002630 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002631 isBoolZext = true;
2632 break;
2633 }
Chad Rosier87633022011-11-02 17:20:24 +00002634 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002635 }
2636
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002637 unsigned ResultReg = createResultReg(RC);
Eli Friedman76927d732011-05-25 23:49:02 +00002638 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002639 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002640 .addReg(SrcReg);
2641 if (isBoolZext)
2642 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002643 else
2644 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002645 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002646 return ResultReg;
2647}
2648
2649bool ARMFastISel::SelectIntExt(const Instruction *I) {
2650 // On ARM, in general, integer casts don't involve legal types; this code
2651 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002652 Type *DestTy = I->getType();
2653 Value *Src = I->getOperand(0);
2654 Type *SrcTy = Src->getType();
2655
Chad Rosier87633022011-11-02 17:20:24 +00002656 bool isZExt = isa<ZExtInst>(I);
2657 unsigned SrcReg = getRegForValue(Src);
2658 if (!SrcReg) return false;
2659
Chad Rosier316a5aa2012-12-17 19:59:43 +00002660 EVT SrcEVT, DestEVT;
2661 SrcEVT = TLI.getValueType(SrcTy, true);
2662 DestEVT = TLI.getValueType(DestTy, true);
2663 if (!SrcEVT.isSimple()) return false;
2664 if (!DestEVT.isSimple()) return false;
Patrik Hagglund3d170e62012-12-17 14:30:06 +00002665
Chad Rosier316a5aa2012-12-17 19:59:43 +00002666 MVT SrcVT = SrcEVT.getSimpleVT();
2667 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier87633022011-11-02 17:20:24 +00002668 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2669 if (ResultReg == 0) return false;
2670 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002671 return true;
2672}
2673
Jush Lu29465492012-08-03 02:37:48 +00002674bool ARMFastISel::SelectShift(const Instruction *I,
2675 ARM_AM::ShiftOpc ShiftTy) {
2676 // We handle thumb2 mode by target independent selector
2677 // or SelectionDAG ISel.
2678 if (isThumb2)
2679 return false;
2680
2681 // Only handle i32 now.
2682 EVT DestVT = TLI.getValueType(I->getType(), true);
2683 if (DestVT != MVT::i32)
2684 return false;
2685
2686 unsigned Opc = ARM::MOVsr;
2687 unsigned ShiftImm;
2688 Value *Src2Value = I->getOperand(1);
2689 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2690 ShiftImm = CI->getZExtValue();
2691
2692 // Fall back to selection DAG isel if the shift amount
2693 // is zero or greater than the width of the value type.
2694 if (ShiftImm == 0 || ShiftImm >=32)
2695 return false;
2696
2697 Opc = ARM::MOVsi;
2698 }
2699
2700 Value *Src1Value = I->getOperand(0);
2701 unsigned Reg1 = getRegForValue(Src1Value);
2702 if (Reg1 == 0) return false;
2703
Nadav Roteme7576402012-09-06 11:13:55 +00002704 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002705 if (Opc == ARM::MOVsr) {
2706 Reg2 = getRegForValue(Src2Value);
2707 if (Reg2 == 0) return false;
2708 }
2709
JF Bastiena9a8a122013-05-29 15:45:47 +00002710 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu29465492012-08-03 02:37:48 +00002711 if(ResultReg == 0) return false;
2712
2713 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2714 TII.get(Opc), ResultReg)
2715 .addReg(Reg1);
2716
2717 if (Opc == ARM::MOVsi)
2718 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2719 else if (Opc == ARM::MOVsr) {
2720 MIB.addReg(Reg2);
2721 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2722 }
2723
2724 AddOptionalDefs(MIB);
2725 UpdateValueMap(I, ResultReg);
2726 return true;
2727}
2728
Eric Christopher56d2b722010-09-02 23:43:26 +00002729// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002730bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002731
Eric Christopherab695882010-07-21 22:26:11 +00002732 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002733 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002734 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002735 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002736 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002737 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002738 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002739 case Instruction::IndirectBr:
2740 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002741 case Instruction::ICmp:
2742 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002743 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002744 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002745 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002746 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002747 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002748 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002749 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002750 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002751 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002752 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002753 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002754 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002755 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002756 case Instruction::Add:
2757 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002758 case Instruction::Or:
2759 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002760 case Instruction::Sub:
2761 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002762 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002763 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002764 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002765 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002766 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002767 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002768 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002769 return SelectDiv(I, /*isSigned*/ true);
2770 case Instruction::UDiv:
2771 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002772 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002773 return SelectRem(I, /*isSigned*/ true);
2774 case Instruction::URem:
2775 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002776 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002777 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2778 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002779 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002780 case Instruction::Select:
2781 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002782 case Instruction::Ret:
2783 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002784 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002785 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002786 case Instruction::ZExt:
2787 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002788 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002789 case Instruction::Shl:
2790 return SelectShift(I, ARM_AM::lsl);
2791 case Instruction::LShr:
2792 return SelectShift(I, ARM_AM::lsr);
2793 case Instruction::AShr:
2794 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002795 default: break;
2796 }
2797 return false;
2798}
2799
Eli Bendersky75299e32013-04-19 22:29:18 +00002800/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierb29b9502011-11-13 02:23:59 +00002801/// vreg is being provided by the specified load instruction. If possible,
2802/// try to fold the load as an operand to the instruction, returning true if
2803/// successful.
Eli Bendersky75299e32013-04-19 22:29:18 +00002804bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2805 const LoadInst *LI) {
Chad Rosierb29b9502011-11-13 02:23:59 +00002806 // Verify we have a legal type before going any further.
2807 MVT VT;
2808 if (!isLoadTypeLegal(LI->getType(), VT))
2809 return false;
2810
2811 // Combine load followed by zero- or sign-extend.
2812 // ldrb r1, [r0] ldrb r1, [r0]
2813 // uxtb r2, r1 =>
2814 // mov r3, r2 mov r3, r1
2815 bool isZExt = true;
2816 switch(MI->getOpcode()) {
2817 default: return false;
2818 case ARM::SXTH:
2819 case ARM::t2SXTH:
2820 isZExt = false;
2821 case ARM::UXTH:
2822 case ARM::t2UXTH:
2823 if (VT != MVT::i16)
2824 return false;
2825 break;
2826 case ARM::SXTB:
2827 case ARM::t2SXTB:
2828 isZExt = false;
2829 case ARM::UXTB:
2830 case ARM::t2UXTB:
2831 if (VT != MVT::i8)
2832 return false;
2833 break;
2834 }
2835 // See if we can handle this address.
2836 Address Addr;
2837 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002838
Chad Rosierb29b9502011-11-13 02:23:59 +00002839 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002840 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002841 return false;
2842 MI->eraseFromParent();
2843 return true;
2844}
2845
Jush Lu8f506472012-09-27 05:21:41 +00002846unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002847 unsigned Align, MVT VT) {
Jush Lu8f506472012-09-27 05:21:41 +00002848 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2849 ARMConstantPoolConstant *CPV =
2850 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2851 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2852
2853 unsigned Opc;
2854 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2855 // Load value.
2856 if (isThumb2) {
2857 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2858 TII.get(ARM::t2LDRpci), DestReg1)
2859 .addConstantPoolIndex(Idx));
2860 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2861 } else {
2862 // The extra immediate is for addrmode2.
2863 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2864 DL, TII.get(ARM::LDRcp), DestReg1)
2865 .addConstantPoolIndex(Idx).addImm(0));
2866 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2867 }
2868
2869 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2870 if (GlobalBaseReg == 0) {
2871 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2872 AFI->setGlobalBaseReg(GlobalBaseReg);
2873 }
2874
2875 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2876 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2877 DL, TII.get(Opc), DestReg2)
2878 .addReg(DestReg1)
2879 .addReg(GlobalBaseReg);
2880 if (!UseGOTOFF)
2881 MIB.addImm(0);
2882 AddOptionalDefs(MIB);
2883
2884 return DestReg2;
2885}
2886
Evan Cheng092e5e72013-02-11 01:27:15 +00002887bool ARMFastISel::FastLowerArguments() {
2888 if (!FuncInfo.CanLowerReturn)
2889 return false;
2890
2891 const Function *F = FuncInfo.Fn;
2892 if (F->isVarArg())
2893 return false;
2894
2895 CallingConv::ID CC = F->getCallingConv();
2896 switch (CC) {
2897 default:
2898 return false;
2899 case CallingConv::Fast:
2900 case CallingConv::C:
2901 case CallingConv::ARM_AAPCS_VFP:
2902 case CallingConv::ARM_AAPCS:
2903 case CallingConv::ARM_APCS:
2904 break;
2905 }
2906
2907 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
2908 // which are passed in r0 - r3.
2909 unsigned Idx = 1;
2910 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
2911 I != E; ++I, ++Idx) {
2912 if (Idx > 4)
2913 return false;
2914
2915 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
2916 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
2917 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
2918 return false;
2919
2920 Type *ArgTy = I->getType();
2921 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
2922 return false;
2923
2924 EVT ArgVT = TLI.getValueType(ArgTy);
Chad Rosierfe88aa02013-02-26 01:05:31 +00002925 if (!ArgVT.isSimple()) return false;
Evan Cheng092e5e72013-02-11 01:27:15 +00002926 switch (ArgVT.getSimpleVT().SimpleTy) {
2927 case MVT::i8:
2928 case MVT::i16:
2929 case MVT::i32:
2930 break;
2931 default:
2932 return false;
2933 }
2934 }
2935
2936
2937 static const uint16_t GPRArgRegs[] = {
2938 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2939 };
2940
2941 const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::i32);
2942 Idx = 0;
2943 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
2944 I != E; ++I, ++Idx) {
2945 if (I->use_empty())
2946 continue;
2947 unsigned SrcReg = GPRArgRegs[Idx];
2948 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
2949 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
2950 // Without this, EmitLiveInCopies may eliminate the livein if its only
2951 // use is a bitcast (which isn't turned into an instruction).
2952 unsigned ResultReg = createResultReg(RC);
2953 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2954 ResultReg).addReg(DstReg, getKillRegState(true));
2955 UpdateValueMap(I, ResultReg);
2956 }
2957
2958 return true;
2959}
2960
Eric Christopherab695882010-07-21 22:26:11 +00002961namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002962 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2963 const TargetLibraryInfo *libInfo) {
Rafael Espindola9e3e7302013-05-30 20:37:52 +00002964 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002965 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002966
Rafael Espindola9e3e7302013-05-30 20:37:52 +00002967 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002968 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Rafael Espindola9e3e7302013-05-30 20:37:52 +00002969 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002970 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002971 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002972 }
2973}