blob: 0dd3c598c1543c028dfed632b384bcc33019827a [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000015#include "LiveDebugVariables.h"
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +000016#include "LiveRangeEdit.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000017#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000018#include "VirtRegRewriter.h"
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +000019#include "RegisterClassInfo.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000020#include "Spiller.h"
Rafael Espindolafdf16ca2011-06-26 21:41:06 +000021#include "RegisterCoalescer.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000024#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000025#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
27#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000031#include "llvm/CodeGen/RegAllocRegistry.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000034#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000035#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000036#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000037#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000038#include "llvm/ADT/Statistic.h"
39#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000040#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000041#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000042#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000043#include <algorithm>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000044#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000045#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000047
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000048using namespace llvm;
49
Chris Lattnercd3245a2006-12-19 22:41:21 +000050STATISTIC(NumIters , "Number of iterations performed");
51STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000052STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000053STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000054
Evan Cheng3e172252008-06-20 21:45:16 +000055static cl::opt<bool>
56NewHeuristic("new-spilling-heuristic",
57 cl::desc("Use new spilling heuristic"),
58 cl::init(false), cl::Hidden);
59
Evan Chengf5cd4f02008-10-23 20:43:13 +000060static cl::opt<bool>
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000061TrivCoalesceEnds("trivial-coalesce-ends",
62 cl::desc("Attempt trivial coalescing of interval ends"),
63 cl::init(false), cl::Hidden);
64
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +000065static cl::opt<bool>
66AvoidWAWHazard("avoid-waw-hazard",
67 cl::desc("Avoid write-write hazards for some register classes"),
68 cl::init(false), cl::Hidden);
69
Chris Lattnercd3245a2006-12-19 22:41:21 +000070static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000071linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000072 createLinearScanRegisterAllocator);
73
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000074namespace {
David Greene7cfd3362009-11-19 15:55:49 +000075 // When we allocate a register, add it to a fixed-size queue of
76 // registers to skip in subsequent allocations. This trades a small
77 // amount of register pressure and increased spills for flexibility in
78 // the post-pass scheduler.
79 //
80 // Note that in a the number of registers used for reloading spills
81 // will be one greater than the value of this option.
82 //
83 // One big limitation of this is that it doesn't differentiate between
84 // different register classes. So on x86-64, if there is xmm register
85 // pressure, it can caused fewer GPRs to be held in the queue.
86 static cl::opt<unsigned>
87 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000088 cl::desc("Number of registers for linearscan to remember"
89 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000090 cl::init(0),
91 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000092
Nick Lewycky6726b6d2009-10-25 06:33:48 +000093 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000094 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000095 RALinScan() : MachineFunctionPass(ID) {
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000096 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +000097 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
98 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
Rafael Espindola5b220212011-06-26 22:34:10 +000099 initializeRegisterCoalescerPass(
Owen Anderson081c34b2010-10-19 17:21:58 +0000100 *PassRegistry::getPassRegistry());
101 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000102 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000103 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000104 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
105 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
106 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
107
David Greene7cfd3362009-11-19 15:55:49 +0000108 // Initialize the queue to record recently-used registers.
109 if (NumRecentlyUsedRegs > 0)
110 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000111 RecentNext = RecentRegs.begin();
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000112 avoidWAW_ = 0;
David Greene7cfd3362009-11-19 15:55:49 +0000113 }
Devang Patel794fd752007-05-01 21:15:47 +0000114
Chris Lattnercbb56252004-11-18 02:42:27 +0000115 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000116 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000117 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000118 /// RelatedRegClasses - This structure is built the first time a function is
119 /// compiled, and keeps track of which register classes have registers that
120 /// belong to multiple classes or have aliases that are in other classes.
121 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000122 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000123
Evan Cheng206d1852009-04-20 08:01:12 +0000124 // NextReloadMap - For each register in the map, it maps to the another
125 // register which is defined by a reload from the same stack slot and
126 // both reloads are in the same basic block.
127 DenseMap<unsigned, unsigned> NextReloadMap;
128
129 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
130 // un-favored for allocation.
131 SmallSet<unsigned, 8> DowngradedRegs;
132
133 // DowngradeMap - A map from virtual registers to physical registers being
134 // downgraded for the virtual registers.
135 DenseMap<unsigned, unsigned> DowngradeMap;
136
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000137 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000138 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000139 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000140 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000141 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000142 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000143 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000144 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000145 MachineLoopInfo *loopInfo;
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000146 RegisterClassInfo RegClassInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000147
148 /// handled_ - Intervals are added to the handled_ set in the order of their
149 /// start value. This is uses for backtracking.
150 std::vector<LiveInterval*> handled_;
151
152 /// fixed_ - Intervals that correspond to machine registers.
153 ///
154 IntervalPtrs fixed_;
155
156 /// active_ - Intervals that are currently being processed, and which have a
157 /// live range active for the current point.
158 IntervalPtrs active_;
159
160 /// inactive_ - Intervals that are currently being processed, but which have
161 /// a hold at the current point.
162 IntervalPtrs inactive_;
163
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000164 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000165 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000166 greater_ptr<LiveInterval> > IntervalHeap;
167 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000168
169 /// regUse_ - Tracks register usage.
170 SmallVector<unsigned, 32> regUse_;
171 SmallVector<unsigned, 32> regUseBackUp_;
172
173 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000174 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000175
Lang Hames87e3bca2009-05-06 02:36:21 +0000176 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000177
Lang Hamese2b201b2009-05-18 19:03:16 +0000178 std::auto_ptr<Spiller> spiller_;
179
David Greene7cfd3362009-11-19 15:55:49 +0000180 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000181 SmallVector<unsigned, 4> RecentRegs;
182 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000183
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000184 // Last write-after-write register written.
185 unsigned avoidWAW_;
186
David Greene7cfd3362009-11-19 15:55:49 +0000187 // Record that we just picked this register.
188 void recordRecentlyUsed(unsigned reg) {
189 assert(reg != 0 && "Recently used register is NOREG!");
190 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000191 *RecentNext++ = reg;
192 if (RecentNext == RecentRegs.end())
193 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000194 }
195 }
196
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000197 public:
198 virtual const char* getPassName() const {
199 return "Linear Scan Register Allocator";
200 }
201
202 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000203 AU.setPreservesCFG();
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000204 AU.addRequired<AliasAnalysis>();
205 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000206 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000207 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000208 if (StrongPHIElim)
209 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000210 // Make sure PassManager knows which analyses to make available
211 // to coalescing and which analyses coalescing invalidates.
212 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000213 AU.addRequired<CalculateSpillWeights>();
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000214 AU.addRequiredID(LiveStacksID);
215 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000216 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000217 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000218 AU.addRequired<VirtRegMap>();
219 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000220 AU.addRequired<LiveDebugVariables>();
221 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000222 AU.addRequiredID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +0000223 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000224 MachineFunctionPass::getAnalysisUsage(AU);
225 }
226
227 /// runOnMachineFunction - register allocate the whole function
228 bool runOnMachineFunction(MachineFunction&);
229
David Greene7cfd3362009-11-19 15:55:49 +0000230 // Determine if we skip this register due to its being recently used.
231 bool isRecentlyUsed(unsigned reg) const {
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +0000232 return reg == avoidWAW_ ||
233 std::find(RecentRegs.begin(), RecentRegs.end(), reg) != RecentRegs.end();
David Greene7cfd3362009-11-19 15:55:49 +0000234 }
235
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000236 private:
237 /// linearScan - the linear scan algorithm
238 void linearScan();
239
Chris Lattnercbb56252004-11-18 02:42:27 +0000240 /// initIntervalSets - initialize the interval sets.
241 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 void initIntervalSets();
243
Chris Lattnercbb56252004-11-18 02:42:27 +0000244 /// processActiveIntervals - expire old intervals and move non-overlapping
245 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000246 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000247
Chris Lattnercbb56252004-11-18 02:42:27 +0000248 /// processInactiveIntervals - expire old intervals and move overlapping
249 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000250 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000251
Evan Cheng206d1852009-04-20 08:01:12 +0000252 /// hasNextReloadInterval - Return the next liveinterval that's being
253 /// defined by a reload from the same SS as the specified one.
254 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
255
256 /// DowngradeRegister - Downgrade a register for allocation.
257 void DowngradeRegister(LiveInterval *li, unsigned Reg);
258
259 /// UpgradeRegister - Upgrade a register for allocation.
260 void UpgradeRegister(unsigned Reg);
261
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000262 /// assignRegOrStackSlotAtInterval - assign a register if one
263 /// is available, or spill.
264 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
265
Evan Cheng5d088fe2009-03-23 22:57:19 +0000266 void updateSpillWeights(std::vector<float> &Weights,
267 unsigned reg, float weight,
268 const TargetRegisterClass *RC);
269
Evan Cheng3e172252008-06-20 21:45:16 +0000270 /// findIntervalsToSpill - Determine the intervals to spill for the
271 /// specified interval. It's passed the physical registers whose spill
272 /// weight is the lowest among all the registers whose live intervals
273 /// conflict with the interval.
274 void findIntervalsToSpill(LiveInterval *cur,
275 std::vector<std::pair<unsigned,float> > &Candidates,
276 unsigned NumCands,
277 SmallVector<LiveInterval*, 8> &SpillIntervals);
278
Evan Chengc92da382007-11-03 07:20:12 +0000279 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000280 /// try to allocate the definition to the same register as the source,
281 /// if the register is not defined during the life time of the interval.
282 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000283 /// coalesced away before allocation either due to dest and src being in
284 /// different register classes or because the coalescer was overly
285 /// conservative.
286 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
287
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000288 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000289 /// Register usage / availability tracking helpers.
290 ///
291
292 void initRegUses() {
293 regUse_.resize(tri_->getNumRegs(), 0);
294 regUseBackUp_.resize(tri_->getNumRegs(), 0);
295 }
296
297 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000298#ifndef NDEBUG
299 // Verify all the registers are "freed".
300 bool Error = false;
301 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
302 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000303 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000304 Error = true;
305 }
306 }
307 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000308 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000309#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000310 regUse_.clear();
311 regUseBackUp_.clear();
312 }
313
314 void addRegUse(unsigned physReg) {
315 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
316 "should be physical register!");
317 ++regUse_[physReg];
318 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
319 ++regUse_[*as];
320 }
321
322 void delRegUse(unsigned physReg) {
323 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
324 "should be physical register!");
325 assert(regUse_[physReg] != 0);
326 --regUse_[physReg];
327 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
328 assert(regUse_[*as] != 0);
329 --regUse_[*as];
330 }
331 }
332
333 bool isRegAvail(unsigned physReg) const {
334 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
335 "should be physical register!");
336 return regUse_[physReg] == 0;
337 }
338
339 void backUpRegUses() {
340 regUseBackUp_ = regUse_;
341 }
342
343 void restoreRegUses() {
344 regUse_ = regUseBackUp_;
345 }
346
347 ///
348 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 ///
350
Chris Lattnercbb56252004-11-18 02:42:27 +0000351 /// getFreePhysReg - return a free physical register for this virtual
352 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000354 unsigned getFreePhysReg(LiveInterval* cur,
355 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000356 unsigned MaxInactiveCount,
357 SmallVector<unsigned, 256> &inactiveCounts,
358 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000360 /// getFirstNonReservedPhysReg - return the first non-reserved physical
361 /// register in the register class.
362 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000363 ArrayRef<unsigned> O = RegClassInfo.getOrder(RC);
364 assert(!O.empty() && "All registers reserved?!");
365 return O.front();
366 }
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000367
Chris Lattnerb9805782005-08-23 22:27:31 +0000368 void ComputeRelatedRegClasses();
369
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000370 template <typename ItTy>
371 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000372 DEBUG({
373 if (str)
David Greene37277762010-01-05 01:25:20 +0000374 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000375
376 for (; i != e; ++i) {
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000377 dbgs() << '\t' << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000378
379 unsigned reg = i->first->reg;
380 if (TargetRegisterInfo::isVirtualRegister(reg))
381 reg = vrm_->getPhys(reg);
382
David Greene37277762010-01-05 01:25:20 +0000383 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000384 }
385 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 }
387 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000388 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000389}
390
Owen Anderson2ab36d32010-10-12 19:48:12 +0000391INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000392 "Linear Scan Register Allocator", false, false)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000393INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
394INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
395INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000396INITIALIZE_PASS_DEPENDENCY(LiveStacks)
397INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
398INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
Rafael Espindola5b220212011-06-26 22:34:10 +0000399INITIALIZE_PASS_DEPENDENCY(RegisterCoalescer)
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000400INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000401INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000402 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000403
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000404void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000405 // First pass, add all reg classes to the union, and determine at least one
406 // reg class that each register is in.
407 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000408 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
409 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000410 RelatedRegClasses.insert(*RCI);
411 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
412 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000413 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000414
Chris Lattnerb9805782005-08-23 22:27:31 +0000415 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
416 if (PRC) {
417 // Already processed this register. Just make sure we know that
418 // multiple register classes share a register.
419 RelatedRegClasses.unionSets(PRC, *RCI);
420 } else {
421 PRC = *RCI;
422 }
423 }
424 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000425
Chris Lattnerb9805782005-08-23 22:27:31 +0000426 // Second pass, now that we know conservatively what register classes each reg
427 // belongs to, add info about aliases. We don't need to do this for targets
428 // without register aliases.
429 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000430 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000431 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
432 I != E; ++I)
Bob Wilsonadf9c8b2011-01-27 07:26:15 +0000433 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS) {
434 const TargetRegisterClass *AliasClass =
435 OneClassForEachPhysReg.lookup(*AS);
436 if (AliasClass)
437 RelatedRegClasses.unionSets(I->second, AliasClass);
438 }
Chris Lattnerb9805782005-08-23 22:27:31 +0000439}
440
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000441/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
442/// allocate the definition the same register as the source register if the
443/// register is not defined during live time of the interval. If the interval is
444/// killed by a copy, try to use the destination register. This eliminates a
445/// copy. This is used to coalesce copies which were not coalesced away before
446/// allocation either due to dest and src being in different register classes or
447/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000448unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000449 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
450 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000451 return Reg;
452
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000453 // We cannot handle complicated live ranges. Simple linear stuff only.
454 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000455 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000456
457 const LiveRange &range = cur.ranges.front();
458
459 VNInfo *vni = range.valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +0000460 if (vni->isUnused() || !vni->def.isValid())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000461 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000462
463 unsigned CandReg;
464 {
465 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000466 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000467 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000468 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000469 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000470 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
471 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000472 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000473 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000474 else
Evan Chengc92da382007-11-03 07:20:12 +0000475 return Reg;
Jakob Stoklund Olesene7fbdcd2010-11-19 05:45:24 +0000476
477 // If the target of the copy is a sub-register then don't coalesce.
478 if(CopyMI->getOperand(0).getSubReg())
479 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000480 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000481
482 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
483 if (!vrm_->isAssignedReg(CandReg))
484 return Reg;
485 CandReg = vrm_->getPhys(CandReg);
486 }
487 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000488 return Reg;
489
Evan Cheng841ee1a2008-09-18 22:38:47 +0000490 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000491 if (!RC->contains(CandReg))
492 return Reg;
493
494 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000495 return Reg;
496
Bill Wendlingdc492e02009-12-05 07:30:23 +0000497 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000498 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000499 << '\n');
500 vrm_->clearVirt(cur.reg);
501 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000502
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000503 ++NumCoalesce;
504 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000505}
506
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000507bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000509 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000511 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000512 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000513 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000514 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000515 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000516 loopInfo = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +0000517 RegClassInfo.runOnMachineFunction(fn);
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000518
David Greene2c17c4d2007-09-06 16:18:45 +0000519 // We don't run the coalescer here because we have no reason to
520 // interact with it. If the coalescer requires interaction, it
521 // won't do anything. If it doesn't require interaction, we assume
522 // it was run as a separate pass.
523
Chris Lattnerb9805782005-08-23 22:27:31 +0000524 // If this is the first function compiled, compute the related reg classes.
525 if (RelatedRegClasses.empty())
526 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000527
528 // Also resize register usage trackers.
529 initRegUses();
530
Owen Anderson49c8aa02009-03-13 05:55:11 +0000531 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000532 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000533
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000534 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000535
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000536 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000537
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000538 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000539
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000540 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000541 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000542
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000543 // Write out new DBG_VALUE instructions.
544 getAnalysis<LiveDebugVariables>().emitDebugValues(vrm_);
545
Dan Gohman51cd9d62008-06-23 23:51:16 +0000546 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000547
548 finalizeRegUses();
549
Chris Lattnercbb56252004-11-18 02:42:27 +0000550 fixed_.clear();
551 active_.clear();
552 inactive_.clear();
553 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000554 NextReloadMap.clear();
555 DowngradedRegs.clear();
556 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000557 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000558
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000559 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000560}
561
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000562/// initIntervalSets - initialize the interval sets.
563///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000564void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000565{
566 assert(unhandled_.empty() && fixed_.empty() &&
567 active_.empty() && inactive_.empty() &&
568 "interval sets should be empty on initialization");
569
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000570 handled_.reserve(li_->getNumIntervals());
571
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000572 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000573 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Jakob Stoklund Olesen4662a9f2011-04-04 21:00:03 +0000574 if (!i->second->empty() && allocatableRegs_.test(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000575 mri_->setPhysRegUsed(i->second->reg);
576 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
577 }
578 } else {
579 if (i->second->empty()) {
580 assignRegOrStackSlotAtInterval(i->second);
581 }
582 else
583 unhandled_.push(i->second);
584 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000585 }
586}
587
Bill Wendlingc3115a02009-08-22 20:30:53 +0000588void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000589 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000590 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000591 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000592 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000593 << mf_->getFunction()->getName() << '\n';
594 printIntervals("fixed", fixed_.begin(), fixed_.end());
595 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000596
597 while (!unhandled_.empty()) {
598 // pick the interval with the earliest start point
599 LiveInterval* cur = unhandled_.top();
600 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000601 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000602 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000603
Lang Hames233a60e2009-11-03 23:52:08 +0000604 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000605
Lang Hames233a60e2009-11-03 23:52:08 +0000606 processActiveIntervals(cur->beginIndex());
607 processInactiveIntervals(cur->beginIndex());
608
609 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
610 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000611
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000612 // Allocating a virtual register. try to find a free
613 // physical register or spill an interval (possibly this one) in order to
614 // assign it one.
615 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000616
Bill Wendlingc3115a02009-08-22 20:30:53 +0000617 DEBUG({
618 printIntervals("active", active_.begin(), active_.end());
619 printIntervals("inactive", inactive_.begin(), inactive_.end());
620 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000621 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000622
Evan Cheng5b16cd22009-05-01 01:03:49 +0000623 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000624 while (!active_.empty()) {
625 IntervalPtr &IP = active_.back();
626 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000627 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000628 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000629 "Can only allocate virtual registers!");
630 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000631 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000632 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000633 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000634
Evan Cheng5b16cd22009-05-01 01:03:49 +0000635 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000636 DEBUG({
637 for (IntervalPtrs::reverse_iterator
638 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000639 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000640 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000641 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000642
Evan Cheng81a03822007-11-17 00:40:40 +0000643 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000644 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000645 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000646 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000647 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000648 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000649 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000650 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000651 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000652 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000653 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000654 if (!Reg)
655 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000656 // Ignore splited live intervals.
657 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
658 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000659
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000660 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
661 I != E; ++I) {
662 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000663 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000664 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000665 if (LiveInMBBs[i] != EntryMBB) {
666 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
667 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000668 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000669 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000670 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000671 }
672 }
673 }
674
David Greene37277762010-01-05 01:25:20 +0000675 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000676
677 // Look for physical registers that end up not being allocated even though
678 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000679 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000680 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000681}
682
Chris Lattnercbb56252004-11-18 02:42:27 +0000683/// processActiveIntervals - expire old intervals and move non-overlapping ones
684/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000685void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000686{
David Greene37277762010-01-05 01:25:20 +0000687 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000688
Chris Lattnercbb56252004-11-18 02:42:27 +0000689 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
690 LiveInterval *Interval = active_[i].first;
691 LiveInterval::iterator IntervalPos = active_[i].second;
692 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000693
Chris Lattnercbb56252004-11-18 02:42:27 +0000694 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
695
696 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000697 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000698 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000699 "Can only allocate virtual registers!");
700 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000701 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000702
703 // Pop off the end of the list.
704 active_[i] = active_.back();
705 active_.pop_back();
706 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000707
Chris Lattnercbb56252004-11-18 02:42:27 +0000708 } else if (IntervalPos->start > CurPoint) {
709 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000710 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000711 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000712 "Can only allocate virtual registers!");
713 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000714 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000715 // add to inactive.
716 inactive_.push_back(std::make_pair(Interval, IntervalPos));
717
718 // Pop off the end of the list.
719 active_[i] = active_.back();
720 active_.pop_back();
721 --i; --e;
722 } else {
723 // Otherwise, just update the iterator position.
724 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000725 }
726 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000727}
728
Chris Lattnercbb56252004-11-18 02:42:27 +0000729/// processInactiveIntervals - expire old intervals and move overlapping
730/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000731void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000732{
David Greene37277762010-01-05 01:25:20 +0000733 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000734
Chris Lattnercbb56252004-11-18 02:42:27 +0000735 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
736 LiveInterval *Interval = inactive_[i].first;
737 LiveInterval::iterator IntervalPos = inactive_[i].second;
738 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000739
Chris Lattnercbb56252004-11-18 02:42:27 +0000740 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000741
Chris Lattnercbb56252004-11-18 02:42:27 +0000742 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000743 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000744
Chris Lattnercbb56252004-11-18 02:42:27 +0000745 // Pop off the end of the list.
746 inactive_[i] = inactive_.back();
747 inactive_.pop_back();
748 --i; --e;
749 } else if (IntervalPos->start <= CurPoint) {
750 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000751 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000752 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000753 "Can only allocate virtual registers!");
754 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000755 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000756 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000757 active_.push_back(std::make_pair(Interval, IntervalPos));
758
759 // Pop off the end of the list.
760 inactive_[i] = inactive_.back();
761 inactive_.pop_back();
762 --i; --e;
763 } else {
764 // Otherwise, just update the iterator position.
765 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000766 }
767 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000768}
769
Chris Lattnercbb56252004-11-18 02:42:27 +0000770/// updateSpillWeights - updates the spill weights of the specifed physical
771/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000772void RALinScan::updateSpillWeights(std::vector<float> &Weights,
773 unsigned reg, float weight,
774 const TargetRegisterClass *RC) {
775 SmallSet<unsigned, 4> Processed;
776 SmallSet<unsigned, 4> SuperAdded;
777 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000778 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000779 Processed.insert(reg);
780 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000781 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000782 Processed.insert(*as);
783 if (tri_->isSubRegister(*as, reg) &&
784 SuperAdded.insert(*as) &&
785 RC->contains(*as)) {
786 Supers.push_back(*as);
787 }
788 }
789
790 // If the alias is a super-register, and the super-register is in the
791 // register class we are trying to allocate. Then add the weight to all
792 // sub-registers of the super-register even if they are not aliases.
793 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000794 // bl should get the same spill weight otherwise it will be chosen
Evan Cheng5d088fe2009-03-23 22:57:19 +0000795 // as a spill candidate since spilling bh doesn't make ebx available.
796 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000797 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
798 if (!Processed.count(*sr))
799 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000800 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000801}
802
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000803static
804RALinScan::IntervalPtrs::iterator
805FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
806 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
807 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000808 if (I->first == LI) return I;
809 return IP.end();
810}
811
Jim Grosbach662fb772010-09-01 21:48:06 +0000812static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
813 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000814 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000815 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000816 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
817 IP.second, Point);
818 if (I != IP.first->begin()) --I;
819 IP.second = I;
820 }
821}
Chris Lattnercbb56252004-11-18 02:42:27 +0000822
Evan Cheng3e172252008-06-20 21:45:16 +0000823/// getConflictWeight - Return the number of conflicts between cur
824/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000825static
826float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
827 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000828 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000829 float Conflicts = 0;
830 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
831 E = mri_->reg_end(); I != E; ++I) {
832 MachineInstr *MI = &*I;
833 if (cur->liveAt(li_->getInstructionIndex(MI))) {
834 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000835 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000836 }
837 }
838 return Conflicts;
839}
840
841/// findIntervalsToSpill - Determine the intervals to spill for the
842/// specified interval. It's passed the physical registers whose spill
843/// weight is the lowest among all the registers whose live intervals
844/// conflict with the interval.
845void RALinScan::findIntervalsToSpill(LiveInterval *cur,
846 std::vector<std::pair<unsigned,float> > &Candidates,
847 unsigned NumCands,
848 SmallVector<LiveInterval*, 8> &SpillIntervals) {
849 // We have figured out the *best* register to spill. But there are other
850 // registers that are pretty good as well (spill weight within 3%). Spill
851 // the one that has fewest defs and uses that conflict with cur.
852 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
853 SmallVector<LiveInterval*, 8> SLIs[3];
854
Bill Wendlingc3115a02009-08-22 20:30:53 +0000855 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000856 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000857 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000858 dbgs() << tri_->getName(Candidates[i].first) << " ";
859 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000860 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000861
Evan Cheng3e172252008-06-20 21:45:16 +0000862 // Calculate the number of conflicts of each candidate.
863 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
864 unsigned Reg = i->first->reg;
865 unsigned PhysReg = vrm_->getPhys(Reg);
866 if (!cur->overlapsFrom(*i->first, i->second))
867 continue;
868 for (unsigned j = 0; j < NumCands; ++j) {
869 unsigned Candidate = Candidates[j].first;
870 if (tri_->regsOverlap(PhysReg, Candidate)) {
871 if (NumCands > 1)
872 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
873 SLIs[j].push_back(i->first);
874 }
875 }
876 }
877
878 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
879 unsigned Reg = i->first->reg;
880 unsigned PhysReg = vrm_->getPhys(Reg);
881 if (!cur->overlapsFrom(*i->first, i->second-1))
882 continue;
883 for (unsigned j = 0; j < NumCands; ++j) {
884 unsigned Candidate = Candidates[j].first;
885 if (tri_->regsOverlap(PhysReg, Candidate)) {
886 if (NumCands > 1)
887 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
888 SLIs[j].push_back(i->first);
889 }
890 }
891 }
892
893 // Which is the best candidate?
894 unsigned BestCandidate = 0;
895 float MinConflicts = Conflicts[0];
896 for (unsigned i = 1; i != NumCands; ++i) {
897 if (Conflicts[i] < MinConflicts) {
898 BestCandidate = i;
899 MinConflicts = Conflicts[i];
900 }
901 }
902
903 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
904 std::back_inserter(SpillIntervals));
905}
906
907namespace {
908 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000909 private:
910 const RALinScan &Allocator;
911
912 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000913 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000914
Evan Cheng3e172252008-06-20 21:45:16 +0000915 typedef std::pair<unsigned, float> RegWeightPair;
916 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000917 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000918 }
919 };
920}
921
922static bool weightsAreClose(float w1, float w2) {
923 if (!NewHeuristic)
924 return false;
925
926 float diff = w1 - w2;
927 if (diff <= 0.02f) // Within 0.02f
928 return true;
929 return (diff / w2) <= 0.05f; // Within 5%.
930}
931
Evan Cheng206d1852009-04-20 08:01:12 +0000932LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
933 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
934 if (I == NextReloadMap.end())
935 return 0;
936 return &li_->getInterval(I->second);
937}
938
939void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
Jakob Stoklund Olesen19bb35d2011-01-06 01:33:22 +0000940 for (const unsigned *AS = tri_->getOverlaps(Reg); *AS; ++AS) {
941 bool isNew = DowngradedRegs.insert(*AS);
942 (void)isNew; // Silence compiler warning.
Evan Cheng206d1852009-04-20 08:01:12 +0000943 assert(isNew && "Multiple reloads holding the same register?");
944 DowngradeMap.insert(std::make_pair(li->reg, *AS));
945 }
946 ++NumDowngrade;
947}
948
949void RALinScan::UpgradeRegister(unsigned Reg) {
950 if (Reg) {
951 DowngradedRegs.erase(Reg);
952 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
953 DowngradedRegs.erase(*AS);
954 }
955}
956
957namespace {
958 struct LISorter {
959 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000960 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000961 }
962 };
963}
964
Chris Lattnercbb56252004-11-18 02:42:27 +0000965/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
966/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000967void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
Jakob Stoklund Olesenfd900a22010-11-16 19:55:12 +0000968 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
969 DEBUG(dbgs() << "\tallocating current interval from "
970 << RC->getName() << ": ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000971
Evan Chengf30a49d2008-04-03 16:40:27 +0000972 // This is an implicitly defined live interval, just assign any register.
Evan Chengf30a49d2008-04-03 16:40:27 +0000973 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000974 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000975 if (!physReg)
976 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000977 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000978 // Note the register is not really in use.
979 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000980 return;
981 }
982
Evan Cheng5b16cd22009-05-01 01:03:49 +0000983 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000984
Chris Lattnera6c17502005-08-22 20:20:42 +0000985 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000986 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000987 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000988
Evan Chengd0deec22009-01-20 00:16:18 +0000989 // If start of this live interval is defined by a move instruction and its
990 // source is assigned a physical register that is compatible with the target
991 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000992 // This can happen when the move is from a larger register class to a smaller
993 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000994 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000995 VNInfo *vni = cur->begin()->valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +0000996 if (!vni->isUnused() && vni->def.isValid()) {
Evan Chengc92da382007-11-03 07:20:12 +0000997 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000998 if (CopyMI && CopyMI->isCopy()) {
999 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
1000 unsigned SrcReg = CopyMI->getOperand(1).getReg();
1001 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001002 unsigned Reg = 0;
1003 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
1004 Reg = SrcReg;
1005 else if (vrm_->isAssignedReg(SrcReg))
1006 Reg = vrm_->getPhys(SrcReg);
1007 if (Reg) {
1008 if (SrcSubReg)
1009 Reg = tri_->getSubReg(Reg, SrcSubReg);
1010 if (DstSubReg)
1011 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1012 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1013 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1014 }
Evan Chengc92da382007-11-03 07:20:12 +00001015 }
1016 }
1017 }
1018
Evan Cheng5b16cd22009-05-01 01:03:49 +00001019 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001020 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001021 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1022 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001023 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001024 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001025 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001026 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001027 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001028 // don't check it.
1029 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1030 cur->overlapsFrom(*i->first, i->second-1)) {
1031 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001032 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001033 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001034 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001035 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001036
Chris Lattnera411cbc2005-08-22 20:59:30 +00001037 // Speculatively check to see if we can get a register right now. If not,
1038 // we know we won't be able to by adding more constraints. If so, we can
1039 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1040 // is very bad (it contains all callee clobbered registers for any functions
1041 // with a call), so we want to avoid doing that if possible.
1042 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001043 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001044 if (physReg) {
1045 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001046 // conflict with it. Check to see if we conflict with it or any of its
1047 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001048 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001049 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001050 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001051
Chris Lattnera411cbc2005-08-22 20:59:30 +00001052 bool ConflictsWithFixed = false;
1053 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001054 IntervalPtr &IP = fixed_[i];
1055 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001056 // Okay, this reg is on the fixed list. Check to see if we actually
1057 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001058 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001059 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001060 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1061 IP.second = II;
1062 if (II != I->begin() && II->start > StartPosition)
1063 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001064 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001065 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001066 break;
1067 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001068 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001069 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001070 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001071
Chris Lattnera411cbc2005-08-22 20:59:30 +00001072 // Okay, the register picked by our speculative getFreePhysReg call turned
1073 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001074 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001075 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001076 // For every interval in fixed we overlap with, mark the register as not
1077 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001078 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1079 IntervalPtr &IP = fixed_[i];
1080 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001081
1082 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001083 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001084 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001085 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1086 IP.second = II;
1087 if (II != I->begin() && II->start > StartPosition)
1088 --II;
1089 if (cur->overlapsFrom(*I, II)) {
1090 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001091 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001092 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1093 }
1094 }
1095 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001096
Evan Cheng5b16cd22009-05-01 01:03:49 +00001097 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001098 // future, see if there are any registers available.
1099 physReg = getFreePhysReg(cur);
1100 }
1101 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001102
Chris Lattnera6c17502005-08-22 20:20:42 +00001103 // Restore the physical register tracker, removing information about the
1104 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001105 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001106
Evan Cheng5b16cd22009-05-01 01:03:49 +00001107 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001108 // the free physical register and add this interval to the active
1109 // list.
1110 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001111 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Jakob Stoklund Oleseneb5067e2011-03-25 01:48:18 +00001112 assert(RC->contains(physReg) && "Invalid candidate");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001113 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001114 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001115 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001116 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001117
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001118 // Remember physReg for avoiding a write-after-write hazard in the next
1119 // instruction.
1120 if (AvoidWAWHazard &&
1121 tri_->avoidWriteAfterWrite(mri_->getRegClass(cur->reg)))
1122 avoidWAW_ = physReg;
1123
Evan Cheng206d1852009-04-20 08:01:12 +00001124 // "Upgrade" the physical register since it has been allocated.
1125 UpgradeRegister(physReg);
1126 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1127 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001128 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001129 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001130 DowngradeRegister(cur, physReg);
1131 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001132 return;
1133 }
David Greene37277762010-01-05 01:25:20 +00001134 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001135
Chris Lattnera6c17502005-08-22 20:20:42 +00001136 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001137 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001138 for (std::vector<std::pair<unsigned, float> >::iterator
1139 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001140 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001141
Chris Lattnera6c17502005-08-22 20:20:42 +00001142 // for each interval in active, update spill weights.
1143 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1144 i != e; ++i) {
1145 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001146 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001147 "Can only allocate virtual registers!");
1148 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001149 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001150 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001151
David Greene37277762010-01-05 01:25:20 +00001152 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001153
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001154 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001155 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001156 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001157
1158 bool Found = false;
1159 std::vector<std::pair<unsigned,float> > RegsWeights;
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001160 ArrayRef<unsigned> Order = RegClassInfo.getOrder(RC);
Evan Cheng20b0abc2007-04-17 20:32:26 +00001161 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001162 for (unsigned i = 0; i != Order.size(); ++i) {
1163 unsigned reg = Order[i];
Evan Cheng3e172252008-06-20 21:45:16 +00001164 float regWeight = SpillWeights[reg];
Jim Grosbach067a6482010-09-01 21:04:27 +00001165 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001166 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001167 Found = true;
1168 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001169 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001170
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001171 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001172 if (!Found) {
Jakob Stoklund Olesen43641a52011-06-16 18:17:00 +00001173 for (unsigned i = 0; i != Order.size(); ++i) {
1174 unsigned reg = Order[i];
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001175 // No need to worry about if the alias register size < regsize of RC.
1176 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001177 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1178 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001179 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001180 }
Evan Cheng3e172252008-06-20 21:45:16 +00001181
1182 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001183 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001184 minReg = RegsWeights[0].first;
1185 minWeight = RegsWeights[0].second;
1186 if (minWeight == HUGE_VALF) {
1187 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001188 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001189 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001190 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001191 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001192 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001193 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1194 // in fixed_. Reset them.
1195 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1196 IntervalPtr &IP = fixed_[i];
1197 LiveInterval *I = IP.first;
1198 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1199 IP.second = I->advanceTo(I->begin(), StartPosition);
1200 }
1201
Evan Cheng206d1852009-04-20 08:01:12 +00001202 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001203 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001204 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001205 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001206 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001207 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001208 return;
1209 }
Evan Cheng3e172252008-06-20 21:45:16 +00001210 }
1211
1212 // Find up to 3 registers to consider as spill candidates.
1213 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1214 while (LastCandidate > 1) {
1215 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1216 break;
1217 --LastCandidate;
1218 }
1219
Bill Wendlingc3115a02009-08-22 20:30:53 +00001220 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001221 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001222
1223 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001224 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001225 << " (" << RegsWeights[i].second << ")\n";
1226 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001227
Evan Cheng206d1852009-04-20 08:01:12 +00001228 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001229 // add any added intervals back to unhandled, and restart
1230 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001231 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001232 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001233 SmallVector<LiveInterval*, 8> added;
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001234 LiveRangeEdit LRE(*cur, added);
1235 spiller_->spill(LRE);
Lang Hamese2b201b2009-05-18 19:03:16 +00001236
Evan Cheng206d1852009-04-20 08:01:12 +00001237 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001238 if (added.empty())
1239 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001240
Evan Cheng206d1852009-04-20 08:01:12 +00001241 // Merge added with unhandled. Note that we have already sorted
1242 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001243 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001244 // This also update the NextReloadMap. That is, it adds mapping from a
1245 // register defined by a reload from SS to the next reload from SS in the
1246 // same basic block.
1247 MachineBasicBlock *LastReloadMBB = 0;
1248 LiveInterval *LastReload = 0;
1249 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1250 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1251 LiveInterval *ReloadLi = added[i];
1252 if (ReloadLi->weight == HUGE_VALF &&
1253 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001254 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001255 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1256 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1257 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1258 // Last reload of same SS is in the same MBB. We want to try to
1259 // allocate both reloads the same register and make sure the reg
1260 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001261 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001262 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1263 }
1264 LastReloadMBB = ReloadMBB;
1265 LastReload = ReloadLi;
1266 LastReloadSS = ReloadSS;
1267 }
1268 unhandled_.push(ReloadLi);
1269 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001270 return;
1271 }
1272
Chris Lattner19828d42004-11-18 03:49:30 +00001273 ++NumBacktracks;
1274
Evan Cheng206d1852009-04-20 08:01:12 +00001275 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001276 // to re-run at least this iteration. Since we didn't modify it it
1277 // should go back right in the front of the list
1278 unhandled_.push(cur);
1279
Dan Gohman6f0d0242008-02-10 18:45:23 +00001280 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001281 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001282
Evan Cheng3e172252008-06-20 21:45:16 +00001283 // We spill all intervals aliasing the register with
1284 // minimum weight, rollback to the interval with the earliest
1285 // start point and let the linear scan algorithm run again
1286 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001287
Evan Cheng3e172252008-06-20 21:45:16 +00001288 // Determine which intervals have to be spilled.
1289 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1290
1291 // Set of spilled vregs (used later to rollback properly)
1292 SmallSet<unsigned, 8> spilled;
1293
1294 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001295 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001296 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001297 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001298
Evan Cheng3e172252008-06-20 21:45:16 +00001299 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001300 // want to clear (and its aliases). We only spill those that overlap with the
1301 // current interval as the rest do not affect its allocation. we also keep
1302 // track of the earliest start of all spilled live intervals since this will
1303 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001304 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001305 while (!spillIs.empty()) {
1306 LiveInterval *sli = spillIs.back();
1307 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001308 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001309 if (sli->beginIndex() < earliestStart)
1310 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001311 LiveRangeEdit LRE(*sli, added, 0, &spillIs);
1312 spiller_->spill(LRE);
Evan Cheng3e172252008-06-20 21:45:16 +00001313 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001314 }
1315
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001316 // Include any added intervals in earliestStart.
1317 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1318 SlotIndex SI = added[i]->beginIndex();
1319 if (SI < earliestStart)
1320 earliestStart = SI;
1321 }
1322
David Greene37277762010-01-05 01:25:20 +00001323 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001324
1325 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001326 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001327 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001328 while (!handled_.empty()) {
1329 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001330 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001331 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001332 break;
David Greene37277762010-01-05 01:25:20 +00001333 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001334 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001335
1336 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001337 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001338 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001339 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001340 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001341 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001342 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001343 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001344 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001345 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001346 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001347 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001348 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001349 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001350 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001351 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001352 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001353 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001354 "Can only allocate virtual registers!");
1355 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001356 unhandled_.push(i);
1357 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001358
Evan Cheng206d1852009-04-20 08:01:12 +00001359 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1360 if (ii == DowngradeMap.end())
1361 // It interval has a preference, it must be defined by a copy. Clear the
1362 // preference now since the source interval allocation may have been
1363 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001364 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001365 else {
1366 UpgradeRegister(ii->second);
1367 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001368 }
1369
Chris Lattner19828d42004-11-18 03:49:30 +00001370 // Rewind the iterators in the active, inactive, and fixed lists back to the
1371 // point we reverted to.
1372 RevertVectorIteratorsTo(active_, earliestStart);
1373 RevertVectorIteratorsTo(inactive_, earliestStart);
1374 RevertVectorIteratorsTo(fixed_, earliestStart);
1375
Evan Cheng206d1852009-04-20 08:01:12 +00001376 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001377 // insert it in active (the next iteration of the algorithm will
1378 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001379 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1380 LiveInterval *HI = handled_[i];
1381 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001382 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001383 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001384 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001385 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001386 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001387 }
1388 }
1389
Evan Cheng206d1852009-04-20 08:01:12 +00001390 // Merge added with unhandled.
1391 // This also update the NextReloadMap. That is, it adds mapping from a
1392 // register defined by a reload from SS to the next reload from SS in the
1393 // same basic block.
1394 MachineBasicBlock *LastReloadMBB = 0;
1395 LiveInterval *LastReload = 0;
1396 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1397 std::sort(added.begin(), added.end(), LISorter());
1398 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1399 LiveInterval *ReloadLi = added[i];
1400 if (ReloadLi->weight == HUGE_VALF &&
1401 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001402 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001403 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1404 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1405 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1406 // Last reload of same SS is in the same MBB. We want to try to
1407 // allocate both reloads the same register and make sure the reg
1408 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001409 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001410 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1411 }
1412 LastReloadMBB = ReloadMBB;
1413 LastReload = ReloadLi;
1414 LastReloadSS = ReloadSS;
1415 }
1416 unhandled_.push(ReloadLi);
1417 }
1418}
1419
Evan Cheng358dec52009-06-15 08:28:29 +00001420unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1421 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001422 unsigned MaxInactiveCount,
1423 SmallVector<unsigned, 256> &inactiveCounts,
1424 bool SkipDGRegs) {
1425 unsigned FreeReg = 0;
1426 unsigned FreeRegInactiveCount = 0;
1427
Evan Chengf9f1da12009-06-18 02:04:01 +00001428 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1429 // Resolve second part of the hint (if possible) given the current allocation.
1430 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001431 if (TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
Evan Chengf9f1da12009-06-18 02:04:01 +00001432 physReg = vrm_->getPhys(physReg);
1433
Jakob Stoklund Olesenbed97112011-06-17 23:26:52 +00001434 ArrayRef<unsigned> Order;
1435 if (Hint.first)
1436 Order = tri_->getRawAllocationOrder(RC, Hint.first, physReg, *mf_);
1437 else
1438 Order = RegClassInfo.getOrder(RC);
1439
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +00001440 assert(!Order.empty() && "No allocatable register in this register class!");
Evan Cheng206d1852009-04-20 08:01:12 +00001441
1442 // Scan for the first available register.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +00001443 for (unsigned i = 0; i != Order.size(); ++i) {
1444 unsigned Reg = Order[i];
Evan Cheng206d1852009-04-20 08:01:12 +00001445 // Ignore "downgraded" registers.
1446 if (SkipDGRegs && DowngradedRegs.count(Reg))
1447 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001448 // Skip reserved registers.
1449 if (reservedRegs_.test(Reg))
1450 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001451 // Skip recently allocated registers.
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001452 if (isRegAvail(Reg) && (!SkipDGRegs || !isRecentlyUsed(Reg))) {
Evan Cheng206d1852009-04-20 08:01:12 +00001453 FreeReg = Reg;
1454 if (FreeReg < inactiveCounts.size())
1455 FreeRegInactiveCount = inactiveCounts[FreeReg];
1456 else
1457 FreeRegInactiveCount = 0;
1458 break;
1459 }
1460 }
1461
1462 // If there are no free regs, or if this reg has the max inactive count,
1463 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001464 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1465 // Remember what register we picked so we can skip it next time.
1466 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001467 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001468 }
1469
Evan Cheng206d1852009-04-20 08:01:12 +00001470 // Continue scanning the registers, looking for the one with the highest
1471 // inactive count. Alkis found that this reduced register pressure very
1472 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1473 // reevaluated now.
Jakob Stoklund Olesendd5a8472011-06-16 23:31:16 +00001474 for (unsigned i = 0; i != Order.size(); ++i) {
1475 unsigned Reg = Order[i];
Evan Cheng206d1852009-04-20 08:01:12 +00001476 // Ignore "downgraded" registers.
1477 if (SkipDGRegs && DowngradedRegs.count(Reg))
1478 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001479 // Skip reserved registers.
1480 if (reservedRegs_.test(Reg))
1481 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001482 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001483 FreeRegInactiveCount < inactiveCounts[Reg] &&
1484 (!SkipDGRegs || !isRecentlyUsed(Reg))) {
Evan Cheng206d1852009-04-20 08:01:12 +00001485 FreeReg = Reg;
1486 FreeRegInactiveCount = inactiveCounts[Reg];
1487 if (FreeRegInactiveCount == MaxInactiveCount)
1488 break; // We found the one with the max inactive count.
1489 }
1490 }
1491
David Greene7cfd3362009-11-19 15:55:49 +00001492 // Remember what register we picked so we can skip it next time.
1493 recordRecentlyUsed(FreeReg);
1494
Evan Cheng206d1852009-04-20 08:01:12 +00001495 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001496}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001497
Chris Lattnercbb56252004-11-18 02:42:27 +00001498/// getFreePhysReg - return a free physical register for this virtual register
1499/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001500unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001501 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001502 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001503
Evan Cheng841ee1a2008-09-18 22:38:47 +00001504 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001505 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001506
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001507 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1508 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001509 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001510 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001511 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001512
Jim Grosbach662fb772010-09-01 21:48:06 +00001513 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001514 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001515 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001516 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1517 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001518 if (inactiveCounts.size() <= reg)
1519 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001520 ++inactiveCounts[reg];
1521 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1522 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001523 }
1524
Evan Cheng20b0abc2007-04-17 20:32:26 +00001525 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001526 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001527 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1528 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001529 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001530 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001531 RC->contains(Preference))
1532 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001533 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001534
Bob Wilsonf6a4d3c2011-04-19 18:11:45 +00001535 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
1536 true);
1537 if (FreeReg)
1538 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001539 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001540}
1541
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001542FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001543 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001544}