| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1 | //===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===// | 
 | 2 | // | 
 | 3 | //                     The LLVM Compiler Infrastructure | 
 | 4 | // | 
| Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
 | 6 | // License. See LICENSE.TXT for details. | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // | 
 | 8 | //===----------------------------------------------------------------------===// | 
 | 9 | // | 
 | 10 | // This file implements a linear scan register allocator. | 
 | 11 | // | 
 | 12 | //===----------------------------------------------------------------------===// | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 13 |  | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 14 | #define DEBUG_TYPE "regalloc" | 
| Jakob Stoklund Olesen | 42acf06 | 2010-12-03 21:47:10 +0000 | [diff] [blame] | 15 | #include "LiveDebugVariables.h" | 
| Jakob Stoklund Olesen | 47dbf6c | 2011-03-10 01:51:42 +0000 | [diff] [blame] | 16 | #include "LiveRangeEdit.h" | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 17 | #include "VirtRegMap.h" | 
| Lang Hames | 87e3bca | 2009-05-06 02:36:21 +0000 | [diff] [blame] | 18 | #include "VirtRegRewriter.h" | 
| Jakob Stoklund Olesen | 43641a5 | 2011-06-16 18:17:00 +0000 | [diff] [blame] | 19 | #include "RegisterClassInfo.h" | 
| Lang Hames | e2b201b | 2009-05-18 19:03:16 +0000 | [diff] [blame] | 20 | #include "Spiller.h" | 
| Rafael Espindola | fdf16ca | 2011-06-26 21:41:06 +0000 | [diff] [blame] | 21 | #include "RegisterCoalescer.h" | 
| Jakob Stoklund Olesen | e93198a | 2010-11-10 23:55:56 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/Function.h" | 
| Lang Hames | a937f22 | 2009-12-14 06:49:42 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/CalcSpillWeights.h" | 
| Evan Cheng | 3f32d65 | 2008-06-04 09:18:41 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
 | 27 | #include "llvm/CodeGen/MachineInstr.h" | 
| Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineLoopInfo.h" | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/Passes.h" | 
| Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/RegAllocRegistry.h" | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetRegisterInfo.h" | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetMachine.h" | 
| Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetOptions.h" | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetInstrInfo.h" | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 36 | #include "llvm/ADT/EquivalenceClasses.h" | 
| Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/SmallSet.h" | 
| Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/Statistic.h" | 
 | 39 | #include "llvm/ADT/STLExtras.h" | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 40 | #include "llvm/Support/Debug.h" | 
| Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 41 | #include "llvm/Support/ErrorHandling.h" | 
| Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 42 | #include "llvm/Support/raw_ostream.h" | 
| Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 43 | #include <algorithm> | 
| Alkis Evlogimenos | 53eb373 | 2004-07-22 08:14:44 +0000 | [diff] [blame] | 44 | #include <queue> | 
| Duraid Madina | 3005961 | 2005-12-28 04:55:42 +0000 | [diff] [blame] | 45 | #include <memory> | 
| Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 46 | #include <cmath> | 
| Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 47 |  | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 48 | using namespace llvm; | 
 | 49 |  | 
| Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 50 | STATISTIC(NumIters     , "Number of iterations performed"); | 
 | 51 | STATISTIC(NumBacktracks, "Number of times we had to backtrack"); | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 52 | STATISTIC(NumCoalesce,   "Number of copies coalesced"); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 53 | STATISTIC(NumDowngrade,  "Number of registers downgraded"); | 
| Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 54 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 55 | static cl::opt<bool> | 
 | 56 | NewHeuristic("new-spilling-heuristic", | 
 | 57 |              cl::desc("Use new spilling heuristic"), | 
 | 58 |              cl::init(false), cl::Hidden); | 
 | 59 |  | 
| Evan Cheng | f5cd4f0 | 2008-10-23 20:43:13 +0000 | [diff] [blame] | 60 | static cl::opt<bool> | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 61 | TrivCoalesceEnds("trivial-coalesce-ends", | 
 | 62 |                   cl::desc("Attempt trivial coalescing of interval ends"), | 
 | 63 |                   cl::init(false), cl::Hidden); | 
 | 64 |  | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 65 | static cl::opt<bool> | 
 | 66 | AvoidWAWHazard("avoid-waw-hazard", | 
 | 67 |                cl::desc("Avoid write-write hazards for some register classes"), | 
 | 68 |                cl::init(false), cl::Hidden); | 
 | 69 |  | 
| Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 70 | static RegisterRegAlloc | 
| Dan Gohman | b8cab92 | 2008-10-14 20:25:08 +0000 | [diff] [blame] | 71 | linearscanRegAlloc("linearscan", "linear scan register allocator", | 
| Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 72 |                    createLinearScanRegisterAllocator); | 
 | 73 |  | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 74 | namespace { | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 75 |   // When we allocate a register, add it to a fixed-size queue of | 
 | 76 |   // registers to skip in subsequent allocations. This trades a small | 
 | 77 |   // amount of register pressure and increased spills for flexibility in | 
 | 78 |   // the post-pass scheduler. | 
 | 79 |   // | 
 | 80 |   // Note that in a the number of registers used for reloading spills | 
 | 81 |   // will be one greater than the value of this option. | 
 | 82 |   // | 
 | 83 |   // One big limitation of this is that it doesn't differentiate between | 
 | 84 |   // different register classes. So on x86-64, if there is xmm register | 
 | 85 |   // pressure, it can caused fewer GPRs to be held in the queue. | 
 | 86 |   static cl::opt<unsigned> | 
 | 87 |   NumRecentlyUsedRegs("linearscan-skip-count", | 
| Eric Christopher | cd075a4 | 2010-07-02 23:17:38 +0000 | [diff] [blame] | 88 |                       cl::desc("Number of registers for linearscan to remember" | 
 | 89 |                                "to skip."), | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 90 |                       cl::init(0), | 
 | 91 |                       cl::Hidden); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 92 |  | 
| Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 93 |   struct RALinScan : public MachineFunctionPass { | 
| Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 94 |     static char ID; | 
| Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 95 |     RALinScan() : MachineFunctionPass(ID) { | 
| Jakob Stoklund Olesen | 42acf06 | 2010-12-03 21:47:10 +0000 | [diff] [blame] | 96 |       initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry()); | 
| Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 97 |       initializeLiveIntervalsPass(*PassRegistry::getPassRegistry()); | 
 | 98 |       initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry()); | 
| Rafael Espindola | 5b22021 | 2011-06-26 22:34:10 +0000 | [diff] [blame] | 99 |       initializeRegisterCoalescerPass( | 
| Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 100 |         *PassRegistry::getPassRegistry()); | 
 | 101 |       initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry()); | 
| Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 102 |       initializeLiveStacksPass(*PassRegistry::getPassRegistry()); | 
| Jakob Stoklund Olesen | d68f458 | 2010-10-28 20:34:50 +0000 | [diff] [blame] | 103 |       initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry()); | 
| Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 104 |       initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry()); | 
 | 105 |       initializeVirtRegMapPass(*PassRegistry::getPassRegistry()); | 
 | 106 |       initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry()); | 
 | 107 |        | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 108 |       // Initialize the queue to record recently-used registers. | 
 | 109 |       if (NumRecentlyUsedRegs > 0) | 
 | 110 |         RecentRegs.resize(NumRecentlyUsedRegs, 0); | 
| David Greene | a96fc2f | 2009-11-20 21:13:27 +0000 | [diff] [blame] | 111 |       RecentNext = RecentRegs.begin(); | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 112 |       avoidWAW_ = 0; | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 113 |     } | 
| Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 114 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 115 |     typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr; | 
| Owen Anderson | cd1dcbd | 2008-08-15 18:49:41 +0000 | [diff] [blame] | 116 |     typedef SmallVector<IntervalPtr, 32> IntervalPtrs; | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 117 |   private: | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 118 |     /// RelatedRegClasses - This structure is built the first time a function is | 
 | 119 |     /// compiled, and keeps track of which register classes have registers that | 
 | 120 |     /// belong to multiple classes or have aliases that are in other classes. | 
 | 121 |     EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses; | 
| Owen Anderson | 9738216 | 2008-08-13 23:36:23 +0000 | [diff] [blame] | 122 |     DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg; | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 123 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 124 |     // NextReloadMap - For each register in the map, it maps to the another | 
 | 125 |     // register which is defined by a reload from the same stack slot and | 
 | 126 |     // both reloads are in the same basic block. | 
 | 127 |     DenseMap<unsigned, unsigned> NextReloadMap; | 
 | 128 |  | 
 | 129 |     // DowngradedRegs - A set of registers which are being "downgraded", i.e. | 
 | 130 |     // un-favored for allocation. | 
 | 131 |     SmallSet<unsigned, 8> DowngradedRegs; | 
 | 132 |  | 
 | 133 |     // DowngradeMap - A map from virtual registers to physical registers being | 
 | 134 |     // downgraded for the virtual registers. | 
 | 135 |     DenseMap<unsigned, unsigned> DowngradeMap; | 
 | 136 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 137 |     MachineFunction* mf_; | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 138 |     MachineRegisterInfo* mri_; | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 139 |     const TargetMachine* tm_; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 140 |     const TargetRegisterInfo* tri_; | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 141 |     const TargetInstrInfo* tii_; | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 142 |     BitVector allocatableRegs_; | 
| Jim Grosbach | 067a648 | 2010-09-01 21:04:27 +0000 | [diff] [blame] | 143 |     BitVector reservedRegs_; | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 144 |     LiveIntervals* li_; | 
| Jakob Stoklund Olesen | 9529a1c | 2010-07-19 18:41:20 +0000 | [diff] [blame] | 145 |     MachineLoopInfo *loopInfo; | 
| Jakob Stoklund Olesen | 43641a5 | 2011-06-16 18:17:00 +0000 | [diff] [blame] | 146 |     RegisterClassInfo RegClassInfo; | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 147 |  | 
 | 148 |     /// handled_ - Intervals are added to the handled_ set in the order of their | 
 | 149 |     /// start value.  This is uses for backtracking. | 
 | 150 |     std::vector<LiveInterval*> handled_; | 
 | 151 |  | 
 | 152 |     /// fixed_ - Intervals that correspond to machine registers. | 
 | 153 |     /// | 
 | 154 |     IntervalPtrs fixed_; | 
 | 155 |  | 
 | 156 |     /// active_ - Intervals that are currently being processed, and which have a | 
 | 157 |     /// live range active for the current point. | 
 | 158 |     IntervalPtrs active_; | 
 | 159 |  | 
 | 160 |     /// inactive_ - Intervals that are currently being processed, but which have | 
 | 161 |     /// a hold at the current point. | 
 | 162 |     IntervalPtrs inactive_; | 
 | 163 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 164 |     typedef std::priority_queue<LiveInterval*, | 
| Owen Anderson | cd1dcbd | 2008-08-15 18:49:41 +0000 | [diff] [blame] | 165 |                                 SmallVector<LiveInterval*, 64>, | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 166 |                                 greater_ptr<LiveInterval> > IntervalHeap; | 
 | 167 |     IntervalHeap unhandled_; | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 168 |  | 
 | 169 |     /// regUse_ - Tracks register usage. | 
 | 170 |     SmallVector<unsigned, 32> regUse_; | 
 | 171 |     SmallVector<unsigned, 32> regUseBackUp_; | 
 | 172 |  | 
 | 173 |     /// vrm_ - Tracks register assignments. | 
| Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 174 |     VirtRegMap* vrm_; | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 175 |  | 
| Lang Hames | 87e3bca | 2009-05-06 02:36:21 +0000 | [diff] [blame] | 176 |     std::auto_ptr<VirtRegRewriter> rewriter_; | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 177 |  | 
| Lang Hames | e2b201b | 2009-05-18 19:03:16 +0000 | [diff] [blame] | 178 |     std::auto_ptr<Spiller> spiller_; | 
 | 179 |  | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 180 |     // The queue of recently-used registers. | 
| David Greene | a96fc2f | 2009-11-20 21:13:27 +0000 | [diff] [blame] | 181 |     SmallVector<unsigned, 4> RecentRegs; | 
 | 182 |     SmallVector<unsigned, 4>::iterator RecentNext; | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 183 |  | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 184 |     // Last write-after-write register written. | 
 | 185 |     unsigned avoidWAW_; | 
 | 186 |  | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 187 |     // Record that we just picked this register. | 
 | 188 |     void recordRecentlyUsed(unsigned reg) { | 
 | 189 |       assert(reg != 0 && "Recently used register is NOREG!"); | 
 | 190 |       if (!RecentRegs.empty()) { | 
| David Greene | a96fc2f | 2009-11-20 21:13:27 +0000 | [diff] [blame] | 191 |         *RecentNext++ = reg; | 
 | 192 |         if (RecentNext == RecentRegs.end()) | 
 | 193 |           RecentNext = RecentRegs.begin(); | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 194 |       } | 
 | 195 |     } | 
 | 196 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 197 |   public: | 
 | 198 |     virtual const char* getPassName() const { | 
 | 199 |       return "Linear Scan Register Allocator"; | 
 | 200 |     } | 
 | 201 |  | 
 | 202 |     virtual void getAnalysisUsage(AnalysisUsage &AU) const { | 
| Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 203 |       AU.setPreservesCFG(); | 
| Jakob Stoklund Olesen | e93198a | 2010-11-10 23:55:56 +0000 | [diff] [blame] | 204 |       AU.addRequired<AliasAnalysis>(); | 
 | 205 |       AU.addPreserved<AliasAnalysis>(); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 206 |       AU.addRequired<LiveIntervals>(); | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 207 |       AU.addPreserved<SlotIndexes>(); | 
| Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 208 |       if (StrongPHIElim) | 
 | 209 |         AU.addRequiredID(StrongPHIEliminationID); | 
| David Greene | 2c17c4d | 2007-09-06 16:18:45 +0000 | [diff] [blame] | 210 |       // Make sure PassManager knows which analyses to make available | 
 | 211 |       // to coalescing and which analyses coalescing invalidates. | 
 | 212 |       AU.addRequiredTransitive<RegisterCoalescer>(); | 
| Lang Hames | a937f22 | 2009-12-14 06:49:42 +0000 | [diff] [blame] | 213 |       AU.addRequired<CalculateSpillWeights>(); | 
| Jakob Stoklund Olesen | 2d17293 | 2010-10-26 00:11:33 +0000 | [diff] [blame] | 214 |       AU.addRequiredID(LiveStacksID); | 
 | 215 |       AU.addPreservedID(LiveStacksID); | 
| Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 216 |       AU.addRequired<MachineLoopInfo>(); | 
| Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 217 |       AU.addPreserved<MachineLoopInfo>(); | 
| Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 218 |       AU.addRequired<VirtRegMap>(); | 
 | 219 |       AU.addPreserved<VirtRegMap>(); | 
| Jakob Stoklund Olesen | 42acf06 | 2010-12-03 21:47:10 +0000 | [diff] [blame] | 220 |       AU.addRequired<LiveDebugVariables>(); | 
 | 221 |       AU.addPreserved<LiveDebugVariables>(); | 
| Jakob Stoklund Olesen | d68f458 | 2010-10-28 20:34:50 +0000 | [diff] [blame] | 222 |       AU.addRequiredID(MachineDominatorsID); | 
| Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 223 |       AU.addPreservedID(MachineDominatorsID); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 224 |       MachineFunctionPass::getAnalysisUsage(AU); | 
 | 225 |     } | 
 | 226 |  | 
 | 227 |     /// runOnMachineFunction - register allocate the whole function | 
 | 228 |     bool runOnMachineFunction(MachineFunction&); | 
 | 229 |  | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 230 |     // Determine if we skip this register due to its being recently used. | 
 | 231 |     bool isRecentlyUsed(unsigned reg) const { | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 232 |       return reg == avoidWAW_ || | 
 | 233 |        std::find(RecentRegs.begin(), RecentRegs.end(), reg) != RecentRegs.end(); | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 234 |     } | 
 | 235 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 236 |   private: | 
 | 237 |     /// linearScan - the linear scan algorithm | 
 | 238 |     void linearScan(); | 
 | 239 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 240 |     /// initIntervalSets - initialize the interval sets. | 
 | 241 |     /// | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 242 |     void initIntervalSets(); | 
 | 243 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 244 |     /// processActiveIntervals - expire old intervals and move non-overlapping | 
 | 245 |     /// ones to the inactive list. | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 246 |     void processActiveIntervals(SlotIndex CurPoint); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 247 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 248 |     /// processInactiveIntervals - expire old intervals and move overlapping | 
 | 249 |     /// ones to the active list. | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 250 |     void processInactiveIntervals(SlotIndex CurPoint); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 251 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 252 |     /// hasNextReloadInterval - Return the next liveinterval that's being | 
 | 253 |     /// defined by a reload from the same SS as the specified one. | 
 | 254 |     LiveInterval *hasNextReloadInterval(LiveInterval *cur); | 
 | 255 |  | 
 | 256 |     /// DowngradeRegister - Downgrade a register for allocation. | 
 | 257 |     void DowngradeRegister(LiveInterval *li, unsigned Reg); | 
 | 258 |  | 
 | 259 |     /// UpgradeRegister - Upgrade a register for allocation. | 
 | 260 |     void UpgradeRegister(unsigned Reg); | 
 | 261 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 262 |     /// assignRegOrStackSlotAtInterval - assign a register if one | 
 | 263 |     /// is available, or spill. | 
 | 264 |     void assignRegOrStackSlotAtInterval(LiveInterval* cur); | 
 | 265 |  | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 266 |     void updateSpillWeights(std::vector<float> &Weights, | 
 | 267 |                             unsigned reg, float weight, | 
 | 268 |                             const TargetRegisterClass *RC); | 
 | 269 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 270 |     /// findIntervalsToSpill - Determine the intervals to spill for the | 
 | 271 |     /// specified interval. It's passed the physical registers whose spill | 
 | 272 |     /// weight is the lowest among all the registers whose live intervals | 
 | 273 |     /// conflict with the interval. | 
 | 274 |     void findIntervalsToSpill(LiveInterval *cur, | 
 | 275 |                             std::vector<std::pair<unsigned,float> > &Candidates, | 
 | 276 |                             unsigned NumCands, | 
 | 277 |                             SmallVector<LiveInterval*, 8> &SpillIntervals); | 
 | 278 |  | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 279 |     /// attemptTrivialCoalescing - If a simple interval is defined by a copy, | 
| Jim Grosbach | 977fa34 | 2010-07-27 18:36:27 +0000 | [diff] [blame] | 280 |     /// try to allocate the definition to the same register as the source, | 
 | 281 |     /// if the register is not defined during the life time of the interval. | 
 | 282 |     /// This eliminates a copy, and is used to coalesce copies which were not | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 283 |     /// coalesced away before allocation either due to dest and src being in | 
 | 284 |     /// different register classes or because the coalescer was overly | 
 | 285 |     /// conservative. | 
 | 286 |     unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg); | 
 | 287 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 288 |     /// | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 289 |     /// Register usage / availability tracking helpers. | 
 | 290 |     /// | 
 | 291 |  | 
 | 292 |     void initRegUses() { | 
 | 293 |       regUse_.resize(tri_->getNumRegs(), 0); | 
 | 294 |       regUseBackUp_.resize(tri_->getNumRegs(), 0); | 
 | 295 |     } | 
 | 296 |  | 
 | 297 |     void finalizeRegUses() { | 
| Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 298 | #ifndef NDEBUG | 
 | 299 |       // Verify all the registers are "freed". | 
 | 300 |       bool Error = false; | 
 | 301 |       for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) { | 
 | 302 |         if (regUse_[i] != 0) { | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 303 |           dbgs() << tri_->getName(i) << " is still in use!\n"; | 
| Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 304 |           Error = true; | 
 | 305 |         } | 
 | 306 |       } | 
 | 307 |       if (Error) | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 308 |         llvm_unreachable(0); | 
| Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 309 | #endif | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 310 |       regUse_.clear(); | 
 | 311 |       regUseBackUp_.clear(); | 
 | 312 |     } | 
 | 313 |  | 
 | 314 |     void addRegUse(unsigned physReg) { | 
 | 315 |       assert(TargetRegisterInfo::isPhysicalRegister(physReg) && | 
 | 316 |              "should be physical register!"); | 
 | 317 |       ++regUse_[physReg]; | 
 | 318 |       for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) | 
 | 319 |         ++regUse_[*as]; | 
 | 320 |     } | 
 | 321 |  | 
 | 322 |     void delRegUse(unsigned physReg) { | 
 | 323 |       assert(TargetRegisterInfo::isPhysicalRegister(physReg) && | 
 | 324 |              "should be physical register!"); | 
 | 325 |       assert(regUse_[physReg] != 0); | 
 | 326 |       --regUse_[physReg]; | 
 | 327 |       for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) { | 
 | 328 |         assert(regUse_[*as] != 0); | 
 | 329 |         --regUse_[*as]; | 
 | 330 |       } | 
 | 331 |     } | 
 | 332 |  | 
 | 333 |     bool isRegAvail(unsigned physReg) const { | 
 | 334 |       assert(TargetRegisterInfo::isPhysicalRegister(physReg) && | 
 | 335 |              "should be physical register!"); | 
 | 336 |       return regUse_[physReg] == 0; | 
 | 337 |     } | 
 | 338 |  | 
 | 339 |     void backUpRegUses() { | 
 | 340 |       regUseBackUp_ = regUse_; | 
 | 341 |     } | 
 | 342 |  | 
 | 343 |     void restoreRegUses() { | 
 | 344 |       regUse_ = regUseBackUp_; | 
 | 345 |     } | 
 | 346 |  | 
 | 347 |     /// | 
 | 348 |     /// Register handling helpers. | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 349 |     /// | 
 | 350 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 351 |     /// getFreePhysReg - return a free physical register for this virtual | 
 | 352 |     /// register interval if we have one, otherwise return 0. | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 353 |     unsigned getFreePhysReg(LiveInterval* cur); | 
| Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 354 |     unsigned getFreePhysReg(LiveInterval* cur, | 
 | 355 |                             const TargetRegisterClass *RC, | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 356 |                             unsigned MaxInactiveCount, | 
 | 357 |                             SmallVector<unsigned, 256> &inactiveCounts, | 
 | 358 |                             bool SkipDGRegs); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 359 |  | 
| Jim Grosbach | 5a4cbea | 2010-09-01 21:34:41 +0000 | [diff] [blame] | 360 |     /// getFirstNonReservedPhysReg - return the first non-reserved physical | 
 | 361 |     /// register in the register class. | 
 | 362 |     unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) { | 
| Jakob Stoklund Olesen | 43641a5 | 2011-06-16 18:17:00 +0000 | [diff] [blame] | 363 |       ArrayRef<unsigned> O = RegClassInfo.getOrder(RC); | 
 | 364 |       assert(!O.empty() && "All registers reserved?!"); | 
 | 365 |       return O.front(); | 
 | 366 |     } | 
| Jim Grosbach | 5a4cbea | 2010-09-01 21:34:41 +0000 | [diff] [blame] | 367 |  | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 368 |     void ComputeRelatedRegClasses(); | 
 | 369 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 370 |     template <typename ItTy> | 
 | 371 |     void printIntervals(const char* const str, ItTy i, ItTy e) const { | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 372 |       DEBUG({ | 
 | 373 |           if (str) | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 374 |             dbgs() << str << " intervals:\n"; | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 375 |  | 
 | 376 |           for (; i != e; ++i) { | 
| Nick Lewycky | d56acb3 | 2011-03-25 06:04:26 +0000 | [diff] [blame] | 377 |             dbgs() << '\t' << *i->first << " -> "; | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 378 |  | 
 | 379 |             unsigned reg = i->first->reg; | 
 | 380 |             if (TargetRegisterInfo::isVirtualRegister(reg)) | 
 | 381 |               reg = vrm_->getPhys(reg); | 
 | 382 |  | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 383 |             dbgs() << tri_->getName(reg) << '\n'; | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 384 |           } | 
 | 385 |         }); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 386 |     } | 
 | 387 |   }; | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 388 |   char RALinScan::ID = 0; | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 389 | } | 
 | 390 |  | 
| Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 391 | INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc", | 
| Nick Lewycky | d56acb3 | 2011-03-25 06:04:26 +0000 | [diff] [blame] | 392 |                       "Linear Scan Register Allocator", false, false) | 
| Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 393 | INITIALIZE_PASS_DEPENDENCY(LiveIntervals) | 
 | 394 | INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination) | 
 | 395 | INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights) | 
| Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 396 | INITIALIZE_PASS_DEPENDENCY(LiveStacks) | 
 | 397 | INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo) | 
 | 398 | INITIALIZE_PASS_DEPENDENCY(VirtRegMap) | 
| Rafael Espindola | 5b22021 | 2011-06-26 22:34:10 +0000 | [diff] [blame] | 399 | INITIALIZE_PASS_DEPENDENCY(RegisterCoalescer) | 
| Jakob Stoklund Olesen | e93198a | 2010-11-10 23:55:56 +0000 | [diff] [blame] | 400 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) | 
| Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 401 | INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc", | 
| Nick Lewycky | d56acb3 | 2011-03-25 06:04:26 +0000 | [diff] [blame] | 402 |                     "Linear Scan Register Allocator", false, false) | 
| Evan Cheng | 3f32d65 | 2008-06-04 09:18:41 +0000 | [diff] [blame] | 403 |  | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 404 | void RALinScan::ComputeRelatedRegClasses() { | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 405 |   // First pass, add all reg classes to the union, and determine at least one | 
 | 406 |   // reg class that each register is in. | 
 | 407 |   bool HasAliases = false; | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 408 |   for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(), | 
 | 409 |        E = tri_->regclass_end(); RCI != E; ++RCI) { | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 410 |     RelatedRegClasses.insert(*RCI); | 
 | 411 |     for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end(); | 
 | 412 |          I != E; ++I) { | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 413 |       HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0; | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 414 |  | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 415 |       const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I]; | 
 | 416 |       if (PRC) { | 
 | 417 |         // Already processed this register.  Just make sure we know that | 
 | 418 |         // multiple register classes share a register. | 
 | 419 |         RelatedRegClasses.unionSets(PRC, *RCI); | 
 | 420 |       } else { | 
 | 421 |         PRC = *RCI; | 
 | 422 |       } | 
 | 423 |     } | 
 | 424 |   } | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 425 |  | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 426 |   // Second pass, now that we know conservatively what register classes each reg | 
 | 427 |   // belongs to, add info about aliases.  We don't need to do this for targets | 
 | 428 |   // without register aliases. | 
 | 429 |   if (HasAliases) | 
| Owen Anderson | 9738216 | 2008-08-13 23:36:23 +0000 | [diff] [blame] | 430 |     for (DenseMap<unsigned, const TargetRegisterClass*>::iterator | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 431 |          I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end(); | 
 | 432 |          I != E; ++I) | 
| Bob Wilson | adf9c8b | 2011-01-27 07:26:15 +0000 | [diff] [blame] | 433 |       for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS) { | 
 | 434 |         const TargetRegisterClass *AliasClass =  | 
 | 435 |           OneClassForEachPhysReg.lookup(*AS); | 
 | 436 |         if (AliasClass) | 
 | 437 |           RelatedRegClasses.unionSets(I->second, AliasClass); | 
 | 438 |       } | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 439 | } | 
 | 440 |  | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 441 | /// attemptTrivialCoalescing - If a simple interval is defined by a copy, try | 
 | 442 | /// allocate the definition the same register as the source register if the | 
 | 443 | /// register is not defined during live time of the interval. If the interval is | 
 | 444 | /// killed by a copy, try to use the destination register. This eliminates a | 
 | 445 | /// copy. This is used to coalesce copies which were not coalesced away before | 
 | 446 | /// allocation either due to dest and src being in different register classes or | 
 | 447 | /// because the coalescer was overly conservative. | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 448 | unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) { | 
| Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 449 |   unsigned Preference = vrm_->getRegAllocPref(cur.reg); | 
 | 450 |   if ((Preference && Preference == Reg) || !cur.containsOneValue()) | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 451 |     return Reg; | 
 | 452 |  | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 453 |   // We cannot handle complicated live ranges. Simple linear stuff only. | 
 | 454 |   if (cur.ranges.size() != 1) | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 455 |     return Reg; | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 456 |  | 
 | 457 |   const LiveRange &range = cur.ranges.front(); | 
 | 458 |  | 
 | 459 |   VNInfo *vni = range.valno; | 
| Jakob Stoklund Olesen | a97ff8a | 2011-03-03 05:18:19 +0000 | [diff] [blame] | 460 |   if (vni->isUnused() || !vni->def.isValid()) | 
| Bill Wendling | dc492e0 | 2009-12-05 07:30:23 +0000 | [diff] [blame] | 461 |     return Reg; | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 462 |  | 
 | 463 |   unsigned CandReg; | 
 | 464 |   { | 
 | 465 |     MachineInstr *CopyMI; | 
| Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 466 |     if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy()) | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 467 |       // Defined by a copy, try to extend SrcReg forward | 
| Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 468 |       CandReg = CopyMI->getOperand(1).getReg(); | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 469 |     else if (TrivCoalesceEnds && | 
| Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 470 |             (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) && | 
 | 471 |              CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg()) | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 472 |       // Only used by a copy, try to extend DstReg backwards | 
| Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 473 |       CandReg = CopyMI->getOperand(0).getReg(); | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 474 |     else | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 475 |       return Reg; | 
| Jakob Stoklund Olesen | e7fbdcd | 2010-11-19 05:45:24 +0000 | [diff] [blame] | 476 |  | 
 | 477 |     // If the target of the copy is a sub-register then don't coalesce. | 
 | 478 |     if(CopyMI->getOperand(0).getSubReg()) | 
 | 479 |       return Reg; | 
| Anton Korobeynikov | 4aefd6b | 2008-02-20 12:07:57 +0000 | [diff] [blame] | 480 |   } | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 481 |  | 
 | 482 |   if (TargetRegisterInfo::isVirtualRegister(CandReg)) { | 
 | 483 |     if (!vrm_->isAssignedReg(CandReg)) | 
 | 484 |       return Reg; | 
 | 485 |     CandReg = vrm_->getPhys(CandReg); | 
 | 486 |   } | 
 | 487 |   if (Reg == CandReg) | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 488 |     return Reg; | 
 | 489 |  | 
| Evan Cheng | 841ee1a | 2008-09-18 22:38:47 +0000 | [diff] [blame] | 490 |   const TargetRegisterClass *RC = mri_->getRegClass(cur.reg); | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 491 |   if (!RC->contains(CandReg)) | 
 | 492 |     return Reg; | 
 | 493 |  | 
 | 494 |   if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg)) | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 495 |     return Reg; | 
 | 496 |  | 
| Bill Wendling | dc492e0 | 2009-12-05 07:30:23 +0000 | [diff] [blame] | 497 |   // Try to coalesce. | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 498 |   DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg) | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 499 |         << '\n'); | 
 | 500 |   vrm_->clearVirt(cur.reg); | 
 | 501 |   vrm_->assignVirt2Phys(cur.reg, CandReg); | 
| Bill Wendling | dc492e0 | 2009-12-05 07:30:23 +0000 | [diff] [blame] | 502 |  | 
| Jakob Stoklund Olesen | cf97036 | 2009-12-10 17:48:32 +0000 | [diff] [blame] | 503 |   ++NumCoalesce; | 
 | 504 |   return CandReg; | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 505 | } | 
 | 506 |  | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 507 | bool RALinScan::runOnMachineFunction(MachineFunction &fn) { | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 508 |   mf_ = &fn; | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 509 |   mri_ = &fn.getRegInfo(); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 510 |   tm_ = &fn.getTarget(); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 511 |   tri_ = tm_->getRegisterInfo(); | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 512 |   tii_ = tm_->getInstrInfo(); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 513 |   allocatableRegs_ = tri_->getAllocatableSet(fn); | 
| Jim Grosbach | 067a648 | 2010-09-01 21:04:27 +0000 | [diff] [blame] | 514 |   reservedRegs_ = tri_->getReservedRegs(fn); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 515 |   li_ = &getAnalysis<LiveIntervals>(); | 
| Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 516 |   loopInfo = &getAnalysis<MachineLoopInfo>(); | 
| Jakob Stoklund Olesen | 43641a5 | 2011-06-16 18:17:00 +0000 | [diff] [blame] | 517 |   RegClassInfo.runOnMachineFunction(fn); | 
| Chris Lattner | f348e3a | 2004-11-18 04:33:31 +0000 | [diff] [blame] | 518 |  | 
| David Greene | 2c17c4d | 2007-09-06 16:18:45 +0000 | [diff] [blame] | 519 |   // We don't run the coalescer here because we have no reason to | 
 | 520 |   // interact with it.  If the coalescer requires interaction, it | 
 | 521 |   // won't do anything.  If it doesn't require interaction, we assume | 
 | 522 |   // it was run as a separate pass. | 
 | 523 |  | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 524 |   // If this is the first function compiled, compute the related reg classes. | 
 | 525 |   if (RelatedRegClasses.empty()) | 
 | 526 |     ComputeRelatedRegClasses(); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 527 |  | 
 | 528 |   // Also resize register usage trackers. | 
 | 529 |   initRegUses(); | 
 | 530 |  | 
| Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 531 |   vrm_ = &getAnalysis<VirtRegMap>(); | 
| Lang Hames | 87e3bca | 2009-05-06 02:36:21 +0000 | [diff] [blame] | 532 |   if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter()); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 533 |  | 
| Jakob Stoklund Olesen | f2c6e36 | 2010-07-20 23:50:15 +0000 | [diff] [blame] | 534 |   spiller_.reset(createSpiller(*this, *mf_, *vrm_)); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 535 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 536 |   initIntervalSets(); | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 537 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 538 |   linearScan(); | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 539 |  | 
| Chris Lattner | b0f31bf | 2005-01-23 22:45:13 +0000 | [diff] [blame] | 540 |   // Rewrite spill code and update the PhysRegsUsed set. | 
| Lang Hames | 87e3bca | 2009-05-06 02:36:21 +0000 | [diff] [blame] | 541 |   rewriter_->runOnMachineFunction(*mf_, *vrm_, li_); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 542 |  | 
| Jakob Stoklund Olesen | 42acf06 | 2010-12-03 21:47:10 +0000 | [diff] [blame] | 543 |   // Write out new DBG_VALUE instructions. | 
 | 544 |   getAnalysis<LiveDebugVariables>().emitDebugValues(vrm_); | 
 | 545 |  | 
| Dan Gohman | 51cd9d6 | 2008-06-23 23:51:16 +0000 | [diff] [blame] | 546 |   assert(unhandled_.empty() && "Unhandled live intervals remain!"); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 547 |  | 
 | 548 |   finalizeRegUses(); | 
 | 549 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 550 |   fixed_.clear(); | 
 | 551 |   active_.clear(); | 
 | 552 |   inactive_.clear(); | 
 | 553 |   handled_.clear(); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 554 |   NextReloadMap.clear(); | 
 | 555 |   DowngradedRegs.clear(); | 
 | 556 |   DowngradeMap.clear(); | 
| Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 557 |   spiller_.reset(0); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 558 |  | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 559 |   return true; | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 560 | } | 
 | 561 |  | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 562 | /// initIntervalSets - initialize the interval sets. | 
 | 563 | /// | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 564 | void RALinScan::initIntervalSets() | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 565 | { | 
 | 566 |   assert(unhandled_.empty() && fixed_.empty() && | 
 | 567 |          active_.empty() && inactive_.empty() && | 
 | 568 |          "interval sets should be empty on initialization"); | 
 | 569 |  | 
| Owen Anderson | cd1dcbd | 2008-08-15 18:49:41 +0000 | [diff] [blame] | 570 |   handled_.reserve(li_->getNumIntervals()); | 
 | 571 |  | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 572 |   for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) { | 
| Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 573 |     if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) { | 
| Jakob Stoklund Olesen | 4662a9f | 2011-04-04 21:00:03 +0000 | [diff] [blame] | 574 |       if (!i->second->empty() && allocatableRegs_.test(i->second->reg)) { | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 575 |         mri_->setPhysRegUsed(i->second->reg); | 
 | 576 |         fixed_.push_back(std::make_pair(i->second, i->second->begin())); | 
 | 577 |       } | 
 | 578 |     } else { | 
 | 579 |       if (i->second->empty()) { | 
 | 580 |         assignRegOrStackSlotAtInterval(i->second); | 
 | 581 |       } | 
 | 582 |       else | 
 | 583 |         unhandled_.push(i->second); | 
 | 584 |     } | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 585 |   } | 
 | 586 | } | 
 | 587 |  | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 588 | void RALinScan::linearScan() { | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 589 |   // linear scan algorithm | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 590 |   DEBUG({ | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 591 |       dbgs() << "********** LINEAR SCAN **********\n" | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 592 |              << "********** Function: " | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 593 |              << mf_->getFunction()->getName() << '\n'; | 
 | 594 |       printIntervals("fixed", fixed_.begin(), fixed_.end()); | 
 | 595 |     }); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 596 |  | 
 | 597 |   while (!unhandled_.empty()) { | 
 | 598 |     // pick the interval with the earliest start point | 
 | 599 |     LiveInterval* cur = unhandled_.top(); | 
 | 600 |     unhandled_.pop(); | 
| Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 601 |     ++NumIters; | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 602 |     DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n'); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 603 |  | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 604 |     assert(!cur->empty() && "Empty interval in unhandled set."); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 605 |  | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 606 |     processActiveIntervals(cur->beginIndex()); | 
 | 607 |     processInactiveIntervals(cur->beginIndex()); | 
 | 608 |  | 
 | 609 |     assert(TargetRegisterInfo::isVirtualRegister(cur->reg) && | 
 | 610 |            "Can only allocate virtual registers!"); | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 611 |  | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 612 |     // Allocating a virtual register. try to find a free | 
 | 613 |     // physical register or spill an interval (possibly this one) in order to | 
 | 614 |     // assign it one. | 
 | 615 |     assignRegOrStackSlotAtInterval(cur); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 616 |  | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 617 |     DEBUG({ | 
 | 618 |         printIntervals("active", active_.begin(), active_.end()); | 
 | 619 |         printIntervals("inactive", inactive_.begin(), inactive_.end()); | 
 | 620 |       }); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 621 |   } | 
| Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 622 |  | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 623 |   // Expire any remaining active intervals | 
| Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 624 |   while (!active_.empty()) { | 
 | 625 |     IntervalPtr &IP = active_.back(); | 
 | 626 |     unsigned reg = IP.first->reg; | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 627 |     DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n"); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 628 |     assert(TargetRegisterInfo::isVirtualRegister(reg) && | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 629 |            "Can only allocate virtual registers!"); | 
 | 630 |     reg = vrm_->getPhys(reg); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 631 |     delRegUse(reg); | 
| Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 632 |     active_.pop_back(); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 633 |   } | 
| Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 634 |  | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 635 |   // Expire any remaining inactive intervals | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 636 |   DEBUG({ | 
 | 637 |       for (IntervalPtrs::reverse_iterator | 
 | 638 |              i = inactive_.rbegin(); i != inactive_.rend(); ++i) | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 639 |         dbgs() << "\tinterval " << *i->first << " expired\n"; | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 640 |     }); | 
| Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 641 |   inactive_.clear(); | 
| Alkis Evlogimenos | b7be115 | 2004-01-13 20:42:08 +0000 | [diff] [blame] | 642 |  | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 643 |   // Add live-ins to every BB except for entry. Also perform trivial coalescing. | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 644 |   MachineFunction::iterator EntryMBB = mf_->begin(); | 
| Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 645 |   SmallVector<MachineBasicBlock*, 8> LiveInMBBs; | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 646 |   for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) { | 
| Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 647 |     LiveInterval &cur = *i->second; | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 648 |     unsigned Reg = 0; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 649 |     bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 650 |     if (isPhys) | 
| Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 651 |       Reg = cur.reg; | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 652 |     else if (vrm_->isAssignedReg(cur.reg)) | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 653 |       Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg)); | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 654 |     if (!Reg) | 
 | 655 |       continue; | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 656 |     // Ignore splited live intervals. | 
 | 657 |     if (!isPhys && vrm_->getPreSplitReg(cur.reg)) | 
 | 658 |       continue; | 
| Evan Cheng | 550aacb | 2009-06-04 20:28:22 +0000 | [diff] [blame] | 659 |  | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 660 |     for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end(); | 
 | 661 |          I != E; ++I) { | 
 | 662 |       const LiveRange &LR = *I; | 
| Evan Cheng | d0e32c5 | 2008-10-29 05:06:14 +0000 | [diff] [blame] | 663 |       if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) { | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 664 |         for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i) | 
| Evan Cheng | 073e7e5 | 2009-06-04 20:53:36 +0000 | [diff] [blame] | 665 |           if (LiveInMBBs[i] != EntryMBB) { | 
 | 666 |             assert(TargetRegisterInfo::isPhysicalRegister(Reg) && | 
 | 667 |                    "Adding a virtual register to livein set?"); | 
| Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 668 |             LiveInMBBs[i]->addLiveIn(Reg); | 
| Evan Cheng | 073e7e5 | 2009-06-04 20:53:36 +0000 | [diff] [blame] | 669 |           } | 
| Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 670 |         LiveInMBBs.clear(); | 
| Evan Cheng | 9fc508f | 2007-02-16 09:05:02 +0000 | [diff] [blame] | 671 |       } | 
 | 672 |     } | 
 | 673 |   } | 
 | 674 |  | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 675 |   DEBUG(dbgs() << *vrm_); | 
| Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 676 |  | 
 | 677 |   // Look for physical registers that end up not being allocated even though | 
 | 678 |   // register allocator had to spill other registers in its register class. | 
| Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 679 |   if (!vrm_->FindUnusedRegisters(li_)) | 
| Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 680 |     return; | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 681 | } | 
 | 682 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 683 | /// processActiveIntervals - expire old intervals and move non-overlapping ones | 
 | 684 | /// to the inactive list. | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 685 | void RALinScan::processActiveIntervals(SlotIndex CurPoint) | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 686 | { | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 687 |   DEBUG(dbgs() << "\tprocessing active intervals:\n"); | 
| Chris Lattner | 23b71c1 | 2004-11-18 01:29:39 +0000 | [diff] [blame] | 688 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 689 |   for (unsigned i = 0, e = active_.size(); i != e; ++i) { | 
 | 690 |     LiveInterval *Interval = active_[i].first; | 
 | 691 |     LiveInterval::iterator IntervalPos = active_[i].second; | 
 | 692 |     unsigned reg = Interval->reg; | 
| Alkis Evlogimenos | ed54373 | 2004-09-01 22:52:29 +0000 | [diff] [blame] | 693 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 694 |     IntervalPos = Interval->advanceTo(IntervalPos, CurPoint); | 
 | 695 |  | 
 | 696 |     if (IntervalPos == Interval->end()) {     // Remove expired intervals. | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 697 |       DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n"); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 698 |       assert(TargetRegisterInfo::isVirtualRegister(reg) && | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 699 |              "Can only allocate virtual registers!"); | 
 | 700 |       reg = vrm_->getPhys(reg); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 701 |       delRegUse(reg); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 702 |  | 
 | 703 |       // Pop off the end of the list. | 
 | 704 |       active_[i] = active_.back(); | 
 | 705 |       active_.pop_back(); | 
 | 706 |       --i; --e; | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 707 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 708 |     } else if (IntervalPos->start > CurPoint) { | 
 | 709 |       // Move inactive intervals to inactive list. | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 710 |       DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n"); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 711 |       assert(TargetRegisterInfo::isVirtualRegister(reg) && | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 712 |              "Can only allocate virtual registers!"); | 
 | 713 |       reg = vrm_->getPhys(reg); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 714 |       delRegUse(reg); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 715 |       // add to inactive. | 
 | 716 |       inactive_.push_back(std::make_pair(Interval, IntervalPos)); | 
 | 717 |  | 
 | 718 |       // Pop off the end of the list. | 
 | 719 |       active_[i] = active_.back(); | 
 | 720 |       active_.pop_back(); | 
 | 721 |       --i; --e; | 
 | 722 |     } else { | 
 | 723 |       // Otherwise, just update the iterator position. | 
 | 724 |       active_[i].second = IntervalPos; | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 725 |     } | 
 | 726 |   } | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 727 | } | 
 | 728 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 729 | /// processInactiveIntervals - expire old intervals and move overlapping | 
 | 730 | /// ones to the active list. | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 731 | void RALinScan::processInactiveIntervals(SlotIndex CurPoint) | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 732 | { | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 733 |   DEBUG(dbgs() << "\tprocessing inactive intervals:\n"); | 
| Chris Lattner | 365b95f | 2004-11-18 04:13:02 +0000 | [diff] [blame] | 734 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 735 |   for (unsigned i = 0, e = inactive_.size(); i != e; ++i) { | 
 | 736 |     LiveInterval *Interval = inactive_[i].first; | 
 | 737 |     LiveInterval::iterator IntervalPos = inactive_[i].second; | 
 | 738 |     unsigned reg = Interval->reg; | 
| Chris Lattner | 23b71c1 | 2004-11-18 01:29:39 +0000 | [diff] [blame] | 739 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 740 |     IntervalPos = Interval->advanceTo(IntervalPos, CurPoint); | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 741 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 742 |     if (IntervalPos == Interval->end()) {       // remove expired intervals. | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 743 |       DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n"); | 
| Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 744 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 745 |       // Pop off the end of the list. | 
 | 746 |       inactive_[i] = inactive_.back(); | 
 | 747 |       inactive_.pop_back(); | 
 | 748 |       --i; --e; | 
 | 749 |     } else if (IntervalPos->start <= CurPoint) { | 
 | 750 |       // move re-activated intervals in active list | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 751 |       DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n"); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 752 |       assert(TargetRegisterInfo::isVirtualRegister(reg) && | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 753 |              "Can only allocate virtual registers!"); | 
 | 754 |       reg = vrm_->getPhys(reg); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 755 |       addRegUse(reg); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 756 |       // add to active | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 757 |       active_.push_back(std::make_pair(Interval, IntervalPos)); | 
 | 758 |  | 
 | 759 |       // Pop off the end of the list. | 
 | 760 |       inactive_[i] = inactive_.back(); | 
 | 761 |       inactive_.pop_back(); | 
 | 762 |       --i; --e; | 
 | 763 |     } else { | 
 | 764 |       // Otherwise, just update the iterator position. | 
 | 765 |       inactive_[i].second = IntervalPos; | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 766 |     } | 
 | 767 |   } | 
| Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 768 | } | 
 | 769 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 770 | /// updateSpillWeights - updates the spill weights of the specifed physical | 
 | 771 | /// register and its weight. | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 772 | void RALinScan::updateSpillWeights(std::vector<float> &Weights, | 
 | 773 |                                    unsigned reg, float weight, | 
 | 774 |                                    const TargetRegisterClass *RC) { | 
 | 775 |   SmallSet<unsigned, 4> Processed; | 
 | 776 |   SmallSet<unsigned, 4> SuperAdded; | 
 | 777 |   SmallVector<unsigned, 4> Supers; | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 778 |   Weights[reg] += weight; | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 779 |   Processed.insert(reg); | 
 | 780 |   for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) { | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 781 |     Weights[*as] += weight; | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 782 |     Processed.insert(*as); | 
 | 783 |     if (tri_->isSubRegister(*as, reg) && | 
 | 784 |         SuperAdded.insert(*as) && | 
 | 785 |         RC->contains(*as)) { | 
 | 786 |       Supers.push_back(*as); | 
 | 787 |     } | 
 | 788 |   } | 
 | 789 |  | 
 | 790 |   // If the alias is a super-register, and the super-register is in the | 
 | 791 |   // register class we are trying to allocate. Then add the weight to all | 
 | 792 |   // sub-registers of the super-register even if they are not aliases. | 
 | 793 |   // e.g. allocating for GR32, bh is not used, updating bl spill weight. | 
| Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 794 |   //      bl should get the same spill weight otherwise it will be chosen | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 795 |   //      as a spill candidate since spilling bh doesn't make ebx available. | 
 | 796 |   for (unsigned i = 0, e = Supers.size(); i != e; ++i) { | 
| Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 797 |     for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr) | 
 | 798 |       if (!Processed.count(*sr)) | 
 | 799 |         Weights[*sr] += weight; | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 800 |   } | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 801 | } | 
 | 802 |  | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 803 | static | 
 | 804 | RALinScan::IntervalPtrs::iterator | 
 | 805 | FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) { | 
 | 806 |   for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end(); | 
 | 807 |        I != E; ++I) | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 808 |     if (I->first == LI) return I; | 
 | 809 |   return IP.end(); | 
 | 810 | } | 
 | 811 |  | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 812 | static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, | 
 | 813 |                                     SlotIndex Point){ | 
| Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 814 |   for (unsigned i = 0, e = V.size(); i != e; ++i) { | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 815 |     RALinScan::IntervalPtr &IP = V[i]; | 
| Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 816 |     LiveInterval::iterator I = std::upper_bound(IP.first->begin(), | 
 | 817 |                                                 IP.second, Point); | 
 | 818 |     if (I != IP.first->begin()) --I; | 
 | 819 |     IP.second = I; | 
 | 820 |   } | 
 | 821 | } | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 822 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 823 | /// getConflictWeight - Return the number of conflicts between cur | 
 | 824 | /// live interval and defs and uses of Reg weighted by loop depthes. | 
| Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 825 | static | 
 | 826 | float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_, | 
 | 827 |                         MachineRegisterInfo *mri_, | 
| Jakob Stoklund Olesen | 9529a1c | 2010-07-19 18:41:20 +0000 | [diff] [blame] | 828 |                         MachineLoopInfo *loopInfo) { | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 829 |   float Conflicts = 0; | 
 | 830 |   for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg), | 
 | 831 |          E = mri_->reg_end(); I != E; ++I) { | 
 | 832 |     MachineInstr *MI = &*I; | 
 | 833 |     if (cur->liveAt(li_->getInstructionIndex(MI))) { | 
 | 834 |       unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent()); | 
| Chris Lattner | 87565c1 | 2010-05-15 17:10:24 +0000 | [diff] [blame] | 835 |       Conflicts += std::pow(10.0f, (float)loopDepth); | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 836 |     } | 
 | 837 |   } | 
 | 838 |   return Conflicts; | 
 | 839 | } | 
 | 840 |  | 
 | 841 | /// findIntervalsToSpill - Determine the intervals to spill for the | 
 | 842 | /// specified interval. It's passed the physical registers whose spill | 
 | 843 | /// weight is the lowest among all the registers whose live intervals | 
 | 844 | /// conflict with the interval. | 
 | 845 | void RALinScan::findIntervalsToSpill(LiveInterval *cur, | 
 | 846 |                             std::vector<std::pair<unsigned,float> > &Candidates, | 
 | 847 |                             unsigned NumCands, | 
 | 848 |                             SmallVector<LiveInterval*, 8> &SpillIntervals) { | 
 | 849 |   // We have figured out the *best* register to spill. But there are other | 
 | 850 |   // registers that are pretty good as well (spill weight within 3%). Spill | 
 | 851 |   // the one that has fewest defs and uses that conflict with cur. | 
 | 852 |   float Conflicts[3] = { 0.0f, 0.0f, 0.0f }; | 
 | 853 |   SmallVector<LiveInterval*, 8> SLIs[3]; | 
 | 854 |  | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 855 |   DEBUG({ | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 856 |       dbgs() << "\tConsidering " << NumCands << " candidates: "; | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 857 |       for (unsigned i = 0; i != NumCands; ++i) | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 858 |         dbgs() << tri_->getName(Candidates[i].first) << " "; | 
 | 859 |       dbgs() << "\n"; | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 860 |     }); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 861 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 862 |   // Calculate the number of conflicts of each candidate. | 
 | 863 |   for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) { | 
 | 864 |     unsigned Reg = i->first->reg; | 
 | 865 |     unsigned PhysReg = vrm_->getPhys(Reg); | 
 | 866 |     if (!cur->overlapsFrom(*i->first, i->second)) | 
 | 867 |       continue; | 
 | 868 |     for (unsigned j = 0; j < NumCands; ++j) { | 
 | 869 |       unsigned Candidate = Candidates[j].first; | 
 | 870 |       if (tri_->regsOverlap(PhysReg, Candidate)) { | 
 | 871 |         if (NumCands > 1) | 
 | 872 |           Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo); | 
 | 873 |         SLIs[j].push_back(i->first); | 
 | 874 |       } | 
 | 875 |     } | 
 | 876 |   } | 
 | 877 |  | 
 | 878 |   for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){ | 
 | 879 |     unsigned Reg = i->first->reg; | 
 | 880 |     unsigned PhysReg = vrm_->getPhys(Reg); | 
 | 881 |     if (!cur->overlapsFrom(*i->first, i->second-1)) | 
 | 882 |       continue; | 
 | 883 |     for (unsigned j = 0; j < NumCands; ++j) { | 
 | 884 |       unsigned Candidate = Candidates[j].first; | 
 | 885 |       if (tri_->regsOverlap(PhysReg, Candidate)) { | 
 | 886 |         if (NumCands > 1) | 
 | 887 |           Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo); | 
 | 888 |         SLIs[j].push_back(i->first); | 
 | 889 |       } | 
 | 890 |     } | 
 | 891 |   } | 
 | 892 |  | 
 | 893 |   // Which is the best candidate? | 
 | 894 |   unsigned BestCandidate = 0; | 
 | 895 |   float MinConflicts = Conflicts[0]; | 
 | 896 |   for (unsigned i = 1; i != NumCands; ++i) { | 
 | 897 |     if (Conflicts[i] < MinConflicts) { | 
 | 898 |       BestCandidate = i; | 
 | 899 |       MinConflicts = Conflicts[i]; | 
 | 900 |     } | 
 | 901 |   } | 
 | 902 |  | 
 | 903 |   std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(), | 
 | 904 |             std::back_inserter(SpillIntervals)); | 
 | 905 | } | 
 | 906 |  | 
 | 907 | namespace { | 
 | 908 |   struct WeightCompare { | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 909 |   private: | 
 | 910 |     const RALinScan &Allocator; | 
 | 911 |  | 
 | 912 |   public: | 
| Douglas Gregor | cabdd74 | 2009-12-19 07:05:23 +0000 | [diff] [blame] | 913 |     WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {} | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 914 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 915 |     typedef std::pair<unsigned, float> RegWeightPair; | 
 | 916 |     bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const { | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 917 |       return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first); | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 918 |     } | 
 | 919 |   }; | 
 | 920 | } | 
 | 921 |  | 
 | 922 | static bool weightsAreClose(float w1, float w2) { | 
 | 923 |   if (!NewHeuristic) | 
 | 924 |     return false; | 
 | 925 |  | 
 | 926 |   float diff = w1 - w2; | 
 | 927 |   if (diff <= 0.02f)  // Within 0.02f | 
 | 928 |     return true; | 
 | 929 |   return (diff / w2) <= 0.05f;  // Within 5%. | 
 | 930 | } | 
 | 931 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 932 | LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) { | 
 | 933 |   DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg); | 
 | 934 |   if (I == NextReloadMap.end()) | 
 | 935 |     return 0; | 
 | 936 |   return &li_->getInterval(I->second); | 
 | 937 | } | 
 | 938 |  | 
 | 939 | void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) { | 
| Jakob Stoklund Olesen | 19bb35d | 2011-01-06 01:33:22 +0000 | [diff] [blame] | 940 |   for (const unsigned *AS = tri_->getOverlaps(Reg); *AS; ++AS) { | 
 | 941 |     bool isNew = DowngradedRegs.insert(*AS); | 
 | 942 |     (void)isNew; // Silence compiler warning. | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 943 |     assert(isNew && "Multiple reloads holding the same register?"); | 
 | 944 |     DowngradeMap.insert(std::make_pair(li->reg, *AS)); | 
 | 945 |   } | 
 | 946 |   ++NumDowngrade; | 
 | 947 | } | 
 | 948 |  | 
 | 949 | void RALinScan::UpgradeRegister(unsigned Reg) { | 
 | 950 |   if (Reg) { | 
 | 951 |     DowngradedRegs.erase(Reg); | 
 | 952 |     for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) | 
 | 953 |       DowngradedRegs.erase(*AS); | 
 | 954 |   } | 
 | 955 | } | 
 | 956 |  | 
 | 957 | namespace { | 
 | 958 |   struct LISorter { | 
 | 959 |     bool operator()(LiveInterval* A, LiveInterval* B) { | 
| Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 960 |       return A->beginIndex() < B->beginIndex(); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 961 |     } | 
 | 962 |   }; | 
 | 963 | } | 
 | 964 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 965 | /// assignRegOrStackSlotAtInterval - assign a register if one is available, or | 
 | 966 | /// spill. | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 967 | void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) { | 
| Jakob Stoklund Olesen | fd900a2 | 2010-11-16 19:55:12 +0000 | [diff] [blame] | 968 |   const TargetRegisterClass *RC = mri_->getRegClass(cur->reg); | 
 | 969 |   DEBUG(dbgs() << "\tallocating current interval from " | 
 | 970 |                << RC->getName() << ": "); | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 971 |  | 
| Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 972 |   // This is an implicitly defined live interval, just assign any register. | 
| Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 973 |   if (cur->empty()) { | 
| Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 974 |     unsigned physReg = vrm_->getRegAllocPref(cur->reg); | 
| Jim Grosbach | 5a4cbea | 2010-09-01 21:34:41 +0000 | [diff] [blame] | 975 |     if (!physReg) | 
 | 976 |       physReg = getFirstNonReservedPhysReg(RC); | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 977 |     DEBUG(dbgs() <<  tri_->getName(physReg) << '\n'); | 
| Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 978 |     // Note the register is not really in use. | 
 | 979 |     vrm_->assignVirt2Phys(cur->reg, physReg); | 
| Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 980 |     return; | 
 | 981 |   } | 
 | 982 |  | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 983 |   backUpRegUses(); | 
| Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 984 |  | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 985 |   std::vector<std::pair<unsigned, float> > SpillWeightsToAdd; | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 986 |   SlotIndex StartPosition = cur->beginIndex(); | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 987 |   const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC); | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 988 |  | 
| Evan Cheng | d0deec2 | 2009-01-20 00:16:18 +0000 | [diff] [blame] | 989 |   // If start of this live interval is defined by a move instruction and its | 
 | 990 |   // source is assigned a physical register that is compatible with the target | 
 | 991 |   // register class, then we should try to assign it the same register. | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 992 |   // This can happen when the move is from a larger register class to a smaller | 
 | 993 |   // one, e.g. X86::mov32to32_. These move instructions are not coalescable. | 
| Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 994 |   if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) { | 
| Evan Cheng | d0deec2 | 2009-01-20 00:16:18 +0000 | [diff] [blame] | 995 |     VNInfo *vni = cur->begin()->valno; | 
| Jakob Stoklund Olesen | a97ff8a | 2011-03-03 05:18:19 +0000 | [diff] [blame] | 996 |     if (!vni->isUnused() && vni->def.isValid()) { | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 997 |       MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def); | 
| Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 998 |       if (CopyMI && CopyMI->isCopy()) { | 
 | 999 |         unsigned DstSubReg = CopyMI->getOperand(0).getSubReg(); | 
 | 1000 |         unsigned SrcReg = CopyMI->getOperand(1).getReg(); | 
 | 1001 |         unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg(); | 
| Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1002 |         unsigned Reg = 0; | 
 | 1003 |         if (TargetRegisterInfo::isPhysicalRegister(SrcReg)) | 
 | 1004 |           Reg = SrcReg; | 
 | 1005 |         else if (vrm_->isAssignedReg(SrcReg)) | 
 | 1006 |           Reg = vrm_->getPhys(SrcReg); | 
 | 1007 |         if (Reg) { | 
 | 1008 |           if (SrcSubReg) | 
 | 1009 |             Reg = tri_->getSubReg(Reg, SrcSubReg); | 
 | 1010 |           if (DstSubReg) | 
 | 1011 |             Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC); | 
 | 1012 |           if (Reg && allocatableRegs_[Reg] && RC->contains(Reg)) | 
 | 1013 |             mri_->setRegAllocationHint(cur->reg, 0, Reg); | 
 | 1014 |         } | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 1015 |       } | 
 | 1016 |     } | 
 | 1017 |   } | 
 | 1018 |  | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1019 |   // For every interval in inactive we overlap with, mark the | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 1020 |   // register as not free and update spill weights. | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1021 |   for (IntervalPtrs::const_iterator i = inactive_.begin(), | 
 | 1022 |          e = inactive_.end(); i != e; ++i) { | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1023 |     unsigned Reg = i->first->reg; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1024 |     assert(TargetRegisterInfo::isVirtualRegister(Reg) && | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1025 |            "Can only allocate virtual registers!"); | 
| Evan Cheng | 841ee1a | 2008-09-18 22:38:47 +0000 | [diff] [blame] | 1026 |     const TargetRegisterClass *RegRC = mri_->getRegClass(Reg); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1027 |     // If this is not in a related reg class to the register we're allocating, | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1028 |     // don't check it. | 
 | 1029 |     if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader && | 
 | 1030 |         cur->overlapsFrom(*i->first, i->second-1)) { | 
 | 1031 |       Reg = vrm_->getPhys(Reg); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1032 |       addRegUse(Reg); | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1033 |       SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight)); | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1034 |     } | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1035 |   } | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1036 |  | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1037 |   // Speculatively check to see if we can get a register right now.  If not, | 
 | 1038 |   // we know we won't be able to by adding more constraints.  If so, we can | 
 | 1039 |   // check to see if it is valid.  Doing an exhaustive search of the fixed_ list | 
 | 1040 |   // is very bad (it contains all callee clobbered registers for any functions | 
 | 1041 |   // with a call), so we want to avoid doing that if possible. | 
 | 1042 |   unsigned physReg = getFreePhysReg(cur); | 
| Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1043 |   unsigned BestPhysReg = physReg; | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1044 |   if (physReg) { | 
 | 1045 |     // We got a register.  However, if it's in the fixed_ list, we might | 
| Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 1046 |     // conflict with it.  Check to see if we conflict with it or any of its | 
 | 1047 |     // aliases. | 
| Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 1048 |     SmallSet<unsigned, 8> RegAliases; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1049 |     for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS) | 
| Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 1050 |       RegAliases.insert(*AS); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1051 |  | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1052 |     bool ConflictsWithFixed = false; | 
 | 1053 |     for (unsigned i = 0, e = fixed_.size(); i != e; ++i) { | 
| Jim Laskey | e719d9f | 2006-10-24 14:35:25 +0000 | [diff] [blame] | 1054 |       IntervalPtr &IP = fixed_[i]; | 
 | 1055 |       if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) { | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1056 |         // Okay, this reg is on the fixed list.  Check to see if we actually | 
 | 1057 |         // conflict. | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1058 |         LiveInterval *I = IP.first; | 
| Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1059 |         if (I->endIndex() > StartPosition) { | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1060 |           LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition); | 
 | 1061 |           IP.second = II; | 
 | 1062 |           if (II != I->begin() && II->start > StartPosition) | 
 | 1063 |             --II; | 
| Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 1064 |           if (cur->overlapsFrom(*I, II)) { | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1065 |             ConflictsWithFixed = true; | 
| Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 1066 |             break; | 
 | 1067 |           } | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1068 |         } | 
| Chris Lattner | f348e3a | 2004-11-18 04:33:31 +0000 | [diff] [blame] | 1069 |       } | 
| Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 1070 |     } | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1071 |  | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1072 |     // Okay, the register picked by our speculative getFreePhysReg call turned | 
 | 1073 |     // out to be in use.  Actually add all of the conflicting fixed registers to | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1074 |     // regUse_ so we can do an accurate query. | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1075 |     if (ConflictsWithFixed) { | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1076 |       // For every interval in fixed we overlap with, mark the register as not | 
 | 1077 |       // free and update spill weights. | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1078 |       for (unsigned i = 0, e = fixed_.size(); i != e; ++i) { | 
 | 1079 |         IntervalPtr &IP = fixed_[i]; | 
 | 1080 |         LiveInterval *I = IP.first; | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1081 |  | 
 | 1082 |         const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg]; | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1083 |         if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader && | 
| Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1084 |             I->endIndex() > StartPosition) { | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1085 |           LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition); | 
 | 1086 |           IP.second = II; | 
 | 1087 |           if (II != I->begin() && II->start > StartPosition) | 
 | 1088 |             --II; | 
 | 1089 |           if (cur->overlapsFrom(*I, II)) { | 
 | 1090 |             unsigned reg = I->reg; | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1091 |             addRegUse(reg); | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1092 |             SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight)); | 
 | 1093 |           } | 
 | 1094 |         } | 
 | 1095 |       } | 
| Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 1096 |  | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1097 |       // Using the newly updated regUse_ object, which includes conflicts in the | 
| Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 1098 |       // future, see if there are any registers available. | 
 | 1099 |       physReg = getFreePhysReg(cur); | 
 | 1100 |     } | 
 | 1101 |   } | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1102 |  | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 1103 |   // Restore the physical register tracker, removing information about the | 
 | 1104 |   // future. | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1105 |   restoreRegUses(); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1106 |  | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1107 |   // If we find a free register, we are done: assign this virtual to | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1108 |   // the free physical register and add this interval to the active | 
 | 1109 |   // list. | 
 | 1110 |   if (physReg) { | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1111 |     DEBUG(dbgs() <<  tri_->getName(physReg) << '\n'); | 
| Jakob Stoklund Olesen | eb5067e | 2011-03-25 01:48:18 +0000 | [diff] [blame] | 1112 |     assert(RC->contains(physReg) && "Invalid candidate"); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1113 |     vrm_->assignVirt2Phys(cur->reg, physReg); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1114 |     addRegUse(physReg); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1115 |     active_.push_back(std::make_pair(cur, cur->begin())); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1116 |     handled_.push_back(cur); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1117 |  | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 1118 |     // Remember physReg for avoiding a write-after-write hazard in the next | 
 | 1119 |     // instruction. | 
 | 1120 |     if (AvoidWAWHazard && | 
 | 1121 |         tri_->avoidWriteAfterWrite(mri_->getRegClass(cur->reg))) | 
 | 1122 |       avoidWAW_ = physReg; | 
 | 1123 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1124 |     // "Upgrade" the physical register since it has been allocated. | 
 | 1125 |     UpgradeRegister(physReg); | 
 | 1126 |     if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) { | 
 | 1127 |       // "Downgrade" physReg to try to keep physReg from being allocated until | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1128 |       // the next reload from the same SS is allocated. | 
| Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1129 |       mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1130 |       DowngradeRegister(cur, physReg); | 
 | 1131 |     } | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1132 |     return; | 
 | 1133 |   } | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1134 |   DEBUG(dbgs() << "no free registers\n"); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1135 |  | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 1136 |   // Compile the spill weights into an array that is better for scanning. | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1137 |   std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f); | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 1138 |   for (std::vector<std::pair<unsigned, float> >::iterator | 
 | 1139 |        I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I) | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 1140 |     updateSpillWeights(SpillWeights, I->first, I->second, RC); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1141 |  | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 1142 |   // for each interval in active, update spill weights. | 
 | 1143 |   for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end(); | 
 | 1144 |        i != e; ++i) { | 
 | 1145 |     unsigned reg = i->first->reg; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1146 |     assert(TargetRegisterInfo::isVirtualRegister(reg) && | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 1147 |            "Can only allocate virtual registers!"); | 
 | 1148 |     reg = vrm_->getPhys(reg); | 
| Evan Cheng | 5d088fe | 2009-03-23 22:57:19 +0000 | [diff] [blame] | 1149 |     updateSpillWeights(SpillWeights, reg, i->first->weight, RC); | 
| Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 1150 |   } | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1151 |  | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1152 |   DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n"); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1153 |  | 
| Chris Lattner | c8e2c55 | 2006-03-25 23:00:56 +0000 | [diff] [blame] | 1154 |   // Find a register to spill. | 
| Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 1155 |   float minWeight = HUGE_VALF; | 
| Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 1156 |   unsigned minReg = 0; | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1157 |  | 
 | 1158 |   bool Found = false; | 
 | 1159 |   std::vector<std::pair<unsigned,float> > RegsWeights; | 
| Jakob Stoklund Olesen | 43641a5 | 2011-06-16 18:17:00 +0000 | [diff] [blame] | 1160 |   ArrayRef<unsigned> Order = RegClassInfo.getOrder(RC); | 
| Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1161 |   if (!minReg || SpillWeights[minReg] == HUGE_VALF) | 
| Jakob Stoklund Olesen | 43641a5 | 2011-06-16 18:17:00 +0000 | [diff] [blame] | 1162 |     for (unsigned i = 0; i != Order.size(); ++i) { | 
 | 1163 |       unsigned reg = Order[i]; | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1164 |       float regWeight = SpillWeights[reg]; | 
| Jim Grosbach | 067a648 | 2010-09-01 21:04:27 +0000 | [diff] [blame] | 1165 |       // Skip recently allocated registers and reserved registers. | 
| Jim Grosbach | 188da25 | 2010-09-01 22:48:34 +0000 | [diff] [blame] | 1166 |       if (minWeight > regWeight && !isRecentlyUsed(reg)) | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1167 |         Found = true; | 
 | 1168 |       RegsWeights.push_back(std::make_pair(reg, regWeight)); | 
| Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 1169 |     } | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1170 |  | 
| Chris Lattner | c8e2c55 | 2006-03-25 23:00:56 +0000 | [diff] [blame] | 1171 |   // If we didn't find a register that is spillable, try aliases? | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1172 |   if (!Found) { | 
| Jakob Stoklund Olesen | 43641a5 | 2011-06-16 18:17:00 +0000 | [diff] [blame] | 1173 |     for (unsigned i = 0; i != Order.size(); ++i) { | 
 | 1174 |       unsigned reg = Order[i]; | 
| Evan Cheng | 3b6d56c | 2006-05-12 19:07:46 +0000 | [diff] [blame] | 1175 |       // No need to worry about if the alias register size < regsize of RC. | 
 | 1176 |       // We are going to spill all registers that alias it anyway. | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1177 |       for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) | 
 | 1178 |         RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as])); | 
| Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1179 |     } | 
| Evan Cheng | 3b6d56c | 2006-05-12 19:07:46 +0000 | [diff] [blame] | 1180 |   } | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1181 |  | 
 | 1182 |   // Sort all potential spill candidates by weight. | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 1183 |   std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this)); | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1184 |   minReg = RegsWeights[0].first; | 
 | 1185 |   minWeight = RegsWeights[0].second; | 
 | 1186 |   if (minWeight == HUGE_VALF) { | 
 | 1187 |     // All registers must have inf weight. Just grab one! | 
| Jim Grosbach | 5a4cbea | 2010-09-01 21:34:41 +0000 | [diff] [blame] | 1188 |     minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC); | 
| Owen Anderson | a1566f2 | 2008-07-22 22:46:49 +0000 | [diff] [blame] | 1189 |     if (cur->weight == HUGE_VALF || | 
| Evan Cheng | 5e8d9de | 2008-09-20 01:28:05 +0000 | [diff] [blame] | 1190 |         li_->getApproximateInstructionCount(*cur) == 0) { | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1191 |       // Spill a physical register around defs and uses. | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1192 |       if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) { | 
| Evan Cheng | 96f3fd9 | 2009-04-29 07:16:34 +0000 | [diff] [blame] | 1193 |         // spillPhysRegAroundRegDefsUses may have invalidated iterator stored | 
 | 1194 |         // in fixed_. Reset them. | 
 | 1195 |         for (unsigned i = 0, e = fixed_.size(); i != e; ++i) { | 
 | 1196 |           IntervalPtr &IP = fixed_[i]; | 
 | 1197 |           LiveInterval *I = IP.first; | 
 | 1198 |           if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg)) | 
 | 1199 |             IP.second = I->advanceTo(I->begin(), StartPosition); | 
 | 1200 |         } | 
 | 1201 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1202 |         DowngradedRegs.clear(); | 
| Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 1203 |         assignRegOrStackSlotAtInterval(cur); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1204 |       } else { | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1205 |         assert(false && "Ran out of registers during register allocation!"); | 
| Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1206 |         report_fatal_error("Ran out of registers during register allocation!"); | 
| Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 1207 |       } | 
| Evan Cheng | 5e8d9de | 2008-09-20 01:28:05 +0000 | [diff] [blame] | 1208 |       return; | 
 | 1209 |     } | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1210 |   } | 
 | 1211 |  | 
 | 1212 |   // Find up to 3 registers to consider as spill candidates. | 
 | 1213 |   unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1; | 
 | 1214 |   while (LastCandidate > 1) { | 
 | 1215 |     if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight)) | 
 | 1216 |       break; | 
 | 1217 |     --LastCandidate; | 
 | 1218 |   } | 
 | 1219 |  | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 1220 |   DEBUG({ | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1221 |       dbgs() << "\t\tregister(s) with min weight(s): "; | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 1222 |  | 
 | 1223 |       for (unsigned i = 0; i != LastCandidate; ++i) | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1224 |         dbgs() << tri_->getName(RegsWeights[i].first) | 
| Bill Wendling | c3115a0 | 2009-08-22 20:30:53 +0000 | [diff] [blame] | 1225 |                << " (" << RegsWeights[i].second << ")\n"; | 
 | 1226 |     }); | 
| Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 1227 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1228 |   // If the current has the minimum weight, we need to spill it and | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1229 |   // add any added intervals back to unhandled, and restart | 
 | 1230 |   // linearscan. | 
| Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 1231 |   if (cur->weight != HUGE_VALF && cur->weight <= minWeight) { | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1232 |     DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n'); | 
| Jakob Stoklund Olesen | 38f6bd0 | 2011-03-10 01:21:58 +0000 | [diff] [blame] | 1233 |     SmallVector<LiveInterval*, 8> added; | 
| Jakob Stoklund Olesen | 47dbf6c | 2011-03-10 01:51:42 +0000 | [diff] [blame] | 1234 |     LiveRangeEdit LRE(*cur, added); | 
 | 1235 |     spiller_->spill(LRE); | 
| Lang Hames | e2b201b | 2009-05-18 19:03:16 +0000 | [diff] [blame] | 1236 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1237 |     std::sort(added.begin(), added.end(), LISorter()); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1238 |     if (added.empty()) | 
 | 1239 |       return;  // Early exit if all spills were folded. | 
| Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 1240 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1241 |     // Merge added with unhandled.  Note that we have already sorted | 
 | 1242 |     // intervals returned by addIntervalsForSpills by their starting | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1243 |     // point. | 
| Evan Cheng | c4f718a | 2009-04-20 17:23:48 +0000 | [diff] [blame] | 1244 |     // This also update the NextReloadMap. That is, it adds mapping from a | 
 | 1245 |     // register defined by a reload from SS to the next reload from SS in the | 
 | 1246 |     // same basic block. | 
 | 1247 |     MachineBasicBlock *LastReloadMBB = 0; | 
 | 1248 |     LiveInterval *LastReload = 0; | 
 | 1249 |     int LastReloadSS = VirtRegMap::NO_STACK_SLOT; | 
 | 1250 |     for (unsigned i = 0, e = added.size(); i != e; ++i) { | 
 | 1251 |       LiveInterval *ReloadLi = added[i]; | 
 | 1252 |       if (ReloadLi->weight == HUGE_VALF && | 
 | 1253 |           li_->getApproximateInstructionCount(*ReloadLi) == 0) { | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1254 |         SlotIndex ReloadIdx = ReloadLi->beginIndex(); | 
| Evan Cheng | c4f718a | 2009-04-20 17:23:48 +0000 | [diff] [blame] | 1255 |         MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx); | 
 | 1256 |         int ReloadSS = vrm_->getStackSlot(ReloadLi->reg); | 
 | 1257 |         if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) { | 
 | 1258 |           // Last reload of same SS is in the same MBB. We want to try to | 
 | 1259 |           // allocate both reloads the same register and make sure the reg | 
 | 1260 |           // isn't clobbered in between if at all possible. | 
| Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1261 |           assert(LastReload->beginIndex() < ReloadIdx); | 
| Evan Cheng | c4f718a | 2009-04-20 17:23:48 +0000 | [diff] [blame] | 1262 |           NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg)); | 
 | 1263 |         } | 
 | 1264 |         LastReloadMBB = ReloadMBB; | 
 | 1265 |         LastReload = ReloadLi; | 
 | 1266 |         LastReloadSS = ReloadSS; | 
 | 1267 |       } | 
 | 1268 |       unhandled_.push(ReloadLi); | 
 | 1269 |     } | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1270 |     return; | 
 | 1271 |   } | 
 | 1272 |  | 
| Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 1273 |   ++NumBacktracks; | 
 | 1274 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1275 |   // Push the current interval back to unhandled since we are going | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1276 |   // to re-run at least this iteration. Since we didn't modify it it | 
 | 1277 |   // should go back right in the front of the list | 
 | 1278 |   unhandled_.push(cur); | 
 | 1279 |  | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1280 |   assert(TargetRegisterInfo::isPhysicalRegister(minReg) && | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1281 |          "did not choose a register to spill?"); | 
| Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 1282 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1283 |   // We spill all intervals aliasing the register with | 
 | 1284 |   // minimum weight, rollback to the interval with the earliest | 
 | 1285 |   // start point and let the linear scan algorithm run again | 
 | 1286 |   SmallVector<LiveInterval*, 8> spillIs; | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1287 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1288 |   // Determine which intervals have to be spilled. | 
 | 1289 |   findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs); | 
 | 1290 |  | 
 | 1291 |   // Set of spilled vregs (used later to rollback properly) | 
 | 1292 |   SmallSet<unsigned, 8> spilled; | 
 | 1293 |  | 
 | 1294 |   // The earliest start of a Spilled interval indicates up to where | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1295 |   // in handled we need to roll back | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1296 |   assert(!spillIs.empty() && "No spill intervals?"); | 
| Lang Hames | 6194569 | 2009-12-09 05:39:12 +0000 | [diff] [blame] | 1297 |   SlotIndex earliestStart = spillIs[0]->beginIndex(); | 
| Jakob Stoklund Olesen | 0a2b2a1 | 2010-08-13 22:56:53 +0000 | [diff] [blame] | 1298 |  | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1299 |   // Spill live intervals of virtual regs mapped to the physical register we | 
| Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 1300 |   // want to clear (and its aliases).  We only spill those that overlap with the | 
 | 1301 |   // current interval as the rest do not affect its allocation. we also keep | 
 | 1302 |   // track of the earliest start of all spilled live intervals since this will | 
 | 1303 |   // mark our rollback point. | 
| Jakob Stoklund Olesen | 0a2b2a1 | 2010-08-13 22:56:53 +0000 | [diff] [blame] | 1304 |   SmallVector<LiveInterval*, 8> added; | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1305 |   while (!spillIs.empty()) { | 
 | 1306 |     LiveInterval *sli = spillIs.back(); | 
 | 1307 |     spillIs.pop_back(); | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1308 |     DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n'); | 
| Lang Hames | 6194569 | 2009-12-09 05:39:12 +0000 | [diff] [blame] | 1309 |     if (sli->beginIndex() < earliestStart) | 
 | 1310 |       earliestStart = sli->beginIndex(); | 
| Jakob Stoklund Olesen | 47dbf6c | 2011-03-10 01:51:42 +0000 | [diff] [blame] | 1311 |     LiveRangeEdit LRE(*sli, added, 0, &spillIs); | 
 | 1312 |     spiller_->spill(LRE); | 
| Evan Cheng | 3e17225 | 2008-06-20 21:45:16 +0000 | [diff] [blame] | 1313 |     spilled.insert(sli->reg); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1314 |   } | 
 | 1315 |  | 
| Jakob Stoklund Olesen | 0a2b2a1 | 2010-08-13 22:56:53 +0000 | [diff] [blame] | 1316 |   // Include any added intervals in earliestStart. | 
 | 1317 |   for (unsigned i = 0, e = added.size(); i != e; ++i) { | 
 | 1318 |     SlotIndex SI = added[i]->beginIndex(); | 
 | 1319 |     if (SI < earliestStart) | 
 | 1320 |       earliestStart = SI; | 
 | 1321 |   } | 
 | 1322 |  | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1323 |   DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n'); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1324 |  | 
 | 1325 |   // Scan handled in reverse order up to the earliest start of a | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1326 |   // spilled live interval and undo each one, restoring the state of | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1327 |   // unhandled. | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1328 |   while (!handled_.empty()) { | 
 | 1329 |     LiveInterval* i = handled_.back(); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1330 |     // If this interval starts before t we are done. | 
| Lang Hames | 6194569 | 2009-12-09 05:39:12 +0000 | [diff] [blame] | 1331 |     if (!i->empty() && i->beginIndex() < earliestStart) | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1332 |       break; | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1333 |     DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n'); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1334 |     handled_.pop_back(); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1335 |  | 
 | 1336 |     // When undoing a live interval allocation we must know if it is active or | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1337 |     // inactive to properly update regUse_ and the VirtRegMap. | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1338 |     IntervalPtrs::iterator it; | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1339 |     if ((it = FindIntervalInVector(active_, i)) != active_.end()) { | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1340 |       active_.erase(it); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1341 |       assert(!TargetRegisterInfo::isPhysicalRegister(i->reg)); | 
| Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 1342 |       if (!spilled.count(i->reg)) | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1343 |         unhandled_.push(i); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1344 |       delRegUse(vrm_->getPhys(i->reg)); | 
| Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 1345 |       vrm_->clearVirt(i->reg); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1346 |     } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) { | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1347 |       inactive_.erase(it); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1348 |       assert(!TargetRegisterInfo::isPhysicalRegister(i->reg)); | 
| Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 1349 |       if (!spilled.count(i->reg)) | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1350 |         unhandled_.push(i); | 
| Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 1351 |       vrm_->clearVirt(i->reg); | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 1352 |     } else { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1353 |       assert(TargetRegisterInfo::isVirtualRegister(i->reg) && | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 1354 |              "Can only allocate virtual registers!"); | 
 | 1355 |       vrm_->clearVirt(i->reg); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1356 |       unhandled_.push(i); | 
 | 1357 |     } | 
| Evan Cheng | 9aeaf75 | 2007-11-04 08:32:21 +0000 | [diff] [blame] | 1358 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1359 |     DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg); | 
 | 1360 |     if (ii == DowngradeMap.end()) | 
 | 1361 |       // It interval has a preference, it must be defined by a copy. Clear the | 
 | 1362 |       // preference now since the source interval allocation may have been | 
 | 1363 |       // undone as well. | 
| Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1364 |       mri_->setRegAllocationHint(i->reg, 0, 0); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1365 |     else { | 
 | 1366 |       UpgradeRegister(ii->second); | 
 | 1367 |     } | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1368 |   } | 
 | 1369 |  | 
| Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 1370 |   // Rewind the iterators in the active, inactive, and fixed lists back to the | 
 | 1371 |   // point we reverted to. | 
 | 1372 |   RevertVectorIteratorsTo(active_, earliestStart); | 
 | 1373 |   RevertVectorIteratorsTo(inactive_, earliestStart); | 
 | 1374 |   RevertVectorIteratorsTo(fixed_, earliestStart); | 
 | 1375 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1376 |   // Scan the rest and undo each interval that expired after t and | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1377 |   // insert it in active (the next iteration of the algorithm will | 
 | 1378 |   // put it in inactive if required) | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1379 |   for (unsigned i = 0, e = handled_.size(); i != e; ++i) { | 
 | 1380 |     LiveInterval *HI = handled_[i]; | 
 | 1381 |     if (!HI->expiredAt(earliestStart) && | 
| Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1382 |         HI->expiredAt(cur->beginIndex())) { | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1383 |       DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n'); | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1384 |       active_.push_back(std::make_pair(HI, HI->begin())); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1385 |       assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg)); | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1386 |       addRegUse(vrm_->getPhys(HI->reg)); | 
| Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1387 |     } | 
 | 1388 |   } | 
 | 1389 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1390 |   // Merge added with unhandled. | 
 | 1391 |   // This also update the NextReloadMap. That is, it adds mapping from a | 
 | 1392 |   // register defined by a reload from SS to the next reload from SS in the | 
 | 1393 |   // same basic block. | 
 | 1394 |   MachineBasicBlock *LastReloadMBB = 0; | 
 | 1395 |   LiveInterval *LastReload = 0; | 
 | 1396 |   int LastReloadSS = VirtRegMap::NO_STACK_SLOT; | 
 | 1397 |   std::sort(added.begin(), added.end(), LISorter()); | 
 | 1398 |   for (unsigned i = 0, e = added.size(); i != e; ++i) { | 
 | 1399 |     LiveInterval *ReloadLi = added[i]; | 
 | 1400 |     if (ReloadLi->weight == HUGE_VALF && | 
 | 1401 |         li_->getApproximateInstructionCount(*ReloadLi) == 0) { | 
| Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1402 |       SlotIndex ReloadIdx = ReloadLi->beginIndex(); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1403 |       MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx); | 
 | 1404 |       int ReloadSS = vrm_->getStackSlot(ReloadLi->reg); | 
 | 1405 |       if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) { | 
 | 1406 |         // Last reload of same SS is in the same MBB. We want to try to | 
 | 1407 |         // allocate both reloads the same register and make sure the reg | 
 | 1408 |         // isn't clobbered in between if at all possible. | 
| Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1409 |         assert(LastReload->beginIndex() < ReloadIdx); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1410 |         NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg)); | 
 | 1411 |       } | 
 | 1412 |       LastReloadMBB = ReloadMBB; | 
 | 1413 |       LastReload = ReloadLi; | 
 | 1414 |       LastReloadSS = ReloadSS; | 
 | 1415 |     } | 
 | 1416 |     unhandled_.push(ReloadLi); | 
 | 1417 |   } | 
 | 1418 | } | 
 | 1419 |  | 
| Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1420 | unsigned RALinScan::getFreePhysReg(LiveInterval* cur, | 
 | 1421 |                                    const TargetRegisterClass *RC, | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1422 |                                    unsigned MaxInactiveCount, | 
 | 1423 |                                    SmallVector<unsigned, 256> &inactiveCounts, | 
 | 1424 |                                    bool SkipDGRegs) { | 
 | 1425 |   unsigned FreeReg = 0; | 
 | 1426 |   unsigned FreeRegInactiveCount = 0; | 
 | 1427 |  | 
| Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1428 |   std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg); | 
 | 1429 |   // Resolve second part of the hint (if possible) given the current allocation. | 
 | 1430 |   unsigned physReg = Hint.second; | 
| Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1431 |   if (TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg)) | 
| Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1432 |     physReg = vrm_->getPhys(physReg); | 
 | 1433 |  | 
| Jakob Stoklund Olesen | bed9711 | 2011-06-17 23:26:52 +0000 | [diff] [blame] | 1434 |   ArrayRef<unsigned> Order; | 
 | 1435 |   if (Hint.first) | 
 | 1436 |     Order = tri_->getRawAllocationOrder(RC, Hint.first, physReg, *mf_); | 
 | 1437 |   else | 
 | 1438 |     Order = RegClassInfo.getOrder(RC); | 
 | 1439 |  | 
| Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 1440 |   assert(!Order.empty() && "No allocatable register in this register class!"); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1441 |  | 
 | 1442 |   // Scan for the first available register. | 
| Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 1443 |   for (unsigned i = 0; i != Order.size(); ++i) { | 
 | 1444 |     unsigned Reg = Order[i]; | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1445 |     // Ignore "downgraded" registers. | 
 | 1446 |     if (SkipDGRegs && DowngradedRegs.count(Reg)) | 
 | 1447 |       continue; | 
| Jim Grosbach | 067a648 | 2010-09-01 21:04:27 +0000 | [diff] [blame] | 1448 |     // Skip reserved registers. | 
 | 1449 |     if (reservedRegs_.test(Reg)) | 
 | 1450 |       continue; | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 1451 |     // Skip recently allocated registers. | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 1452 |     if (isRegAvail(Reg) && (!SkipDGRegs || !isRecentlyUsed(Reg))) { | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1453 |       FreeReg = Reg; | 
 | 1454 |       if (FreeReg < inactiveCounts.size()) | 
 | 1455 |         FreeRegInactiveCount = inactiveCounts[FreeReg]; | 
 | 1456 |       else | 
 | 1457 |         FreeRegInactiveCount = 0; | 
 | 1458 |       break; | 
 | 1459 |     } | 
 | 1460 |   } | 
 | 1461 |  | 
 | 1462 |   // If there are no free regs, or if this reg has the max inactive count, | 
 | 1463 |   // return this register. | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 1464 |   if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) { | 
 | 1465 |     // Remember what register we picked so we can skip it next time. | 
 | 1466 |     if (FreeReg != 0) recordRecentlyUsed(FreeReg); | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1467 |     return FreeReg; | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 1468 |   } | 
 | 1469 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1470 |   // Continue scanning the registers, looking for the one with the highest | 
 | 1471 |   // inactive count.  Alkis found that this reduced register pressure very | 
 | 1472 |   // slightly on X86 (in rev 1.94 of this file), though this should probably be | 
 | 1473 |   // reevaluated now. | 
| Jakob Stoklund Olesen | dd5a847 | 2011-06-16 23:31:16 +0000 | [diff] [blame] | 1474 |   for (unsigned i = 0; i != Order.size(); ++i) { | 
 | 1475 |     unsigned Reg = Order[i]; | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1476 |     // Ignore "downgraded" registers. | 
 | 1477 |     if (SkipDGRegs && DowngradedRegs.count(Reg)) | 
 | 1478 |       continue; | 
| Jim Grosbach | 067a648 | 2010-09-01 21:04:27 +0000 | [diff] [blame] | 1479 |     // Skip reserved registers. | 
 | 1480 |     if (reservedRegs_.test(Reg)) | 
 | 1481 |       continue; | 
| Evan Cheng | 5b16cd2 | 2009-05-01 01:03:49 +0000 | [diff] [blame] | 1482 |     if (isRegAvail(Reg) && Reg < inactiveCounts.size() && | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 1483 |         FreeRegInactiveCount < inactiveCounts[Reg] && | 
 | 1484 |         (!SkipDGRegs || !isRecentlyUsed(Reg))) { | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1485 |       FreeReg = Reg; | 
 | 1486 |       FreeRegInactiveCount = inactiveCounts[Reg]; | 
 | 1487 |       if (FreeRegInactiveCount == MaxInactiveCount) | 
 | 1488 |         break;    // We found the one with the max inactive count. | 
 | 1489 |     } | 
 | 1490 |   } | 
 | 1491 |  | 
| David Greene | 7cfd336 | 2009-11-19 15:55:49 +0000 | [diff] [blame] | 1492 |   // Remember what register we picked so we can skip it next time. | 
 | 1493 |   recordRecentlyUsed(FreeReg); | 
 | 1494 |  | 
| Evan Cheng | 206d185 | 2009-04-20 08:01:12 +0000 | [diff] [blame] | 1495 |   return FreeReg; | 
| Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 1496 | } | 
| Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 1497 |  | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1498 | /// getFreePhysReg - return a free physical register for this virtual register | 
 | 1499 | /// interval if we have one, otherwise return 0. | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 1500 | unsigned RALinScan::getFreePhysReg(LiveInterval *cur) { | 
| Chris Lattner | fe42462 | 2008-02-26 22:08:41 +0000 | [diff] [blame] | 1501 |   SmallVector<unsigned, 256> inactiveCounts; | 
| Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 1502 |   unsigned MaxInactiveCount = 0; | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1503 |  | 
| Evan Cheng | 841ee1a | 2008-09-18 22:38:47 +0000 | [diff] [blame] | 1504 |   const TargetRegisterClass *RC = mri_->getRegClass(cur->reg); | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1505 |   const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1506 |  | 
| Alkis Evlogimenos | 84f5bcb | 2004-09-02 21:23:32 +0000 | [diff] [blame] | 1507 |   for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end(); | 
 | 1508 |        i != e; ++i) { | 
| Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 1509 |     unsigned reg = i->first->reg; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1510 |     assert(TargetRegisterInfo::isVirtualRegister(reg) && | 
| Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 1511 |            "Can only allocate virtual registers!"); | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1512 |  | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1513 |     // If this is not in a related reg class to the register we're allocating, | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1514 |     // don't check it. | 
| Evan Cheng | 841ee1a | 2008-09-18 22:38:47 +0000 | [diff] [blame] | 1515 |     const TargetRegisterClass *RegRC = mri_->getRegClass(reg); | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1516 |     if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) { | 
 | 1517 |       reg = vrm_->getPhys(reg); | 
| Chris Lattner | fe42462 | 2008-02-26 22:08:41 +0000 | [diff] [blame] | 1518 |       if (inactiveCounts.size() <= reg) | 
 | 1519 |         inactiveCounts.resize(reg+1); | 
| Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 1520 |       ++inactiveCounts[reg]; | 
 | 1521 |       MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]); | 
 | 1522 |     } | 
| Alkis Evlogimenos | 84f5bcb | 2004-09-02 21:23:32 +0000 | [diff] [blame] | 1523 |   } | 
 | 1524 |  | 
| Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1525 |   // If copy coalescer has assigned a "preferred" register, check if it's | 
| Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 1526 |   // available first. | 
| Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 1527 |   unsigned Preference = vrm_->getRegAllocPref(cur->reg); | 
 | 1528 |   if (Preference) { | 
| David Greene | 3727776 | 2010-01-05 01:25:20 +0000 | [diff] [blame] | 1529 |     DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") "); | 
| Jim Grosbach | 662fb77 | 2010-09-01 21:48:06 +0000 | [diff] [blame] | 1530 |     if (isRegAvail(Preference) && | 
| Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 1531 |         RC->contains(Preference)) | 
 | 1532 |       return Preference; | 
| Anton Korobeynikov | 4aefd6b | 2008-02-20 12:07:57 +0000 | [diff] [blame] | 1533 |   } | 
| Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1534 |  | 
| Bob Wilson | f6a4d3c | 2011-04-19 18:11:45 +0000 | [diff] [blame] | 1535 |   unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, | 
 | 1536 |                                     true); | 
 | 1537 |   if (FreeReg) | 
 | 1538 |     return FreeReg; | 
| Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1539 |   return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false); | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1540 | } | 
 | 1541 |  | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1542 | FunctionPass* llvm::createLinearScanRegisterAllocator() { | 
| Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 1543 |   return new RALinScan(); | 
| Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1544 | } |