Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===// |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 17 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 18 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 19 | // PowerPC specific transformation functions and pattern fragments. |
| 20 | // |
| 21 | def LO16 : SDNodeXForm<imm, [{ |
| 22 | // Transformation function: get the low 16 bits. |
| 23 | return getI32Imm((unsigned short)N->getValue()); |
| 24 | }]>; |
| 25 | |
| 26 | def HI16 : SDNodeXForm<imm, [{ |
| 27 | // Transformation function: shift the immediate value down into the low bits. |
| 28 | return getI32Imm((unsigned)N->getValue() >> 16); |
| 29 | }]>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 30 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 31 | def HA16 : SDNodeXForm<imm, [{ |
| 32 | // Transformation function: shift the immediate value down into the low bits. |
| 33 | signed int Val = N->getValue(); |
| 34 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 35 | }]>; |
| 36 | |
| 37 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 38 | def immSExt16 : PatLeaf<(imm), [{ |
| 39 | // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended |
| 40 | // field. Used by instructions like 'addi'. |
| 41 | return (int)N->getValue() == (short)N->getValue(); |
| 42 | }]>; |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 43 | def immZExt16 : PatLeaf<(imm), [{ |
| 44 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 45 | // field. Used by instructions like 'ori'. |
| 46 | return (unsigned)N->getValue() == (unsigned short)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 47 | }], LO16>; |
| 48 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 49 | def imm16Shifted : PatLeaf<(imm), [{ |
| 50 | // imm16Shifted predicate - True if only bits in the top 16-bits of the |
| 51 | // immediate are set. Used by instructions like 'addis'. |
| 52 | return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 53 | }], HI16>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 54 | |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 55 | /* |
| 56 | // Example of a legalize expander: Only for PPC64. |
| 57 | def : Expander<(set i64:$dst, (fp_to_sint f64:$src)), |
| 58 | [(set f64:$tmp , (FCTIDZ f64:$src)), |
| 59 | (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)), |
| 60 | (store f64:$tmp, i32:$tmpFI), |
| 61 | (set i64:$dst, (load i32:$tmpFI))], |
| 62 | Subtarget_PPC64>; |
| 63 | */ |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 64 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 65 | //===----------------------------------------------------------------------===// |
| 66 | // PowerPC Flag Definitions. |
| 67 | |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 68 | class isPPC64 { bit PPC64 = 1; } |
| 69 | class isVMX { bit VMX = 1; } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 70 | class isDOT { |
| 71 | list<Register> Defs = [CR0]; |
| 72 | bit RC = 1; |
| 73 | } |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 74 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 75 | |
| 76 | |
| 77 | //===----------------------------------------------------------------------===// |
| 78 | // PowerPC Operand Definitions. |
Chris Lattner | 7bb424f | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 79 | |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 80 | def u5imm : Operand<i32> { |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 81 | let PrintMethod = "printU5ImmOperand"; |
| 82 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 83 | def u6imm : Operand<i32> { |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 84 | let PrintMethod = "printU6ImmOperand"; |
| 85 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 86 | def s16imm : Operand<i32> { |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 87 | let PrintMethod = "printS16ImmOperand"; |
| 88 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 89 | def u16imm : Operand<i32> { |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 90 | let PrintMethod = "printU16ImmOperand"; |
| 91 | } |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 92 | def target : Operand<i32> { |
| 93 | let PrintMethod = "printBranchOperand"; |
| 94 | } |
| 95 | def piclabel: Operand<i32> { |
| 96 | let PrintMethod = "printPICLabel"; |
| 97 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 98 | def symbolHi: Operand<i32> { |
| 99 | let PrintMethod = "printSymbolHi"; |
| 100 | } |
| 101 | def symbolLo: Operand<i32> { |
| 102 | let PrintMethod = "printSymbolLo"; |
| 103 | } |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 104 | def crbitm: Operand<i8> { |
| 105 | let PrintMethod = "printcrbitm"; |
| 106 | } |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 107 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 108 | |
| 109 | |
| 110 | //===----------------------------------------------------------------------===// |
| 111 | // PowerPC Instruction Definitions. |
| 112 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 113 | // Pseudo-instructions: |
Chris Lattner | 45fcb8f | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 114 | def PHI : Pseudo<(ops variable_ops), "; PHI">; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 115 | |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 116 | let isLoad = 1 in { |
Chris Lattner | 43ef131 | 2005-09-14 21:10:24 +0000 | [diff] [blame] | 117 | def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">; |
| 118 | def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 119 | } |
Chris Lattner | 2b54400 | 2005-08-24 23:08:16 +0000 | [diff] [blame] | 120 | def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 121 | def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">; |
| 122 | def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">; |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 123 | |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 124 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 125 | // scheduler into a branch sequence. |
| 126 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 127 | def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F, |
| 128 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 129 | def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F, |
| 130 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
| 131 | def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 132 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 133 | } |
| 134 | |
| 135 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 136 | let isTerminator = 1 in { |
| 137 | let isReturn = 1 in |
| 138 | def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">; |
| 139 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">; |
| 140 | } |
| 141 | |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 142 | let Defs = [LR] in |
| 143 | def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">; |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 144 | |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 145 | let isBranch = 1, isTerminator = 1 in { |
Chris Lattner | 43ef131 | 2005-09-14 21:10:24 +0000 | [diff] [blame] | 146 | def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, |
| 147 | target:$true, target:$false), |
Chris Lattner | 45fcb8f | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 148 | "; COND_BRANCH">; |
Chris Lattner | a611ab7 | 2005-04-19 05:00:59 +0000 | [diff] [blame] | 149 | def B : IForm<18, 0, 0, (ops target:$func), "b $func">; |
| 150 | //def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">; |
| 151 | def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">; |
| 152 | //def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">; |
Chris Lattner | dd99885 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 153 | |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 154 | // FIXME: 4*CR# needs to be added to the BI field! |
| 155 | // This will only work for CR0 as it stands now |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 156 | def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 157 | "blt $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 158 | def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 159 | "ble $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 160 | def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 161 | "beq $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 162 | def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 163 | "bge $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 164 | def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 165 | "bgt $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 166 | def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 167 | "bne $crS, $block">; |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 168 | } |
| 169 | |
Chris Lattner | fc87928 | 2005-05-15 20:11:44 +0000 | [diff] [blame] | 170 | let isCall = 1, |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 171 | // All calls clobber the non-callee saved registers... |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 172 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 173 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | 1f24df6 | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 174 | LR,CTR, |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 175 | CR0,CR1,CR5,CR6,CR7] in { |
| 176 | // Convenient aliases for call instructions |
Chris Lattner | 45fcb8f | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 177 | def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">; |
| 178 | def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, |
| 179 | (ops variable_ops), "bctrl">; |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 180 | } |
| 181 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 182 | // D-Form instructions. Most instructions that perform an operation on a |
| 183 | // register and an immediate are of this type. |
| 184 | // |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 185 | let isLoad = 1 in { |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 186 | def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 187 | "lbz $rD, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 188 | def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 189 | "lha $rD, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 190 | def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 191 | "lhz $rD, $disp($rA)">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 192 | def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 193 | "lmw $rD, $disp($rA)">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 194 | def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 195 | "lwz $rD, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 196 | def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Misha Brukman | 145a5a3 | 2004-11-15 21:20:09 +0000 | [diff] [blame] | 197 | "lwzu $rD, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 198 | } |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 199 | def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 200 | "addi $rD, $rA, $imm", |
| 201 | [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 202 | def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 203 | "addic $rD, $rA, $imm", |
| 204 | []>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 205 | def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 206 | "addic. $rD, $rA, $imm", |
| 207 | []>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 208 | def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 209 | "addis $rD, $rA, $imm", |
| 210 | [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 211 | def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 212 | "la $rD, $sym($rA)", |
| 213 | []>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 214 | def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 215 | "mulli $rD, $rA, $imm", |
| 216 | [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 217 | def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 218 | "subfic $rD, $rA, $imm", |
Chris Lattner | e025574 | 2005-09-28 22:47:06 +0000 | [diff] [blame] | 219 | [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 220 | def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 221 | "li $rD, $imm", |
| 222 | [(set GPRC:$rD, immSExt16:$imm)]>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 223 | def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm), |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 224 | "lis $rD, $imm", |
| 225 | [(set GPRC:$rD, imm16Shifted:$imm)]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 226 | let isStore = 1 in { |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 227 | def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 228 | "stmw $rS, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 229 | def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 230 | "stb $rS, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 231 | def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 232 | "sth $rS, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 233 | def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 234 | "stw $rS, $disp($rA)">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 235 | def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 236 | "stwu $rS, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 237 | } |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 238 | def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 239 | "andi. $dst, $src1, $src2", |
| 240 | []>, isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 241 | def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 242 | "andis. $dst, $src1, $src2", |
| 243 | []>, isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 244 | def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 245 | "ori $dst, $src1, $src2", |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 246 | [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 247 | def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 248 | "oris $dst, $src1, $src2", |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 249 | [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 250 | def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 251 | "xori $dst, $src1, $src2", |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 252 | [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 253 | def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 254 | "xoris $dst, $src1, $src2", |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 255 | [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 256 | def NOP : DForm_4_zero<24, (ops), "nop">; |
| 257 | def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 258 | "cmpi $crD, $L, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 259 | def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 260 | "cmpwi $crD, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 261 | def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
| 262 | "cmpdi $crD, $rA, $imm">, isPPC64; |
| 263 | def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 264 | "cmpli $dst, $size, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 265 | def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 266 | "cmplwi $dst, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 267 | def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
| 268 | "cmpldi $dst, $src1, $src2">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 269 | let isLoad = 1 in { |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 270 | def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 271 | "lfs $rD, $disp($rA)">; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 272 | def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 273 | "lfd $rD, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 274 | } |
| 275 | let isStore = 1 in { |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 276 | def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 277 | "stfs $rS, $disp($rA)">; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 278 | def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 279 | "stfd $rS, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 280 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 281 | |
| 282 | // DS-Form instructions. Load/Store instructions available in PPC-64 |
| 283 | // |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 284 | let isLoad = 1 in { |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 285 | def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 286 | "lwa $rT, $DS($rA)">, isPPC64; |
| 287 | def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 288 | "ld $rT, $DS($rA)">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 289 | } |
| 290 | let isStore = 1 in { |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 291 | def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 292 | "std $rT, $DS($rA)">, isPPC64; |
| 293 | def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 294 | "stdu $rT, $DS($rA)">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 295 | } |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 296 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 297 | // X-Form instructions. Most instructions that perform an operation on a |
| 298 | // register and another register are of this type. |
| 299 | // |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 300 | let isLoad = 1 in { |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 301 | def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 302 | "lbzx $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 303 | def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 304 | "lhax $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 305 | def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 306 | "lhzx $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 307 | def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 308 | "lwax $dst, $base, $index">, isPPC64; |
| 309 | def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 310 | "lwzx $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 311 | def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 312 | "ldx $dst, $base, $index">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 313 | } |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 314 | def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 315 | "nand $rA, $rS, $rB", |
| 316 | [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 317 | def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 318 | "and $rA, $rS, $rB", |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 319 | [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 320 | def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 321 | "and. $rA, $rS, $rB", |
| 322 | []>, isDOT; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 323 | def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 324 | "andc $rA, $rS, $rB", |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 325 | [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 326 | def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 327 | "or $rA, $rS, $rB", |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 328 | [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 329 | def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 330 | "nor $rA, $rS, $rB", |
| 331 | [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 332 | def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 333 | "or. $rA, $rS, $rB", |
| 334 | []>, isDOT; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 335 | def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 336 | "orc $rA, $rS, $rB", |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 337 | [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>; |
| 338 | def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 339 | "eqv $rA, $rS, $rB", |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 340 | [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 341 | def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 342 | "xor $rA, $rS, $rB", |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 343 | [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 344 | def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 345 | "sld $rA, $rS, $rB", |
| 346 | []>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 347 | def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 348 | "slw $rA, $rS, $rB", |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 349 | [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 350 | def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 351 | "srd $rA, $rS, $rB", |
| 352 | []>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 353 | def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 354 | "srw $rA, $rS, $rB", |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 355 | [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 356 | def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 357 | "srad $rA, $rS, $rB", |
| 358 | []>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 359 | def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 360 | "sraw $rA, $rS, $rB", |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 361 | [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 362 | let isStore = 1 in { |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 363 | def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 364 | "stbx $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 365 | def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 366 | "sthx $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 367 | def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 368 | "stwx $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 369 | def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 370 | "stwux $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 371 | def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 372 | "stdx $rS, $rA, $rB">, isPPC64; |
| 373 | def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 374 | "stdux $rS, $rA, $rB">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 375 | } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 376 | def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 377 | "srawi $rA, $rS, $SH", |
| 378 | [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 379 | def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 380 | "cntlzw $rA, $rS", |
| 381 | [(set GPRC:$rA, (ctlz GPRC:$rS))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 382 | def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 383 | "extsb $rA, $rS", |
| 384 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 385 | def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 386 | "extsh $rA, $rS", |
| 387 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 388 | def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 389 | "extsw $rA, $rS", |
| 390 | []>, isPPC64; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 391 | def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 392 | "cmp $crD, $long, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 393 | def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 394 | "cmpl $crD, $long, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 395 | def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 396 | "cmpw $crD, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 397 | def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 398 | "cmpd $crD, $rA, $rB">, isPPC64; |
| 399 | def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 400 | "cmplw $crD, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 401 | def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 402 | "cmpld $crD, $rA, $rB">, isPPC64; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 403 | //def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
| 404 | // "fcmpo $crD, $fA, $fB">; |
| 405 | def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB), |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 406 | "fcmpu $crD, $fA, $fB">; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 407 | def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB), |
| 408 | "fcmpu $crD, $fA, $fB">; |
| 409 | |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 410 | let isLoad = 1 in { |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 411 | def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 412 | "lfsx $dst, $base, $index">; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 413 | def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 414 | "lfdx $dst, $base, $index">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 415 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 416 | def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 417 | "fcfid $frD, $frB", |
| 418 | []>, isPPC64; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 419 | def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 420 | "fctidz $frD, $frB", |
| 421 | []>, isPPC64; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 422 | def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 423 | "fctiwz $frD, $frB", |
| 424 | []>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 425 | def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 426 | "frsp $frD, $frB", |
Chris Lattner | 7cb6491 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 427 | [(set F4RC:$frD, (fround F8RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 428 | def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 429 | "fsqrt $frD, $frB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 430 | [(set F8RC:$frD, (fsqrt F8RC:$frB))]>; |
| 431 | def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 432 | "fsqrts $frD, $frB", |
Chris Lattner | e0b2e63 | 2005-10-15 21:44:15 +0000 | [diff] [blame] | 433 | [(set F4RC:$frD, (fsqrt F4RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 434 | |
| 435 | /// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending. |
| 436 | def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB), |
| 437 | "fmr $frD, $frB", |
| 438 | []>; // (set F4RC:$frD, F4RC:$frB) |
| 439 | def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB), |
| 440 | "fmr $frD, $frB", |
| 441 | []>; // (set F8RC:$frD, F8RC:$frB) |
| 442 | def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB), |
| 443 | "fmr $frD, $frB", |
Chris Lattner | 7cb6491 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 444 | [(set F8RC:$frD, (fextend F4RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 445 | |
| 446 | // These are artificially split into two different forms, for 4/8 byte FP. |
| 447 | def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB), |
| 448 | "fabs $frD, $frB", |
| 449 | [(set F4RC:$frD, (fabs F4RC:$frB))]>; |
| 450 | def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB), |
| 451 | "fabs $frD, $frB", |
| 452 | [(set F8RC:$frD, (fabs F8RC:$frB))]>; |
| 453 | def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB), |
| 454 | "fnabs $frD, $frB", |
| 455 | [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>; |
| 456 | def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB), |
| 457 | "fnabs $frD, $frB", |
| 458 | [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>; |
| 459 | def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB), |
| 460 | "fneg $frD, $frB", |
| 461 | [(set F4RC:$frD, (fneg F4RC:$frB))]>; |
| 462 | def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB), |
| 463 | "fneg $frD, $frB", |
| 464 | [(set F8RC:$frD, (fneg F8RC:$frB))]>; |
| 465 | |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 466 | |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 467 | let isStore = 1 in { |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 468 | def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 469 | "stfsx $frS, $rA, $rB">; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 470 | def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 471 | "stfdx $frS, $rA, $rB">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 472 | } |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 473 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 474 | // XL-Form instructions. condition register logical ops. |
| 475 | // |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 476 | def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA), |
Nate Begeman | 7bfba7d | 2005-04-14 09:45:08 +0000 | [diff] [blame] | 477 | "mcrf $BF, $BFA">; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 478 | |
| 479 | // XFX-Form instructions. Instructions that deal with SPRs |
| 480 | // |
Misha Brukman | da8d96d | 2004-10-23 06:05:49 +0000 | [diff] [blame] | 481 | // Note that although LR should be listed as `8' and CTR as `9' in the SPR |
| 482 | // field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9 |
| 483 | // which means the SPR value needs to be multiplied by a factor of 32. |
Chris Lattner | 5035cef | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 484 | def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">; |
| 485 | def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">; |
| 486 | def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">; |
Chris Lattner | 28b9cc2 | 2005-08-26 22:05:54 +0000 | [diff] [blame] | 487 | def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS), |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 488 | "mtcrf $FXM, $rS">; |
Nate Begeman | 394cd13 | 2005-08-08 20:04:52 +0000 | [diff] [blame] | 489 | def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM), |
| 490 | "mfcr $rT, $FXM">; |
Chris Lattner | 5035cef | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 491 | def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">; |
| 492 | def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 493 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 494 | // XS-Form instructions. Just 'sradi' |
| 495 | // |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 496 | def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH), |
Chris Lattner | 5035cef | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 497 | "sradi $rA, $rS, $SH">, isPPC64; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 498 | |
| 499 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 500 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 501 | def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 502 | "add $rT, $rA, $rB", |
| 503 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 504 | def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 505 | "addc $rT, $rA, $rB", |
| 506 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 507 | def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 508 | "adde $rT, $rA, $rB", |
| 509 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 510 | def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 511 | "divd $rT, $rA, $rB", |
| 512 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 513 | def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 514 | "divdu $rT, $rA, $rB", |
| 515 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 516 | def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 517 | "divw $rT, $rA, $rB", |
| 518 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 519 | def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 520 | "divwu $rT, $rA, $rB", |
| 521 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 522 | def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 523 | "mulhw $rT, $rA, $rB", |
| 524 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 525 | def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 526 | "mulhwu $rT, $rA, $rB", |
| 527 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 528 | def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 529 | "mulld $rT, $rA, $rB", |
| 530 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 531 | def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 532 | "mullw $rT, $rA, $rB", |
| 533 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 534 | def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 535 | "subf $rT, $rA, $rB", |
| 536 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 537 | def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 538 | "subfc $rT, $rA, $rB", |
| 539 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 540 | def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 541 | "subfe $rT, $rA, $rB", |
| 542 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 543 | def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 544 | "addme $rT, $rA", |
| 545 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 546 | def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 547 | "addze $rT, $rA", |
| 548 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 549 | def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 550 | "neg $rT, $rA", |
| 551 | [(set GPRC:$rT, (ineg GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 552 | def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA), |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 553 | "subfze $rT, $rA", |
| 554 | []>; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 555 | |
| 556 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 557 | // this type. |
| 558 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 559 | def FMADD : AForm_1<63, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 560 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 561 | "fmadd $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 562 | [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
| 563 | F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 564 | def FMADDS : AForm_1<59, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 565 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 566 | "fmadds $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 567 | [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
| 568 | F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 569 | def FMSUB : AForm_1<63, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 570 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 571 | "fmsub $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 572 | [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
| 573 | F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 574 | def FMSUBS : AForm_1<59, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 575 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 576 | "fmsubs $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 577 | [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
| 578 | F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 579 | def FNMADD : AForm_1<63, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 580 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 581 | "fnmadd $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 582 | [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
| 583 | F8RC:$FRB)))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 584 | def FNMADDS : AForm_1<59, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 585 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 586 | "fnmadds $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 587 | [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
| 588 | F4RC:$FRB)))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 589 | def FNMSUB : AForm_1<63, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 590 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 591 | "fnmsub $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 592 | [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
| 593 | F8RC:$FRB)))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 594 | def FNMSUBS : AForm_1<59, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 595 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 596 | "fnmsubs $FRT, $FRA, $FRC, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 597 | [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
| 598 | F4RC:$FRB)))]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 599 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 600 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 601 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 602 | // and 4/8 byte forms for the result and operand type.. |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 603 | def FSELD : AForm_1<63, 23, |
| 604 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
| 605 | "fsel $FRT, $FRA, $FRC, $FRB", |
| 606 | []>; |
| 607 | def FSELS : AForm_1<63, 23, |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 608 | (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
| 609 | "fsel $FRT, $FRA, $FRC, $FRB", |
| 610 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 611 | def FADD : AForm_2<63, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 612 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 613 | "fadd $FRT, $FRA, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 614 | [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 615 | def FADDS : AForm_2<59, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 616 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 617 | "fadds $FRT, $FRA, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 618 | [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 619 | def FDIV : AForm_2<63, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 620 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 621 | "fdiv $FRT, $FRA, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 622 | [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 623 | def FDIVS : AForm_2<59, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 624 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 625 | "fdivs $FRT, $FRA, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 626 | [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 627 | def FMUL : AForm_3<63, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 628 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 629 | "fmul $FRT, $FRA, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 630 | [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 631 | def FMULS : AForm_3<59, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 632 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 633 | "fmuls $FRT, $FRA, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 634 | [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 635 | def FSUB : AForm_2<63, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 636 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 637 | "fsub $FRT, $FRA, $FRB", |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 638 | [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 639 | def FSUBS : AForm_2<59, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 640 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Chris Lattner | 67ab118 | 2005-09-29 23:34:24 +0000 | [diff] [blame] | 641 | "fsubs $FRT, $FRA, $FRB", |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 642 | [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 643 | |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 644 | // M-Form instructions. rotate and mask instructions. |
| 645 | // |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 646 | let isTwoAddress = 1, isCommutable = 1 in { |
| 647 | // RLWIMI can be commuted if the rotate amount is zero. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 648 | def RLWIMI : MForm_2<20, |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 649 | (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
| 650 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">; |
| 651 | } |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 652 | def RLWINM : MForm_2<21, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 653 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
| 654 | "rlwinm $rA, $rS, $SH, $MB, $ME">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 655 | def RLWINMo : MForm_2<21, |
Nate Begeman | 9f833d3 | 2005-04-12 00:10:02 +0000 | [diff] [blame] | 656 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 657 | "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT; |
| 658 | def RLWNM : MForm_2<23, |
Nate Begeman | cd08e4c | 2005-04-09 20:09:12 +0000 | [diff] [blame] | 659 | (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
| 660 | "rlwnm $rA, $rS, $rB, $MB, $ME">; |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 661 | |
| 662 | // MD-Form instructions. 64 bit rotate instructions. |
| 663 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 664 | def RLDICL : MDForm_1<30, 0, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 665 | (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB), |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 666 | "rldicl $rA, $rS, $SH, $MB">, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 667 | def RLDICR : MDForm_1<30, 1, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 668 | (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME), |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 669 | "rldicr $rA, $rS, $SH, $ME">, isPPC64; |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 670 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 671 | //===----------------------------------------------------------------------===// |
| 672 | // PowerPC Instruction Patterns |
| 673 | // |
| 674 | |
Chris Lattner | 30e21a4 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 675 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 676 | def : Pat<(i32 imm:$imm), |
| 677 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 91da862 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 678 | |
| 679 | // Implement the 'not' operation with the NOR instruction. |
| 680 | def NOT : Pat<(not GPRC:$in), |
| 681 | (NOR GPRC:$in, GPRC:$in)>; |
| 682 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 683 | // ADD an arbitrary immediate. |
| 684 | def : Pat<(add GPRC:$in, imm:$imm), |
| 685 | (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
| 686 | // OR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 687 | def : Pat<(or GPRC:$in, imm:$imm), |
| 688 | (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 689 | // XOR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 690 | def : Pat<(xor GPRC:$in, imm:$imm), |
| 691 | (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
| 692 | |
Chris Lattner | ea874f3 | 2005-09-24 00:41:58 +0000 | [diff] [blame] | 693 | |
Chris Lattner | cfc828a | 2005-09-28 18:10:51 +0000 | [diff] [blame] | 694 | |
Chris Lattner | ea874f3 | 2005-09-24 00:41:58 +0000 | [diff] [blame] | 695 | // Same as above, but using a temporary. FIXME: implement temporaries :) |
Chris Lattner | 4ac85b3 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 696 | /* |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 697 | def : Pattern<(xor GPRC:$in, imm:$imm), |
| 698 | [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))), |
| 699 | (XORIS GPRC:$tmp, (HI16 imm:$imm))]>; |
Chris Lattner | 4ac85b3 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 700 | */ |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 701 | |
| 702 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 703 | //===----------------------------------------------------------------------===// |
| 704 | // PowerPCInstrInfo Definition |
| 705 | // |
Chris Lattner | be686a8 | 2004-12-16 16:31:57 +0000 | [diff] [blame] | 706 | def PowerPCInstrInfo : InstrInfo { |
| 707 | let PHIInst = PHI; |
| 708 | |
| 709 | let TSFlagsFields = [ "VMX", "PPC64" ]; |
| 710 | let TSFlagsShifts = [ 0, 1 ]; |
| 711 | |
| 712 | let isLittleEndianEncoding = 1; |
| 713 | } |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 714 | |